john stultz | 5d0cf41 | 2006-06-26 00:25:12 -0700 | [diff] [blame] | 1 | #include <linux/clocksource.h> |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 2 | #include <linux/clockchips.h> |
Ingo Molnar | 4588c1f | 2008-09-06 14:19:17 +0200 | [diff] [blame] | 3 | #include <linux/interrupt.h> |
| 4 | #include <linux/sysdev.h> |
Thomas Gleixner | 2876914 | 2007-10-12 23:04:06 +0200 | [diff] [blame] | 5 | #include <linux/delay.h> |
john stultz | 5d0cf41 | 2006-06-26 00:25:12 -0700 | [diff] [blame] | 6 | #include <linux/errno.h> |
| 7 | #include <linux/hpet.h> |
| 8 | #include <linux/init.h> |
venkatesh.pallipadi@intel.com | 58ac1e7 | 2008-09-05 18:02:17 -0700 | [diff] [blame] | 9 | #include <linux/cpu.h> |
Ingo Molnar | 4588c1f | 2008-09-06 14:19:17 +0200 | [diff] [blame] | 10 | #include <linux/pm.h> |
| 11 | #include <linux/io.h> |
john stultz | 5d0cf41 | 2006-06-26 00:25:12 -0700 | [diff] [blame] | 12 | |
Thomas Gleixner | 2876914 | 2007-10-12 23:04:06 +0200 | [diff] [blame] | 13 | #include <asm/fixmap.h> |
Thomas Gleixner | 06a24de | 2007-10-12 23:04:06 +0200 | [diff] [blame] | 14 | #include <asm/i8253.h> |
Ingo Molnar | 4588c1f | 2008-09-06 14:19:17 +0200 | [diff] [blame] | 15 | #include <asm/hpet.h> |
john stultz | 5d0cf41 | 2006-06-26 00:25:12 -0700 | [diff] [blame] | 16 | |
Ingo Molnar | 4588c1f | 2008-09-06 14:19:17 +0200 | [diff] [blame] | 17 | #define HPET_MASK CLOCKSOURCE_MASK(32) |
| 18 | #define HPET_SHIFT 22 |
john stultz | 5d0cf41 | 2006-06-26 00:25:12 -0700 | [diff] [blame] | 19 | |
Pavel Machek | b10db7f | 2008-01-30 13:30:00 +0100 | [diff] [blame] | 20 | /* FSEC = 10^-15 |
| 21 | NSEC = 10^-9 */ |
Ingo Molnar | 4588c1f | 2008-09-06 14:19:17 +0200 | [diff] [blame] | 22 | #define FSEC_PER_NSEC 1000000L |
john stultz | 5d0cf41 | 2006-06-26 00:25:12 -0700 | [diff] [blame] | 23 | |
venkatesh.pallipadi@intel.com | 26afe5f | 2008-09-05 18:02:18 -0700 | [diff] [blame] | 24 | #define HPET_DEV_USED_BIT 2 |
| 25 | #define HPET_DEV_USED (1 << HPET_DEV_USED_BIT) |
| 26 | #define HPET_DEV_VALID 0x8 |
| 27 | #define HPET_DEV_FSB_CAP 0x1000 |
| 28 | #define HPET_DEV_PERI_CAP 0x2000 |
| 29 | |
| 30 | #define EVT_TO_HPET_DEV(evt) container_of(evt, struct hpet_dev, evt) |
| 31 | |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 32 | /* |
| 33 | * HPET address is set in acpi/boot.c, when an ACPI entry exists |
| 34 | */ |
Ingo Molnar | 4588c1f | 2008-09-06 14:19:17 +0200 | [diff] [blame] | 35 | unsigned long hpet_address; |
venkatesh.pallipadi@intel.com | 26afe5f | 2008-09-05 18:02:18 -0700 | [diff] [blame] | 36 | unsigned long hpet_num_timers; |
Ingo Molnar | 4588c1f | 2008-09-06 14:19:17 +0200 | [diff] [blame] | 37 | static void __iomem *hpet_virt_address; |
john stultz | 5d0cf41 | 2006-06-26 00:25:12 -0700 | [diff] [blame] | 38 | |
venkatesh.pallipadi@intel.com | 58ac1e7 | 2008-09-05 18:02:17 -0700 | [diff] [blame] | 39 | struct hpet_dev { |
Ingo Molnar | 4588c1f | 2008-09-06 14:19:17 +0200 | [diff] [blame] | 40 | struct clock_event_device evt; |
| 41 | unsigned int num; |
| 42 | int cpu; |
| 43 | unsigned int irq; |
| 44 | unsigned int flags; |
| 45 | char name[10]; |
venkatesh.pallipadi@intel.com | 58ac1e7 | 2008-09-05 18:02:17 -0700 | [diff] [blame] | 46 | }; |
| 47 | |
venkatesh.pallipadi@intel.com | 26afe5f | 2008-09-05 18:02:18 -0700 | [diff] [blame] | 48 | static struct hpet_dev *hpet_devs; |
| 49 | |
| 50 | static DEFINE_PER_CPU(struct hpet_dev *, cpu_hpet_dev); |
| 51 | |
Chris Wright | 31c435d7 | 2007-10-12 23:04:23 +0200 | [diff] [blame] | 52 | unsigned long hpet_readl(unsigned long a) |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 53 | { |
| 54 | return readl(hpet_virt_address + a); |
| 55 | } |
| 56 | |
| 57 | static inline void hpet_writel(unsigned long d, unsigned long a) |
| 58 | { |
| 59 | writel(d, hpet_virt_address + a); |
| 60 | } |
| 61 | |
Thomas Gleixner | 2876914 | 2007-10-12 23:04:06 +0200 | [diff] [blame] | 62 | #ifdef CONFIG_X86_64 |
Thomas Gleixner | 2876914 | 2007-10-12 23:04:06 +0200 | [diff] [blame] | 63 | #include <asm/pgtable.h> |
Yinghai Lu | 2387ce5 | 2008-07-13 14:50:56 -0700 | [diff] [blame] | 64 | #endif |
Thomas Gleixner | 2876914 | 2007-10-12 23:04:06 +0200 | [diff] [blame] | 65 | |
Thomas Gleixner | 06a24de | 2007-10-12 23:04:06 +0200 | [diff] [blame] | 66 | static inline void hpet_set_mapping(void) |
| 67 | { |
| 68 | hpet_virt_address = ioremap_nocache(hpet_address, HPET_MMAP_SIZE); |
Yinghai Lu | 2387ce5 | 2008-07-13 14:50:56 -0700 | [diff] [blame] | 69 | #ifdef CONFIG_X86_64 |
| 70 | __set_fixmap(VSYSCALL_HPET, hpet_address, PAGE_KERNEL_VSYSCALL_NOCACHE); |
| 71 | #endif |
Thomas Gleixner | 06a24de | 2007-10-12 23:04:06 +0200 | [diff] [blame] | 72 | } |
| 73 | |
| 74 | static inline void hpet_clear_mapping(void) |
| 75 | { |
| 76 | iounmap(hpet_virt_address); |
| 77 | hpet_virt_address = NULL; |
| 78 | } |
| 79 | |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 80 | /* |
| 81 | * HPET command line enable / disable |
| 82 | */ |
| 83 | static int boot_hpet_disable; |
Thomas Gleixner | b17530b | 2007-10-19 20:35:02 +0200 | [diff] [blame] | 84 | int hpet_force_user; |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 85 | |
Ingo Molnar | 4588c1f | 2008-09-06 14:19:17 +0200 | [diff] [blame] | 86 | static int __init hpet_setup(char *str) |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 87 | { |
| 88 | if (str) { |
| 89 | if (!strncmp("disable", str, 7)) |
| 90 | boot_hpet_disable = 1; |
Thomas Gleixner | b17530b | 2007-10-19 20:35:02 +0200 | [diff] [blame] | 91 | if (!strncmp("force", str, 5)) |
| 92 | hpet_force_user = 1; |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 93 | } |
| 94 | return 1; |
| 95 | } |
| 96 | __setup("hpet=", hpet_setup); |
| 97 | |
Thomas Gleixner | 2876914 | 2007-10-12 23:04:06 +0200 | [diff] [blame] | 98 | static int __init disable_hpet(char *str) |
| 99 | { |
| 100 | boot_hpet_disable = 1; |
| 101 | return 1; |
| 102 | } |
| 103 | __setup("nohpet", disable_hpet); |
| 104 | |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 105 | static inline int is_hpet_capable(void) |
| 106 | { |
Ingo Molnar | 4588c1f | 2008-09-06 14:19:17 +0200 | [diff] [blame] | 107 | return !boot_hpet_disable && hpet_address; |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 108 | } |
| 109 | |
| 110 | /* |
| 111 | * HPET timer interrupt enable / disable |
| 112 | */ |
| 113 | static int hpet_legacy_int_enabled; |
| 114 | |
| 115 | /** |
| 116 | * is_hpet_enabled - check whether the hpet timer interrupt is enabled |
| 117 | */ |
| 118 | int is_hpet_enabled(void) |
| 119 | { |
| 120 | return is_hpet_capable() && hpet_legacy_int_enabled; |
| 121 | } |
Bernhard Walle | 1bdbdaa | 2008-01-30 13:33:28 +0100 | [diff] [blame] | 122 | EXPORT_SYMBOL_GPL(is_hpet_enabled); |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 123 | |
| 124 | /* |
| 125 | * When the hpet driver (/dev/hpet) is enabled, we need to reserve |
| 126 | * timer 0 and timer 1 in case of RTC emulation. |
| 127 | */ |
| 128 | #ifdef CONFIG_HPET |
Venki Pallipadi | f0ed4e6 | 2008-09-08 10:18:40 -0700 | [diff] [blame] | 129 | static void hpet_reserve_msi_timers(struct hpet_data *hd) |
| 130 | { |
| 131 | int i; |
| 132 | |
| 133 | if (!hpet_devs) |
| 134 | return; |
| 135 | |
| 136 | for (i = 0; i < hpet_num_timers; i++) { |
| 137 | struct hpet_dev *hdev = &hpet_devs[i]; |
| 138 | |
| 139 | if (!(hdev->flags & HPET_DEV_VALID)) |
| 140 | continue; |
| 141 | |
| 142 | hd->hd_irq[hdev->num] = hdev->irq; |
| 143 | hpet_reserve_timer(hd, hdev->num); |
| 144 | } |
| 145 | } |
| 146 | |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 147 | static void hpet_reserve_platform_timers(unsigned long id) |
| 148 | { |
| 149 | struct hpet __iomem *hpet = hpet_virt_address; |
Balaji Rao | 37a47db8 | 2008-01-30 13:30:03 +0100 | [diff] [blame] | 150 | struct hpet_timer __iomem *timer = &hpet->hpet_timers[2]; |
| 151 | unsigned int nrtimers, i; |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 152 | struct hpet_data hd; |
| 153 | |
| 154 | nrtimers = ((id & HPET_ID_NUMBER) >> HPET_ID_NUMBER_SHIFT) + 1; |
| 155 | |
Ingo Molnar | 4588c1f | 2008-09-06 14:19:17 +0200 | [diff] [blame] | 156 | memset(&hd, 0, sizeof(hd)); |
| 157 | hd.hd_phys_address = hpet_address; |
| 158 | hd.hd_address = hpet; |
| 159 | hd.hd_nirqs = nrtimers; |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 160 | hpet_reserve_timer(&hd, 0); |
| 161 | |
| 162 | #ifdef CONFIG_HPET_EMULATE_RTC |
| 163 | hpet_reserve_timer(&hd, 1); |
| 164 | #endif |
Thomas Gleixner | 5761d64 | 2008-04-04 16:26:10 +0200 | [diff] [blame] | 165 | |
David Brownell | 64a76f6 | 2008-07-29 12:47:38 -0700 | [diff] [blame] | 166 | /* |
| 167 | * NOTE that hd_irq[] reflects IOAPIC input pins (LEGACY_8254 |
| 168 | * is wrong for i8259!) not the output IRQ. Many BIOS writers |
| 169 | * don't bother configuring *any* comparator interrupts. |
| 170 | */ |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 171 | hd.hd_irq[0] = HPET_LEGACY_8254; |
| 172 | hd.hd_irq[1] = HPET_LEGACY_RTC; |
| 173 | |
Ingo Molnar | fc3fbc4 | 2008-04-27 14:04:14 +0200 | [diff] [blame] | 174 | for (i = 2; i < nrtimers; timer++, i++) { |
Ingo Molnar | 4588c1f | 2008-09-06 14:19:17 +0200 | [diff] [blame] | 175 | hd.hd_irq[i] = (readl(&timer->hpet_config) & |
| 176 | Tn_INT_ROUTE_CNF_MASK) >> Tn_INT_ROUTE_CNF_SHIFT; |
Ingo Molnar | fc3fbc4 | 2008-04-27 14:04:14 +0200 | [diff] [blame] | 177 | } |
Thomas Gleixner | 5761d64 | 2008-04-04 16:26:10 +0200 | [diff] [blame] | 178 | |
Venki Pallipadi | f0ed4e6 | 2008-09-08 10:18:40 -0700 | [diff] [blame] | 179 | hpet_reserve_msi_timers(&hd); |
venkatesh.pallipadi@intel.com | 26afe5f | 2008-09-05 18:02:18 -0700 | [diff] [blame] | 180 | |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 181 | hpet_alloc(&hd); |
Thomas Gleixner | 5761d64 | 2008-04-04 16:26:10 +0200 | [diff] [blame] | 182 | |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 183 | } |
| 184 | #else |
| 185 | static void hpet_reserve_platform_timers(unsigned long id) { } |
| 186 | #endif |
| 187 | |
| 188 | /* |
| 189 | * Common hpet info |
| 190 | */ |
| 191 | static unsigned long hpet_period; |
| 192 | |
Venki Pallipadi | 610bf2f | 2007-10-12 23:04:23 +0200 | [diff] [blame] | 193 | static void hpet_legacy_set_mode(enum clock_event_mode mode, |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 194 | struct clock_event_device *evt); |
Venki Pallipadi | 610bf2f | 2007-10-12 23:04:23 +0200 | [diff] [blame] | 195 | static int hpet_legacy_next_event(unsigned long delta, |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 196 | struct clock_event_device *evt); |
| 197 | |
| 198 | /* |
| 199 | * The hpet clock event device |
| 200 | */ |
| 201 | static struct clock_event_device hpet_clockevent = { |
| 202 | .name = "hpet", |
| 203 | .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT, |
Venki Pallipadi | 610bf2f | 2007-10-12 23:04:23 +0200 | [diff] [blame] | 204 | .set_mode = hpet_legacy_set_mode, |
| 205 | .set_next_event = hpet_legacy_next_event, |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 206 | .shift = 32, |
| 207 | .irq = 0, |
Venki Pallipadi | 59c69f2 | 2007-10-12 23:04:23 +0200 | [diff] [blame] | 208 | .rating = 50, |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 209 | }; |
| 210 | |
| 211 | static void hpet_start_counter(void) |
| 212 | { |
| 213 | unsigned long cfg = hpet_readl(HPET_CFG); |
| 214 | |
| 215 | cfg &= ~HPET_CFG_ENABLE; |
| 216 | hpet_writel(cfg, HPET_CFG); |
| 217 | hpet_writel(0, HPET_COUNTER); |
| 218 | hpet_writel(0, HPET_COUNTER + 4); |
| 219 | cfg |= HPET_CFG_ENABLE; |
| 220 | hpet_writel(cfg, HPET_CFG); |
| 221 | } |
| 222 | |
Venki Pallipadi | 59c69f2 | 2007-10-12 23:04:23 +0200 | [diff] [blame] | 223 | static void hpet_resume_device(void) |
| 224 | { |
Venki Pallipadi | bfe0c1c | 2007-10-12 23:04:24 +0200 | [diff] [blame] | 225 | force_hpet_resume(); |
Venki Pallipadi | 59c69f2 | 2007-10-12 23:04:23 +0200 | [diff] [blame] | 226 | } |
| 227 | |
| 228 | static void hpet_restart_counter(void) |
| 229 | { |
| 230 | hpet_resume_device(); |
| 231 | hpet_start_counter(); |
| 232 | } |
| 233 | |
Venki Pallipadi | 610bf2f | 2007-10-12 23:04:23 +0200 | [diff] [blame] | 234 | static void hpet_enable_legacy_int(void) |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 235 | { |
| 236 | unsigned long cfg = hpet_readl(HPET_CFG); |
| 237 | |
| 238 | cfg |= HPET_CFG_LEGACY; |
| 239 | hpet_writel(cfg, HPET_CFG); |
| 240 | hpet_legacy_int_enabled = 1; |
| 241 | } |
| 242 | |
Venki Pallipadi | 610bf2f | 2007-10-12 23:04:23 +0200 | [diff] [blame] | 243 | static void hpet_legacy_clockevent_register(void) |
| 244 | { |
Venki Pallipadi | 610bf2f | 2007-10-12 23:04:23 +0200 | [diff] [blame] | 245 | /* Start HPET legacy interrupts */ |
| 246 | hpet_enable_legacy_int(); |
| 247 | |
| 248 | /* |
Carlos R. Mafra | 6fd592d | 2008-05-05 20:11:22 -0300 | [diff] [blame] | 249 | * The mult factor is defined as (include/linux/clockchips.h) |
| 250 | * mult/2^shift = cyc/ns (in contrast to ns/cyc in clocksource.h) |
| 251 | * hpet_period is in units of femtoseconds (per cycle), so |
| 252 | * mult/2^shift = cyc/ns = 10^6/hpet_period |
| 253 | * mult = (10^6 * 2^shift)/hpet_period |
| 254 | * mult = (FSEC_PER_NSEC << hpet_clockevent.shift)/hpet_period |
Venki Pallipadi | 610bf2f | 2007-10-12 23:04:23 +0200 | [diff] [blame] | 255 | */ |
Carlos R. Mafra | 6fd592d | 2008-05-05 20:11:22 -0300 | [diff] [blame] | 256 | hpet_clockevent.mult = div_sc((unsigned long) FSEC_PER_NSEC, |
| 257 | hpet_period, hpet_clockevent.shift); |
Venki Pallipadi | 610bf2f | 2007-10-12 23:04:23 +0200 | [diff] [blame] | 258 | /* Calculate the min / max delta */ |
| 259 | hpet_clockevent.max_delta_ns = clockevent_delta2ns(0x7FFFFFFF, |
| 260 | &hpet_clockevent); |
Thomas Gleixner | 7cfb0435 | 2008-09-03 21:37:24 +0000 | [diff] [blame] | 261 | /* 5 usec minimum reprogramming delta. */ |
| 262 | hpet_clockevent.min_delta_ns = 5000; |
Venki Pallipadi | 610bf2f | 2007-10-12 23:04:23 +0200 | [diff] [blame] | 263 | |
| 264 | /* |
| 265 | * Start hpet with the boot cpu mask and make it |
| 266 | * global after the IO_APIC has been initialized. |
| 267 | */ |
| 268 | hpet_clockevent.cpumask = cpumask_of_cpu(smp_processor_id()); |
| 269 | clockevents_register_device(&hpet_clockevent); |
| 270 | global_clock_event = &hpet_clockevent; |
| 271 | printk(KERN_DEBUG "hpet clockevent registered\n"); |
| 272 | } |
| 273 | |
venkatesh.pallipadi@intel.com | 26afe5f | 2008-09-05 18:02:18 -0700 | [diff] [blame] | 274 | static int hpet_setup_msi_irq(unsigned int irq); |
| 275 | |
venkatesh.pallipadi@intel.com | b40d575 | 2008-09-05 18:02:16 -0700 | [diff] [blame] | 276 | static void hpet_set_mode(enum clock_event_mode mode, |
| 277 | struct clock_event_device *evt, int timer) |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 278 | { |
| 279 | unsigned long cfg, cmp, now; |
| 280 | uint64_t delta; |
| 281 | |
Ingo Molnar | 4588c1f | 2008-09-06 14:19:17 +0200 | [diff] [blame] | 282 | switch (mode) { |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 283 | case CLOCK_EVT_MODE_PERIODIC: |
venkatesh.pallipadi@intel.com | b40d575 | 2008-09-05 18:02:16 -0700 | [diff] [blame] | 284 | delta = ((uint64_t)(NSEC_PER_SEC/HZ)) * evt->mult; |
| 285 | delta >>= evt->shift; |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 286 | now = hpet_readl(HPET_COUNTER); |
| 287 | cmp = now + (unsigned long) delta; |
venkatesh.pallipadi@intel.com | b40d575 | 2008-09-05 18:02:16 -0700 | [diff] [blame] | 288 | cfg = hpet_readl(HPET_Tn_CFG(timer)); |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 289 | cfg |= HPET_TN_ENABLE | HPET_TN_PERIODIC | |
| 290 | HPET_TN_SETVAL | HPET_TN_32BIT; |
venkatesh.pallipadi@intel.com | b40d575 | 2008-09-05 18:02:16 -0700 | [diff] [blame] | 291 | hpet_writel(cfg, HPET_Tn_CFG(timer)); |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 292 | /* |
| 293 | * The first write after writing TN_SETVAL to the |
| 294 | * config register sets the counter value, the second |
| 295 | * write sets the period. |
| 296 | */ |
venkatesh.pallipadi@intel.com | b40d575 | 2008-09-05 18:02:16 -0700 | [diff] [blame] | 297 | hpet_writel(cmp, HPET_Tn_CMP(timer)); |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 298 | udelay(1); |
venkatesh.pallipadi@intel.com | b40d575 | 2008-09-05 18:02:16 -0700 | [diff] [blame] | 299 | hpet_writel((unsigned long) delta, HPET_Tn_CMP(timer)); |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 300 | break; |
| 301 | |
| 302 | case CLOCK_EVT_MODE_ONESHOT: |
venkatesh.pallipadi@intel.com | b40d575 | 2008-09-05 18:02:16 -0700 | [diff] [blame] | 303 | cfg = hpet_readl(HPET_Tn_CFG(timer)); |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 304 | cfg &= ~HPET_TN_PERIODIC; |
| 305 | cfg |= HPET_TN_ENABLE | HPET_TN_32BIT; |
venkatesh.pallipadi@intel.com | b40d575 | 2008-09-05 18:02:16 -0700 | [diff] [blame] | 306 | hpet_writel(cfg, HPET_Tn_CFG(timer)); |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 307 | break; |
| 308 | |
| 309 | case CLOCK_EVT_MODE_UNUSED: |
| 310 | case CLOCK_EVT_MODE_SHUTDOWN: |
venkatesh.pallipadi@intel.com | b40d575 | 2008-09-05 18:02:16 -0700 | [diff] [blame] | 311 | cfg = hpet_readl(HPET_Tn_CFG(timer)); |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 312 | cfg &= ~HPET_TN_ENABLE; |
venkatesh.pallipadi@intel.com | b40d575 | 2008-09-05 18:02:16 -0700 | [diff] [blame] | 313 | hpet_writel(cfg, HPET_Tn_CFG(timer)); |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 314 | break; |
Thomas Gleixner | 18de5bc | 2007-07-21 04:37:34 -0700 | [diff] [blame] | 315 | |
| 316 | case CLOCK_EVT_MODE_RESUME: |
venkatesh.pallipadi@intel.com | 26afe5f | 2008-09-05 18:02:18 -0700 | [diff] [blame] | 317 | if (timer == 0) { |
| 318 | hpet_enable_legacy_int(); |
| 319 | } else { |
| 320 | struct hpet_dev *hdev = EVT_TO_HPET_DEV(evt); |
| 321 | hpet_setup_msi_irq(hdev->irq); |
| 322 | disable_irq(hdev->irq); |
| 323 | irq_set_affinity(hdev->irq, cpumask_of_cpu(hdev->cpu)); |
| 324 | enable_irq(hdev->irq); |
| 325 | } |
Thomas Gleixner | 18de5bc | 2007-07-21 04:37:34 -0700 | [diff] [blame] | 326 | break; |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 327 | } |
| 328 | } |
| 329 | |
venkatesh.pallipadi@intel.com | b40d575 | 2008-09-05 18:02:16 -0700 | [diff] [blame] | 330 | static int hpet_next_event(unsigned long delta, |
| 331 | struct clock_event_device *evt, int timer) |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 332 | { |
Thomas Gleixner | f767625 | 2008-09-06 03:03:32 +0200 | [diff] [blame] | 333 | u32 cnt; |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 334 | |
| 335 | cnt = hpet_readl(HPET_COUNTER); |
Thomas Gleixner | f767625 | 2008-09-06 03:03:32 +0200 | [diff] [blame] | 336 | cnt += (u32) delta; |
venkatesh.pallipadi@intel.com | b40d575 | 2008-09-05 18:02:16 -0700 | [diff] [blame] | 337 | hpet_writel(cnt, HPET_Tn_CMP(timer)); |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 338 | |
Thomas Gleixner | 72d43d9 | 2008-09-06 03:06:08 +0200 | [diff] [blame] | 339 | /* |
| 340 | * We need to read back the CMP register to make sure that |
| 341 | * what we wrote hit the chip before we compare it to the |
| 342 | * counter. |
| 343 | */ |
| 344 | WARN_ON((u32)hpet_readl(HPET_T0_CMP) != cnt); |
| 345 | |
Thomas Gleixner | f767625 | 2008-09-06 03:03:32 +0200 | [diff] [blame] | 346 | return (s32)((u32)hpet_readl(HPET_COUNTER) - cnt) >= 0 ? -ETIME : 0; |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 347 | } |
| 348 | |
venkatesh.pallipadi@intel.com | b40d575 | 2008-09-05 18:02:16 -0700 | [diff] [blame] | 349 | static void hpet_legacy_set_mode(enum clock_event_mode mode, |
| 350 | struct clock_event_device *evt) |
| 351 | { |
| 352 | hpet_set_mode(mode, evt, 0); |
| 353 | } |
| 354 | |
| 355 | static int hpet_legacy_next_event(unsigned long delta, |
| 356 | struct clock_event_device *evt) |
| 357 | { |
| 358 | return hpet_next_event(delta, evt, 0); |
| 359 | } |
| 360 | |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 361 | /* |
venkatesh.pallipadi@intel.com | 58ac1e7 | 2008-09-05 18:02:17 -0700 | [diff] [blame] | 362 | * HPET MSI Support |
| 363 | */ |
venkatesh.pallipadi@intel.com | 26afe5f | 2008-09-05 18:02:18 -0700 | [diff] [blame] | 364 | #ifdef CONFIG_PCI_MSI |
venkatesh.pallipadi@intel.com | 58ac1e7 | 2008-09-05 18:02:17 -0700 | [diff] [blame] | 365 | void hpet_msi_unmask(unsigned int irq) |
| 366 | { |
| 367 | struct hpet_dev *hdev = get_irq_data(irq); |
| 368 | unsigned long cfg; |
| 369 | |
| 370 | /* unmask it */ |
| 371 | cfg = hpet_readl(HPET_Tn_CFG(hdev->num)); |
| 372 | cfg |= HPET_TN_FSB; |
| 373 | hpet_writel(cfg, HPET_Tn_CFG(hdev->num)); |
| 374 | } |
| 375 | |
| 376 | void hpet_msi_mask(unsigned int irq) |
| 377 | { |
| 378 | unsigned long cfg; |
| 379 | struct hpet_dev *hdev = get_irq_data(irq); |
| 380 | |
| 381 | /* mask it */ |
| 382 | cfg = hpet_readl(HPET_Tn_CFG(hdev->num)); |
| 383 | cfg &= ~HPET_TN_FSB; |
| 384 | hpet_writel(cfg, HPET_Tn_CFG(hdev->num)); |
| 385 | } |
| 386 | |
| 387 | void hpet_msi_write(unsigned int irq, struct msi_msg *msg) |
| 388 | { |
| 389 | struct hpet_dev *hdev = get_irq_data(irq); |
| 390 | |
| 391 | hpet_writel(msg->data, HPET_Tn_ROUTE(hdev->num)); |
| 392 | hpet_writel(msg->address_lo, HPET_Tn_ROUTE(hdev->num) + 4); |
| 393 | } |
| 394 | |
| 395 | void hpet_msi_read(unsigned int irq, struct msi_msg *msg) |
| 396 | { |
| 397 | struct hpet_dev *hdev = get_irq_data(irq); |
| 398 | |
| 399 | msg->data = hpet_readl(HPET_Tn_ROUTE(hdev->num)); |
| 400 | msg->address_lo = hpet_readl(HPET_Tn_ROUTE(hdev->num) + 4); |
| 401 | msg->address_hi = 0; |
| 402 | } |
| 403 | |
venkatesh.pallipadi@intel.com | 26afe5f | 2008-09-05 18:02:18 -0700 | [diff] [blame] | 404 | static void hpet_msi_set_mode(enum clock_event_mode mode, |
| 405 | struct clock_event_device *evt) |
| 406 | { |
| 407 | struct hpet_dev *hdev = EVT_TO_HPET_DEV(evt); |
| 408 | hpet_set_mode(mode, evt, hdev->num); |
| 409 | } |
| 410 | |
| 411 | static int hpet_msi_next_event(unsigned long delta, |
| 412 | struct clock_event_device *evt) |
| 413 | { |
| 414 | struct hpet_dev *hdev = EVT_TO_HPET_DEV(evt); |
| 415 | return hpet_next_event(delta, evt, hdev->num); |
| 416 | } |
| 417 | |
| 418 | static int hpet_setup_msi_irq(unsigned int irq) |
| 419 | { |
| 420 | if (arch_setup_hpet_msi(irq)) { |
| 421 | destroy_irq(irq); |
| 422 | return -EINVAL; |
| 423 | } |
| 424 | return 0; |
| 425 | } |
| 426 | |
| 427 | static int hpet_assign_irq(struct hpet_dev *dev) |
| 428 | { |
| 429 | unsigned int irq; |
| 430 | |
| 431 | irq = create_irq(); |
| 432 | if (!irq) |
| 433 | return -EINVAL; |
| 434 | |
| 435 | set_irq_data(irq, dev); |
| 436 | |
| 437 | if (hpet_setup_msi_irq(irq)) |
| 438 | return -EINVAL; |
| 439 | |
| 440 | dev->irq = irq; |
| 441 | return 0; |
| 442 | } |
| 443 | |
| 444 | static irqreturn_t hpet_interrupt_handler(int irq, void *data) |
| 445 | { |
| 446 | struct hpet_dev *dev = (struct hpet_dev *)data; |
| 447 | struct clock_event_device *hevt = &dev->evt; |
| 448 | |
| 449 | if (!hevt->event_handler) { |
| 450 | printk(KERN_INFO "Spurious HPET timer interrupt on HPET timer %d\n", |
| 451 | dev->num); |
| 452 | return IRQ_HANDLED; |
| 453 | } |
| 454 | |
| 455 | hevt->event_handler(hevt); |
| 456 | return IRQ_HANDLED; |
| 457 | } |
| 458 | |
| 459 | static int hpet_setup_irq(struct hpet_dev *dev) |
| 460 | { |
| 461 | |
| 462 | if (request_irq(dev->irq, hpet_interrupt_handler, |
| 463 | IRQF_SHARED|IRQF_NOBALANCING, dev->name, dev)) |
| 464 | return -1; |
| 465 | |
| 466 | disable_irq(dev->irq); |
| 467 | irq_set_affinity(dev->irq, cpumask_of_cpu(dev->cpu)); |
| 468 | enable_irq(dev->irq); |
| 469 | |
| 470 | return 0; |
| 471 | } |
| 472 | |
| 473 | /* This should be called in specific @cpu */ |
| 474 | static void init_one_hpet_msi_clockevent(struct hpet_dev *hdev, int cpu) |
| 475 | { |
| 476 | struct clock_event_device *evt = &hdev->evt; |
| 477 | uint64_t hpet_freq; |
| 478 | |
| 479 | WARN_ON(cpu != smp_processor_id()); |
| 480 | if (!(hdev->flags & HPET_DEV_VALID)) |
| 481 | return; |
| 482 | |
| 483 | if (hpet_setup_msi_irq(hdev->irq)) |
| 484 | return; |
| 485 | |
| 486 | hdev->cpu = cpu; |
| 487 | per_cpu(cpu_hpet_dev, cpu) = hdev; |
| 488 | evt->name = hdev->name; |
| 489 | hpet_setup_irq(hdev); |
| 490 | evt->irq = hdev->irq; |
| 491 | |
| 492 | evt->rating = 110; |
| 493 | evt->features = CLOCK_EVT_FEAT_ONESHOT; |
| 494 | if (hdev->flags & HPET_DEV_PERI_CAP) |
| 495 | evt->features |= CLOCK_EVT_FEAT_PERIODIC; |
| 496 | |
| 497 | evt->set_mode = hpet_msi_set_mode; |
| 498 | evt->set_next_event = hpet_msi_next_event; |
| 499 | evt->shift = 32; |
| 500 | |
| 501 | /* |
| 502 | * The period is a femto seconds value. We need to calculate the |
| 503 | * scaled math multiplication factor for nanosecond to hpet tick |
| 504 | * conversion. |
| 505 | */ |
| 506 | hpet_freq = 1000000000000000ULL; |
| 507 | do_div(hpet_freq, hpet_period); |
| 508 | evt->mult = div_sc((unsigned long) hpet_freq, |
| 509 | NSEC_PER_SEC, evt->shift); |
| 510 | /* Calculate the max delta */ |
| 511 | evt->max_delta_ns = clockevent_delta2ns(0x7FFFFFFF, evt); |
| 512 | /* 5 usec minimum reprogramming delta. */ |
| 513 | evt->min_delta_ns = 5000; |
| 514 | |
| 515 | evt->cpumask = cpumask_of_cpu(hdev->cpu); |
| 516 | clockevents_register_device(evt); |
| 517 | } |
| 518 | |
| 519 | #ifdef CONFIG_HPET |
| 520 | /* Reserve at least one timer for userspace (/dev/hpet) */ |
| 521 | #define RESERVE_TIMERS 1 |
| 522 | #else |
| 523 | #define RESERVE_TIMERS 0 |
| 524 | #endif |
| 525 | void hpet_msi_capability_lookup(unsigned int start_timer) |
| 526 | { |
| 527 | unsigned int id; |
| 528 | unsigned int num_timers; |
| 529 | unsigned int num_timers_used = 0; |
| 530 | int i; |
| 531 | |
| 532 | id = hpet_readl(HPET_ID); |
| 533 | |
| 534 | num_timers = ((id & HPET_ID_NUMBER) >> HPET_ID_NUMBER_SHIFT); |
| 535 | num_timers++; /* Value read out starts from 0 */ |
| 536 | |
| 537 | hpet_devs = kzalloc(sizeof(struct hpet_dev) * num_timers, GFP_KERNEL); |
| 538 | if (!hpet_devs) |
| 539 | return; |
| 540 | |
| 541 | hpet_num_timers = num_timers; |
| 542 | |
| 543 | for (i = start_timer; i < num_timers - RESERVE_TIMERS; i++) { |
| 544 | struct hpet_dev *hdev = &hpet_devs[num_timers_used]; |
| 545 | unsigned long cfg = hpet_readl(HPET_Tn_CFG(i)); |
| 546 | |
| 547 | /* Only consider HPET timer with MSI support */ |
| 548 | if (!(cfg & HPET_TN_FSB_CAP)) |
| 549 | continue; |
| 550 | |
| 551 | hdev->flags = 0; |
| 552 | if (cfg & HPET_TN_PERIODIC_CAP) |
| 553 | hdev->flags |= HPET_DEV_PERI_CAP; |
| 554 | hdev->num = i; |
| 555 | |
| 556 | sprintf(hdev->name, "hpet%d", i); |
| 557 | if (hpet_assign_irq(hdev)) |
| 558 | continue; |
| 559 | |
| 560 | hdev->flags |= HPET_DEV_FSB_CAP; |
| 561 | hdev->flags |= HPET_DEV_VALID; |
| 562 | num_timers_used++; |
| 563 | if (num_timers_used == num_possible_cpus()) |
| 564 | break; |
| 565 | } |
| 566 | |
| 567 | printk(KERN_INFO "HPET: %d timers in total, %d timers will be used for per-cpu timer\n", |
| 568 | num_timers, num_timers_used); |
| 569 | } |
| 570 | |
| 571 | static struct hpet_dev *hpet_get_unused_timer(void) |
| 572 | { |
| 573 | int i; |
| 574 | |
| 575 | if (!hpet_devs) |
| 576 | return NULL; |
| 577 | |
| 578 | for (i = 0; i < hpet_num_timers; i++) { |
| 579 | struct hpet_dev *hdev = &hpet_devs[i]; |
| 580 | |
| 581 | if (!(hdev->flags & HPET_DEV_VALID)) |
| 582 | continue; |
| 583 | if (test_and_set_bit(HPET_DEV_USED_BIT, |
| 584 | (unsigned long *)&hdev->flags)) |
| 585 | continue; |
| 586 | return hdev; |
| 587 | } |
| 588 | return NULL; |
| 589 | } |
| 590 | |
| 591 | struct hpet_work_struct { |
| 592 | struct delayed_work work; |
| 593 | struct completion complete; |
| 594 | }; |
| 595 | |
| 596 | static void hpet_work(struct work_struct *w) |
| 597 | { |
| 598 | struct hpet_dev *hdev; |
| 599 | int cpu = smp_processor_id(); |
| 600 | struct hpet_work_struct *hpet_work; |
| 601 | |
| 602 | hpet_work = container_of(w, struct hpet_work_struct, work.work); |
| 603 | |
| 604 | hdev = hpet_get_unused_timer(); |
| 605 | if (hdev) |
| 606 | init_one_hpet_msi_clockevent(hdev, cpu); |
| 607 | |
| 608 | complete(&hpet_work->complete); |
| 609 | } |
| 610 | |
| 611 | static int hpet_cpuhp_notify(struct notifier_block *n, |
| 612 | unsigned long action, void *hcpu) |
| 613 | { |
| 614 | unsigned long cpu = (unsigned long)hcpu; |
| 615 | struct hpet_work_struct work; |
| 616 | struct hpet_dev *hdev = per_cpu(cpu_hpet_dev, cpu); |
| 617 | |
| 618 | switch (action & 0xf) { |
| 619 | case CPU_ONLINE: |
| 620 | INIT_DELAYED_WORK(&work.work, hpet_work); |
| 621 | init_completion(&work.complete); |
| 622 | /* FIXME: add schedule_work_on() */ |
| 623 | schedule_delayed_work_on(cpu, &work.work, 0); |
| 624 | wait_for_completion(&work.complete); |
| 625 | break; |
| 626 | case CPU_DEAD: |
| 627 | if (hdev) { |
| 628 | free_irq(hdev->irq, hdev); |
| 629 | hdev->flags &= ~HPET_DEV_USED; |
| 630 | per_cpu(cpu_hpet_dev, cpu) = NULL; |
| 631 | } |
| 632 | break; |
| 633 | } |
| 634 | return NOTIFY_OK; |
| 635 | } |
| 636 | #else |
| 637 | |
Steven Noonan | ba374c9 | 2008-09-08 16:19:09 -0700 | [diff] [blame^] | 638 | static int hpet_setup_msi_irq(unsigned int irq) |
| 639 | { |
| 640 | return 0; |
| 641 | } |
venkatesh.pallipadi@intel.com | 26afe5f | 2008-09-05 18:02:18 -0700 | [diff] [blame] | 642 | void hpet_msi_capability_lookup(unsigned int start_timer) |
| 643 | { |
| 644 | return; |
| 645 | } |
| 646 | |
| 647 | static int hpet_cpuhp_notify(struct notifier_block *n, |
| 648 | unsigned long action, void *hcpu) |
| 649 | { |
| 650 | return NOTIFY_OK; |
| 651 | } |
| 652 | |
| 653 | #endif |
| 654 | |
venkatesh.pallipadi@intel.com | 58ac1e7 | 2008-09-05 18:02:17 -0700 | [diff] [blame] | 655 | /* |
john stultz | 6bb74df | 2007-03-05 00:30:50 -0800 | [diff] [blame] | 656 | * Clock source related code |
| 657 | */ |
| 658 | static cycle_t read_hpet(void) |
| 659 | { |
| 660 | return (cycle_t)hpet_readl(HPET_COUNTER); |
| 661 | } |
| 662 | |
Thomas Gleixner | 2876914 | 2007-10-12 23:04:06 +0200 | [diff] [blame] | 663 | #ifdef CONFIG_X86_64 |
| 664 | static cycle_t __vsyscall_fn vread_hpet(void) |
| 665 | { |
| 666 | return readl((const void __iomem *)fix_to_virt(VSYSCALL_HPET) + 0xf0); |
| 667 | } |
| 668 | #endif |
| 669 | |
john stultz | 6bb74df | 2007-03-05 00:30:50 -0800 | [diff] [blame] | 670 | static struct clocksource clocksource_hpet = { |
| 671 | .name = "hpet", |
| 672 | .rating = 250, |
| 673 | .read = read_hpet, |
| 674 | .mask = HPET_MASK, |
| 675 | .shift = HPET_SHIFT, |
| 676 | .flags = CLOCK_SOURCE_IS_CONTINUOUS, |
Venki Pallipadi | 59c69f2 | 2007-10-12 23:04:23 +0200 | [diff] [blame] | 677 | .resume = hpet_restart_counter, |
Thomas Gleixner | 2876914 | 2007-10-12 23:04:06 +0200 | [diff] [blame] | 678 | #ifdef CONFIG_X86_64 |
| 679 | .vread = vread_hpet, |
| 680 | #endif |
john stultz | 6bb74df | 2007-03-05 00:30:50 -0800 | [diff] [blame] | 681 | }; |
| 682 | |
Venki Pallipadi | 610bf2f | 2007-10-12 23:04:23 +0200 | [diff] [blame] | 683 | static int hpet_clocksource_register(void) |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 684 | { |
Carlos R. Mafra | 6fd592d | 2008-05-05 20:11:22 -0300 | [diff] [blame] | 685 | u64 start, now; |
Thomas Gleixner | 075bcd1 | 2007-07-21 17:11:12 +0200 | [diff] [blame] | 686 | cycle_t t1; |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 687 | |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 688 | /* Start the counter */ |
| 689 | hpet_start_counter(); |
| 690 | |
Thomas Gleixner | 075bcd1 | 2007-07-21 17:11:12 +0200 | [diff] [blame] | 691 | /* Verify whether hpet counter works */ |
| 692 | t1 = read_hpet(); |
| 693 | rdtscll(start); |
| 694 | |
| 695 | /* |
| 696 | * We don't know the TSC frequency yet, but waiting for |
| 697 | * 200000 TSC cycles is safe: |
| 698 | * 4 GHz == 50us |
| 699 | * 1 GHz == 200us |
| 700 | */ |
| 701 | do { |
| 702 | rep_nop(); |
| 703 | rdtscll(now); |
| 704 | } while ((now - start) < 200000UL); |
| 705 | |
| 706 | if (t1 == read_hpet()) { |
| 707 | printk(KERN_WARNING |
| 708 | "HPET counter not counting. HPET disabled\n"); |
Venki Pallipadi | 610bf2f | 2007-10-12 23:04:23 +0200 | [diff] [blame] | 709 | return -ENODEV; |
Thomas Gleixner | 075bcd1 | 2007-07-21 17:11:12 +0200 | [diff] [blame] | 710 | } |
| 711 | |
Carlos R. Mafra | 6fd592d | 2008-05-05 20:11:22 -0300 | [diff] [blame] | 712 | /* |
| 713 | * The definition of mult is (include/linux/clocksource.h) |
| 714 | * mult/2^shift = ns/cyc and hpet_period is in units of fsec/cyc |
| 715 | * so we first need to convert hpet_period to ns/cyc units: |
| 716 | * mult/2^shift = ns/cyc = hpet_period/10^6 |
| 717 | * mult = (hpet_period * 2^shift)/10^6 |
| 718 | * mult = (hpet_period << shift)/FSEC_PER_NSEC |
john stultz | 6bb74df | 2007-03-05 00:30:50 -0800 | [diff] [blame] | 719 | */ |
Carlos R. Mafra | 6fd592d | 2008-05-05 20:11:22 -0300 | [diff] [blame] | 720 | clocksource_hpet.mult = div_sc(hpet_period, FSEC_PER_NSEC, HPET_SHIFT); |
john stultz | 6bb74df | 2007-03-05 00:30:50 -0800 | [diff] [blame] | 721 | |
| 722 | clocksource_register(&clocksource_hpet); |
| 723 | |
Venki Pallipadi | 610bf2f | 2007-10-12 23:04:23 +0200 | [diff] [blame] | 724 | return 0; |
| 725 | } |
| 726 | |
Pavel Machek | b02a7f2 | 2008-02-05 00:48:13 +0100 | [diff] [blame] | 727 | /** |
| 728 | * hpet_enable - Try to setup the HPET timer. Returns 1 on success. |
Venki Pallipadi | 610bf2f | 2007-10-12 23:04:23 +0200 | [diff] [blame] | 729 | */ |
| 730 | int __init hpet_enable(void) |
| 731 | { |
| 732 | unsigned long id; |
Thomas Gleixner | a6825f1 | 2008-08-14 12:17:06 +0200 | [diff] [blame] | 733 | int i; |
Venki Pallipadi | 610bf2f | 2007-10-12 23:04:23 +0200 | [diff] [blame] | 734 | |
| 735 | if (!is_hpet_capable()) |
| 736 | return 0; |
| 737 | |
| 738 | hpet_set_mapping(); |
| 739 | |
| 740 | /* |
| 741 | * Read the period and check for a sane value: |
| 742 | */ |
| 743 | hpet_period = hpet_readl(HPET_PERIOD); |
Thomas Gleixner | a6825f1 | 2008-08-14 12:17:06 +0200 | [diff] [blame] | 744 | |
| 745 | /* |
| 746 | * AMD SB700 based systems with spread spectrum enabled use a |
| 747 | * SMM based HPET emulation to provide proper frequency |
| 748 | * setting. The SMM code is initialized with the first HPET |
| 749 | * register access and takes some time to complete. During |
| 750 | * this time the config register reads 0xffffffff. We check |
| 751 | * for max. 1000 loops whether the config register reads a non |
| 752 | * 0xffffffff value to make sure that HPET is up and running |
| 753 | * before we go further. A counting loop is safe, as the HPET |
| 754 | * access takes thousands of CPU cycles. On non SB700 based |
| 755 | * machines this check is only done once and has no side |
| 756 | * effects. |
| 757 | */ |
| 758 | for (i = 0; hpet_readl(HPET_CFG) == 0xFFFFFFFF; i++) { |
| 759 | if (i == 1000) { |
| 760 | printk(KERN_WARNING |
| 761 | "HPET config register value = 0xFFFFFFFF. " |
| 762 | "Disabling HPET\n"); |
| 763 | goto out_nohpet; |
| 764 | } |
| 765 | } |
| 766 | |
Venki Pallipadi | 610bf2f | 2007-10-12 23:04:23 +0200 | [diff] [blame] | 767 | if (hpet_period < HPET_MIN_PERIOD || hpet_period > HPET_MAX_PERIOD) |
| 768 | goto out_nohpet; |
| 769 | |
| 770 | /* |
| 771 | * Read the HPET ID register to retrieve the IRQ routing |
| 772 | * information and the number of channels |
| 773 | */ |
| 774 | id = hpet_readl(HPET_ID); |
| 775 | |
| 776 | #ifdef CONFIG_HPET_EMULATE_RTC |
| 777 | /* |
| 778 | * The legacy routing mode needs at least two channels, tick timer |
| 779 | * and the rtc emulation channel. |
| 780 | */ |
| 781 | if (!(id & HPET_ID_NUMBER)) |
| 782 | goto out_nohpet; |
| 783 | #endif |
| 784 | |
| 785 | if (hpet_clocksource_register()) |
| 786 | goto out_nohpet; |
| 787 | |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 788 | if (id & HPET_ID_LEGSUP) { |
Venki Pallipadi | 610bf2f | 2007-10-12 23:04:23 +0200 | [diff] [blame] | 789 | hpet_legacy_clockevent_register(); |
venkatesh.pallipadi@intel.com | 26afe5f | 2008-09-05 18:02:18 -0700 | [diff] [blame] | 790 | hpet_msi_capability_lookup(2); |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 791 | return 1; |
| 792 | } |
venkatesh.pallipadi@intel.com | 26afe5f | 2008-09-05 18:02:18 -0700 | [diff] [blame] | 793 | hpet_msi_capability_lookup(0); |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 794 | return 0; |
| 795 | |
| 796 | out_nohpet: |
Thomas Gleixner | 06a24de | 2007-10-12 23:04:06 +0200 | [diff] [blame] | 797 | hpet_clear_mapping(); |
Maxim Levitsky | 399afa4 | 2007-03-29 15:46:48 +0200 | [diff] [blame] | 798 | boot_hpet_disable = 1; |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 799 | return 0; |
| 800 | } |
| 801 | |
Thomas Gleixner | 2876914 | 2007-10-12 23:04:06 +0200 | [diff] [blame] | 802 | /* |
| 803 | * Needs to be late, as the reserve_timer code calls kalloc ! |
| 804 | * |
| 805 | * Not a problem on i386 as hpet_enable is called from late_time_init, |
| 806 | * but on x86_64 it is necessary ! |
| 807 | */ |
| 808 | static __init int hpet_late_init(void) |
| 809 | { |
venkatesh.pallipadi@intel.com | 26afe5f | 2008-09-05 18:02:18 -0700 | [diff] [blame] | 810 | int cpu; |
| 811 | |
Venki Pallipadi | 59c69f2 | 2007-10-12 23:04:23 +0200 | [diff] [blame] | 812 | if (boot_hpet_disable) |
Thomas Gleixner | 2876914 | 2007-10-12 23:04:06 +0200 | [diff] [blame] | 813 | return -ENODEV; |
| 814 | |
Venki Pallipadi | 59c69f2 | 2007-10-12 23:04:23 +0200 | [diff] [blame] | 815 | if (!hpet_address) { |
| 816 | if (!force_hpet_address) |
| 817 | return -ENODEV; |
| 818 | |
| 819 | hpet_address = force_hpet_address; |
| 820 | hpet_enable(); |
| 821 | if (!hpet_virt_address) |
| 822 | return -ENODEV; |
| 823 | } |
| 824 | |
Thomas Gleixner | 2876914 | 2007-10-12 23:04:06 +0200 | [diff] [blame] | 825 | hpet_reserve_platform_timers(hpet_readl(HPET_ID)); |
Venki Pallipadi | 59c69f2 | 2007-10-12 23:04:23 +0200 | [diff] [blame] | 826 | |
venkatesh.pallipadi@intel.com | 26afe5f | 2008-09-05 18:02:18 -0700 | [diff] [blame] | 827 | for_each_online_cpu(cpu) { |
| 828 | hpet_cpuhp_notify(NULL, CPU_ONLINE, (void *)(long)cpu); |
| 829 | } |
| 830 | |
| 831 | /* This notifier should be called after workqueue is ready */ |
| 832 | hotcpu_notifier(hpet_cpuhp_notify, -20); |
| 833 | |
Thomas Gleixner | 2876914 | 2007-10-12 23:04:06 +0200 | [diff] [blame] | 834 | return 0; |
| 835 | } |
| 836 | fs_initcall(hpet_late_init); |
| 837 | |
OGAWA Hirofumi | c86c7fb | 2007-12-03 17:17:10 +0100 | [diff] [blame] | 838 | void hpet_disable(void) |
| 839 | { |
| 840 | if (is_hpet_capable()) { |
| 841 | unsigned long cfg = hpet_readl(HPET_CFG); |
| 842 | |
| 843 | if (hpet_legacy_int_enabled) { |
| 844 | cfg &= ~HPET_CFG_LEGACY; |
| 845 | hpet_legacy_int_enabled = 0; |
| 846 | } |
| 847 | cfg &= ~HPET_CFG_ENABLE; |
| 848 | hpet_writel(cfg, HPET_CFG); |
| 849 | } |
| 850 | } |
| 851 | |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 852 | #ifdef CONFIG_HPET_EMULATE_RTC |
| 853 | |
| 854 | /* HPET in LegacyReplacement Mode eats up RTC interrupt line. When, HPET |
| 855 | * is enabled, we support RTC interrupt functionality in software. |
| 856 | * RTC has 3 kinds of interrupts: |
| 857 | * 1) Update Interrupt - generate an interrupt, every sec, when RTC clock |
| 858 | * is updated |
| 859 | * 2) Alarm Interrupt - generate an interrupt at a specific time of day |
| 860 | * 3) Periodic Interrupt - generate periodic interrupt, with frequencies |
| 861 | * 2Hz-8192Hz (2Hz-64Hz for non-root user) (all freqs in powers of 2) |
| 862 | * (1) and (2) above are implemented using polling at a frequency of |
| 863 | * 64 Hz. The exact frequency is a tradeoff between accuracy and interrupt |
| 864 | * overhead. (DEFAULT_RTC_INT_FREQ) |
| 865 | * For (3), we use interrupts at 64Hz or user specified periodic |
| 866 | * frequency, whichever is higher. |
| 867 | */ |
| 868 | #include <linux/mc146818rtc.h> |
| 869 | #include <linux/rtc.h> |
Bernhard Walle | 1bdbdaa | 2008-01-30 13:33:28 +0100 | [diff] [blame] | 870 | #include <asm/rtc.h> |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 871 | |
| 872 | #define DEFAULT_RTC_INT_FREQ 64 |
| 873 | #define DEFAULT_RTC_SHIFT 6 |
| 874 | #define RTC_NUM_INTS 1 |
| 875 | |
| 876 | static unsigned long hpet_rtc_flags; |
David Brownell | 7e2a31d | 2008-07-23 21:30:47 -0700 | [diff] [blame] | 877 | static int hpet_prev_update_sec; |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 878 | static struct rtc_time hpet_alarm_time; |
| 879 | static unsigned long hpet_pie_count; |
| 880 | static unsigned long hpet_t1_cmp; |
| 881 | static unsigned long hpet_default_delta; |
| 882 | static unsigned long hpet_pie_delta; |
| 883 | static unsigned long hpet_pie_limit; |
| 884 | |
Bernhard Walle | 1bdbdaa | 2008-01-30 13:33:28 +0100 | [diff] [blame] | 885 | static rtc_irq_handler irq_handler; |
| 886 | |
| 887 | /* |
| 888 | * Registers a IRQ handler. |
| 889 | */ |
| 890 | int hpet_register_irq_handler(rtc_irq_handler handler) |
| 891 | { |
| 892 | if (!is_hpet_enabled()) |
| 893 | return -ENODEV; |
| 894 | if (irq_handler) |
| 895 | return -EBUSY; |
| 896 | |
| 897 | irq_handler = handler; |
| 898 | |
| 899 | return 0; |
| 900 | } |
| 901 | EXPORT_SYMBOL_GPL(hpet_register_irq_handler); |
| 902 | |
| 903 | /* |
| 904 | * Deregisters the IRQ handler registered with hpet_register_irq_handler() |
| 905 | * and does cleanup. |
| 906 | */ |
| 907 | void hpet_unregister_irq_handler(rtc_irq_handler handler) |
| 908 | { |
| 909 | if (!is_hpet_enabled()) |
| 910 | return; |
| 911 | |
| 912 | irq_handler = NULL; |
| 913 | hpet_rtc_flags = 0; |
| 914 | } |
| 915 | EXPORT_SYMBOL_GPL(hpet_unregister_irq_handler); |
| 916 | |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 917 | /* |
| 918 | * Timer 1 for RTC emulation. We use one shot mode, as periodic mode |
| 919 | * is not supported by all HPET implementations for timer 1. |
| 920 | * |
| 921 | * hpet_rtc_timer_init() is called when the rtc is initialized. |
| 922 | */ |
| 923 | int hpet_rtc_timer_init(void) |
| 924 | { |
| 925 | unsigned long cfg, cnt, delta, flags; |
| 926 | |
| 927 | if (!is_hpet_enabled()) |
| 928 | return 0; |
| 929 | |
| 930 | if (!hpet_default_delta) { |
| 931 | uint64_t clc; |
| 932 | |
| 933 | clc = (uint64_t) hpet_clockevent.mult * NSEC_PER_SEC; |
| 934 | clc >>= hpet_clockevent.shift + DEFAULT_RTC_SHIFT; |
| 935 | hpet_default_delta = (unsigned long) clc; |
| 936 | } |
| 937 | |
| 938 | if (!(hpet_rtc_flags & RTC_PIE) || hpet_pie_limit) |
| 939 | delta = hpet_default_delta; |
| 940 | else |
| 941 | delta = hpet_pie_delta; |
| 942 | |
| 943 | local_irq_save(flags); |
| 944 | |
| 945 | cnt = delta + hpet_readl(HPET_COUNTER); |
| 946 | hpet_writel(cnt, HPET_T1_CMP); |
| 947 | hpet_t1_cmp = cnt; |
| 948 | |
| 949 | cfg = hpet_readl(HPET_T1_CFG); |
| 950 | cfg &= ~HPET_TN_PERIODIC; |
| 951 | cfg |= HPET_TN_ENABLE | HPET_TN_32BIT; |
| 952 | hpet_writel(cfg, HPET_T1_CFG); |
| 953 | |
| 954 | local_irq_restore(flags); |
| 955 | |
| 956 | return 1; |
| 957 | } |
Bernhard Walle | 1bdbdaa | 2008-01-30 13:33:28 +0100 | [diff] [blame] | 958 | EXPORT_SYMBOL_GPL(hpet_rtc_timer_init); |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 959 | |
| 960 | /* |
| 961 | * The functions below are called from rtc driver. |
| 962 | * Return 0 if HPET is not being used. |
| 963 | * Otherwise do the necessary changes and return 1. |
| 964 | */ |
| 965 | int hpet_mask_rtc_irq_bit(unsigned long bit_mask) |
| 966 | { |
| 967 | if (!is_hpet_enabled()) |
| 968 | return 0; |
| 969 | |
| 970 | hpet_rtc_flags &= ~bit_mask; |
| 971 | return 1; |
| 972 | } |
Bernhard Walle | 1bdbdaa | 2008-01-30 13:33:28 +0100 | [diff] [blame] | 973 | EXPORT_SYMBOL_GPL(hpet_mask_rtc_irq_bit); |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 974 | |
| 975 | int hpet_set_rtc_irq_bit(unsigned long bit_mask) |
| 976 | { |
| 977 | unsigned long oldbits = hpet_rtc_flags; |
| 978 | |
| 979 | if (!is_hpet_enabled()) |
| 980 | return 0; |
| 981 | |
| 982 | hpet_rtc_flags |= bit_mask; |
| 983 | |
David Brownell | 7e2a31d | 2008-07-23 21:30:47 -0700 | [diff] [blame] | 984 | if ((bit_mask & RTC_UIE) && !(oldbits & RTC_UIE)) |
| 985 | hpet_prev_update_sec = -1; |
| 986 | |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 987 | if (!oldbits) |
| 988 | hpet_rtc_timer_init(); |
| 989 | |
| 990 | return 1; |
| 991 | } |
Bernhard Walle | 1bdbdaa | 2008-01-30 13:33:28 +0100 | [diff] [blame] | 992 | EXPORT_SYMBOL_GPL(hpet_set_rtc_irq_bit); |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 993 | |
| 994 | int hpet_set_alarm_time(unsigned char hrs, unsigned char min, |
| 995 | unsigned char sec) |
| 996 | { |
| 997 | if (!is_hpet_enabled()) |
| 998 | return 0; |
| 999 | |
| 1000 | hpet_alarm_time.tm_hour = hrs; |
| 1001 | hpet_alarm_time.tm_min = min; |
| 1002 | hpet_alarm_time.tm_sec = sec; |
| 1003 | |
| 1004 | return 1; |
| 1005 | } |
Bernhard Walle | 1bdbdaa | 2008-01-30 13:33:28 +0100 | [diff] [blame] | 1006 | EXPORT_SYMBOL_GPL(hpet_set_alarm_time); |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 1007 | |
| 1008 | int hpet_set_periodic_freq(unsigned long freq) |
| 1009 | { |
| 1010 | uint64_t clc; |
| 1011 | |
| 1012 | if (!is_hpet_enabled()) |
| 1013 | return 0; |
| 1014 | |
| 1015 | if (freq <= DEFAULT_RTC_INT_FREQ) |
| 1016 | hpet_pie_limit = DEFAULT_RTC_INT_FREQ / freq; |
| 1017 | else { |
| 1018 | clc = (uint64_t) hpet_clockevent.mult * NSEC_PER_SEC; |
| 1019 | do_div(clc, freq); |
| 1020 | clc >>= hpet_clockevent.shift; |
| 1021 | hpet_pie_delta = (unsigned long) clc; |
| 1022 | } |
| 1023 | return 1; |
| 1024 | } |
Bernhard Walle | 1bdbdaa | 2008-01-30 13:33:28 +0100 | [diff] [blame] | 1025 | EXPORT_SYMBOL_GPL(hpet_set_periodic_freq); |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 1026 | |
| 1027 | int hpet_rtc_dropped_irq(void) |
| 1028 | { |
| 1029 | return is_hpet_enabled(); |
| 1030 | } |
Bernhard Walle | 1bdbdaa | 2008-01-30 13:33:28 +0100 | [diff] [blame] | 1031 | EXPORT_SYMBOL_GPL(hpet_rtc_dropped_irq); |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 1032 | |
| 1033 | static void hpet_rtc_timer_reinit(void) |
| 1034 | { |
| 1035 | unsigned long cfg, delta; |
| 1036 | int lost_ints = -1; |
| 1037 | |
| 1038 | if (unlikely(!hpet_rtc_flags)) { |
| 1039 | cfg = hpet_readl(HPET_T1_CFG); |
| 1040 | cfg &= ~HPET_TN_ENABLE; |
| 1041 | hpet_writel(cfg, HPET_T1_CFG); |
| 1042 | return; |
| 1043 | } |
| 1044 | |
| 1045 | if (!(hpet_rtc_flags & RTC_PIE) || hpet_pie_limit) |
| 1046 | delta = hpet_default_delta; |
| 1047 | else |
| 1048 | delta = hpet_pie_delta; |
| 1049 | |
| 1050 | /* |
| 1051 | * Increment the comparator value until we are ahead of the |
| 1052 | * current count. |
| 1053 | */ |
| 1054 | do { |
| 1055 | hpet_t1_cmp += delta; |
| 1056 | hpet_writel(hpet_t1_cmp, HPET_T1_CMP); |
| 1057 | lost_ints++; |
| 1058 | } while ((long)(hpet_readl(HPET_COUNTER) - hpet_t1_cmp) > 0); |
| 1059 | |
| 1060 | if (lost_ints) { |
| 1061 | if (hpet_rtc_flags & RTC_PIE) |
| 1062 | hpet_pie_count += lost_ints; |
| 1063 | if (printk_ratelimit()) |
David Brownell | 7e2a31d | 2008-07-23 21:30:47 -0700 | [diff] [blame] | 1064 | printk(KERN_WARNING "hpet1: lost %d rtc interrupts\n", |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 1065 | lost_ints); |
| 1066 | } |
| 1067 | } |
| 1068 | |
| 1069 | irqreturn_t hpet_rtc_interrupt(int irq, void *dev_id) |
| 1070 | { |
| 1071 | struct rtc_time curr_time; |
| 1072 | unsigned long rtc_int_flag = 0; |
| 1073 | |
| 1074 | hpet_rtc_timer_reinit(); |
Bernhard Walle | 1bdbdaa | 2008-01-30 13:33:28 +0100 | [diff] [blame] | 1075 | memset(&curr_time, 0, sizeof(struct rtc_time)); |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 1076 | |
| 1077 | if (hpet_rtc_flags & (RTC_UIE | RTC_AIE)) |
Bernhard Walle | 1bdbdaa | 2008-01-30 13:33:28 +0100 | [diff] [blame] | 1078 | get_rtc_time(&curr_time); |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 1079 | |
| 1080 | if (hpet_rtc_flags & RTC_UIE && |
| 1081 | curr_time.tm_sec != hpet_prev_update_sec) { |
David Brownell | 7e2a31d | 2008-07-23 21:30:47 -0700 | [diff] [blame] | 1082 | if (hpet_prev_update_sec >= 0) |
| 1083 | rtc_int_flag = RTC_UF; |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 1084 | hpet_prev_update_sec = curr_time.tm_sec; |
| 1085 | } |
| 1086 | |
| 1087 | if (hpet_rtc_flags & RTC_PIE && |
| 1088 | ++hpet_pie_count >= hpet_pie_limit) { |
| 1089 | rtc_int_flag |= RTC_PF; |
| 1090 | hpet_pie_count = 0; |
| 1091 | } |
| 1092 | |
Bernhard Walle | 8ee291f | 2008-01-15 16:44:38 +0100 | [diff] [blame] | 1093 | if (hpet_rtc_flags & RTC_AIE && |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 1094 | (curr_time.tm_sec == hpet_alarm_time.tm_sec) && |
| 1095 | (curr_time.tm_min == hpet_alarm_time.tm_min) && |
| 1096 | (curr_time.tm_hour == hpet_alarm_time.tm_hour)) |
| 1097 | rtc_int_flag |= RTC_AF; |
| 1098 | |
| 1099 | if (rtc_int_flag) { |
| 1100 | rtc_int_flag |= (RTC_IRQF | (RTC_NUM_INTS << 8)); |
Bernhard Walle | 1bdbdaa | 2008-01-30 13:33:28 +0100 | [diff] [blame] | 1101 | if (irq_handler) |
| 1102 | irq_handler(rtc_int_flag, dev_id); |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 1103 | } |
| 1104 | return IRQ_HANDLED; |
| 1105 | } |
Bernhard Walle | 1bdbdaa | 2008-01-30 13:33:28 +0100 | [diff] [blame] | 1106 | EXPORT_SYMBOL_GPL(hpet_rtc_interrupt); |
Thomas Gleixner | e9e2cdb | 2007-02-16 01:28:04 -0800 | [diff] [blame] | 1107 | #endif |