blob: 5a8c42e90005c6fb3a92599671afefed6909fda3 [file] [log] [blame]
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001/* linux/arch/arm/mach-exynos4/clock.c
Changhwan Younc8bef142010-07-27 17:52:39 +09002 *
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09003 * Copyright (c) 2010-2011 Samsung Electronics Co., Ltd.
4 * http://www.samsung.com
Changhwan Younc8bef142010-07-27 17:52:39 +09005 *
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09006 * EXYNOS4 - Clock support
Changhwan Younc8bef142010-07-27 17:52:39 +09007 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11*/
12
13#include <linux/kernel.h>
14#include <linux/err.h>
15#include <linux/io.h>
Jonghwan Choiacd35612011-08-24 21:52:45 +090016#include <linux/syscore_ops.h>
Changhwan Younc8bef142010-07-27 17:52:39 +090017
18#include <plat/cpu-freq.h>
19#include <plat/clock.h>
20#include <plat/cpu.h>
21#include <plat/pll.h>
22#include <plat/s5p-clock.h>
23#include <plat/clock-clksrc.h>
Jonghwan Choiacd35612011-08-24 21:52:45 +090024#include <plat/pm.h>
Changhwan Younc8bef142010-07-27 17:52:39 +090025
26#include <mach/map.h>
27#include <mach/regs-clock.h>
KyongHo Chob0b6ff02011-03-07 09:10:24 +090028#include <mach/sysmmu.h>
Kukjin Kim2bc02c02011-08-24 17:25:09 +090029#include <mach/exynos4-clock.h>
Changhwan Younc8bef142010-07-27 17:52:39 +090030
Kukjin Kimcc511b82011-12-27 08:18:36 +010031#include "common.h"
32
Jonghwan Choiacd35612011-08-24 21:52:45 +090033static struct sleep_save exynos4_clock_save[] = {
34 SAVE_ITEM(S5P_CLKDIV_LEFTBUS),
35 SAVE_ITEM(S5P_CLKGATE_IP_LEFTBUS),
36 SAVE_ITEM(S5P_CLKDIV_RIGHTBUS),
37 SAVE_ITEM(S5P_CLKGATE_IP_RIGHTBUS),
38 SAVE_ITEM(S5P_CLKSRC_TOP0),
39 SAVE_ITEM(S5P_CLKSRC_TOP1),
40 SAVE_ITEM(S5P_CLKSRC_CAM),
41 SAVE_ITEM(S5P_CLKSRC_TV),
42 SAVE_ITEM(S5P_CLKSRC_MFC),
43 SAVE_ITEM(S5P_CLKSRC_G3D),
44 SAVE_ITEM(S5P_CLKSRC_LCD0),
45 SAVE_ITEM(S5P_CLKSRC_MAUDIO),
46 SAVE_ITEM(S5P_CLKSRC_FSYS),
47 SAVE_ITEM(S5P_CLKSRC_PERIL0),
48 SAVE_ITEM(S5P_CLKSRC_PERIL1),
49 SAVE_ITEM(S5P_CLKDIV_CAM),
50 SAVE_ITEM(S5P_CLKDIV_TV),
51 SAVE_ITEM(S5P_CLKDIV_MFC),
52 SAVE_ITEM(S5P_CLKDIV_G3D),
53 SAVE_ITEM(S5P_CLKDIV_LCD0),
54 SAVE_ITEM(S5P_CLKDIV_MAUDIO),
55 SAVE_ITEM(S5P_CLKDIV_FSYS0),
56 SAVE_ITEM(S5P_CLKDIV_FSYS1),
57 SAVE_ITEM(S5P_CLKDIV_FSYS2),
58 SAVE_ITEM(S5P_CLKDIV_FSYS3),
59 SAVE_ITEM(S5P_CLKDIV_PERIL0),
60 SAVE_ITEM(S5P_CLKDIV_PERIL1),
61 SAVE_ITEM(S5P_CLKDIV_PERIL2),
62 SAVE_ITEM(S5P_CLKDIV_PERIL3),
63 SAVE_ITEM(S5P_CLKDIV_PERIL4),
64 SAVE_ITEM(S5P_CLKDIV_PERIL5),
65 SAVE_ITEM(S5P_CLKDIV_TOP),
66 SAVE_ITEM(S5P_CLKSRC_MASK_TOP),
67 SAVE_ITEM(S5P_CLKSRC_MASK_CAM),
68 SAVE_ITEM(S5P_CLKSRC_MASK_TV),
69 SAVE_ITEM(S5P_CLKSRC_MASK_LCD0),
70 SAVE_ITEM(S5P_CLKSRC_MASK_MAUDIO),
71 SAVE_ITEM(S5P_CLKSRC_MASK_FSYS),
72 SAVE_ITEM(S5P_CLKSRC_MASK_PERIL0),
73 SAVE_ITEM(S5P_CLKSRC_MASK_PERIL1),
74 SAVE_ITEM(S5P_CLKDIV2_RATIO),
75 SAVE_ITEM(S5P_CLKGATE_SCLKCAM),
76 SAVE_ITEM(S5P_CLKGATE_IP_CAM),
77 SAVE_ITEM(S5P_CLKGATE_IP_TV),
78 SAVE_ITEM(S5P_CLKGATE_IP_MFC),
79 SAVE_ITEM(S5P_CLKGATE_IP_G3D),
80 SAVE_ITEM(S5P_CLKGATE_IP_LCD0),
81 SAVE_ITEM(S5P_CLKGATE_IP_FSYS),
82 SAVE_ITEM(S5P_CLKGATE_IP_GPS),
83 SAVE_ITEM(S5P_CLKGATE_IP_PERIL),
84 SAVE_ITEM(S5P_CLKGATE_BLOCK),
85 SAVE_ITEM(S5P_CLKSRC_MASK_DMC),
86 SAVE_ITEM(S5P_CLKSRC_DMC),
87 SAVE_ITEM(S5P_CLKDIV_DMC0),
88 SAVE_ITEM(S5P_CLKDIV_DMC1),
89 SAVE_ITEM(S5P_CLKGATE_IP_DMC),
90 SAVE_ITEM(S5P_CLKSRC_CPU),
91 SAVE_ITEM(S5P_CLKDIV_CPU),
92 SAVE_ITEM(S5P_CLKDIV_CPU + 0x4),
93 SAVE_ITEM(S5P_CLKGATE_SCLKCPU),
94 SAVE_ITEM(S5P_CLKGATE_IP_CPU),
95};
96
Kukjin Kim2bc02c02011-08-24 17:25:09 +090097struct clk clk_sclk_hdmi27m = {
Changhwan Younc8bef142010-07-27 17:52:39 +090098 .name = "sclk_hdmi27m",
Changhwan Younc8bef142010-07-27 17:52:39 +090099 .rate = 27000000,
100};
101
Kukjin Kim2bc02c02011-08-24 17:25:09 +0900102struct clk clk_sclk_hdmiphy = {
Jongpill Leeb99380e2010-08-18 22:16:45 +0900103 .name = "sclk_hdmiphy",
Jongpill Leeb99380e2010-08-18 22:16:45 +0900104};
105
Kukjin Kim2bc02c02011-08-24 17:25:09 +0900106struct clk clk_sclk_usbphy0 = {
Jongpill Leeb99380e2010-08-18 22:16:45 +0900107 .name = "sclk_usbphy0",
Jongpill Leeb99380e2010-08-18 22:16:45 +0900108 .rate = 27000000,
109};
110
Kukjin Kim2bc02c02011-08-24 17:25:09 +0900111struct clk clk_sclk_usbphy1 = {
Jongpill Leeb99380e2010-08-18 22:16:45 +0900112 .name = "sclk_usbphy1",
Jongpill Leeb99380e2010-08-18 22:16:45 +0900113};
114
Boojin Kimbf856fb2011-09-02 09:44:36 +0900115static struct clk dummy_apb_pclk = {
116 .name = "apb_pclk",
117 .id = -1,
118};
119
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900120static int exynos4_clksrc_mask_top_ctrl(struct clk *clk, int enable)
Jongpill Lee37e01722010-08-18 22:33:43 +0900121{
122 return s5p_gatectrl(S5P_CLKSRC_MASK_TOP, clk, enable);
123}
124
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900125static int exynos4_clksrc_mask_cam_ctrl(struct clk *clk, int enable)
Jongpill Lee33f469d2010-08-18 22:54:48 +0900126{
127 return s5p_gatectrl(S5P_CLKSRC_MASK_CAM, clk, enable);
128}
129
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900130static int exynos4_clksrc_mask_lcd0_ctrl(struct clk *clk, int enable)
Jongpill Lee33f469d2010-08-18 22:54:48 +0900131{
132 return s5p_gatectrl(S5P_CLKSRC_MASK_LCD0, clk, enable);
133}
134
Kukjin Kim2bc02c02011-08-24 17:25:09 +0900135int exynos4_clksrc_mask_fsys_ctrl(struct clk *clk, int enable)
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900136{
137 return s5p_gatectrl(S5P_CLKSRC_MASK_FSYS, clk, enable);
138}
139
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900140static int exynos4_clksrc_mask_peril0_ctrl(struct clk *clk, int enable)
Jongpill Lee3297c2e2010-08-27 17:53:26 +0900141{
142 return s5p_gatectrl(S5P_CLKSRC_MASK_PERIL0, clk, enable);
143}
144
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900145static int exynos4_clksrc_mask_peril1_ctrl(struct clk *clk, int enable)
Jongpill Lee33f469d2010-08-18 22:54:48 +0900146{
147 return s5p_gatectrl(S5P_CLKSRC_MASK_PERIL1, clk, enable);
148}
149
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900150static int exynos4_clk_ip_mfc_ctrl(struct clk *clk, int enable)
151{
152 return s5p_gatectrl(S5P_CLKGATE_IP_MFC, clk, enable);
153}
154
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900155static int exynos4_clksrc_mask_tv_ctrl(struct clk *clk, int enable)
156{
157 return s5p_gatectrl(S5P_CLKSRC_MASK_TV, clk, enable);
158}
159
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900160static int exynos4_clk_ip_cam_ctrl(struct clk *clk, int enable)
Jongpill Lee82260bf2010-08-18 22:49:24 +0900161{
162 return s5p_gatectrl(S5P_CLKGATE_IP_CAM, clk, enable);
163}
164
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900165static int exynos4_clk_ip_tv_ctrl(struct clk *clk, int enable)
166{
167 return s5p_gatectrl(S5P_CLKGATE_IP_TV, clk, enable);
168}
169
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900170static int exynos4_clk_ip_image_ctrl(struct clk *clk, int enable)
Jongpill Lee82260bf2010-08-18 22:49:24 +0900171{
172 return s5p_gatectrl(S5P_CLKGATE_IP_IMAGE, clk, enable);
173}
174
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900175static int exynos4_clk_ip_lcd0_ctrl(struct clk *clk, int enable)
Jongpill Lee82260bf2010-08-18 22:49:24 +0900176{
177 return s5p_gatectrl(S5P_CLKGATE_IP_LCD0, clk, enable);
178}
179
Kukjin Kim2bc02c02011-08-24 17:25:09 +0900180int exynos4_clk_ip_lcd1_ctrl(struct clk *clk, int enable)
Jongpill Lee82260bf2010-08-18 22:49:24 +0900181{
182 return s5p_gatectrl(S5P_CLKGATE_IP_LCD1, clk, enable);
183}
184
Kukjin Kim2bc02c02011-08-24 17:25:09 +0900185int exynos4_clk_ip_fsys_ctrl(struct clk *clk, int enable)
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900186{
187 return s5p_gatectrl(S5P_CLKGATE_IP_FSYS, clk, enable);
188}
189
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900190static int exynos4_clk_ip_peril_ctrl(struct clk *clk, int enable)
Jongpill Lee5a847b42010-08-27 16:50:47 +0900191{
192 return s5p_gatectrl(S5P_CLKGATE_IP_PERIL, clk, enable);
193}
194
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900195static int exynos4_clk_ip_perir_ctrl(struct clk *clk, int enable)
Jongpill Lee82260bf2010-08-18 22:49:24 +0900196{
197 return s5p_gatectrl(S5P_CLKGATE_IP_PERIR, clk, enable);
198}
199
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900200static int exynos4_clk_hdmiphy_ctrl(struct clk *clk, int enable)
201{
202 return s5p_gatectrl(S5P_HDMI_PHY_CONTROL, clk, enable);
203}
204
205static int exynos4_clk_dac_ctrl(struct clk *clk, int enable)
206{
207 return s5p_gatectrl(S5P_DAC_PHY_CONTROL, clk, enable);
208}
209
Changhwan Younc8bef142010-07-27 17:52:39 +0900210/* Core list of CMU_CPU side */
211
212static struct clksrc_clk clk_mout_apll = {
213 .clk = {
214 .name = "mout_apll",
Changhwan Younc8bef142010-07-27 17:52:39 +0900215 },
216 .sources = &clk_src_apll,
217 .reg_src = { .reg = S5P_CLKSRC_CPU, .shift = 0, .size = 1 },
Jongpill Lee3ff31022010-08-18 22:20:31 +0900218};
219
Kukjin Kim2bc02c02011-08-24 17:25:09 +0900220struct clksrc_clk clk_sclk_apll = {
Jongpill Lee3ff31022010-08-18 22:20:31 +0900221 .clk = {
222 .name = "sclk_apll",
Jongpill Lee3ff31022010-08-18 22:20:31 +0900223 .parent = &clk_mout_apll.clk,
224 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900225 .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 24, .size = 3 },
226};
227
Kukjin Kim2bc02c02011-08-24 17:25:09 +0900228struct clksrc_clk clk_mout_epll = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900229 .clk = {
230 .name = "mout_epll",
Changhwan Younc8bef142010-07-27 17:52:39 +0900231 },
232 .sources = &clk_src_epll,
233 .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 4, .size = 1 },
234};
235
Kukjin Kim2bc02c02011-08-24 17:25:09 +0900236struct clksrc_clk clk_mout_mpll = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900237 .clk = {
238 .name = "mout_mpll",
Changhwan Younc8bef142010-07-27 17:52:39 +0900239 },
240 .sources = &clk_src_mpll,
Kukjin Kim2bc02c02011-08-24 17:25:09 +0900241
242 /* reg_src will be added in each SoCs' clock */
Changhwan Younc8bef142010-07-27 17:52:39 +0900243};
244
245static struct clk *clkset_moutcore_list[] = {
Jaecheol Lee8f3b9cf2010-09-18 10:50:46 +0900246 [0] = &clk_mout_apll.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900247 [1] = &clk_mout_mpll.clk,
248};
249
250static struct clksrc_sources clkset_moutcore = {
251 .sources = clkset_moutcore_list,
252 .nr_sources = ARRAY_SIZE(clkset_moutcore_list),
253};
254
255static struct clksrc_clk clk_moutcore = {
256 .clk = {
257 .name = "moutcore",
Changhwan Younc8bef142010-07-27 17:52:39 +0900258 },
259 .sources = &clkset_moutcore,
260 .reg_src = { .reg = S5P_CLKSRC_CPU, .shift = 16, .size = 1 },
261};
262
263static struct clksrc_clk clk_coreclk = {
264 .clk = {
265 .name = "core_clk",
Changhwan Younc8bef142010-07-27 17:52:39 +0900266 .parent = &clk_moutcore.clk,
267 },
268 .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 0, .size = 3 },
269};
270
271static struct clksrc_clk clk_armclk = {
272 .clk = {
273 .name = "armclk",
Changhwan Younc8bef142010-07-27 17:52:39 +0900274 .parent = &clk_coreclk.clk,
275 },
276};
277
278static struct clksrc_clk clk_aclk_corem0 = {
279 .clk = {
280 .name = "aclk_corem0",
Changhwan Younc8bef142010-07-27 17:52:39 +0900281 .parent = &clk_coreclk.clk,
282 },
283 .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 4, .size = 3 },
284};
285
286static struct clksrc_clk clk_aclk_cores = {
287 .clk = {
288 .name = "aclk_cores",
Changhwan Younc8bef142010-07-27 17:52:39 +0900289 .parent = &clk_coreclk.clk,
290 },
291 .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 4, .size = 3 },
292};
293
294static struct clksrc_clk clk_aclk_corem1 = {
295 .clk = {
296 .name = "aclk_corem1",
Changhwan Younc8bef142010-07-27 17:52:39 +0900297 .parent = &clk_coreclk.clk,
298 },
299 .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 8, .size = 3 },
300};
301
302static struct clksrc_clk clk_periphclk = {
303 .clk = {
304 .name = "periphclk",
Changhwan Younc8bef142010-07-27 17:52:39 +0900305 .parent = &clk_coreclk.clk,
306 },
307 .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 12, .size = 3 },
308};
309
Changhwan Younc8bef142010-07-27 17:52:39 +0900310/* Core list of CMU_CORE side */
311
Kukjin Kim2bc02c02011-08-24 17:25:09 +0900312struct clk *clkset_corebus_list[] = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900313 [0] = &clk_mout_mpll.clk,
Jongpill Lee3ff31022010-08-18 22:20:31 +0900314 [1] = &clk_sclk_apll.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900315};
316
Kukjin Kim2bc02c02011-08-24 17:25:09 +0900317struct clksrc_sources clkset_mout_corebus = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900318 .sources = clkset_corebus_list,
319 .nr_sources = ARRAY_SIZE(clkset_corebus_list),
320};
321
322static struct clksrc_clk clk_mout_corebus = {
323 .clk = {
324 .name = "mout_corebus",
Changhwan Younc8bef142010-07-27 17:52:39 +0900325 },
326 .sources = &clkset_mout_corebus,
Sunyoung Kang7af36b92010-09-18 10:59:31 +0900327 .reg_src = { .reg = S5P_CLKSRC_DMC, .shift = 4, .size = 1 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900328};
329
330static struct clksrc_clk clk_sclk_dmc = {
331 .clk = {
332 .name = "sclk_dmc",
Changhwan Younc8bef142010-07-27 17:52:39 +0900333 .parent = &clk_mout_corebus.clk,
334 },
Sunyoung Kang7af36b92010-09-18 10:59:31 +0900335 .reg_div = { .reg = S5P_CLKDIV_DMC0, .shift = 12, .size = 3 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900336};
337
338static struct clksrc_clk clk_aclk_cored = {
339 .clk = {
340 .name = "aclk_cored",
Changhwan Younc8bef142010-07-27 17:52:39 +0900341 .parent = &clk_sclk_dmc.clk,
342 },
Sunyoung Kang7af36b92010-09-18 10:59:31 +0900343 .reg_div = { .reg = S5P_CLKDIV_DMC0, .shift = 16, .size = 3 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900344};
345
346static struct clksrc_clk clk_aclk_corep = {
347 .clk = {
348 .name = "aclk_corep",
Changhwan Younc8bef142010-07-27 17:52:39 +0900349 .parent = &clk_aclk_cored.clk,
350 },
Sunyoung Kang7af36b92010-09-18 10:59:31 +0900351 .reg_div = { .reg = S5P_CLKDIV_DMC0, .shift = 20, .size = 3 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900352};
353
354static struct clksrc_clk clk_aclk_acp = {
355 .clk = {
356 .name = "aclk_acp",
Changhwan Younc8bef142010-07-27 17:52:39 +0900357 .parent = &clk_mout_corebus.clk,
358 },
Sunyoung Kang7af36b92010-09-18 10:59:31 +0900359 .reg_div = { .reg = S5P_CLKDIV_DMC0, .shift = 0, .size = 3 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900360};
361
362static struct clksrc_clk clk_pclk_acp = {
363 .clk = {
364 .name = "pclk_acp",
Changhwan Younc8bef142010-07-27 17:52:39 +0900365 .parent = &clk_aclk_acp.clk,
366 },
Sunyoung Kang7af36b92010-09-18 10:59:31 +0900367 .reg_div = { .reg = S5P_CLKDIV_DMC0, .shift = 4, .size = 3 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900368};
369
370/* Core list of CMU_TOP side */
371
Kukjin Kim2bc02c02011-08-24 17:25:09 +0900372struct clk *clkset_aclk_top_list[] = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900373 [0] = &clk_mout_mpll.clk,
Jongpill Lee3ff31022010-08-18 22:20:31 +0900374 [1] = &clk_sclk_apll.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900375};
376
Kukjin Kim2bc02c02011-08-24 17:25:09 +0900377struct clksrc_sources clkset_aclk = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900378 .sources = clkset_aclk_top_list,
379 .nr_sources = ARRAY_SIZE(clkset_aclk_top_list),
380};
381
382static struct clksrc_clk clk_aclk_200 = {
383 .clk = {
384 .name = "aclk_200",
Changhwan Younc8bef142010-07-27 17:52:39 +0900385 },
Kukjin Kim9e235522010-08-18 22:06:02 +0900386 .sources = &clkset_aclk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900387 .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 12, .size = 1 },
388 .reg_div = { .reg = S5P_CLKDIV_TOP, .shift = 0, .size = 3 },
389};
390
Changhwan Younc8bef142010-07-27 17:52:39 +0900391static struct clksrc_clk clk_aclk_100 = {
392 .clk = {
393 .name = "aclk_100",
Changhwan Younc8bef142010-07-27 17:52:39 +0900394 },
Kukjin Kim9e235522010-08-18 22:06:02 +0900395 .sources = &clkset_aclk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900396 .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 16, .size = 1 },
397 .reg_div = { .reg = S5P_CLKDIV_TOP, .shift = 4, .size = 4 },
398};
399
Changhwan Younc8bef142010-07-27 17:52:39 +0900400static struct clksrc_clk clk_aclk_160 = {
401 .clk = {
402 .name = "aclk_160",
Changhwan Younc8bef142010-07-27 17:52:39 +0900403 },
Kukjin Kim9e235522010-08-18 22:06:02 +0900404 .sources = &clkset_aclk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900405 .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 20, .size = 1 },
406 .reg_div = { .reg = S5P_CLKDIV_TOP, .shift = 8, .size = 3 },
407};
408
Kukjin Kim2bc02c02011-08-24 17:25:09 +0900409struct clksrc_clk clk_aclk_133 = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900410 .clk = {
411 .name = "aclk_133",
Changhwan Younc8bef142010-07-27 17:52:39 +0900412 },
Kukjin Kim9e235522010-08-18 22:06:02 +0900413 .sources = &clkset_aclk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900414 .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 24, .size = 1 },
415 .reg_div = { .reg = S5P_CLKDIV_TOP, .shift = 12, .size = 3 },
416};
417
418static struct clk *clkset_vpllsrc_list[] = {
419 [0] = &clk_fin_vpll,
420 [1] = &clk_sclk_hdmi27m,
421};
422
423static struct clksrc_sources clkset_vpllsrc = {
424 .sources = clkset_vpllsrc_list,
425 .nr_sources = ARRAY_SIZE(clkset_vpllsrc_list),
426};
427
428static struct clksrc_clk clk_vpllsrc = {
429 .clk = {
430 .name = "vpll_src",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900431 .enable = exynos4_clksrc_mask_top_ctrl,
Jongpill Lee37e01722010-08-18 22:33:43 +0900432 .ctrlbit = (1 << 0),
Changhwan Younc8bef142010-07-27 17:52:39 +0900433 },
434 .sources = &clkset_vpllsrc,
435 .reg_src = { .reg = S5P_CLKSRC_TOP1, .shift = 0, .size = 1 },
436};
437
438static struct clk *clkset_sclk_vpll_list[] = {
439 [0] = &clk_vpllsrc.clk,
440 [1] = &clk_fout_vpll,
441};
442
443static struct clksrc_sources clkset_sclk_vpll = {
444 .sources = clkset_sclk_vpll_list,
445 .nr_sources = ARRAY_SIZE(clkset_sclk_vpll_list),
446};
447
Kukjin Kim2bc02c02011-08-24 17:25:09 +0900448struct clksrc_clk clk_sclk_vpll = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900449 .clk = {
450 .name = "sclk_vpll",
Changhwan Younc8bef142010-07-27 17:52:39 +0900451 },
452 .sources = &clkset_sclk_vpll,
453 .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 8, .size = 1 },
454};
455
Kukjin Kim957c4612011-01-04 17:58:22 +0900456static struct clk init_clocks_off[] = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900457 {
458 .name = "timers",
Changhwan Younc8bef142010-07-27 17:52:39 +0900459 .parent = &clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900460 .enable = exynos4_clk_ip_peril_ctrl,
Changhwan Younc8bef142010-07-27 17:52:39 +0900461 .ctrlbit = (1<<24),
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900462 }, {
Jongpill Lee82260bf2010-08-18 22:49:24 +0900463 .name = "csis",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900464 .devname = "s5p-mipi-csis.0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900465 .enable = exynos4_clk_ip_cam_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900466 .ctrlbit = (1 << 4),
467 }, {
468 .name = "csis",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900469 .devname = "s5p-mipi-csis.1",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900470 .enable = exynos4_clk_ip_cam_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900471 .ctrlbit = (1 << 5),
472 }, {
473 .name = "fimc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900474 .devname = "exynos4-fimc.0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900475 .enable = exynos4_clk_ip_cam_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900476 .ctrlbit = (1 << 0),
477 }, {
478 .name = "fimc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900479 .devname = "exynos4-fimc.1",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900480 .enable = exynos4_clk_ip_cam_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900481 .ctrlbit = (1 << 1),
482 }, {
483 .name = "fimc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900484 .devname = "exynos4-fimc.2",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900485 .enable = exynos4_clk_ip_cam_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900486 .ctrlbit = (1 << 2),
487 }, {
488 .name = "fimc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900489 .devname = "exynos4-fimc.3",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900490 .enable = exynos4_clk_ip_cam_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900491 .ctrlbit = (1 << 3),
492 }, {
493 .name = "fimd",
Jingoo Han268a7ef2011-07-21 15:42:38 +0900494 .devname = "exynos4-fb.0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900495 .enable = exynos4_clk_ip_lcd0_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900496 .ctrlbit = (1 << 0),
497 }, {
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900498 .name = "hsmmc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900499 .devname = "s3c-sdhci.0",
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900500 .parent = &clk_aclk_133.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900501 .enable = exynos4_clk_ip_fsys_ctrl,
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900502 .ctrlbit = (1 << 5),
503 }, {
504 .name = "hsmmc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900505 .devname = "s3c-sdhci.1",
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900506 .parent = &clk_aclk_133.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900507 .enable = exynos4_clk_ip_fsys_ctrl,
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900508 .ctrlbit = (1 << 6),
509 }, {
510 .name = "hsmmc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900511 .devname = "s3c-sdhci.2",
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900512 .parent = &clk_aclk_133.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900513 .enable = exynos4_clk_ip_fsys_ctrl,
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900514 .ctrlbit = (1 << 7),
515 }, {
516 .name = "hsmmc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900517 .devname = "s3c-sdhci.3",
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900518 .parent = &clk_aclk_133.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900519 .enable = exynos4_clk_ip_fsys_ctrl,
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900520 .ctrlbit = (1 << 8),
521 }, {
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900522 .name = "dwmmc",
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900523 .parent = &clk_aclk_133.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900524 .enable = exynos4_clk_ip_fsys_ctrl,
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900525 .ctrlbit = (1 << 9),
Jongpill Lee82260bf2010-08-18 22:49:24 +0900526 }, {
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900527 .name = "dac",
528 .devname = "s5p-sdo",
529 .enable = exynos4_clk_ip_tv_ctrl,
530 .ctrlbit = (1 << 2),
531 }, {
532 .name = "mixer",
533 .devname = "s5p-mixer",
534 .enable = exynos4_clk_ip_tv_ctrl,
535 .ctrlbit = (1 << 1),
536 }, {
537 .name = "vp",
538 .devname = "s5p-mixer",
539 .enable = exynos4_clk_ip_tv_ctrl,
540 .ctrlbit = (1 << 0),
541 }, {
542 .name = "hdmi",
543 .devname = "exynos4-hdmi",
544 .enable = exynos4_clk_ip_tv_ctrl,
545 .ctrlbit = (1 << 3),
546 }, {
547 .name = "hdmiphy",
548 .devname = "exynos4-hdmi",
549 .enable = exynos4_clk_hdmiphy_ctrl,
550 .ctrlbit = (1 << 0),
551 }, {
552 .name = "dacphy",
553 .devname = "s5p-sdo",
554 .enable = exynos4_clk_dac_ctrl,
555 .ctrlbit = (1 << 0),
556 }, {
Jongpill Lee82260bf2010-08-18 22:49:24 +0900557 .name = "adc",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900558 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900559 .ctrlbit = (1 << 15),
560 }, {
Naveen Krishna Chf9d7bcb2011-02-22 17:13:42 +0900561 .name = "keypad",
Naveen Krishna Chf9d7bcb2011-02-22 17:13:42 +0900562 .enable = exynos4_clk_ip_perir_ctrl,
563 .ctrlbit = (1 << 16),
564 }, {
Changhwan Youncdff6e62010-09-20 15:25:51 +0900565 .name = "rtc",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900566 .enable = exynos4_clk_ip_perir_ctrl,
Changhwan Youncdff6e62010-09-20 15:25:51 +0900567 .ctrlbit = (1 << 15),
568 }, {
Jongpill Lee82260bf2010-08-18 22:49:24 +0900569 .name = "watchdog",
Inderpal Singhf5fb4a22011-03-08 07:13:45 +0900570 .parent = &clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900571 .enable = exynos4_clk_ip_perir_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900572 .ctrlbit = (1 << 14),
573 }, {
574 .name = "usbhost",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900575 .enable = exynos4_clk_ip_fsys_ctrl ,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900576 .ctrlbit = (1 << 12),
577 }, {
578 .name = "otg",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900579 .enable = exynos4_clk_ip_fsys_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900580 .ctrlbit = (1 << 13),
581 }, {
582 .name = "spi",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900583 .devname = "s3c64xx-spi.0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900584 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900585 .ctrlbit = (1 << 16),
586 }, {
587 .name = "spi",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900588 .devname = "s3c64xx-spi.1",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900589 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900590 .ctrlbit = (1 << 17),
591 }, {
592 .name = "spi",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900593 .devname = "s3c64xx-spi.2",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900594 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900595 .ctrlbit = (1 << 18),
596 }, {
Jassi Brar2d270432010-12-21 09:57:03 +0900597 .name = "iis",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900598 .devname = "samsung-i2s.0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900599 .enable = exynos4_clk_ip_peril_ctrl,
Jassi Brar2d270432010-12-21 09:57:03 +0900600 .ctrlbit = (1 << 19),
601 }, {
602 .name = "iis",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900603 .devname = "samsung-i2s.1",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900604 .enable = exynos4_clk_ip_peril_ctrl,
Jassi Brar2d270432010-12-21 09:57:03 +0900605 .ctrlbit = (1 << 20),
606 }, {
607 .name = "iis",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900608 .devname = "samsung-i2s.2",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900609 .enable = exynos4_clk_ip_peril_ctrl,
Jassi Brar2d270432010-12-21 09:57:03 +0900610 .ctrlbit = (1 << 21),
611 }, {
Jassi Braraa227552010-12-21 09:54:57 +0900612 .name = "ac97",
Jonghwan Choiaf8a9f62011-08-12 18:15:42 +0900613 .devname = "samsung-ac97",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900614 .enable = exynos4_clk_ip_peril_ctrl,
Jassi Braraa227552010-12-21 09:54:57 +0900615 .ctrlbit = (1 << 27),
616 }, {
Jongpill Lee82260bf2010-08-18 22:49:24 +0900617 .name = "fimg2d",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900618 .enable = exynos4_clk_ip_image_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900619 .ctrlbit = (1 << 0),
620 }, {
Kamil Debski0f75a962011-07-21 16:42:30 +0900621 .name = "mfc",
622 .devname = "s5p-mfc",
623 .enable = exynos4_clk_ip_mfc_ctrl,
624 .ctrlbit = (1 << 0),
625 }, {
Jongpill Lee82260bf2010-08-18 22:49:24 +0900626 .name = "i2c",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900627 .devname = "s3c2440-i2c.0",
Jongpill Lee82260bf2010-08-18 22:49:24 +0900628 .parent = &clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900629 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900630 .ctrlbit = (1 << 6),
631 }, {
632 .name = "i2c",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900633 .devname = "s3c2440-i2c.1",
Jongpill Lee82260bf2010-08-18 22:49:24 +0900634 .parent = &clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900635 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900636 .ctrlbit = (1 << 7),
637 }, {
638 .name = "i2c",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900639 .devname = "s3c2440-i2c.2",
Jongpill Lee82260bf2010-08-18 22:49:24 +0900640 .parent = &clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900641 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900642 .ctrlbit = (1 << 8),
643 }, {
644 .name = "i2c",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900645 .devname = "s3c2440-i2c.3",
Jongpill Lee82260bf2010-08-18 22:49:24 +0900646 .parent = &clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900647 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900648 .ctrlbit = (1 << 9),
649 }, {
650 .name = "i2c",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900651 .devname = "s3c2440-i2c.4",
Jongpill Lee82260bf2010-08-18 22:49:24 +0900652 .parent = &clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900653 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900654 .ctrlbit = (1 << 10),
655 }, {
656 .name = "i2c",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900657 .devname = "s3c2440-i2c.5",
Jongpill Lee82260bf2010-08-18 22:49:24 +0900658 .parent = &clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900659 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900660 .ctrlbit = (1 << 11),
661 }, {
662 .name = "i2c",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900663 .devname = "s3c2440-i2c.6",
Jongpill Lee82260bf2010-08-18 22:49:24 +0900664 .parent = &clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900665 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900666 .ctrlbit = (1 << 12),
667 }, {
668 .name = "i2c",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900669 .devname = "s3c2440-i2c.7",
Jongpill Lee82260bf2010-08-18 22:49:24 +0900670 .parent = &clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900671 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900672 .ctrlbit = (1 << 13),
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900673 }, {
Tomasz Stanislawskic40e7e02011-09-16 18:44:36 +0900674 .name = "i2c",
675 .devname = "s3c2440-hdmiphy-i2c",
676 .parent = &clk_aclk_100.clk,
677 .enable = exynos4_clk_ip_peril_ctrl,
678 .ctrlbit = (1 << 14),
679 }, {
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900680 .name = "SYSMMU_MDMA",
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900681 .enable = exynos4_clk_ip_image_ctrl,
682 .ctrlbit = (1 << 5),
683 }, {
684 .name = "SYSMMU_FIMC0",
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900685 .enable = exynos4_clk_ip_cam_ctrl,
686 .ctrlbit = (1 << 7),
687 }, {
688 .name = "SYSMMU_FIMC1",
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900689 .enable = exynos4_clk_ip_cam_ctrl,
690 .ctrlbit = (1 << 8),
691 }, {
692 .name = "SYSMMU_FIMC2",
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900693 .enable = exynos4_clk_ip_cam_ctrl,
694 .ctrlbit = (1 << 9),
695 }, {
696 .name = "SYSMMU_FIMC3",
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900697 .enable = exynos4_clk_ip_cam_ctrl,
698 .ctrlbit = (1 << 10),
699 }, {
700 .name = "SYSMMU_JPEG",
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900701 .enable = exynos4_clk_ip_cam_ctrl,
702 .ctrlbit = (1 << 11),
703 }, {
704 .name = "SYSMMU_FIMD0",
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900705 .enable = exynos4_clk_ip_lcd0_ctrl,
706 .ctrlbit = (1 << 4),
707 }, {
708 .name = "SYSMMU_FIMD1",
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900709 .enable = exynos4_clk_ip_lcd1_ctrl,
710 .ctrlbit = (1 << 4),
711 }, {
712 .name = "SYSMMU_PCIe",
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900713 .enable = exynos4_clk_ip_fsys_ctrl,
714 .ctrlbit = (1 << 18),
715 }, {
716 .name = "SYSMMU_G2D",
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900717 .enable = exynos4_clk_ip_image_ctrl,
718 .ctrlbit = (1 << 3),
719 }, {
720 .name = "SYSMMU_ROTATOR",
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900721 .enable = exynos4_clk_ip_image_ctrl,
722 .ctrlbit = (1 << 4),
723 }, {
724 .name = "SYSMMU_TV",
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900725 .enable = exynos4_clk_ip_tv_ctrl,
726 .ctrlbit = (1 << 4),
727 }, {
728 .name = "SYSMMU_MFC_L",
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900729 .enable = exynos4_clk_ip_mfc_ctrl,
730 .ctrlbit = (1 << 1),
731 }, {
732 .name = "SYSMMU_MFC_R",
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900733 .enable = exynos4_clk_ip_mfc_ctrl,
734 .ctrlbit = (1 << 2),
735 }
Changhwan Younc8bef142010-07-27 17:52:39 +0900736};
737
738static struct clk init_clocks[] = {
Jongpill Lee5a847b42010-08-27 16:50:47 +0900739 {
740 .name = "uart",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900741 .devname = "s5pv210-uart.0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900742 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee5a847b42010-08-27 16:50:47 +0900743 .ctrlbit = (1 << 0),
744 }, {
745 .name = "uart",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900746 .devname = "s5pv210-uart.1",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900747 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee5a847b42010-08-27 16:50:47 +0900748 .ctrlbit = (1 << 1),
749 }, {
750 .name = "uart",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900751 .devname = "s5pv210-uart.2",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900752 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee5a847b42010-08-27 16:50:47 +0900753 .ctrlbit = (1 << 2),
754 }, {
755 .name = "uart",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900756 .devname = "s5pv210-uart.3",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900757 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee5a847b42010-08-27 16:50:47 +0900758 .ctrlbit = (1 << 3),
759 }, {
760 .name = "uart",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900761 .devname = "s5pv210-uart.4",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900762 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee5a847b42010-08-27 16:50:47 +0900763 .ctrlbit = (1 << 4),
764 }, {
765 .name = "uart",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900766 .devname = "s5pv210-uart.5",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900767 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee5a847b42010-08-27 16:50:47 +0900768 .ctrlbit = (1 << 5),
769 }
Changhwan Younc8bef142010-07-27 17:52:39 +0900770};
771
Thomas Abraham66fdb292011-10-24 14:01:03 +0200772static struct clk clk_pdma0 = {
773 .name = "dma",
774 .devname = "dma-pl330.0",
775 .enable = exynos4_clk_ip_fsys_ctrl,
776 .ctrlbit = (1 << 0),
777};
778
779static struct clk clk_pdma1 = {
780 .name = "dma",
781 .devname = "dma-pl330.1",
782 .enable = exynos4_clk_ip_fsys_ctrl,
783 .ctrlbit = (1 << 1),
784};
785
Kukjin Kim2bc02c02011-08-24 17:25:09 +0900786struct clk *clkset_group_list[] = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900787 [0] = &clk_ext_xtal_mux,
788 [1] = &clk_xusbxti,
789 [2] = &clk_sclk_hdmi27m,
Jongpill Leeb99380e2010-08-18 22:16:45 +0900790 [3] = &clk_sclk_usbphy0,
791 [4] = &clk_sclk_usbphy1,
792 [5] = &clk_sclk_hdmiphy,
Changhwan Younc8bef142010-07-27 17:52:39 +0900793 [6] = &clk_mout_mpll.clk,
794 [7] = &clk_mout_epll.clk,
795 [8] = &clk_sclk_vpll.clk,
796};
797
Kukjin Kim2bc02c02011-08-24 17:25:09 +0900798struct clksrc_sources clkset_group = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900799 .sources = clkset_group_list,
800 .nr_sources = ARRAY_SIZE(clkset_group_list),
801};
802
Jongpill Lee06cba8d2010-08-18 22:51:23 +0900803static struct clk *clkset_mout_g2d0_list[] = {
804 [0] = &clk_mout_mpll.clk,
805 [1] = &clk_sclk_apll.clk,
806};
807
808static struct clksrc_sources clkset_mout_g2d0 = {
809 .sources = clkset_mout_g2d0_list,
810 .nr_sources = ARRAY_SIZE(clkset_mout_g2d0_list),
811};
812
813static struct clksrc_clk clk_mout_g2d0 = {
814 .clk = {
815 .name = "mout_g2d0",
Jongpill Lee06cba8d2010-08-18 22:51:23 +0900816 },
817 .sources = &clkset_mout_g2d0,
818 .reg_src = { .reg = S5P_CLKSRC_IMAGE, .shift = 0, .size = 1 },
819};
820
821static struct clk *clkset_mout_g2d1_list[] = {
822 [0] = &clk_mout_epll.clk,
823 [1] = &clk_sclk_vpll.clk,
824};
825
826static struct clksrc_sources clkset_mout_g2d1 = {
827 .sources = clkset_mout_g2d1_list,
828 .nr_sources = ARRAY_SIZE(clkset_mout_g2d1_list),
829};
830
831static struct clksrc_clk clk_mout_g2d1 = {
832 .clk = {
833 .name = "mout_g2d1",
Jongpill Lee06cba8d2010-08-18 22:51:23 +0900834 },
835 .sources = &clkset_mout_g2d1,
836 .reg_src = { .reg = S5P_CLKSRC_IMAGE, .shift = 4, .size = 1 },
837};
838
839static struct clk *clkset_mout_g2d_list[] = {
840 [0] = &clk_mout_g2d0.clk,
841 [1] = &clk_mout_g2d1.clk,
842};
843
844static struct clksrc_sources clkset_mout_g2d = {
845 .sources = clkset_mout_g2d_list,
846 .nr_sources = ARRAY_SIZE(clkset_mout_g2d_list),
847};
848
Kamil Debski0f75a962011-07-21 16:42:30 +0900849static struct clk *clkset_mout_mfc0_list[] = {
850 [0] = &clk_mout_mpll.clk,
851 [1] = &clk_sclk_apll.clk,
852};
853
854static struct clksrc_sources clkset_mout_mfc0 = {
855 .sources = clkset_mout_mfc0_list,
856 .nr_sources = ARRAY_SIZE(clkset_mout_mfc0_list),
857};
858
859static struct clksrc_clk clk_mout_mfc0 = {
860 .clk = {
861 .name = "mout_mfc0",
862 },
863 .sources = &clkset_mout_mfc0,
864 .reg_src = { .reg = S5P_CLKSRC_MFC, .shift = 0, .size = 1 },
865};
866
867static struct clk *clkset_mout_mfc1_list[] = {
868 [0] = &clk_mout_epll.clk,
869 [1] = &clk_sclk_vpll.clk,
870};
871
872static struct clksrc_sources clkset_mout_mfc1 = {
873 .sources = clkset_mout_mfc1_list,
874 .nr_sources = ARRAY_SIZE(clkset_mout_mfc1_list),
875};
876
877static struct clksrc_clk clk_mout_mfc1 = {
878 .clk = {
879 .name = "mout_mfc1",
880 },
881 .sources = &clkset_mout_mfc1,
882 .reg_src = { .reg = S5P_CLKSRC_MFC, .shift = 4, .size = 1 },
883};
884
885static struct clk *clkset_mout_mfc_list[] = {
886 [0] = &clk_mout_mfc0.clk,
887 [1] = &clk_mout_mfc1.clk,
888};
889
890static struct clksrc_sources clkset_mout_mfc = {
891 .sources = clkset_mout_mfc_list,
892 .nr_sources = ARRAY_SIZE(clkset_mout_mfc_list),
893};
894
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900895static struct clk *clkset_sclk_dac_list[] = {
896 [0] = &clk_sclk_vpll.clk,
897 [1] = &clk_sclk_hdmiphy,
898};
899
900static struct clksrc_sources clkset_sclk_dac = {
901 .sources = clkset_sclk_dac_list,
902 .nr_sources = ARRAY_SIZE(clkset_sclk_dac_list),
903};
904
905static struct clksrc_clk clk_sclk_dac = {
906 .clk = {
907 .name = "sclk_dac",
908 .enable = exynos4_clksrc_mask_tv_ctrl,
909 .ctrlbit = (1 << 8),
910 },
911 .sources = &clkset_sclk_dac,
912 .reg_src = { .reg = S5P_CLKSRC_TV, .shift = 8, .size = 1 },
913};
914
915static struct clksrc_clk clk_sclk_pixel = {
916 .clk = {
917 .name = "sclk_pixel",
918 .parent = &clk_sclk_vpll.clk,
919 },
920 .reg_div = { .reg = S5P_CLKDIV_TV, .shift = 0, .size = 4 },
921};
922
923static struct clk *clkset_sclk_hdmi_list[] = {
924 [0] = &clk_sclk_pixel.clk,
925 [1] = &clk_sclk_hdmiphy,
926};
927
928static struct clksrc_sources clkset_sclk_hdmi = {
929 .sources = clkset_sclk_hdmi_list,
930 .nr_sources = ARRAY_SIZE(clkset_sclk_hdmi_list),
931};
932
933static struct clksrc_clk clk_sclk_hdmi = {
934 .clk = {
935 .name = "sclk_hdmi",
936 .enable = exynos4_clksrc_mask_tv_ctrl,
937 .ctrlbit = (1 << 0),
938 },
939 .sources = &clkset_sclk_hdmi,
940 .reg_src = { .reg = S5P_CLKSRC_TV, .shift = 0, .size = 1 },
941};
942
943static struct clk *clkset_sclk_mixer_list[] = {
944 [0] = &clk_sclk_dac.clk,
945 [1] = &clk_sclk_hdmi.clk,
946};
947
948static struct clksrc_sources clkset_sclk_mixer = {
949 .sources = clkset_sclk_mixer_list,
950 .nr_sources = ARRAY_SIZE(clkset_sclk_mixer_list),
951};
952
953static struct clksrc_clk clk_sclk_mixer = {
954 .clk = {
955 .name = "sclk_mixer",
956 .enable = exynos4_clksrc_mask_tv_ctrl,
957 .ctrlbit = (1 << 4),
958 },
959 .sources = &clkset_sclk_mixer,
960 .reg_src = { .reg = S5P_CLKSRC_TV, .shift = 4, .size = 1 },
961};
962
963static struct clksrc_clk *sclk_tv[] = {
964 &clk_sclk_dac,
965 &clk_sclk_pixel,
966 &clk_sclk_hdmi,
967 &clk_sclk_mixer,
968};
969
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900970static struct clksrc_clk clk_dout_mmc0 = {
971 .clk = {
972 .name = "dout_mmc0",
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900973 },
974 .sources = &clkset_group,
975 .reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 0, .size = 4 },
976 .reg_div = { .reg = S5P_CLKDIV_FSYS1, .shift = 0, .size = 4 },
977};
978
979static struct clksrc_clk clk_dout_mmc1 = {
980 .clk = {
981 .name = "dout_mmc1",
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900982 },
983 .sources = &clkset_group,
984 .reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 4, .size = 4 },
985 .reg_div = { .reg = S5P_CLKDIV_FSYS1, .shift = 16, .size = 4 },
986};
987
988static struct clksrc_clk clk_dout_mmc2 = {
989 .clk = {
990 .name = "dout_mmc2",
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900991 },
992 .sources = &clkset_group,
993 .reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 8, .size = 4 },
994 .reg_div = { .reg = S5P_CLKDIV_FSYS2, .shift = 0, .size = 4 },
995};
996
997static struct clksrc_clk clk_dout_mmc3 = {
998 .clk = {
999 .name = "dout_mmc3",
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001000 },
1001 .sources = &clkset_group,
1002 .reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 12, .size = 4 },
1003 .reg_div = { .reg = S5P_CLKDIV_FSYS2, .shift = 16, .size = 4 },
1004};
1005
1006static struct clksrc_clk clk_dout_mmc4 = {
1007 .clk = {
1008 .name = "dout_mmc4",
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001009 },
1010 .sources = &clkset_group,
1011 .reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 16, .size = 4 },
1012 .reg_div = { .reg = S5P_CLKDIV_FSYS3, .shift = 0, .size = 4 },
1013};
1014
Changhwan Younc8bef142010-07-27 17:52:39 +09001015static struct clksrc_clk clksrcs[] = {
1016 {
Changhwan Younc8bef142010-07-27 17:52:39 +09001017 .clk = {
1018 .name = "sclk_pwm",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001019 .enable = exynos4_clksrc_mask_peril0_ctrl,
Changhwan Younc8bef142010-07-27 17:52:39 +09001020 .ctrlbit = (1 << 24),
1021 },
1022 .sources = &clkset_group,
1023 .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 24, .size = 4 },
1024 .reg_div = { .reg = S5P_CLKDIV_PERIL3, .shift = 0, .size = 4 },
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001025 }, {
1026 .clk = {
Jongpill Lee33f469d2010-08-18 22:54:48 +09001027 .name = "sclk_csis",
Thomas Abrahambadc4f22011-06-14 19:12:27 +09001028 .devname = "s5p-mipi-csis.0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001029 .enable = exynos4_clksrc_mask_cam_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +09001030 .ctrlbit = (1 << 24),
1031 },
1032 .sources = &clkset_group,
1033 .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 24, .size = 4 },
1034 .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 24, .size = 4 },
1035 }, {
1036 .clk = {
1037 .name = "sclk_csis",
Thomas Abrahambadc4f22011-06-14 19:12:27 +09001038 .devname = "s5p-mipi-csis.1",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001039 .enable = exynos4_clksrc_mask_cam_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +09001040 .ctrlbit = (1 << 28),
1041 },
1042 .sources = &clkset_group,
1043 .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 28, .size = 4 },
1044 .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 28, .size = 4 },
1045 }, {
1046 .clk = {
Sylwester Nawrocki00aaad22011-09-27 07:00:59 +09001047 .name = "sclk_cam0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001048 .enable = exynos4_clksrc_mask_cam_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +09001049 .ctrlbit = (1 << 16),
1050 },
1051 .sources = &clkset_group,
1052 .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 16, .size = 4 },
1053 .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 16, .size = 4 },
1054 }, {
1055 .clk = {
Sylwester Nawrocki00aaad22011-09-27 07:00:59 +09001056 .name = "sclk_cam1",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001057 .enable = exynos4_clksrc_mask_cam_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +09001058 .ctrlbit = (1 << 20),
1059 },
1060 .sources = &clkset_group,
1061 .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 20, .size = 4 },
1062 .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 20, .size = 4 },
1063 }, {
1064 .clk = {
1065 .name = "sclk_fimc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +09001066 .devname = "exynos4-fimc.0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001067 .enable = exynos4_clksrc_mask_cam_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +09001068 .ctrlbit = (1 << 0),
1069 },
1070 .sources = &clkset_group,
1071 .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 0, .size = 4 },
1072 .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 0, .size = 4 },
1073 }, {
1074 .clk = {
1075 .name = "sclk_fimc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +09001076 .devname = "exynos4-fimc.1",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001077 .enable = exynos4_clksrc_mask_cam_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +09001078 .ctrlbit = (1 << 4),
1079 },
1080 .sources = &clkset_group,
1081 .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 4, .size = 4 },
1082 .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 4, .size = 4 },
1083 }, {
1084 .clk = {
1085 .name = "sclk_fimc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +09001086 .devname = "exynos4-fimc.2",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001087 .enable = exynos4_clksrc_mask_cam_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +09001088 .ctrlbit = (1 << 8),
1089 },
1090 .sources = &clkset_group,
1091 .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 8, .size = 4 },
1092 .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 8, .size = 4 },
1093 }, {
1094 .clk = {
1095 .name = "sclk_fimc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +09001096 .devname = "exynos4-fimc.3",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001097 .enable = exynos4_clksrc_mask_cam_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +09001098 .ctrlbit = (1 << 12),
1099 },
1100 .sources = &clkset_group,
1101 .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 12, .size = 4 },
1102 .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 12, .size = 4 },
1103 }, {
1104 .clk = {
1105 .name = "sclk_fimd",
Jingoo Han268a7ef2011-07-21 15:42:38 +09001106 .devname = "exynos4-fb.0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001107 .enable = exynos4_clksrc_mask_lcd0_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +09001108 .ctrlbit = (1 << 0),
1109 },
1110 .sources = &clkset_group,
1111 .reg_src = { .reg = S5P_CLKSRC_LCD0, .shift = 0, .size = 4 },
1112 .reg_div = { .reg = S5P_CLKDIV_LCD0, .shift = 0, .size = 4 },
1113 }, {
1114 .clk = {
Jongpill Lee33f469d2010-08-18 22:54:48 +09001115 .name = "sclk_fimg2d",
Jongpill Lee33f469d2010-08-18 22:54:48 +09001116 },
1117 .sources = &clkset_mout_g2d,
1118 .reg_src = { .reg = S5P_CLKSRC_IMAGE, .shift = 8, .size = 1 },
1119 .reg_div = { .reg = S5P_CLKDIV_IMAGE, .shift = 0, .size = 4 },
1120 }, {
1121 .clk = {
Kamil Debski0f75a962011-07-21 16:42:30 +09001122 .name = "sclk_mfc",
1123 .devname = "s5p-mfc",
1124 },
1125 .sources = &clkset_mout_mfc,
1126 .reg_src = { .reg = S5P_CLKSRC_MFC, .shift = 8, .size = 1 },
1127 .reg_div = { .reg = S5P_CLKDIV_MFC, .shift = 0, .size = 4 },
1128 }, {
1129 .clk = {
Thomas Abrahambadc4f22011-06-14 19:12:27 +09001130 .name = "sclk_dwmmc",
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001131 .parent = &clk_dout_mmc4.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001132 .enable = exynos4_clksrc_mask_fsys_ctrl,
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001133 .ctrlbit = (1 << 16),
1134 },
1135 .reg_div = { .reg = S5P_CLKDIV_FSYS3, .shift = 8, .size = 8 },
1136 }
Changhwan Younc8bef142010-07-27 17:52:39 +09001137};
1138
Thomas Abraham0cfb26e2011-10-24 12:08:42 +02001139static struct clksrc_clk clk_sclk_uart0 = {
1140 .clk = {
1141 .name = "uclk1",
1142 .devname = "exynos4210-uart.0",
1143 .enable = exynos4_clksrc_mask_peril0_ctrl,
1144 .ctrlbit = (1 << 0),
1145 },
1146 .sources = &clkset_group,
1147 .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 0, .size = 4 },
1148 .reg_div = { .reg = S5P_CLKDIV_PERIL0, .shift = 0, .size = 4 },
1149};
1150
1151static struct clksrc_clk clk_sclk_uart1 = {
1152 .clk = {
1153 .name = "uclk1",
1154 .devname = "exynos4210-uart.1",
1155 .enable = exynos4_clksrc_mask_peril0_ctrl,
1156 .ctrlbit = (1 << 4),
1157 },
1158 .sources = &clkset_group,
1159 .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 4, .size = 4 },
1160 .reg_div = { .reg = S5P_CLKDIV_PERIL0, .shift = 4, .size = 4 },
1161};
1162
1163static struct clksrc_clk clk_sclk_uart2 = {
1164 .clk = {
1165 .name = "uclk1",
1166 .devname = "exynos4210-uart.2",
1167 .enable = exynos4_clksrc_mask_peril0_ctrl,
1168 .ctrlbit = (1 << 8),
1169 },
1170 .sources = &clkset_group,
1171 .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 8, .size = 4 },
1172 .reg_div = { .reg = S5P_CLKDIV_PERIL0, .shift = 8, .size = 4 },
1173};
1174
1175static struct clksrc_clk clk_sclk_uart3 = {
1176 .clk = {
1177 .name = "uclk1",
1178 .devname = "exynos4210-uart.3",
1179 .enable = exynos4_clksrc_mask_peril0_ctrl,
1180 .ctrlbit = (1 << 12),
1181 },
1182 .sources = &clkset_group,
1183 .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 12, .size = 4 },
1184 .reg_div = { .reg = S5P_CLKDIV_PERIL0, .shift = 12, .size = 4 },
1185};
1186
Rajeshwari Shindea361d102011-10-24 17:05:58 +02001187static struct clksrc_clk clk_sclk_mmc0 = {
1188 .clk = {
1189 .name = "sclk_mmc",
1190 .devname = "s3c-sdhci.0",
1191 .parent = &clk_dout_mmc0.clk,
1192 .enable = exynos4_clksrc_mask_fsys_ctrl,
1193 .ctrlbit = (1 << 0),
1194 },
1195 .reg_div = { .reg = S5P_CLKDIV_FSYS1, .shift = 8, .size = 8 },
1196};
1197
1198static struct clksrc_clk clk_sclk_mmc1 = {
1199 .clk = {
1200 .name = "sclk_mmc",
1201 .devname = "s3c-sdhci.1",
1202 .parent = &clk_dout_mmc1.clk,
1203 .enable = exynos4_clksrc_mask_fsys_ctrl,
1204 .ctrlbit = (1 << 4),
1205 },
1206 .reg_div = { .reg = S5P_CLKDIV_FSYS1, .shift = 24, .size = 8 },
1207};
1208
1209static struct clksrc_clk clk_sclk_mmc2 = {
1210 .clk = {
1211 .name = "sclk_mmc",
1212 .devname = "s3c-sdhci.2",
1213 .parent = &clk_dout_mmc2.clk,
1214 .enable = exynos4_clksrc_mask_fsys_ctrl,
1215 .ctrlbit = (1 << 8),
1216 },
1217 .reg_div = { .reg = S5P_CLKDIV_FSYS2, .shift = 8, .size = 8 },
1218};
1219
1220static struct clksrc_clk clk_sclk_mmc3 = {
1221 .clk = {
1222 .name = "sclk_mmc",
1223 .devname = "s3c-sdhci.3",
1224 .parent = &clk_dout_mmc3.clk,
1225 .enable = exynos4_clksrc_mask_fsys_ctrl,
1226 .ctrlbit = (1 << 12),
1227 },
1228 .reg_div = { .reg = S5P_CLKDIV_FSYS2, .shift = 24, .size = 8 },
1229};
1230
Padmavathi Venna74ac23a2011-12-26 16:42:15 +09001231static struct clksrc_clk clk_sclk_spi0 = {
1232 .clk = {
1233 .name = "sclk_spi",
1234 .devname = "s3c64xx-spi.0",
1235 .enable = exynos4_clksrc_mask_peril1_ctrl,
1236 .ctrlbit = (1 << 16),
1237 },
1238 .sources = &clkset_group,
1239 .reg_src = { .reg = S5P_CLKSRC_PERIL1, .shift = 16, .size = 4 },
1240 .reg_div = { .reg = S5P_CLKDIV_PERIL1, .shift = 0, .size = 4 },
1241};
1242
1243static struct clksrc_clk clk_sclk_spi1 = {
1244 .clk = {
1245 .name = "sclk_spi",
1246 .devname = "s3c64xx-spi.1",
1247 .enable = exynos4_clksrc_mask_peril1_ctrl,
1248 .ctrlbit = (1 << 20),
1249 },
1250 .sources = &clkset_group,
1251 .reg_src = { .reg = S5P_CLKSRC_PERIL1, .shift = 20, .size = 4 },
1252 .reg_div = { .reg = S5P_CLKDIV_PERIL1, .shift = 16, .size = 4 },
1253};
1254
1255static struct clksrc_clk clk_sclk_spi2 = {
1256 .clk = {
1257 .name = "sclk_spi",
1258 .devname = "s3c64xx-spi.2",
1259 .enable = exynos4_clksrc_mask_peril1_ctrl,
1260 .ctrlbit = (1 << 24),
1261 },
1262 .sources = &clkset_group,
1263 .reg_src = { .reg = S5P_CLKSRC_PERIL1, .shift = 24, .size = 4 },
1264 .reg_div = { .reg = S5P_CLKDIV_PERIL2, .shift = 0, .size = 4 },
1265};
1266
Changhwan Younc8bef142010-07-27 17:52:39 +09001267/* Clock initialization code */
1268static struct clksrc_clk *sysclks[] = {
1269 &clk_mout_apll,
Jongpill Lee3ff31022010-08-18 22:20:31 +09001270 &clk_sclk_apll,
Changhwan Younc8bef142010-07-27 17:52:39 +09001271 &clk_mout_epll,
1272 &clk_mout_mpll,
1273 &clk_moutcore,
1274 &clk_coreclk,
1275 &clk_armclk,
1276 &clk_aclk_corem0,
1277 &clk_aclk_cores,
1278 &clk_aclk_corem1,
1279 &clk_periphclk,
Changhwan Younc8bef142010-07-27 17:52:39 +09001280 &clk_mout_corebus,
1281 &clk_sclk_dmc,
1282 &clk_aclk_cored,
1283 &clk_aclk_corep,
1284 &clk_aclk_acp,
1285 &clk_pclk_acp,
1286 &clk_vpllsrc,
1287 &clk_sclk_vpll,
1288 &clk_aclk_200,
1289 &clk_aclk_100,
1290 &clk_aclk_160,
1291 &clk_aclk_133,
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001292 &clk_dout_mmc0,
1293 &clk_dout_mmc1,
1294 &clk_dout_mmc2,
1295 &clk_dout_mmc3,
1296 &clk_dout_mmc4,
Kamil Debski0f75a962011-07-21 16:42:30 +09001297 &clk_mout_mfc0,
1298 &clk_mout_mfc1,
Changhwan Younc8bef142010-07-27 17:52:39 +09001299};
1300
Thomas Abraham66fdb292011-10-24 14:01:03 +02001301static struct clk *clk_cdev[] = {
1302 &clk_pdma0,
1303 &clk_pdma1,
1304};
1305
Thomas Abraham0cfb26e2011-10-24 12:08:42 +02001306static struct clksrc_clk *clksrc_cdev[] = {
1307 &clk_sclk_uart0,
1308 &clk_sclk_uart1,
1309 &clk_sclk_uart2,
1310 &clk_sclk_uart3,
Rajeshwari Shindea361d102011-10-24 17:05:58 +02001311 &clk_sclk_mmc0,
1312 &clk_sclk_mmc1,
1313 &clk_sclk_mmc2,
1314 &clk_sclk_mmc3,
Padmavathi Venna74ac23a2011-12-26 16:42:15 +09001315 &clk_sclk_spi0,
1316 &clk_sclk_spi1,
1317 &clk_sclk_spi2,
1318
Thomas Abraham0cfb26e2011-10-24 12:08:42 +02001319};
1320
1321static struct clk_lookup exynos4_clk_lookup[] = {
1322 CLKDEV_INIT("exynos4210-uart.0", "clk_uart_baud0", &clk_sclk_uart0.clk),
1323 CLKDEV_INIT("exynos4210-uart.1", "clk_uart_baud0", &clk_sclk_uart1.clk),
1324 CLKDEV_INIT("exynos4210-uart.2", "clk_uart_baud0", &clk_sclk_uart2.clk),
1325 CLKDEV_INIT("exynos4210-uart.3", "clk_uart_baud0", &clk_sclk_uart3.clk),
Rajeshwari Shindea361d102011-10-24 17:05:58 +02001326 CLKDEV_INIT("s3c-sdhci.0", "mmc_busclk.2", &clk_sclk_mmc0.clk),
1327 CLKDEV_INIT("s3c-sdhci.1", "mmc_busclk.2", &clk_sclk_mmc1.clk),
1328 CLKDEV_INIT("s3c-sdhci.2", "mmc_busclk.2", &clk_sclk_mmc2.clk),
1329 CLKDEV_INIT("s3c-sdhci.3", "mmc_busclk.2", &clk_sclk_mmc3.clk),
Thomas Abraham66fdb292011-10-24 14:01:03 +02001330 CLKDEV_INIT("dma-pl330.0", "apb_pclk", &clk_pdma0),
1331 CLKDEV_INIT("dma-pl330.1", "apb_pclk", &clk_pdma1),
Padmavathi Venna74ac23a2011-12-26 16:42:15 +09001332 CLKDEV_INIT("s3c64xx-spi.0", "spi_busclk0", &clk_sclk_spi0.clk),
1333 CLKDEV_INIT("s3c64xx-spi.1", "spi_busclk0", &clk_sclk_spi1.clk),
1334 CLKDEV_INIT("s3c64xx-spi.2", "spi_busclk0", &clk_sclk_spi2.clk),
Thomas Abraham0cfb26e2011-10-24 12:08:42 +02001335};
1336
Jaecheol Lee877d1b52010-12-23 14:25:31 +09001337static int xtal_rate;
1338
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001339static unsigned long exynos4_fout_apll_get_rate(struct clk *clk)
Jaecheol Lee877d1b52010-12-23 14:25:31 +09001340{
Kukjin Kim2bc02c02011-08-24 17:25:09 +09001341 if (soc_is_exynos4210())
1342 return s5p_get_pll45xx(xtal_rate, __raw_readl(S5P_APLL_CON0),
1343 pll_4508);
Changhwan Younb88b1cc2011-10-04 17:08:56 +09001344 else if (soc_is_exynos4212() || soc_is_exynos4412())
Kukjin Kim2bc02c02011-08-24 17:25:09 +09001345 return s5p_get_pll35xx(xtal_rate, __raw_readl(S5P_APLL_CON0));
1346 else
1347 return 0;
Jaecheol Lee877d1b52010-12-23 14:25:31 +09001348}
1349
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001350static struct clk_ops exynos4_fout_apll_ops = {
1351 .get_rate = exynos4_fout_apll_get_rate,
Jaecheol Lee877d1b52010-12-23 14:25:31 +09001352};
1353
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +09001354static u32 vpll_div[][8] = {
1355 { 54000000, 3, 53, 3, 1024, 0, 17, 0 },
1356 { 108000000, 3, 53, 2, 1024, 0, 17, 0 },
1357};
1358
1359static unsigned long exynos4_vpll_get_rate(struct clk *clk)
1360{
1361 return clk->rate;
1362}
1363
1364static int exynos4_vpll_set_rate(struct clk *clk, unsigned long rate)
1365{
1366 unsigned int vpll_con0, vpll_con1 = 0;
1367 unsigned int i;
1368
1369 /* Return if nothing changed */
1370 if (clk->rate == rate)
1371 return 0;
1372
1373 vpll_con0 = __raw_readl(S5P_VPLL_CON0);
1374 vpll_con0 &= ~(0x1 << 27 | \
1375 PLL90XX_MDIV_MASK << PLL46XX_MDIV_SHIFT | \
1376 PLL90XX_PDIV_MASK << PLL46XX_PDIV_SHIFT | \
1377 PLL90XX_SDIV_MASK << PLL46XX_SDIV_SHIFT);
1378
1379 vpll_con1 = __raw_readl(S5P_VPLL_CON1);
1380 vpll_con1 &= ~(PLL46XX_MRR_MASK << PLL46XX_MRR_SHIFT | \
1381 PLL46XX_MFR_MASK << PLL46XX_MFR_SHIFT | \
1382 PLL4650C_KDIV_MASK << PLL46XX_KDIV_SHIFT);
1383
1384 for (i = 0; i < ARRAY_SIZE(vpll_div); i++) {
1385 if (vpll_div[i][0] == rate) {
1386 vpll_con0 |= vpll_div[i][1] << PLL46XX_PDIV_SHIFT;
1387 vpll_con0 |= vpll_div[i][2] << PLL46XX_MDIV_SHIFT;
1388 vpll_con0 |= vpll_div[i][3] << PLL46XX_SDIV_SHIFT;
1389 vpll_con1 |= vpll_div[i][4] << PLL46XX_KDIV_SHIFT;
1390 vpll_con1 |= vpll_div[i][5] << PLL46XX_MFR_SHIFT;
1391 vpll_con1 |= vpll_div[i][6] << PLL46XX_MRR_SHIFT;
1392 vpll_con0 |= vpll_div[i][7] << 27;
1393 break;
1394 }
1395 }
1396
1397 if (i == ARRAY_SIZE(vpll_div)) {
1398 printk(KERN_ERR "%s: Invalid Clock VPLL Frequency\n",
1399 __func__);
1400 return -EINVAL;
1401 }
1402
1403 __raw_writel(vpll_con0, S5P_VPLL_CON0);
1404 __raw_writel(vpll_con1, S5P_VPLL_CON1);
1405
1406 /* Wait for VPLL lock */
1407 while (!(__raw_readl(S5P_VPLL_CON0) & (1 << PLL46XX_LOCKED_SHIFT)))
1408 continue;
1409
1410 clk->rate = rate;
1411 return 0;
1412}
1413
1414static struct clk_ops exynos4_vpll_ops = {
1415 .get_rate = exynos4_vpll_get_rate,
1416 .set_rate = exynos4_vpll_set_rate,
1417};
1418
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001419void __init_or_cpufreq exynos4_setup_clocks(void)
Changhwan Younc8bef142010-07-27 17:52:39 +09001420{
1421 struct clk *xtal_clk;
Kukjin Kim2bc02c02011-08-24 17:25:09 +09001422 unsigned long apll = 0;
1423 unsigned long mpll = 0;
1424 unsigned long epll = 0;
1425 unsigned long vpll = 0;
Changhwan Younc8bef142010-07-27 17:52:39 +09001426 unsigned long vpllsrc;
1427 unsigned long xtal;
1428 unsigned long armclk;
Changhwan Younc8bef142010-07-27 17:52:39 +09001429 unsigned long sclk_dmc;
Jongpill Lee228ef982010-08-18 22:24:53 +09001430 unsigned long aclk_200;
1431 unsigned long aclk_100;
1432 unsigned long aclk_160;
1433 unsigned long aclk_133;
Changhwan Younc8bef142010-07-27 17:52:39 +09001434 unsigned int ptr;
1435
1436 printk(KERN_DEBUG "%s: registering clocks\n", __func__);
1437
1438 xtal_clk = clk_get(NULL, "xtal");
1439 BUG_ON(IS_ERR(xtal_clk));
1440
1441 xtal = clk_get_rate(xtal_clk);
Jaecheol Lee877d1b52010-12-23 14:25:31 +09001442
1443 xtal_rate = xtal;
1444
Changhwan Younc8bef142010-07-27 17:52:39 +09001445 clk_put(xtal_clk);
1446
1447 printk(KERN_DEBUG "%s: xtal is %ld\n", __func__, xtal);
1448
Kukjin Kim2bc02c02011-08-24 17:25:09 +09001449 if (soc_is_exynos4210()) {
1450 apll = s5p_get_pll45xx(xtal, __raw_readl(S5P_APLL_CON0),
1451 pll_4508);
1452 mpll = s5p_get_pll45xx(xtal, __raw_readl(S5P_MPLL_CON0),
1453 pll_4508);
1454 epll = s5p_get_pll46xx(xtal, __raw_readl(S5P_EPLL_CON0),
1455 __raw_readl(S5P_EPLL_CON1), pll_4600);
Changhwan Younc8bef142010-07-27 17:52:39 +09001456
Kukjin Kim2bc02c02011-08-24 17:25:09 +09001457 vpllsrc = clk_get_rate(&clk_vpllsrc.clk);
1458 vpll = s5p_get_pll46xx(vpllsrc, __raw_readl(S5P_VPLL_CON0),
1459 __raw_readl(S5P_VPLL_CON1), pll_4650c);
Changhwan Younb88b1cc2011-10-04 17:08:56 +09001460 } else if (soc_is_exynos4212() || soc_is_exynos4412()) {
Kukjin Kim2bc02c02011-08-24 17:25:09 +09001461 apll = s5p_get_pll35xx(xtal, __raw_readl(S5P_APLL_CON0));
1462 mpll = s5p_get_pll35xx(xtal, __raw_readl(S5P_MPLL_CON0));
1463 epll = s5p_get_pll36xx(xtal, __raw_readl(S5P_EPLL_CON0),
1464 __raw_readl(S5P_EPLL_CON1));
1465
1466 vpllsrc = clk_get_rate(&clk_vpllsrc.clk);
1467 vpll = s5p_get_pll36xx(vpllsrc, __raw_readl(S5P_VPLL_CON0),
1468 __raw_readl(S5P_VPLL_CON1));
1469 } else {
1470 /* nothing */
1471 }
Changhwan Younc8bef142010-07-27 17:52:39 +09001472
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001473 clk_fout_apll.ops = &exynos4_fout_apll_ops;
Changhwan Younc8bef142010-07-27 17:52:39 +09001474 clk_fout_mpll.rate = mpll;
1475 clk_fout_epll.rate = epll;
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +09001476 clk_fout_vpll.ops = &exynos4_vpll_ops;
Changhwan Younc8bef142010-07-27 17:52:39 +09001477 clk_fout_vpll.rate = vpll;
1478
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001479 printk(KERN_INFO "EXYNOS4: PLL settings, A=%ld, M=%ld, E=%ld V=%ld",
Changhwan Younc8bef142010-07-27 17:52:39 +09001480 apll, mpll, epll, vpll);
1481
1482 armclk = clk_get_rate(&clk_armclk.clk);
Changhwan Younc8bef142010-07-27 17:52:39 +09001483 sclk_dmc = clk_get_rate(&clk_sclk_dmc.clk);
Changhwan Younc8bef142010-07-27 17:52:39 +09001484
Jongpill Lee228ef982010-08-18 22:24:53 +09001485 aclk_200 = clk_get_rate(&clk_aclk_200.clk);
1486 aclk_100 = clk_get_rate(&clk_aclk_100.clk);
1487 aclk_160 = clk_get_rate(&clk_aclk_160.clk);
1488 aclk_133 = clk_get_rate(&clk_aclk_133.clk);
1489
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001490 printk(KERN_INFO "EXYNOS4: ARMCLK=%ld, DMC=%ld, ACLK200=%ld\n"
Jongpill Lee228ef982010-08-18 22:24:53 +09001491 "ACLK100=%ld, ACLK160=%ld, ACLK133=%ld\n",
1492 armclk, sclk_dmc, aclk_200,
1493 aclk_100, aclk_160, aclk_133);
Changhwan Younc8bef142010-07-27 17:52:39 +09001494
1495 clk_f.rate = armclk;
1496 clk_h.rate = sclk_dmc;
Jongpill Lee228ef982010-08-18 22:24:53 +09001497 clk_p.rate = aclk_100;
Changhwan Younc8bef142010-07-27 17:52:39 +09001498
1499 for (ptr = 0; ptr < ARRAY_SIZE(clksrcs); ptr++)
1500 s3c_set_clksrc(&clksrcs[ptr], true);
1501}
1502
1503static struct clk *clks[] __initdata = {
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +09001504 &clk_sclk_hdmi27m,
1505 &clk_sclk_hdmiphy,
1506 &clk_sclk_usbphy0,
1507 &clk_sclk_usbphy1,
Changhwan Younc8bef142010-07-27 17:52:39 +09001508};
1509
Jonghwan Choiacd35612011-08-24 21:52:45 +09001510#ifdef CONFIG_PM_SLEEP
1511static int exynos4_clock_suspend(void)
1512{
1513 s3c_pm_do_save(exynos4_clock_save, ARRAY_SIZE(exynos4_clock_save));
1514 return 0;
1515}
1516
1517static void exynos4_clock_resume(void)
1518{
1519 s3c_pm_do_restore_core(exynos4_clock_save, ARRAY_SIZE(exynos4_clock_save));
1520}
1521
1522#else
1523#define exynos4_clock_suspend NULL
1524#define exynos4_clock_resume NULL
1525#endif
1526
1527struct syscore_ops exynos4_clock_syscore_ops = {
1528 .suspend = exynos4_clock_suspend,
1529 .resume = exynos4_clock_resume,
1530};
1531
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001532void __init exynos4_register_clocks(void)
Changhwan Younc8bef142010-07-27 17:52:39 +09001533{
Changhwan Younc8bef142010-07-27 17:52:39 +09001534 int ptr;
1535
Kukjin Kim957c4612011-01-04 17:58:22 +09001536 s3c24xx_register_clocks(clks, ARRAY_SIZE(clks));
Changhwan Younc8bef142010-07-27 17:52:39 +09001537
1538 for (ptr = 0; ptr < ARRAY_SIZE(sysclks); ptr++)
1539 s3c_register_clksrc(sysclks[ptr], 1);
1540
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +09001541 for (ptr = 0; ptr < ARRAY_SIZE(sclk_tv); ptr++)
1542 s3c_register_clksrc(sclk_tv[ptr], 1);
1543
Thomas Abraham0cfb26e2011-10-24 12:08:42 +02001544 for (ptr = 0; ptr < ARRAY_SIZE(clksrc_cdev); ptr++)
1545 s3c_register_clksrc(clksrc_cdev[ptr], 1);
1546
Changhwan Younc8bef142010-07-27 17:52:39 +09001547 s3c_register_clksrc(clksrcs, ARRAY_SIZE(clksrcs));
1548 s3c_register_clocks(init_clocks, ARRAY_SIZE(init_clocks));
1549
Thomas Abraham66fdb292011-10-24 14:01:03 +02001550 s3c24xx_register_clocks(clk_cdev, ARRAY_SIZE(clk_cdev));
1551 for (ptr = 0; ptr < ARRAY_SIZE(clk_cdev); ptr++)
1552 s3c_disable_clocks(clk_cdev[ptr], 1);
1553
Kukjin Kim957c4612011-01-04 17:58:22 +09001554 s3c_register_clocks(init_clocks_off, ARRAY_SIZE(init_clocks_off));
1555 s3c_disable_clocks(init_clocks_off, ARRAY_SIZE(init_clocks_off));
Thomas Abraham0cfb26e2011-10-24 12:08:42 +02001556 clkdev_add_table(exynos4_clk_lookup, ARRAY_SIZE(exynos4_clk_lookup));
Changhwan Younc8bef142010-07-27 17:52:39 +09001557
Jonghwan Choiacd35612011-08-24 21:52:45 +09001558 register_syscore_ops(&exynos4_clock_syscore_ops);
Boojin Kimbf856fb2011-09-02 09:44:36 +09001559 s3c24xx_register_clock(&dummy_apb_pclk);
1560
Changhwan Younc8bef142010-07-27 17:52:39 +09001561 s3c_pwmclk_init();
1562}