blob: de369558bf0a183c58e94f5f9871fc497f06b971 [file] [log] [blame]
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001/*
2 * FPU support code, moved here from head.S so that it can be used
3 * by chips which use other head-whatever.S files.
4 *
Paul Mackerrasfea23bf2006-08-30 14:45:35 +10005 * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
6 * Copyright (C) 1996 Cort Dougan <cort@cs.nmt.edu>
7 * Copyright (C) 1996 Paul Mackerras.
8 * Copyright (C) 1997 Dan Malek (dmalek@jlc.net).
9 *
Paul Mackerras14cf11a2005-09-26 16:04:21 +100010 * This program is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License
12 * as published by the Free Software Foundation; either version
13 * 2 of the License, or (at your option) any later version.
14 *
15 */
16
Paul Mackerrasb3b8dc62005-10-10 22:20:10 +100017#include <asm/reg.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100018#include <asm/page.h>
19#include <asm/mmu.h>
20#include <asm/pgtable.h>
21#include <asm/cputable.h>
22#include <asm/cache.h>
23#include <asm/thread_info.h>
24#include <asm/ppc_asm.h>
25#include <asm/asm-offsets.h>
Stephen Rothwell46f52212010-11-18 15:06:17 +000026#include <asm/ptrace.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100027
Michael Neuling72ffff52008-06-25 14:07:18 +100028#ifdef CONFIG_VSX
29#define REST_32FPVSRS(n,c,base) \
30BEGIN_FTR_SECTION \
31 b 2f; \
32END_FTR_SECTION_IFSET(CPU_FTR_VSX); \
33 REST_32FPRS(n,base); \
34 b 3f; \
352: REST_32VSRS(n,c,base); \
363:
37
38#define SAVE_32FPVSRS(n,c,base) \
39BEGIN_FTR_SECTION \
40 b 2f; \
41END_FTR_SECTION_IFSET(CPU_FTR_VSX); \
42 SAVE_32FPRS(n,base); \
43 b 3f; \
442: SAVE_32VSRS(n,c,base); \
453:
46#else
47#define REST_32FPVSRS(n,b,base) REST_32FPRS(n, base)
48#define SAVE_32FPVSRS(n,b,base) SAVE_32FPRS(n, base)
49#endif
50
Paul Mackerras14cf11a2005-09-26 16:04:21 +100051/*
52 * This task wants to use the FPU now.
53 * On UP, disable FP for the task which had the FPU previously,
54 * and save its floating-point registers in its thread_struct.
55 * Load up this task's FP registers from its thread_struct,
56 * enable the FPU for the current task and return to the task.
57 */
Paul Mackerrasb85a0462005-10-06 10:59:19 +100058_GLOBAL(load_up_fpu)
Paul Mackerras14cf11a2005-09-26 16:04:21 +100059 mfmsr r5
60 ori r5,r5,MSR_FP
Michael Neulingce48b212008-06-25 14:07:18 +100061#ifdef CONFIG_VSX
62BEGIN_FTR_SECTION
63 oris r5,r5,MSR_VSX@h
64END_FTR_SECTION_IFSET(CPU_FTR_VSX)
65#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +100066 SYNC
67 MTMSRD(r5) /* enable use of fpu now */
68 isync
69/*
70 * For SMP, we don't do lazy FPU switching because it just gets too
71 * horrendously complex, especially when a task switches from one CPU
72 * to another. Instead we call giveup_fpu in switch_to.
73 */
74#ifndef CONFIG_SMP
David Gibsone58c3492006-01-13 14:56:25 +110075 LOAD_REG_ADDRBASE(r3, last_task_used_math)
Paul Mackerras63162222005-10-27 22:44:39 +100076 toreal(r3)
David Gibsone58c3492006-01-13 14:56:25 +110077 PPC_LL r4,ADDROFF(last_task_used_math)(r3)
David Gibson3ddfbcf2005-11-10 12:56:55 +110078 PPC_LCMPI 0,r4,0
Paul Mackerras14cf11a2005-09-26 16:04:21 +100079 beq 1f
Paul Mackerras63162222005-10-27 22:44:39 +100080 toreal(r4)
Paul Mackerras14cf11a2005-09-26 16:04:21 +100081 addi r4,r4,THREAD /* want last_task_used_math->thread */
Michael Neulingce48b212008-06-25 14:07:18 +100082 SAVE_32FPVSRS(0, r5, r4)
Paul Mackerras14cf11a2005-09-26 16:04:21 +100083 mffs fr0
David Gibson25c8a782005-10-27 16:27:25 +100084 stfd fr0,THREAD_FPSCR(r4)
David Gibson3ddfbcf2005-11-10 12:56:55 +110085 PPC_LL r5,PT_REGS(r4)
Paul Mackerras63162222005-10-27 22:44:39 +100086 toreal(r5)
David Gibson3ddfbcf2005-11-10 12:56:55 +110087 PPC_LL r4,_MSR-STACK_FRAME_OVERHEAD(r5)
Paul Mackerras14cf11a2005-09-26 16:04:21 +100088 li r10,MSR_FP|MSR_FE0|MSR_FE1
89 andc r4,r4,r10 /* disable FP for previous task */
David Gibson3ddfbcf2005-11-10 12:56:55 +110090 PPC_STL r4,_MSR-STACK_FRAME_OVERHEAD(r5)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000911:
92#endif /* CONFIG_SMP */
93 /* enable use of FP after return */
Paul Mackerrasb85a0462005-10-06 10:59:19 +100094#ifdef CONFIG_PPC32
Benjamin Herrenschmidtee43eb72009-07-14 20:52:54 +000095 mfspr r5,SPRN_SPRG_THREAD /* current task's THREAD (phys) */
Paul Mackerras14cf11a2005-09-26 16:04:21 +100096 lwz r4,THREAD_FPEXC_MODE(r5)
97 ori r9,r9,MSR_FP /* enable FP for current */
98 or r9,r9,r4
Paul Mackerrasb85a0462005-10-06 10:59:19 +100099#else
100 ld r4,PACACURRENT(r13)
101 addi r5,r4,THREAD /* Get THREAD */
Paul Mackerrase2f5a3c2006-02-07 13:55:30 +1100102 lwz r4,THREAD_FPEXC_MODE(r5)
Paul Mackerrasb85a0462005-10-06 10:59:19 +1000103 ori r12,r12,MSR_FP
104 or r12,r12,r4
105 std r12,_MSR(r1)
106#endif
David Gibson25c8a782005-10-27 16:27:25 +1000107 lfd fr0,THREAD_FPSCR(r5)
Anton Blanchard3a2c48c2006-06-10 20:18:39 +1000108 MTFSF_L(fr0)
Michael Neulingce48b212008-06-25 14:07:18 +1000109 REST_32FPVSRS(0, r4, r5)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000110#ifndef CONFIG_SMP
111 subi r4,r5,THREAD
Paul Mackerras63162222005-10-27 22:44:39 +1000112 fromreal(r4)
David Gibsone58c3492006-01-13 14:56:25 +1100113 PPC_STL r4,ADDROFF(last_task_used_math)(r3)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000114#endif /* CONFIG_SMP */
115 /* restore registers and return */
116 /* we haven't used ctr or xer or lr */
Michael Neuling6f3d8e62008-06-25 14:07:18 +1000117 blr
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000118
119/*
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000120 * giveup_fpu(tsk)
121 * Disable FP for the task given as the argument,
122 * and save the floating-point registers in its thread_struct.
123 * Enables the FPU for use in the kernel on return.
124 */
Paul Mackerrasb85a0462005-10-06 10:59:19 +1000125_GLOBAL(giveup_fpu)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000126 mfmsr r5
127 ori r5,r5,MSR_FP
Michael Neulingce48b212008-06-25 14:07:18 +1000128#ifdef CONFIG_VSX
129BEGIN_FTR_SECTION
130 oris r5,r5,MSR_VSX@h
131END_FTR_SECTION_IFSET(CPU_FTR_VSX)
132#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000133 SYNC_601
134 ISYNC_601
135 MTMSRD(r5) /* enable use of fpu now */
136 SYNC_601
137 isync
David Gibson3ddfbcf2005-11-10 12:56:55 +1100138 PPC_LCMPI 0,r3,0
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000139 beqlr- /* if no previous owner, done */
140 addi r3,r3,THREAD /* want THREAD of task */
David Gibson3ddfbcf2005-11-10 12:56:55 +1100141 PPC_LL r5,PT_REGS(r3)
142 PPC_LCMPI 0,r5,0
Michael Neulingce48b212008-06-25 14:07:18 +1000143 SAVE_32FPVSRS(0, r4 ,r3)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000144 mffs fr0
David Gibson25c8a782005-10-27 16:27:25 +1000145 stfd fr0,THREAD_FPSCR(r3)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000146 beq 1f
David Gibson3ddfbcf2005-11-10 12:56:55 +1100147 PPC_LL r4,_MSR-STACK_FRAME_OVERHEAD(r5)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000148 li r3,MSR_FP|MSR_FE0|MSR_FE1
Michael Neuling7e875e92009-04-01 18:02:42 +0000149#ifdef CONFIG_VSX
150BEGIN_FTR_SECTION
151 oris r3,r3,MSR_VSX@h
152END_FTR_SECTION_IFSET(CPU_FTR_VSX)
153#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000154 andc r4,r4,r3 /* disable FP for previous task */
David Gibson3ddfbcf2005-11-10 12:56:55 +1100155 PPC_STL r4,_MSR-STACK_FRAME_OVERHEAD(r5)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001561:
157#ifndef CONFIG_SMP
158 li r5,0
David Gibsone58c3492006-01-13 14:56:25 +1100159 LOAD_REG_ADDRBASE(r4,last_task_used_math)
160 PPC_STL r5,ADDROFF(last_task_used_math)(r4)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000161#endif /* CONFIG_SMP */
162 blr
David Gibson25c8a782005-10-27 16:27:25 +1000163
164/*
165 * These are used in the alignment trap handler when emulating
166 * single-precision loads and stores.
David Gibson25c8a782005-10-27 16:27:25 +1000167 */
168
169_GLOBAL(cvt_fd)
David Gibson25c8a782005-10-27 16:27:25 +1000170 lfs 0,0(r3)
171 stfd 0,0(r4)
David Gibson25c8a782005-10-27 16:27:25 +1000172 blr
173
174_GLOBAL(cvt_df)
David Gibson25c8a782005-10-27 16:27:25 +1000175 lfd 0,0(r3)
176 stfs 0,0(r4)
David Gibson25c8a782005-10-27 16:27:25 +1000177 blr