blob: 2eec05b6d1b822c74032b9356f20abc060f822ec [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Local APIC handling, local APIC timers
3 *
Ingo Molnar8f47e162009-01-31 02:03:42 +01004 * (c) 1999, 2000, 2009 Ingo Molnar <mingo@redhat.com>
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 *
6 * Fixes
7 * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
8 * thanks to Eric Gilmore
9 * and Rolf G. Tews
10 * for testing these extensively.
11 * Maciej W. Rozycki : Various updates and fixes.
12 * Mikael Pettersson : Power Management for UP-APIC.
13 * Pavel Machek and
14 * Mikael Pettersson : PM converted to driver model.
15 */
16
Ingo Molnarcdd6c482009-09-21 12:02:48 +020017#include <linux/perf_event.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070018#include <linux/kernel_stat.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010019#include <linux/mc146818rtc.h>
Thomas Gleixner70a20022008-01-30 13:30:18 +010020#include <linux/acpi_pmtmr.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010021#include <linux/clockchips.h>
22#include <linux/interrupt.h>
23#include <linux/bootmem.h>
Frederic Weisbeckerbcbc4f22008-12-09 23:54:20 +010024#include <linux/ftrace.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010025#include <linux/ioport.h>
26#include <linux/module.h>
Rafael J. Wysockif3c6ea12011-03-23 22:15:54 +010027#include <linux/syscore_ops.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010028#include <linux/delay.h>
Jaswinder Singh Rajpute423e332009-01-04 16:16:25 +053029#include <linux/timex.h>
Ralf Baechle334955e2011-06-01 19:04:57 +010030#include <linux/i8253.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010031#include <linux/dmar.h>
32#include <linux/init.h>
33#include <linux/cpu.h>
34#include <linux/dmi.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010035#include <linux/smp.h>
36#include <linux/mm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070037
Ingo Molnarcdd6c482009-09-21 12:02:48 +020038#include <asm/perf_event.h>
Thomas Gleixner736deca2009-08-19 12:35:53 +020039#include <asm/x86_init.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070040#include <asm/pgalloc.h>
Arun Sharma600634972011-07-26 16:09:06 -070041#include <linux/atomic.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010042#include <asm/mpspec.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010043#include <asm/i8259.h>
Andi Kleen73dea472006-02-03 21:50:50 +010044#include <asm/proto.h>
Andi Kleen2c8c0e62006-09-26 10:52:32 +020045#include <asm/apic.h>
Henrik Kretzschmar7167d082011-02-22 15:38:05 +010046#include <asm/io_apic.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010047#include <asm/desc.h>
48#include <asm/hpet.h>
49#include <asm/idle.h>
50#include <asm/mtrr.h>
Ralf Baechle16f871b2011-06-01 19:05:06 +010051#include <asm/time.h>
Jaswinder Singh Rajput2bc13792009-01-11 20:34:47 +053052#include <asm/smp.h>
Andi Kleenbe71b852009-02-12 13:49:38 +010053#include <asm/mce.h>
Kerstin Jonsson8c3ba8d2010-05-24 12:13:15 -070054#include <asm/tsc.h>
Sheng Yang2904ed82010-12-21 14:18:48 +080055#include <asm/hypervisor.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070056
Brian Gerstec70de82009-01-27 12:56:47 +090057unsigned int num_processors;
Ingo Molnarfdbecd92009-01-31 03:57:12 +010058
Brian Gerstec70de82009-01-27 12:56:47 +090059unsigned disabled_cpus __cpuinitdata;
Ingo Molnarfdbecd92009-01-31 03:57:12 +010060
Brian Gerstec70de82009-01-27 12:56:47 +090061/* Processor that is doing the boot up */
62unsigned int boot_cpu_physical_apicid = -1U;
Glauber Costa5af55732008-03-25 13:28:56 -030063
Cyrill Gorcunov80e56092008-08-24 02:01:42 -070064/*
Ingo Molnarfdbecd92009-01-31 03:57:12 +010065 * The highest APIC ID seen during enumeration.
Cyrill Gorcunov80e56092008-08-24 02:01:42 -070066 */
Brian Gerstec70de82009-01-27 12:56:47 +090067unsigned int max_physical_apicid;
68
Ingo Molnarfdbecd92009-01-31 03:57:12 +010069/*
70 * Bitmask of physically existing CPUs:
71 */
Brian Gerstec70de82009-01-27 12:56:47 +090072physid_mask_t phys_cpu_present_map;
73
74/*
75 * Map cpu index to physical APIC ID
76 */
77DEFINE_EARLY_PER_CPU(u16, x86_cpu_to_apicid, BAD_APICID);
78DEFINE_EARLY_PER_CPU(u16, x86_bios_cpu_apicid, BAD_APICID);
79EXPORT_EARLY_PER_CPU_SYMBOL(x86_cpu_to_apicid);
80EXPORT_EARLY_PER_CPU_SYMBOL(x86_bios_cpu_apicid);
Cyrill Gorcunov80e56092008-08-24 02:01:42 -070081
Yinghai Lub3c51172008-08-24 02:01:46 -070082#ifdef CONFIG_X86_32
Tejun Heo4c321ff2011-01-23 14:37:30 +010083
Tejun Heo4c321ff2011-01-23 14:37:30 +010084/*
85 * On x86_32, the mapping between cpu and logical apicid may vary
86 * depending on apic in use. The following early percpu variable is
87 * used for the mapping. This is where the behaviors of x86_64 and 32
88 * actually diverge. Let's keep it ugly for now.
89 */
90DEFINE_EARLY_PER_CPU(int, x86_cpu_to_logical_apicid, BAD_APICID);
Tejun Heo4c321ff2011-01-23 14:37:30 +010091
Yinghai Lub3c51172008-08-24 02:01:46 -070092/*
93 * Knob to control our willingness to enable the local APIC.
94 *
95 * +1=force-enable
96 */
Henrik Kretzschmar25874a22011-03-11 08:02:36 +010097static int force_enable_local_apic __initdata;
Yinghai Lub3c51172008-08-24 02:01:46 -070098/*
99 * APIC command line parameters
100 */
101static int __init parse_lapic(char *arg)
102{
103 force_enable_local_apic = 1;
104 return 0;
105}
106early_param("lapic", parse_lapic);
Yinghai Luf28c0ae2008-08-24 02:01:49 -0700107/* Local APIC was disabled by the BIOS and enabled by the kernel */
108static int enabled_via_apicbase;
109
Cyrill Gorcunovc0eaa452009-04-12 20:47:40 +0400110/*
111 * Handle interrupt mode configuration register (IMCR).
112 * This register controls whether the interrupt signals
113 * that reach the BSP come from the master PIC or from the
114 * local APIC. Before entering Symmetric I/O Mode, either
115 * the BIOS or the operating system must switch out of
116 * PIC Mode by changing the IMCR.
117 */
Alexander van Heukelum5cda3952009-04-13 17:39:24 +0200118static inline void imcr_pic_to_apic(void)
Cyrill Gorcunovc0eaa452009-04-12 20:47:40 +0400119{
120 /* select IMCR register */
121 outb(0x70, 0x22);
122 /* NMI and 8259 INTR go through APIC */
123 outb(0x01, 0x23);
124}
125
Alexander van Heukelum5cda3952009-04-13 17:39:24 +0200126static inline void imcr_apic_to_pic(void)
Cyrill Gorcunovc0eaa452009-04-12 20:47:40 +0400127{
128 /* select IMCR register */
129 outb(0x70, 0x22);
130 /* NMI and 8259 INTR go directly to BSP */
131 outb(0x00, 0x23);
132}
Yinghai Lub3c51172008-08-24 02:01:46 -0700133#endif
134
135#ifdef CONFIG_X86_64
Chris Wrightbc1d99c2007-10-12 23:04:23 +0200136static int apic_calibrate_pmtmr __initdata;
Yinghai Lub3c51172008-08-24 02:01:46 -0700137static __init int setup_apicpmtimer(char *s)
138{
139 apic_calibrate_pmtmr = 1;
140 notsc_setup(NULL);
141 return 0;
142}
143__setup("apicpmtimer", setup_apicpmtimer);
144#endif
145
Suresh Siddhafc1edaf2009-04-20 13:02:27 -0700146int x2apic_mode;
Yinghai Lu06cd9a72009-02-16 17:29:58 -0800147#ifdef CONFIG_X86_X2APIC
Suresh Siddha6e1cb382008-07-10 11:16:58 -0700148/* x2apic enabled before OS handover */
Yinghai Lufb209bd2011-12-21 17:45:17 -0800149int x2apic_preenabled;
150static int x2apic_disabled;
Yinghai Lua31bc322011-12-23 11:01:43 -0800151static int nox2apic;
Yinghai Lu49899ea2008-08-24 02:01:47 -0700152static __init int setup_nox2apic(char *str)
153{
Suresh Siddha39d83a52009-04-20 13:02:29 -0700154 if (x2apic_enabled()) {
Yinghai Lua31bc322011-12-23 11:01:43 -0800155 int apicid = native_apic_msr_read(APIC_ID);
Suresh Siddha39d83a52009-04-20 13:02:29 -0700156
Yinghai Lua31bc322011-12-23 11:01:43 -0800157 if (apicid >= 255) {
158 pr_warning("Apicid: %08x, cannot enforce nox2apic\n",
159 apicid);
160 return 0;
161 }
162
163 pr_warning("x2apic already enabled. will disable it\n");
164 } else
165 setup_clear_cpu_cap(X86_FEATURE_X2APIC);
166
167 nox2apic = 1;
168
Yinghai Lu49899ea2008-08-24 02:01:47 -0700169 return 0;
170}
171early_param("nox2apic", setup_nox2apic);
172#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700173
Yinghai Lub3c51172008-08-24 02:01:46 -0700174unsigned long mp_lapic_addr;
175int disable_apic;
176/* Disable local APIC timer from the kernel commandline or via dmi quirk */
Henrik Kretzschmar25874a22011-03-11 08:02:36 +0100177static int disable_apic_timer __initdata;
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +0100178/* Local APIC timer works in C2 */
Linus Torvalds2e7c2832007-03-23 11:32:31 -0700179int local_apic_timer_c2_ok;
180EXPORT_SYMBOL_GPL(local_apic_timer_c2_ok);
181
Yinghai Luefa25592008-08-19 20:50:36 -0700182int first_system_vector = 0xfe;
183
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +0100184/*
185 * Debug level, exported for io_apic.c
186 */
Maciej W. Rozyckibaa13182008-07-14 18:44:51 +0100187unsigned int apic_verbosity;
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +0100188
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -0700189int pic_mode;
190
Alexey Starikovskiybab4b272008-05-19 19:47:03 +0400191/* Have we found an MP table */
192int smp_found_config;
193
Aaron Durbin39928722006-12-07 02:14:01 +0100194static struct resource lapic_resource = {
195 .name = "Local APIC",
196 .flags = IORESOURCE_MEM | IORESOURCE_BUSY,
197};
198
Jacob Pan1ade93e2011-11-10 13:42:40 +0000199unsigned int lapic_timer_frequency = 0;
Thomas Gleixnerd03030e2007-10-12 23:04:06 +0200200
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100201static void apic_pm_activate(void);
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200202
Andi Kleend3432892008-01-30 13:33:17 +0100203static unsigned long apic_phys;
204
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100205/*
206 * Get the LAPIC version
207 */
208static inline int lapic_get_version(void)
209{
210 return GET_APIC_VERSION(apic_read(APIC_LVR));
211}
212
213/*
Cyrill Gorcunov9c803862008-08-16 23:21:54 +0400214 * Check, if the APIC is integrated or a separate chip
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100215 */
216static inline int lapic_is_integrated(void)
217{
Cyrill Gorcunov9c803862008-08-16 23:21:54 +0400218#ifdef CONFIG_X86_64
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100219 return 1;
Cyrill Gorcunov9c803862008-08-16 23:21:54 +0400220#else
221 return APIC_INTEGRATED(lapic_get_version());
222#endif
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100223}
224
225/*
226 * Check, whether this is a modern or a first generation APIC
227 */
228static int modern_apic(void)
229{
230 /* AMD systems use old APIC versions, so check the CPU */
231 if (boot_cpu_data.x86_vendor == X86_VENDOR_AMD &&
232 boot_cpu_data.x86 >= 0xf)
233 return 1;
234 return lapic_get_version() >= 0x14;
235}
236
Cyrill Gorcunov08306ce2009-04-12 20:47:41 +0400237/*
Cyrill Gorcunova933c612009-10-14 00:07:04 +0400238 * right after this call apic become NOOP driven
239 * so apic->write/read doesn't do anything
Cyrill Gorcunov08306ce2009-04-12 20:47:41 +0400240 */
Henrik Kretzschmar25874a22011-03-11 08:02:36 +0100241static void __init apic_disable(void)
Cyrill Gorcunov08306ce2009-04-12 20:47:41 +0400242{
Cyrill Gorcunovf88f2b42009-10-15 19:04:16 +0400243 pr_info("APIC: switched to apic NOOP\n");
Cyrill Gorcunova933c612009-10-14 00:07:04 +0400244 apic = &apic_noop;
Cyrill Gorcunov08306ce2009-04-12 20:47:41 +0400245}
246
Yinghai Luc1eeb2d2009-02-16 23:02:14 -0800247void native_apic_wait_icr_idle(void)
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100248{
249 while (apic_read(APIC_ICR) & APIC_ICR_BUSY)
250 cpu_relax();
251}
252
Yinghai Luc1eeb2d2009-02-16 23:02:14 -0800253u32 native_safe_apic_wait_icr_idle(void)
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100254{
255 u32 send_status;
256 int timeout;
257
258 timeout = 0;
259 do {
260 send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
261 if (!send_status)
262 break;
Fernando Luis Vazquez Caob49d7d82011-12-15 11:32:24 +0900263 inc_irq_stat(icr_read_retry_count);
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100264 udelay(100);
265 } while (timeout++ < 1000);
266
267 return send_status;
268}
269
Yinghai Luc1eeb2d2009-02-16 23:02:14 -0800270void native_apic_icr_write(u32 low, u32 id)
Suresh Siddha1b374e42008-07-10 11:16:49 -0700271{
Cyrill Gorcunoved4e5ec2008-08-15 13:51:20 +0200272 apic_write(APIC_ICR2, SET_APIC_DEST_FIELD(id));
Suresh Siddha1b374e42008-07-10 11:16:49 -0700273 apic_write(APIC_ICR, low);
274}
275
Yinghai Luc1eeb2d2009-02-16 23:02:14 -0800276u64 native_apic_icr_read(void)
Suresh Siddha1b374e42008-07-10 11:16:49 -0700277{
278 u32 icr1, icr2;
279
280 icr2 = apic_read(APIC_ICR2);
281 icr1 = apic_read(APIC_ICR);
282
Cyrill Gorcunovcf9768d72008-08-16 23:21:55 +0400283 return icr1 | ((u64)icr2 << 32);
Suresh Siddha1b374e42008-07-10 11:16:49 -0700284}
285
Cyrill Gorcunov7c37e482008-08-24 02:01:40 -0700286#ifdef CONFIG_X86_32
287/**
288 * get_physical_broadcast - Get number of physical broadcast IDs
289 */
290int get_physical_broadcast(void)
291{
292 return modern_apic() ? 0xff : 0xf;
293}
294#endif
295
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100296/**
297 * lapic_get_maxlvt - get the maximum number of local vector table entries
298 */
299int lapic_get_maxlvt(void)
300{
Cyrill Gorcunov36a028d2008-07-24 13:52:28 +0200301 unsigned int v;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100302
303 v = apic_read(APIC_LVR);
Cyrill Gorcunov36a028d2008-07-24 13:52:28 +0200304 /*
305 * - we always have APIC integrated on 64bit mode
306 * - 82489DXs do not report # of LVT entries
307 */
308 return APIC_INTEGRATED(GET_APIC_VERSION(v)) ? GET_APIC_MAXLVT(v) : 2;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100309}
310
311/*
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400312 * Local APIC timer
313 */
314
Cyrill Gorcunovc40aaec2008-08-18 20:45:55 +0400315/* Clock divisor */
Cyrill Gorcunovc40aaec2008-08-18 20:45:55 +0400316#define APIC_DIVISOR 16
Cyrill Gorcunovf07f4f92008-08-15 13:51:21 +0200317
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100318/*
319 * This function sets up the local APIC timer, with a timeout of
320 * 'clocks' APIC bus clock. During calibration we actually call
321 * this function twice on the boot CPU, once with a bogus timeout
322 * value, second time for real. The other (noncalibrating) CPUs
323 * call this function only once, with the real, calibrated value.
324 *
325 * We do reads before writes even if unnecessary, to get around the
326 * P5 APIC double write bug.
327 */
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100328static void __setup_APIC_LVTT(unsigned int clocks, int oneshot, int irqen)
329{
330 unsigned int lvtt_value, tmp_value;
331
332 lvtt_value = LOCAL_TIMER_VECTOR;
333 if (!oneshot)
334 lvtt_value |= APIC_LVT_TIMER_PERIODIC;
Cyrill Gorcunovf07f4f92008-08-15 13:51:21 +0200335 if (!lapic_is_integrated())
336 lvtt_value |= SET_APIC_TIMER_BASE(APIC_TIMER_BASE_DIV);
337
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100338 if (!irqen)
339 lvtt_value |= APIC_LVT_MASKED;
340
341 apic_write(APIC_LVTT, lvtt_value);
342
343 /*
344 * Divide PICLK by 16
345 */
346 tmp_value = apic_read(APIC_TDCR);
Cyrill Gorcunovc40aaec2008-08-18 20:45:55 +0400347 apic_write(APIC_TDCR,
348 (tmp_value & ~(APIC_TDR_DIV_1 | APIC_TDR_DIV_TMBASE)) |
349 APIC_TDR_DIV_16);
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100350
351 if (!oneshot)
Cyrill Gorcunovf07f4f92008-08-15 13:51:21 +0200352 apic_write(APIC_TMICT, clocks / APIC_DIVISOR);
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100353}
354
355/*
Robert Richtera68c4392010-10-06 12:27:53 +0200356 * Setup extended LVT, AMD specific
Robert Richter7b83dae2008-01-30 13:30:40 +0100357 *
Robert Richtera68c4392010-10-06 12:27:53 +0200358 * Software should use the LVT offsets the BIOS provides. The offsets
359 * are determined by the subsystems using it like those for MCE
360 * threshold or IBS. On K8 only offset 0 (APIC500) and MCE interrupts
361 * are supported. Beginning with family 10h at least 4 offsets are
362 * available.
Robert Richter286f5712008-07-22 21:08:46 +0200363 *
Robert Richtera68c4392010-10-06 12:27:53 +0200364 * Since the offsets must be consistent for all cores, we keep track
365 * of the LVT offsets in software and reserve the offset for the same
366 * vector also to be used on other cores. An offset is freed by
367 * setting the entry to APIC_EILVT_MASKED.
368 *
369 * If the BIOS is right, there should be no conflicts. Otherwise a
370 * "[Firmware Bug]: ..." error message is generated. However, if
371 * software does not properly determines the offsets, it is not
372 * necessarily a BIOS bug.
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100373 */
Robert Richter7b83dae2008-01-30 13:30:40 +0100374
Robert Richtera68c4392010-10-06 12:27:53 +0200375static atomic_t eilvt_offsets[APIC_EILVT_NR_MAX];
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100376
Robert Richtera68c4392010-10-06 12:27:53 +0200377static inline int eilvt_entry_is_changeable(unsigned int old, unsigned int new)
378{
379 return (old & APIC_EILVT_MASKED)
380 || (new == APIC_EILVT_MASKED)
381 || ((new & ~APIC_EILVT_MASKED) == old);
382}
383
384static unsigned int reserve_eilvt_offset(int offset, unsigned int new)
385{
386 unsigned int rsvd; /* 0: uninitialized */
387
388 if (offset >= APIC_EILVT_NR_MAX)
389 return ~0;
390
391 rsvd = atomic_read(&eilvt_offsets[offset]) & ~APIC_EILVT_MASKED;
392 do {
393 if (rsvd &&
394 !eilvt_entry_is_changeable(rsvd, new))
395 /* may not change if vectors are different */
396 return rsvd;
397 rsvd = atomic_cmpxchg(&eilvt_offsets[offset], rsvd, new);
398 } while (rsvd != new);
399
400 return new;
401}
402
403/*
404 * If mask=1, the LVT entry does not generate interrupts while mask=0
Robert Richtercbf74ce2011-05-30 16:31:11 +0200405 * enables the vector. See also the BKDGs. Must be called with
406 * preemption disabled.
Robert Richtera68c4392010-10-06 12:27:53 +0200407 */
408
Robert Richter27afdf22010-10-06 12:27:54 +0200409int setup_APIC_eilvt(u8 offset, u8 vector, u8 msg_type, u8 mask)
Robert Richtera68c4392010-10-06 12:27:53 +0200410{
411 unsigned long reg = APIC_EILVTn(offset);
412 unsigned int new, old, reserved;
413
414 new = (mask << 16) | (msg_type << 8) | vector;
415 old = apic_read(reg);
416 reserved = reserve_eilvt_offset(offset, new);
417
418 if (reserved != new) {
Robert Richtereb48c9c2010-10-25 16:03:39 +0200419 pr_err(FW_BUG "cpu %d, try to use APIC%lX (LVT offset %d) for "
420 "vector 0x%x, but the register is already in use for "
421 "vector 0x%x on another cpu\n",
422 smp_processor_id(), reg, offset, new, reserved);
Robert Richtera68c4392010-10-06 12:27:53 +0200423 return -EINVAL;
424 }
425
426 if (!eilvt_entry_is_changeable(old, new)) {
Robert Richtereb48c9c2010-10-25 16:03:39 +0200427 pr_err(FW_BUG "cpu %d, try to use APIC%lX (LVT offset %d) for "
428 "vector 0x%x, but the register is already in use for "
429 "vector 0x%x on this cpu\n",
430 smp_processor_id(), reg, offset, new, old);
Robert Richtera68c4392010-10-06 12:27:53 +0200431 return -EBUSY;
432 }
433
434 apic_write(reg, new);
435
436 return 0;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100437}
Robert Richter27afdf22010-10-06 12:27:54 +0200438EXPORT_SYMBOL_GPL(setup_APIC_eilvt);
Robert Richter7b83dae2008-01-30 13:30:40 +0100439
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100440/*
441 * Program the next event, relative to now
442 */
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200443static int lapic_next_event(unsigned long delta,
444 struct clock_event_device *evt)
445{
446 apic_write(APIC_TMICT, delta);
447 return 0;
448}
449
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100450/*
451 * Setup the lapic timer in periodic or oneshot mode
452 */
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200453static void lapic_timer_setup(enum clock_event_mode mode,
454 struct clock_event_device *evt)
455{
456 unsigned long flags;
457 unsigned int v;
458
459 /* Lapic used as dummy for broadcast ? */
460 if (evt->features & CLOCK_EVT_FEAT_DUMMY)
461 return;
462
463 local_irq_save(flags);
464
465 switch (mode) {
466 case CLOCK_EVT_MODE_PERIODIC:
467 case CLOCK_EVT_MODE_ONESHOT:
Jacob Pan1ade93e2011-11-10 13:42:40 +0000468 __setup_APIC_LVTT(lapic_timer_frequency,
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200469 mode != CLOCK_EVT_MODE_PERIODIC, 1);
470 break;
471 case CLOCK_EVT_MODE_UNUSED:
472 case CLOCK_EVT_MODE_SHUTDOWN:
473 v = apic_read(APIC_LVTT);
474 v |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
475 apic_write(APIC_LVTT, v);
Andreas Herrmann6f9b4102009-10-27 11:01:38 +0100476 apic_write(APIC_TMICT, 0);
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200477 break;
478 case CLOCK_EVT_MODE_RESUME:
479 /* Nothing to do here */
480 break;
481 }
482
483 local_irq_restore(flags);
484}
485
486/*
487 * Local APIC timer broadcast function
488 */
Mike Travis96289372008-12-31 18:08:46 -0800489static void lapic_timer_broadcast(const struct cpumask *mask)
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200490{
491#ifdef CONFIG_SMP
Ingo Molnardac5f412009-01-28 15:42:24 +0100492 apic->send_IPI_mask(mask, LOCAL_TIMER_VECTOR);
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200493#endif
494}
495
Henrik Kretzschmar25874a22011-03-11 08:02:36 +0100496
497/*
498 * The local apic timer can be used for any function which is CPU local.
499 */
500static struct clock_event_device lapic_clockevent = {
501 .name = "lapic",
502 .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT
503 | CLOCK_EVT_FEAT_C3STOP | CLOCK_EVT_FEAT_DUMMY,
504 .shift = 32,
505 .set_mode = lapic_timer_setup,
506 .set_next_event = lapic_next_event,
507 .broadcast = lapic_timer_broadcast,
508 .rating = 100,
509 .irq = -1,
510};
511static DEFINE_PER_CPU(struct clock_event_device, lapic_events);
512
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100513/*
Uwe Kleine-König421f91d2010-06-11 12:17:00 +0200514 * Setup the local APIC timer for this CPU. Copy the initialized values
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100515 * of the boot CPU and register the clock event in the framework.
516 */
Cyrill Gorcunovdb4b5522008-08-24 02:01:39 -0700517static void __cpuinit setup_APIC_timer(void)
Fernando Luis VazquezCao8339e9f2007-05-02 19:27:17 +0200518{
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100519 struct clock_event_device *levt = &__get_cpu_var(lapic_events);
520
Christoph Lameter349c0042011-03-12 12:50:10 +0100521 if (this_cpu_has(X86_FEATURE_ARAT)) {
Venkatesh Pallipadidb954b52009-04-06 18:51:29 -0700522 lapic_clockevent.features &= ~CLOCK_EVT_FEAT_C3STOP;
523 /* Make LAPIC timer preferrable over percpu HPET */
524 lapic_clockevent.rating = 150;
525 }
526
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100527 memcpy(levt, &lapic_clockevent, sizeof(*levt));
Rusty Russell320ab2b2008-12-13 21:20:26 +1030528 levt->cpumask = cpumask_of(smp_processor_id());
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100529
530 clockevents_register_device(levt);
Fernando Luis VazquezCao8339e9f2007-05-02 19:27:17 +0200531}
532
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700533/*
534 * In this functions we calibrate APIC bus clocks to the external timer.
535 *
536 * We want to do the calibration only once since we want to have local timer
537 * irqs syncron. CPUs connected by the same APIC bus have the very same bus
538 * frequency.
539 *
540 * This was previously done by reading the PIT/HPET and waiting for a wrap
541 * around to find out, that a tick has elapsed. I have a box, where the PIT
542 * readout is broken, so it never gets out of the wait loop again. This was
543 * also reported by others.
544 *
545 * Monitoring the jiffies value is inaccurate and the clockevents
546 * infrastructure allows us to do a simple substitution of the interrupt
547 * handler.
548 *
549 * The calibration routine also uses the pm_timer when possible, as the PIT
550 * happens to run way too slow (factor 2.3 on my VAIO CoreDuo, which goes
551 * back to normal later in the boot process).
552 */
553
554#define LAPIC_CAL_LOOPS (HZ/10)
555
556static __initdata int lapic_cal_loops = -1;
557static __initdata long lapic_cal_t1, lapic_cal_t2;
558static __initdata unsigned long long lapic_cal_tsc1, lapic_cal_tsc2;
559static __initdata unsigned long lapic_cal_pm1, lapic_cal_pm2;
560static __initdata unsigned long lapic_cal_j1, lapic_cal_j2;
561
562/*
563 * Temporary interrupt handler.
564 */
565static void __init lapic_cal_handler(struct clock_event_device *dev)
566{
567 unsigned long long tsc = 0;
568 long tapic = apic_read(APIC_TMCCT);
569 unsigned long pm = acpi_pm_read_early();
570
571 if (cpu_has_tsc)
572 rdtscll(tsc);
573
574 switch (lapic_cal_loops++) {
575 case 0:
576 lapic_cal_t1 = tapic;
577 lapic_cal_tsc1 = tsc;
578 lapic_cal_pm1 = pm;
579 lapic_cal_j1 = jiffies;
580 break;
581
582 case LAPIC_CAL_LOOPS:
583 lapic_cal_t2 = tapic;
584 lapic_cal_tsc2 = tsc;
585 if (pm < lapic_cal_pm1)
586 pm += ACPI_PM_OVRRUN;
587 lapic_cal_pm2 = pm;
588 lapic_cal_j2 = jiffies;
589 break;
590 }
591}
592
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900593static int __init
594calibrate_by_pmtimer(long deltapm, long *delta, long *deltatsc)
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400595{
596 const long pm_100ms = PMTMR_TICKS_PER_SEC / 10;
597 const long pm_thresh = pm_100ms / 100;
598 unsigned long mult;
599 u64 res;
600
601#ifndef CONFIG_X86_PM_TIMER
602 return -1;
603#endif
604
Yasuaki Ishimatsu39ba5d42009-01-28 12:52:24 +0900605 apic_printk(APIC_VERBOSE, "... PM-Timer delta = %ld\n", deltapm);
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400606
607 /* Check, if the PM timer is available */
608 if (!deltapm)
609 return -1;
610
611 mult = clocksource_hz2mult(PMTMR_TICKS_PER_SEC, 22);
612
613 if (deltapm > (pm_100ms - pm_thresh) &&
614 deltapm < (pm_100ms + pm_thresh)) {
Yasuaki Ishimatsu39ba5d42009-01-28 12:52:24 +0900615 apic_printk(APIC_VERBOSE, "... PM-Timer result ok\n");
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900616 return 0;
617 }
618
619 res = (((u64)deltapm) * mult) >> 22;
620 do_div(res, 1000000);
621 pr_warning("APIC calibration not consistent "
Yasuaki Ishimatsu39ba5d42009-01-28 12:52:24 +0900622 "with PM-Timer: %ldms instead of 100ms\n",(long)res);
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900623
624 /* Correct the lapic counter value */
625 res = (((u64)(*delta)) * pm_100ms);
626 do_div(res, deltapm);
627 pr_info("APIC delta adjusted to PM-Timer: "
628 "%lu (%ld)\n", (unsigned long)res, *delta);
629 *delta = (long)res;
630
631 /* Correct the tsc counter value */
632 if (cpu_has_tsc) {
633 res = (((u64)(*deltatsc)) * pm_100ms);
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400634 do_div(res, deltapm);
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900635 apic_printk(APIC_VERBOSE, "TSC delta adjusted to "
Frans Pop3235dc32010-02-06 18:47:17 +0100636 "PM-Timer: %lu (%ld)\n",
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900637 (unsigned long)res, *deltatsc);
638 *deltatsc = (long)res;
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400639 }
640
641 return 0;
642}
643
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700644static int __init calibrate_APIC_clock(void)
645{
646 struct clock_event_device *levt = &__get_cpu_var(lapic_events);
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700647 void (*real_handler)(struct clock_event_device *dev);
648 unsigned long deltaj;
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900649 long delta, deltatsc;
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700650 int pm_referenced = 0;
651
Jacob Pan1ade93e2011-11-10 13:42:40 +0000652 /**
653 * check if lapic timer has already been calibrated by platform
654 * specific routine, such as tsc calibration code. if so, we just fill
655 * in the clockevent structure and return.
656 */
657
658 if (lapic_timer_frequency) {
659 apic_printk(APIC_VERBOSE, "lapic timer already calibrated %d\n",
660 lapic_timer_frequency);
661 lapic_clockevent.mult = div_sc(lapic_timer_frequency/APIC_DIVISOR,
662 TICK_NSEC, lapic_clockevent.shift);
663 lapic_clockevent.max_delta_ns =
664 clockevent_delta2ns(0x7FFFFF, &lapic_clockevent);
665 lapic_clockevent.min_delta_ns =
666 clockevent_delta2ns(0xF, &lapic_clockevent);
667 lapic_clockevent.features &= ~CLOCK_EVT_FEAT_DUMMY;
668 return 0;
669 }
670
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700671 local_irq_disable();
672
673 /* Replace the global interrupt handler */
674 real_handler = global_clock_event->event_handler;
675 global_clock_event->event_handler = lapic_cal_handler;
676
677 /*
Cyrill Gorcunov81608f32008-10-10 19:00:17 +0400678 * Setup the APIC counter to maximum. There is no way the lapic
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700679 * can underflow in the 100ms detection time frame
680 */
Cyrill Gorcunov81608f32008-10-10 19:00:17 +0400681 __setup_APIC_LVTT(0xffffffff, 0, 0);
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700682
683 /* Let the interrupts run */
684 local_irq_enable();
685
686 while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
687 cpu_relax();
688
689 local_irq_disable();
690
691 /* Restore the real event handler */
692 global_clock_event->event_handler = real_handler;
693
694 /* Build delta t1-t2 as apic timer counts down */
695 delta = lapic_cal_t1 - lapic_cal_t2;
696 apic_printk(APIC_VERBOSE, "... lapic delta = %ld\n", delta);
697
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900698 deltatsc = (long)(lapic_cal_tsc2 - lapic_cal_tsc1);
699
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400700 /* we trust the PM based calibration if possible */
701 pm_referenced = !calibrate_by_pmtimer(lapic_cal_pm2 - lapic_cal_pm1,
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900702 &delta, &deltatsc);
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700703
704 /* Calculate the scaled math multiplication factor */
705 lapic_clockevent.mult = div_sc(delta, TICK_NSEC * LAPIC_CAL_LOOPS,
706 lapic_clockevent.shift);
707 lapic_clockevent.max_delta_ns =
Pierre Tardy4aed89d2011-01-06 16:23:29 +0100708 clockevent_delta2ns(0x7FFFFFFF, &lapic_clockevent);
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700709 lapic_clockevent.min_delta_ns =
710 clockevent_delta2ns(0xF, &lapic_clockevent);
711
Jacob Pan1ade93e2011-11-10 13:42:40 +0000712 lapic_timer_frequency = (delta * APIC_DIVISOR) / LAPIC_CAL_LOOPS;
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700713
714 apic_printk(APIC_VERBOSE, "..... delta %ld\n", delta);
Thomas Gleixner411462f2009-11-16 11:52:39 +0100715 apic_printk(APIC_VERBOSE, "..... mult: %u\n", lapic_clockevent.mult);
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700716 apic_printk(APIC_VERBOSE, "..... calibration result: %u\n",
Jacob Pan1ade93e2011-11-10 13:42:40 +0000717 lapic_timer_frequency);
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700718
719 if (cpu_has_tsc) {
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700720 apic_printk(APIC_VERBOSE, "..... CPU clock speed is "
721 "%ld.%04ld MHz.\n",
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900722 (deltatsc / LAPIC_CAL_LOOPS) / (1000000 / HZ),
723 (deltatsc / LAPIC_CAL_LOOPS) % (1000000 / HZ));
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700724 }
725
726 apic_printk(APIC_VERBOSE, "..... host bus clock speed is "
727 "%u.%04u MHz.\n",
Jacob Pan1ade93e2011-11-10 13:42:40 +0000728 lapic_timer_frequency / (1000000 / HZ),
729 lapic_timer_frequency % (1000000 / HZ));
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700730
731 /*
732 * Do a sanity check on the APIC calibration result
733 */
Jacob Pan1ade93e2011-11-10 13:42:40 +0000734 if (lapic_timer_frequency < (1000000 / HZ)) {
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700735 local_irq_enable();
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +0100736 pr_warning("APIC frequency too slow, disabling apic timer\n");
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700737 return -1;
738 }
739
740 levt->features &= ~CLOCK_EVT_FEAT_DUMMY;
741
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400742 /*
743 * PM timer calibration failed or not turned on
744 * so lets try APIC timer based calibration
745 */
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700746 if (!pm_referenced) {
747 apic_printk(APIC_VERBOSE, "... verify APIC timer\n");
748
749 /*
750 * Setup the apic timer manually
751 */
752 levt->event_handler = lapic_cal_handler;
753 lapic_timer_setup(CLOCK_EVT_MODE_PERIODIC, levt);
754 lapic_cal_loops = -1;
755
756 /* Let the interrupts run */
757 local_irq_enable();
758
759 while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
760 cpu_relax();
761
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700762 /* Stop the lapic timer */
763 lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, levt);
764
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700765 /* Jiffies delta */
766 deltaj = lapic_cal_j2 - lapic_cal_j1;
767 apic_printk(APIC_VERBOSE, "... jiffies delta = %lu\n", deltaj);
768
769 /* Check, if the jiffies result is consistent */
770 if (deltaj >= LAPIC_CAL_LOOPS-2 && deltaj <= LAPIC_CAL_LOOPS+2)
771 apic_printk(APIC_VERBOSE, "... jiffies result ok\n");
772 else
773 levt->features |= CLOCK_EVT_FEAT_DUMMY;
774 } else
775 local_irq_enable();
776
777 if (levt->features & CLOCK_EVT_FEAT_DUMMY) {
Jaswinder Singh Rajpute423e332009-01-04 16:16:25 +0530778 pr_warning("APIC timer disabled due to verification failure\n");
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700779 return -1;
780 }
781
782 return 0;
783}
784
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +0100785/*
786 * Setup the boot APIC
787 *
788 * Calibrate and verify the result.
789 */
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100790void __init setup_boot_APIC_clock(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700791{
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100792 /*
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400793 * The local apic timer can be disabled via the kernel
794 * commandline or from the CPU detection code. Register the lapic
795 * timer as a dummy clock event source on SMP systems, so the
796 * broadcast mechanism is used. On UP systems simply ignore it.
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100797 */
798 if (disable_apic_timer) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +0100799 pr_info("Disabling APIC timer\n");
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100800 /* No broadcast on UP ! */
Thomas Gleixner9d099512008-01-30 13:33:04 +0100801 if (num_possible_cpus() > 1) {
802 lapic_clockevent.mult = 1;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100803 setup_APIC_timer();
Thomas Gleixner9d099512008-01-30 13:33:04 +0100804 }
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100805 return;
806 }
Thomas Gleixner6935d1f2007-07-21 17:10:17 +0200807
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400808 apic_printk(APIC_VERBOSE, "Using local APIC timer interrupts.\n"
809 "calibrating APIC timer ...\n");
810
Cyrill Gorcunov89b3b1f2008-07-15 21:02:54 +0400811 if (calibrate_APIC_clock()) {
Thomas Gleixnerc2b84b32008-01-30 13:33:04 +0100812 /* No broadcast on UP ! */
813 if (num_possible_cpus() > 1)
814 setup_APIC_timer();
815 return;
816 }
817
818 /*
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100819 * If nmi_watchdog is set to IO_APIC, we need the
820 * PIT/HPET going. Otherwise register lapic as a dummy
821 * device.
822 */
Don Zickus072b1982010-11-12 11:22:24 -0500823 lapic_clockevent.features &= ~CLOCK_EVT_FEAT_DUMMY;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100824
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400825 /* Setup the lapic or request the broadcast */
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100826 setup_APIC_timer();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700827}
828
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100829void __cpuinit setup_secondary_APIC_clock(void)
830{
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100831 setup_APIC_timer();
832}
833
834/*
835 * The guts of the apic timer interrupt
836 */
837static void local_apic_timer_interrupt(void)
838{
839 int cpu = smp_processor_id();
840 struct clock_event_device *evt = &per_cpu(lapic_events, cpu);
841
842 /*
843 * Normally we should not be here till LAPIC has been initialized but
844 * in some cases like kdump, its possible that there is a pending LAPIC
845 * timer interrupt from previous kernel's context and is delivered in
846 * new kernel the moment interrupts are enabled.
847 *
848 * Interrupts are enabled early and LAPIC is setup much later, hence
849 * its possible that when we get here evt->event_handler is NULL.
850 * Check for event_handler being NULL and discard the interrupt as
851 * spurious.
852 */
853 if (!evt->event_handler) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +0100854 pr_warning("Spurious LAPIC timer interrupt on cpu %d\n", cpu);
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100855 /* Switch it off */
856 lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, evt);
857 return;
858 }
859
860 /*
861 * the NMI deadlock-detector uses this.
862 */
Hiroshi Shimamoto915b0d02008-12-08 19:19:26 -0800863 inc_irq_stat(apic_timer_irqs);
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100864
865 evt->event_handler(evt);
866}
867
868/*
869 * Local APIC timer interrupt. This is the most natural way for doing
870 * local interrupts, but local timer interrupts can be emulated by
871 * broadcast interrupts too. [in case the hw doesn't support APIC timers]
872 *
873 * [ if a single-CPU system runs an SMP kernel then we call the local
874 * interrupt as well. Thus we cannot inline the local irq ... ]
875 */
Frederic Weisbeckerbcbc4f22008-12-09 23:54:20 +0100876void __irq_entry smp_apic_timer_interrupt(struct pt_regs *regs)
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100877{
878 struct pt_regs *old_regs = set_irq_regs(regs);
879
880 /*
881 * NOTE! We'd better ACK the irq immediately,
882 * because timer handling can be slow.
883 */
884 ack_APIC_irq();
885 /*
886 * update_process_times() expects us to have done irq_enter().
887 * Besides, if we don't timer interrupts ignore the global
888 * interrupt lock, which is the WrongThing (tm) to do.
889 */
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100890 irq_enter();
Frederic Weisbecker98ad1cc2011-10-07 18:22:09 +0200891 exit_idle();
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100892 local_apic_timer_interrupt();
893 irq_exit();
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400894
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100895 set_irq_regs(old_regs);
896}
897
898int setup_profiling_timer(unsigned int multiplier)
899{
900 return -EINVAL;
901}
902
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100903/*
904 * Local APIC start and shutdown
905 */
906
907/**
908 * clear_local_APIC - shutdown the local APIC
909 *
910 * This is called, when a CPU is disabled and before rebooting, so the state of
911 * the local APIC has no dangling leftovers. Also used to cleanout any BIOS
912 * leftovers during boot.
913 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700914void clear_local_APIC(void)
915{
Chuck Ebbert2584a822008-05-20 18:18:12 -0400916 int maxlvt;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100917 u32 v;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700918
Andi Kleend3432892008-01-30 13:33:17 +0100919 /* APIC hasn't been mapped yet */
Suresh Siddhafc1edaf2009-04-20 13:02:27 -0700920 if (!x2apic_mode && !apic_phys)
Andi Kleend3432892008-01-30 13:33:17 +0100921 return;
922
923 maxlvt = lapic_get_maxlvt();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700924 /*
Siddha, Suresh B704fc592006-06-26 13:59:53 +0200925 * Masking an LVT entry can trigger a local APIC error
Linus Torvalds1da177e2005-04-16 15:20:36 -0700926 * if the vector is zero. Mask LVTERR first to prevent this.
927 */
928 if (maxlvt >= 3) {
929 v = ERROR_APIC_VECTOR; /* any non-zero vector will do */
Andi Kleen11a8e772006-01-11 22:46:51 +0100930 apic_write(APIC_LVTERR, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700931 }
932 /*
933 * Careful: we have to set masks only first to deassert
934 * any level-triggered sources.
935 */
936 v = apic_read(APIC_LVTT);
Andi Kleen11a8e772006-01-11 22:46:51 +0100937 apic_write(APIC_LVTT, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700938 v = apic_read(APIC_LVT0);
Andi Kleen11a8e772006-01-11 22:46:51 +0100939 apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700940 v = apic_read(APIC_LVT1);
Andi Kleen11a8e772006-01-11 22:46:51 +0100941 apic_write(APIC_LVT1, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700942 if (maxlvt >= 4) {
943 v = apic_read(APIC_LVTPC);
Andi Kleen11a8e772006-01-11 22:46:51 +0100944 apic_write(APIC_LVTPC, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700945 }
946
Cyrill Gorcunov67640142008-08-16 23:21:50 +0400947 /* lets not touch this if we didn't frob it */
Andi Kleen4efc0672009-04-28 19:07:31 +0200948#ifdef CONFIG_X86_THERMAL_VECTOR
Cyrill Gorcunov67640142008-08-16 23:21:50 +0400949 if (maxlvt >= 5) {
950 v = apic_read(APIC_LVTTHMR);
951 apic_write(APIC_LVTTHMR, v | APIC_LVT_MASKED);
952 }
953#endif
Andi Kleen5ca86812009-02-12 13:49:37 +0100954#ifdef CONFIG_X86_MCE_INTEL
955 if (maxlvt >= 6) {
956 v = apic_read(APIC_LVTCMCI);
957 if (!(v & APIC_LVT_MASKED))
958 apic_write(APIC_LVTCMCI, v | APIC_LVT_MASKED);
959 }
960#endif
961
Linus Torvalds1da177e2005-04-16 15:20:36 -0700962 /*
963 * Clean APIC state for other OSs:
964 */
Andi Kleen11a8e772006-01-11 22:46:51 +0100965 apic_write(APIC_LVTT, APIC_LVT_MASKED);
966 apic_write(APIC_LVT0, APIC_LVT_MASKED);
967 apic_write(APIC_LVT1, APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700968 if (maxlvt >= 3)
Andi Kleen11a8e772006-01-11 22:46:51 +0100969 apic_write(APIC_LVTERR, APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700970 if (maxlvt >= 4)
Andi Kleen11a8e772006-01-11 22:46:51 +0100971 apic_write(APIC_LVTPC, APIC_LVT_MASKED);
Cyrill Gorcunov67640142008-08-16 23:21:50 +0400972
973 /* Integrated APIC (!82489DX) ? */
974 if (lapic_is_integrated()) {
975 if (maxlvt > 3)
976 /* Clear ESR due to Pentium errata 3AP and 11AP */
977 apic_write(APIC_ESR, 0);
978 apic_read(APIC_ESR);
979 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700980}
981
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100982/**
983 * disable_local_APIC - clear and disable the local APIC
984 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700985void disable_local_APIC(void)
986{
987 unsigned int value;
988
Jan Beulich4a13ad02009-01-14 12:28:51 +0000989 /* APIC hasn't been mapped yet */
Yinghai Lufd19dce2010-07-15 00:00:59 -0700990 if (!x2apic_mode && !apic_phys)
Jan Beulich4a13ad02009-01-14 12:28:51 +0000991 return;
992
Linus Torvalds1da177e2005-04-16 15:20:36 -0700993 clear_local_APIC();
994
995 /*
996 * Disable APIC (implies clearing of registers
997 * for 82489DX!).
998 */
999 value = apic_read(APIC_SPIV);
1000 value &= ~APIC_SPIV_APIC_ENABLED;
Andi Kleen11a8e772006-01-11 22:46:51 +01001001 apic_write(APIC_SPIV, value);
Cyrill Gorcunov990b1832008-08-18 20:45:51 +04001002
1003#ifdef CONFIG_X86_32
1004 /*
1005 * When LAPIC was disabled by the BIOS and enabled by the kernel,
1006 * restore the disabled state.
1007 */
1008 if (enabled_via_apicbase) {
1009 unsigned int l, h;
1010
1011 rdmsr(MSR_IA32_APICBASE, l, h);
1012 l &= ~MSR_IA32_APICBASE_ENABLE;
1013 wrmsr(MSR_IA32_APICBASE, l, h);
1014 }
1015#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001016}
1017
Cyrill Gorcunovfe4024d2008-08-18 20:45:52 +04001018/*
1019 * If Linux enabled the LAPIC against the BIOS default disable it down before
1020 * re-entering the BIOS on shutdown. Otherwise the BIOS may get confused and
1021 * not power-off. Additionally clear all LVT entries before disable_local_APIC
1022 * for the case where Linux didn't enable the LAPIC.
1023 */
Hiroshi Shimamoto9b7711f2007-10-19 18:21:11 -07001024void lapic_shutdown(void)
1025{
1026 unsigned long flags;
1027
Cyrill Gorcunov83121362009-09-15 11:12:30 +04001028 if (!cpu_has_apic && !apic_from_smp_config())
Hiroshi Shimamoto9b7711f2007-10-19 18:21:11 -07001029 return;
1030
1031 local_irq_save(flags);
1032
Cyrill Gorcunovfe4024d2008-08-18 20:45:52 +04001033#ifdef CONFIG_X86_32
1034 if (!enabled_via_apicbase)
1035 clear_local_APIC();
1036 else
1037#endif
1038 disable_local_APIC();
1039
Hiroshi Shimamoto9b7711f2007-10-19 18:21:11 -07001040
1041 local_irq_restore(flags);
1042}
1043
Linus Torvalds1da177e2005-04-16 15:20:36 -07001044/*
1045 * This is to verify that we're looking at a real local APIC.
1046 * Check these against your board if the CPUs aren't getting
1047 * started for no apparent reason.
1048 */
1049int __init verify_local_APIC(void)
1050{
1051 unsigned int reg0, reg1;
1052
1053 /*
1054 * The version register is read-only in a real APIC.
1055 */
1056 reg0 = apic_read(APIC_LVR);
1057 apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg0);
1058 apic_write(APIC_LVR, reg0 ^ APIC_LVR_MASK);
1059 reg1 = apic_read(APIC_LVR);
1060 apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg1);
1061
1062 /*
1063 * The two version reads above should print the same
1064 * numbers. If the second one is different, then we
1065 * poke at a non-APIC.
1066 */
1067 if (reg1 != reg0)
1068 return 0;
1069
1070 /*
1071 * Check if the version looks reasonably.
1072 */
1073 reg1 = GET_APIC_VERSION(reg0);
1074 if (reg1 == 0x00 || reg1 == 0xff)
1075 return 0;
Thomas Gleixner37e650c2008-01-30 13:30:14 +01001076 reg1 = lapic_get_maxlvt();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001077 if (reg1 < 0x02 || reg1 == 0xff)
1078 return 0;
1079
1080 /*
1081 * The ID register is read/write in a real APIC.
1082 */
Suresh Siddha2d7a66d2008-07-11 14:24:19 -07001083 reg0 = apic_read(APIC_ID);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001084 apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg0);
Ingo Molnar5b812722009-01-28 14:59:17 +01001085 apic_write(APIC_ID, reg0 ^ apic->apic_id_mask);
Suresh Siddha2d7a66d2008-07-11 14:24:19 -07001086 reg1 = apic_read(APIC_ID);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001087 apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg1);
1088 apic_write(APIC_ID, reg0);
Ingo Molnar5b812722009-01-28 14:59:17 +01001089 if (reg1 != (reg0 ^ apic->apic_id_mask))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001090 return 0;
1091
1092 /*
1093 * The next two are just to see if we have sane values.
1094 * They're only really relevant if we're in Virtual Wire
1095 * compatibility mode, but most boxes are anymore.
1096 */
1097 reg0 = apic_read(APIC_LVT0);
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001098 apic_printk(APIC_DEBUG, "Getting LVT0: %x\n", reg0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001099 reg1 = apic_read(APIC_LVT1);
1100 apic_printk(APIC_DEBUG, "Getting LVT1: %x\n", reg1);
1101
1102 return 1;
1103}
1104
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001105/**
1106 * sync_Arb_IDs - synchronize APIC bus arbitration IDs
1107 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001108void __init sync_Arb_IDs(void)
1109{
Cyrill Gorcunov296cb952008-08-15 13:51:23 +02001110 /*
1111 * Unsupported on P4 - see Intel Dev. Manual Vol. 3, Ch. 8.6.1 And not
1112 * needed on AMD.
1113 */
1114 if (modern_apic() || boot_cpu_data.x86_vendor == X86_VENDOR_AMD)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001115 return;
1116
1117 /*
1118 * Wait for idle.
1119 */
1120 apic_wait_icr_idle();
1121
1122 apic_printk(APIC_DEBUG, "Synchronizing Arb IDs.\n");
Cyrill Gorcunov6f6da972008-08-15 23:05:19 +04001123 apic_write(APIC_ICR, APIC_DEST_ALLINC |
1124 APIC_INT_LEVELTRIG | APIC_DM_INIT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001125}
1126
Linus Torvalds1da177e2005-04-16 15:20:36 -07001127/*
1128 * An initial setup of the virtual wire mode.
1129 */
1130void __init init_bsp_APIC(void)
1131{
Andi Kleen11a8e772006-01-11 22:46:51 +01001132 unsigned int value;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001133
1134 /*
1135 * Don't do the setup now if we have a SMP BIOS as the
1136 * through-I/O-APIC virtual wire mode might be active.
1137 */
1138 if (smp_found_config || !cpu_has_apic)
1139 return;
1140
Linus Torvalds1da177e2005-04-16 15:20:36 -07001141 /*
1142 * Do not trust the local APIC being empty at bootup.
1143 */
1144 clear_local_APIC();
1145
1146 /*
1147 * Enable APIC.
1148 */
1149 value = apic_read(APIC_SPIV);
1150 value &= ~APIC_VECTOR_MASK;
1151 value |= APIC_SPIV_APIC_ENABLED;
Cyrill Gorcunov638c0412008-08-15 23:05:18 +04001152
1153#ifdef CONFIG_X86_32
1154 /* This bit is reserved on P4/Xeon and should be cleared */
1155 if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
1156 (boot_cpu_data.x86 == 15))
1157 value &= ~APIC_SPIV_FOCUS_DISABLED;
1158 else
1159#endif
1160 value |= APIC_SPIV_FOCUS_DISABLED;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001161 value |= SPURIOUS_APIC_VECTOR;
Andi Kleen11a8e772006-01-11 22:46:51 +01001162 apic_write(APIC_SPIV, value);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001163
1164 /*
1165 * Set up the virtual wire mode.
1166 */
Andi Kleen11a8e772006-01-11 22:46:51 +01001167 apic_write(APIC_LVT0, APIC_DM_EXTINT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001168 value = APIC_DM_NMI;
Cyrill Gorcunov638c0412008-08-15 23:05:18 +04001169 if (!lapic_is_integrated()) /* 82489DX */
1170 value |= APIC_LVT_LEVEL_TRIGGER;
Andi Kleen11a8e772006-01-11 22:46:51 +01001171 apic_write(APIC_LVT1, value);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001172}
1173
Cyrill Gorcunovc43da2f2008-08-18 20:45:54 +04001174static void __cpuinit lapic_setup_esr(void)
1175{
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001176 unsigned int oldvalue, value, maxlvt;
Cyrill Gorcunovc43da2f2008-08-18 20:45:54 +04001177
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001178 if (!lapic_is_integrated()) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001179 pr_info("No ESR for 82489DX.\n");
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001180 return;
Cyrill Gorcunovc43da2f2008-08-18 20:45:54 +04001181 }
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001182
Ingo Molnar08125d32009-01-28 05:08:44 +01001183 if (apic->disable_esr) {
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001184 /*
1185 * Something untraceable is creating bad interrupts on
1186 * secondary quads ... for the moment, just leave the
1187 * ESR disabled - we can't do anything useful with the
1188 * errors anyway - mbligh
1189 */
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001190 pr_info("Leaving ESR disabled.\n");
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001191 return;
1192 }
1193
1194 maxlvt = lapic_get_maxlvt();
1195 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
1196 apic_write(APIC_ESR, 0);
1197 oldvalue = apic_read(APIC_ESR);
1198
1199 /* enables sending errors */
1200 value = ERROR_APIC_VECTOR;
1201 apic_write(APIC_LVTERR, value);
1202
1203 /*
1204 * spec says clear errors after enabling vector.
1205 */
1206 if (maxlvt > 3)
1207 apic_write(APIC_ESR, 0);
1208 value = apic_read(APIC_ESR);
1209 if (value != oldvalue)
1210 apic_printk(APIC_VERBOSE, "ESR value before enabling "
1211 "vector: 0x%08x after: 0x%08x\n",
1212 oldvalue, value);
Cyrill Gorcunovc43da2f2008-08-18 20:45:54 +04001213}
1214
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001215/**
1216 * setup_local_APIC - setup the local APIC
Tejun Heo0aa002f2010-12-09 11:47:21 +01001217 *
1218 * Used to setup local APIC while initializing BSP or bringin up APs.
1219 * Always called with preemption disabled.
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001220 */
1221void __cpuinit setup_local_APIC(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001222{
Tejun Heo0aa002f2010-12-09 11:47:21 +01001223 int cpu = smp_processor_id();
Kerstin Jonsson8c3ba8d2010-05-24 12:13:15 -07001224 unsigned int value, queued;
1225 int i, j, acked = 0;
1226 unsigned long long tsc = 0, ntsc;
1227 long long max_loops = cpu_khz;
1228
1229 if (cpu_has_tsc)
1230 rdtscll(tsc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001231
Jan Beulichf1182632009-01-14 12:27:35 +00001232 if (disable_apic) {
Henrik Kretzschmar7167d082011-02-22 15:38:05 +01001233 disable_ioapic_support();
Jan Beulichf1182632009-01-14 12:27:35 +00001234 return;
1235 }
1236
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001237#ifdef CONFIG_X86_32
1238 /* Pound the ESR really hard over the head with a big hammer - mbligh */
Ingo Molnar08125d32009-01-28 05:08:44 +01001239 if (lapic_is_integrated() && apic->disable_esr) {
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001240 apic_write(APIC_ESR, 0);
1241 apic_write(APIC_ESR, 0);
1242 apic_write(APIC_ESR, 0);
1243 apic_write(APIC_ESR, 0);
1244 }
1245#endif
Ingo Molnarcdd6c482009-09-21 12:02:48 +02001246 perf_events_lapic_init();
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001247
Linus Torvalds1da177e2005-04-16 15:20:36 -07001248 /*
1249 * Double-check whether this APIC is really registered.
1250 * This is meaningless in clustered apic mode, so we skip it.
1251 */
Daniel Walkerc2777f92009-09-12 10:40:20 -07001252 BUG_ON(!apic->apic_id_registered());
Linus Torvalds1da177e2005-04-16 15:20:36 -07001253
1254 /*
1255 * Intel recommends to set DFR, LDR and TPR before enabling
1256 * an APIC. See e.g. "AP-388 82489DX User's Manual" (Intel
1257 * document number 292116). So here it goes...
1258 */
Ingo Molnara5c43292009-01-28 06:50:47 +01001259 apic->init_apic_ldr();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001260
Tejun Heo6f802c42011-01-23 14:37:31 +01001261#ifdef CONFIG_X86_32
1262 /*
Tejun Heoacb8bc02011-01-23 14:37:33 +01001263 * APIC LDR is initialized. If logical_apicid mapping was
1264 * initialized during get_smp_config(), make sure it matches the
1265 * actual value.
Tejun Heo6f802c42011-01-23 14:37:31 +01001266 */
Tejun Heoacb8bc02011-01-23 14:37:33 +01001267 i = early_per_cpu(x86_cpu_to_logical_apicid, cpu);
1268 WARN_ON(i != BAD_APICID && i != logical_smp_processor_id());
1269 /* always use the value from LDR */
Tejun Heo6f802c42011-01-23 14:37:31 +01001270 early_per_cpu(x86_cpu_to_logical_apicid, cpu) =
1271 logical_smp_processor_id();
Tejun Heoc4b90c12011-05-02 14:18:52 +02001272
1273 /*
1274 * Some NUMA implementations (NUMAQ) don't initialize apicid to
1275 * node mapping during NUMA init. Now that logical apicid is
1276 * guaranteed to be known, give it another chance. This is already
1277 * a bit too late - percpu allocation has already happened without
1278 * proper NUMA affinity.
1279 */
Tejun Heo84914ed02011-05-02 14:18:52 +02001280 if (apic->x86_32_numa_cpu_node)
1281 set_apicid_to_node(early_per_cpu(x86_cpu_to_apicid, cpu),
1282 apic->x86_32_numa_cpu_node(cpu));
Tejun Heo6f802c42011-01-23 14:37:31 +01001283#endif
1284
Linus Torvalds1da177e2005-04-16 15:20:36 -07001285 /*
1286 * Set Task Priority to 'accept all'. We never change this
1287 * later on.
1288 */
1289 value = apic_read(APIC_TASKPRI);
1290 value &= ~APIC_TPRI_MASK;
Andi Kleen11a8e772006-01-11 22:46:51 +01001291 apic_write(APIC_TASKPRI, value);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001292
1293 /*
Vivek Goyalda7ed9f2006-03-25 16:31:16 +01001294 * After a crash, we no longer service the interrupts and a pending
1295 * interrupt from previous kernel might still have ISR bit set.
1296 *
1297 * Most probably by now CPU has serviced that pending interrupt and
1298 * it might not have done the ack_APIC_irq() because it thought,
1299 * interrupt came from i8259 as ExtInt. LAPIC did not get EOI so it
1300 * does not clear the ISR bit and cpu thinks it has already serivced
1301 * the interrupt. Hence a vector might get locked. It was noticed
1302 * for timer irq (vector 0x31). Issue an extra EOI to clear ISR.
1303 */
Kerstin Jonsson8c3ba8d2010-05-24 12:13:15 -07001304 do {
1305 queued = 0;
1306 for (i = APIC_ISR_NR - 1; i >= 0; i--)
1307 queued |= apic_read(APIC_IRR + i*0x10);
1308
1309 for (i = APIC_ISR_NR - 1; i >= 0; i--) {
1310 value = apic_read(APIC_ISR + i*0x10);
1311 for (j = 31; j >= 0; j--) {
1312 if (value & (1<<j)) {
1313 ack_APIC_irq();
1314 acked++;
1315 }
1316 }
Vivek Goyalda7ed9f2006-03-25 16:31:16 +01001317 }
Kerstin Jonsson8c3ba8d2010-05-24 12:13:15 -07001318 if (acked > 256) {
1319 printk(KERN_ERR "LAPIC pending interrupts after %d EOI\n",
1320 acked);
1321 break;
1322 }
1323 if (cpu_has_tsc) {
1324 rdtscll(ntsc);
1325 max_loops = (cpu_khz << 10) - (ntsc - tsc);
1326 } else
1327 max_loops--;
1328 } while (queued && max_loops > 0);
1329 WARN_ON(max_loops <= 0);
Vivek Goyalda7ed9f2006-03-25 16:31:16 +01001330
1331 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001332 * Now that we are all set up, enable the APIC
1333 */
1334 value = apic_read(APIC_SPIV);
1335 value &= ~APIC_VECTOR_MASK;
1336 /*
1337 * Enable APIC
1338 */
1339 value |= APIC_SPIV_APIC_ENABLED;
1340
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001341#ifdef CONFIG_X86_32
1342 /*
1343 * Some unknown Intel IO/APIC (or APIC) errata is biting us with
1344 * certain networking cards. If high frequency interrupts are
1345 * happening on a particular IOAPIC pin, plus the IOAPIC routing
1346 * entry is masked/unmasked at a high rate as well then sooner or
1347 * later IOAPIC line gets 'stuck', no more interrupts are received
1348 * from the device. If focus CPU is disabled then the hang goes
1349 * away, oh well :-(
1350 *
1351 * [ This bug can be reproduced easily with a level-triggered
1352 * PCI Ne2000 networking cards and PII/PIII processors, dual
1353 * BX chipset. ]
1354 */
1355 /*
1356 * Actually disabling the focus CPU check just makes the hang less
1357 * frequent as it makes the interrupt distributon model be more
1358 * like LRU than MRU (the short-term load is more even across CPUs).
1359 * See also the comment in end_level_ioapic_irq(). --macro
1360 */
1361
1362 /*
1363 * - enable focus processor (bit==0)
1364 * - 64bit mode always use processor focus
1365 * so no need to set it
1366 */
1367 value &= ~APIC_SPIV_FOCUS_DISABLED;
1368#endif
Andi Kleen3f14c742006-09-26 10:52:29 +02001369
Linus Torvalds1da177e2005-04-16 15:20:36 -07001370 /*
1371 * Set spurious IRQ vector
1372 */
1373 value |= SPURIOUS_APIC_VECTOR;
Andi Kleen11a8e772006-01-11 22:46:51 +01001374 apic_write(APIC_SPIV, value);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001375
1376 /*
1377 * Set up LVT0, LVT1:
1378 *
1379 * set up through-local-APIC on the BP's LINT0. This is not
1380 * strictly necessary in pure symmetric-IO mode, but sometimes
1381 * we delegate interrupts to the 8259A.
1382 */
1383 /*
1384 * TODO: set up through-local-APIC from through-I/O-APIC? --macro
1385 */
1386 value = apic_read(APIC_LVT0) & APIC_LVT_MASKED;
Tejun Heo0aa002f2010-12-09 11:47:21 +01001387 if (!cpu && (pic_mode || !value)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001388 value = APIC_DM_EXTINT;
Tejun Heo0aa002f2010-12-09 11:47:21 +01001389 apic_printk(APIC_VERBOSE, "enabled ExtINT on CPU#%d\n", cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001390 } else {
1391 value = APIC_DM_EXTINT | APIC_LVT_MASKED;
Tejun Heo0aa002f2010-12-09 11:47:21 +01001392 apic_printk(APIC_VERBOSE, "masked ExtINT on CPU#%d\n", cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001393 }
Andi Kleen11a8e772006-01-11 22:46:51 +01001394 apic_write(APIC_LVT0, value);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001395
1396 /*
1397 * only the BP should see the LINT1 NMI signal, obviously.
1398 */
Tejun Heo0aa002f2010-12-09 11:47:21 +01001399 if (!cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001400 value = APIC_DM_NMI;
1401 else
1402 value = APIC_DM_NMI | APIC_LVT_MASKED;
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001403 if (!lapic_is_integrated()) /* 82489DX */
1404 value |= APIC_LVT_LEVEL_TRIGGER;
Andi Kleen11a8e772006-01-11 22:46:51 +01001405 apic_write(APIC_LVT1, value);
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001406
Andi Kleenbe71b852009-02-12 13:49:38 +01001407#ifdef CONFIG_X86_MCE_INTEL
1408 /* Recheck CMCI information after local APIC is up on CPU #0 */
Tejun Heo0aa002f2010-12-09 11:47:21 +01001409 if (!cpu)
Andi Kleenbe71b852009-02-12 13:49:38 +01001410 cmci_recheck();
1411#endif
Andi Kleen739f33b2008-01-30 13:30:40 +01001412}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001413
Andi Kleen739f33b2008-01-30 13:30:40 +01001414void __cpuinit end_local_APIC_setup(void)
1415{
1416 lapic_setup_esr();
Cyrill Gorcunovfa6b95f2008-08-18 20:45:58 +04001417
1418#ifdef CONFIG_X86_32
Cyrill Gorcunov1b4ee4e2008-08-18 23:12:33 +04001419 {
1420 unsigned int value;
1421 /* Disable the local apic timer */
1422 value = apic_read(APIC_LVTT);
1423 value |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
1424 apic_write(APIC_LVTT, value);
1425 }
Cyrill Gorcunovfa6b95f2008-08-18 20:45:58 +04001426#endif
1427
Linus Torvalds1da177e2005-04-16 15:20:36 -07001428 apic_pm_activate();
Jan Beulich2fb270f2011-02-09 08:21:02 +00001429}
1430
1431void __init bsp_end_local_APIC_setup(void)
1432{
1433 end_local_APIC_setup();
Kenji Kaneshige7f7fbf42010-11-30 22:22:28 -08001434
1435 /*
1436 * Now that local APIC setup is completed for BP, configure the fault
1437 * handling for interrupt remapping.
1438 */
Jan Beulich2fb270f2011-02-09 08:21:02 +00001439 if (intr_remapping_enabled)
Kenji Kaneshige7f7fbf42010-11-30 22:22:28 -08001440 enable_drhd_fault_handling();
1441
Linus Torvalds1da177e2005-04-16 15:20:36 -07001442}
1443
Yinghai Lu06cd9a72009-02-16 17:29:58 -08001444#ifdef CONFIG_X86_X2APIC
Yinghai Lufb209bd2011-12-21 17:45:17 -08001445/*
1446 * Need to disable xapic and x2apic at the same time and then enable xapic mode
1447 */
1448static inline void __disable_x2apic(u64 msr)
1449{
1450 wrmsrl(MSR_IA32_APICBASE,
1451 msr & ~(X2APIC_ENABLE | XAPIC_ENABLE));
1452 wrmsrl(MSR_IA32_APICBASE, msr & ~X2APIC_ENABLE);
1453}
1454
Yinghai Lua31bc322011-12-23 11:01:43 -08001455static __init void disable_x2apic(void)
Yinghai Lufb209bd2011-12-21 17:45:17 -08001456{
1457 u64 msr;
1458
1459 if (!cpu_has_x2apic)
1460 return;
1461
1462 rdmsrl(MSR_IA32_APICBASE, msr);
1463 if (msr & X2APIC_ENABLE) {
1464 u32 x2apic_id = read_apic_id();
1465
1466 if (x2apic_id >= 255)
1467 panic("Cannot disable x2apic, id: %08x\n", x2apic_id);
1468
1469 pr_info("Disabling x2apic\n");
1470 __disable_x2apic(msr);
1471
Yinghai Lua31bc322011-12-23 11:01:43 -08001472 if (nox2apic) {
1473 clear_cpu_cap(&cpu_data(0), X86_FEATURE_X2APIC);
1474 setup_clear_cpu_cap(X86_FEATURE_X2APIC);
1475 }
1476
Yinghai Lufb209bd2011-12-21 17:45:17 -08001477 x2apic_disabled = 1;
1478 x2apic_mode = 0;
1479
1480 register_lapic_address(mp_lapic_addr);
1481 }
1482}
1483
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001484void check_x2apic(void)
1485{
Suresh Siddhaef1f87a2009-02-21 14:23:21 -08001486 if (x2apic_enabled()) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001487 pr_info("x2apic enabled by BIOS, switching to x2apic ops\n");
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07001488 x2apic_preenabled = x2apic_mode = 1;
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001489 }
1490}
1491
1492void enable_x2apic(void)
1493{
Yinghai Lufb209bd2011-12-21 17:45:17 -08001494 u64 msr;
1495
1496 rdmsrl(MSR_IA32_APICBASE, msr);
1497 if (x2apic_disabled) {
1498 __disable_x2apic(msr);
1499 return;
1500 }
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001501
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07001502 if (!x2apic_mode)
Yinghai Lu06cd9a72009-02-16 17:29:58 -08001503 return;
1504
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001505 if (!(msr & X2APIC_ENABLE)) {
Mike Travis450b1e82009-12-11 08:08:50 -08001506 printk_once(KERN_INFO "Enabling x2apic\n");
Yinghai Lufb209bd2011-12-21 17:45:17 -08001507 wrmsrl(MSR_IA32_APICBASE, msr | X2APIC_ENABLE);
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001508 }
1509}
Weidong Han93758232009-04-17 16:42:14 +08001510#endif /* CONFIG_X86_X2APIC */
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001511
Gleb Natapovce69a782009-07-20 15:24:17 +03001512int __init enable_IR(void)
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001513{
Suresh Siddhad3f13812011-08-23 17:05:25 -07001514#ifdef CONFIG_IRQ_REMAP
Weidong Han93758232009-04-17 16:42:14 +08001515 if (!intr_remapping_supported()) {
1516 pr_debug("intr-remapping not supported\n");
Suresh Siddha41750d32011-08-23 17:05:18 -07001517 return -1;
Weidong Han93758232009-04-17 16:42:14 +08001518 }
1519
Weidong Han93758232009-04-17 16:42:14 +08001520 if (!x2apic_preenabled && skip_ioapic_setup) {
1521 pr_info("Skipped enabling intr-remap because of skipping "
1522 "io-apic setup\n");
Suresh Siddha41750d32011-08-23 17:05:18 -07001523 return -1;
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001524 }
1525
Suresh Siddha41750d32011-08-23 17:05:18 -07001526 return enable_intr_remapping();
Gleb Natapovce69a782009-07-20 15:24:17 +03001527#endif
Suresh Siddha41750d32011-08-23 17:05:18 -07001528 return -1;
Gleb Natapovce69a782009-07-20 15:24:17 +03001529}
1530
1531void __init enable_IR_x2apic(void)
1532{
1533 unsigned long flags;
Gleb Natapovce69a782009-07-20 15:24:17 +03001534 int ret, x2apic_enabled = 0;
Yinghai Lue6707612009-11-21 00:23:37 -08001535 int dmar_table_init_ret;
Yinghai Lub7f42ab2009-08-17 11:19:40 -07001536
Yinghai Lub7f42ab2009-08-17 11:19:40 -07001537 dmar_table_init_ret = dmar_table_init();
Yinghai Lue6707612009-11-21 00:23:37 -08001538 if (dmar_table_init_ret && !x2apic_supported())
1539 return;
Gleb Natapovce69a782009-07-20 15:24:17 +03001540
Suresh Siddha31dce142011-05-18 16:31:33 -07001541 ret = save_ioapic_entries();
Cyrill Gorcunov5ffa4eb2008-09-18 23:37:57 +04001542 if (ret) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001543 pr_info("Saving IO-APIC state failed: %d\n", ret);
Yinghai Lufb209bd2011-12-21 17:45:17 -08001544 return;
Cyrill Gorcunov5ffa4eb2008-09-18 23:37:57 +04001545 }
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001546
Suresh Siddha05c3dc22009-03-16 17:05:03 -07001547 local_irq_save(flags);
Jacob Panb81bb372009-11-09 11:27:04 -08001548 legacy_pic->mask_all();
Suresh Siddha31dce142011-05-18 16:31:33 -07001549 mask_ioapic_entries();
Suresh Siddha05c3dc22009-03-16 17:05:03 -07001550
Yinghai Lua31bc322011-12-23 11:01:43 -08001551 if (x2apic_preenabled && nox2apic)
1552 disable_x2apic();
1553
Yinghai Lub7f42ab2009-08-17 11:19:40 -07001554 if (dmar_table_init_ret)
Suresh Siddha41750d32011-08-23 17:05:18 -07001555 ret = -1;
Yinghai Lub7f42ab2009-08-17 11:19:40 -07001556 else
1557 ret = enable_IR();
1558
Yinghai Lufb209bd2011-12-21 17:45:17 -08001559 if (!x2apic_supported())
Yinghai Lua31bc322011-12-23 11:01:43 -08001560 goto skip_x2apic;
Yinghai Lufb209bd2011-12-21 17:45:17 -08001561
Suresh Siddha41750d32011-08-23 17:05:18 -07001562 if (ret < 0) {
Gleb Natapovce69a782009-07-20 15:24:17 +03001563 /* IR is required if there is APIC ID > 255 even when running
1564 * under KVM
1565 */
Sheng Yang2904ed82010-12-21 14:18:48 +08001566 if (max_physical_apicid > 255 ||
Yinghai Lufb209bd2011-12-21 17:45:17 -08001567 !hypervisor_x2apic_available()) {
1568 if (x2apic_preenabled)
1569 disable_x2apic();
Yinghai Lua31bc322011-12-23 11:01:43 -08001570 goto skip_x2apic;
Yinghai Lufb209bd2011-12-21 17:45:17 -08001571 }
Gleb Natapovce69a782009-07-20 15:24:17 +03001572 /*
1573 * without IR all CPUs can be addressed by IOAPIC/MSI
1574 * only in physical mode
1575 */
1576 x2apic_force_phys();
1577 }
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001578
Yinghai Lufb209bd2011-12-21 17:45:17 -08001579 if (ret == IRQ_REMAP_XAPIC_MODE) {
1580 pr_info("x2apic not enabled, IRQ remapping is in xapic mode\n");
Yinghai Lua31bc322011-12-23 11:01:43 -08001581 goto skip_x2apic;
Yinghai Lufb209bd2011-12-21 17:45:17 -08001582 }
Suresh Siddha41750d32011-08-23 17:05:18 -07001583
Gleb Natapovce69a782009-07-20 15:24:17 +03001584 x2apic_enabled = 1;
Weidong Han93758232009-04-17 16:42:14 +08001585
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07001586 if (x2apic_supported() && !x2apic_mode) {
1587 x2apic_mode = 1;
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001588 enable_x2apic();
Weidong Han93758232009-04-17 16:42:14 +08001589 pr_info("Enabled x2apic\n");
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001590 }
Cyrill Gorcunov5ffa4eb2008-09-18 23:37:57 +04001591
Yinghai Lua31bc322011-12-23 11:01:43 -08001592skip_x2apic:
Suresh Siddha41750d32011-08-23 17:05:18 -07001593 if (ret < 0) /* IR enabling failed */
Suresh Siddha31dce142011-05-18 16:31:33 -07001594 restore_ioapic_entries();
Jacob Panb81bb372009-11-09 11:27:04 -08001595 legacy_pic->restore_mask();
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001596 local_irq_restore(flags);
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001597}
Weidong Han93758232009-04-17 16:42:14 +08001598
Yinghai Lube7a6562008-08-24 02:01:51 -07001599#ifdef CONFIG_X86_64
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001600/*
1601 * Detect and enable local APICs on non-SMP boards.
1602 * Original code written by Keir Fraser.
1603 * On AMD64 we trust the BIOS - if it says no APIC it is likely
1604 * not correctly set up (usually the APIC timer won't work etc.)
1605 */
1606static int __init detect_init_APIC(void)
1607{
1608 if (!cpu_has_apic) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001609 pr_info("No local APIC present\n");
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001610 return -1;
1611 }
1612
1613 mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001614 return 0;
1615}
Yinghai Lube7a6562008-08-24 02:01:51 -07001616#else
Thomas Gleixner5a7ae782010-10-19 10:46:28 -07001617
Henrik Kretzschmar25874a22011-03-11 08:02:36 +01001618static int __init apic_verify(void)
Thomas Gleixner5a7ae782010-10-19 10:46:28 -07001619{
1620 u32 features, h, l;
1621
1622 /*
1623 * The APIC feature bit should now be enabled
1624 * in `cpuid'
1625 */
1626 features = cpuid_edx(1);
1627 if (!(features & (1 << X86_FEATURE_APIC))) {
1628 pr_warning("Could not enable APIC!\n");
1629 return -1;
1630 }
1631 set_cpu_cap(&boot_cpu_data, X86_FEATURE_APIC);
1632 mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
1633
1634 /* The BIOS may have set up the APIC at some other address */
1635 rdmsr(MSR_IA32_APICBASE, l, h);
1636 if (l & MSR_IA32_APICBASE_ENABLE)
1637 mp_lapic_addr = l & MSR_IA32_APICBASE_BASE;
1638
1639 pr_info("Found and enabled local APIC!\n");
1640 return 0;
1641}
1642
Henrik Kretzschmar25874a22011-03-11 08:02:36 +01001643int __init apic_force_enable(unsigned long addr)
Thomas Gleixner5a7ae782010-10-19 10:46:28 -07001644{
1645 u32 h, l;
1646
1647 if (disable_apic)
1648 return -1;
1649
1650 /*
1651 * Some BIOSes disable the local APIC in the APIC_BASE
1652 * MSR. This can only be done in software for Intel P6 or later
1653 * and AMD K7 (Model > 1) or later.
1654 */
1655 rdmsr(MSR_IA32_APICBASE, l, h);
1656 if (!(l & MSR_IA32_APICBASE_ENABLE)) {
1657 pr_info("Local APIC disabled by BIOS -- reenabling.\n");
1658 l &= ~MSR_IA32_APICBASE_BASE;
Thomas Gleixnera906fda2011-02-25 16:09:31 +01001659 l |= MSR_IA32_APICBASE_ENABLE | addr;
Thomas Gleixner5a7ae782010-10-19 10:46:28 -07001660 wrmsr(MSR_IA32_APICBASE, l, h);
1661 enabled_via_apicbase = 1;
1662 }
1663 return apic_verify();
1664}
1665
Yinghai Lube7a6562008-08-24 02:01:51 -07001666/*
1667 * Detect and initialize APIC
1668 */
1669static int __init detect_init_APIC(void)
1670{
Yinghai Lube7a6562008-08-24 02:01:51 -07001671 /* Disabled by kernel option? */
1672 if (disable_apic)
1673 return -1;
1674
1675 switch (boot_cpu_data.x86_vendor) {
1676 case X86_VENDOR_AMD:
1677 if ((boot_cpu_data.x86 == 6 && boot_cpu_data.x86_model > 1) ||
Borislav Petkov85877062009-02-03 16:24:22 +01001678 (boot_cpu_data.x86 >= 15))
Yinghai Lube7a6562008-08-24 02:01:51 -07001679 break;
1680 goto no_apic;
1681 case X86_VENDOR_INTEL:
1682 if (boot_cpu_data.x86 == 6 || boot_cpu_data.x86 == 15 ||
1683 (boot_cpu_data.x86 == 5 && cpu_has_apic))
1684 break;
1685 goto no_apic;
1686 default:
1687 goto no_apic;
1688 }
1689
1690 if (!cpu_has_apic) {
1691 /*
1692 * Over-ride BIOS and try to enable the local APIC only if
1693 * "lapic" specified.
1694 */
1695 if (!force_enable_local_apic) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001696 pr_info("Local APIC disabled by BIOS -- "
1697 "you can enable it with \"lapic\"\n");
Yinghai Lube7a6562008-08-24 02:01:51 -07001698 return -1;
1699 }
Thomas Gleixnera906fda2011-02-25 16:09:31 +01001700 if (apic_force_enable(APIC_DEFAULT_PHYS_BASE))
Thomas Gleixner5a7ae782010-10-19 10:46:28 -07001701 return -1;
1702 } else {
1703 if (apic_verify())
1704 return -1;
Yinghai Lube7a6562008-08-24 02:01:51 -07001705 }
Yinghai Lube7a6562008-08-24 02:01:51 -07001706
1707 apic_pm_activate();
1708
1709 return 0;
1710
1711no_apic:
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001712 pr_info("No local APIC present or hardware disabled\n");
Yinghai Lube7a6562008-08-24 02:01:51 -07001713 return -1;
1714}
1715#endif
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001716
1717/**
1718 * init_apic_mappings - initialize APIC mappings
1719 */
1720void __init init_apic_mappings(void)
1721{
Yinghai Lu4401da62009-05-02 10:40:57 -07001722 unsigned int new_apicid;
1723
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07001724 if (x2apic_mode) {
Yinghai Lu4c9961d2008-07-11 18:44:16 -07001725 boot_cpu_physical_apicid = read_apic_id();
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001726 return;
1727 }
1728
Yinghai Lu4797f6b2009-05-02 10:40:57 -07001729 /* If no local APIC can be found return early */
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001730 if (!smp_found_config && detect_init_APIC()) {
Yinghai Lu4797f6b2009-05-02 10:40:57 -07001731 /* lets NOP'ify apic operations */
Cyrill Gorcunovcec6be62009-05-11 17:41:40 +04001732 pr_info("APIC: disable apic facility\n");
1733 apic_disable();
Yinghai Lu4797f6b2009-05-02 10:40:57 -07001734 } else {
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001735 apic_phys = mp_lapic_addr;
1736
Yinghai Lu4797f6b2009-05-02 10:40:57 -07001737 /*
1738 * acpi lapic path already maps that address in
1739 * acpi_register_lapic_address()
1740 */
Eric W. Biederman5989cd62010-08-04 13:30:27 -07001741 if (!acpi_lapic && !smp_found_config)
Yinghai Lu326a2e62010-12-07 00:55:38 -08001742 register_lapic_address(apic_phys);
Cyrill Gorcunovcec6be62009-05-11 17:41:40 +04001743 }
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001744
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001745 /*
1746 * Fetch the APIC ID of the BSP in case we have a
1747 * default configuration (or the MP table is broken).
1748 */
Yinghai Lu4401da62009-05-02 10:40:57 -07001749 new_apicid = read_apic_id();
1750 if (boot_cpu_physical_apicid != new_apicid) {
1751 boot_cpu_physical_apicid = new_apicid;
Cyrill Gorcunov103428e2009-06-07 16:48:40 +04001752 /*
1753 * yeah -- we lie about apic_version
1754 * in case if apic was disabled via boot option
1755 * but it's not a problem for SMP compiled kernel
1756 * since smp_sanity_check is prepared for such a case
1757 * and disable smp mode
1758 */
Yinghai Lu4401da62009-05-02 10:40:57 -07001759 apic_version[new_apicid] =
1760 GET_APIC_VERSION(apic_read(APIC_LVR));
Cyrill Gorcunov08306ce2009-04-12 20:47:41 +04001761 }
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001762}
1763
Yinghai Luc0104d32010-12-07 00:55:17 -08001764void __init register_lapic_address(unsigned long address)
1765{
1766 mp_lapic_addr = address;
1767
Yinghai Lu04501932010-12-07 00:55:56 -08001768 if (!x2apic_mode) {
1769 set_fixmap_nocache(FIX_APIC_BASE, address);
1770 apic_printk(APIC_VERBOSE, "mapped APIC to %16lx (%16lx)\n",
1771 APIC_BASE, mp_lapic_addr);
1772 }
Yinghai Luc0104d32010-12-07 00:55:17 -08001773 if (boot_cpu_physical_apicid == -1U) {
1774 boot_cpu_physical_apicid = read_apic_id();
1775 apic_version[boot_cpu_physical_apicid] =
1776 GET_APIC_VERSION(apic_read(APIC_LVR));
1777 }
1778}
1779
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001780/*
1781 * This initializes the IO-APIC and APIC hardware if this is
1782 * a UP kernel.
1783 */
Yinghai Lu56d91f12010-12-16 19:09:24 -08001784int apic_version[MAX_LOCAL_APIC];
Cyrill Gorcunov1b313f42008-08-18 20:45:57 +04001785
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001786int __init APIC_init_uniprocessor(void)
1787{
1788 if (disable_apic) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001789 pr_info("Apic disabled\n");
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001790 return -1;
1791 }
Jan Beulichf1182632009-01-14 12:27:35 +00001792#ifdef CONFIG_X86_64
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001793 if (!cpu_has_apic) {
1794 disable_apic = 1;
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001795 pr_info("Apic disabled by BIOS\n");
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001796 return -1;
1797 }
Yinghai Lufa2bd352008-08-24 02:01:50 -07001798#else
1799 if (!smp_found_config && !cpu_has_apic)
1800 return -1;
1801
1802 /*
1803 * Complain if the BIOS pretends there is one.
1804 */
1805 if (!cpu_has_apic &&
1806 APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001807 pr_err("BIOS bug, local APIC 0x%x not detected!...\n",
1808 boot_cpu_physical_apicid);
Yinghai Lufa2bd352008-08-24 02:01:50 -07001809 return -1;
1810 }
1811#endif
1812
Ingo Molnar72ce0162009-01-28 06:50:47 +01001813 default_setup_apic_routing();
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001814
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001815 verify_local_APIC();
Glauber Costab5841762008-05-28 13:38:28 -03001816 connect_bsp_APIC();
1817
Yinghai Lufa2bd352008-08-24 02:01:50 -07001818#ifdef CONFIG_X86_64
Glauber de Oliveira Costac70dcb72008-03-19 14:25:58 -03001819 apic_write(APIC_ID, SET_APIC_ID(boot_cpu_physical_apicid));
Yinghai Lufa2bd352008-08-24 02:01:50 -07001820#else
1821 /*
1822 * Hack: In case of kdump, after a crash, kernel might be booting
1823 * on a cpu with non-zero lapic id. But boot_cpu_physical_apicid
1824 * might be zero if read from MP tables. Get it from LAPIC.
1825 */
1826# ifdef CONFIG_CRASH_DUMP
1827 boot_cpu_physical_apicid = read_apic_id();
1828# endif
1829#endif
1830 physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001831 setup_local_APIC();
1832
Yinghai Lu88d0f552009-02-14 23:57:28 -08001833#ifdef CONFIG_X86_IO_APIC
Andi Kleen739f33b2008-01-30 13:30:40 +01001834 /*
1835 * Now enable IO-APICs, actually call clear_IO_APIC
Yinghai Lu98c061b2009-02-16 00:00:50 -08001836 * We need clear_IO_APIC before enabling error vector
Andi Kleen739f33b2008-01-30 13:30:40 +01001837 */
1838 if (!skip_ioapic_setup && nr_ioapics)
1839 enable_IO_APIC();
Yinghai Lufa2bd352008-08-24 02:01:50 -07001840#endif
Andi Kleen739f33b2008-01-30 13:30:40 +01001841
Jan Beulich2fb270f2011-02-09 08:21:02 +00001842 bsp_end_local_APIC_setup();
Andi Kleen739f33b2008-01-30 13:30:40 +01001843
Yinghai Lufa2bd352008-08-24 02:01:50 -07001844#ifdef CONFIG_X86_IO_APIC
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001845 if (smp_found_config && !skip_ioapic_setup && nr_ioapics)
1846 setup_IO_APIC();
Yinghai Lu98c061b2009-02-16 00:00:50 -08001847 else {
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001848 nr_ioapics = 0;
Yinghai Lu98c061b2009-02-16 00:00:50 -08001849 }
Yinghai Lufa2bd352008-08-24 02:01:50 -07001850#endif
1851
Thomas Gleixner736deca2009-08-19 12:35:53 +02001852 x86_init.timers.setup_percpu_clockev();
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001853 return 0;
1854}
1855
1856/*
1857 * Local APIC interrupts
1858 */
1859
1860/*
1861 * This interrupt should _never_ happen with our APIC/SMP architecture
1862 */
Yinghai Ludc1528d2008-08-24 02:01:53 -07001863void smp_spurious_interrupt(struct pt_regs *regs)
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001864{
Yinghai Ludc1528d2008-08-24 02:01:53 -07001865 u32 v;
1866
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001867 irq_enter();
Frederic Weisbecker98ad1cc2011-10-07 18:22:09 +02001868 exit_idle();
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001869 /*
1870 * Check if this really is a spurious interrupt and ACK it
1871 * if it is a vectored one. Just in case...
1872 * Spurious interrupts should not be ACKed.
1873 */
1874 v = apic_read(APIC_ISR + ((SPURIOUS_APIC_VECTOR & ~0x1f) >> 1));
1875 if (v & (1 << (SPURIOUS_APIC_VECTOR & 0x1f)))
1876 ack_APIC_irq();
1877
Hiroshi Shimamoto915b0d02008-12-08 19:19:26 -08001878 inc_irq_stat(irq_spurious_count);
1879
Yinghai Ludc1528d2008-08-24 02:01:53 -07001880 /* see sw-dev-man vol 3, chapter 7.4.13.5 */
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001881 pr_info("spurious APIC interrupt on CPU#%d, "
1882 "should never happen.\n", smp_processor_id());
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001883 irq_exit();
1884}
1885
1886/*
1887 * This interrupt should never happen with our APIC/SMP architecture
1888 */
Yinghai Ludc1528d2008-08-24 02:01:53 -07001889void smp_error_interrupt(struct pt_regs *regs)
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001890{
Youquan Song2b398bd2011-04-14 14:36:08 +08001891 u32 v0, v1;
1892 u32 i = 0;
1893 static const char * const error_interrupt_reason[] = {
1894 "Send CS error", /* APIC Error Bit 0 */
1895 "Receive CS error", /* APIC Error Bit 1 */
1896 "Send accept error", /* APIC Error Bit 2 */
1897 "Receive accept error", /* APIC Error Bit 3 */
1898 "Redirectable IPI", /* APIC Error Bit 4 */
1899 "Send illegal vector", /* APIC Error Bit 5 */
1900 "Received illegal vector", /* APIC Error Bit 6 */
1901 "Illegal register address", /* APIC Error Bit 7 */
1902 };
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001903
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001904 irq_enter();
Frederic Weisbecker98ad1cc2011-10-07 18:22:09 +02001905 exit_idle();
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001906 /* First tickle the hardware, only then report what went on. -- REW */
Youquan Song2b398bd2011-04-14 14:36:08 +08001907 v0 = apic_read(APIC_ESR);
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001908 apic_write(APIC_ESR, 0);
1909 v1 = apic_read(APIC_ESR);
1910 ack_APIC_irq();
1911 atomic_inc(&irq_err_count);
1912
Youquan Song2b398bd2011-04-14 14:36:08 +08001913 apic_printk(APIC_DEBUG, KERN_DEBUG "APIC error on CPU%d: %02x(%02x)",
1914 smp_processor_id(), v0 , v1);
1915
1916 v1 = v1 & 0xff;
1917 while (v1) {
1918 if (v1 & 0x1)
1919 apic_printk(APIC_DEBUG, KERN_CONT " : %s", error_interrupt_reason[i]);
1920 i++;
1921 v1 >>= 1;
1922 };
1923
1924 apic_printk(APIC_DEBUG, KERN_CONT "\n");
1925
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001926 irq_exit();
1927}
1928
Glauber Costab5841762008-05-28 13:38:28 -03001929/**
Cyrill Gorcunov36c9d672008-08-18 20:45:53 +04001930 * connect_bsp_APIC - attach the APIC to the interrupt system
1931 */
Glauber Costab5841762008-05-28 13:38:28 -03001932void __init connect_bsp_APIC(void)
1933{
Cyrill Gorcunov36c9d672008-08-18 20:45:53 +04001934#ifdef CONFIG_X86_32
1935 if (pic_mode) {
1936 /*
1937 * Do not trust the local APIC being empty at bootup.
1938 */
1939 clear_local_APIC();
1940 /*
1941 * PIC mode, enable APIC mode in the IMCR, i.e. connect BSP's
1942 * local APIC to INT and NMI lines.
1943 */
1944 apic_printk(APIC_VERBOSE, "leaving PIC mode, "
1945 "enabling APIC mode.\n");
Cyrill Gorcunovc0eaa452009-04-12 20:47:40 +04001946 imcr_pic_to_apic();
Cyrill Gorcunov36c9d672008-08-18 20:45:53 +04001947 }
1948#endif
Ingo Molnar49040332009-01-28 12:43:18 +01001949 if (apic->enable_apic_mode)
1950 apic->enable_apic_mode();
Glauber Costab5841762008-05-28 13:38:28 -03001951}
1952
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +04001953/**
1954 * disconnect_bsp_APIC - detach the APIC from the interrupt system
1955 * @virt_wire_setup: indicates, whether virtual wire mode is selected
1956 *
1957 * Virtual wire mode is necessary to deliver legacy interrupts even when the
1958 * APIC is disabled.
1959 */
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001960void disconnect_bsp_APIC(int virt_wire_setup)
1961{
Cyrill Gorcunov1b4ee4e2008-08-18 23:12:33 +04001962 unsigned int value;
1963
Cyrill Gorcunovc177b0b2008-08-18 20:45:56 +04001964#ifdef CONFIG_X86_32
1965 if (pic_mode) {
1966 /*
1967 * Put the board back into PIC mode (has an effect only on
1968 * certain older boards). Note that APIC interrupts, including
1969 * IPIs, won't work beyond this point! The only exception are
1970 * INIT IPIs.
1971 */
1972 apic_printk(APIC_VERBOSE, "disabling APIC mode, "
1973 "entering PIC mode.\n");
Cyrill Gorcunovc0eaa452009-04-12 20:47:40 +04001974 imcr_apic_to_pic();
Cyrill Gorcunovc177b0b2008-08-18 20:45:56 +04001975 return;
1976 }
1977#endif
1978
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001979 /* Go back to Virtual Wire compatibility mode */
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001980
1981 /* For the spurious interrupt use vector F, and enable it */
1982 value = apic_read(APIC_SPIV);
1983 value &= ~APIC_VECTOR_MASK;
1984 value |= APIC_SPIV_APIC_ENABLED;
1985 value |= 0xf;
1986 apic_write(APIC_SPIV, value);
1987
1988 if (!virt_wire_setup) {
1989 /*
1990 * For LVT0 make it edge triggered, active high,
1991 * external and enabled
1992 */
1993 value = apic_read(APIC_LVT0);
1994 value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
1995 APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
1996 APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
1997 value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
1998 value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_EXTINT);
1999 apic_write(APIC_LVT0, value);
2000 } else {
2001 /* Disable LVT0 */
2002 apic_write(APIC_LVT0, APIC_LVT_MASKED);
2003 }
2004
Cyrill Gorcunovc177b0b2008-08-18 20:45:56 +04002005 /*
2006 * For LVT1 make it edge triggered, active high,
2007 * nmi and enabled
2008 */
Thomas Gleixner0e078e22008-01-30 13:30:20 +01002009 value = apic_read(APIC_LVT1);
2010 value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
2011 APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
2012 APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
2013 value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
2014 value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_NMI);
2015 apic_write(APIC_LVT1, value);
2016}
2017
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03002018void __cpuinit generic_processor_info(int apicid, int version)
2019{
Vivek Goyal14cb6dc2011-07-08 13:19:26 -04002020 int cpu, max = nr_cpu_ids;
2021 bool boot_cpu_detected = physid_isset(boot_cpu_physical_apicid,
2022 phys_cpu_present_map);
2023
2024 /*
2025 * If boot cpu has not been detected yet, then only allow upto
2026 * nr_cpu_ids - 1 processors and keep one slot free for boot cpu
2027 */
2028 if (!boot_cpu_detected && num_processors >= nr_cpu_ids - 1 &&
2029 apicid != boot_cpu_physical_apicid) {
2030 int thiscpu = max + disabled_cpus - 1;
2031
2032 pr_warning(
2033 "ACPI: NR_CPUS/possible_cpus limit of %i almost"
2034 " reached. Keeping one slot for boot cpu."
2035 " Processor %d/0x%x ignored.\n", max, thiscpu, apicid);
2036
2037 disabled_cpus++;
2038 return;
2039 }
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03002040
Mike Travis3b11ce72008-12-17 15:21:39 -08002041 if (num_processors >= nr_cpu_ids) {
Mike Travis3b11ce72008-12-17 15:21:39 -08002042 int thiscpu = max + disabled_cpus;
2043
2044 pr_warning(
2045 "ACPI: NR_CPUS/possible_cpus limit of %i reached."
2046 " Processor %d/0x%x ignored.\n", max, thiscpu, apicid);
2047
2048 disabled_cpus++;
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03002049 return;
2050 }
2051
2052 num_processors++;
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03002053 if (apicid == boot_cpu_physical_apicid) {
2054 /*
2055 * x86_bios_cpu_apicid is required to have processors listed
2056 * in same order as logical cpu numbers. Hence the first
2057 * entry is BSP, and so on.
Yinghai Lue5fea862011-02-08 23:22:17 -08002058 * boot_cpu_init() already hold bit 0 in cpu_present_mask
2059 * for BSP.
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03002060 */
2061 cpu = 0;
Yinghai Lue5fea862011-02-08 23:22:17 -08002062 } else
2063 cpu = cpumask_next_zero(-1, cpu_present_mask);
2064
2065 /*
2066 * Validate version
2067 */
2068 if (version == 0x0) {
2069 pr_warning("BIOS bug: APIC version is 0 for CPU %d/0x%x, fixing up to 0x10\n",
2070 cpu, apicid);
2071 version = 0x10;
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03002072 }
Yinghai Lue5fea862011-02-08 23:22:17 -08002073 apic_version[apicid] = version;
2074
2075 if (version != apic_version[boot_cpu_physical_apicid]) {
2076 pr_warning("BIOS bug: APIC version mismatch, boot CPU: %x, CPU %d: version %x\n",
2077 apic_version[boot_cpu_physical_apicid], cpu, version);
2078 }
2079
2080 physid_set(apicid, phys_cpu_present_map);
Yinghai Lue0da3362008-06-08 18:29:22 -07002081 if (apicid > max_physical_apicid)
2082 max_physical_apicid = apicid;
2083
Ingo Molnar3e5095d2009-01-27 17:07:08 +01002084#if defined(CONFIG_SMP) || defined(CONFIG_X86_64)
Tejun Heof10fcd42009-01-13 20:41:34 +09002085 early_per_cpu(x86_cpu_to_apicid, cpu) = apicid;
2086 early_per_cpu(x86_bios_cpu_apicid, cpu) = apicid;
Cyrill Gorcunov1b313f42008-08-18 20:45:57 +04002087#endif
Tejun Heoacb8bc02011-01-23 14:37:33 +01002088#ifdef CONFIG_X86_32
2089 early_per_cpu(x86_cpu_to_logical_apicid, cpu) =
2090 apic->x86_32_early_logical_apicid(cpu);
2091#endif
Mike Travis1de88cd2008-12-16 17:34:02 -08002092 set_cpu_possible(cpu, true);
2093 set_cpu_present(cpu, true);
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03002094}
2095
Suresh Siddha0c81c742008-07-10 11:16:48 -07002096int hard_smp_processor_id(void)
2097{
2098 return read_apic_id();
2099}
Ingo Molnar1dcdd3d2009-01-28 17:55:37 +01002100
2101void default_init_apic_ldr(void)
2102{
2103 unsigned long val;
2104
2105 apic_write(APIC_DFR, APIC_DFR_VALUE);
2106 val = apic_read(APIC_LDR) & ~APIC_LDR_MASK;
2107 val |= SET_APIC_LOGICAL_ID(1UL << smp_processor_id());
2108 apic_write(APIC_LDR, val);
2109}
2110
Thomas Gleixner0e078e22008-01-30 13:30:20 +01002111/*
2112 * Power management
2113 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002114#ifdef CONFIG_PM
2115
2116static struct {
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +04002117 /*
2118 * 'active' is true if the local APIC was enabled by us and
2119 * not the BIOS; this signifies that we are also responsible
2120 * for disabling it before entering apm/acpi suspend
2121 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002122 int active;
2123 /* r/w apic fields */
2124 unsigned int apic_id;
2125 unsigned int apic_taskpri;
2126 unsigned int apic_ldr;
2127 unsigned int apic_dfr;
2128 unsigned int apic_spiv;
2129 unsigned int apic_lvtt;
2130 unsigned int apic_lvtpc;
2131 unsigned int apic_lvt0;
2132 unsigned int apic_lvt1;
2133 unsigned int apic_lvterr;
2134 unsigned int apic_tmict;
2135 unsigned int apic_tdcr;
2136 unsigned int apic_thmr;
2137} apic_pm_state;
2138
Rafael J. Wysockif3c6ea12011-03-23 22:15:54 +01002139static int lapic_suspend(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002140{
2141 unsigned long flags;
Karsten Wiesef990fff2006-12-07 02:14:11 +01002142 int maxlvt;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002143
2144 if (!apic_pm_state.active)
2145 return 0;
2146
Thomas Gleixner37e650c2008-01-30 13:30:14 +01002147 maxlvt = lapic_get_maxlvt();
Karsten Wiesef990fff2006-12-07 02:14:11 +01002148
Suresh Siddha2d7a66d2008-07-11 14:24:19 -07002149 apic_pm_state.apic_id = apic_read(APIC_ID);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002150 apic_pm_state.apic_taskpri = apic_read(APIC_TASKPRI);
2151 apic_pm_state.apic_ldr = apic_read(APIC_LDR);
2152 apic_pm_state.apic_dfr = apic_read(APIC_DFR);
2153 apic_pm_state.apic_spiv = apic_read(APIC_SPIV);
2154 apic_pm_state.apic_lvtt = apic_read(APIC_LVTT);
Karsten Wiesef990fff2006-12-07 02:14:11 +01002155 if (maxlvt >= 4)
2156 apic_pm_state.apic_lvtpc = apic_read(APIC_LVTPC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002157 apic_pm_state.apic_lvt0 = apic_read(APIC_LVT0);
2158 apic_pm_state.apic_lvt1 = apic_read(APIC_LVT1);
2159 apic_pm_state.apic_lvterr = apic_read(APIC_LVTERR);
2160 apic_pm_state.apic_tmict = apic_read(APIC_TMICT);
2161 apic_pm_state.apic_tdcr = apic_read(APIC_TDCR);
Andi Kleen4efc0672009-04-28 19:07:31 +02002162#ifdef CONFIG_X86_THERMAL_VECTOR
Karsten Wiesef990fff2006-12-07 02:14:11 +01002163 if (maxlvt >= 5)
2164 apic_pm_state.apic_thmr = apic_read(APIC_LVTTHMR);
2165#endif
Cyrill Gorcunov24968cf2008-08-16 23:21:52 +04002166
Fernando Luis Vázquez Cao2b94ab22006-09-26 10:52:33 +02002167 local_irq_save(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002168 disable_local_APIC();
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07002169
Fenghua Yub24696b2009-03-27 14:22:44 -07002170 if (intr_remapping_enabled)
2171 disable_intr_remapping();
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07002172
Linus Torvalds1da177e2005-04-16 15:20:36 -07002173 local_irq_restore(flags);
2174 return 0;
2175}
2176
Rafael J. Wysockif3c6ea12011-03-23 22:15:54 +01002177static void lapic_resume(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002178{
2179 unsigned int l, h;
2180 unsigned long flags;
Suresh Siddha31dce142011-05-18 16:31:33 -07002181 int maxlvt;
Fenghua Yub24696b2009-03-27 14:22:44 -07002182
Linus Torvalds1da177e2005-04-16 15:20:36 -07002183 if (!apic_pm_state.active)
Rafael J. Wysockif3c6ea12011-03-23 22:15:54 +01002184 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002185
Fenghua Yub24696b2009-03-27 14:22:44 -07002186 local_irq_save(flags);
Weidong Han9a2755c2009-04-17 16:42:16 +08002187 if (intr_remapping_enabled) {
Suresh Siddha31dce142011-05-18 16:31:33 -07002188 /*
2189 * IO-APIC and PIC have their own resume routines.
2190 * We just mask them here to make sure the interrupt
2191 * subsystem is completely quiet while we enable x2apic
2192 * and interrupt-remapping.
2193 */
2194 mask_ioapic_entries();
Jacob Panb81bb372009-11-09 11:27:04 -08002195 legacy_pic->mask_all();
Fenghua Yub24696b2009-03-27 14:22:44 -07002196 }
Karsten Wiesef990fff2006-12-07 02:14:11 +01002197
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07002198 if (x2apic_mode)
Cyrill Gorcunov92206c92008-08-16 23:21:51 +04002199 enable_x2apic();
Suresh Siddhacf6567f2009-03-16 17:05:00 -07002200 else {
Cyrill Gorcunov92206c92008-08-16 23:21:51 +04002201 /*
2202 * Make sure the APICBASE points to the right address
2203 *
2204 * FIXME! This will be wrong if we ever support suspend on
2205 * SMP! We'll need to do this as part of the CPU restore!
2206 */
Suresh Siddha6e1cb382008-07-10 11:16:58 -07002207 rdmsr(MSR_IA32_APICBASE, l, h);
2208 l &= ~MSR_IA32_APICBASE_BASE;
2209 l |= MSR_IA32_APICBASE_ENABLE | mp_lapic_addr;
2210 wrmsr(MSR_IA32_APICBASE, l, h);
Yinghai Lud5e629a2008-08-17 21:12:27 -07002211 }
Suresh Siddha6e1cb382008-07-10 11:16:58 -07002212
Fenghua Yub24696b2009-03-27 14:22:44 -07002213 maxlvt = lapic_get_maxlvt();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002214 apic_write(APIC_LVTERR, ERROR_APIC_VECTOR | APIC_LVT_MASKED);
2215 apic_write(APIC_ID, apic_pm_state.apic_id);
2216 apic_write(APIC_DFR, apic_pm_state.apic_dfr);
2217 apic_write(APIC_LDR, apic_pm_state.apic_ldr);
2218 apic_write(APIC_TASKPRI, apic_pm_state.apic_taskpri);
2219 apic_write(APIC_SPIV, apic_pm_state.apic_spiv);
2220 apic_write(APIC_LVT0, apic_pm_state.apic_lvt0);
2221 apic_write(APIC_LVT1, apic_pm_state.apic_lvt1);
Cyrill Gorcunov92206c92008-08-16 23:21:51 +04002222#if defined(CONFIG_X86_MCE_P4THERMAL) || defined(CONFIG_X86_MCE_INTEL)
Karsten Wiesef990fff2006-12-07 02:14:11 +01002223 if (maxlvt >= 5)
2224 apic_write(APIC_LVTTHMR, apic_pm_state.apic_thmr);
2225#endif
2226 if (maxlvt >= 4)
2227 apic_write(APIC_LVTPC, apic_pm_state.apic_lvtpc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002228 apic_write(APIC_LVTT, apic_pm_state.apic_lvtt);
2229 apic_write(APIC_TDCR, apic_pm_state.apic_tdcr);
2230 apic_write(APIC_TMICT, apic_pm_state.apic_tmict);
2231 apic_write(APIC_ESR, 0);
2232 apic_read(APIC_ESR);
2233 apic_write(APIC_LVTERR, apic_pm_state.apic_lvterr);
2234 apic_write(APIC_ESR, 0);
2235 apic_read(APIC_ESR);
Cyrill Gorcunov92206c92008-08-16 23:21:51 +04002236
Suresh Siddha31dce142011-05-18 16:31:33 -07002237 if (intr_remapping_enabled)
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07002238 reenable_intr_remapping(x2apic_mode);
Suresh Siddha31dce142011-05-18 16:31:33 -07002239
Linus Torvalds1da177e2005-04-16 15:20:36 -07002240 local_irq_restore(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002241}
2242
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +04002243/*
2244 * This device has no shutdown method - fully functioning local APICs
2245 * are needed on every CPU up until machine_halt/restart/poweroff.
2246 */
2247
Rafael J. Wysockif3c6ea12011-03-23 22:15:54 +01002248static struct syscore_ops lapic_syscore_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002249 .resume = lapic_resume,
2250 .suspend = lapic_suspend,
2251};
2252
Ashok Raje6982c62005-06-25 14:54:58 -07002253static void __cpuinit apic_pm_activate(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002254{
2255 apic_pm_state.active = 1;
2256}
2257
2258static int __init init_lapic_sysfs(void)
2259{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002260 /* XXX: remove suspend/resume procs if !apic_pm_state.active? */
Rafael J. Wysockif3c6ea12011-03-23 22:15:54 +01002261 if (cpu_has_apic)
2262 register_syscore_ops(&lapic_syscore_ops);
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +01002263
Rafael J. Wysockif3c6ea12011-03-23 22:15:54 +01002264 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002265}
Fenghua Yub24696b2009-03-27 14:22:44 -07002266
2267/* local apic needs to resume before other devices access its registers. */
2268core_initcall(init_lapic_sysfs);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002269
2270#else /* CONFIG_PM */
2271
2272static void apic_pm_activate(void) { }
2273
2274#endif /* CONFIG_PM */
2275
Yinghai Luf28c0ae2008-08-24 02:01:49 -07002276#ifdef CONFIG_X86_64
Yinghai Lue0e42142009-04-26 23:39:38 -07002277
2278static int __cpuinit apic_cluster_num(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002279{
2280 int i, clusters, zeros;
2281 unsigned id;
Yinghai Lu322850a2008-02-23 21:48:42 -08002282 u16 *bios_cpu_apicid;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002283 DECLARE_BITMAP(clustermap, NUM_APIC_CLUSTERS);
2284
Mike Travis23ca4bb2008-05-12 21:21:12 +02002285 bios_cpu_apicid = early_per_cpu_ptr(x86_bios_cpu_apicid);
Suresh Siddha376ec332005-05-16 21:53:32 -07002286 bitmap_zero(clustermap, NUM_APIC_CLUSTERS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002287
Mike Travis168ef542008-12-16 17:34:01 -08002288 for (i = 0; i < nr_cpu_ids; i++) {
travis@sgi.come8c10ef2008-01-30 13:33:12 +01002289 /* are we being called early in kernel startup? */
Mike Travis693e3c52008-01-30 13:33:14 +01002290 if (bios_cpu_apicid) {
2291 id = bios_cpu_apicid[i];
Jaswinder Singh Rajpute423e332009-01-04 16:16:25 +05302292 } else if (i < nr_cpu_ids) {
travis@sgi.come8c10ef2008-01-30 13:33:12 +01002293 if (cpu_present(i))
2294 id = per_cpu(x86_bios_cpu_apicid, i);
2295 else
2296 continue;
Jaswinder Singh Rajpute423e332009-01-04 16:16:25 +05302297 } else
travis@sgi.come8c10ef2008-01-30 13:33:12 +01002298 break;
2299
Linus Torvalds1da177e2005-04-16 15:20:36 -07002300 if (id != BAD_APICID)
2301 __set_bit(APIC_CLUSTERID(id), clustermap);
2302 }
2303
2304 /* Problem: Partially populated chassis may not have CPUs in some of
2305 * the APIC clusters they have been allocated. Only present CPUs have
travis@sgi.com602a54a2008-01-30 13:33:21 +01002306 * x86_bios_cpu_apicid entries, thus causing zeroes in the bitmap.
2307 * Since clusters are allocated sequentially, count zeros only if
2308 * they are bounded by ones.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002309 */
2310 clusters = 0;
2311 zeros = 0;
2312 for (i = 0; i < NUM_APIC_CLUSTERS; i++) {
2313 if (test_bit(i, clustermap)) {
2314 clusters += 1 + zeros;
2315 zeros = 0;
2316 } else
2317 ++zeros;
2318 }
2319
Yinghai Lue0e42142009-04-26 23:39:38 -07002320 return clusters;
2321}
2322
2323static int __cpuinitdata multi_checked;
2324static int __cpuinitdata multi;
2325
2326static int __cpuinit set_multi(const struct dmi_system_id *d)
2327{
2328 if (multi)
2329 return 0;
Cyrill Gorcunov6f0aced2009-05-01 23:54:25 +04002330 pr_info("APIC: %s detected, Multi Chassis\n", d->ident);
Yinghai Lue0e42142009-04-26 23:39:38 -07002331 multi = 1;
2332 return 0;
2333}
2334
2335static const __cpuinitconst struct dmi_system_id multi_dmi_table[] = {
2336 {
2337 .callback = set_multi,
2338 .ident = "IBM System Summit2",
2339 .matches = {
2340 DMI_MATCH(DMI_SYS_VENDOR, "IBM"),
2341 DMI_MATCH(DMI_PRODUCT_NAME, "Summit2"),
2342 },
2343 },
2344 {}
2345};
2346
2347static void __cpuinit dmi_check_multi(void)
2348{
2349 if (multi_checked)
2350 return;
2351
2352 dmi_check_system(multi_dmi_table);
2353 multi_checked = 1;
2354}
2355
2356/*
2357 * apic_is_clustered_box() -- Check if we can expect good TSC
2358 *
2359 * Thus far, the major user of this is IBM's Summit2 series:
2360 * Clustered boxes may have unsynced TSC problems if they are
2361 * multi-chassis.
2362 * Use DMI to check them
2363 */
2364__cpuinit int apic_is_clustered_box(void)
2365{
2366 dmi_check_multi();
2367 if (multi)
Ravikiran G Thirumalai1cb68482008-03-20 00:45:08 -07002368 return 1;
2369
Yinghai Lue0e42142009-04-26 23:39:38 -07002370 if (!is_vsmp_box())
2371 return 0;
2372
Linus Torvalds1da177e2005-04-16 15:20:36 -07002373 /*
Yinghai Lue0e42142009-04-26 23:39:38 -07002374 * ScaleMP vSMPowered boxes have one cluster per board and TSCs are
2375 * not guaranteed to be synced between boards
Linus Torvalds1da177e2005-04-16 15:20:36 -07002376 */
Yinghai Lue0e42142009-04-26 23:39:38 -07002377 if (apic_cluster_num() > 1)
2378 return 1;
2379
2380 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002381}
Yinghai Luf28c0ae2008-08-24 02:01:49 -07002382#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002383
2384/*
Thomas Gleixner0e078e22008-01-30 13:30:20 +01002385 * APIC command line parameters
Linus Torvalds1da177e2005-04-16 15:20:36 -07002386 */
Cyrill Gorcunov789fa732008-08-18 20:46:01 +04002387static int __init setup_disableapic(char *arg)
Thomas Gleixner6935d1f2007-07-21 17:10:17 +02002388{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002389 disable_apic = 1;
Yinghai Lu9175fc02008-07-21 01:38:14 -07002390 setup_clear_cpu_cap(X86_FEATURE_APIC);
Andi Kleen2c8c0e62006-09-26 10:52:32 +02002391 return 0;
2392}
2393early_param("disableapic", setup_disableapic);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002394
Andi Kleen2c8c0e62006-09-26 10:52:32 +02002395/* same as disableapic, for compatibility */
Cyrill Gorcunov789fa732008-08-18 20:46:01 +04002396static int __init setup_nolapic(char *arg)
Thomas Gleixner6935d1f2007-07-21 17:10:17 +02002397{
Cyrill Gorcunov789fa732008-08-18 20:46:01 +04002398 return setup_disableapic(arg);
Thomas Gleixner6935d1f2007-07-21 17:10:17 +02002399}
Andi Kleen2c8c0e62006-09-26 10:52:32 +02002400early_param("nolapic", setup_nolapic);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002401
Linus Torvalds2e7c2832007-03-23 11:32:31 -07002402static int __init parse_lapic_timer_c2_ok(char *arg)
2403{
2404 local_apic_timer_c2_ok = 1;
2405 return 0;
2406}
2407early_param("lapic_timer_c2_ok", parse_lapic_timer_c2_ok);
2408
Cyrill Gorcunov36fef092008-08-15 13:51:20 +02002409static int __init parse_disable_apic_timer(char *arg)
Thomas Gleixner6935d1f2007-07-21 17:10:17 +02002410{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002411 disable_apic_timer = 1;
Cyrill Gorcunov36fef092008-08-15 13:51:20 +02002412 return 0;
Thomas Gleixner6935d1f2007-07-21 17:10:17 +02002413}
Cyrill Gorcunov36fef092008-08-15 13:51:20 +02002414early_param("noapictimer", parse_disable_apic_timer);
2415
2416static int __init parse_nolapic_timer(char *arg)
2417{
2418 disable_apic_timer = 1;
2419 return 0;
2420}
2421early_param("nolapic_timer", parse_nolapic_timer);
Andi Kleen73dea472006-02-03 21:50:50 +01002422
Cyrill Gorcunov79af9be2008-08-18 20:46:00 +04002423static int __init apic_set_verbosity(char *arg)
2424{
2425 if (!arg) {
2426#ifdef CONFIG_X86_64
2427 skip_ioapic_setup = 0;
Cyrill Gorcunov79af9be2008-08-18 20:46:00 +04002428 return 0;
2429#endif
2430 return -EINVAL;
2431 }
2432
2433 if (strcmp("debug", arg) == 0)
2434 apic_verbosity = APIC_DEBUG;
2435 else if (strcmp("verbose", arg) == 0)
2436 apic_verbosity = APIC_VERBOSE;
2437 else {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01002438 pr_warning("APIC Verbosity level %s not recognised"
Cyrill Gorcunov79af9be2008-08-18 20:46:00 +04002439 " use apic=verbose or apic=debug\n", arg);
2440 return -EINVAL;
2441 }
2442
2443 return 0;
2444}
2445early_param("apic", apic_set_verbosity);
2446
Yinghai Lu1e934dd2008-02-22 13:37:26 -08002447static int __init lapic_insert_resource(void)
2448{
2449 if (!apic_phys)
2450 return -1;
2451
2452 /* Put local APIC into the resource map. */
2453 lapic_resource.start = apic_phys;
2454 lapic_resource.end = lapic_resource.start + PAGE_SIZE - 1;
2455 insert_resource(&iomem_resource, &lapic_resource);
2456
2457 return 0;
2458}
2459
2460/*
2461 * need call insert after e820_reserve_resources()
2462 * that is using request_resource
2463 */
2464late_initcall(lapic_insert_resource);