blob: 947faa5d2ce4ebb243f049bca62430541c286efa [file] [log] [blame]
Andrew Victor65dbf342006-04-02 19:18:51 +01001/*
Pierre Ossman70f10482007-07-11 20:04:50 +02002 * linux/drivers/mmc/host/at91_mci.c - ATMEL AT91 MCI Driver
Andrew Victor65dbf342006-04-02 19:18:51 +01003 *
4 * Copyright (C) 2005 Cougar Creek Computing Devices Ltd, All Rights Reserved
5 *
6 * Copyright (C) 2006 Malcolm Noyes
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 */
12
13/*
Andrew Victor99eeb8d2006-12-11 12:40:23 +010014 This is the AT91 MCI driver that has been tested with both MMC cards
Andrew Victor65dbf342006-04-02 19:18:51 +010015 and SD-cards. Boards that support write protect are now supported.
16 The CCAT91SBC001 board does not support SD cards.
17
18 The three entry points are at91_mci_request, at91_mci_set_ios
19 and at91_mci_get_ro.
20
21 SET IOS
22 This configures the device to put it into the correct mode and clock speed
23 required.
24
25 MCI REQUEST
26 MCI request processes the commands sent in the mmc_request structure. This
27 can consist of a processing command and a stop command in the case of
28 multiple block transfers.
29
30 There are three main types of request, commands, reads and writes.
31
32 Commands are straight forward. The command is submitted to the controller and
33 the request function returns. When the controller generates an interrupt to indicate
34 the command is finished, the response to the command are read and the mmc_request_done
35 function called to end the request.
36
37 Reads and writes work in a similar manner to normal commands but involve the PDC (DMA)
38 controller to manage the transfers.
39
40 A read is done from the controller directly to the scatterlist passed in from the request.
Andrew Victor99eeb8d2006-12-11 12:40:23 +010041 Due to a bug in the AT91RM9200 controller, when a read is completed, all the words are byte
42 swapped in the scatterlist buffers. AT91SAM926x are not affected by this bug.
Andrew Victor65dbf342006-04-02 19:18:51 +010043
44 The sequence of read interrupts is: ENDRX, RXBUFF, CMDRDY
45
46 A write is slightly different in that the bytes to write are read from the scatterlist
47 into a dma memory buffer (this is in case the source buffer should be read only). The
48 entire write buffer is then done from this single dma memory buffer.
49
50 The sequence of write interrupts is: ENDTX, TXBUFE, NOTBUSY, CMDRDY
51
52 GET RO
53 Gets the status of the write protect pin, if available.
54*/
55
Andrew Victor65dbf342006-04-02 19:18:51 +010056#include <linux/module.h>
57#include <linux/moduleparam.h>
58#include <linux/init.h>
59#include <linux/ioport.h>
60#include <linux/platform_device.h>
61#include <linux/interrupt.h>
62#include <linux/blkdev.h>
63#include <linux/delay.h>
64#include <linux/err.h>
65#include <linux/dma-mapping.h>
66#include <linux/clk.h>
Andrew Victor93a3ddc2007-02-08 11:31:22 +010067#include <linux/atmel_pdc.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090068#include <linux/gfp.h>
Marc Kleine-Budde23ef3092010-09-09 16:37:48 -070069#include <linux/highmem.h>
Andrew Victor65dbf342006-04-02 19:18:51 +010070
71#include <linux/mmc/host.h>
Yauhen Kharuzhya2255ff2010-11-25 12:11:51 +020072#include <linux/mmc/sdio.h>
Andrew Victor65dbf342006-04-02 19:18:51 +010073
74#include <asm/io.h>
75#include <asm/irq.h>
David Brownell6e996ee2008-02-04 18:12:48 +010076#include <asm/gpio.h>
77
Russell Kinga09e64f2008-08-05 16:14:15 +010078#include <mach/board.h>
79#include <mach/cpu.h>
Jean-Christophe PLAGNIOL-VILLARDb0a68ec2011-07-15 01:52:01 +020080
81#include "at91_mci.h"
Andrew Victor65dbf342006-04-02 19:18:51 +010082
83#define DRIVER_NAME "at91_mci"
84
Nicolas Ferre5b27a1a2010-03-05 13:43:44 -080085static inline int at91mci_is_mci1rev2xx(void)
86{
87 return ( cpu_is_at91sam9260()
88 || cpu_is_at91sam9263()
89 || cpu_is_at91cap9()
90 || cpu_is_at91sam9rl()
91 || cpu_is_at91sam9g10()
92 || cpu_is_at91sam9g20()
93 );
94}
95
Andrew Victordf05a302006-10-23 14:50:09 +020096#define FL_SENT_COMMAND (1 << 0)
97#define FL_SENT_STOP (1 << 1)
Andrew Victor65dbf342006-04-02 19:18:51 +010098
Andrew Victordf05a302006-10-23 14:50:09 +020099#define AT91_MCI_ERRORS (AT91_MCI_RINDE | AT91_MCI_RDIRE | AT91_MCI_RCRCE \
100 | AT91_MCI_RENDE | AT91_MCI_RTOE | AT91_MCI_DCRCE \
Nicolas Ferre37b758e82007-08-08 12:01:44 +0200101 | AT91_MCI_DTOE | AT91_MCI_OVRE | AT91_MCI_UNRE)
Andrew Victor65dbf342006-04-02 19:18:51 +0100102
Andrew Victore0b19b82006-10-25 19:42:38 +0200103#define at91_mci_read(host, reg) __raw_readl((host)->baseaddr + (reg))
104#define at91_mci_write(host, reg, val) __raw_writel((val), (host)->baseaddr + (reg))
Andrew Victor65dbf342006-04-02 19:18:51 +0100105
Wolfgang Muees3780d902010-03-05 13:43:40 -0800106#define MCI_BLKSIZE 512
107#define MCI_MAXBLKSIZE 4095
108#define MCI_BLKATONCE 256
109#define MCI_BUFSIZE (MCI_BLKSIZE * MCI_BLKATONCE)
Andrew Victor65dbf342006-04-02 19:18:51 +0100110
111/*
112 * Low level type for this driver
113 */
114struct at91mci_host
115{
116 struct mmc_host *mmc;
117 struct mmc_command *cmd;
118 struct mmc_request *request;
119
Andrew Victore0b19b82006-10-25 19:42:38 +0200120 void __iomem *baseaddr;
Andrew Victor17ea0592006-10-23 14:44:40 +0200121 int irq;
Andrew Victore0b19b82006-10-25 19:42:38 +0200122
Andrew Victor65dbf342006-04-02 19:18:51 +0100123 struct at91_mmc_data *board;
124 int present;
125
Andrew Victor3dd3b032006-10-23 14:46:54 +0200126 struct clk *mci_clk;
127
Andrew Victor65dbf342006-04-02 19:18:51 +0100128 /*
129 * Flag indicating when the command has been sent. This is used to
130 * work out whether or not to send the stop
131 */
132 unsigned int flags;
133 /* flag for current bus settings */
134 u32 bus_mode;
135
136 /* DMA buffer used for transmitting */
137 unsigned int* buffer;
138 dma_addr_t physical_address;
139 unsigned int total_length;
140
141 /* Latest in the scatterlist that has been enabled for transfer, but not freed */
142 int in_use_index;
143
144 /* Latest in the scatterlist that has been enabled for transfer */
145 int transfer_index;
Marc Pignate181dce2008-05-30 14:06:32 +0200146
147 /* Timer for timeouts */
148 struct timer_list timer;
Andrew Victor65dbf342006-04-02 19:18:51 +0100149};
150
Marc Pignatc5a89c62008-05-30 14:07:47 +0200151/*
152 * Reset the controller and restore most of the state
153 */
154static void at91_reset_host(struct at91mci_host *host)
155{
156 unsigned long flags;
157 u32 mr;
158 u32 sdcr;
159 u32 dtor;
160 u32 imr;
161
162 local_irq_save(flags);
163 imr = at91_mci_read(host, AT91_MCI_IMR);
164
165 at91_mci_write(host, AT91_MCI_IDR, 0xffffffff);
166
167 /* save current state */
168 mr = at91_mci_read(host, AT91_MCI_MR) & 0x7fff;
169 sdcr = at91_mci_read(host, AT91_MCI_SDCR);
170 dtor = at91_mci_read(host, AT91_MCI_DTOR);
171
172 /* reset the controller */
173 at91_mci_write(host, AT91_MCI_CR, AT91_MCI_MCIDIS | AT91_MCI_SWRST);
174
175 /* restore state */
176 at91_mci_write(host, AT91_MCI_CR, AT91_MCI_MCIEN);
177 at91_mci_write(host, AT91_MCI_MR, mr);
178 at91_mci_write(host, AT91_MCI_SDCR, sdcr);
179 at91_mci_write(host, AT91_MCI_DTOR, dtor);
180 at91_mci_write(host, AT91_MCI_IER, imr);
181
182 /* make sure sdio interrupts will fire */
183 at91_mci_read(host, AT91_MCI_SR);
184
185 local_irq_restore(flags);
186}
187
Marc Pignate181dce2008-05-30 14:06:32 +0200188static void at91_timeout_timer(unsigned long data)
189{
190 struct at91mci_host *host;
191
192 host = (struct at91mci_host *)data;
193
194 if (host->request) {
195 dev_err(host->mmc->parent, "Timeout waiting end of packet\n");
196
197 if (host->cmd && host->cmd->data) {
198 host->cmd->data->error = -ETIMEDOUT;
199 } else {
200 if (host->cmd)
201 host->cmd->error = -ETIMEDOUT;
202 else
203 host->request->cmd->error = -ETIMEDOUT;
204 }
205
Marc Pignatc5a89c62008-05-30 14:07:47 +0200206 at91_reset_host(host);
Marc Pignate181dce2008-05-30 14:06:32 +0200207 mmc_request_done(host->mmc, host->request);
208 }
209}
210
Andrew Victor65dbf342006-04-02 19:18:51 +0100211/*
212 * Copy from sg to a dma block - used for transfers
213 */
Nicolas Ferree8d04d32007-06-19 18:32:34 +0200214static inline void at91_mci_sg_to_dma(struct at91mci_host *host, struct mmc_data *data)
Andrew Victor65dbf342006-04-02 19:18:51 +0100215{
216 unsigned int len, i, size;
217 unsigned *dmabuf = host->buffer;
218
Ville Syrjala5385edc2008-06-14 20:27:20 +0300219 size = data->blksz * data->blocks;
Andrew Victor65dbf342006-04-02 19:18:51 +0100220 len = data->sg_len;
221
Nicolas Ferre5b27a1a2010-03-05 13:43:44 -0800222 /* MCI1 rev2xx Data Write Operation and number of bytes erratum */
223 if (at91mci_is_mci1rev2xx())
Ville Syrjala5385edc2008-06-14 20:27:20 +0300224 if (host->total_length == 12)
225 memset(dmabuf, 0, 12);
226
Andrew Victor65dbf342006-04-02 19:18:51 +0100227 /*
228 * Just loop through all entries. Size might not
229 * be the entire list though so make sure that
230 * we do not transfer too much.
231 */
232 for (i = 0; i < len; i++) {
233 struct scatterlist *sg;
234 int amount;
Andrew Victor65dbf342006-04-02 19:18:51 +0100235 unsigned int *sgbuffer;
236
237 sg = &data->sg[i];
238
Cong Wang482fce92011-11-27 13:27:00 +0800239 sgbuffer = kmap_atomic(sg_page(sg)) + sg->offset;
Andrew Victor65dbf342006-04-02 19:18:51 +0100240 amount = min(size, sg->length);
241 size -= amount;
Andrew Victor65dbf342006-04-02 19:18:51 +0100242
Andrew Victor99eeb8d2006-12-11 12:40:23 +0100243 if (cpu_is_at91rm9200()) { /* AT91RM9200 errata */
244 int index;
245
246 for (index = 0; index < (amount / 4); index++)
247 *dmabuf++ = swab32(sgbuffer[index]);
Ville Syrjala5385edc2008-06-14 20:27:20 +0300248 } else {
Wolfgang Muees0b3520f2010-03-05 13:43:38 -0800249 char *tmpv = (char *)dmabuf;
250 memcpy(tmpv, sgbuffer, amount);
251 tmpv += amount;
252 dmabuf = (unsigned *)tmpv;
Ville Syrjala5385edc2008-06-14 20:27:20 +0300253 }
Andrew Victor65dbf342006-04-02 19:18:51 +0100254
Cong Wang482fce92011-11-27 13:27:00 +0800255 kunmap_atomic(sgbuffer);
Andrew Victor65dbf342006-04-02 19:18:51 +0100256
257 if (size == 0)
258 break;
259 }
260
261 /*
262 * Check that we didn't get a request to transfer
263 * more data than can fit into the SG list.
264 */
265 BUG_ON(size != 0);
266}
267
268/*
Andrew Victor65dbf342006-04-02 19:18:51 +0100269 * Handle after a dma read
270 */
Nicolas Ferree8d04d32007-06-19 18:32:34 +0200271static void at91_mci_post_dma_read(struct at91mci_host *host)
Andrew Victor65dbf342006-04-02 19:18:51 +0100272{
273 struct mmc_command *cmd;
274 struct mmc_data *data;
Wolfgang Muees86ee26f2010-03-05 13:43:41 -0800275 unsigned int len, i, size;
276 unsigned *dmabuf = host->buffer;
Andrew Victor65dbf342006-04-02 19:18:51 +0100277
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100278 pr_debug("post dma read\n");
Andrew Victor65dbf342006-04-02 19:18:51 +0100279
280 cmd = host->cmd;
281 if (!cmd) {
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100282 pr_debug("no command\n");
Andrew Victor65dbf342006-04-02 19:18:51 +0100283 return;
284 }
285
286 data = cmd->data;
287 if (!data) {
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100288 pr_debug("no data\n");
Andrew Victor65dbf342006-04-02 19:18:51 +0100289 return;
290 }
291
Wolfgang Muees86ee26f2010-03-05 13:43:41 -0800292 size = data->blksz * data->blocks;
293 len = data->sg_len;
294
295 at91_mci_write(host, AT91_MCI_IDR, AT91_MCI_ENDRX);
296 at91_mci_write(host, AT91_MCI_IER, AT91_MCI_RXBUFF);
297
298 for (i = 0; i < len; i++) {
Andrew Victor65dbf342006-04-02 19:18:51 +0100299 struct scatterlist *sg;
Wolfgang Muees86ee26f2010-03-05 13:43:41 -0800300 int amount;
301 unsigned int *sgbuffer;
Andrew Victor65dbf342006-04-02 19:18:51 +0100302
Wolfgang Muees86ee26f2010-03-05 13:43:41 -0800303 sg = &data->sg[i];
Andrew Victor65dbf342006-04-02 19:18:51 +0100304
Cong Wang482fce92011-11-27 13:27:00 +0800305 sgbuffer = kmap_atomic(sg_page(sg)) + sg->offset;
Wolfgang Muees86ee26f2010-03-05 13:43:41 -0800306 amount = min(size, sg->length);
307 size -= amount;
Andrew Victor65dbf342006-04-02 19:18:51 +0100308
Andrew Victor99eeb8d2006-12-11 12:40:23 +0100309 if (cpu_is_at91rm9200()) { /* AT91RM9200 errata */
310 int index;
Wolfgang Muees86ee26f2010-03-05 13:43:41 -0800311 for (index = 0; index < (amount / 4); index++)
312 sgbuffer[index] = swab32(*dmabuf++);
313 } else {
314 char *tmpv = (char *)dmabuf;
315 memcpy(sgbuffer, tmpv, amount);
316 tmpv += amount;
317 dmabuf = (unsigned *)tmpv;
Andrew Victor65dbf342006-04-02 19:18:51 +0100318 }
Andrew Victor99eeb8d2006-12-11 12:40:23 +0100319
Nicolas Ferrebdef2fe2010-05-15 12:32:31 -0400320 flush_kernel_dcache_page(sg_page(sg));
Cong Wang482fce92011-11-27 13:27:00 +0800321 kunmap_atomic(sgbuffer);
Wolfgang Muees86ee26f2010-03-05 13:43:41 -0800322 data->bytes_xfered += amount;
323 if (size == 0)
324 break;
Andrew Victor65dbf342006-04-02 19:18:51 +0100325 }
326
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100327 pr_debug("post dma read done\n");
Andrew Victor65dbf342006-04-02 19:18:51 +0100328}
329
330/*
331 * Handle transmitted data
332 */
333static void at91_mci_handle_transmitted(struct at91mci_host *host)
334{
335 struct mmc_command *cmd;
336 struct mmc_data *data;
337
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100338 pr_debug("Handling the transmit\n");
Andrew Victor65dbf342006-04-02 19:18:51 +0100339
340 /* Disable the transfer */
Andrew Victor93a3ddc2007-02-08 11:31:22 +0100341 at91_mci_write(host, ATMEL_PDC_PTCR, ATMEL_PDC_RXTDIS | ATMEL_PDC_TXTDIS);
Andrew Victor65dbf342006-04-02 19:18:51 +0100342
343 /* Now wait for cmd ready */
Andrew Victore0b19b82006-10-25 19:42:38 +0200344 at91_mci_write(host, AT91_MCI_IDR, AT91_MCI_TXBUFE);
Andrew Victor65dbf342006-04-02 19:18:51 +0100345
346 cmd = host->cmd;
347 if (!cmd) return;
348
349 data = cmd->data;
350 if (!data) return;
351
Pierre Ossmanbe0192a2007-07-24 21:11:47 +0200352 if (cmd->data->blocks > 1) {
Nicolas Ferreed99c542007-07-09 14:58:16 +0200353 pr_debug("multiple write : wait for BLKE...\n");
354 at91_mci_write(host, AT91_MCI_IER, AT91_MCI_BLKE);
355 } else
356 at91_mci_write(host, AT91_MCI_IER, AT91_MCI_NOTBUSY);
Andrew Victor65dbf342006-04-02 19:18:51 +0100357}
358
Nicolas Ferre4ac24a82008-05-30 14:18:57 +0200359/*
360 * Update bytes tranfered count during a write operation
361 */
362static void at91_mci_update_bytes_xfered(struct at91mci_host *host)
363{
364 struct mmc_data *data;
365
366 /* always deal with the effective request (and not the current cmd) */
367
368 if (host->request->cmd && host->request->cmd->error != 0)
369 return;
370
371 if (host->request->data) {
372 data = host->request->data;
373 if (data->flags & MMC_DATA_WRITE) {
374 /* card is in IDLE mode now */
375 pr_debug("-> bytes_xfered %d, total_length = %d\n",
376 data->bytes_xfered, host->total_length);
Ville Syrjala5385edc2008-06-14 20:27:20 +0300377 data->bytes_xfered = data->blksz * data->blocks;
Nicolas Ferre4ac24a82008-05-30 14:18:57 +0200378 }
379 }
380}
381
382
Nicolas Ferreed99c542007-07-09 14:58:16 +0200383/*Handle after command sent ready*/
384static int at91_mci_handle_cmdrdy(struct at91mci_host *host)
385{
386 if (!host->cmd)
387 return 1;
388 else if (!host->cmd->data) {
389 if (host->flags & FL_SENT_STOP) {
390 /*After multi block write, we must wait for NOTBUSY*/
391 at91_mci_write(host, AT91_MCI_IER, AT91_MCI_NOTBUSY);
392 } else return 1;
393 } else if (host->cmd->data->flags & MMC_DATA_WRITE) {
394 /*After sendding multi-block-write command, start DMA transfer*/
Nicolas Ferre4ac24a82008-05-30 14:18:57 +0200395 at91_mci_write(host, AT91_MCI_IER, AT91_MCI_TXBUFE | AT91_MCI_BLKE);
Nicolas Ferreed99c542007-07-09 14:58:16 +0200396 at91_mci_write(host, ATMEL_PDC_PTCR, ATMEL_PDC_TXTEN);
397 }
398
399 /* command not completed, have to wait */
400 return 0;
401}
402
403
Andrew Victor65dbf342006-04-02 19:18:51 +0100404/*
405 * Enable the controller
406 */
Andrew Victore0b19b82006-10-25 19:42:38 +0200407static void at91_mci_enable(struct at91mci_host *host)
Andrew Victor65dbf342006-04-02 19:18:51 +0100408{
Nicolas Ferreed99c542007-07-09 14:58:16 +0200409 unsigned int mr;
410
Andrew Victore0b19b82006-10-25 19:42:38 +0200411 at91_mci_write(host, AT91_MCI_CR, AT91_MCI_MCIEN);
Andrew Victorf3a8efa2006-10-23 14:53:20 +0200412 at91_mci_write(host, AT91_MCI_IDR, 0xffffffff);
Andrew Victore0b19b82006-10-25 19:42:38 +0200413 at91_mci_write(host, AT91_MCI_DTOR, AT91_MCI_DTOMUL_1M | AT91_MCI_DTOCYC);
Nicolas Ferreed99c542007-07-09 14:58:16 +0200414 mr = AT91_MCI_PDCMODE | 0x34a;
415
Nicolas Ferre5b27a1a2010-03-05 13:43:44 -0800416 if (at91mci_is_mci1rev2xx())
Nicolas Ferreed99c542007-07-09 14:58:16 +0200417 mr |= AT91_MCI_RDPROOF | AT91_MCI_WRPROOF;
418
419 at91_mci_write(host, AT91_MCI_MR, mr);
Andrew Victor99eeb8d2006-12-11 12:40:23 +0100420
421 /* use Slot A or B (only one at same time) */
422 at91_mci_write(host, AT91_MCI_SDCR, host->board->slot_b);
Andrew Victor65dbf342006-04-02 19:18:51 +0100423}
424
425/*
426 * Disable the controller
427 */
Andrew Victore0b19b82006-10-25 19:42:38 +0200428static void at91_mci_disable(struct at91mci_host *host)
Andrew Victor65dbf342006-04-02 19:18:51 +0100429{
Andrew Victore0b19b82006-10-25 19:42:38 +0200430 at91_mci_write(host, AT91_MCI_CR, AT91_MCI_MCIDIS | AT91_MCI_SWRST);
Andrew Victor65dbf342006-04-02 19:18:51 +0100431}
432
433/*
434 * Send a command
Andrew Victor65dbf342006-04-02 19:18:51 +0100435 */
Nicolas Ferreed99c542007-07-09 14:58:16 +0200436static void at91_mci_send_command(struct at91mci_host *host, struct mmc_command *cmd)
Andrew Victor65dbf342006-04-02 19:18:51 +0100437{
438 unsigned int cmdr, mr;
439 unsigned int block_length;
440 struct mmc_data *data = cmd->data;
441
442 unsigned int blocks;
443 unsigned int ier = 0;
444
445 host->cmd = cmd;
446
Nicolas Ferreed99c542007-07-09 14:58:16 +0200447 /* Needed for leaving busy state before CMD1 */
Andrew Victore0b19b82006-10-25 19:42:38 +0200448 if ((at91_mci_read(host, AT91_MCI_SR) & AT91_MCI_RTOE) && (cmd->opcode == 1)) {
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100449 pr_debug("Clearing timeout\n");
Andrew Victore0b19b82006-10-25 19:42:38 +0200450 at91_mci_write(host, AT91_MCI_ARGR, 0);
451 at91_mci_write(host, AT91_MCI_CMDR, AT91_MCI_OPDCMD);
452 while (!(at91_mci_read(host, AT91_MCI_SR) & AT91_MCI_CMDRDY)) {
Andrew Victor65dbf342006-04-02 19:18:51 +0100453 /* spin */
Andrew Victore0b19b82006-10-25 19:42:38 +0200454 pr_debug("Clearing: SR = %08X\n", at91_mci_read(host, AT91_MCI_SR));
Andrew Victor65dbf342006-04-02 19:18:51 +0100455 }
456 }
Nicolas Ferreed99c542007-07-09 14:58:16 +0200457
Andrew Victor65dbf342006-04-02 19:18:51 +0100458 cmdr = cmd->opcode;
459
460 if (mmc_resp_type(cmd) == MMC_RSP_NONE)
461 cmdr |= AT91_MCI_RSPTYP_NONE;
462 else {
463 /* if a response is expected then allow maximum response latancy */
464 cmdr |= AT91_MCI_MAXLAT;
465 /* set 136 bit response for R2, 48 bit response otherwise */
466 if (mmc_resp_type(cmd) == MMC_RSP_R2)
467 cmdr |= AT91_MCI_RSPTYP_136;
468 else
469 cmdr |= AT91_MCI_RSPTYP_48;
470 }
471
472 if (data) {
Marc Pignat1d4de9e2007-08-09 13:56:29 +0200473
Ville Syrjala9da3cba2008-06-09 22:06:44 +0300474 if (cpu_is_at91rm9200() || cpu_is_at91sam9261()) {
475 if (data->blksz & 0x3) {
476 pr_debug("Unsupported block size\n");
477 cmd->error = -EINVAL;
478 mmc_request_done(host->mmc, host->request);
479 return;
480 }
481 if (data->flags & MMC_DATA_STREAM) {
482 pr_debug("Stream commands not supported\n");
483 cmd->error = -EINVAL;
484 mmc_request_done(host->mmc, host->request);
485 return;
486 }
Marc Pignat1d4de9e2007-08-09 13:56:29 +0200487 }
488
Russell Kinga3fd4a12006-06-04 17:51:15 +0100489 block_length = data->blksz;
Andrew Victor65dbf342006-04-02 19:18:51 +0100490 blocks = data->blocks;
491
492 /* always set data start - also set direction flag for read */
493 if (data->flags & MMC_DATA_READ)
494 cmdr |= (AT91_MCI_TRDIR | AT91_MCI_TRCMD_START);
495 else if (data->flags & MMC_DATA_WRITE)
496 cmdr |= AT91_MCI_TRCMD_START;
497
Yauhen Kharuzhya2255ff2010-11-25 12:11:51 +0200498 if (cmd->opcode == SD_IO_RW_EXTENDED) {
499 cmdr |= AT91_MCI_TRTYP_SDIO_BLOCK;
500 } else {
501 if (data->flags & MMC_DATA_STREAM)
502 cmdr |= AT91_MCI_TRTYP_STREAM;
503 if (data->blocks > 1)
504 cmdr |= AT91_MCI_TRTYP_MULTIPLE;
505 }
Andrew Victor65dbf342006-04-02 19:18:51 +0100506 }
507 else {
508 block_length = 0;
509 blocks = 0;
510 }
511
Marc Pignatb6cedb32007-06-06 20:27:59 +0200512 if (host->flags & FL_SENT_STOP)
Andrew Victor65dbf342006-04-02 19:18:51 +0100513 cmdr |= AT91_MCI_TRCMD_STOP;
514
515 if (host->bus_mode == MMC_BUSMODE_OPENDRAIN)
516 cmdr |= AT91_MCI_OPDCMD;
517
518 /*
519 * Set the arguments and send the command
520 */
Andrew Victorf3a8efa2006-10-23 14:53:20 +0200521 pr_debug("Sending command %d as %08X, arg = %08X, blocks = %d, length = %d (MR = %08X)\n",
Andrew Victore0b19b82006-10-25 19:42:38 +0200522 cmd->opcode, cmdr, cmd->arg, blocks, block_length, at91_mci_read(host, AT91_MCI_MR));
Andrew Victor65dbf342006-04-02 19:18:51 +0100523
524 if (!data) {
Andrew Victor93a3ddc2007-02-08 11:31:22 +0100525 at91_mci_write(host, ATMEL_PDC_PTCR, ATMEL_PDC_TXTDIS | ATMEL_PDC_RXTDIS);
526 at91_mci_write(host, ATMEL_PDC_RPR, 0);
527 at91_mci_write(host, ATMEL_PDC_RCR, 0);
528 at91_mci_write(host, ATMEL_PDC_RNPR, 0);
529 at91_mci_write(host, ATMEL_PDC_RNCR, 0);
530 at91_mci_write(host, ATMEL_PDC_TPR, 0);
531 at91_mci_write(host, ATMEL_PDC_TCR, 0);
532 at91_mci_write(host, ATMEL_PDC_TNPR, 0);
533 at91_mci_write(host, ATMEL_PDC_TNCR, 0);
Nicolas Ferreed99c542007-07-09 14:58:16 +0200534 ier = AT91_MCI_CMDRDY;
535 } else {
536 /* zero block length and PDC mode */
Ville Syrjala12bd2572008-06-09 22:06:45 +0300537 mr = at91_mci_read(host, AT91_MCI_MR) & 0x5fff;
Marc Pignat80f92542008-05-30 14:05:24 +0200538 mr |= (data->blksz & 0x3) ? AT91_MCI_PDCFBYTE : 0;
539 mr |= (block_length << 16);
540 mr |= AT91_MCI_PDCMODE;
541 at91_mci_write(host, AT91_MCI_MR, mr);
Andrew Victor65dbf342006-04-02 19:18:51 +0100542
Ville Syrjala9da3cba2008-06-09 22:06:44 +0300543 if (!(cpu_is_at91rm9200() || cpu_is_at91sam9261()))
Marc Pignatc5a89c62008-05-30 14:07:47 +0200544 at91_mci_write(host, AT91_MCI_BLKR,
545 AT91_MCI_BLKR_BCNT(blocks) |
546 AT91_MCI_BLKR_BLKLEN(block_length));
547
Nicolas Ferreed99c542007-07-09 14:58:16 +0200548 /*
549 * Disable the PDC controller
550 */
551 at91_mci_write(host, ATMEL_PDC_PTCR, ATMEL_PDC_RXTDIS | ATMEL_PDC_TXTDIS);
Andrew Victor65dbf342006-04-02 19:18:51 +0100552
Nicolas Ferreed99c542007-07-09 14:58:16 +0200553 if (cmdr & AT91_MCI_TRCMD_START) {
554 data->bytes_xfered = 0;
555 host->transfer_index = 0;
556 host->in_use_index = 0;
557 if (cmdr & AT91_MCI_TRDIR) {
558 /*
559 * Handle a read
560 */
Nicolas Ferreed99c542007-07-09 14:58:16 +0200561 host->total_length = 0;
Andrew Victor65dbf342006-04-02 19:18:51 +0100562
Wolfgang Muees86ee26f2010-03-05 13:43:41 -0800563 at91_mci_write(host, ATMEL_PDC_RPR, host->physical_address);
564 at91_mci_write(host, ATMEL_PDC_RCR, (data->blksz & 0x3) ?
565 (blocks * block_length) : (blocks * block_length) / 4);
566 at91_mci_write(host, ATMEL_PDC_RNPR, 0);
567 at91_mci_write(host, ATMEL_PDC_RNCR, 0);
568
Nicolas Ferreed99c542007-07-09 14:58:16 +0200569 ier = AT91_MCI_ENDRX /* | AT91_MCI_RXBUFF */;
570 }
571 else {
572 /*
573 * Handle a write
574 */
575 host->total_length = block_length * blocks;
Ville Syrjala5385edc2008-06-14 20:27:20 +0300576 /*
Nicolas Ferre5b27a1a2010-03-05 13:43:44 -0800577 * MCI1 rev2xx Data Write Operation and
Ville Syrjala5385edc2008-06-14 20:27:20 +0300578 * number of bytes erratum
579 */
Nicolas Ferre5b27a1a2010-03-05 13:43:44 -0800580 if (at91mci_is_mci1rev2xx())
Ville Syrjala5385edc2008-06-14 20:27:20 +0300581 if (host->total_length < 12)
582 host->total_length = 12;
David Brownelle385ea62008-09-02 14:35:46 -0700583
Nicolas Ferreed99c542007-07-09 14:58:16 +0200584 at91_mci_sg_to_dma(host, data);
Andrew Victor65dbf342006-04-02 19:18:51 +0100585
Nicolas Ferreed99c542007-07-09 14:58:16 +0200586 pr_debug("Transmitting %d bytes\n", host->total_length);
Andrew Victor65dbf342006-04-02 19:18:51 +0100587
Nicolas Ferreed99c542007-07-09 14:58:16 +0200588 at91_mci_write(host, ATMEL_PDC_TPR, host->physical_address);
Marc Pignat80f92542008-05-30 14:05:24 +0200589 at91_mci_write(host, ATMEL_PDC_TCR, (data->blksz & 0x3) ?
590 host->total_length : host->total_length / 4);
591
Nicolas Ferreed99c542007-07-09 14:58:16 +0200592 ier = AT91_MCI_CMDRDY;
593 }
Andrew Victor65dbf342006-04-02 19:18:51 +0100594 }
595 }
596
597 /*
598 * Send the command and then enable the PDC - not the other way round as
599 * the data sheet says
600 */
601
Andrew Victore0b19b82006-10-25 19:42:38 +0200602 at91_mci_write(host, AT91_MCI_ARGR, cmd->arg);
603 at91_mci_write(host, AT91_MCI_CMDR, cmdr);
Andrew Victor65dbf342006-04-02 19:18:51 +0100604
605 if (cmdr & AT91_MCI_TRCMD_START) {
606 if (cmdr & AT91_MCI_TRDIR)
Andrew Victor93a3ddc2007-02-08 11:31:22 +0100607 at91_mci_write(host, ATMEL_PDC_PTCR, ATMEL_PDC_RXTEN);
Andrew Victor65dbf342006-04-02 19:18:51 +0100608 }
Andrew Victor65dbf342006-04-02 19:18:51 +0100609
Nicolas Ferreed99c542007-07-09 14:58:16 +0200610 /* Enable selected interrupts */
Andrew Victordf05a302006-10-23 14:50:09 +0200611 at91_mci_write(host, AT91_MCI_IER, AT91_MCI_ERRORS | ier);
Andrew Victor65dbf342006-04-02 19:18:51 +0100612}
613
614/*
615 * Process the next step in the request
616 */
Nicolas Ferree8d04d32007-06-19 18:32:34 +0200617static void at91_mci_process_next(struct at91mci_host *host)
Andrew Victor65dbf342006-04-02 19:18:51 +0100618{
619 if (!(host->flags & FL_SENT_COMMAND)) {
620 host->flags |= FL_SENT_COMMAND;
Nicolas Ferreed99c542007-07-09 14:58:16 +0200621 at91_mci_send_command(host, host->request->cmd);
Andrew Victor65dbf342006-04-02 19:18:51 +0100622 }
623 else if ((!(host->flags & FL_SENT_STOP)) && host->request->stop) {
624 host->flags |= FL_SENT_STOP;
Nicolas Ferreed99c542007-07-09 14:58:16 +0200625 at91_mci_send_command(host, host->request->stop);
Marc Pignate181dce2008-05-30 14:06:32 +0200626 } else {
627 del_timer(&host->timer);
Marc Pignatc5a89c62008-05-30 14:07:47 +0200628 /* the at91rm9200 mci controller hangs after some transfers,
629 * and the workaround is to reset it after each transfer.
630 */
631 if (cpu_is_at91rm9200())
632 at91_reset_host(host);
Andrew Victor65dbf342006-04-02 19:18:51 +0100633 mmc_request_done(host->mmc, host->request);
Marc Pignate181dce2008-05-30 14:06:32 +0200634 }
Andrew Victor65dbf342006-04-02 19:18:51 +0100635}
636
637/*
638 * Handle a command that has been completed
639 */
Nicolas Ferreba7deee2008-05-30 14:28:45 +0200640static void at91_mci_completed_command(struct at91mci_host *host, unsigned int status)
Andrew Victor65dbf342006-04-02 19:18:51 +0100641{
642 struct mmc_command *cmd = host->cmd;
Nicolas Ferrefa1fe012008-06-10 11:27:29 +0200643 struct mmc_data *data = cmd->data;
Andrew Victor65dbf342006-04-02 19:18:51 +0100644
Eric Benard7a6588b2008-05-30 14:26:05 +0200645 at91_mci_write(host, AT91_MCI_IDR, 0xffffffff & ~(AT91_MCI_SDIOIRQA | AT91_MCI_SDIOIRQB));
Andrew Victor65dbf342006-04-02 19:18:51 +0100646
Andrew Victore0b19b82006-10-25 19:42:38 +0200647 cmd->resp[0] = at91_mci_read(host, AT91_MCI_RSPR(0));
648 cmd->resp[1] = at91_mci_read(host, AT91_MCI_RSPR(1));
649 cmd->resp[2] = at91_mci_read(host, AT91_MCI_RSPR(2));
650 cmd->resp[3] = at91_mci_read(host, AT91_MCI_RSPR(3));
Andrew Victor65dbf342006-04-02 19:18:51 +0100651
Nicolas Ferreba7deee2008-05-30 14:28:45 +0200652 pr_debug("Status = %08X/%08x [%08X %08X %08X %08X]\n",
653 status, at91_mci_read(host, AT91_MCI_SR),
654 cmd->resp[0], cmd->resp[1], cmd->resp[2], cmd->resp[3]);
Andrew Victor65dbf342006-04-02 19:18:51 +0100655
Andrew Victor9e3866b2007-10-17 11:53:40 +0200656 if (status & AT91_MCI_ERRORS) {
Marc Pignatb6cedb32007-06-06 20:27:59 +0200657 if ((status & AT91_MCI_RCRCE) && !(mmc_resp_type(cmd) & MMC_RSP_CRC)) {
Pierre Ossman17b04292007-07-22 22:18:46 +0200658 cmd->error = 0;
Andrew Victor65dbf342006-04-02 19:18:51 +0100659 }
660 else {
Nicolas Ferrefa1fe012008-06-10 11:27:29 +0200661 if (status & (AT91_MCI_DTOE | AT91_MCI_DCRCE)) {
662 if (data) {
663 if (status & AT91_MCI_DTOE)
664 data->error = -ETIMEDOUT;
665 else if (status & AT91_MCI_DCRCE)
666 data->error = -EILSEQ;
667 }
668 } else {
669 if (status & AT91_MCI_RTOE)
670 cmd->error = -ETIMEDOUT;
671 else if (status & AT91_MCI_RCRCE)
672 cmd->error = -EILSEQ;
673 else
674 cmd->error = -EIO;
675 }
Andrew Victor65dbf342006-04-02 19:18:51 +0100676
Nicolas Ferrefa1fe012008-06-10 11:27:29 +0200677 pr_debug("Error detected and set to %d/%d (cmd = %d, retries = %d)\n",
678 cmd->error, data ? data->error : 0,
679 cmd->opcode, cmd->retries);
Andrew Victor65dbf342006-04-02 19:18:51 +0100680 }
681 }
682 else
Pierre Ossman17b04292007-07-22 22:18:46 +0200683 cmd->error = 0;
Andrew Victor65dbf342006-04-02 19:18:51 +0100684
Nicolas Ferree8d04d32007-06-19 18:32:34 +0200685 at91_mci_process_next(host);
Andrew Victor65dbf342006-04-02 19:18:51 +0100686}
687
688/*
689 * Handle an MMC request
690 */
691static void at91_mci_request(struct mmc_host *mmc, struct mmc_request *mrq)
692{
693 struct at91mci_host *host = mmc_priv(mmc);
694 host->request = mrq;
695 host->flags = 0;
696
Wolfgang Mueesa04ac5b2010-03-05 13:43:39 -0800697 /* more than 1s timeout needed with slow SD cards */
698 mod_timer(&host->timer, jiffies + msecs_to_jiffies(2000));
Marc Pignate181dce2008-05-30 14:06:32 +0200699
Nicolas Ferree8d04d32007-06-19 18:32:34 +0200700 at91_mci_process_next(host);
Andrew Victor65dbf342006-04-02 19:18:51 +0100701}
702
703/*
704 * Set the IOS
705 */
706static void at91_mci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
707{
708 int clkdiv;
709 struct at91mci_host *host = mmc_priv(mmc);
Andrew Victor3dd3b032006-10-23 14:46:54 +0200710 unsigned long at91_master_clock = clk_get_rate(host->mci_clk);
Andrew Victor65dbf342006-04-02 19:18:51 +0100711
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100712 host->bus_mode = ios->bus_mode;
Andrew Victor65dbf342006-04-02 19:18:51 +0100713
714 if (ios->clock == 0) {
715 /* Disable the MCI controller */
Andrew Victore0b19b82006-10-25 19:42:38 +0200716 at91_mci_write(host, AT91_MCI_CR, AT91_MCI_MCIDIS);
Andrew Victor65dbf342006-04-02 19:18:51 +0100717 clkdiv = 0;
718 }
719 else {
720 /* Enable the MCI controller */
Andrew Victore0b19b82006-10-25 19:42:38 +0200721 at91_mci_write(host, AT91_MCI_CR, AT91_MCI_MCIEN);
Andrew Victor65dbf342006-04-02 19:18:51 +0100722
723 if ((at91_master_clock % (ios->clock * 2)) == 0)
724 clkdiv = ((at91_master_clock / ios->clock) / 2) - 1;
725 else
726 clkdiv = (at91_master_clock / ios->clock) / 2;
727
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100728 pr_debug("clkdiv = %d. mcck = %ld\n", clkdiv,
Andrew Victor65dbf342006-04-02 19:18:51 +0100729 at91_master_clock / (2 * (clkdiv + 1)));
730 }
731 if (ios->bus_width == MMC_BUS_WIDTH_4 && host->board->wire4) {
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100732 pr_debug("MMC: Setting controller bus width to 4\n");
Andrew Victore0b19b82006-10-25 19:42:38 +0200733 at91_mci_write(host, AT91_MCI_SDCR, at91_mci_read(host, AT91_MCI_SDCR) | AT91_MCI_SDCBUS);
Andrew Victor65dbf342006-04-02 19:18:51 +0100734 }
735 else {
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100736 pr_debug("MMC: Setting controller bus width to 1\n");
Andrew Victore0b19b82006-10-25 19:42:38 +0200737 at91_mci_write(host, AT91_MCI_SDCR, at91_mci_read(host, AT91_MCI_SDCR) & ~AT91_MCI_SDCBUS);
Andrew Victor65dbf342006-04-02 19:18:51 +0100738 }
739
740 /* Set the clock divider */
Andrew Victore0b19b82006-10-25 19:42:38 +0200741 at91_mci_write(host, AT91_MCI_MR, (at91_mci_read(host, AT91_MCI_MR) & ~AT91_MCI_CLKDIV) | clkdiv);
Andrew Victor65dbf342006-04-02 19:18:51 +0100742
743 /* maybe switch power to the card */
Jean-Christophe PLAGNIOL-VILLARD53a33bd2011-09-19 15:30:58 +0800744 if (gpio_is_valid(host->board->vcc_pin)) {
Andrew Victor65dbf342006-04-02 19:18:51 +0100745 switch (ios->power_mode) {
746 case MMC_POWER_OFF:
David Brownell6e996ee2008-02-04 18:12:48 +0100747 gpio_set_value(host->board->vcc_pin, 0);
Andrew Victor65dbf342006-04-02 19:18:51 +0100748 break;
749 case MMC_POWER_UP:
David Brownell6e996ee2008-02-04 18:12:48 +0100750 gpio_set_value(host->board->vcc_pin, 1);
Andrew Victor65dbf342006-04-02 19:18:51 +0100751 break;
Marc Pignate5c0ef92008-05-09 11:07:07 +0200752 case MMC_POWER_ON:
753 break;
754 default:
755 WARN_ON(1);
Andrew Victor65dbf342006-04-02 19:18:51 +0100756 }
757 }
758}
759
760/*
761 * Handle an interrupt
762 */
David Howells7d12e782006-10-05 14:55:46 +0100763static irqreturn_t at91_mci_irq(int irq, void *devid)
Andrew Victor65dbf342006-04-02 19:18:51 +0100764{
765 struct at91mci_host *host = devid;
766 int completed = 0;
Andrew Victordf05a302006-10-23 14:50:09 +0200767 unsigned int int_status, int_mask;
Andrew Victor65dbf342006-04-02 19:18:51 +0100768
Andrew Victore0b19b82006-10-25 19:42:38 +0200769 int_status = at91_mci_read(host, AT91_MCI_SR);
Andrew Victordf05a302006-10-23 14:50:09 +0200770 int_mask = at91_mci_read(host, AT91_MCI_IMR);
Nicolas Ferre37b758e82007-08-08 12:01:44 +0200771
Andrew Victorf3a8efa2006-10-23 14:53:20 +0200772 pr_debug("MCI irq: status = %08X, %08X, %08X\n", int_status, int_mask,
Andrew Victordf05a302006-10-23 14:50:09 +0200773 int_status & int_mask);
Nicolas Ferre37b758e82007-08-08 12:01:44 +0200774
Andrew Victordf05a302006-10-23 14:50:09 +0200775 int_status = int_status & int_mask;
Andrew Victor65dbf342006-04-02 19:18:51 +0100776
Andrew Victordf05a302006-10-23 14:50:09 +0200777 if (int_status & AT91_MCI_ERRORS) {
Andrew Victor65dbf342006-04-02 19:18:51 +0100778 completed = 1;
Nicolas Ferre37b758e82007-08-08 12:01:44 +0200779
Andrew Victordf05a302006-10-23 14:50:09 +0200780 if (int_status & AT91_MCI_UNRE)
781 pr_debug("MMC: Underrun error\n");
782 if (int_status & AT91_MCI_OVRE)
783 pr_debug("MMC: Overrun error\n");
784 if (int_status & AT91_MCI_DTOE)
785 pr_debug("MMC: Data timeout\n");
786 if (int_status & AT91_MCI_DCRCE)
787 pr_debug("MMC: CRC error in data\n");
788 if (int_status & AT91_MCI_RTOE)
789 pr_debug("MMC: Response timeout\n");
790 if (int_status & AT91_MCI_RENDE)
791 pr_debug("MMC: Response end bit error\n");
792 if (int_status & AT91_MCI_RCRCE)
793 pr_debug("MMC: Response CRC error\n");
794 if (int_status & AT91_MCI_RDIRE)
795 pr_debug("MMC: Response direction error\n");
796 if (int_status & AT91_MCI_RINDE)
797 pr_debug("MMC: Response index error\n");
798 } else {
799 /* Only continue processing if no errors */
Andrew Victor65dbf342006-04-02 19:18:51 +0100800
Andrew Victor65dbf342006-04-02 19:18:51 +0100801 if (int_status & AT91_MCI_TXBUFE) {
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100802 pr_debug("TX buffer empty\n");
Andrew Victor65dbf342006-04-02 19:18:51 +0100803 at91_mci_handle_transmitted(host);
804 }
805
Nicolas Ferreed99c542007-07-09 14:58:16 +0200806 if (int_status & AT91_MCI_ENDRX) {
807 pr_debug("ENDRX\n");
808 at91_mci_post_dma_read(host);
809 }
810
Andrew Victor65dbf342006-04-02 19:18:51 +0100811 if (int_status & AT91_MCI_RXBUFF) {
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100812 pr_debug("RX buffer full\n");
Nicolas Ferreed99c542007-07-09 14:58:16 +0200813 at91_mci_write(host, ATMEL_PDC_PTCR, ATMEL_PDC_RXTDIS | ATMEL_PDC_TXTDIS);
814 at91_mci_write(host, AT91_MCI_IDR, AT91_MCI_RXBUFF | AT91_MCI_ENDRX);
815 completed = 1;
Andrew Victor65dbf342006-04-02 19:18:51 +0100816 }
817
Andrew Victordf05a302006-10-23 14:50:09 +0200818 if (int_status & AT91_MCI_ENDTX)
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100819 pr_debug("Transmit has ended\n");
Andrew Victor65dbf342006-04-02 19:18:51 +0100820
Andrew Victor65dbf342006-04-02 19:18:51 +0100821 if (int_status & AT91_MCI_NOTBUSY) {
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100822 pr_debug("Card is ready\n");
Nicolas Ferre4ac24a82008-05-30 14:18:57 +0200823 at91_mci_update_bytes_xfered(host);
Nicolas Ferreed99c542007-07-09 14:58:16 +0200824 completed = 1;
Andrew Victor65dbf342006-04-02 19:18:51 +0100825 }
826
Andrew Victordf05a302006-10-23 14:50:09 +0200827 if (int_status & AT91_MCI_DTIP)
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100828 pr_debug("Data transfer in progress\n");
Andrew Victor65dbf342006-04-02 19:18:51 +0100829
Nicolas Ferreed99c542007-07-09 14:58:16 +0200830 if (int_status & AT91_MCI_BLKE) {
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100831 pr_debug("Block transfer has ended\n");
Nicolas Ferre4ac24a82008-05-30 14:18:57 +0200832 if (host->request->data && host->request->data->blocks > 1) {
833 /* multi block write : complete multi write
834 * command and send stop */
835 completed = 1;
836 } else {
837 at91_mci_write(host, AT91_MCI_IER, AT91_MCI_NOTBUSY);
838 }
Nicolas Ferreed99c542007-07-09 14:58:16 +0200839 }
Andrew Victor65dbf342006-04-02 19:18:51 +0100840
Eric Benard7a6588b2008-05-30 14:26:05 +0200841 if (int_status & AT91_MCI_SDIOIRQA)
842 mmc_signal_sdio_irq(host->mmc);
843
844 if (int_status & AT91_MCI_SDIOIRQB)
845 mmc_signal_sdio_irq(host->mmc);
846
Andrew Victordf05a302006-10-23 14:50:09 +0200847 if (int_status & AT91_MCI_TXRDY)
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100848 pr_debug("Ready to transmit\n");
Andrew Victor65dbf342006-04-02 19:18:51 +0100849
Andrew Victordf05a302006-10-23 14:50:09 +0200850 if (int_status & AT91_MCI_RXRDY)
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100851 pr_debug("Ready to receive\n");
Andrew Victor65dbf342006-04-02 19:18:51 +0100852
853 if (int_status & AT91_MCI_CMDRDY) {
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100854 pr_debug("Command ready\n");
Nicolas Ferreed99c542007-07-09 14:58:16 +0200855 completed = at91_mci_handle_cmdrdy(host);
Andrew Victor65dbf342006-04-02 19:18:51 +0100856 }
857 }
Andrew Victor65dbf342006-04-02 19:18:51 +0100858
859 if (completed) {
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100860 pr_debug("Completed command\n");
Eric Benard7a6588b2008-05-30 14:26:05 +0200861 at91_mci_write(host, AT91_MCI_IDR, 0xffffffff & ~(AT91_MCI_SDIOIRQA | AT91_MCI_SDIOIRQB));
Nicolas Ferreba7deee2008-05-30 14:28:45 +0200862 at91_mci_completed_command(host, int_status);
Andrew Victordf05a302006-10-23 14:50:09 +0200863 } else
Eric Benard7a6588b2008-05-30 14:26:05 +0200864 at91_mci_write(host, AT91_MCI_IDR, int_status & ~(AT91_MCI_SDIOIRQA | AT91_MCI_SDIOIRQB));
Andrew Victor65dbf342006-04-02 19:18:51 +0100865
866 return IRQ_HANDLED;
867}
868
David Howells7d12e782006-10-05 14:55:46 +0100869static irqreturn_t at91_mmc_det_irq(int irq, void *_host)
Andrew Victor65dbf342006-04-02 19:18:51 +0100870{
871 struct at91mci_host *host = _host;
Nicolas Ferre51c5d8d2011-08-04 16:49:03 +0100872 int present;
873
874 /* entering this ISR means that we have configured det_pin:
875 * we can use its value in board structure */
876 present = !gpio_get_value(host->board->det_pin);
Andrew Victor65dbf342006-04-02 19:18:51 +0100877
878 /*
879 * we expect this irq on both insert and remove,
880 * and use a short delay to debounce.
881 */
882 if (present != host->present) {
883 host->present = present;
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100884 pr_debug("%s: card %s\n", mmc_hostname(host->mmc),
Andrew Victor65dbf342006-04-02 19:18:51 +0100885 present ? "insert" : "remove");
886 if (!present) {
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100887 pr_debug("****** Resetting SD-card bus width ******\n");
Andrew Victor99eeb8d2006-12-11 12:40:23 +0100888 at91_mci_write(host, AT91_MCI_SDCR, at91_mci_read(host, AT91_MCI_SDCR) & ~AT91_MCI_SDCBUS);
Andrew Victor65dbf342006-04-02 19:18:51 +0100889 }
Wolfgang Mueesa04ac5b2010-03-05 13:43:39 -0800890 /* 0.5s needed because of early card detect switch firing */
891 mmc_detect_change(host->mmc, msecs_to_jiffies(500));
Andrew Victor65dbf342006-04-02 19:18:51 +0100892 }
893 return IRQ_HANDLED;
894}
895
David Brownella26b4982006-12-26 14:45:26 -0800896static int at91_mci_get_ro(struct mmc_host *mmc)
Andrew Victor65dbf342006-04-02 19:18:51 +0100897{
Andrew Victor65dbf342006-04-02 19:18:51 +0100898 struct at91mci_host *host = mmc_priv(mmc);
899
Jean-Christophe PLAGNIOL-VILLARD53a33bd2011-09-19 15:30:58 +0800900 if (gpio_is_valid(host->board->wp_pin))
Anton Vorontsov08f80bb2008-06-17 18:17:39 +0400901 return !!gpio_get_value(host->board->wp_pin);
902 /*
903 * Board doesn't support read only detection; let the mmc core
904 * decide what to do.
905 */
906 return -ENOSYS;
Andrew Victor65dbf342006-04-02 19:18:51 +0100907}
908
Eric Benard7a6588b2008-05-30 14:26:05 +0200909static void at91_mci_enable_sdio_irq(struct mmc_host *mmc, int enable)
910{
911 struct at91mci_host *host = mmc_priv(mmc);
912
913 pr_debug("%s: sdio_irq %c : %s\n", mmc_hostname(host->mmc),
914 host->board->slot_b ? 'B':'A', enable ? "enable" : "disable");
915 at91_mci_write(host, enable ? AT91_MCI_IER : AT91_MCI_IDR,
916 host->board->slot_b ? AT91_MCI_SDIOIRQB : AT91_MCI_SDIOIRQA);
917
918}
919
David Brownellab7aefd2006-11-12 17:55:30 -0800920static const struct mmc_host_ops at91_mci_ops = {
Andrew Victor65dbf342006-04-02 19:18:51 +0100921 .request = at91_mci_request,
922 .set_ios = at91_mci_set_ios,
923 .get_ro = at91_mci_get_ro,
Eric Benard7a6588b2008-05-30 14:26:05 +0200924 .enable_sdio_irq = at91_mci_enable_sdio_irq,
Andrew Victor65dbf342006-04-02 19:18:51 +0100925};
926
927/*
928 * Probe for the device
929 */
David Brownella26b4982006-12-26 14:45:26 -0800930static int __init at91_mci_probe(struct platform_device *pdev)
Andrew Victor65dbf342006-04-02 19:18:51 +0100931{
932 struct mmc_host *mmc;
933 struct at91mci_host *host;
Andrew Victor17ea0592006-10-23 14:44:40 +0200934 struct resource *res;
Andrew Victor65dbf342006-04-02 19:18:51 +0100935 int ret;
936
Andrew Victor17ea0592006-10-23 14:44:40 +0200937 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
938 if (!res)
939 return -ENXIO;
940
H Hartley Sweetenaf2a85f2009-12-14 14:10:26 -0500941 if (!request_mem_region(res->start, resource_size(res), DRIVER_NAME))
Andrew Victor17ea0592006-10-23 14:44:40 +0200942 return -EBUSY;
943
Andrew Victor65dbf342006-04-02 19:18:51 +0100944 mmc = mmc_alloc_host(sizeof(struct at91mci_host), &pdev->dev);
945 if (!mmc) {
David Brownell6e996ee2008-02-04 18:12:48 +0100946 ret = -ENOMEM;
947 dev_dbg(&pdev->dev, "couldn't allocate mmc host\n");
948 goto fail6;
Andrew Victor65dbf342006-04-02 19:18:51 +0100949 }
950
951 mmc->ops = &at91_mci_ops;
952 mmc->f_min = 375000;
953 mmc->f_max = 25000000;
954 mmc->ocr_avail = MMC_VDD_32_33 | MMC_VDD_33_34;
Nicolas Ferre541e7ef2010-03-05 13:43:43 -0800955 mmc->caps = 0;
Andrew Victor65dbf342006-04-02 19:18:51 +0100956
Wolfgang Muees3780d902010-03-05 13:43:40 -0800957 mmc->max_blk_size = MCI_MAXBLKSIZE;
958 mmc->max_blk_count = MCI_BLKATONCE;
959 mmc->max_req_size = MCI_BUFSIZE;
Martin K. Petersena36274e2010-09-10 01:33:59 -0400960 mmc->max_segs = MCI_BLKATONCE;
Wolfgang Muees9af13be2010-03-05 13:43:42 -0800961 mmc->max_seg_size = MCI_BUFSIZE;
Pierre Ossmanfe4a3c72006-11-21 17:54:23 +0100962
Andrew Victor65dbf342006-04-02 19:18:51 +0100963 host = mmc_priv(mmc);
964 host->mmc = mmc;
Andrew Victor65dbf342006-04-02 19:18:51 +0100965 host->bus_mode = 0;
966 host->board = pdev->dev.platform_data;
967 if (host->board->wire4) {
Nicolas Ferre5b27a1a2010-03-05 13:43:44 -0800968 if (at91mci_is_mci1rev2xx())
Nicolas Ferreed99c542007-07-09 14:58:16 +0200969 mmc->caps |= MMC_CAP_4_BIT_DATA;
970 else
David Brownell6e996ee2008-02-04 18:12:48 +0100971 dev_warn(&pdev->dev, "4 wire bus mode not supported"
Nicolas Ferreed99c542007-07-09 14:58:16 +0200972 " - using 1 wire\n");
Andrew Victor65dbf342006-04-02 19:18:51 +0100973 }
974
Wolfgang Muees3780d902010-03-05 13:43:40 -0800975 host->buffer = dma_alloc_coherent(&pdev->dev, MCI_BUFSIZE,
976 &host->physical_address, GFP_KERNEL);
977 if (!host->buffer) {
978 ret = -ENOMEM;
979 dev_err(&pdev->dev, "Can't allocate transmit buffer\n");
980 goto fail5;
981 }
982
Nicolas Ferre541e7ef2010-03-05 13:43:43 -0800983 /* Add SDIO capability when available */
Nicolas Ferre5b27a1a2010-03-05 13:43:44 -0800984 if (at91mci_is_mci1rev2xx()) {
985 /* at91mci MCI1 rev2xx sdio interrupt erratum */
Nicolas Ferre541e7ef2010-03-05 13:43:43 -0800986 if (host->board->wire4 || !host->board->slot_b)
987 mmc->caps |= MMC_CAP_SDIO_IRQ;
988 }
989
Andrew Victor65dbf342006-04-02 19:18:51 +0100990 /*
David Brownell6e996ee2008-02-04 18:12:48 +0100991 * Reserve GPIOs ... board init code makes sure these pins are set
992 * up as GPIOs with the right direction (input, except for vcc)
993 */
Jean-Christophe PLAGNIOL-VILLARD53a33bd2011-09-19 15:30:58 +0800994 if (gpio_is_valid(host->board->det_pin)) {
David Brownell6e996ee2008-02-04 18:12:48 +0100995 ret = gpio_request(host->board->det_pin, "mmc_detect");
996 if (ret < 0) {
997 dev_dbg(&pdev->dev, "couldn't claim card detect pin\n");
Wolfgang Muees3780d902010-03-05 13:43:40 -0800998 goto fail4b;
David Brownell6e996ee2008-02-04 18:12:48 +0100999 }
1000 }
Jean-Christophe PLAGNIOL-VILLARD53a33bd2011-09-19 15:30:58 +08001001 if (gpio_is_valid(host->board->wp_pin)) {
David Brownell6e996ee2008-02-04 18:12:48 +01001002 ret = gpio_request(host->board->wp_pin, "mmc_wp");
1003 if (ret < 0) {
1004 dev_dbg(&pdev->dev, "couldn't claim wp sense pin\n");
1005 goto fail4;
1006 }
1007 }
Jean-Christophe PLAGNIOL-VILLARD53a33bd2011-09-19 15:30:58 +08001008 if (gpio_is_valid(host->board->vcc_pin)) {
David Brownell6e996ee2008-02-04 18:12:48 +01001009 ret = gpio_request(host->board->vcc_pin, "mmc_vcc");
1010 if (ret < 0) {
1011 dev_dbg(&pdev->dev, "couldn't claim vcc switch pin\n");
1012 goto fail3;
1013 }
1014 }
1015
1016 /*
Andrew Victor65dbf342006-04-02 19:18:51 +01001017 * Get Clock
1018 */
Andrew Victor3dd3b032006-10-23 14:46:54 +02001019 host->mci_clk = clk_get(&pdev->dev, "mci_clk");
1020 if (IS_ERR(host->mci_clk)) {
David Brownell6e996ee2008-02-04 18:12:48 +01001021 ret = -ENODEV;
1022 dev_dbg(&pdev->dev, "no mci_clk?\n");
1023 goto fail2;
Andrew Victor65dbf342006-04-02 19:18:51 +01001024 }
Andrew Victor65dbf342006-04-02 19:18:51 +01001025
Andrew Victor17ea0592006-10-23 14:44:40 +02001026 /*
1027 * Map I/O region
1028 */
H Hartley Sweetenaf2a85f2009-12-14 14:10:26 -05001029 host->baseaddr = ioremap(res->start, resource_size(res));
Andrew Victor17ea0592006-10-23 14:44:40 +02001030 if (!host->baseaddr) {
David Brownell6e996ee2008-02-04 18:12:48 +01001031 ret = -ENOMEM;
1032 goto fail1;
Andrew Victor17ea0592006-10-23 14:44:40 +02001033 }
Andrew Victore0b19b82006-10-25 19:42:38 +02001034
1035 /*
1036 * Reset hardware
1037 */
Andrew Victor3dd3b032006-10-23 14:46:54 +02001038 clk_enable(host->mci_clk); /* Enable the peripheral clock */
Andrew Victore0b19b82006-10-25 19:42:38 +02001039 at91_mci_disable(host);
1040 at91_mci_enable(host);
1041
Andrew Victor65dbf342006-04-02 19:18:51 +01001042 /*
1043 * Allocate the MCI interrupt
1044 */
Andrew Victor17ea0592006-10-23 14:44:40 +02001045 host->irq = platform_get_irq(pdev, 0);
David Brownell6e996ee2008-02-04 18:12:48 +01001046 ret = request_irq(host->irq, at91_mci_irq, IRQF_SHARED,
1047 mmc_hostname(mmc), host);
Andrew Victor65dbf342006-04-02 19:18:51 +01001048 if (ret) {
David Brownell6e996ee2008-02-04 18:12:48 +01001049 dev_dbg(&pdev->dev, "request MCI interrupt failed\n");
1050 goto fail0;
Andrew Victor65dbf342006-04-02 19:18:51 +01001051 }
1052
Nicolas Ferre99ba0402008-11-27 17:23:49 +01001053 setup_timer(&host->timer, at91_timeout_timer, (unsigned long)host);
1054
Andrew Victor65dbf342006-04-02 19:18:51 +01001055 platform_set_drvdata(pdev, mmc);
1056
1057 /*
1058 * Add host to MMC layer
1059 */
Jean-Christophe PLAGNIOL-VILLARD53a33bd2011-09-19 15:30:58 +08001060 if (gpio_is_valid(host->board->det_pin)) {
David Brownell6e996ee2008-02-04 18:12:48 +01001061 host->present = !gpio_get_value(host->board->det_pin);
Marc Pignat63b66432007-07-16 11:07:02 +02001062 }
Andrew Victor65dbf342006-04-02 19:18:51 +01001063 else
1064 host->present = -1;
1065
1066 mmc_add_host(mmc);
1067
1068 /*
1069 * monitor card insertion/removal if we can
1070 */
Jean-Christophe PLAGNIOL-VILLARD53a33bd2011-09-19 15:30:58 +08001071 if (gpio_is_valid(host->board->det_pin)) {
David Brownell6e996ee2008-02-04 18:12:48 +01001072 ret = request_irq(gpio_to_irq(host->board->det_pin),
1073 at91_mmc_det_irq, 0, mmc_hostname(mmc), host);
Andrew Victor65dbf342006-04-02 19:18:51 +01001074 if (ret)
David Brownell6e996ee2008-02-04 18:12:48 +01001075 dev_warn(&pdev->dev, "request MMC detect irq failed\n");
1076 else
1077 device_init_wakeup(&pdev->dev, 1);
Andrew Victor65dbf342006-04-02 19:18:51 +01001078 }
1079
Andrew Victorf3a8efa2006-10-23 14:53:20 +02001080 pr_debug("Added MCI driver\n");
Andrew Victor65dbf342006-04-02 19:18:51 +01001081
1082 return 0;
David Brownell6e996ee2008-02-04 18:12:48 +01001083
1084fail0:
1085 clk_disable(host->mci_clk);
1086 iounmap(host->baseaddr);
1087fail1:
1088 clk_put(host->mci_clk);
1089fail2:
Jean-Christophe PLAGNIOL-VILLARD53a33bd2011-09-19 15:30:58 +08001090 if (gpio_is_valid(host->board->vcc_pin))
David Brownell6e996ee2008-02-04 18:12:48 +01001091 gpio_free(host->board->vcc_pin);
1092fail3:
Jean-Christophe PLAGNIOL-VILLARD53a33bd2011-09-19 15:30:58 +08001093 if (gpio_is_valid(host->board->wp_pin))
David Brownell6e996ee2008-02-04 18:12:48 +01001094 gpio_free(host->board->wp_pin);
1095fail4:
Jean-Christophe PLAGNIOL-VILLARD53a33bd2011-09-19 15:30:58 +08001096 if (gpio_is_valid(host->board->det_pin))
David Brownell6e996ee2008-02-04 18:12:48 +01001097 gpio_free(host->board->det_pin);
Wolfgang Muees3780d902010-03-05 13:43:40 -08001098fail4b:
1099 if (host->buffer)
1100 dma_free_coherent(&pdev->dev, MCI_BUFSIZE,
1101 host->buffer, host->physical_address);
David Brownell6e996ee2008-02-04 18:12:48 +01001102fail5:
1103 mmc_free_host(mmc);
1104fail6:
H Hartley Sweetenaf2a85f2009-12-14 14:10:26 -05001105 release_mem_region(res->start, resource_size(res));
David Brownell6e996ee2008-02-04 18:12:48 +01001106 dev_err(&pdev->dev, "probe failed, err %d\n", ret);
1107 return ret;
Andrew Victor65dbf342006-04-02 19:18:51 +01001108}
1109
1110/*
1111 * Remove a device
1112 */
David Brownella26b4982006-12-26 14:45:26 -08001113static int __exit at91_mci_remove(struct platform_device *pdev)
Andrew Victor65dbf342006-04-02 19:18:51 +01001114{
1115 struct mmc_host *mmc = platform_get_drvdata(pdev);
1116 struct at91mci_host *host;
Andrew Victor17ea0592006-10-23 14:44:40 +02001117 struct resource *res;
Andrew Victor65dbf342006-04-02 19:18:51 +01001118
1119 if (!mmc)
1120 return -1;
1121
1122 host = mmc_priv(mmc);
1123
Wolfgang Muees3780d902010-03-05 13:43:40 -08001124 if (host->buffer)
1125 dma_free_coherent(&pdev->dev, MCI_BUFSIZE,
1126 host->buffer, host->physical_address);
1127
Jean-Christophe PLAGNIOL-VILLARD53a33bd2011-09-19 15:30:58 +08001128 if (gpio_is_valid(host->board->det_pin)) {
David Brownell6e996ee2008-02-04 18:12:48 +01001129 if (device_can_wakeup(&pdev->dev))
1130 free_irq(gpio_to_irq(host->board->det_pin), host);
Marc Pignat63b66432007-07-16 11:07:02 +02001131 device_init_wakeup(&pdev->dev, 0);
David Brownell6e996ee2008-02-04 18:12:48 +01001132 gpio_free(host->board->det_pin);
Andrew Victor65dbf342006-04-02 19:18:51 +01001133 }
1134
Andrew Victore0b19b82006-10-25 19:42:38 +02001135 at91_mci_disable(host);
Marc Pignate181dce2008-05-30 14:06:32 +02001136 del_timer_sync(&host->timer);
Andrew Victor17ea0592006-10-23 14:44:40 +02001137 mmc_remove_host(mmc);
1138 free_irq(host->irq, host);
Andrew Victor65dbf342006-04-02 19:18:51 +01001139
Andrew Victor3dd3b032006-10-23 14:46:54 +02001140 clk_disable(host->mci_clk); /* Disable the peripheral clock */
1141 clk_put(host->mci_clk);
Andrew Victor65dbf342006-04-02 19:18:51 +01001142
Jean-Christophe PLAGNIOL-VILLARD53a33bd2011-09-19 15:30:58 +08001143 if (gpio_is_valid(host->board->vcc_pin))
David Brownell6e996ee2008-02-04 18:12:48 +01001144 gpio_free(host->board->vcc_pin);
Jean-Christophe PLAGNIOL-VILLARD53a33bd2011-09-19 15:30:58 +08001145 if (gpio_is_valid(host->board->wp_pin))
David Brownell6e996ee2008-02-04 18:12:48 +01001146 gpio_free(host->board->wp_pin);
1147
Andrew Victor17ea0592006-10-23 14:44:40 +02001148 iounmap(host->baseaddr);
1149 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
H Hartley Sweetenaf2a85f2009-12-14 14:10:26 -05001150 release_mem_region(res->start, resource_size(res));
Andrew Victor65dbf342006-04-02 19:18:51 +01001151
Andrew Victor17ea0592006-10-23 14:44:40 +02001152 mmc_free_host(mmc);
1153 platform_set_drvdata(pdev, NULL);
Andrew Victorb44fb7a2006-06-19 13:06:05 +01001154 pr_debug("MCI Removed\n");
Andrew Victor65dbf342006-04-02 19:18:51 +01001155
1156 return 0;
1157}
1158
1159#ifdef CONFIG_PM
1160static int at91_mci_suspend(struct platform_device *pdev, pm_message_t state)
1161{
1162 struct mmc_host *mmc = platform_get_drvdata(pdev);
Marc Pignat63b66432007-07-16 11:07:02 +02001163 struct at91mci_host *host = mmc_priv(mmc);
Andrew Victor65dbf342006-04-02 19:18:51 +01001164 int ret = 0;
1165
Jean-Christophe PLAGNIOL-VILLARD53a33bd2011-09-19 15:30:58 +08001166 if (gpio_is_valid(host->board->det_pin) && device_may_wakeup(&pdev->dev))
Marc Pignat63b66432007-07-16 11:07:02 +02001167 enable_irq_wake(host->board->det_pin);
1168
Andrew Victor65dbf342006-04-02 19:18:51 +01001169 if (mmc)
Matt Fleming1a13f8f2010-05-26 14:42:08 -07001170 ret = mmc_suspend_host(mmc);
Andrew Victor65dbf342006-04-02 19:18:51 +01001171
1172 return ret;
1173}
1174
1175static int at91_mci_resume(struct platform_device *pdev)
1176{
1177 struct mmc_host *mmc = platform_get_drvdata(pdev);
Marc Pignat63b66432007-07-16 11:07:02 +02001178 struct at91mci_host *host = mmc_priv(mmc);
Andrew Victor65dbf342006-04-02 19:18:51 +01001179 int ret = 0;
1180
Jean-Christophe PLAGNIOL-VILLARD53a33bd2011-09-19 15:30:58 +08001181 if (gpio_is_valid(host->board->det_pin) && device_may_wakeup(&pdev->dev))
Marc Pignat63b66432007-07-16 11:07:02 +02001182 disable_irq_wake(host->board->det_pin);
1183
Andrew Victor65dbf342006-04-02 19:18:51 +01001184 if (mmc)
1185 ret = mmc_resume_host(mmc);
1186
1187 return ret;
1188}
1189#else
1190#define at91_mci_suspend NULL
1191#define at91_mci_resume NULL
1192#endif
1193
1194static struct platform_driver at91_mci_driver = {
David Brownella26b4982006-12-26 14:45:26 -08001195 .remove = __exit_p(at91_mci_remove),
Andrew Victor65dbf342006-04-02 19:18:51 +01001196 .suspend = at91_mci_suspend,
1197 .resume = at91_mci_resume,
1198 .driver = {
1199 .name = DRIVER_NAME,
1200 .owner = THIS_MODULE,
1201 },
1202};
1203
1204static int __init at91_mci_init(void)
1205{
David Brownella26b4982006-12-26 14:45:26 -08001206 return platform_driver_probe(&at91_mci_driver, at91_mci_probe);
Andrew Victor65dbf342006-04-02 19:18:51 +01001207}
1208
1209static void __exit at91_mci_exit(void)
1210{
1211 platform_driver_unregister(&at91_mci_driver);
1212}
1213
1214module_init(at91_mci_init);
1215module_exit(at91_mci_exit);
1216
1217MODULE_DESCRIPTION("AT91 Multimedia Card Interface driver");
1218MODULE_AUTHOR("Nick Randell");
1219MODULE_LICENSE("GPL");
Kay Sieversbc65c722008-04-15 14:34:28 -07001220MODULE_ALIAS("platform:at91_mci");