blob: 2fd2046dc94c15c0bf17c82aa35bbbf5252fc459 [file] [log] [blame]
Avi Kivity6aa8b732006-12-10 02:21:36 -08001/*
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * This module enables machines with Intel VT-x extensions to run virtual
5 * machines without emulation or binary translation.
6 *
7 * Copyright (C) 2006 Qumranet, Inc.
Nicolas Kaiser9611c182010-10-06 14:23:22 +02008 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
Avi Kivity6aa8b732006-12-10 02:21:36 -08009 *
10 * Authors:
11 * Avi Kivity <avi@qumranet.com>
12 * Yaniv Kamay <yaniv@qumranet.com>
13 *
14 * This work is licensed under the terms of the GNU GPL, version 2. See
15 * the COPYING file in the top-level directory.
16 *
17 */
18
Eddie Dong85f455f2007-07-06 12:20:49 +030019#include "irq.h"
Zhang Xiantao1d737c82007-12-14 09:35:10 +080020#include "mmu.h"
Avi Kivity00b27a32011-11-23 16:30:32 +020021#include "cpuid.h"
Avi Kivitye4956062007-06-28 14:15:57 -040022
Avi Kivityedf88412007-12-16 11:02:48 +020023#include <linux/kvm_host.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080024#include <linux/module.h>
Ahmed S. Darwish9d8f5492007-02-19 14:37:46 +020025#include <linux/kernel.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080026#include <linux/mm.h>
27#include <linux/highmem.h>
Alexey Dobriyane8edc6e2007-05-21 01:22:52 +040028#include <linux/sched.h>
Avi Kivityc7addb92007-09-16 18:58:32 +020029#include <linux/moduleparam.h>
Josh Triplette9bda3b2012-03-20 23:33:51 -070030#include <linux/mod_devicetable.h>
Marcelo Tosatti229456f2009-06-17 09:22:14 -030031#include <linux/ftrace_event.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Shane Wangcafd6652010-04-29 12:09:01 -040033#include <linux/tboot.h>
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030034#include "kvm_cache_regs.h"
Avi Kivity35920a32008-07-03 14:50:12 +030035#include "x86.h"
Avi Kivitye4956062007-06-28 14:15:57 -040036
Avi Kivity6aa8b732006-12-10 02:21:36 -080037#include <asm/io.h>
Anthony Liguori3b3be0d2006-12-13 00:33:43 -080038#include <asm/desc.h>
Eduardo Habkost13673a92008-11-17 19:03:13 -020039#include <asm/vmx.h>
Eduardo Habkost6210e372008-11-17 19:03:16 -020040#include <asm/virtext.h>
Andi Kleena0861c02009-06-08 17:37:09 +080041#include <asm/mce.h>
Dexuan Cui2acf9232010-06-10 11:27:12 +080042#include <asm/i387.h>
43#include <asm/xcr.h>
Gleb Natapovd7cd9792011-10-05 14:01:23 +020044#include <asm/perf_event.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080045
Marcelo Tosatti229456f2009-06-17 09:22:14 -030046#include "trace.h"
47
Avi Kivity4ecac3f2008-05-13 13:23:38 +030048#define __ex(x) __kvm_handle_fault_on_reboot(x)
Avi Kivity5e520e62011-05-15 10:13:12 -040049#define __ex_clear(x, reg) \
50 ____kvm_handle_fault_on_reboot(x, "xor " reg " , " reg)
Avi Kivity4ecac3f2008-05-13 13:23:38 +030051
Avi Kivity6aa8b732006-12-10 02:21:36 -080052MODULE_AUTHOR("Qumranet");
53MODULE_LICENSE("GPL");
54
Josh Triplette9bda3b2012-03-20 23:33:51 -070055static const struct x86_cpu_id vmx_cpu_id[] = {
56 X86_FEATURE_MATCH(X86_FEATURE_VMX),
57 {}
58};
59MODULE_DEVICE_TABLE(x86cpu, vmx_cpu_id);
60
Rusty Russell476bc002012-01-13 09:32:18 +103061static bool __read_mostly enable_vpid = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020062module_param_named(vpid, enable_vpid, bool, 0444);
Sheng Yang2384d2b2008-01-17 15:14:33 +080063
Rusty Russell476bc002012-01-13 09:32:18 +103064static bool __read_mostly flexpriority_enabled = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020065module_param_named(flexpriority, flexpriority_enabled, bool, S_IRUGO);
Avi Kivity4c9fc8e2008-03-24 18:15:14 +020066
Rusty Russell476bc002012-01-13 09:32:18 +103067static bool __read_mostly enable_ept = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020068module_param_named(ept, enable_ept, bool, S_IRUGO);
Sheng Yangd56f5462008-04-25 10:13:16 +080069
Rusty Russell476bc002012-01-13 09:32:18 +103070static bool __read_mostly enable_unrestricted_guest = 1;
Nitin A Kamble3a624e22009-06-08 11:34:16 -070071module_param_named(unrestricted_guest,
72 enable_unrestricted_guest, bool, S_IRUGO);
73
Xudong Hao83c3a332012-05-28 19:33:35 +080074static bool __read_mostly enable_ept_ad_bits = 1;
75module_param_named(eptad, enable_ept_ad_bits, bool, S_IRUGO);
76
Avi Kivitya27685c2012-06-12 20:30:18 +030077static bool __read_mostly emulate_invalid_guest_state = true;
Avi Kivityc1f8bc02009-03-23 15:41:17 +020078module_param(emulate_invalid_guest_state, bool, S_IRUGO);
Mohammed Gamal04fa4d32008-08-17 16:39:48 +030079
Rusty Russell476bc002012-01-13 09:32:18 +103080static bool __read_mostly vmm_exclusive = 1;
Dongxiao Xub923e622010-05-11 18:29:45 +080081module_param(vmm_exclusive, bool, S_IRUGO);
82
Rusty Russell476bc002012-01-13 09:32:18 +103083static bool __read_mostly fasteoi = 1;
Kevin Tian58fbbf262011-08-30 13:56:17 +030084module_param(fasteoi, bool, S_IRUGO);
85
Nadav Har'El801d3422011-05-25 23:02:23 +030086/*
87 * If nested=1, nested virtualization is supported, i.e., guests may use
88 * VMX and be a hypervisor for its own guests. If nested=0, guests may not
89 * use VMX instructions.
90 */
Rusty Russell476bc002012-01-13 09:32:18 +103091static bool __read_mostly nested = 0;
Nadav Har'El801d3422011-05-25 23:02:23 +030092module_param(nested, bool, S_IRUGO);
93
Avi Kivitycdc0e242009-12-06 17:21:14 +020094#define KVM_GUEST_CR0_MASK_UNRESTRICTED_GUEST \
95 (X86_CR0_WP | X86_CR0_NE | X86_CR0_NW | X86_CR0_CD)
96#define KVM_GUEST_CR0_MASK \
97 (KVM_GUEST_CR0_MASK_UNRESTRICTED_GUEST | X86_CR0_PG | X86_CR0_PE)
98#define KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST \
Avi Kivity81231c62010-01-24 16:26:40 +020099 (X86_CR0_WP | X86_CR0_NE)
Avi Kivitycdc0e242009-12-06 17:21:14 +0200100#define KVM_VM_CR0_ALWAYS_ON \
101 (KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST | X86_CR0_PG | X86_CR0_PE)
Avi Kivity4c386092009-12-07 12:26:18 +0200102#define KVM_CR4_GUEST_OWNED_BITS \
103 (X86_CR4_PVI | X86_CR4_DE | X86_CR4_PCE | X86_CR4_OSFXSR \
104 | X86_CR4_OSXMMEXCPT)
105
Avi Kivitycdc0e242009-12-06 17:21:14 +0200106#define KVM_PMODE_VM_CR4_ALWAYS_ON (X86_CR4_PAE | X86_CR4_VMXE)
107#define KVM_RMODE_VM_CR4_ALWAYS_ON (X86_CR4_VME | X86_CR4_PAE | X86_CR4_VMXE)
108
Avi Kivity78ac8b42010-04-08 18:19:35 +0300109#define RMODE_GUEST_OWNED_EFLAGS_BITS (~(X86_EFLAGS_IOPL | X86_EFLAGS_VM))
110
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800111/*
112 * These 2 parameters are used to config the controls for Pause-Loop Exiting:
113 * ple_gap: upper bound on the amount of time between two successive
114 * executions of PAUSE in a loop. Also indicate if ple enabled.
Rik van Riel00c25bc2011-01-04 09:51:33 -0500115 * According to test, this time is usually smaller than 128 cycles.
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800116 * ple_window: upper bound on the amount of time a guest is allowed to execute
117 * in a PAUSE loop. Tests indicate that most spinlocks are held for
118 * less than 2^12 cycles
119 * Time is measured based on a counter that runs at the same rate as the TSC,
120 * refer SDM volume 3b section 21.6.13 & 22.1.3.
121 */
Rik van Riel00c25bc2011-01-04 09:51:33 -0500122#define KVM_VMX_DEFAULT_PLE_GAP 128
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800123#define KVM_VMX_DEFAULT_PLE_WINDOW 4096
124static int ple_gap = KVM_VMX_DEFAULT_PLE_GAP;
125module_param(ple_gap, int, S_IRUGO);
126
127static int ple_window = KVM_VMX_DEFAULT_PLE_WINDOW;
128module_param(ple_window, int, S_IRUGO);
129
Avi Kivity83287ea422012-09-16 15:10:57 +0300130extern const ulong vmx_return;
131
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200132#define NR_AUTOLOAD_MSRS 8
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300133#define VMCS02_POOL_SIZE 1
Avi Kivity61d2ef22010-04-28 16:40:38 +0300134
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400135struct vmcs {
136 u32 revision_id;
137 u32 abort;
138 char data[0];
139};
140
Nadav Har'Eld462b812011-05-24 15:26:10 +0300141/*
142 * Track a VMCS that may be loaded on a certain CPU. If it is (cpu!=-1), also
143 * remember whether it was VMLAUNCHed, and maintain a linked list of all VMCSs
144 * loaded on this CPU (so we can clear them if the CPU goes down).
145 */
146struct loaded_vmcs {
147 struct vmcs *vmcs;
148 int cpu;
149 int launched;
150 struct list_head loaded_vmcss_on_cpu_link;
151};
152
Avi Kivity26bb0982009-09-07 11:14:12 +0300153struct shared_msr_entry {
154 unsigned index;
155 u64 data;
Avi Kivityd5696722009-12-02 12:28:47 +0200156 u64 mask;
Avi Kivity26bb0982009-09-07 11:14:12 +0300157};
158
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300159/*
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300160 * struct vmcs12 describes the state that our guest hypervisor (L1) keeps for a
161 * single nested guest (L2), hence the name vmcs12. Any VMX implementation has
162 * a VMCS structure, and vmcs12 is our emulated VMX's VMCS. This structure is
163 * stored in guest memory specified by VMPTRLD, but is opaque to the guest,
164 * which must access it using VMREAD/VMWRITE/VMCLEAR instructions.
165 * More than one of these structures may exist, if L1 runs multiple L2 guests.
166 * nested_vmx_run() will use the data here to build a vmcs02: a VMCS for the
167 * underlying hardware which will be used to run L2.
168 * This structure is packed to ensure that its layout is identical across
169 * machines (necessary for live migration).
170 * If there are changes in this struct, VMCS12_REVISION must be changed.
171 */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300172typedef u64 natural_width;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300173struct __packed vmcs12 {
174 /* According to the Intel spec, a VMCS region must start with the
175 * following two fields. Then follow implementation-specific data.
176 */
177 u32 revision_id;
178 u32 abort;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300179
Nadav Har'El27d6c862011-05-25 23:06:59 +0300180 u32 launch_state; /* set to 0 by VMCLEAR, to 1 by VMLAUNCH */
181 u32 padding[7]; /* room for future expansion */
182
Nadav Har'El22bd0352011-05-25 23:05:57 +0300183 u64 io_bitmap_a;
184 u64 io_bitmap_b;
185 u64 msr_bitmap;
186 u64 vm_exit_msr_store_addr;
187 u64 vm_exit_msr_load_addr;
188 u64 vm_entry_msr_load_addr;
189 u64 tsc_offset;
190 u64 virtual_apic_page_addr;
191 u64 apic_access_addr;
192 u64 ept_pointer;
193 u64 guest_physical_address;
194 u64 vmcs_link_pointer;
195 u64 guest_ia32_debugctl;
196 u64 guest_ia32_pat;
197 u64 guest_ia32_efer;
198 u64 guest_ia32_perf_global_ctrl;
199 u64 guest_pdptr0;
200 u64 guest_pdptr1;
201 u64 guest_pdptr2;
202 u64 guest_pdptr3;
203 u64 host_ia32_pat;
204 u64 host_ia32_efer;
205 u64 host_ia32_perf_global_ctrl;
206 u64 padding64[8]; /* room for future expansion */
207 /*
208 * To allow migration of L1 (complete with its L2 guests) between
209 * machines of different natural widths (32 or 64 bit), we cannot have
210 * unsigned long fields with no explict size. We use u64 (aliased
211 * natural_width) instead. Luckily, x86 is little-endian.
212 */
213 natural_width cr0_guest_host_mask;
214 natural_width cr4_guest_host_mask;
215 natural_width cr0_read_shadow;
216 natural_width cr4_read_shadow;
217 natural_width cr3_target_value0;
218 natural_width cr3_target_value1;
219 natural_width cr3_target_value2;
220 natural_width cr3_target_value3;
221 natural_width exit_qualification;
222 natural_width guest_linear_address;
223 natural_width guest_cr0;
224 natural_width guest_cr3;
225 natural_width guest_cr4;
226 natural_width guest_es_base;
227 natural_width guest_cs_base;
228 natural_width guest_ss_base;
229 natural_width guest_ds_base;
230 natural_width guest_fs_base;
231 natural_width guest_gs_base;
232 natural_width guest_ldtr_base;
233 natural_width guest_tr_base;
234 natural_width guest_gdtr_base;
235 natural_width guest_idtr_base;
236 natural_width guest_dr7;
237 natural_width guest_rsp;
238 natural_width guest_rip;
239 natural_width guest_rflags;
240 natural_width guest_pending_dbg_exceptions;
241 natural_width guest_sysenter_esp;
242 natural_width guest_sysenter_eip;
243 natural_width host_cr0;
244 natural_width host_cr3;
245 natural_width host_cr4;
246 natural_width host_fs_base;
247 natural_width host_gs_base;
248 natural_width host_tr_base;
249 natural_width host_gdtr_base;
250 natural_width host_idtr_base;
251 natural_width host_ia32_sysenter_esp;
252 natural_width host_ia32_sysenter_eip;
253 natural_width host_rsp;
254 natural_width host_rip;
255 natural_width paddingl[8]; /* room for future expansion */
256 u32 pin_based_vm_exec_control;
257 u32 cpu_based_vm_exec_control;
258 u32 exception_bitmap;
259 u32 page_fault_error_code_mask;
260 u32 page_fault_error_code_match;
261 u32 cr3_target_count;
262 u32 vm_exit_controls;
263 u32 vm_exit_msr_store_count;
264 u32 vm_exit_msr_load_count;
265 u32 vm_entry_controls;
266 u32 vm_entry_msr_load_count;
267 u32 vm_entry_intr_info_field;
268 u32 vm_entry_exception_error_code;
269 u32 vm_entry_instruction_len;
270 u32 tpr_threshold;
271 u32 secondary_vm_exec_control;
272 u32 vm_instruction_error;
273 u32 vm_exit_reason;
274 u32 vm_exit_intr_info;
275 u32 vm_exit_intr_error_code;
276 u32 idt_vectoring_info_field;
277 u32 idt_vectoring_error_code;
278 u32 vm_exit_instruction_len;
279 u32 vmx_instruction_info;
280 u32 guest_es_limit;
281 u32 guest_cs_limit;
282 u32 guest_ss_limit;
283 u32 guest_ds_limit;
284 u32 guest_fs_limit;
285 u32 guest_gs_limit;
286 u32 guest_ldtr_limit;
287 u32 guest_tr_limit;
288 u32 guest_gdtr_limit;
289 u32 guest_idtr_limit;
290 u32 guest_es_ar_bytes;
291 u32 guest_cs_ar_bytes;
292 u32 guest_ss_ar_bytes;
293 u32 guest_ds_ar_bytes;
294 u32 guest_fs_ar_bytes;
295 u32 guest_gs_ar_bytes;
296 u32 guest_ldtr_ar_bytes;
297 u32 guest_tr_ar_bytes;
298 u32 guest_interruptibility_info;
299 u32 guest_activity_state;
300 u32 guest_sysenter_cs;
301 u32 host_ia32_sysenter_cs;
302 u32 padding32[8]; /* room for future expansion */
303 u16 virtual_processor_id;
304 u16 guest_es_selector;
305 u16 guest_cs_selector;
306 u16 guest_ss_selector;
307 u16 guest_ds_selector;
308 u16 guest_fs_selector;
309 u16 guest_gs_selector;
310 u16 guest_ldtr_selector;
311 u16 guest_tr_selector;
312 u16 host_es_selector;
313 u16 host_cs_selector;
314 u16 host_ss_selector;
315 u16 host_ds_selector;
316 u16 host_fs_selector;
317 u16 host_gs_selector;
318 u16 host_tr_selector;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300319};
320
321/*
322 * VMCS12_REVISION is an arbitrary id that should be changed if the content or
323 * layout of struct vmcs12 is changed. MSR_IA32_VMX_BASIC returns this id, and
324 * VMPTRLD verifies that the VMCS region that L1 is loading contains this id.
325 */
326#define VMCS12_REVISION 0x11e57ed0
327
328/*
329 * VMCS12_SIZE is the number of bytes L1 should allocate for the VMXON region
330 * and any VMCS region. Although only sizeof(struct vmcs12) are used by the
331 * current implementation, 4K are reserved to avoid future complications.
332 */
333#define VMCS12_SIZE 0x1000
334
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300335/* Used to remember the last vmcs02 used for some recently used vmcs12s */
336struct vmcs02_list {
337 struct list_head list;
338 gpa_t vmptr;
339 struct loaded_vmcs vmcs02;
340};
341
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300342/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300343 * The nested_vmx structure is part of vcpu_vmx, and holds information we need
344 * for correct emulation of VMX (i.e., nested VMX) on this vcpu.
345 */
346struct nested_vmx {
347 /* Has the level1 guest done vmxon? */
348 bool vmxon;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300349
350 /* The guest-physical address of the current VMCS L1 keeps for L2 */
351 gpa_t current_vmptr;
352 /* The host-usable pointer to the above */
353 struct page *current_vmcs12_page;
354 struct vmcs12 *current_vmcs12;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300355
356 /* vmcs02_list cache of VMCSs recently used to run L2 guests */
357 struct list_head vmcs02_pool;
358 int vmcs02_num;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +0300359 u64 vmcs01_tsc_offset;
Nadav Har'El644d7112011-05-25 23:12:35 +0300360 /* L2 must run next, and mustn't decide to exit to L1. */
361 bool nested_run_pending;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +0300362 /*
363 * Guest pages referred to in vmcs02 with host-physical pointers, so
364 * we must keep them pinned while L2 runs.
365 */
366 struct page *apic_access_page;
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300367};
368
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400369struct vcpu_vmx {
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000370 struct kvm_vcpu vcpu;
Avi Kivity313dbd42008-07-17 18:04:30 +0300371 unsigned long host_rsp;
Avi Kivity29bd8a72007-09-10 17:27:03 +0300372 u8 fail;
Avi Kivity69c73022011-03-07 15:26:44 +0200373 u8 cpl;
Avi Kivity9d58b932011-03-07 16:52:07 +0200374 bool nmi_known_unmasked;
Avi Kivity51aa01d2010-07-20 14:31:20 +0300375 u32 exit_intr_info;
Avi Kivity1155f762007-11-22 11:30:47 +0200376 u32 idt_vectoring_info;
Avi Kivity6de12732011-03-07 12:51:22 +0200377 ulong rflags;
Avi Kivity26bb0982009-09-07 11:14:12 +0300378 struct shared_msr_entry *guest_msrs;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400379 int nmsrs;
380 int save_nmsrs;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400381#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300382 u64 msr_host_kernel_gs_base;
383 u64 msr_guest_kernel_gs_base;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400384#endif
Nadav Har'Eld462b812011-05-24 15:26:10 +0300385 /*
386 * loaded_vmcs points to the VMCS currently used in this vcpu. For a
387 * non-nested (L1) guest, it always points to vmcs01. For a nested
388 * guest (L2), it points to a different VMCS.
389 */
390 struct loaded_vmcs vmcs01;
391 struct loaded_vmcs *loaded_vmcs;
392 bool __launched; /* temporary, used in vmx_vcpu_run */
Avi Kivity61d2ef22010-04-28 16:40:38 +0300393 struct msr_autoload {
394 unsigned nr;
395 struct vmx_msr_entry guest[NR_AUTOLOAD_MSRS];
396 struct vmx_msr_entry host[NR_AUTOLOAD_MSRS];
397 } msr_autoload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400398 struct {
399 int loaded;
400 u16 fs_sel, gs_sel, ldt_sel;
Avi Kivityb2da15a2012-05-13 19:53:24 +0300401#ifdef CONFIG_X86_64
402 u16 ds_sel, es_sel;
403#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +0200404 int gs_ldt_reload_needed;
405 int fs_reload_needed;
Mike Dayd77c26f2007-10-08 09:02:08 -0400406 } host_state;
Avi Kivity9c8cba32007-11-22 11:42:59 +0200407 struct {
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300408 int vm86_active;
Avi Kivity78ac8b42010-04-08 18:19:35 +0300409 ulong save_rflags;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +0300410 struct kvm_segment segs[8];
411 } rmode;
412 struct {
413 u32 bitmask; /* 4 bits per segment (1 bit per field) */
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300414 struct kvm_save_segment {
415 u16 selector;
416 unsigned long base;
417 u32 limit;
418 u32 ar;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +0300419 } seg[8];
Avi Kivity2fb92db2011-04-27 19:42:18 +0300420 } segment_cache;
Sheng Yang2384d2b2008-01-17 15:14:33 +0800421 int vpid;
Mohammed Gamal04fa4d32008-08-17 16:39:48 +0300422 bool emulation_required;
Jan Kiszka3b86cd92008-09-26 09:30:57 +0200423
424 /* Support for vnmi-less CPUs */
425 int soft_vnmi_blocked;
426 ktime_t entry_time;
427 s64 vnmi_blocked_time;
Andi Kleena0861c02009-06-08 17:37:09 +0800428 u32 exit_reason;
Sheng Yang4e47c7a2009-12-18 16:48:47 +0800429
430 bool rdtscp_enabled;
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300431
432 /* Support for a guest hypervisor (nested VMX) */
433 struct nested_vmx nested;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400434};
435
Avi Kivity2fb92db2011-04-27 19:42:18 +0300436enum segment_cache_field {
437 SEG_FIELD_SEL = 0,
438 SEG_FIELD_BASE = 1,
439 SEG_FIELD_LIMIT = 2,
440 SEG_FIELD_AR = 3,
441
442 SEG_FIELD_NR = 4
443};
444
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400445static inline struct vcpu_vmx *to_vmx(struct kvm_vcpu *vcpu)
446{
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000447 return container_of(vcpu, struct vcpu_vmx, vcpu);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400448}
449
Nadav Har'El22bd0352011-05-25 23:05:57 +0300450#define VMCS12_OFFSET(x) offsetof(struct vmcs12, x)
451#define FIELD(number, name) [number] = VMCS12_OFFSET(name)
452#define FIELD64(number, name) [number] = VMCS12_OFFSET(name), \
453 [number##_HIGH] = VMCS12_OFFSET(name)+4
454
Mathias Krause772e0312012-08-30 01:30:19 +0200455static const unsigned short vmcs_field_to_offset_table[] = {
Nadav Har'El22bd0352011-05-25 23:05:57 +0300456 FIELD(VIRTUAL_PROCESSOR_ID, virtual_processor_id),
457 FIELD(GUEST_ES_SELECTOR, guest_es_selector),
458 FIELD(GUEST_CS_SELECTOR, guest_cs_selector),
459 FIELD(GUEST_SS_SELECTOR, guest_ss_selector),
460 FIELD(GUEST_DS_SELECTOR, guest_ds_selector),
461 FIELD(GUEST_FS_SELECTOR, guest_fs_selector),
462 FIELD(GUEST_GS_SELECTOR, guest_gs_selector),
463 FIELD(GUEST_LDTR_SELECTOR, guest_ldtr_selector),
464 FIELD(GUEST_TR_SELECTOR, guest_tr_selector),
465 FIELD(HOST_ES_SELECTOR, host_es_selector),
466 FIELD(HOST_CS_SELECTOR, host_cs_selector),
467 FIELD(HOST_SS_SELECTOR, host_ss_selector),
468 FIELD(HOST_DS_SELECTOR, host_ds_selector),
469 FIELD(HOST_FS_SELECTOR, host_fs_selector),
470 FIELD(HOST_GS_SELECTOR, host_gs_selector),
471 FIELD(HOST_TR_SELECTOR, host_tr_selector),
472 FIELD64(IO_BITMAP_A, io_bitmap_a),
473 FIELD64(IO_BITMAP_B, io_bitmap_b),
474 FIELD64(MSR_BITMAP, msr_bitmap),
475 FIELD64(VM_EXIT_MSR_STORE_ADDR, vm_exit_msr_store_addr),
476 FIELD64(VM_EXIT_MSR_LOAD_ADDR, vm_exit_msr_load_addr),
477 FIELD64(VM_ENTRY_MSR_LOAD_ADDR, vm_entry_msr_load_addr),
478 FIELD64(TSC_OFFSET, tsc_offset),
479 FIELD64(VIRTUAL_APIC_PAGE_ADDR, virtual_apic_page_addr),
480 FIELD64(APIC_ACCESS_ADDR, apic_access_addr),
481 FIELD64(EPT_POINTER, ept_pointer),
482 FIELD64(GUEST_PHYSICAL_ADDRESS, guest_physical_address),
483 FIELD64(VMCS_LINK_POINTER, vmcs_link_pointer),
484 FIELD64(GUEST_IA32_DEBUGCTL, guest_ia32_debugctl),
485 FIELD64(GUEST_IA32_PAT, guest_ia32_pat),
486 FIELD64(GUEST_IA32_EFER, guest_ia32_efer),
487 FIELD64(GUEST_IA32_PERF_GLOBAL_CTRL, guest_ia32_perf_global_ctrl),
488 FIELD64(GUEST_PDPTR0, guest_pdptr0),
489 FIELD64(GUEST_PDPTR1, guest_pdptr1),
490 FIELD64(GUEST_PDPTR2, guest_pdptr2),
491 FIELD64(GUEST_PDPTR3, guest_pdptr3),
492 FIELD64(HOST_IA32_PAT, host_ia32_pat),
493 FIELD64(HOST_IA32_EFER, host_ia32_efer),
494 FIELD64(HOST_IA32_PERF_GLOBAL_CTRL, host_ia32_perf_global_ctrl),
495 FIELD(PIN_BASED_VM_EXEC_CONTROL, pin_based_vm_exec_control),
496 FIELD(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control),
497 FIELD(EXCEPTION_BITMAP, exception_bitmap),
498 FIELD(PAGE_FAULT_ERROR_CODE_MASK, page_fault_error_code_mask),
499 FIELD(PAGE_FAULT_ERROR_CODE_MATCH, page_fault_error_code_match),
500 FIELD(CR3_TARGET_COUNT, cr3_target_count),
501 FIELD(VM_EXIT_CONTROLS, vm_exit_controls),
502 FIELD(VM_EXIT_MSR_STORE_COUNT, vm_exit_msr_store_count),
503 FIELD(VM_EXIT_MSR_LOAD_COUNT, vm_exit_msr_load_count),
504 FIELD(VM_ENTRY_CONTROLS, vm_entry_controls),
505 FIELD(VM_ENTRY_MSR_LOAD_COUNT, vm_entry_msr_load_count),
506 FIELD(VM_ENTRY_INTR_INFO_FIELD, vm_entry_intr_info_field),
507 FIELD(VM_ENTRY_EXCEPTION_ERROR_CODE, vm_entry_exception_error_code),
508 FIELD(VM_ENTRY_INSTRUCTION_LEN, vm_entry_instruction_len),
509 FIELD(TPR_THRESHOLD, tpr_threshold),
510 FIELD(SECONDARY_VM_EXEC_CONTROL, secondary_vm_exec_control),
511 FIELD(VM_INSTRUCTION_ERROR, vm_instruction_error),
512 FIELD(VM_EXIT_REASON, vm_exit_reason),
513 FIELD(VM_EXIT_INTR_INFO, vm_exit_intr_info),
514 FIELD(VM_EXIT_INTR_ERROR_CODE, vm_exit_intr_error_code),
515 FIELD(IDT_VECTORING_INFO_FIELD, idt_vectoring_info_field),
516 FIELD(IDT_VECTORING_ERROR_CODE, idt_vectoring_error_code),
517 FIELD(VM_EXIT_INSTRUCTION_LEN, vm_exit_instruction_len),
518 FIELD(VMX_INSTRUCTION_INFO, vmx_instruction_info),
519 FIELD(GUEST_ES_LIMIT, guest_es_limit),
520 FIELD(GUEST_CS_LIMIT, guest_cs_limit),
521 FIELD(GUEST_SS_LIMIT, guest_ss_limit),
522 FIELD(GUEST_DS_LIMIT, guest_ds_limit),
523 FIELD(GUEST_FS_LIMIT, guest_fs_limit),
524 FIELD(GUEST_GS_LIMIT, guest_gs_limit),
525 FIELD(GUEST_LDTR_LIMIT, guest_ldtr_limit),
526 FIELD(GUEST_TR_LIMIT, guest_tr_limit),
527 FIELD(GUEST_GDTR_LIMIT, guest_gdtr_limit),
528 FIELD(GUEST_IDTR_LIMIT, guest_idtr_limit),
529 FIELD(GUEST_ES_AR_BYTES, guest_es_ar_bytes),
530 FIELD(GUEST_CS_AR_BYTES, guest_cs_ar_bytes),
531 FIELD(GUEST_SS_AR_BYTES, guest_ss_ar_bytes),
532 FIELD(GUEST_DS_AR_BYTES, guest_ds_ar_bytes),
533 FIELD(GUEST_FS_AR_BYTES, guest_fs_ar_bytes),
534 FIELD(GUEST_GS_AR_BYTES, guest_gs_ar_bytes),
535 FIELD(GUEST_LDTR_AR_BYTES, guest_ldtr_ar_bytes),
536 FIELD(GUEST_TR_AR_BYTES, guest_tr_ar_bytes),
537 FIELD(GUEST_INTERRUPTIBILITY_INFO, guest_interruptibility_info),
538 FIELD(GUEST_ACTIVITY_STATE, guest_activity_state),
539 FIELD(GUEST_SYSENTER_CS, guest_sysenter_cs),
540 FIELD(HOST_IA32_SYSENTER_CS, host_ia32_sysenter_cs),
541 FIELD(CR0_GUEST_HOST_MASK, cr0_guest_host_mask),
542 FIELD(CR4_GUEST_HOST_MASK, cr4_guest_host_mask),
543 FIELD(CR0_READ_SHADOW, cr0_read_shadow),
544 FIELD(CR4_READ_SHADOW, cr4_read_shadow),
545 FIELD(CR3_TARGET_VALUE0, cr3_target_value0),
546 FIELD(CR3_TARGET_VALUE1, cr3_target_value1),
547 FIELD(CR3_TARGET_VALUE2, cr3_target_value2),
548 FIELD(CR3_TARGET_VALUE3, cr3_target_value3),
549 FIELD(EXIT_QUALIFICATION, exit_qualification),
550 FIELD(GUEST_LINEAR_ADDRESS, guest_linear_address),
551 FIELD(GUEST_CR0, guest_cr0),
552 FIELD(GUEST_CR3, guest_cr3),
553 FIELD(GUEST_CR4, guest_cr4),
554 FIELD(GUEST_ES_BASE, guest_es_base),
555 FIELD(GUEST_CS_BASE, guest_cs_base),
556 FIELD(GUEST_SS_BASE, guest_ss_base),
557 FIELD(GUEST_DS_BASE, guest_ds_base),
558 FIELD(GUEST_FS_BASE, guest_fs_base),
559 FIELD(GUEST_GS_BASE, guest_gs_base),
560 FIELD(GUEST_LDTR_BASE, guest_ldtr_base),
561 FIELD(GUEST_TR_BASE, guest_tr_base),
562 FIELD(GUEST_GDTR_BASE, guest_gdtr_base),
563 FIELD(GUEST_IDTR_BASE, guest_idtr_base),
564 FIELD(GUEST_DR7, guest_dr7),
565 FIELD(GUEST_RSP, guest_rsp),
566 FIELD(GUEST_RIP, guest_rip),
567 FIELD(GUEST_RFLAGS, guest_rflags),
568 FIELD(GUEST_PENDING_DBG_EXCEPTIONS, guest_pending_dbg_exceptions),
569 FIELD(GUEST_SYSENTER_ESP, guest_sysenter_esp),
570 FIELD(GUEST_SYSENTER_EIP, guest_sysenter_eip),
571 FIELD(HOST_CR0, host_cr0),
572 FIELD(HOST_CR3, host_cr3),
573 FIELD(HOST_CR4, host_cr4),
574 FIELD(HOST_FS_BASE, host_fs_base),
575 FIELD(HOST_GS_BASE, host_gs_base),
576 FIELD(HOST_TR_BASE, host_tr_base),
577 FIELD(HOST_GDTR_BASE, host_gdtr_base),
578 FIELD(HOST_IDTR_BASE, host_idtr_base),
579 FIELD(HOST_IA32_SYSENTER_ESP, host_ia32_sysenter_esp),
580 FIELD(HOST_IA32_SYSENTER_EIP, host_ia32_sysenter_eip),
581 FIELD(HOST_RSP, host_rsp),
582 FIELD(HOST_RIP, host_rip),
583};
584static const int max_vmcs_field = ARRAY_SIZE(vmcs_field_to_offset_table);
585
586static inline short vmcs_field_to_offset(unsigned long field)
587{
588 if (field >= max_vmcs_field || vmcs_field_to_offset_table[field] == 0)
589 return -1;
590 return vmcs_field_to_offset_table[field];
591}
592
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300593static inline struct vmcs12 *get_vmcs12(struct kvm_vcpu *vcpu)
594{
595 return to_vmx(vcpu)->nested.current_vmcs12;
596}
597
598static struct page *nested_get_page(struct kvm_vcpu *vcpu, gpa_t addr)
599{
600 struct page *page = gfn_to_page(vcpu->kvm, addr >> PAGE_SHIFT);
Xiao Guangrong32cad842012-08-03 15:42:52 +0800601 if (is_error_page(page))
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300602 return NULL;
Xiao Guangrong32cad842012-08-03 15:42:52 +0800603
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300604 return page;
605}
606
607static void nested_release_page(struct page *page)
608{
609 kvm_release_page_dirty(page);
610}
611
612static void nested_release_page_clean(struct page *page)
613{
614 kvm_release_page_clean(page);
615}
616
Sheng Yang4e1096d2008-07-06 19:16:51 +0800617static u64 construct_eptp(unsigned long root_hpa);
Dongxiao Xu4610c9c2010-05-11 18:29:48 +0800618static void kvm_cpu_vmxon(u64 addr);
619static void kvm_cpu_vmxoff(void);
Avi Kivityaff48ba2010-12-05 18:56:11 +0200620static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3);
Gleb Natapov776e58e2011-03-13 12:34:27 +0200621static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr);
Orit Wassermanb246dd52012-05-31 14:49:22 +0300622static void vmx_set_segment(struct kvm_vcpu *vcpu,
623 struct kvm_segment *var, int seg);
624static void vmx_get_segment(struct kvm_vcpu *vcpu,
625 struct kvm_segment *var, int seg);
Avi Kivity75880a02007-06-20 11:20:04 +0300626
Avi Kivity6aa8b732006-12-10 02:21:36 -0800627static DEFINE_PER_CPU(struct vmcs *, vmxarea);
628static DEFINE_PER_CPU(struct vmcs *, current_vmcs);
Nadav Har'Eld462b812011-05-24 15:26:10 +0300629/*
630 * We maintain a per-CPU linked-list of VMCS loaded on that CPU. This is needed
631 * when a CPU is brought down, and we need to VMCLEAR all VMCSs loaded on it.
632 */
633static DEFINE_PER_CPU(struct list_head, loaded_vmcss_on_cpu);
Avi Kivity3444d7d2010-07-26 18:32:38 +0300634static DEFINE_PER_CPU(struct desc_ptr, host_gdt);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800635
Avi Kivity3e7c73e2009-02-24 21:46:19 +0200636static unsigned long *vmx_io_bitmap_a;
637static unsigned long *vmx_io_bitmap_b;
Avi Kivity58972972009-02-24 22:26:47 +0200638static unsigned long *vmx_msr_bitmap_legacy;
639static unsigned long *vmx_msr_bitmap_longmode;
He, Qingfdef3ad2007-04-30 09:45:24 +0300640
Avi Kivity110312c2010-12-21 12:54:20 +0200641static bool cpu_has_load_ia32_efer;
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200642static bool cpu_has_load_perf_global_ctrl;
Avi Kivity110312c2010-12-21 12:54:20 +0200643
Sheng Yang2384d2b2008-01-17 15:14:33 +0800644static DECLARE_BITMAP(vmx_vpid_bitmap, VMX_NR_VPIDS);
645static DEFINE_SPINLOCK(vmx_vpid_lock);
646
Yang, Sheng1c3d14f2007-07-29 11:07:42 +0300647static struct vmcs_config {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800648 int size;
649 int order;
650 u32 revision_id;
Yang, Sheng1c3d14f2007-07-29 11:07:42 +0300651 u32 pin_based_exec_ctrl;
652 u32 cpu_based_exec_ctrl;
Sheng Yangf78e0e22007-10-29 09:40:42 +0800653 u32 cpu_based_2nd_exec_ctrl;
Yang, Sheng1c3d14f2007-07-29 11:07:42 +0300654 u32 vmexit_ctrl;
655 u32 vmentry_ctrl;
656} vmcs_config;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800657
Hannes Ederefff9e52008-11-28 17:02:06 +0100658static struct vmx_capability {
Sheng Yangd56f5462008-04-25 10:13:16 +0800659 u32 ept;
660 u32 vpid;
661} vmx_capability;
662
Avi Kivity6aa8b732006-12-10 02:21:36 -0800663#define VMX_SEGMENT_FIELD(seg) \
664 [VCPU_SREG_##seg] = { \
665 .selector = GUEST_##seg##_SELECTOR, \
666 .base = GUEST_##seg##_BASE, \
667 .limit = GUEST_##seg##_LIMIT, \
668 .ar_bytes = GUEST_##seg##_AR_BYTES, \
669 }
670
Mathias Krause772e0312012-08-30 01:30:19 +0200671static const struct kvm_vmx_segment_field {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800672 unsigned selector;
673 unsigned base;
674 unsigned limit;
675 unsigned ar_bytes;
676} kvm_vmx_segment_fields[] = {
677 VMX_SEGMENT_FIELD(CS),
678 VMX_SEGMENT_FIELD(DS),
679 VMX_SEGMENT_FIELD(ES),
680 VMX_SEGMENT_FIELD(FS),
681 VMX_SEGMENT_FIELD(GS),
682 VMX_SEGMENT_FIELD(SS),
683 VMX_SEGMENT_FIELD(TR),
684 VMX_SEGMENT_FIELD(LDTR),
685};
686
Avi Kivity26bb0982009-09-07 11:14:12 +0300687static u64 host_efer;
688
Avi Kivity6de4f3ad2009-05-31 22:58:47 +0300689static void ept_save_pdptrs(struct kvm_vcpu *vcpu);
690
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300691/*
Brian Gerst8c065852010-07-17 09:03:26 -0400692 * Keep MSR_STAR at the end, as setup_msrs() will try to optimize it
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300693 * away by decrementing the array size.
694 */
Avi Kivity6aa8b732006-12-10 02:21:36 -0800695static const u32 vmx_msr_index[] = {
Avi Kivity05b3e0c2006-12-13 00:33:45 -0800696#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300697 MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800698#endif
Brian Gerst8c065852010-07-17 09:03:26 -0400699 MSR_EFER, MSR_TSC_AUX, MSR_STAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800700};
Ahmed S. Darwish9d8f5492007-02-19 14:37:46 +0200701#define NR_VMX_MSR ARRAY_SIZE(vmx_msr_index)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800702
Gui Jianfeng31299942010-03-15 17:29:09 +0800703static inline bool is_page_fault(u32 intr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800704{
705 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
706 INTR_INFO_VALID_MASK)) ==
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +0100707 (INTR_TYPE_HARD_EXCEPTION | PF_VECTOR | INTR_INFO_VALID_MASK);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800708}
709
Gui Jianfeng31299942010-03-15 17:29:09 +0800710static inline bool is_no_device(u32 intr_info)
Anthony Liguori2ab455c2007-04-27 09:29:49 +0300711{
712 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
713 INTR_INFO_VALID_MASK)) ==
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +0100714 (INTR_TYPE_HARD_EXCEPTION | NM_VECTOR | INTR_INFO_VALID_MASK);
Anthony Liguori2ab455c2007-04-27 09:29:49 +0300715}
716
Gui Jianfeng31299942010-03-15 17:29:09 +0800717static inline bool is_invalid_opcode(u32 intr_info)
Anthony Liguori7aa81cc2007-09-17 14:57:50 -0500718{
719 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
720 INTR_INFO_VALID_MASK)) ==
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +0100721 (INTR_TYPE_HARD_EXCEPTION | UD_VECTOR | INTR_INFO_VALID_MASK);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -0500722}
723
Gui Jianfeng31299942010-03-15 17:29:09 +0800724static inline bool is_external_interrupt(u32 intr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800725{
726 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
727 == (INTR_TYPE_EXT_INTR | INTR_INFO_VALID_MASK);
728}
729
Gui Jianfeng31299942010-03-15 17:29:09 +0800730static inline bool is_machine_check(u32 intr_info)
Andi Kleena0861c02009-06-08 17:37:09 +0800731{
732 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
733 INTR_INFO_VALID_MASK)) ==
734 (INTR_TYPE_HARD_EXCEPTION | MC_VECTOR | INTR_INFO_VALID_MASK);
735}
736
Gui Jianfeng31299942010-03-15 17:29:09 +0800737static inline bool cpu_has_vmx_msr_bitmap(void)
Sheng Yang25c5f222008-03-28 13:18:56 +0800738{
Sheng Yang04547152009-04-01 15:52:31 +0800739 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_USE_MSR_BITMAPS;
Sheng Yang25c5f222008-03-28 13:18:56 +0800740}
741
Gui Jianfeng31299942010-03-15 17:29:09 +0800742static inline bool cpu_has_vmx_tpr_shadow(void)
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800743{
Sheng Yang04547152009-04-01 15:52:31 +0800744 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW;
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800745}
746
Gui Jianfeng31299942010-03-15 17:29:09 +0800747static inline bool vm_need_tpr_shadow(struct kvm *kvm)
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800748{
Sheng Yang04547152009-04-01 15:52:31 +0800749 return (cpu_has_vmx_tpr_shadow()) && (irqchip_in_kernel(kvm));
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800750}
751
Gui Jianfeng31299942010-03-15 17:29:09 +0800752static inline bool cpu_has_secondary_exec_ctrls(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +0800753{
Sheng Yang04547152009-04-01 15:52:31 +0800754 return vmcs_config.cpu_based_exec_ctrl &
755 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Sheng Yangf78e0e22007-10-29 09:40:42 +0800756}
757
Avi Kivity774ead32007-12-26 13:57:04 +0200758static inline bool cpu_has_vmx_virtualize_apic_accesses(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +0800759{
Sheng Yang04547152009-04-01 15:52:31 +0800760 return vmcs_config.cpu_based_2nd_exec_ctrl &
761 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
762}
763
764static inline bool cpu_has_vmx_flexpriority(void)
765{
766 return cpu_has_vmx_tpr_shadow() &&
767 cpu_has_vmx_virtualize_apic_accesses();
Sheng Yangf78e0e22007-10-29 09:40:42 +0800768}
769
Marcelo Tosattie7997942009-06-11 12:07:40 -0300770static inline bool cpu_has_vmx_ept_execute_only(void)
771{
Gui Jianfeng31299942010-03-15 17:29:09 +0800772 return vmx_capability.ept & VMX_EPT_EXECUTE_ONLY_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -0300773}
774
775static inline bool cpu_has_vmx_eptp_uncacheable(void)
776{
Gui Jianfeng31299942010-03-15 17:29:09 +0800777 return vmx_capability.ept & VMX_EPTP_UC_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -0300778}
779
780static inline bool cpu_has_vmx_eptp_writeback(void)
781{
Gui Jianfeng31299942010-03-15 17:29:09 +0800782 return vmx_capability.ept & VMX_EPTP_WB_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -0300783}
784
785static inline bool cpu_has_vmx_ept_2m_page(void)
786{
Gui Jianfeng31299942010-03-15 17:29:09 +0800787 return vmx_capability.ept & VMX_EPT_2MB_PAGE_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -0300788}
789
Sheng Yang878403b2010-01-05 19:02:29 +0800790static inline bool cpu_has_vmx_ept_1g_page(void)
791{
Gui Jianfeng31299942010-03-15 17:29:09 +0800792 return vmx_capability.ept & VMX_EPT_1GB_PAGE_BIT;
Sheng Yang878403b2010-01-05 19:02:29 +0800793}
794
Sheng Yang4bc9b982010-06-02 14:05:24 +0800795static inline bool cpu_has_vmx_ept_4levels(void)
796{
797 return vmx_capability.ept & VMX_EPT_PAGE_WALK_4_BIT;
798}
799
Xudong Hao83c3a332012-05-28 19:33:35 +0800800static inline bool cpu_has_vmx_ept_ad_bits(void)
801{
802 return vmx_capability.ept & VMX_EPT_AD_BIT;
803}
804
Gui Jianfeng31299942010-03-15 17:29:09 +0800805static inline bool cpu_has_vmx_invept_individual_addr(void)
Sheng Yangd56f5462008-04-25 10:13:16 +0800806{
Gui Jianfeng31299942010-03-15 17:29:09 +0800807 return vmx_capability.ept & VMX_EPT_EXTENT_INDIVIDUAL_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +0800808}
809
Gui Jianfeng31299942010-03-15 17:29:09 +0800810static inline bool cpu_has_vmx_invept_context(void)
Sheng Yangd56f5462008-04-25 10:13:16 +0800811{
Gui Jianfeng31299942010-03-15 17:29:09 +0800812 return vmx_capability.ept & VMX_EPT_EXTENT_CONTEXT_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +0800813}
814
Gui Jianfeng31299942010-03-15 17:29:09 +0800815static inline bool cpu_has_vmx_invept_global(void)
Sheng Yangd56f5462008-04-25 10:13:16 +0800816{
Gui Jianfeng31299942010-03-15 17:29:09 +0800817 return vmx_capability.ept & VMX_EPT_EXTENT_GLOBAL_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +0800818}
819
Gui Jianfeng518c8ae2010-06-04 08:51:39 +0800820static inline bool cpu_has_vmx_invvpid_single(void)
821{
822 return vmx_capability.vpid & VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT;
823}
824
Gui Jianfengb9d762f2010-06-07 10:32:29 +0800825static inline bool cpu_has_vmx_invvpid_global(void)
826{
827 return vmx_capability.vpid & VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT;
828}
829
Gui Jianfeng31299942010-03-15 17:29:09 +0800830static inline bool cpu_has_vmx_ept(void)
Sheng Yangd56f5462008-04-25 10:13:16 +0800831{
Sheng Yang04547152009-04-01 15:52:31 +0800832 return vmcs_config.cpu_based_2nd_exec_ctrl &
833 SECONDARY_EXEC_ENABLE_EPT;
Sheng Yangd56f5462008-04-25 10:13:16 +0800834}
835
Gui Jianfeng31299942010-03-15 17:29:09 +0800836static inline bool cpu_has_vmx_unrestricted_guest(void)
Nitin A Kamble3a624e22009-06-08 11:34:16 -0700837{
838 return vmcs_config.cpu_based_2nd_exec_ctrl &
839 SECONDARY_EXEC_UNRESTRICTED_GUEST;
840}
841
Gui Jianfeng31299942010-03-15 17:29:09 +0800842static inline bool cpu_has_vmx_ple(void)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800843{
844 return vmcs_config.cpu_based_2nd_exec_ctrl &
845 SECONDARY_EXEC_PAUSE_LOOP_EXITING;
846}
847
Gui Jianfeng31299942010-03-15 17:29:09 +0800848static inline bool vm_need_virtualize_apic_accesses(struct kvm *kvm)
Sheng Yangf78e0e22007-10-29 09:40:42 +0800849{
Gui Jianfeng6d3e4352010-01-29 15:36:59 +0800850 return flexpriority_enabled && irqchip_in_kernel(kvm);
Sheng Yangf78e0e22007-10-29 09:40:42 +0800851}
852
Gui Jianfeng31299942010-03-15 17:29:09 +0800853static inline bool cpu_has_vmx_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +0800854{
Sheng Yang04547152009-04-01 15:52:31 +0800855 return vmcs_config.cpu_based_2nd_exec_ctrl &
856 SECONDARY_EXEC_ENABLE_VPID;
Sheng Yang2384d2b2008-01-17 15:14:33 +0800857}
858
Gui Jianfeng31299942010-03-15 17:29:09 +0800859static inline bool cpu_has_vmx_rdtscp(void)
Sheng Yang4e47c7a2009-12-18 16:48:47 +0800860{
861 return vmcs_config.cpu_based_2nd_exec_ctrl &
862 SECONDARY_EXEC_RDTSCP;
863}
864
Mao, Junjiead756a12012-07-02 01:18:48 +0000865static inline bool cpu_has_vmx_invpcid(void)
866{
867 return vmcs_config.cpu_based_2nd_exec_ctrl &
868 SECONDARY_EXEC_ENABLE_INVPCID;
869}
870
Gui Jianfeng31299942010-03-15 17:29:09 +0800871static inline bool cpu_has_virtual_nmis(void)
Sheng Yangf08864b2008-05-15 18:23:25 +0800872{
873 return vmcs_config.pin_based_exec_ctrl & PIN_BASED_VIRTUAL_NMIS;
874}
875
Sheng Yangf5f48ee2010-06-30 12:25:15 +0800876static inline bool cpu_has_vmx_wbinvd_exit(void)
877{
878 return vmcs_config.cpu_based_2nd_exec_ctrl &
879 SECONDARY_EXEC_WBINVD_EXITING;
880}
881
Sheng Yang04547152009-04-01 15:52:31 +0800882static inline bool report_flexpriority(void)
883{
884 return flexpriority_enabled;
885}
886
Nadav Har'Elfe3ef052011-05-25 23:10:02 +0300887static inline bool nested_cpu_has(struct vmcs12 *vmcs12, u32 bit)
888{
889 return vmcs12->cpu_based_vm_exec_control & bit;
890}
891
892static inline bool nested_cpu_has2(struct vmcs12 *vmcs12, u32 bit)
893{
894 return (vmcs12->cpu_based_vm_exec_control &
895 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) &&
896 (vmcs12->secondary_vm_exec_control & bit);
897}
898
Nadav Har'El644d7112011-05-25 23:12:35 +0300899static inline bool nested_cpu_has_virtual_nmis(struct vmcs12 *vmcs12,
900 struct kvm_vcpu *vcpu)
901{
902 return vmcs12->pin_based_vm_exec_control & PIN_BASED_VIRTUAL_NMIS;
903}
904
905static inline bool is_exception(u32 intr_info)
906{
907 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
908 == (INTR_TYPE_HARD_EXCEPTION | INTR_INFO_VALID_MASK);
909}
910
911static void nested_vmx_vmexit(struct kvm_vcpu *vcpu);
Nadav Har'El7c177932011-05-25 23:12:04 +0300912static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
913 struct vmcs12 *vmcs12,
914 u32 reason, unsigned long qualification);
915
Rusty Russell8b9cf982007-07-30 16:31:43 +1000916static int __find_msr_index(struct vcpu_vmx *vmx, u32 msr)
Avi Kivity7725f0b2006-12-13 00:34:01 -0800917{
918 int i;
919
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400920 for (i = 0; i < vmx->nmsrs; ++i)
Avi Kivity26bb0982009-09-07 11:14:12 +0300921 if (vmx_msr_index[vmx->guest_msrs[i].index] == msr)
Eddie Donga75beee2007-05-17 18:55:15 +0300922 return i;
923 return -1;
924}
925
Sheng Yang2384d2b2008-01-17 15:14:33 +0800926static inline void __invvpid(int ext, u16 vpid, gva_t gva)
927{
928 struct {
929 u64 vpid : 16;
930 u64 rsvd : 48;
931 u64 gva;
932 } operand = { vpid, 0, gva };
933
Avi Kivity4ecac3f2008-05-13 13:23:38 +0300934 asm volatile (__ex(ASM_VMX_INVVPID)
Sheng Yang2384d2b2008-01-17 15:14:33 +0800935 /* CF==1 or ZF==1 --> rc = -1 */
936 "; ja 1f ; ud2 ; 1:"
937 : : "a"(&operand), "c"(ext) : "cc", "memory");
938}
939
Sheng Yang14394422008-04-28 12:24:45 +0800940static inline void __invept(int ext, u64 eptp, gpa_t gpa)
941{
942 struct {
943 u64 eptp, gpa;
944 } operand = {eptp, gpa};
945
Avi Kivity4ecac3f2008-05-13 13:23:38 +0300946 asm volatile (__ex(ASM_VMX_INVEPT)
Sheng Yang14394422008-04-28 12:24:45 +0800947 /* CF==1 or ZF==1 --> rc = -1 */
948 "; ja 1f ; ud2 ; 1:\n"
949 : : "a" (&operand), "c" (ext) : "cc", "memory");
950}
951
Avi Kivity26bb0982009-09-07 11:14:12 +0300952static struct shared_msr_entry *find_msr_entry(struct vcpu_vmx *vmx, u32 msr)
Eddie Donga75beee2007-05-17 18:55:15 +0300953{
954 int i;
955
Rusty Russell8b9cf982007-07-30 16:31:43 +1000956 i = __find_msr_index(vmx, msr);
Eddie Donga75beee2007-05-17 18:55:15 +0300957 if (i >= 0)
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400958 return &vmx->guest_msrs[i];
Al Viro8b6d44c2007-02-09 16:38:40 +0000959 return NULL;
Avi Kivity7725f0b2006-12-13 00:34:01 -0800960}
961
Avi Kivity6aa8b732006-12-10 02:21:36 -0800962static void vmcs_clear(struct vmcs *vmcs)
963{
964 u64 phys_addr = __pa(vmcs);
965 u8 error;
966
Avi Kivity4ecac3f2008-05-13 13:23:38 +0300967 asm volatile (__ex(ASM_VMX_VMCLEAR_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +0200968 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800969 : "cc", "memory");
970 if (error)
971 printk(KERN_ERR "kvm: vmclear fail: %p/%llx\n",
972 vmcs, phys_addr);
973}
974
Nadav Har'Eld462b812011-05-24 15:26:10 +0300975static inline void loaded_vmcs_init(struct loaded_vmcs *loaded_vmcs)
976{
977 vmcs_clear(loaded_vmcs->vmcs);
978 loaded_vmcs->cpu = -1;
979 loaded_vmcs->launched = 0;
980}
981
Dongxiao Xu7725b892010-05-11 18:29:38 +0800982static void vmcs_load(struct vmcs *vmcs)
983{
984 u64 phys_addr = __pa(vmcs);
985 u8 error;
986
987 asm volatile (__ex(ASM_VMX_VMPTRLD_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +0200988 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Dongxiao Xu7725b892010-05-11 18:29:38 +0800989 : "cc", "memory");
990 if (error)
Nadav Har'El2844d842011-05-25 23:16:40 +0300991 printk(KERN_ERR "kvm: vmptrld %p/%llx failed\n",
Dongxiao Xu7725b892010-05-11 18:29:38 +0800992 vmcs, phys_addr);
993}
994
Nadav Har'Eld462b812011-05-24 15:26:10 +0300995static void __loaded_vmcs_clear(void *arg)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800996{
Nadav Har'Eld462b812011-05-24 15:26:10 +0300997 struct loaded_vmcs *loaded_vmcs = arg;
Ingo Molnard3b2c332007-01-05 16:36:23 -0800998 int cpu = raw_smp_processor_id();
Avi Kivity6aa8b732006-12-10 02:21:36 -0800999
Nadav Har'Eld462b812011-05-24 15:26:10 +03001000 if (loaded_vmcs->cpu != cpu)
1001 return; /* vcpu migration can race with cpu offline */
1002 if (per_cpu(current_vmcs, cpu) == loaded_vmcs->vmcs)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001003 per_cpu(current_vmcs, cpu) = NULL;
Nadav Har'Eld462b812011-05-24 15:26:10 +03001004 list_del(&loaded_vmcs->loaded_vmcss_on_cpu_link);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08001005
1006 /*
1007 * we should ensure updating loaded_vmcs->loaded_vmcss_on_cpu_link
1008 * is before setting loaded_vmcs->vcpu to -1 which is done in
1009 * loaded_vmcs_init. Otherwise, other cpu can see vcpu = -1 fist
1010 * then adds the vmcs into percpu list before it is deleted.
1011 */
1012 smp_wmb();
1013
Nadav Har'Eld462b812011-05-24 15:26:10 +03001014 loaded_vmcs_init(loaded_vmcs);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001015}
1016
Nadav Har'Eld462b812011-05-24 15:26:10 +03001017static void loaded_vmcs_clear(struct loaded_vmcs *loaded_vmcs)
Avi Kivity8d0be2b2007-02-12 00:54:46 -08001018{
Xiao Guangronge6c7d322012-11-28 20:53:15 +08001019 int cpu = loaded_vmcs->cpu;
1020
1021 if (cpu != -1)
1022 smp_call_function_single(cpu,
1023 __loaded_vmcs_clear, loaded_vmcs, 1);
Avi Kivity8d0be2b2007-02-12 00:54:46 -08001024}
1025
Gui Jianfeng1760dd42010-06-07 10:33:27 +08001026static inline void vpid_sync_vcpu_single(struct vcpu_vmx *vmx)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001027{
1028 if (vmx->vpid == 0)
1029 return;
1030
Gui Jianfeng518c8ae2010-06-04 08:51:39 +08001031 if (cpu_has_vmx_invvpid_single())
1032 __invvpid(VMX_VPID_EXTENT_SINGLE_CONTEXT, vmx->vpid, 0);
Sheng Yang2384d2b2008-01-17 15:14:33 +08001033}
1034
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001035static inline void vpid_sync_vcpu_global(void)
1036{
1037 if (cpu_has_vmx_invvpid_global())
1038 __invvpid(VMX_VPID_EXTENT_ALL_CONTEXT, 0, 0);
1039}
1040
1041static inline void vpid_sync_context(struct vcpu_vmx *vmx)
1042{
1043 if (cpu_has_vmx_invvpid_single())
Gui Jianfeng1760dd42010-06-07 10:33:27 +08001044 vpid_sync_vcpu_single(vmx);
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001045 else
1046 vpid_sync_vcpu_global();
1047}
1048
Sheng Yang14394422008-04-28 12:24:45 +08001049static inline void ept_sync_global(void)
1050{
1051 if (cpu_has_vmx_invept_global())
1052 __invept(VMX_EPT_EXTENT_GLOBAL, 0, 0);
1053}
1054
1055static inline void ept_sync_context(u64 eptp)
1056{
Avi Kivity089d0342009-03-23 18:26:32 +02001057 if (enable_ept) {
Sheng Yang14394422008-04-28 12:24:45 +08001058 if (cpu_has_vmx_invept_context())
1059 __invept(VMX_EPT_EXTENT_CONTEXT, eptp, 0);
1060 else
1061 ept_sync_global();
1062 }
1063}
1064
1065static inline void ept_sync_individual_addr(u64 eptp, gpa_t gpa)
1066{
Avi Kivity089d0342009-03-23 18:26:32 +02001067 if (enable_ept) {
Sheng Yang14394422008-04-28 12:24:45 +08001068 if (cpu_has_vmx_invept_individual_addr())
1069 __invept(VMX_EPT_EXTENT_INDIVIDUAL_ADDR,
1070 eptp, gpa);
1071 else
1072 ept_sync_context(eptp);
1073 }
1074}
1075
Avi Kivity96304212011-05-15 10:13:13 -04001076static __always_inline unsigned long vmcs_readl(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001077{
Avi Kivity5e520e62011-05-15 10:13:12 -04001078 unsigned long value;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001079
Avi Kivity5e520e62011-05-15 10:13:12 -04001080 asm volatile (__ex_clear(ASM_VMX_VMREAD_RDX_RAX, "%0")
1081 : "=a"(value) : "d"(field) : "cc");
Avi Kivity6aa8b732006-12-10 02:21:36 -08001082 return value;
1083}
1084
Avi Kivity96304212011-05-15 10:13:13 -04001085static __always_inline u16 vmcs_read16(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001086{
1087 return vmcs_readl(field);
1088}
1089
Avi Kivity96304212011-05-15 10:13:13 -04001090static __always_inline u32 vmcs_read32(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001091{
1092 return vmcs_readl(field);
1093}
1094
Avi Kivity96304212011-05-15 10:13:13 -04001095static __always_inline u64 vmcs_read64(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001096{
Avi Kivity05b3e0c2006-12-13 00:33:45 -08001097#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001098 return vmcs_readl(field);
1099#else
1100 return vmcs_readl(field) | ((u64)vmcs_readl(field+1) << 32);
1101#endif
1102}
1103
Avi Kivitye52de1b2007-01-05 16:36:56 -08001104static noinline void vmwrite_error(unsigned long field, unsigned long value)
1105{
1106 printk(KERN_ERR "vmwrite error: reg %lx value %lx (err %d)\n",
1107 field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
1108 dump_stack();
1109}
1110
Avi Kivity6aa8b732006-12-10 02:21:36 -08001111static void vmcs_writel(unsigned long field, unsigned long value)
1112{
1113 u8 error;
1114
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001115 asm volatile (__ex(ASM_VMX_VMWRITE_RAX_RDX) "; setna %0"
Mike Dayd77c26f2007-10-08 09:02:08 -04001116 : "=q"(error) : "a"(value), "d"(field) : "cc");
Avi Kivitye52de1b2007-01-05 16:36:56 -08001117 if (unlikely(error))
1118 vmwrite_error(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001119}
1120
1121static void vmcs_write16(unsigned long field, u16 value)
1122{
1123 vmcs_writel(field, value);
1124}
1125
1126static void vmcs_write32(unsigned long field, u32 value)
1127{
1128 vmcs_writel(field, value);
1129}
1130
1131static void vmcs_write64(unsigned long field, u64 value)
1132{
Avi Kivity6aa8b732006-12-10 02:21:36 -08001133 vmcs_writel(field, value);
Avi Kivity7682f2d2008-05-12 19:25:43 +03001134#ifndef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001135 asm volatile ("");
1136 vmcs_writel(field+1, value >> 32);
1137#endif
1138}
1139
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001140static void vmcs_clear_bits(unsigned long field, u32 mask)
1141{
1142 vmcs_writel(field, vmcs_readl(field) & ~mask);
1143}
1144
1145static void vmcs_set_bits(unsigned long field, u32 mask)
1146{
1147 vmcs_writel(field, vmcs_readl(field) | mask);
1148}
1149
Avi Kivity2fb92db2011-04-27 19:42:18 +03001150static void vmx_segment_cache_clear(struct vcpu_vmx *vmx)
1151{
1152 vmx->segment_cache.bitmask = 0;
1153}
1154
1155static bool vmx_segment_cache_test_set(struct vcpu_vmx *vmx, unsigned seg,
1156 unsigned field)
1157{
1158 bool ret;
1159 u32 mask = 1 << (seg * SEG_FIELD_NR + field);
1160
1161 if (!(vmx->vcpu.arch.regs_avail & (1 << VCPU_EXREG_SEGMENTS))) {
1162 vmx->vcpu.arch.regs_avail |= (1 << VCPU_EXREG_SEGMENTS);
1163 vmx->segment_cache.bitmask = 0;
1164 }
1165 ret = vmx->segment_cache.bitmask & mask;
1166 vmx->segment_cache.bitmask |= mask;
1167 return ret;
1168}
1169
1170static u16 vmx_read_guest_seg_selector(struct vcpu_vmx *vmx, unsigned seg)
1171{
1172 u16 *p = &vmx->segment_cache.seg[seg].selector;
1173
1174 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_SEL))
1175 *p = vmcs_read16(kvm_vmx_segment_fields[seg].selector);
1176 return *p;
1177}
1178
1179static ulong vmx_read_guest_seg_base(struct vcpu_vmx *vmx, unsigned seg)
1180{
1181 ulong *p = &vmx->segment_cache.seg[seg].base;
1182
1183 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_BASE))
1184 *p = vmcs_readl(kvm_vmx_segment_fields[seg].base);
1185 return *p;
1186}
1187
1188static u32 vmx_read_guest_seg_limit(struct vcpu_vmx *vmx, unsigned seg)
1189{
1190 u32 *p = &vmx->segment_cache.seg[seg].limit;
1191
1192 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_LIMIT))
1193 *p = vmcs_read32(kvm_vmx_segment_fields[seg].limit);
1194 return *p;
1195}
1196
1197static u32 vmx_read_guest_seg_ar(struct vcpu_vmx *vmx, unsigned seg)
1198{
1199 u32 *p = &vmx->segment_cache.seg[seg].ar;
1200
1201 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_AR))
1202 *p = vmcs_read32(kvm_vmx_segment_fields[seg].ar_bytes);
1203 return *p;
1204}
1205
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001206static void update_exception_bitmap(struct kvm_vcpu *vcpu)
1207{
1208 u32 eb;
1209
Jan Kiszkafd7373c2010-01-20 18:20:20 +01001210 eb = (1u << PF_VECTOR) | (1u << UD_VECTOR) | (1u << MC_VECTOR) |
1211 (1u << NM_VECTOR) | (1u << DB_VECTOR);
1212 if ((vcpu->guest_debug &
1213 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP)) ==
1214 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP))
1215 eb |= 1u << BP_VECTOR;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03001216 if (to_vmx(vcpu)->rmode.vm86_active)
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001217 eb = ~0;
Avi Kivity089d0342009-03-23 18:26:32 +02001218 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08001219 eb &= ~(1u << PF_VECTOR); /* bypass_guest_pf = 0 */
Avi Kivity02daab22009-12-30 12:40:26 +02001220 if (vcpu->fpu_active)
1221 eb &= ~(1u << NM_VECTOR);
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001222
1223 /* When we are running a nested L2 guest and L1 specified for it a
1224 * certain exception bitmap, we must trap the same exceptions and pass
1225 * them to L1. When running L2, we will only handle the exceptions
1226 * specified above if L1 did not want them.
1227 */
1228 if (is_guest_mode(vcpu))
1229 eb |= get_vmcs12(vcpu)->exception_bitmap;
1230
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001231 vmcs_write32(EXCEPTION_BITMAP, eb);
1232}
1233
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001234static void clear_atomic_switch_msr_special(unsigned long entry,
1235 unsigned long exit)
1236{
1237 vmcs_clear_bits(VM_ENTRY_CONTROLS, entry);
1238 vmcs_clear_bits(VM_EXIT_CONTROLS, exit);
1239}
1240
Avi Kivity61d2ef22010-04-28 16:40:38 +03001241static void clear_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr)
1242{
1243 unsigned i;
1244 struct msr_autoload *m = &vmx->msr_autoload;
1245
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001246 switch (msr) {
1247 case MSR_EFER:
1248 if (cpu_has_load_ia32_efer) {
1249 clear_atomic_switch_msr_special(VM_ENTRY_LOAD_IA32_EFER,
1250 VM_EXIT_LOAD_IA32_EFER);
1251 return;
1252 }
1253 break;
1254 case MSR_CORE_PERF_GLOBAL_CTRL:
1255 if (cpu_has_load_perf_global_ctrl) {
1256 clear_atomic_switch_msr_special(
1257 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
1258 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
1259 return;
1260 }
1261 break;
Avi Kivity110312c2010-12-21 12:54:20 +02001262 }
1263
Avi Kivity61d2ef22010-04-28 16:40:38 +03001264 for (i = 0; i < m->nr; ++i)
1265 if (m->guest[i].index == msr)
1266 break;
1267
1268 if (i == m->nr)
1269 return;
1270 --m->nr;
1271 m->guest[i] = m->guest[m->nr];
1272 m->host[i] = m->host[m->nr];
1273 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
1274 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
1275}
1276
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001277static void add_atomic_switch_msr_special(unsigned long entry,
1278 unsigned long exit, unsigned long guest_val_vmcs,
1279 unsigned long host_val_vmcs, u64 guest_val, u64 host_val)
1280{
1281 vmcs_write64(guest_val_vmcs, guest_val);
1282 vmcs_write64(host_val_vmcs, host_val);
1283 vmcs_set_bits(VM_ENTRY_CONTROLS, entry);
1284 vmcs_set_bits(VM_EXIT_CONTROLS, exit);
1285}
1286
Avi Kivity61d2ef22010-04-28 16:40:38 +03001287static void add_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr,
1288 u64 guest_val, u64 host_val)
1289{
1290 unsigned i;
1291 struct msr_autoload *m = &vmx->msr_autoload;
1292
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001293 switch (msr) {
1294 case MSR_EFER:
1295 if (cpu_has_load_ia32_efer) {
1296 add_atomic_switch_msr_special(VM_ENTRY_LOAD_IA32_EFER,
1297 VM_EXIT_LOAD_IA32_EFER,
1298 GUEST_IA32_EFER,
1299 HOST_IA32_EFER,
1300 guest_val, host_val);
1301 return;
1302 }
1303 break;
1304 case MSR_CORE_PERF_GLOBAL_CTRL:
1305 if (cpu_has_load_perf_global_ctrl) {
1306 add_atomic_switch_msr_special(
1307 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
1308 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL,
1309 GUEST_IA32_PERF_GLOBAL_CTRL,
1310 HOST_IA32_PERF_GLOBAL_CTRL,
1311 guest_val, host_val);
1312 return;
1313 }
1314 break;
Avi Kivity110312c2010-12-21 12:54:20 +02001315 }
1316
Avi Kivity61d2ef22010-04-28 16:40:38 +03001317 for (i = 0; i < m->nr; ++i)
1318 if (m->guest[i].index == msr)
1319 break;
1320
Gleb Natapove7fc6f92011-10-05 14:01:24 +02001321 if (i == NR_AUTOLOAD_MSRS) {
1322 printk_once(KERN_WARNING"Not enough mst switch entries. "
1323 "Can't add msr %x\n", msr);
1324 return;
1325 } else if (i == m->nr) {
Avi Kivity61d2ef22010-04-28 16:40:38 +03001326 ++m->nr;
1327 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
1328 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
1329 }
1330
1331 m->guest[i].index = msr;
1332 m->guest[i].value = guest_val;
1333 m->host[i].index = msr;
1334 m->host[i].value = host_val;
1335}
1336
Avi Kivity33ed6322007-05-02 16:54:03 +03001337static void reload_tss(void)
1338{
Avi Kivity33ed6322007-05-02 16:54:03 +03001339 /*
1340 * VT restores TR but not its size. Useless.
1341 */
Avi Kivityd3591922010-07-26 18:32:39 +03001342 struct desc_ptr *gdt = &__get_cpu_var(host_gdt);
Avi Kivitya5f61302008-02-20 17:57:21 +02001343 struct desc_struct *descs;
Avi Kivity33ed6322007-05-02 16:54:03 +03001344
Avi Kivityd3591922010-07-26 18:32:39 +03001345 descs = (void *)gdt->address;
Avi Kivity33ed6322007-05-02 16:54:03 +03001346 descs[GDT_ENTRY_TSS].type = 9; /* available TSS */
1347 load_TR_desc();
Avi Kivity33ed6322007-05-02 16:54:03 +03001348}
1349
Avi Kivity92c0d902009-10-29 11:00:16 +02001350static bool update_transition_efer(struct vcpu_vmx *vmx, int efer_offset)
Eddie Dong2cc51562007-05-21 07:28:09 +03001351{
Roel Kluin3a34a882009-08-04 02:08:45 -07001352 u64 guest_efer;
Avi Kivity51c6cf62007-08-29 03:48:05 +03001353 u64 ignore_bits;
Eddie Dong2cc51562007-05-21 07:28:09 +03001354
Avi Kivityf6801df2010-01-21 15:31:50 +02001355 guest_efer = vmx->vcpu.arch.efer;
Roel Kluin3a34a882009-08-04 02:08:45 -07001356
Avi Kivity51c6cf62007-08-29 03:48:05 +03001357 /*
Guo Chao0fa06072012-06-28 15:16:19 +08001358 * NX is emulated; LMA and LME handled by hardware; SCE meaningless
Avi Kivity51c6cf62007-08-29 03:48:05 +03001359 * outside long mode
1360 */
1361 ignore_bits = EFER_NX | EFER_SCE;
1362#ifdef CONFIG_X86_64
1363 ignore_bits |= EFER_LMA | EFER_LME;
1364 /* SCE is meaningful only in long mode on Intel */
1365 if (guest_efer & EFER_LMA)
1366 ignore_bits &= ~(u64)EFER_SCE;
1367#endif
Avi Kivity51c6cf62007-08-29 03:48:05 +03001368 guest_efer &= ~ignore_bits;
1369 guest_efer |= host_efer & ignore_bits;
Avi Kivity26bb0982009-09-07 11:14:12 +03001370 vmx->guest_msrs[efer_offset].data = guest_efer;
Avi Kivityd5696722009-12-02 12:28:47 +02001371 vmx->guest_msrs[efer_offset].mask = ~ignore_bits;
Avi Kivity84ad33e2010-04-28 16:42:29 +03001372
1373 clear_atomic_switch_msr(vmx, MSR_EFER);
1374 /* On ept, can't emulate nx, and must switch nx atomically */
1375 if (enable_ept && ((vmx->vcpu.arch.efer ^ host_efer) & EFER_NX)) {
1376 guest_efer = vmx->vcpu.arch.efer;
1377 if (!(guest_efer & EFER_LMA))
1378 guest_efer &= ~EFER_LME;
1379 add_atomic_switch_msr(vmx, MSR_EFER, guest_efer, host_efer);
1380 return false;
1381 }
1382
Avi Kivity26bb0982009-09-07 11:14:12 +03001383 return true;
Avi Kivity51c6cf62007-08-29 03:48:05 +03001384}
1385
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001386static unsigned long segment_base(u16 selector)
1387{
Avi Kivityd3591922010-07-26 18:32:39 +03001388 struct desc_ptr *gdt = &__get_cpu_var(host_gdt);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001389 struct desc_struct *d;
1390 unsigned long table_base;
1391 unsigned long v;
1392
1393 if (!(selector & ~3))
1394 return 0;
1395
Avi Kivityd3591922010-07-26 18:32:39 +03001396 table_base = gdt->address;
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001397
1398 if (selector & 4) { /* from ldt */
1399 u16 ldt_selector = kvm_read_ldt();
1400
1401 if (!(ldt_selector & ~3))
1402 return 0;
1403
1404 table_base = segment_base(ldt_selector);
1405 }
1406 d = (struct desc_struct *)(table_base + (selector & ~7));
1407 v = get_desc_base(d);
1408#ifdef CONFIG_X86_64
1409 if (d->s == 0 && (d->type == 2 || d->type == 9 || d->type == 11))
1410 v |= ((unsigned long)((struct ldttss_desc64 *)d)->base3) << 32;
1411#endif
1412 return v;
1413}
1414
1415static inline unsigned long kvm_read_tr_base(void)
1416{
1417 u16 tr;
1418 asm("str %0" : "=g"(tr));
1419 return segment_base(tr);
1420}
1421
Avi Kivity04d2cc72007-09-10 18:10:54 +03001422static void vmx_save_host_state(struct kvm_vcpu *vcpu)
Avi Kivity33ed6322007-05-02 16:54:03 +03001423{
Avi Kivity04d2cc72007-09-10 18:10:54 +03001424 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03001425 int i;
Avi Kivity04d2cc72007-09-10 18:10:54 +03001426
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001427 if (vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03001428 return;
1429
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001430 vmx->host_state.loaded = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03001431 /*
1432 * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
1433 * allow segment selectors with cpl > 0 or ti == 1.
1434 */
Avi Kivityd6e88ae2008-07-10 16:53:33 +03001435 vmx->host_state.ldt_sel = kvm_read_ldt();
Laurent Vivier152d3f22007-08-23 16:33:11 +02001436 vmx->host_state.gs_ldt_reload_needed = vmx->host_state.ldt_sel;
Avi Kivity9581d442010-10-19 16:46:55 +02001437 savesegment(fs, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001438 if (!(vmx->host_state.fs_sel & 7)) {
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001439 vmcs_write16(HOST_FS_SELECTOR, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001440 vmx->host_state.fs_reload_needed = 0;
1441 } else {
Avi Kivity33ed6322007-05-02 16:54:03 +03001442 vmcs_write16(HOST_FS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001443 vmx->host_state.fs_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03001444 }
Avi Kivity9581d442010-10-19 16:46:55 +02001445 savesegment(gs, vmx->host_state.gs_sel);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001446 if (!(vmx->host_state.gs_sel & 7))
1447 vmcs_write16(HOST_GS_SELECTOR, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001448 else {
1449 vmcs_write16(HOST_GS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001450 vmx->host_state.gs_ldt_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03001451 }
1452
1453#ifdef CONFIG_X86_64
Avi Kivityb2da15a2012-05-13 19:53:24 +03001454 savesegment(ds, vmx->host_state.ds_sel);
1455 savesegment(es, vmx->host_state.es_sel);
1456#endif
1457
1458#ifdef CONFIG_X86_64
Avi Kivity33ed6322007-05-02 16:54:03 +03001459 vmcs_writel(HOST_FS_BASE, read_msr(MSR_FS_BASE));
1460 vmcs_writel(HOST_GS_BASE, read_msr(MSR_GS_BASE));
1461#else
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001462 vmcs_writel(HOST_FS_BASE, segment_base(vmx->host_state.fs_sel));
1463 vmcs_writel(HOST_GS_BASE, segment_base(vmx->host_state.gs_sel));
Avi Kivity33ed6322007-05-02 16:54:03 +03001464#endif
Avi Kivity707c0872007-05-02 17:33:43 +03001465
1466#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02001467 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
1468 if (is_long_mode(&vmx->vcpu))
Avi Kivity44ea2b12009-09-06 15:55:37 +03001469 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
Avi Kivity707c0872007-05-02 17:33:43 +03001470#endif
Avi Kivity26bb0982009-09-07 11:14:12 +03001471 for (i = 0; i < vmx->save_nmsrs; ++i)
1472 kvm_set_shared_msr(vmx->guest_msrs[i].index,
Avi Kivityd5696722009-12-02 12:28:47 +02001473 vmx->guest_msrs[i].data,
1474 vmx->guest_msrs[i].mask);
Avi Kivity33ed6322007-05-02 16:54:03 +03001475}
1476
Avi Kivitya9b21b62008-06-24 11:48:49 +03001477static void __vmx_load_host_state(struct vcpu_vmx *vmx)
Avi Kivity33ed6322007-05-02 16:54:03 +03001478{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001479 if (!vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03001480 return;
1481
Avi Kivitye1beb1d2007-11-18 13:50:24 +02001482 ++vmx->vcpu.stat.host_state_reload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001483 vmx->host_state.loaded = 0;
Avi Kivityc8770e72010-11-11 12:37:26 +02001484#ifdef CONFIG_X86_64
1485 if (is_long_mode(&vmx->vcpu))
1486 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
1487#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +02001488 if (vmx->host_state.gs_ldt_reload_needed) {
Avi Kivityd6e88ae2008-07-10 16:53:33 +03001489 kvm_load_ldt(vmx->host_state.ldt_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001490#ifdef CONFIG_X86_64
Avi Kivity9581d442010-10-19 16:46:55 +02001491 load_gs_index(vmx->host_state.gs_sel);
Avi Kivity9581d442010-10-19 16:46:55 +02001492#else
1493 loadsegment(gs, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001494#endif
Avi Kivity33ed6322007-05-02 16:54:03 +03001495 }
Avi Kivity0a77fe42010-10-19 18:48:35 +02001496 if (vmx->host_state.fs_reload_needed)
1497 loadsegment(fs, vmx->host_state.fs_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03001498#ifdef CONFIG_X86_64
1499 if (unlikely(vmx->host_state.ds_sel | vmx->host_state.es_sel)) {
1500 loadsegment(ds, vmx->host_state.ds_sel);
1501 loadsegment(es, vmx->host_state.es_sel);
1502 }
Avi Kivityb2da15a2012-05-13 19:53:24 +03001503#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +02001504 reload_tss();
Avi Kivity44ea2b12009-09-06 15:55:37 +03001505#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02001506 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
Avi Kivity44ea2b12009-09-06 15:55:37 +03001507#endif
Suresh Siddhab1a74bf2012-09-20 11:01:49 -07001508 /*
1509 * If the FPU is not active (through the host task or
1510 * the guest vcpu), then restore the cr0.TS bit.
1511 */
1512 if (!user_has_fpu() && !vmx->vcpu.guest_fpu_loaded)
1513 stts();
Avi Kivity3444d7d2010-07-26 18:32:38 +03001514 load_gdt(&__get_cpu_var(host_gdt));
Avi Kivity33ed6322007-05-02 16:54:03 +03001515}
1516
Avi Kivitya9b21b62008-06-24 11:48:49 +03001517static void vmx_load_host_state(struct vcpu_vmx *vmx)
1518{
1519 preempt_disable();
1520 __vmx_load_host_state(vmx);
1521 preempt_enable();
1522}
1523
Avi Kivity6aa8b732006-12-10 02:21:36 -08001524/*
1525 * Switches to specified vcpu, until a matching vcpu_put(), but assumes
1526 * vcpu mutex is already taken.
1527 */
Avi Kivity15ad7142007-07-11 18:17:21 +03001528static void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001529{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001530 struct vcpu_vmx *vmx = to_vmx(vcpu);
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08001531 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Avi Kivity6aa8b732006-12-10 02:21:36 -08001532
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08001533 if (!vmm_exclusive)
1534 kvm_cpu_vmxon(phys_addr);
Nadav Har'Eld462b812011-05-24 15:26:10 +03001535 else if (vmx->loaded_vmcs->cpu != cpu)
1536 loaded_vmcs_clear(vmx->loaded_vmcs);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001537
Nadav Har'Eld462b812011-05-24 15:26:10 +03001538 if (per_cpu(current_vmcs, cpu) != vmx->loaded_vmcs->vmcs) {
1539 per_cpu(current_vmcs, cpu) = vmx->loaded_vmcs->vmcs;
1540 vmcs_load(vmx->loaded_vmcs->vmcs);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001541 }
1542
Nadav Har'Eld462b812011-05-24 15:26:10 +03001543 if (vmx->loaded_vmcs->cpu != cpu) {
Avi Kivityd3591922010-07-26 18:32:39 +03001544 struct desc_ptr *gdt = &__get_cpu_var(host_gdt);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001545 unsigned long sysenter_esp;
1546
Avi Kivitya8eeb042010-05-10 12:34:53 +03001547 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001548 local_irq_disable();
Xiao Guangrong5a560f82012-11-28 20:54:14 +08001549
1550 /*
1551 * Read loaded_vmcs->cpu should be before fetching
1552 * loaded_vmcs->loaded_vmcss_on_cpu_link.
1553 * See the comments in __loaded_vmcs_clear().
1554 */
1555 smp_rmb();
1556
Nadav Har'Eld462b812011-05-24 15:26:10 +03001557 list_add(&vmx->loaded_vmcs->loaded_vmcss_on_cpu_link,
1558 &per_cpu(loaded_vmcss_on_cpu, cpu));
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001559 local_irq_enable();
1560
Avi Kivity6aa8b732006-12-10 02:21:36 -08001561 /*
1562 * Linux uses per-cpu TSS and GDT, so set these when switching
1563 * processors.
1564 */
Avi Kivityd6e88ae2008-07-10 16:53:33 +03001565 vmcs_writel(HOST_TR_BASE, kvm_read_tr_base()); /* 22.2.4 */
Avi Kivityd3591922010-07-26 18:32:39 +03001566 vmcs_writel(HOST_GDTR_BASE, gdt->address); /* 22.2.4 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001567
1568 rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
1569 vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
Nadav Har'Eld462b812011-05-24 15:26:10 +03001570 vmx->loaded_vmcs->cpu = cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001571 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001572}
1573
1574static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
1575{
Avi Kivitya9b21b62008-06-24 11:48:49 +03001576 __vmx_load_host_state(to_vmx(vcpu));
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08001577 if (!vmm_exclusive) {
Nadav Har'Eld462b812011-05-24 15:26:10 +03001578 __loaded_vmcs_clear(to_vmx(vcpu)->loaded_vmcs);
1579 vcpu->cpu = -1;
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08001580 kvm_cpu_vmxoff();
1581 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001582}
1583
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001584static void vmx_fpu_activate(struct kvm_vcpu *vcpu)
1585{
Avi Kivity81231c62010-01-24 16:26:40 +02001586 ulong cr0;
1587
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001588 if (vcpu->fpu_active)
1589 return;
1590 vcpu->fpu_active = 1;
Avi Kivity81231c62010-01-24 16:26:40 +02001591 cr0 = vmcs_readl(GUEST_CR0);
1592 cr0 &= ~(X86_CR0_TS | X86_CR0_MP);
1593 cr0 |= kvm_read_cr0_bits(vcpu, X86_CR0_TS | X86_CR0_MP);
1594 vmcs_writel(GUEST_CR0, cr0);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001595 update_exception_bitmap(vcpu);
Avi Kivityedcafe32009-12-30 18:07:40 +02001596 vcpu->arch.cr0_guest_owned_bits = X86_CR0_TS;
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001597 if (is_guest_mode(vcpu))
1598 vcpu->arch.cr0_guest_owned_bits &=
1599 ~get_vmcs12(vcpu)->cr0_guest_host_mask;
Avi Kivityedcafe32009-12-30 18:07:40 +02001600 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001601}
1602
Avi Kivityedcafe32009-12-30 18:07:40 +02001603static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu);
1604
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03001605/*
1606 * Return the cr0 value that a nested guest would read. This is a combination
1607 * of the real cr0 used to run the guest (guest_cr0), and the bits shadowed by
1608 * its hypervisor (cr0_read_shadow).
1609 */
1610static inline unsigned long nested_read_cr0(struct vmcs12 *fields)
1611{
1612 return (fields->guest_cr0 & ~fields->cr0_guest_host_mask) |
1613 (fields->cr0_read_shadow & fields->cr0_guest_host_mask);
1614}
1615static inline unsigned long nested_read_cr4(struct vmcs12 *fields)
1616{
1617 return (fields->guest_cr4 & ~fields->cr4_guest_host_mask) |
1618 (fields->cr4_read_shadow & fields->cr4_guest_host_mask);
1619}
1620
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001621static void vmx_fpu_deactivate(struct kvm_vcpu *vcpu)
1622{
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001623 /* Note that there is no vcpu->fpu_active = 0 here. The caller must
1624 * set this *before* calling this function.
1625 */
Avi Kivityedcafe32009-12-30 18:07:40 +02001626 vmx_decache_cr0_guest_bits(vcpu);
Avi Kivity81231c62010-01-24 16:26:40 +02001627 vmcs_set_bits(GUEST_CR0, X86_CR0_TS | X86_CR0_MP);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001628 update_exception_bitmap(vcpu);
Avi Kivityedcafe32009-12-30 18:07:40 +02001629 vcpu->arch.cr0_guest_owned_bits = 0;
1630 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001631 if (is_guest_mode(vcpu)) {
1632 /*
1633 * L1's specified read shadow might not contain the TS bit,
1634 * so now that we turned on shadowing of this bit, we need to
1635 * set this bit of the shadow. Like in nested_vmx_run we need
1636 * nested_read_cr0(vmcs12), but vmcs12->guest_cr0 is not yet
1637 * up-to-date here because we just decached cr0.TS (and we'll
1638 * only update vmcs12->guest_cr0 on nested exit).
1639 */
1640 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
1641 vmcs12->guest_cr0 = (vmcs12->guest_cr0 & ~X86_CR0_TS) |
1642 (vcpu->arch.cr0 & X86_CR0_TS);
1643 vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
1644 } else
1645 vmcs_writel(CR0_READ_SHADOW, vcpu->arch.cr0);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001646}
1647
Avi Kivity6aa8b732006-12-10 02:21:36 -08001648static unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
1649{
Avi Kivity78ac8b42010-04-08 18:19:35 +03001650 unsigned long rflags, save_rflags;
Avi Kivity345dcaa2009-08-12 15:29:37 +03001651
Avi Kivity6de12732011-03-07 12:51:22 +02001652 if (!test_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail)) {
1653 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
1654 rflags = vmcs_readl(GUEST_RFLAGS);
1655 if (to_vmx(vcpu)->rmode.vm86_active) {
1656 rflags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
1657 save_rflags = to_vmx(vcpu)->rmode.save_rflags;
1658 rflags |= save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
1659 }
1660 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001661 }
Avi Kivity6de12732011-03-07 12:51:22 +02001662 return to_vmx(vcpu)->rflags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001663}
1664
1665static void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
1666{
Avi Kivity6de12732011-03-07 12:51:22 +02001667 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
Avi Kivity69c73022011-03-07 15:26:44 +02001668 __clear_bit(VCPU_EXREG_CPL, (ulong *)&vcpu->arch.regs_avail);
Avi Kivity6de12732011-03-07 12:51:22 +02001669 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001670 if (to_vmx(vcpu)->rmode.vm86_active) {
1671 to_vmx(vcpu)->rmode.save_rflags = rflags;
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01001672 rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001673 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001674 vmcs_writel(GUEST_RFLAGS, rflags);
1675}
1676
Glauber Costa2809f5d2009-05-12 16:21:05 -04001677static u32 vmx_get_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
1678{
1679 u32 interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
1680 int ret = 0;
1681
1682 if (interruptibility & GUEST_INTR_STATE_STI)
Jan Kiszka48005f62010-02-19 19:38:07 +01001683 ret |= KVM_X86_SHADOW_INT_STI;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001684 if (interruptibility & GUEST_INTR_STATE_MOV_SS)
Jan Kiszka48005f62010-02-19 19:38:07 +01001685 ret |= KVM_X86_SHADOW_INT_MOV_SS;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001686
1687 return ret & mask;
1688}
1689
1690static void vmx_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
1691{
1692 u32 interruptibility_old = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
1693 u32 interruptibility = interruptibility_old;
1694
1695 interruptibility &= ~(GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS);
1696
Jan Kiszka48005f62010-02-19 19:38:07 +01001697 if (mask & KVM_X86_SHADOW_INT_MOV_SS)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001698 interruptibility |= GUEST_INTR_STATE_MOV_SS;
Jan Kiszka48005f62010-02-19 19:38:07 +01001699 else if (mask & KVM_X86_SHADOW_INT_STI)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001700 interruptibility |= GUEST_INTR_STATE_STI;
1701
1702 if ((interruptibility != interruptibility_old))
1703 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, interruptibility);
1704}
1705
Avi Kivity6aa8b732006-12-10 02:21:36 -08001706static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
1707{
1708 unsigned long rip;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001709
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03001710 rip = kvm_rip_read(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001711 rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03001712 kvm_rip_write(vcpu, rip);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001713
Glauber Costa2809f5d2009-05-12 16:21:05 -04001714 /* skipping an emulated instruction also counts */
1715 vmx_set_interrupt_shadow(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001716}
1717
Nadav Har'El0b6ac342011-05-25 23:13:36 +03001718/*
1719 * KVM wants to inject page-faults which it got to the guest. This function
1720 * checks whether in a nested guest, we need to inject them to L1 or L2.
1721 * This function assumes it is called with the exit reason in vmcs02 being
1722 * a #PF exception (this is the only case in which KVM injects a #PF when L2
1723 * is running).
1724 */
1725static int nested_pf_handled(struct kvm_vcpu *vcpu)
1726{
1727 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
1728
1729 /* TODO: also check PFEC_MATCH/MASK, not just EB.PF. */
Nadav Har'El95871902012-03-06 16:39:22 +02001730 if (!(vmcs12->exception_bitmap & (1u << PF_VECTOR)))
Nadav Har'El0b6ac342011-05-25 23:13:36 +03001731 return 0;
1732
1733 nested_vmx_vmexit(vcpu);
1734 return 1;
1735}
1736
Avi Kivity298101d2007-11-25 13:41:11 +02001737static void vmx_queue_exception(struct kvm_vcpu *vcpu, unsigned nr,
Joerg Roedelce7ddec2010-04-22 12:33:13 +02001738 bool has_error_code, u32 error_code,
1739 bool reinject)
Avi Kivity298101d2007-11-25 13:41:11 +02001740{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001741 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001742 u32 intr_info = nr | INTR_INFO_VALID_MASK;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001743
Nadav Har'El0b6ac342011-05-25 23:13:36 +03001744 if (nr == PF_VECTOR && is_guest_mode(vcpu) &&
1745 nested_pf_handled(vcpu))
1746 return;
1747
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001748 if (has_error_code) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001749 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001750 intr_info |= INTR_INFO_DELIVER_CODE_MASK;
1751 }
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001752
Avi Kivity7ffd92c2009-06-09 14:10:45 +03001753 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05001754 int inc_eip = 0;
1755 if (kvm_exception_is_soft(nr))
1756 inc_eip = vcpu->arch.event_exit_inst_len;
1757 if (kvm_inject_realmode_interrupt(vcpu, nr, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02001758 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001759 return;
1760 }
1761
Gleb Natapov66fd3f72009-05-11 13:35:50 +03001762 if (kvm_exception_is_soft(nr)) {
1763 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
1764 vmx->vcpu.arch.event_exit_inst_len);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001765 intr_info |= INTR_TYPE_SOFT_EXCEPTION;
1766 } else
1767 intr_info |= INTR_TYPE_HARD_EXCEPTION;
1768
1769 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
Avi Kivity298101d2007-11-25 13:41:11 +02001770}
1771
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001772static bool vmx_rdtscp_supported(void)
1773{
1774 return cpu_has_vmx_rdtscp();
1775}
1776
Mao, Junjiead756a12012-07-02 01:18:48 +00001777static bool vmx_invpcid_supported(void)
1778{
1779 return cpu_has_vmx_invpcid() && enable_ept;
1780}
1781
Avi Kivity6aa8b732006-12-10 02:21:36 -08001782/*
Eddie Donga75beee2007-05-17 18:55:15 +03001783 * Swap MSR entry in host/guest MSR entry array.
1784 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10001785static void move_msr_up(struct vcpu_vmx *vmx, int from, int to)
Eddie Donga75beee2007-05-17 18:55:15 +03001786{
Avi Kivity26bb0982009-09-07 11:14:12 +03001787 struct shared_msr_entry tmp;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001788
1789 tmp = vmx->guest_msrs[to];
1790 vmx->guest_msrs[to] = vmx->guest_msrs[from];
1791 vmx->guest_msrs[from] = tmp;
Eddie Donga75beee2007-05-17 18:55:15 +03001792}
1793
1794/*
Avi Kivitye38aea32007-04-19 13:22:48 +03001795 * Set up the vmcs to automatically save and restore system
1796 * msrs. Don't touch the 64-bit msrs if the guest is in legacy
1797 * mode, as fiddling with msrs is very expensive.
1798 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10001799static void setup_msrs(struct vcpu_vmx *vmx)
Avi Kivitye38aea32007-04-19 13:22:48 +03001800{
Avi Kivity26bb0982009-09-07 11:14:12 +03001801 int save_nmsrs, index;
Avi Kivity58972972009-02-24 22:26:47 +02001802 unsigned long *msr_bitmap;
Avi Kivitye38aea32007-04-19 13:22:48 +03001803
Eddie Donga75beee2007-05-17 18:55:15 +03001804 save_nmsrs = 0;
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001805#ifdef CONFIG_X86_64
Rusty Russell8b9cf982007-07-30 16:31:43 +10001806 if (is_long_mode(&vmx->vcpu)) {
Rusty Russell8b9cf982007-07-30 16:31:43 +10001807 index = __find_msr_index(vmx, MSR_SYSCALL_MASK);
Eddie Donga75beee2007-05-17 18:55:15 +03001808 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10001809 move_msr_up(vmx, index, save_nmsrs++);
1810 index = __find_msr_index(vmx, MSR_LSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03001811 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10001812 move_msr_up(vmx, index, save_nmsrs++);
1813 index = __find_msr_index(vmx, MSR_CSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03001814 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10001815 move_msr_up(vmx, index, save_nmsrs++);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001816 index = __find_msr_index(vmx, MSR_TSC_AUX);
1817 if (index >= 0 && vmx->rdtscp_enabled)
1818 move_msr_up(vmx, index, save_nmsrs++);
Eddie Donga75beee2007-05-17 18:55:15 +03001819 /*
Brian Gerst8c065852010-07-17 09:03:26 -04001820 * MSR_STAR is only needed on long mode guests, and only
Eddie Donga75beee2007-05-17 18:55:15 +03001821 * if efer.sce is enabled.
1822 */
Brian Gerst8c065852010-07-17 09:03:26 -04001823 index = __find_msr_index(vmx, MSR_STAR);
Avi Kivityf6801df2010-01-21 15:31:50 +02001824 if ((index >= 0) && (vmx->vcpu.arch.efer & EFER_SCE))
Rusty Russell8b9cf982007-07-30 16:31:43 +10001825 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001826 }
Eddie Donga75beee2007-05-17 18:55:15 +03001827#endif
Avi Kivity92c0d902009-10-29 11:00:16 +02001828 index = __find_msr_index(vmx, MSR_EFER);
1829 if (index >= 0 && update_transition_efer(vmx, index))
Avi Kivity26bb0982009-09-07 11:14:12 +03001830 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001831
Avi Kivity26bb0982009-09-07 11:14:12 +03001832 vmx->save_nmsrs = save_nmsrs;
Avi Kivity58972972009-02-24 22:26:47 +02001833
1834 if (cpu_has_vmx_msr_bitmap()) {
1835 if (is_long_mode(&vmx->vcpu))
1836 msr_bitmap = vmx_msr_bitmap_longmode;
1837 else
1838 msr_bitmap = vmx_msr_bitmap_legacy;
1839
1840 vmcs_write64(MSR_BITMAP, __pa(msr_bitmap));
1841 }
Avi Kivitye38aea32007-04-19 13:22:48 +03001842}
1843
1844/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08001845 * reads and returns guest's timestamp counter "register"
1846 * guest_tsc = host_tsc + tsc_offset -- 21.3
1847 */
1848static u64 guest_read_tsc(void)
1849{
1850 u64 host_tsc, tsc_offset;
1851
1852 rdtscll(host_tsc);
1853 tsc_offset = vmcs_read64(TSC_OFFSET);
1854 return host_tsc + tsc_offset;
1855}
1856
1857/*
Nadav Har'Eld5c17852011-08-02 15:54:20 +03001858 * Like guest_read_tsc, but always returns L1's notion of the timestamp
1859 * counter, even if a nested guest (L2) is currently running.
1860 */
Marcelo Tosatti886b4702012-11-27 23:28:58 -02001861u64 vmx_read_l1_tsc(struct kvm_vcpu *vcpu, u64 host_tsc)
Nadav Har'Eld5c17852011-08-02 15:54:20 +03001862{
Marcelo Tosatti886b4702012-11-27 23:28:58 -02001863 u64 tsc_offset;
Nadav Har'Eld5c17852011-08-02 15:54:20 +03001864
Nadav Har'Eld5c17852011-08-02 15:54:20 +03001865 tsc_offset = is_guest_mode(vcpu) ?
1866 to_vmx(vcpu)->nested.vmcs01_tsc_offset :
1867 vmcs_read64(TSC_OFFSET);
1868 return host_tsc + tsc_offset;
1869}
1870
1871/*
Zachary Amsdencc578282012-02-03 15:43:50 -02001872 * Engage any workarounds for mis-matched TSC rates. Currently limited to
1873 * software catchup for faster rates on slower CPUs.
Joerg Roedel4051b182011-03-25 09:44:49 +01001874 */
Zachary Amsdencc578282012-02-03 15:43:50 -02001875static void vmx_set_tsc_khz(struct kvm_vcpu *vcpu, u32 user_tsc_khz, bool scale)
Joerg Roedel4051b182011-03-25 09:44:49 +01001876{
Zachary Amsdencc578282012-02-03 15:43:50 -02001877 if (!scale)
1878 return;
1879
1880 if (user_tsc_khz > tsc_khz) {
1881 vcpu->arch.tsc_catchup = 1;
1882 vcpu->arch.tsc_always_catchup = 1;
1883 } else
1884 WARN(1, "user requested TSC rate below hardware speed\n");
Joerg Roedel4051b182011-03-25 09:44:49 +01001885}
1886
Will Auldba904632012-11-29 12:42:50 -08001887static u64 vmx_read_tsc_offset(struct kvm_vcpu *vcpu)
1888{
1889 return vmcs_read64(TSC_OFFSET);
1890}
1891
Joerg Roedel4051b182011-03-25 09:44:49 +01001892/*
Zachary Amsden99e3e302010-08-19 22:07:17 -10001893 * writes 'offset' into guest's timestamp counter offset register
Avi Kivity6aa8b732006-12-10 02:21:36 -08001894 */
Zachary Amsden99e3e302010-08-19 22:07:17 -10001895static void vmx_write_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001896{
Nadav Har'El27fc51b2011-08-02 15:54:52 +03001897 if (is_guest_mode(vcpu)) {
Nadav Har'El79918252011-05-25 23:15:39 +03001898 /*
Nadav Har'El27fc51b2011-08-02 15:54:52 +03001899 * We're here if L1 chose not to trap WRMSR to TSC. According
1900 * to the spec, this should set L1's TSC; The offset that L1
1901 * set for L2 remains unchanged, and still needs to be added
1902 * to the newly set TSC to get L2's TSC.
Nadav Har'El79918252011-05-25 23:15:39 +03001903 */
Nadav Har'El27fc51b2011-08-02 15:54:52 +03001904 struct vmcs12 *vmcs12;
1905 to_vmx(vcpu)->nested.vmcs01_tsc_offset = offset;
1906 /* recalculate vmcs02.TSC_OFFSET: */
1907 vmcs12 = get_vmcs12(vcpu);
1908 vmcs_write64(TSC_OFFSET, offset +
1909 (nested_cpu_has(vmcs12, CPU_BASED_USE_TSC_OFFSETING) ?
1910 vmcs12->tsc_offset : 0));
1911 } else {
1912 vmcs_write64(TSC_OFFSET, offset);
1913 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001914}
1915
Marcelo Tosattif1e2b262012-02-03 15:43:55 -02001916static void vmx_adjust_tsc_offset(struct kvm_vcpu *vcpu, s64 adjustment, bool host)
Zachary Amsdene48672f2010-08-19 22:07:23 -10001917{
1918 u64 offset = vmcs_read64(TSC_OFFSET);
1919 vmcs_write64(TSC_OFFSET, offset + adjustment);
Nadav Har'El79918252011-05-25 23:15:39 +03001920 if (is_guest_mode(vcpu)) {
1921 /* Even when running L2, the adjustment needs to apply to L1 */
1922 to_vmx(vcpu)->nested.vmcs01_tsc_offset += adjustment;
1923 }
Zachary Amsdene48672f2010-08-19 22:07:23 -10001924}
1925
Joerg Roedel857e4092011-03-25 09:44:50 +01001926static u64 vmx_compute_tsc_offset(struct kvm_vcpu *vcpu, u64 target_tsc)
1927{
1928 return target_tsc - native_read_tsc();
1929}
1930
Nadav Har'El801d3422011-05-25 23:02:23 +03001931static bool guest_cpuid_has_vmx(struct kvm_vcpu *vcpu)
1932{
1933 struct kvm_cpuid_entry2 *best = kvm_find_cpuid_entry(vcpu, 1, 0);
1934 return best && (best->ecx & (1 << (X86_FEATURE_VMX & 31)));
1935}
1936
1937/*
1938 * nested_vmx_allowed() checks whether a guest should be allowed to use VMX
1939 * instructions and MSRs (i.e., nested VMX). Nested VMX is disabled for
1940 * all guests if the "nested" module option is off, and can also be disabled
1941 * for a single guest by disabling its VMX cpuid bit.
1942 */
1943static inline bool nested_vmx_allowed(struct kvm_vcpu *vcpu)
1944{
1945 return nested && guest_cpuid_has_vmx(vcpu);
1946}
1947
Avi Kivity6aa8b732006-12-10 02:21:36 -08001948/*
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03001949 * nested_vmx_setup_ctls_msrs() sets up variables containing the values to be
1950 * returned for the various VMX controls MSRs when nested VMX is enabled.
1951 * The same values should also be used to verify that vmcs12 control fields are
1952 * valid during nested entry from L1 to L2.
1953 * Each of these control msrs has a low and high 32-bit half: A low bit is on
1954 * if the corresponding bit in the (32-bit) control field *must* be on, and a
1955 * bit in the high half is on if the corresponding bit in the control field
1956 * may be on. See also vmx_control_verify().
1957 * TODO: allow these variables to be modified (downgraded) by module options
1958 * or other means.
1959 */
1960static u32 nested_vmx_procbased_ctls_low, nested_vmx_procbased_ctls_high;
1961static u32 nested_vmx_secondary_ctls_low, nested_vmx_secondary_ctls_high;
1962static u32 nested_vmx_pinbased_ctls_low, nested_vmx_pinbased_ctls_high;
1963static u32 nested_vmx_exit_ctls_low, nested_vmx_exit_ctls_high;
1964static u32 nested_vmx_entry_ctls_low, nested_vmx_entry_ctls_high;
1965static __init void nested_vmx_setup_ctls_msrs(void)
1966{
1967 /*
1968 * Note that as a general rule, the high half of the MSRs (bits in
1969 * the control fields which may be 1) should be initialized by the
1970 * intersection of the underlying hardware's MSR (i.e., features which
1971 * can be supported) and the list of features we want to expose -
1972 * because they are known to be properly supported in our code.
1973 * Also, usually, the low half of the MSRs (bits which must be 1) can
1974 * be set to 0, meaning that L1 may turn off any of these bits. The
1975 * reason is that if one of these bits is necessary, it will appear
1976 * in vmcs01 and prepare_vmcs02, when it bitwise-or's the control
1977 * fields of vmcs01 and vmcs02, will turn these bits off - and
1978 * nested_vmx_exit_handled() will not pass related exits to L1.
1979 * These rules have exceptions below.
1980 */
1981
1982 /* pin-based controls */
1983 /*
1984 * According to the Intel spec, if bit 55 of VMX_BASIC is off (as it is
1985 * in our case), bits 1, 2 and 4 (i.e., 0x16) must be 1 in this MSR.
1986 */
1987 nested_vmx_pinbased_ctls_low = 0x16 ;
1988 nested_vmx_pinbased_ctls_high = 0x16 |
1989 PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING |
1990 PIN_BASED_VIRTUAL_NMIS;
1991
1992 /* exit controls */
1993 nested_vmx_exit_ctls_low = 0;
Nadav Har'Elb6f12502011-05-25 23:13:06 +03001994 /* Note that guest use of VM_EXIT_ACK_INTR_ON_EXIT is not supported. */
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03001995#ifdef CONFIG_X86_64
1996 nested_vmx_exit_ctls_high = VM_EXIT_HOST_ADDR_SPACE_SIZE;
1997#else
1998 nested_vmx_exit_ctls_high = 0;
1999#endif
2000
2001 /* entry controls */
2002 rdmsr(MSR_IA32_VMX_ENTRY_CTLS,
2003 nested_vmx_entry_ctls_low, nested_vmx_entry_ctls_high);
2004 nested_vmx_entry_ctls_low = 0;
2005 nested_vmx_entry_ctls_high &=
2006 VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_IA32E_MODE;
2007
2008 /* cpu-based controls */
2009 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS,
2010 nested_vmx_procbased_ctls_low, nested_vmx_procbased_ctls_high);
2011 nested_vmx_procbased_ctls_low = 0;
2012 nested_vmx_procbased_ctls_high &=
2013 CPU_BASED_VIRTUAL_INTR_PENDING | CPU_BASED_USE_TSC_OFFSETING |
2014 CPU_BASED_HLT_EXITING | CPU_BASED_INVLPG_EXITING |
2015 CPU_BASED_MWAIT_EXITING | CPU_BASED_CR3_LOAD_EXITING |
2016 CPU_BASED_CR3_STORE_EXITING |
2017#ifdef CONFIG_X86_64
2018 CPU_BASED_CR8_LOAD_EXITING | CPU_BASED_CR8_STORE_EXITING |
2019#endif
2020 CPU_BASED_MOV_DR_EXITING | CPU_BASED_UNCOND_IO_EXITING |
2021 CPU_BASED_USE_IO_BITMAPS | CPU_BASED_MONITOR_EXITING |
Avi Kivitydbcb4e72012-08-13 15:38:22 +03002022 CPU_BASED_RDPMC_EXITING | CPU_BASED_RDTSC_EXITING |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002023 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
2024 /*
2025 * We can allow some features even when not supported by the
2026 * hardware. For example, L1 can specify an MSR bitmap - and we
2027 * can use it to avoid exits to L1 - even when L0 runs L2
2028 * without MSR bitmaps.
2029 */
2030 nested_vmx_procbased_ctls_high |= CPU_BASED_USE_MSR_BITMAPS;
2031
2032 /* secondary cpu-based controls */
2033 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS2,
2034 nested_vmx_secondary_ctls_low, nested_vmx_secondary_ctls_high);
2035 nested_vmx_secondary_ctls_low = 0;
2036 nested_vmx_secondary_ctls_high &=
2037 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
2038}
2039
2040static inline bool vmx_control_verify(u32 control, u32 low, u32 high)
2041{
2042 /*
2043 * Bits 0 in high must be 0, and bits 1 in low must be 1.
2044 */
2045 return ((control & high) | low) == control;
2046}
2047
2048static inline u64 vmx_control_msr(u32 low, u32 high)
2049{
2050 return low | ((u64)high << 32);
2051}
2052
2053/*
2054 * If we allow our guest to use VMX instructions (i.e., nested VMX), we should
2055 * also let it use VMX-specific MSRs.
2056 * vmx_get_vmx_msr() and vmx_set_vmx_msr() return 1 when we handled a
2057 * VMX-specific MSR, or 0 when we haven't (and the caller should handle it
2058 * like all other MSRs).
2059 */
2060static int vmx_get_vmx_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
2061{
2062 if (!nested_vmx_allowed(vcpu) && msr_index >= MSR_IA32_VMX_BASIC &&
2063 msr_index <= MSR_IA32_VMX_TRUE_ENTRY_CTLS) {
2064 /*
2065 * According to the spec, processors which do not support VMX
2066 * should throw a #GP(0) when VMX capability MSRs are read.
2067 */
2068 kvm_queue_exception_e(vcpu, GP_VECTOR, 0);
2069 return 1;
2070 }
2071
2072 switch (msr_index) {
2073 case MSR_IA32_FEATURE_CONTROL:
2074 *pdata = 0;
2075 break;
2076 case MSR_IA32_VMX_BASIC:
2077 /*
2078 * This MSR reports some information about VMX support. We
2079 * should return information about the VMX we emulate for the
2080 * guest, and the VMCS structure we give it - not about the
2081 * VMX support of the underlying hardware.
2082 */
2083 *pdata = VMCS12_REVISION |
2084 ((u64)VMCS12_SIZE << VMX_BASIC_VMCS_SIZE_SHIFT) |
2085 (VMX_BASIC_MEM_TYPE_WB << VMX_BASIC_MEM_TYPE_SHIFT);
2086 break;
2087 case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
2088 case MSR_IA32_VMX_PINBASED_CTLS:
2089 *pdata = vmx_control_msr(nested_vmx_pinbased_ctls_low,
2090 nested_vmx_pinbased_ctls_high);
2091 break;
2092 case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
2093 case MSR_IA32_VMX_PROCBASED_CTLS:
2094 *pdata = vmx_control_msr(nested_vmx_procbased_ctls_low,
2095 nested_vmx_procbased_ctls_high);
2096 break;
2097 case MSR_IA32_VMX_TRUE_EXIT_CTLS:
2098 case MSR_IA32_VMX_EXIT_CTLS:
2099 *pdata = vmx_control_msr(nested_vmx_exit_ctls_low,
2100 nested_vmx_exit_ctls_high);
2101 break;
2102 case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
2103 case MSR_IA32_VMX_ENTRY_CTLS:
2104 *pdata = vmx_control_msr(nested_vmx_entry_ctls_low,
2105 nested_vmx_entry_ctls_high);
2106 break;
2107 case MSR_IA32_VMX_MISC:
2108 *pdata = 0;
2109 break;
2110 /*
2111 * These MSRs specify bits which the guest must keep fixed (on or off)
2112 * while L1 is in VMXON mode (in L1's root mode, or running an L2).
2113 * We picked the standard core2 setting.
2114 */
2115#define VMXON_CR0_ALWAYSON (X86_CR0_PE | X86_CR0_PG | X86_CR0_NE)
2116#define VMXON_CR4_ALWAYSON X86_CR4_VMXE
2117 case MSR_IA32_VMX_CR0_FIXED0:
2118 *pdata = VMXON_CR0_ALWAYSON;
2119 break;
2120 case MSR_IA32_VMX_CR0_FIXED1:
2121 *pdata = -1ULL;
2122 break;
2123 case MSR_IA32_VMX_CR4_FIXED0:
2124 *pdata = VMXON_CR4_ALWAYSON;
2125 break;
2126 case MSR_IA32_VMX_CR4_FIXED1:
2127 *pdata = -1ULL;
2128 break;
2129 case MSR_IA32_VMX_VMCS_ENUM:
2130 *pdata = 0x1f;
2131 break;
2132 case MSR_IA32_VMX_PROCBASED_CTLS2:
2133 *pdata = vmx_control_msr(nested_vmx_secondary_ctls_low,
2134 nested_vmx_secondary_ctls_high);
2135 break;
2136 case MSR_IA32_VMX_EPT_VPID_CAP:
2137 /* Currently, no nested ept or nested vpid */
2138 *pdata = 0;
2139 break;
2140 default:
2141 return 0;
2142 }
2143
2144 return 1;
2145}
2146
2147static int vmx_set_vmx_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 data)
2148{
2149 if (!nested_vmx_allowed(vcpu))
2150 return 0;
2151
2152 if (msr_index == MSR_IA32_FEATURE_CONTROL)
2153 /* TODO: the right thing. */
2154 return 1;
2155 /*
2156 * No need to treat VMX capability MSRs specially: If we don't handle
2157 * them, handle_wrmsr will #GP(0), which is correct (they are readonly)
2158 */
2159 return 0;
2160}
2161
2162/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08002163 * Reads an msr value (of 'msr_index') into 'pdata'.
2164 * Returns 0 on success, non-0 otherwise.
2165 * Assumes vcpu_load() was already called.
2166 */
2167static int vmx_get_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
2168{
2169 u64 data;
Avi Kivity26bb0982009-09-07 11:14:12 +03002170 struct shared_msr_entry *msr;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002171
2172 if (!pdata) {
2173 printk(KERN_ERR "BUG: get_msr called with NULL pdata\n");
2174 return -EINVAL;
2175 }
2176
2177 switch (msr_index) {
Avi Kivity05b3e0c2006-12-13 00:33:45 -08002178#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08002179 case MSR_FS_BASE:
2180 data = vmcs_readl(GUEST_FS_BASE);
2181 break;
2182 case MSR_GS_BASE:
2183 data = vmcs_readl(GUEST_GS_BASE);
2184 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03002185 case MSR_KERNEL_GS_BASE:
2186 vmx_load_host_state(to_vmx(vcpu));
2187 data = to_vmx(vcpu)->msr_guest_kernel_gs_base;
2188 break;
Avi Kivity26bb0982009-09-07 11:14:12 +03002189#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08002190 case MSR_EFER:
Avi Kivity3bab1f52006-12-29 16:49:48 -08002191 return kvm_get_msr_common(vcpu, msr_index, pdata);
Jaswinder Singh Rajputaf24a4e2009-05-15 18:42:05 +05302192 case MSR_IA32_TSC:
Avi Kivity6aa8b732006-12-10 02:21:36 -08002193 data = guest_read_tsc();
2194 break;
2195 case MSR_IA32_SYSENTER_CS:
2196 data = vmcs_read32(GUEST_SYSENTER_CS);
2197 break;
2198 case MSR_IA32_SYSENTER_EIP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02002199 data = vmcs_readl(GUEST_SYSENTER_EIP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002200 break;
2201 case MSR_IA32_SYSENTER_ESP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02002202 data = vmcs_readl(GUEST_SYSENTER_ESP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002203 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002204 case MSR_TSC_AUX:
2205 if (!to_vmx(vcpu)->rdtscp_enabled)
2206 return 1;
2207 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002208 default:
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002209 if (vmx_get_vmx_msr(vcpu, msr_index, pdata))
2210 return 0;
Rusty Russell8b9cf982007-07-30 16:31:43 +10002211 msr = find_msr_entry(to_vmx(vcpu), msr_index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08002212 if (msr) {
2213 data = msr->data;
2214 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002215 }
Avi Kivity3bab1f52006-12-29 16:49:48 -08002216 return kvm_get_msr_common(vcpu, msr_index, pdata);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002217 }
2218
2219 *pdata = data;
2220 return 0;
2221}
2222
2223/*
2224 * Writes msr value into into the appropriate "register".
2225 * Returns 0 on success, non-0 otherwise.
2226 * Assumes vcpu_load() was already called.
2227 */
Will Auld8fe8ab42012-11-29 12:42:12 -08002228static int vmx_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002229{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002230 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03002231 struct shared_msr_entry *msr;
Eddie Dong2cc51562007-05-21 07:28:09 +03002232 int ret = 0;
Will Auld8fe8ab42012-11-29 12:42:12 -08002233 u32 msr_index = msr_info->index;
2234 u64 data = msr_info->data;
Eddie Dong2cc51562007-05-21 07:28:09 +03002235
Avi Kivity6aa8b732006-12-10 02:21:36 -08002236 switch (msr_index) {
Avi Kivity3bab1f52006-12-29 16:49:48 -08002237 case MSR_EFER:
Will Auld8fe8ab42012-11-29 12:42:12 -08002238 ret = kvm_set_msr_common(vcpu, msr_info);
Eddie Dong2cc51562007-05-21 07:28:09 +03002239 break;
Avi Kivity16175a72009-03-23 22:13:44 +02002240#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08002241 case MSR_FS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03002242 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002243 vmcs_writel(GUEST_FS_BASE, data);
2244 break;
2245 case MSR_GS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03002246 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002247 vmcs_writel(GUEST_GS_BASE, data);
2248 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03002249 case MSR_KERNEL_GS_BASE:
2250 vmx_load_host_state(vmx);
2251 vmx->msr_guest_kernel_gs_base = data;
2252 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002253#endif
2254 case MSR_IA32_SYSENTER_CS:
2255 vmcs_write32(GUEST_SYSENTER_CS, data);
2256 break;
2257 case MSR_IA32_SYSENTER_EIP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02002258 vmcs_writel(GUEST_SYSENTER_EIP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002259 break;
2260 case MSR_IA32_SYSENTER_ESP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02002261 vmcs_writel(GUEST_SYSENTER_ESP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002262 break;
Jaswinder Singh Rajputaf24a4e2009-05-15 18:42:05 +05302263 case MSR_IA32_TSC:
Will Auld8fe8ab42012-11-29 12:42:12 -08002264 kvm_write_tsc(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002265 break;
Sheng Yang468d4722008-10-09 16:01:55 +08002266 case MSR_IA32_CR_PAT:
2267 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
2268 vmcs_write64(GUEST_IA32_PAT, data);
2269 vcpu->arch.pat = data;
2270 break;
2271 }
Will Auld8fe8ab42012-11-29 12:42:12 -08002272 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002273 break;
Will Auldba904632012-11-29 12:42:50 -08002274 case MSR_IA32_TSC_ADJUST:
2275 ret = kvm_set_msr_common(vcpu, msr_info);
2276 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002277 case MSR_TSC_AUX:
2278 if (!vmx->rdtscp_enabled)
2279 return 1;
2280 /* Check reserved bit, higher 32 bits should be zero */
2281 if ((data >> 32) != 0)
2282 return 1;
2283 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002284 default:
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002285 if (vmx_set_vmx_msr(vcpu, msr_index, data))
2286 break;
Rusty Russell8b9cf982007-07-30 16:31:43 +10002287 msr = find_msr_entry(vmx, msr_index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08002288 if (msr) {
2289 msr->data = data;
Avi Kivity2225fd52012-04-18 15:03:04 +03002290 if (msr - vmx->guest_msrs < vmx->save_nmsrs) {
2291 preempt_disable();
Avi Kivity9ee73972012-03-06 14:16:33 +02002292 kvm_set_shared_msr(msr->index, msr->data,
2293 msr->mask);
Avi Kivity2225fd52012-04-18 15:03:04 +03002294 preempt_enable();
2295 }
Avi Kivity3bab1f52006-12-29 16:49:48 -08002296 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002297 }
Will Auld8fe8ab42012-11-29 12:42:12 -08002298 ret = kvm_set_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002299 }
2300
Eddie Dong2cc51562007-05-21 07:28:09 +03002301 return ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002302}
2303
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002304static void vmx_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002305{
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002306 __set_bit(reg, (unsigned long *)&vcpu->arch.regs_avail);
2307 switch (reg) {
2308 case VCPU_REGS_RSP:
2309 vcpu->arch.regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
2310 break;
2311 case VCPU_REGS_RIP:
2312 vcpu->arch.regs[VCPU_REGS_RIP] = vmcs_readl(GUEST_RIP);
2313 break;
Avi Kivity6de4f3ad2009-05-31 22:58:47 +03002314 case VCPU_EXREG_PDPTR:
2315 if (enable_ept)
2316 ept_save_pdptrs(vcpu);
2317 break;
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002318 default:
2319 break;
2320 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002321}
2322
Avi Kivity6aa8b732006-12-10 02:21:36 -08002323static __init int cpu_has_kvm_support(void)
2324{
Eduardo Habkost6210e372008-11-17 19:03:16 -02002325 return cpu_has_vmx();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002326}
2327
2328static __init int vmx_disabled_by_bios(void)
2329{
2330 u64 msr;
2331
2332 rdmsrl(MSR_IA32_FEATURE_CONTROL, msr);
Shane Wangcafd6652010-04-29 12:09:01 -04002333 if (msr & FEATURE_CONTROL_LOCKED) {
Joseph Cihula23f3e992011-02-08 11:45:56 -08002334 /* launched w/ TXT and VMX disabled */
Shane Wangcafd6652010-04-29 12:09:01 -04002335 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
2336 && tboot_enabled())
2337 return 1;
Joseph Cihula23f3e992011-02-08 11:45:56 -08002338 /* launched w/o TXT and VMX only enabled w/ TXT */
Shane Wangcafd6652010-04-29 12:09:01 -04002339 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
Joseph Cihula23f3e992011-02-08 11:45:56 -08002340 && (msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
Shane Wangf9335af2010-11-17 11:40:17 +08002341 && !tboot_enabled()) {
2342 printk(KERN_WARNING "kvm: disable TXT in the BIOS or "
Joseph Cihula23f3e992011-02-08 11:45:56 -08002343 "activate TXT before enabling KVM\n");
Shane Wangcafd6652010-04-29 12:09:01 -04002344 return 1;
Shane Wangf9335af2010-11-17 11:40:17 +08002345 }
Joseph Cihula23f3e992011-02-08 11:45:56 -08002346 /* launched w/o TXT and VMX disabled */
2347 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
2348 && !tboot_enabled())
2349 return 1;
Shane Wangcafd6652010-04-29 12:09:01 -04002350 }
2351
2352 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002353}
2354
Dongxiao Xu7725b892010-05-11 18:29:38 +08002355static void kvm_cpu_vmxon(u64 addr)
2356{
2357 asm volatile (ASM_VMX_VMXON_RAX
2358 : : "a"(&addr), "m"(addr)
2359 : "memory", "cc");
2360}
2361
Alexander Graf10474ae2009-09-15 11:37:46 +02002362static int hardware_enable(void *garbage)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002363{
2364 int cpu = raw_smp_processor_id();
2365 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Shane Wangcafd6652010-04-29 12:09:01 -04002366 u64 old, test_bits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002367
Alexander Graf10474ae2009-09-15 11:37:46 +02002368 if (read_cr4() & X86_CR4_VMXE)
2369 return -EBUSY;
2370
Nadav Har'Eld462b812011-05-24 15:26:10 +03002371 INIT_LIST_HEAD(&per_cpu(loaded_vmcss_on_cpu, cpu));
Avi Kivity6aa8b732006-12-10 02:21:36 -08002372 rdmsrl(MSR_IA32_FEATURE_CONTROL, old);
Shane Wangcafd6652010-04-29 12:09:01 -04002373
2374 test_bits = FEATURE_CONTROL_LOCKED;
2375 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
2376 if (tboot_enabled())
2377 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX;
2378
2379 if ((old & test_bits) != test_bits) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002380 /* enable and lock */
Shane Wangcafd6652010-04-29 12:09:01 -04002381 wrmsrl(MSR_IA32_FEATURE_CONTROL, old | test_bits);
2382 }
Rusty Russell66aee912007-07-17 23:34:16 +10002383 write_cr4(read_cr4() | X86_CR4_VMXE); /* FIXME: not cpu hotplug safe */
Alexander Graf10474ae2009-09-15 11:37:46 +02002384
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002385 if (vmm_exclusive) {
2386 kvm_cpu_vmxon(phys_addr);
2387 ept_sync_global();
2388 }
Alexander Graf10474ae2009-09-15 11:37:46 +02002389
Avi Kivity3444d7d2010-07-26 18:32:38 +03002390 store_gdt(&__get_cpu_var(host_gdt));
2391
Alexander Graf10474ae2009-09-15 11:37:46 +02002392 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002393}
2394
Nadav Har'Eld462b812011-05-24 15:26:10 +03002395static void vmclear_local_loaded_vmcss(void)
Avi Kivity543e4242008-05-13 16:22:47 +03002396{
2397 int cpu = raw_smp_processor_id();
Nadav Har'Eld462b812011-05-24 15:26:10 +03002398 struct loaded_vmcs *v, *n;
Avi Kivity543e4242008-05-13 16:22:47 +03002399
Nadav Har'Eld462b812011-05-24 15:26:10 +03002400 list_for_each_entry_safe(v, n, &per_cpu(loaded_vmcss_on_cpu, cpu),
2401 loaded_vmcss_on_cpu_link)
2402 __loaded_vmcs_clear(v);
Avi Kivity543e4242008-05-13 16:22:47 +03002403}
2404
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02002405
2406/* Just like cpu_vmxoff(), but with the __kvm_handle_fault_on_reboot()
2407 * tricks.
2408 */
2409static void kvm_cpu_vmxoff(void)
2410{
2411 asm volatile (__ex(ASM_VMX_VMXOFF) : : : "cc");
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02002412}
2413
Avi Kivity6aa8b732006-12-10 02:21:36 -08002414static void hardware_disable(void *garbage)
2415{
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002416 if (vmm_exclusive) {
Nadav Har'Eld462b812011-05-24 15:26:10 +03002417 vmclear_local_loaded_vmcss();
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002418 kvm_cpu_vmxoff();
2419 }
Dongxiao Xu7725b892010-05-11 18:29:38 +08002420 write_cr4(read_cr4() & ~X86_CR4_VMXE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002421}
2422
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002423static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
Mike Dayd77c26f2007-10-08 09:02:08 -04002424 u32 msr, u32 *result)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002425{
2426 u32 vmx_msr_low, vmx_msr_high;
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002427 u32 ctl = ctl_min | ctl_opt;
2428
2429 rdmsr(msr, vmx_msr_low, vmx_msr_high);
2430
2431 ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
2432 ctl |= vmx_msr_low; /* bit == 1 in low word ==> must be one */
2433
2434 /* Ensure minimum (required) set of control bits are supported. */
2435 if (ctl_min & ~ctl)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002436 return -EIO;
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002437
2438 *result = ctl;
2439 return 0;
2440}
2441
Avi Kivity110312c2010-12-21 12:54:20 +02002442static __init bool allow_1_setting(u32 msr, u32 ctl)
2443{
2444 u32 vmx_msr_low, vmx_msr_high;
2445
2446 rdmsr(msr, vmx_msr_low, vmx_msr_high);
2447 return vmx_msr_high & ctl;
2448}
2449
Yang, Sheng002c7f72007-07-31 14:23:01 +03002450static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf)
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002451{
2452 u32 vmx_msr_low, vmx_msr_high;
Sheng Yangd56f5462008-04-25 10:13:16 +08002453 u32 min, opt, min2, opt2;
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002454 u32 _pin_based_exec_control = 0;
2455 u32 _cpu_based_exec_control = 0;
Sheng Yangf78e0e22007-10-29 09:40:42 +08002456 u32 _cpu_based_2nd_exec_control = 0;
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002457 u32 _vmexit_control = 0;
2458 u32 _vmentry_control = 0;
2459
2460 min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING;
Sheng Yangf08864b2008-05-15 18:23:25 +08002461 opt = PIN_BASED_VIRTUAL_NMIS;
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002462 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
2463 &_pin_based_exec_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002464 return -EIO;
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002465
Raghavendra K T10166742012-02-07 23:19:20 +05302466 min = CPU_BASED_HLT_EXITING |
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002467#ifdef CONFIG_X86_64
2468 CPU_BASED_CR8_LOAD_EXITING |
2469 CPU_BASED_CR8_STORE_EXITING |
2470#endif
Sheng Yangd56f5462008-04-25 10:13:16 +08002471 CPU_BASED_CR3_LOAD_EXITING |
2472 CPU_BASED_CR3_STORE_EXITING |
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002473 CPU_BASED_USE_IO_BITMAPS |
2474 CPU_BASED_MOV_DR_EXITING |
Marcelo Tosattia7052892008-09-23 13:18:35 -03002475 CPU_BASED_USE_TSC_OFFSETING |
Sheng Yang59708672009-12-15 13:29:54 +08002476 CPU_BASED_MWAIT_EXITING |
2477 CPU_BASED_MONITOR_EXITING |
Avi Kivityfee84b02011-11-10 14:57:25 +02002478 CPU_BASED_INVLPG_EXITING |
2479 CPU_BASED_RDPMC_EXITING;
Anthony Liguori443381a2010-12-06 10:53:38 -06002480
Sheng Yangf78e0e22007-10-29 09:40:42 +08002481 opt = CPU_BASED_TPR_SHADOW |
Sheng Yang25c5f222008-03-28 13:18:56 +08002482 CPU_BASED_USE_MSR_BITMAPS |
Sheng Yangf78e0e22007-10-29 09:40:42 +08002483 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002484 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
2485 &_cpu_based_exec_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002486 return -EIO;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08002487#ifdef CONFIG_X86_64
2488 if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
2489 _cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
2490 ~CPU_BASED_CR8_STORE_EXITING;
2491#endif
Sheng Yangf78e0e22007-10-29 09:40:42 +08002492 if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
Sheng Yangd56f5462008-04-25 10:13:16 +08002493 min2 = 0;
2494 opt2 = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Sheng Yang2384d2b2008-01-17 15:14:33 +08002495 SECONDARY_EXEC_WBINVD_EXITING |
Sheng Yangd56f5462008-04-25 10:13:16 +08002496 SECONDARY_EXEC_ENABLE_VPID |
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002497 SECONDARY_EXEC_ENABLE_EPT |
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08002498 SECONDARY_EXEC_UNRESTRICTED_GUEST |
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002499 SECONDARY_EXEC_PAUSE_LOOP_EXITING |
Mao, Junjiead756a12012-07-02 01:18:48 +00002500 SECONDARY_EXEC_RDTSCP |
2501 SECONDARY_EXEC_ENABLE_INVPCID;
Sheng Yangd56f5462008-04-25 10:13:16 +08002502 if (adjust_vmx_controls(min2, opt2,
2503 MSR_IA32_VMX_PROCBASED_CTLS2,
Sheng Yangf78e0e22007-10-29 09:40:42 +08002504 &_cpu_based_2nd_exec_control) < 0)
2505 return -EIO;
2506 }
2507#ifndef CONFIG_X86_64
2508 if (!(_cpu_based_2nd_exec_control &
2509 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
2510 _cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
2511#endif
Sheng Yangd56f5462008-04-25 10:13:16 +08002512 if (_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_EPT) {
Marcelo Tosattia7052892008-09-23 13:18:35 -03002513 /* CR3 accesses and invlpg don't need to cause VM Exits when EPT
2514 enabled */
Gleb Natapov5fff7d22009-08-27 18:41:30 +03002515 _cpu_based_exec_control &= ~(CPU_BASED_CR3_LOAD_EXITING |
2516 CPU_BASED_CR3_STORE_EXITING |
2517 CPU_BASED_INVLPG_EXITING);
Sheng Yangd56f5462008-04-25 10:13:16 +08002518 rdmsr(MSR_IA32_VMX_EPT_VPID_CAP,
2519 vmx_capability.ept, vmx_capability.vpid);
2520 }
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002521
2522 min = 0;
2523#ifdef CONFIG_X86_64
2524 min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
2525#endif
Sheng Yang468d4722008-10-09 16:01:55 +08002526 opt = VM_EXIT_SAVE_IA32_PAT | VM_EXIT_LOAD_IA32_PAT;
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002527 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
2528 &_vmexit_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002529 return -EIO;
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002530
Sheng Yang468d4722008-10-09 16:01:55 +08002531 min = 0;
2532 opt = VM_ENTRY_LOAD_IA32_PAT;
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002533 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
2534 &_vmentry_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002535 return -EIO;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002536
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08002537 rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002538
2539 /* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
2540 if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002541 return -EIO;
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002542
2543#ifdef CONFIG_X86_64
2544 /* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
2545 if (vmx_msr_high & (1u<<16))
Yang, Sheng002c7f72007-07-31 14:23:01 +03002546 return -EIO;
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002547#endif
2548
2549 /* Require Write-Back (WB) memory type for VMCS accesses. */
2550 if (((vmx_msr_high >> 18) & 15) != 6)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002551 return -EIO;
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002552
Yang, Sheng002c7f72007-07-31 14:23:01 +03002553 vmcs_conf->size = vmx_msr_high & 0x1fff;
2554 vmcs_conf->order = get_order(vmcs_config.size);
2555 vmcs_conf->revision_id = vmx_msr_low;
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002556
Yang, Sheng002c7f72007-07-31 14:23:01 +03002557 vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
2558 vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
Sheng Yangf78e0e22007-10-29 09:40:42 +08002559 vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
Yang, Sheng002c7f72007-07-31 14:23:01 +03002560 vmcs_conf->vmexit_ctrl = _vmexit_control;
2561 vmcs_conf->vmentry_ctrl = _vmentry_control;
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002562
Avi Kivity110312c2010-12-21 12:54:20 +02002563 cpu_has_load_ia32_efer =
2564 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
2565 VM_ENTRY_LOAD_IA32_EFER)
2566 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
2567 VM_EXIT_LOAD_IA32_EFER);
2568
Gleb Natapov8bf00a52011-10-05 14:01:22 +02002569 cpu_has_load_perf_global_ctrl =
2570 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
2571 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
2572 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
2573 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
2574
2575 /*
2576 * Some cpus support VM_ENTRY_(LOAD|SAVE)_IA32_PERF_GLOBAL_CTRL
2577 * but due to arrata below it can't be used. Workaround is to use
2578 * msr load mechanism to switch IA32_PERF_GLOBAL_CTRL.
2579 *
2580 * VM Exit May Incorrectly Clear IA32_PERF_GLOBAL_CTRL [34:32]
2581 *
2582 * AAK155 (model 26)
2583 * AAP115 (model 30)
2584 * AAT100 (model 37)
2585 * BC86,AAY89,BD102 (model 44)
2586 * BA97 (model 46)
2587 *
2588 */
2589 if (cpu_has_load_perf_global_ctrl && boot_cpu_data.x86 == 0x6) {
2590 switch (boot_cpu_data.x86_model) {
2591 case 26:
2592 case 30:
2593 case 37:
2594 case 44:
2595 case 46:
2596 cpu_has_load_perf_global_ctrl = false;
2597 printk_once(KERN_WARNING"kvm: VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL "
2598 "does not work properly. Using workaround\n");
2599 break;
2600 default:
2601 break;
2602 }
2603 }
2604
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002605 return 0;
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08002606}
Avi Kivity6aa8b732006-12-10 02:21:36 -08002607
2608static struct vmcs *alloc_vmcs_cpu(int cpu)
2609{
2610 int node = cpu_to_node(cpu);
2611 struct page *pages;
2612 struct vmcs *vmcs;
2613
Mel Gorman6484eb32009-06-16 15:31:54 -07002614 pages = alloc_pages_exact_node(node, GFP_KERNEL, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002615 if (!pages)
2616 return NULL;
2617 vmcs = page_address(pages);
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002618 memset(vmcs, 0, vmcs_config.size);
2619 vmcs->revision_id = vmcs_config.revision_id; /* vmcs revision id */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002620 return vmcs;
2621}
2622
2623static struct vmcs *alloc_vmcs(void)
2624{
Ingo Molnard3b2c332007-01-05 16:36:23 -08002625 return alloc_vmcs_cpu(raw_smp_processor_id());
Avi Kivity6aa8b732006-12-10 02:21:36 -08002626}
2627
2628static void free_vmcs(struct vmcs *vmcs)
2629{
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002630 free_pages((unsigned long)vmcs, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002631}
2632
Nadav Har'Eld462b812011-05-24 15:26:10 +03002633/*
2634 * Free a VMCS, but before that VMCLEAR it on the CPU where it was last loaded
2635 */
2636static void free_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
2637{
2638 if (!loaded_vmcs->vmcs)
2639 return;
2640 loaded_vmcs_clear(loaded_vmcs);
2641 free_vmcs(loaded_vmcs->vmcs);
2642 loaded_vmcs->vmcs = NULL;
2643}
2644
Sam Ravnborg39959582007-06-01 00:47:13 -07002645static void free_kvm_area(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002646{
2647 int cpu;
2648
Zachary Amsden3230bb42009-09-29 11:38:37 -10002649 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002650 free_vmcs(per_cpu(vmxarea, cpu));
Zachary Amsden3230bb42009-09-29 11:38:37 -10002651 per_cpu(vmxarea, cpu) = NULL;
2652 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002653}
2654
Avi Kivity6aa8b732006-12-10 02:21:36 -08002655static __init int alloc_kvm_area(void)
2656{
2657 int cpu;
2658
Zachary Amsden3230bb42009-09-29 11:38:37 -10002659 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002660 struct vmcs *vmcs;
2661
2662 vmcs = alloc_vmcs_cpu(cpu);
2663 if (!vmcs) {
2664 free_kvm_area();
2665 return -ENOMEM;
2666 }
2667
2668 per_cpu(vmxarea, cpu) = vmcs;
2669 }
2670 return 0;
2671}
2672
2673static __init int hardware_setup(void)
2674{
Yang, Sheng002c7f72007-07-31 14:23:01 +03002675 if (setup_vmcs_config(&vmcs_config) < 0)
2676 return -EIO;
Joerg Roedel50a37eb2008-01-31 14:57:38 +01002677
2678 if (boot_cpu_has(X86_FEATURE_NX))
2679 kvm_enable_efer_bits(EFER_NX);
2680
Sheng Yang93ba03c2009-04-01 15:52:32 +08002681 if (!cpu_has_vmx_vpid())
2682 enable_vpid = 0;
2683
Sheng Yang4bc9b982010-06-02 14:05:24 +08002684 if (!cpu_has_vmx_ept() ||
2685 !cpu_has_vmx_ept_4levels()) {
Sheng Yang93ba03c2009-04-01 15:52:32 +08002686 enable_ept = 0;
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002687 enable_unrestricted_guest = 0;
Xudong Hao83c3a332012-05-28 19:33:35 +08002688 enable_ept_ad_bits = 0;
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002689 }
2690
Xudong Hao83c3a332012-05-28 19:33:35 +08002691 if (!cpu_has_vmx_ept_ad_bits())
2692 enable_ept_ad_bits = 0;
2693
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002694 if (!cpu_has_vmx_unrestricted_guest())
2695 enable_unrestricted_guest = 0;
Sheng Yang93ba03c2009-04-01 15:52:32 +08002696
2697 if (!cpu_has_vmx_flexpriority())
2698 flexpriority_enabled = 0;
2699
Gleb Natapov95ba8273132009-04-21 17:45:08 +03002700 if (!cpu_has_vmx_tpr_shadow())
2701 kvm_x86_ops->update_cr8_intercept = NULL;
2702
Marcelo Tosatti54dee992009-06-11 12:07:44 -03002703 if (enable_ept && !cpu_has_vmx_ept_2m_page())
2704 kvm_disable_largepages();
2705
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08002706 if (!cpu_has_vmx_ple())
2707 ple_gap = 0;
2708
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002709 if (nested)
2710 nested_vmx_setup_ctls_msrs();
2711
Avi Kivity6aa8b732006-12-10 02:21:36 -08002712 return alloc_kvm_area();
2713}
2714
2715static __exit void hardware_unsetup(void)
2716{
2717 free_kvm_area();
2718}
2719
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002720static void fix_pmode_dataseg(struct kvm_vcpu *vcpu, int seg, struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002721{
Mathias Krause772e0312012-08-30 01:30:19 +02002722 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Avi Kivityc865c432012-08-21 17:07:01 +03002723 struct kvm_segment tmp = *save;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002724
Avi Kivityc865c432012-08-21 17:07:01 +03002725 if (!(vmcs_readl(sf->base) == tmp.base && tmp.s)) {
2726 tmp.base = vmcs_readl(sf->base);
2727 tmp.selector = vmcs_read16(sf->selector);
2728 tmp.s = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002729 }
Avi Kivityc865c432012-08-21 17:07:01 +03002730 vmx_set_segment(vcpu, &tmp, seg);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002731}
2732
2733static void enter_pmode(struct kvm_vcpu *vcpu)
2734{
2735 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002736 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002737
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002738 vmx->emulation_required = 1;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002739 vmx->rmode.vm86_active = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002740
Avi Kivity2fb92db2011-04-27 19:42:18 +03002741 vmx_segment_cache_clear(vmx);
2742
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002743 vmx_set_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002744
2745 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03002746 flags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
2747 flags |= vmx->rmode.save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002748 vmcs_writel(GUEST_RFLAGS, flags);
2749
Rusty Russell66aee912007-07-17 23:34:16 +10002750 vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
2751 (vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
Avi Kivity6aa8b732006-12-10 02:21:36 -08002752
2753 update_exception_bitmap(vcpu);
2754
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002755 if (emulate_invalid_guest_state)
2756 return;
2757
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002758 fix_pmode_dataseg(vcpu, VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
2759 fix_pmode_dataseg(vcpu, VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
2760 fix_pmode_dataseg(vcpu, VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
2761 fix_pmode_dataseg(vcpu, VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002762
Avi Kivity2fb92db2011-04-27 19:42:18 +03002763 vmx_segment_cache_clear(vmx);
2764
Avi Kivity6aa8b732006-12-10 02:21:36 -08002765 vmcs_write16(GUEST_SS_SELECTOR, 0);
2766 vmcs_write32(GUEST_SS_AR_BYTES, 0x93);
2767
2768 vmcs_write16(GUEST_CS_SELECTOR,
2769 vmcs_read16(GUEST_CS_SELECTOR) & ~SELECTOR_RPL_MASK);
2770 vmcs_write32(GUEST_CS_AR_BYTES, 0x9b);
2771}
2772
Mike Dayd77c26f2007-10-08 09:02:08 -04002773static gva_t rmode_tss_base(struct kvm *kvm)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002774{
Zhang Xiantaobfc6d222007-12-14 10:20:16 +08002775 if (!kvm->arch.tss_addr) {
Marcelo Tosattibc6678a2009-12-23 14:35:21 -02002776 struct kvm_memslots *slots;
Xiao Guangrong28a37542011-11-24 19:04:35 +08002777 struct kvm_memory_slot *slot;
Marcelo Tosattibc6678a2009-12-23 14:35:21 -02002778 gfn_t base_gfn;
2779
Lai Jiangshan90d83dc2010-04-19 17:41:23 +08002780 slots = kvm_memslots(kvm);
Xiao Guangrong28a37542011-11-24 19:04:35 +08002781 slot = id_to_memslot(slots, 0);
2782 base_gfn = slot->base_gfn + slot->npages - 3;
2783
Izik Eiduscbc94022007-10-25 00:29:55 +02002784 return base_gfn << PAGE_SHIFT;
2785 }
Zhang Xiantaobfc6d222007-12-14 10:20:16 +08002786 return kvm->arch.tss_addr;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002787}
2788
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002789static void fix_rmode_seg(int seg, struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002790{
Mathias Krause772e0312012-08-30 01:30:19 +02002791 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Avi Kivity6aa8b732006-12-10 02:21:36 -08002792
Jan Kiszka15b00f32007-11-19 10:21:45 +01002793 vmcs_write16(sf->selector, save->base >> 4);
Gleb Natapov444e8632010-12-27 17:25:04 +02002794 vmcs_write32(sf->base, save->base & 0xffff0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002795 vmcs_write32(sf->limit, 0xffff);
2796 vmcs_write32(sf->ar_bytes, 0xf3);
Gleb Natapov444e8632010-12-27 17:25:04 +02002797 if (save->base & 0xf)
2798 printk_once(KERN_WARNING "kvm: segment base is not paragraph"
2799 " aligned when entering protected mode (seg=%d)",
2800 seg);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002801}
2802
2803static void enter_rmode(struct kvm_vcpu *vcpu)
2804{
2805 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002806 struct vcpu_vmx *vmx = to_vmx(vcpu);
Orit Wassermanb246dd52012-05-31 14:49:22 +03002807 struct kvm_segment var;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002808
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002809 if (enable_unrestricted_guest)
2810 return;
2811
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002812 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
2813 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
2814 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
2815 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
2816 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
2817
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002818 vmx->emulation_required = 1;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002819 vmx->rmode.vm86_active = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002820
Avi Kivitybaa7e812012-08-21 17:06:58 +03002821
Gleb Natapov776e58e2011-03-13 12:34:27 +02002822 /*
2823 * Very old userspace does not call KVM_SET_TSS_ADDR before entering
2824 * vcpu. Call it here with phys address pointing 16M below 4G.
2825 */
2826 if (!vcpu->kvm->arch.tss_addr) {
2827 printk_once(KERN_WARNING "kvm: KVM_SET_TSS_ADDR need to be "
2828 "called before entering vcpu\n");
2829 srcu_read_unlock(&vcpu->kvm->srcu, vcpu->srcu_idx);
2830 vmx_set_tss_addr(vcpu->kvm, 0xfeffd000);
2831 vcpu->srcu_idx = srcu_read_lock(&vcpu->kvm->srcu);
2832 }
2833
Avi Kivity2fb92db2011-04-27 19:42:18 +03002834 vmx_segment_cache_clear(vmx);
2835
Avi Kivity6aa8b732006-12-10 02:21:36 -08002836 vmcs_writel(GUEST_TR_BASE, rmode_tss_base(vcpu->kvm));
Avi Kivity6aa8b732006-12-10 02:21:36 -08002837 vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002838 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
2839
2840 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03002841 vmx->rmode.save_rflags = flags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002842
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01002843 flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002844
2845 vmcs_writel(GUEST_RFLAGS, flags);
Rusty Russell66aee912007-07-17 23:34:16 +10002846 vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002847 update_exception_bitmap(vcpu);
2848
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002849 if (emulate_invalid_guest_state)
2850 goto continue_rmode;
2851
Orit Wassermanb246dd52012-05-31 14:49:22 +03002852 vmx_get_segment(vcpu, &var, VCPU_SREG_SS);
2853 vmx_set_segment(vcpu, &var, VCPU_SREG_SS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002854
Orit Wassermanb246dd52012-05-31 14:49:22 +03002855 vmx_get_segment(vcpu, &var, VCPU_SREG_CS);
2856 vmx_set_segment(vcpu, &var, VCPU_SREG_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002857
Orit Wassermanb246dd52012-05-31 14:49:22 +03002858 vmx_get_segment(vcpu, &var, VCPU_SREG_ES);
2859 vmx_set_segment(vcpu, &var, VCPU_SREG_ES);
2860
2861 vmx_get_segment(vcpu, &var, VCPU_SREG_DS);
2862 vmx_set_segment(vcpu, &var, VCPU_SREG_DS);
2863
2864 vmx_get_segment(vcpu, &var, VCPU_SREG_GS);
2865 vmx_set_segment(vcpu, &var, VCPU_SREG_GS);
2866
2867 vmx_get_segment(vcpu, &var, VCPU_SREG_FS);
2868 vmx_set_segment(vcpu, &var, VCPU_SREG_FS);
Avi Kivity75880a02007-06-20 11:20:04 +03002869
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002870continue_rmode:
Eddie Dong8668a3c2007-10-10 14:26:45 +08002871 kvm_mmu_reset_context(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002872}
2873
Amit Shah401d10d2009-02-20 22:53:37 +05302874static void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
2875{
2876 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03002877 struct shared_msr_entry *msr = find_msr_entry(vmx, MSR_EFER);
2878
2879 if (!msr)
2880 return;
Amit Shah401d10d2009-02-20 22:53:37 +05302881
Avi Kivity44ea2b12009-09-06 15:55:37 +03002882 /*
2883 * Force kernel_gs_base reloading before EFER changes, as control
2884 * of this msr depends on is_long_mode().
2885 */
2886 vmx_load_host_state(to_vmx(vcpu));
Avi Kivityf6801df2010-01-21 15:31:50 +02002887 vcpu->arch.efer = efer;
Amit Shah401d10d2009-02-20 22:53:37 +05302888 if (efer & EFER_LMA) {
2889 vmcs_write32(VM_ENTRY_CONTROLS,
2890 vmcs_read32(VM_ENTRY_CONTROLS) |
2891 VM_ENTRY_IA32E_MODE);
2892 msr->data = efer;
2893 } else {
2894 vmcs_write32(VM_ENTRY_CONTROLS,
2895 vmcs_read32(VM_ENTRY_CONTROLS) &
2896 ~VM_ENTRY_IA32E_MODE);
2897
2898 msr->data = efer & ~EFER_LME;
2899 }
2900 setup_msrs(vmx);
2901}
2902
Avi Kivity05b3e0c2006-12-13 00:33:45 -08002903#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08002904
2905static void enter_lmode(struct kvm_vcpu *vcpu)
2906{
2907 u32 guest_tr_ar;
2908
Avi Kivity2fb92db2011-04-27 19:42:18 +03002909 vmx_segment_cache_clear(to_vmx(vcpu));
2910
Avi Kivity6aa8b732006-12-10 02:21:36 -08002911 guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
2912 if ((guest_tr_ar & AR_TYPE_MASK) != AR_TYPE_BUSY_64_TSS) {
Jan Kiszkabd801582011-09-12 11:26:22 +02002913 pr_debug_ratelimited("%s: tss fixup for long mode. \n",
2914 __func__);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002915 vmcs_write32(GUEST_TR_AR_BYTES,
2916 (guest_tr_ar & ~AR_TYPE_MASK)
2917 | AR_TYPE_BUSY_64_TSS);
2918 }
Avi Kivityda38f432010-07-06 11:30:49 +03002919 vmx_set_efer(vcpu, vcpu->arch.efer | EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002920}
2921
2922static void exit_lmode(struct kvm_vcpu *vcpu)
2923{
Avi Kivity6aa8b732006-12-10 02:21:36 -08002924 vmcs_write32(VM_ENTRY_CONTROLS,
2925 vmcs_read32(VM_ENTRY_CONTROLS)
Li, Xin B1e4e6e02007-08-01 21:49:10 +03002926 & ~VM_ENTRY_IA32E_MODE);
Avi Kivityda38f432010-07-06 11:30:49 +03002927 vmx_set_efer(vcpu, vcpu->arch.efer & ~EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002928}
2929
2930#endif
2931
Sheng Yang2384d2b2008-01-17 15:14:33 +08002932static void vmx_flush_tlb(struct kvm_vcpu *vcpu)
2933{
Gui Jianfengb9d762f2010-06-07 10:32:29 +08002934 vpid_sync_context(to_vmx(vcpu));
Xiao Guangrongdd180b32010-07-03 16:02:42 +08002935 if (enable_ept) {
2936 if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
2937 return;
Sheng Yang4e1096d2008-07-06 19:16:51 +08002938 ept_sync_context(construct_eptp(vcpu->arch.mmu.root_hpa));
Xiao Guangrongdd180b32010-07-03 16:02:42 +08002939 }
Sheng Yang2384d2b2008-01-17 15:14:33 +08002940}
2941
Avi Kivitye8467fd2009-12-29 18:43:06 +02002942static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu)
2943{
2944 ulong cr0_guest_owned_bits = vcpu->arch.cr0_guest_owned_bits;
2945
2946 vcpu->arch.cr0 &= ~cr0_guest_owned_bits;
2947 vcpu->arch.cr0 |= vmcs_readl(GUEST_CR0) & cr0_guest_owned_bits;
2948}
2949
Avi Kivityaff48ba2010-12-05 18:56:11 +02002950static void vmx_decache_cr3(struct kvm_vcpu *vcpu)
2951{
2952 if (enable_ept && is_paging(vcpu))
2953 vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
2954 __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
2955}
2956
Anthony Liguori25c4c272007-04-27 09:29:21 +03002957static void vmx_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
Avi Kivity399badf2007-01-05 16:36:38 -08002958{
Avi Kivityfc78f512009-12-07 12:16:48 +02002959 ulong cr4_guest_owned_bits = vcpu->arch.cr4_guest_owned_bits;
2960
2961 vcpu->arch.cr4 &= ~cr4_guest_owned_bits;
2962 vcpu->arch.cr4 |= vmcs_readl(GUEST_CR4) & cr4_guest_owned_bits;
Avi Kivity399badf2007-01-05 16:36:38 -08002963}
2964
Sheng Yang14394422008-04-28 12:24:45 +08002965static void ept_load_pdptrs(struct kvm_vcpu *vcpu)
2966{
Avi Kivity6de4f3ad2009-05-31 22:58:47 +03002967 if (!test_bit(VCPU_EXREG_PDPTR,
2968 (unsigned long *)&vcpu->arch.regs_dirty))
2969 return;
2970
Sheng Yang14394422008-04-28 12:24:45 +08002971 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Joerg Roedelff03a072010-09-10 17:30:57 +02002972 vmcs_write64(GUEST_PDPTR0, vcpu->arch.mmu.pdptrs[0]);
2973 vmcs_write64(GUEST_PDPTR1, vcpu->arch.mmu.pdptrs[1]);
2974 vmcs_write64(GUEST_PDPTR2, vcpu->arch.mmu.pdptrs[2]);
2975 vmcs_write64(GUEST_PDPTR3, vcpu->arch.mmu.pdptrs[3]);
Sheng Yang14394422008-04-28 12:24:45 +08002976 }
2977}
2978
Avi Kivity8f5d5492009-05-31 18:41:29 +03002979static void ept_save_pdptrs(struct kvm_vcpu *vcpu)
2980{
2981 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Joerg Roedelff03a072010-09-10 17:30:57 +02002982 vcpu->arch.mmu.pdptrs[0] = vmcs_read64(GUEST_PDPTR0);
2983 vcpu->arch.mmu.pdptrs[1] = vmcs_read64(GUEST_PDPTR1);
2984 vcpu->arch.mmu.pdptrs[2] = vmcs_read64(GUEST_PDPTR2);
2985 vcpu->arch.mmu.pdptrs[3] = vmcs_read64(GUEST_PDPTR3);
Avi Kivity8f5d5492009-05-31 18:41:29 +03002986 }
Avi Kivity6de4f3ad2009-05-31 22:58:47 +03002987
2988 __set_bit(VCPU_EXREG_PDPTR,
2989 (unsigned long *)&vcpu->arch.regs_avail);
2990 __set_bit(VCPU_EXREG_PDPTR,
2991 (unsigned long *)&vcpu->arch.regs_dirty);
Avi Kivity8f5d5492009-05-31 18:41:29 +03002992}
2993
Nadav Har'El5e1746d2011-05-25 23:03:24 +03002994static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
Sheng Yang14394422008-04-28 12:24:45 +08002995
2996static void ept_update_paging_mode_cr0(unsigned long *hw_cr0,
2997 unsigned long cr0,
2998 struct kvm_vcpu *vcpu)
2999{
Marcelo Tosatti5233dd52011-06-06 14:27:47 -03003000 if (!test_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail))
3001 vmx_decache_cr3(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003002 if (!(cr0 & X86_CR0_PG)) {
3003 /* From paging/starting to nonpaging */
3004 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08003005 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) |
Sheng Yang14394422008-04-28 12:24:45 +08003006 (CPU_BASED_CR3_LOAD_EXITING |
3007 CPU_BASED_CR3_STORE_EXITING));
3008 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02003009 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08003010 } else if (!is_paging(vcpu)) {
3011 /* From nonpaging to paging */
3012 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08003013 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) &
Sheng Yang14394422008-04-28 12:24:45 +08003014 ~(CPU_BASED_CR3_LOAD_EXITING |
3015 CPU_BASED_CR3_STORE_EXITING));
3016 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02003017 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08003018 }
Sheng Yang95eb84a2009-08-19 09:52:18 +08003019
3020 if (!(cr0 & X86_CR0_WP))
3021 *hw_cr0 &= ~X86_CR0_WP;
Sheng Yang14394422008-04-28 12:24:45 +08003022}
3023
Avi Kivity6aa8b732006-12-10 02:21:36 -08003024static void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
3025{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003026 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003027 unsigned long hw_cr0;
3028
3029 if (enable_unrestricted_guest)
3030 hw_cr0 = (cr0 & ~KVM_GUEST_CR0_MASK_UNRESTRICTED_GUEST)
3031 | KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST;
3032 else
3033 hw_cr0 = (cr0 & ~KVM_GUEST_CR0_MASK) | KVM_VM_CR0_ALWAYS_ON;
Sheng Yang14394422008-04-28 12:24:45 +08003034
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003035 if (vmx->rmode.vm86_active && (cr0 & X86_CR0_PE))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003036 enter_pmode(vcpu);
3037
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003038 if (!vmx->rmode.vm86_active && !(cr0 & X86_CR0_PE))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003039 enter_rmode(vcpu);
3040
Avi Kivity05b3e0c2006-12-13 00:33:45 -08003041#ifdef CONFIG_X86_64
Avi Kivityf6801df2010-01-21 15:31:50 +02003042 if (vcpu->arch.efer & EFER_LME) {
Rusty Russell707d92f2007-07-17 23:19:08 +10003043 if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003044 enter_lmode(vcpu);
Rusty Russell707d92f2007-07-17 23:19:08 +10003045 if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003046 exit_lmode(vcpu);
3047 }
3048#endif
3049
Avi Kivity089d0342009-03-23 18:26:32 +02003050 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08003051 ept_update_paging_mode_cr0(&hw_cr0, cr0, vcpu);
3052
Avi Kivity02daab22009-12-30 12:40:26 +02003053 if (!vcpu->fpu_active)
Avi Kivity81231c62010-01-24 16:26:40 +02003054 hw_cr0 |= X86_CR0_TS | X86_CR0_MP;
Avi Kivity02daab22009-12-30 12:40:26 +02003055
Avi Kivity6aa8b732006-12-10 02:21:36 -08003056 vmcs_writel(CR0_READ_SHADOW, cr0);
Sheng Yang14394422008-04-28 12:24:45 +08003057 vmcs_writel(GUEST_CR0, hw_cr0);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003058 vcpu->arch.cr0 = cr0;
Avi Kivity69c73022011-03-07 15:26:44 +02003059 __clear_bit(VCPU_EXREG_CPL, (ulong *)&vcpu->arch.regs_avail);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003060}
3061
Sheng Yang14394422008-04-28 12:24:45 +08003062static u64 construct_eptp(unsigned long root_hpa)
3063{
3064 u64 eptp;
3065
3066 /* TODO write the value reading from MSR */
3067 eptp = VMX_EPT_DEFAULT_MT |
3068 VMX_EPT_DEFAULT_GAW << VMX_EPT_GAW_EPTP_SHIFT;
Xudong Haob38f9932012-05-28 19:33:36 +08003069 if (enable_ept_ad_bits)
3070 eptp |= VMX_EPT_AD_ENABLE_BIT;
Sheng Yang14394422008-04-28 12:24:45 +08003071 eptp |= (root_hpa & PAGE_MASK);
3072
3073 return eptp;
3074}
3075
Avi Kivity6aa8b732006-12-10 02:21:36 -08003076static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
3077{
Sheng Yang14394422008-04-28 12:24:45 +08003078 unsigned long guest_cr3;
3079 u64 eptp;
3080
3081 guest_cr3 = cr3;
Avi Kivity089d0342009-03-23 18:26:32 +02003082 if (enable_ept) {
Sheng Yang14394422008-04-28 12:24:45 +08003083 eptp = construct_eptp(cr3);
3084 vmcs_write64(EPT_POINTER, eptp);
Avi Kivity9f8fe502010-12-05 17:30:00 +02003085 guest_cr3 = is_paging(vcpu) ? kvm_read_cr3(vcpu) :
Sheng Yangb927a3c2009-07-21 10:42:48 +08003086 vcpu->kvm->arch.ept_identity_map_addr;
Marcelo Tosatti7c93be42009-10-26 16:48:33 -02003087 ept_load_pdptrs(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003088 }
3089
Sheng Yang2384d2b2008-01-17 15:14:33 +08003090 vmx_flush_tlb(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003091 vmcs_writel(GUEST_CR3, guest_cr3);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003092}
3093
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003094static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003095{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003096 unsigned long hw_cr4 = cr4 | (to_vmx(vcpu)->rmode.vm86_active ?
Sheng Yang14394422008-04-28 12:24:45 +08003097 KVM_RMODE_VM_CR4_ALWAYS_ON : KVM_PMODE_VM_CR4_ALWAYS_ON);
3098
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003099 if (cr4 & X86_CR4_VMXE) {
3100 /*
3101 * To use VMXON (and later other VMX instructions), a guest
3102 * must first be able to turn on cr4.VMXE (see handle_vmon()).
3103 * So basically the check on whether to allow nested VMX
3104 * is here.
3105 */
3106 if (!nested_vmx_allowed(vcpu))
3107 return 1;
3108 } else if (to_vmx(vcpu)->nested.vmxon)
3109 return 1;
3110
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003111 vcpu->arch.cr4 = cr4;
Avi Kivitybc230082009-12-08 12:14:42 +02003112 if (enable_ept) {
3113 if (!is_paging(vcpu)) {
3114 hw_cr4 &= ~X86_CR4_PAE;
3115 hw_cr4 |= X86_CR4_PSE;
3116 } else if (!(cr4 & X86_CR4_PAE)) {
3117 hw_cr4 &= ~X86_CR4_PAE;
3118 }
3119 }
Sheng Yang14394422008-04-28 12:24:45 +08003120
3121 vmcs_writel(CR4_READ_SHADOW, cr4);
3122 vmcs_writel(GUEST_CR4, hw_cr4);
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003123 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003124}
3125
Avi Kivity6aa8b732006-12-10 02:21:36 -08003126static void vmx_get_segment(struct kvm_vcpu *vcpu,
3127 struct kvm_segment *var, int seg)
3128{
Avi Kivitya9179492011-01-03 14:28:52 +02003129 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003130 u32 ar;
3131
Avi Kivitya9179492011-01-03 14:28:52 +02003132 if (vmx->rmode.vm86_active
3133 && (seg == VCPU_SREG_TR || seg == VCPU_SREG_ES
3134 || seg == VCPU_SREG_DS || seg == VCPU_SREG_FS
Avi Kivity72636422012-08-21 17:07:07 +03003135 || seg == VCPU_SREG_GS)) {
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003136 *var = vmx->rmode.segs[seg];
Avi Kivitya9179492011-01-03 14:28:52 +02003137 if (seg == VCPU_SREG_TR
Avi Kivity2fb92db2011-04-27 19:42:18 +03003138 || var->selector == vmx_read_guest_seg_selector(vmx, seg))
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003139 return;
Avi Kivity1390a282012-08-21 17:07:08 +03003140 var->base = vmx_read_guest_seg_base(vmx, seg);
3141 var->selector = vmx_read_guest_seg_selector(vmx, seg);
3142 return;
Avi Kivitya9179492011-01-03 14:28:52 +02003143 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03003144 var->base = vmx_read_guest_seg_base(vmx, seg);
3145 var->limit = vmx_read_guest_seg_limit(vmx, seg);
3146 var->selector = vmx_read_guest_seg_selector(vmx, seg);
3147 ar = vmx_read_guest_seg_ar(vmx, seg);
Avi Kivity9fd4a3b2009-01-04 23:43:42 +02003148 if ((ar & AR_UNUSABLE_MASK) && !emulate_invalid_guest_state)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003149 ar = 0;
3150 var->type = ar & 15;
3151 var->s = (ar >> 4) & 1;
3152 var->dpl = (ar >> 5) & 3;
3153 var->present = (ar >> 7) & 1;
3154 var->avl = (ar >> 12) & 1;
3155 var->l = (ar >> 13) & 1;
3156 var->db = (ar >> 14) & 1;
3157 var->g = (ar >> 15) & 1;
3158 var->unusable = (ar >> 16) & 1;
3159}
3160
Avi Kivitya9179492011-01-03 14:28:52 +02003161static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
3162{
Avi Kivitya9179492011-01-03 14:28:52 +02003163 struct kvm_segment s;
3164
3165 if (to_vmx(vcpu)->rmode.vm86_active) {
3166 vmx_get_segment(vcpu, &s, seg);
3167 return s.base;
3168 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03003169 return vmx_read_guest_seg_base(to_vmx(vcpu), seg);
Avi Kivitya9179492011-01-03 14:28:52 +02003170}
3171
Avi Kivity69c73022011-03-07 15:26:44 +02003172static int __vmx_get_cpl(struct kvm_vcpu *vcpu)
Izik Eidus2e4d2652008-03-24 19:38:34 +02003173{
Avi Kivity3eeb3282010-01-21 15:31:48 +02003174 if (!is_protmode(vcpu))
Izik Eidus2e4d2652008-03-24 19:38:34 +02003175 return 0;
3176
Avi Kivityf4c63e52011-03-07 14:54:28 +02003177 if (!is_long_mode(vcpu)
3178 && (kvm_get_rflags(vcpu) & X86_EFLAGS_VM)) /* if virtual 8086 */
Izik Eidus2e4d2652008-03-24 19:38:34 +02003179 return 3;
3180
Avi Kivity2fb92db2011-04-27 19:42:18 +03003181 return vmx_read_guest_seg_selector(to_vmx(vcpu), VCPU_SREG_CS) & 3;
Izik Eidus2e4d2652008-03-24 19:38:34 +02003182}
3183
Avi Kivity69c73022011-03-07 15:26:44 +02003184static int vmx_get_cpl(struct kvm_vcpu *vcpu)
3185{
Avi Kivityd881e6f2012-06-06 18:36:48 +03003186 struct vcpu_vmx *vmx = to_vmx(vcpu);
3187
3188 /*
3189 * If we enter real mode with cs.sel & 3 != 0, the normal CPL calculations
3190 * fail; use the cache instead.
3191 */
3192 if (unlikely(vmx->emulation_required && emulate_invalid_guest_state)) {
3193 return vmx->cpl;
3194 }
3195
Avi Kivity69c73022011-03-07 15:26:44 +02003196 if (!test_bit(VCPU_EXREG_CPL, (ulong *)&vcpu->arch.regs_avail)) {
3197 __set_bit(VCPU_EXREG_CPL, (ulong *)&vcpu->arch.regs_avail);
Avi Kivityd881e6f2012-06-06 18:36:48 +03003198 vmx->cpl = __vmx_get_cpl(vcpu);
Avi Kivity69c73022011-03-07 15:26:44 +02003199 }
Avi Kivityd881e6f2012-06-06 18:36:48 +03003200
3201 return vmx->cpl;
Avi Kivity69c73022011-03-07 15:26:44 +02003202}
3203
3204
Avi Kivity653e3102007-05-07 10:55:37 +03003205static u32 vmx_segment_access_rights(struct kvm_segment *var)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003206{
Avi Kivity6aa8b732006-12-10 02:21:36 -08003207 u32 ar;
3208
Avi Kivityf0495f92012-06-07 17:06:10 +03003209 if (var->unusable || !var->present)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003210 ar = 1 << 16;
3211 else {
3212 ar = var->type & 15;
3213 ar |= (var->s & 1) << 4;
3214 ar |= (var->dpl & 3) << 5;
3215 ar |= (var->present & 1) << 7;
3216 ar |= (var->avl & 1) << 12;
3217 ar |= (var->l & 1) << 13;
3218 ar |= (var->db & 1) << 14;
3219 ar |= (var->g & 1) << 15;
3220 }
Avi Kivity653e3102007-05-07 10:55:37 +03003221
3222 return ar;
3223}
3224
3225static void vmx_set_segment(struct kvm_vcpu *vcpu,
3226 struct kvm_segment *var, int seg)
3227{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003228 struct vcpu_vmx *vmx = to_vmx(vcpu);
Mathias Krause772e0312012-08-30 01:30:19 +02003229 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Avi Kivity653e3102007-05-07 10:55:37 +03003230 u32 ar;
3231
Avi Kivity2fb92db2011-04-27 19:42:18 +03003232 vmx_segment_cache_clear(vmx);
3233
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003234 if (vmx->rmode.vm86_active && seg == VCPU_SREG_TR) {
Gleb Natapova8ba6c22011-02-21 12:07:58 +02003235 vmcs_write16(sf->selector, var->selector);
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003236 vmx->rmode.segs[VCPU_SREG_TR] = *var;
Avi Kivity653e3102007-05-07 10:55:37 +03003237 return;
3238 }
3239 vmcs_writel(sf->base, var->base);
3240 vmcs_write32(sf->limit, var->limit);
3241 vmcs_write16(sf->selector, var->selector);
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003242 if (vmx->rmode.vm86_active && var->s) {
Avi Kivityce566802012-08-21 17:07:09 +03003243 vmx->rmode.segs[seg] = *var;
Avi Kivity653e3102007-05-07 10:55:37 +03003244 /*
3245 * Hack real-mode segments into vm86 compatibility.
3246 */
3247 if (var->base == 0xffff0000 && var->selector == 0xf000)
3248 vmcs_writel(sf->base, 0xf0000);
3249 ar = 0xf3;
3250 } else
3251 ar = vmx_segment_access_rights(var);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003252
3253 /*
3254 * Fix the "Accessed" bit in AR field of segment registers for older
3255 * qemu binaries.
3256 * IA32 arch specifies that at the time of processor reset the
3257 * "Accessed" bit in the AR field of segment registers is 1. And qemu
Guo Chao0fa06072012-06-28 15:16:19 +08003258 * is setting it to 0 in the userland code. This causes invalid guest
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003259 * state vmexit when "unrestricted guest" mode is turned on.
3260 * Fix for this setup issue in cpu_reset is being pushed in the qemu
3261 * tree. Newer qemu binaries with that qemu fix would not need this
3262 * kvm hack.
3263 */
3264 if (enable_unrestricted_guest && (seg != VCPU_SREG_LDTR))
3265 ar |= 0x1; /* Accessed */
3266
Avi Kivity6aa8b732006-12-10 02:21:36 -08003267 vmcs_write32(sf->ar_bytes, ar);
Avi Kivity69c73022011-03-07 15:26:44 +02003268 __clear_bit(VCPU_EXREG_CPL, (ulong *)&vcpu->arch.regs_avail);
Orit Wassermanb246dd52012-05-31 14:49:22 +03003269
3270 /*
3271 * Fix segments for real mode guest in hosts that don't have
3272 * "unrestricted_mode" or it was disabled.
3273 * This is done to allow migration of the guests from hosts with
3274 * unrestricted guest like Westmere to older host that don't have
3275 * unrestricted guest like Nehelem.
3276 */
3277 if (!enable_unrestricted_guest && vmx->rmode.vm86_active) {
3278 switch (seg) {
3279 case VCPU_SREG_CS:
3280 vmcs_write32(GUEST_CS_AR_BYTES, 0xf3);
3281 vmcs_write32(GUEST_CS_LIMIT, 0xffff);
3282 if (vmcs_readl(GUEST_CS_BASE) == 0xffff0000)
3283 vmcs_writel(GUEST_CS_BASE, 0xf0000);
3284 vmcs_write16(GUEST_CS_SELECTOR,
3285 vmcs_readl(GUEST_CS_BASE) >> 4);
3286 break;
3287 case VCPU_SREG_ES:
Orit Wassermanb246dd52012-05-31 14:49:22 +03003288 case VCPU_SREG_DS:
Orit Wassermanb246dd52012-05-31 14:49:22 +03003289 case VCPU_SREG_GS:
Orit Wassermanb246dd52012-05-31 14:49:22 +03003290 case VCPU_SREG_FS:
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003291 fix_rmode_seg(seg, &vmx->rmode.segs[seg]);
Orit Wassermanb246dd52012-05-31 14:49:22 +03003292 break;
3293 case VCPU_SREG_SS:
3294 vmcs_write16(GUEST_SS_SELECTOR,
3295 vmcs_readl(GUEST_SS_BASE) >> 4);
3296 vmcs_write32(GUEST_SS_LIMIT, 0xffff);
3297 vmcs_write32(GUEST_SS_AR_BYTES, 0xf3);
3298 break;
3299 }
3300 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003301}
3302
Avi Kivity6aa8b732006-12-10 02:21:36 -08003303static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
3304{
Avi Kivity2fb92db2011-04-27 19:42:18 +03003305 u32 ar = vmx_read_guest_seg_ar(to_vmx(vcpu), VCPU_SREG_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003306
3307 *db = (ar >> 14) & 1;
3308 *l = (ar >> 13) & 1;
3309}
3310
Gleb Natapov89a27f42010-02-16 10:51:48 +02003311static void vmx_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003312{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003313 dt->size = vmcs_read32(GUEST_IDTR_LIMIT);
3314 dt->address = vmcs_readl(GUEST_IDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003315}
3316
Gleb Natapov89a27f42010-02-16 10:51:48 +02003317static void vmx_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003318{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003319 vmcs_write32(GUEST_IDTR_LIMIT, dt->size);
3320 vmcs_writel(GUEST_IDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003321}
3322
Gleb Natapov89a27f42010-02-16 10:51:48 +02003323static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003324{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003325 dt->size = vmcs_read32(GUEST_GDTR_LIMIT);
3326 dt->address = vmcs_readl(GUEST_GDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003327}
3328
Gleb Natapov89a27f42010-02-16 10:51:48 +02003329static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003330{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003331 vmcs_write32(GUEST_GDTR_LIMIT, dt->size);
3332 vmcs_writel(GUEST_GDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003333}
3334
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003335static bool rmode_segment_valid(struct kvm_vcpu *vcpu, int seg)
3336{
3337 struct kvm_segment var;
3338 u32 ar;
3339
3340 vmx_get_segment(vcpu, &var, seg);
3341 ar = vmx_segment_access_rights(&var);
3342
3343 if (var.base != (var.selector << 4))
3344 return false;
Avi Kivitye2a610d2012-08-21 17:07:03 +03003345 if (var.limit < 0xffff)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003346 return false;
Avi Kivitya81aba12012-08-21 17:07:10 +03003347 if (((ar | (3 << AR_DPL_SHIFT)) & ~(AR_G_MASK | AR_DB_MASK)) != 0xf3)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003348 return false;
3349
3350 return true;
3351}
3352
3353static bool code_segment_valid(struct kvm_vcpu *vcpu)
3354{
3355 struct kvm_segment cs;
3356 unsigned int cs_rpl;
3357
3358 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
3359 cs_rpl = cs.selector & SELECTOR_RPL_MASK;
3360
Avi Kivity1872a3f2009-01-04 23:26:52 +02003361 if (cs.unusable)
3362 return false;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003363 if (~cs.type & (AR_TYPE_CODE_MASK|AR_TYPE_ACCESSES_MASK))
3364 return false;
3365 if (!cs.s)
3366 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003367 if (cs.type & AR_TYPE_WRITEABLE_MASK) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003368 if (cs.dpl > cs_rpl)
3369 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003370 } else {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003371 if (cs.dpl != cs_rpl)
3372 return false;
3373 }
3374 if (!cs.present)
3375 return false;
3376
3377 /* TODO: Add Reserved field check, this'll require a new member in the kvm_segment_field structure */
3378 return true;
3379}
3380
3381static bool stack_segment_valid(struct kvm_vcpu *vcpu)
3382{
3383 struct kvm_segment ss;
3384 unsigned int ss_rpl;
3385
3386 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
3387 ss_rpl = ss.selector & SELECTOR_RPL_MASK;
3388
Avi Kivity1872a3f2009-01-04 23:26:52 +02003389 if (ss.unusable)
3390 return true;
3391 if (ss.type != 3 && ss.type != 7)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003392 return false;
3393 if (!ss.s)
3394 return false;
3395 if (ss.dpl != ss_rpl) /* DPL != RPL */
3396 return false;
3397 if (!ss.present)
3398 return false;
3399
3400 return true;
3401}
3402
3403static bool data_segment_valid(struct kvm_vcpu *vcpu, int seg)
3404{
3405 struct kvm_segment var;
3406 unsigned int rpl;
3407
3408 vmx_get_segment(vcpu, &var, seg);
3409 rpl = var.selector & SELECTOR_RPL_MASK;
3410
Avi Kivity1872a3f2009-01-04 23:26:52 +02003411 if (var.unusable)
3412 return true;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003413 if (!var.s)
3414 return false;
3415 if (!var.present)
3416 return false;
3417 if (~var.type & (AR_TYPE_CODE_MASK|AR_TYPE_WRITEABLE_MASK)) {
3418 if (var.dpl < rpl) /* DPL < RPL */
3419 return false;
3420 }
3421
3422 /* TODO: Add other members to kvm_segment_field to allow checking for other access
3423 * rights flags
3424 */
3425 return true;
3426}
3427
3428static bool tr_valid(struct kvm_vcpu *vcpu)
3429{
3430 struct kvm_segment tr;
3431
3432 vmx_get_segment(vcpu, &tr, VCPU_SREG_TR);
3433
Avi Kivity1872a3f2009-01-04 23:26:52 +02003434 if (tr.unusable)
3435 return false;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003436 if (tr.selector & SELECTOR_TI_MASK) /* TI = 1 */
3437 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003438 if (tr.type != 3 && tr.type != 11) /* TODO: Check if guest is in IA32e mode */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003439 return false;
3440 if (!tr.present)
3441 return false;
3442
3443 return true;
3444}
3445
3446static bool ldtr_valid(struct kvm_vcpu *vcpu)
3447{
3448 struct kvm_segment ldtr;
3449
3450 vmx_get_segment(vcpu, &ldtr, VCPU_SREG_LDTR);
3451
Avi Kivity1872a3f2009-01-04 23:26:52 +02003452 if (ldtr.unusable)
3453 return true;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003454 if (ldtr.selector & SELECTOR_TI_MASK) /* TI = 1 */
3455 return false;
3456 if (ldtr.type != 2)
3457 return false;
3458 if (!ldtr.present)
3459 return false;
3460
3461 return true;
3462}
3463
3464static bool cs_ss_rpl_check(struct kvm_vcpu *vcpu)
3465{
3466 struct kvm_segment cs, ss;
3467
3468 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
3469 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
3470
3471 return ((cs.selector & SELECTOR_RPL_MASK) ==
3472 (ss.selector & SELECTOR_RPL_MASK));
3473}
3474
3475/*
3476 * Check if guest state is valid. Returns true if valid, false if
3477 * not.
3478 * We assume that registers are always usable
3479 */
3480static bool guest_state_valid(struct kvm_vcpu *vcpu)
3481{
3482 /* real mode guest state checks */
Avi Kivity3eeb3282010-01-21 15:31:48 +02003483 if (!is_protmode(vcpu)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003484 if (!rmode_segment_valid(vcpu, VCPU_SREG_CS))
3485 return false;
3486 if (!rmode_segment_valid(vcpu, VCPU_SREG_SS))
3487 return false;
3488 if (!rmode_segment_valid(vcpu, VCPU_SREG_DS))
3489 return false;
3490 if (!rmode_segment_valid(vcpu, VCPU_SREG_ES))
3491 return false;
3492 if (!rmode_segment_valid(vcpu, VCPU_SREG_FS))
3493 return false;
3494 if (!rmode_segment_valid(vcpu, VCPU_SREG_GS))
3495 return false;
3496 } else {
3497 /* protected mode guest state checks */
3498 if (!cs_ss_rpl_check(vcpu))
3499 return false;
3500 if (!code_segment_valid(vcpu))
3501 return false;
3502 if (!stack_segment_valid(vcpu))
3503 return false;
3504 if (!data_segment_valid(vcpu, VCPU_SREG_DS))
3505 return false;
3506 if (!data_segment_valid(vcpu, VCPU_SREG_ES))
3507 return false;
3508 if (!data_segment_valid(vcpu, VCPU_SREG_FS))
3509 return false;
3510 if (!data_segment_valid(vcpu, VCPU_SREG_GS))
3511 return false;
3512 if (!tr_valid(vcpu))
3513 return false;
3514 if (!ldtr_valid(vcpu))
3515 return false;
3516 }
3517 /* TODO:
3518 * - Add checks on RIP
3519 * - Add checks on RFLAGS
3520 */
3521
3522 return true;
3523}
3524
Mike Dayd77c26f2007-10-08 09:02:08 -04003525static int init_rmode_tss(struct kvm *kvm)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003526{
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003527 gfn_t fn;
Izik Eidus195aefd2007-10-01 22:14:18 +02003528 u16 data = 0;
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003529 int r, idx, ret = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003530
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003531 idx = srcu_read_lock(&kvm->srcu);
3532 fn = rmode_tss_base(kvm) >> PAGE_SHIFT;
Izik Eidus195aefd2007-10-01 22:14:18 +02003533 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
3534 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003535 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003536 data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
Sheng Yang464d17c2008-08-13 14:10:33 +08003537 r = kvm_write_guest_page(kvm, fn++, &data,
3538 TSS_IOPB_BASE_OFFSET, sizeof(u16));
Izik Eidus195aefd2007-10-01 22:14:18 +02003539 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003540 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003541 r = kvm_clear_guest_page(kvm, fn++, 0, PAGE_SIZE);
3542 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003543 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003544 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
3545 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003546 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003547 data = ~0;
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003548 r = kvm_write_guest_page(kvm, fn, &data,
3549 RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1,
3550 sizeof(u8));
Izik Eidus195aefd2007-10-01 22:14:18 +02003551 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003552 goto out;
3553
3554 ret = 1;
3555out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003556 srcu_read_unlock(&kvm->srcu, idx);
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003557 return ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003558}
3559
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003560static int init_rmode_identity_map(struct kvm *kvm)
3561{
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003562 int i, idx, r, ret;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003563 pfn_t identity_map_pfn;
3564 u32 tmp;
3565
Avi Kivity089d0342009-03-23 18:26:32 +02003566 if (!enable_ept)
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003567 return 1;
3568 if (unlikely(!kvm->arch.ept_identity_pagetable)) {
3569 printk(KERN_ERR "EPT: identity-mapping pagetable "
3570 "haven't been allocated!\n");
3571 return 0;
3572 }
3573 if (likely(kvm->arch.ept_identity_pagetable_done))
3574 return 1;
3575 ret = 0;
Sheng Yangb927a3c2009-07-21 10:42:48 +08003576 identity_map_pfn = kvm->arch.ept_identity_map_addr >> PAGE_SHIFT;
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003577 idx = srcu_read_lock(&kvm->srcu);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003578 r = kvm_clear_guest_page(kvm, identity_map_pfn, 0, PAGE_SIZE);
3579 if (r < 0)
3580 goto out;
3581 /* Set up identity-mapping pagetable for EPT in real mode */
3582 for (i = 0; i < PT32_ENT_PER_PAGE; i++) {
3583 tmp = (i << 22) + (_PAGE_PRESENT | _PAGE_RW | _PAGE_USER |
3584 _PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_PSE);
3585 r = kvm_write_guest_page(kvm, identity_map_pfn,
3586 &tmp, i * sizeof(tmp), sizeof(tmp));
3587 if (r < 0)
3588 goto out;
3589 }
3590 kvm->arch.ept_identity_pagetable_done = true;
3591 ret = 1;
3592out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003593 srcu_read_unlock(&kvm->srcu, idx);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003594 return ret;
3595}
3596
Avi Kivity6aa8b732006-12-10 02:21:36 -08003597static void seg_setup(int seg)
3598{
Mathias Krause772e0312012-08-30 01:30:19 +02003599 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003600 unsigned int ar;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003601
3602 vmcs_write16(sf->selector, 0);
3603 vmcs_writel(sf->base, 0);
3604 vmcs_write32(sf->limit, 0xffff);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003605 if (enable_unrestricted_guest) {
3606 ar = 0x93;
3607 if (seg == VCPU_SREG_CS)
3608 ar |= 0x08; /* code segment */
3609 } else
3610 ar = 0xf3;
3611
3612 vmcs_write32(sf->ar_bytes, ar);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003613}
3614
Sheng Yangf78e0e22007-10-29 09:40:42 +08003615static int alloc_apic_access_page(struct kvm *kvm)
3616{
Xiao Guangrong44841412012-09-07 14:14:20 +08003617 struct page *page;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003618 struct kvm_userspace_memory_region kvm_userspace_mem;
3619 int r = 0;
3620
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003621 mutex_lock(&kvm->slots_lock);
Zhang Xiantaobfc6d222007-12-14 10:20:16 +08003622 if (kvm->arch.apic_access_page)
Sheng Yangf78e0e22007-10-29 09:40:42 +08003623 goto out;
3624 kvm_userspace_mem.slot = APIC_ACCESS_PAGE_PRIVATE_MEMSLOT;
3625 kvm_userspace_mem.flags = 0;
3626 kvm_userspace_mem.guest_phys_addr = 0xfee00000ULL;
3627 kvm_userspace_mem.memory_size = PAGE_SIZE;
3628 r = __kvm_set_memory_region(kvm, &kvm_userspace_mem, 0);
3629 if (r)
3630 goto out;
Izik Eidus72dc67a2008-02-10 18:04:15 +02003631
Xiao Guangrong44841412012-09-07 14:14:20 +08003632 page = gfn_to_page(kvm, 0xfee00);
3633 if (is_error_page(page)) {
3634 r = -EFAULT;
3635 goto out;
3636 }
3637
3638 kvm->arch.apic_access_page = page;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003639out:
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003640 mutex_unlock(&kvm->slots_lock);
Sheng Yangf78e0e22007-10-29 09:40:42 +08003641 return r;
3642}
3643
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003644static int alloc_identity_pagetable(struct kvm *kvm)
3645{
Xiao Guangrong44841412012-09-07 14:14:20 +08003646 struct page *page;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003647 struct kvm_userspace_memory_region kvm_userspace_mem;
3648 int r = 0;
3649
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003650 mutex_lock(&kvm->slots_lock);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003651 if (kvm->arch.ept_identity_pagetable)
3652 goto out;
3653 kvm_userspace_mem.slot = IDENTITY_PAGETABLE_PRIVATE_MEMSLOT;
3654 kvm_userspace_mem.flags = 0;
Sheng Yangb927a3c2009-07-21 10:42:48 +08003655 kvm_userspace_mem.guest_phys_addr =
3656 kvm->arch.ept_identity_map_addr;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003657 kvm_userspace_mem.memory_size = PAGE_SIZE;
3658 r = __kvm_set_memory_region(kvm, &kvm_userspace_mem, 0);
3659 if (r)
3660 goto out;
3661
Xiao Guangrong44841412012-09-07 14:14:20 +08003662 page = gfn_to_page(kvm, kvm->arch.ept_identity_map_addr >> PAGE_SHIFT);
3663 if (is_error_page(page)) {
3664 r = -EFAULT;
3665 goto out;
3666 }
3667
3668 kvm->arch.ept_identity_pagetable = page;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003669out:
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003670 mutex_unlock(&kvm->slots_lock);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003671 return r;
3672}
3673
Sheng Yang2384d2b2008-01-17 15:14:33 +08003674static void allocate_vpid(struct vcpu_vmx *vmx)
3675{
3676 int vpid;
3677
3678 vmx->vpid = 0;
Avi Kivity919818a2009-03-23 18:01:29 +02003679 if (!enable_vpid)
Sheng Yang2384d2b2008-01-17 15:14:33 +08003680 return;
3681 spin_lock(&vmx_vpid_lock);
3682 vpid = find_first_zero_bit(vmx_vpid_bitmap, VMX_NR_VPIDS);
3683 if (vpid < VMX_NR_VPIDS) {
3684 vmx->vpid = vpid;
3685 __set_bit(vpid, vmx_vpid_bitmap);
3686 }
3687 spin_unlock(&vmx_vpid_lock);
3688}
3689
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08003690static void free_vpid(struct vcpu_vmx *vmx)
3691{
3692 if (!enable_vpid)
3693 return;
3694 spin_lock(&vmx_vpid_lock);
3695 if (vmx->vpid != 0)
3696 __clear_bit(vmx->vpid, vmx_vpid_bitmap);
3697 spin_unlock(&vmx_vpid_lock);
3698}
3699
Avi Kivity58972972009-02-24 22:26:47 +02003700static void __vmx_disable_intercept_for_msr(unsigned long *msr_bitmap, u32 msr)
Sheng Yang25c5f222008-03-28 13:18:56 +08003701{
Avi Kivity3e7c73e2009-02-24 21:46:19 +02003702 int f = sizeof(unsigned long);
Sheng Yang25c5f222008-03-28 13:18:56 +08003703
3704 if (!cpu_has_vmx_msr_bitmap())
3705 return;
3706
3707 /*
3708 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
3709 * have the write-low and read-high bitmap offsets the wrong way round.
3710 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
3711 */
Sheng Yang25c5f222008-03-28 13:18:56 +08003712 if (msr <= 0x1fff) {
Avi Kivity3e7c73e2009-02-24 21:46:19 +02003713 __clear_bit(msr, msr_bitmap + 0x000 / f); /* read-low */
3714 __clear_bit(msr, msr_bitmap + 0x800 / f); /* write-low */
Sheng Yang25c5f222008-03-28 13:18:56 +08003715 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
3716 msr &= 0x1fff;
Avi Kivity3e7c73e2009-02-24 21:46:19 +02003717 __clear_bit(msr, msr_bitmap + 0x400 / f); /* read-high */
3718 __clear_bit(msr, msr_bitmap + 0xc00 / f); /* write-high */
Sheng Yang25c5f222008-03-28 13:18:56 +08003719 }
Sheng Yang25c5f222008-03-28 13:18:56 +08003720}
3721
Avi Kivity58972972009-02-24 22:26:47 +02003722static void vmx_disable_intercept_for_msr(u32 msr, bool longmode_only)
3723{
3724 if (!longmode_only)
3725 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy, msr);
3726 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode, msr);
3727}
3728
Avi Kivity6aa8b732006-12-10 02:21:36 -08003729/*
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003730 * Set up the vmcs's constant host-state fields, i.e., host-state fields that
3731 * will not change in the lifetime of the guest.
3732 * Note that host-state that does change is set elsewhere. E.g., host-state
3733 * that is set differently for each CPU is set in vmx_vcpu_load(), not here.
3734 */
3735static void vmx_set_constant_host_state(void)
3736{
3737 u32 low32, high32;
3738 unsigned long tmpl;
3739 struct desc_ptr dt;
3740
Suresh Siddhab1a74bf2012-09-20 11:01:49 -07003741 vmcs_writel(HOST_CR0, read_cr0() & ~X86_CR0_TS); /* 22.2.3 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003742 vmcs_writel(HOST_CR4, read_cr4()); /* 22.2.3, 22.2.5 */
3743 vmcs_writel(HOST_CR3, read_cr3()); /* 22.2.3 FIXME: shadow tables */
3744
3745 vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03003746#ifdef CONFIG_X86_64
3747 /*
3748 * Load null selectors, so we can avoid reloading them in
3749 * __vmx_load_host_state(), in case userspace uses the null selectors
3750 * too (the expected case).
3751 */
3752 vmcs_write16(HOST_DS_SELECTOR, 0);
3753 vmcs_write16(HOST_ES_SELECTOR, 0);
3754#else
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003755 vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
3756 vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03003757#endif
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003758 vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
3759 vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
3760
3761 native_store_idt(&dt);
3762 vmcs_writel(HOST_IDTR_BASE, dt.address); /* 22.2.4 */
3763
Avi Kivity83287ea422012-09-16 15:10:57 +03003764 vmcs_writel(HOST_RIP, vmx_return); /* 22.2.5 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003765
3766 rdmsr(MSR_IA32_SYSENTER_CS, low32, high32);
3767 vmcs_write32(HOST_IA32_SYSENTER_CS, low32);
3768 rdmsrl(MSR_IA32_SYSENTER_EIP, tmpl);
3769 vmcs_writel(HOST_IA32_SYSENTER_EIP, tmpl); /* 22.2.3 */
3770
3771 if (vmcs_config.vmexit_ctrl & VM_EXIT_LOAD_IA32_PAT) {
3772 rdmsr(MSR_IA32_CR_PAT, low32, high32);
3773 vmcs_write64(HOST_IA32_PAT, low32 | ((u64) high32 << 32));
3774 }
3775}
3776
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003777static void set_cr4_guest_host_mask(struct vcpu_vmx *vmx)
3778{
3779 vmx->vcpu.arch.cr4_guest_owned_bits = KVM_CR4_GUEST_OWNED_BITS;
3780 if (enable_ept)
3781 vmx->vcpu.arch.cr4_guest_owned_bits |= X86_CR4_PGE;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03003782 if (is_guest_mode(&vmx->vcpu))
3783 vmx->vcpu.arch.cr4_guest_owned_bits &=
3784 ~get_vmcs12(&vmx->vcpu)->cr4_guest_host_mask;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003785 vmcs_writel(CR4_GUEST_HOST_MASK, ~vmx->vcpu.arch.cr4_guest_owned_bits);
3786}
3787
3788static u32 vmx_exec_control(struct vcpu_vmx *vmx)
3789{
3790 u32 exec_control = vmcs_config.cpu_based_exec_ctrl;
3791 if (!vm_need_tpr_shadow(vmx->vcpu.kvm)) {
3792 exec_control &= ~CPU_BASED_TPR_SHADOW;
3793#ifdef CONFIG_X86_64
3794 exec_control |= CPU_BASED_CR8_STORE_EXITING |
3795 CPU_BASED_CR8_LOAD_EXITING;
3796#endif
3797 }
3798 if (!enable_ept)
3799 exec_control |= CPU_BASED_CR3_STORE_EXITING |
3800 CPU_BASED_CR3_LOAD_EXITING |
3801 CPU_BASED_INVLPG_EXITING;
3802 return exec_control;
3803}
3804
3805static u32 vmx_secondary_exec_control(struct vcpu_vmx *vmx)
3806{
3807 u32 exec_control = vmcs_config.cpu_based_2nd_exec_ctrl;
3808 if (!vm_need_virtualize_apic_accesses(vmx->vcpu.kvm))
3809 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
3810 if (vmx->vpid == 0)
3811 exec_control &= ~SECONDARY_EXEC_ENABLE_VPID;
3812 if (!enable_ept) {
3813 exec_control &= ~SECONDARY_EXEC_ENABLE_EPT;
3814 enable_unrestricted_guest = 0;
Mao, Junjiead756a12012-07-02 01:18:48 +00003815 /* Enable INVPCID for non-ept guests may cause performance regression. */
3816 exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003817 }
3818 if (!enable_unrestricted_guest)
3819 exec_control &= ~SECONDARY_EXEC_UNRESTRICTED_GUEST;
3820 if (!ple_gap)
3821 exec_control &= ~SECONDARY_EXEC_PAUSE_LOOP_EXITING;
3822 return exec_control;
3823}
3824
Xiao Guangrongce88dec2011-07-12 03:33:44 +08003825static void ept_set_mmio_spte_mask(void)
3826{
3827 /*
3828 * EPT Misconfigurations can be generated if the value of bits 2:0
3829 * of an EPT paging-structure entry is 110b (write/execute).
3830 * Also, magic bits (0xffull << 49) is set to quickly identify mmio
3831 * spte.
3832 */
3833 kvm_mmu_set_mmio_spte_mask(0xffull << 49 | 0x6ull);
3834}
3835
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003836/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08003837 * Sets up the vmcs for emulated real mode.
3838 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10003839static int vmx_vcpu_setup(struct vcpu_vmx *vmx)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003840{
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02003841#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08003842 unsigned long a;
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02003843#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08003844 int i;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003845
Avi Kivity6aa8b732006-12-10 02:21:36 -08003846 /* I/O */
Avi Kivity3e7c73e2009-02-24 21:46:19 +02003847 vmcs_write64(IO_BITMAP_A, __pa(vmx_io_bitmap_a));
3848 vmcs_write64(IO_BITMAP_B, __pa(vmx_io_bitmap_b));
Avi Kivity6aa8b732006-12-10 02:21:36 -08003849
Sheng Yang25c5f222008-03-28 13:18:56 +08003850 if (cpu_has_vmx_msr_bitmap())
Avi Kivity58972972009-02-24 22:26:47 +02003851 vmcs_write64(MSR_BITMAP, __pa(vmx_msr_bitmap_legacy));
Sheng Yang25c5f222008-03-28 13:18:56 +08003852
Avi Kivity6aa8b732006-12-10 02:21:36 -08003853 vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
3854
Avi Kivity6aa8b732006-12-10 02:21:36 -08003855 /* Control */
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03003856 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL,
3857 vmcs_config.pin_based_exec_ctrl);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08003858
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003859 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, vmx_exec_control(vmx));
Avi Kivity6aa8b732006-12-10 02:21:36 -08003860
Sheng Yang83ff3b92007-11-21 14:33:25 +08003861 if (cpu_has_secondary_exec_ctrls()) {
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003862 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
3863 vmx_secondary_exec_control(vmx));
Sheng Yang83ff3b92007-11-21 14:33:25 +08003864 }
Sheng Yangf78e0e22007-10-29 09:40:42 +08003865
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08003866 if (ple_gap) {
3867 vmcs_write32(PLE_GAP, ple_gap);
3868 vmcs_write32(PLE_WINDOW, ple_window);
3869 }
3870
Xiao Guangrongc3707952011-07-12 03:28:04 +08003871 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, 0);
3872 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003873 vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
3874
Avi Kivity9581d442010-10-19 16:46:55 +02003875 vmcs_write16(HOST_FS_SELECTOR, 0); /* 22.2.4 */
3876 vmcs_write16(HOST_GS_SELECTOR, 0); /* 22.2.4 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003877 vmx_set_constant_host_state();
Avi Kivity05b3e0c2006-12-13 00:33:45 -08003878#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08003879 rdmsrl(MSR_FS_BASE, a);
3880 vmcs_writel(HOST_FS_BASE, a); /* 22.2.4 */
3881 rdmsrl(MSR_GS_BASE, a);
3882 vmcs_writel(HOST_GS_BASE, a); /* 22.2.4 */
3883#else
3884 vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
3885 vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
3886#endif
3887
Eddie Dong2cc51562007-05-21 07:28:09 +03003888 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
3889 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03003890 vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host));
Eddie Dong2cc51562007-05-21 07:28:09 +03003891 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03003892 vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest));
Avi Kivity6aa8b732006-12-10 02:21:36 -08003893
Sheng Yang468d4722008-10-09 16:01:55 +08003894 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003895 u32 msr_low, msr_high;
3896 u64 host_pat;
Sheng Yang468d4722008-10-09 16:01:55 +08003897 rdmsr(MSR_IA32_CR_PAT, msr_low, msr_high);
3898 host_pat = msr_low | ((u64) msr_high << 32);
3899 /* Write the default value follow host pat */
3900 vmcs_write64(GUEST_IA32_PAT, host_pat);
3901 /* Keep arch.pat sync with GUEST_IA32_PAT */
3902 vmx->vcpu.arch.pat = host_pat;
3903 }
3904
Avi Kivity6aa8b732006-12-10 02:21:36 -08003905 for (i = 0; i < NR_VMX_MSR; ++i) {
3906 u32 index = vmx_msr_index[i];
3907 u32 data_low, data_high;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04003908 int j = vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003909
3910 if (rdmsr_safe(index, &data_low, &data_high) < 0)
3911 continue;
Avi Kivity432bd6c2007-01-31 23:48:13 -08003912 if (wrmsr_safe(index, data_low, data_high) < 0)
3913 continue;
Avi Kivity26bb0982009-09-07 11:14:12 +03003914 vmx->guest_msrs[j].index = i;
3915 vmx->guest_msrs[j].data = 0;
Avi Kivityd5696722009-12-02 12:28:47 +02003916 vmx->guest_msrs[j].mask = -1ull;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04003917 ++vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003918 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003919
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03003920 vmcs_write32(VM_EXIT_CONTROLS, vmcs_config.vmexit_ctrl);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003921
3922 /* 22.2.1, 20.8.1 */
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03003923 vmcs_write32(VM_ENTRY_CONTROLS, vmcs_config.vmentry_ctrl);
3924
Avi Kivitye00c8cf2007-10-21 11:00:39 +02003925 vmcs_writel(CR0_GUEST_HOST_MASK, ~0UL);
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003926 set_cr4_guest_host_mask(vmx);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02003927
3928 return 0;
3929}
3930
3931static int vmx_vcpu_reset(struct kvm_vcpu *vcpu)
3932{
3933 struct vcpu_vmx *vmx = to_vmx(vcpu);
3934 u64 msr;
Xiao Guangrong4b9d3a02010-06-08 10:15:51 +08003935 int ret;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02003936
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03003937 vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP));
Avi Kivitye00c8cf2007-10-21 11:00:39 +02003938
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003939 vmx->rmode.vm86_active = 0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02003940
Jan Kiszka3b86cd92008-09-26 09:30:57 +02003941 vmx->soft_vnmi_blocked = 0;
3942
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003943 vmx->vcpu.arch.regs[VCPU_REGS_RDX] = get_rdx_init_val();
Avi Kivity2d3ad1f2008-02-24 11:20:43 +02003944 kvm_set_cr8(&vmx->vcpu, 0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02003945 msr = 0xfee00000 | MSR_IA32_APICBASE_ENABLE;
Gleb Natapovc5af89b2009-06-09 15:56:26 +03003946 if (kvm_vcpu_is_bsp(&vmx->vcpu))
Avi Kivitye00c8cf2007-10-21 11:00:39 +02003947 msr |= MSR_IA32_APICBASE_BSP;
3948 kvm_set_apic_base(&vmx->vcpu, msr);
3949
Jan Kiszka10ab25c2010-05-25 16:01:50 +02003950 ret = fx_init(&vmx->vcpu);
3951 if (ret != 0)
3952 goto out;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02003953
Avi Kivity2fb92db2011-04-27 19:42:18 +03003954 vmx_segment_cache_clear(vmx);
3955
Avi Kivity5706be02008-08-20 15:07:31 +03003956 seg_setup(VCPU_SREG_CS);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02003957 /*
3958 * GUEST_CS_BASE should really be 0xffff0000, but VT vm86 mode
3959 * insists on having GUEST_CS_BASE == GUEST_CS_SELECTOR << 4. Sigh.
3960 */
Gleb Natapovc5af89b2009-06-09 15:56:26 +03003961 if (kvm_vcpu_is_bsp(&vmx->vcpu)) {
Avi Kivitye00c8cf2007-10-21 11:00:39 +02003962 vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
3963 vmcs_writel(GUEST_CS_BASE, 0x000f0000);
3964 } else {
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003965 vmcs_write16(GUEST_CS_SELECTOR, vmx->vcpu.arch.sipi_vector << 8);
3966 vmcs_writel(GUEST_CS_BASE, vmx->vcpu.arch.sipi_vector << 12);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02003967 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02003968
3969 seg_setup(VCPU_SREG_DS);
3970 seg_setup(VCPU_SREG_ES);
3971 seg_setup(VCPU_SREG_FS);
3972 seg_setup(VCPU_SREG_GS);
3973 seg_setup(VCPU_SREG_SS);
3974
3975 vmcs_write16(GUEST_TR_SELECTOR, 0);
3976 vmcs_writel(GUEST_TR_BASE, 0);
3977 vmcs_write32(GUEST_TR_LIMIT, 0xffff);
3978 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
3979
3980 vmcs_write16(GUEST_LDTR_SELECTOR, 0);
3981 vmcs_writel(GUEST_LDTR_BASE, 0);
3982 vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
3983 vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
3984
3985 vmcs_write32(GUEST_SYSENTER_CS, 0);
3986 vmcs_writel(GUEST_SYSENTER_ESP, 0);
3987 vmcs_writel(GUEST_SYSENTER_EIP, 0);
3988
3989 vmcs_writel(GUEST_RFLAGS, 0x02);
Gleb Natapovc5af89b2009-06-09 15:56:26 +03003990 if (kvm_vcpu_is_bsp(&vmx->vcpu))
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03003991 kvm_rip_write(vcpu, 0xfff0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02003992 else
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03003993 kvm_rip_write(vcpu, 0);
3994 kvm_register_write(vcpu, VCPU_REGS_RSP, 0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02003995
Avi Kivitye00c8cf2007-10-21 11:00:39 +02003996 vmcs_writel(GUEST_GDTR_BASE, 0);
3997 vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
3998
3999 vmcs_writel(GUEST_IDTR_BASE, 0);
4000 vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
4001
Anthony Liguori443381a2010-12-06 10:53:38 -06004002 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004003 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
4004 vmcs_write32(GUEST_PENDING_DBG_EXCEPTIONS, 0);
4005
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004006 /* Special registers */
4007 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
4008
4009 setup_msrs(vmx);
4010
Avi Kivity6aa8b732006-12-10 02:21:36 -08004011 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
4012
Sheng Yangf78e0e22007-10-29 09:40:42 +08004013 if (cpu_has_vmx_tpr_shadow()) {
4014 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
4015 if (vm_need_tpr_shadow(vmx->vcpu.kvm))
4016 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
Takuya Yoshikawaafc20182011-03-05 12:40:20 +09004017 __pa(vmx->vcpu.arch.apic->regs));
Sheng Yangf78e0e22007-10-29 09:40:42 +08004018 vmcs_write32(TPR_THRESHOLD, 0);
4019 }
4020
4021 if (vm_need_virtualize_apic_accesses(vmx->vcpu.kvm))
4022 vmcs_write64(APIC_ACCESS_ADDR,
Zhang Xiantaobfc6d222007-12-14 10:20:16 +08004023 page_to_phys(vmx->vcpu.kvm->arch.apic_access_page));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004024
Sheng Yang2384d2b2008-01-17 15:14:33 +08004025 if (vmx->vpid != 0)
4026 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
4027
Eduardo Habkostfa400522009-10-24 02:49:58 -02004028 vmx->vcpu.arch.cr0 = X86_CR0_NW | X86_CR0_CD | X86_CR0_ET;
Marcelo Tosatti7a4f5ad2012-03-27 19:47:26 -03004029 vcpu->srcu_idx = srcu_read_lock(&vcpu->kvm->srcu);
Avi Kivity4d4ec082009-12-29 18:07:30 +02004030 vmx_set_cr0(&vmx->vcpu, kvm_read_cr0(vcpu)); /* enter rmode */
Marcelo Tosatti7a4f5ad2012-03-27 19:47:26 -03004031 srcu_read_unlock(&vcpu->kvm->srcu, vcpu->srcu_idx);
Rusty Russell8b9cf982007-07-30 16:31:43 +10004032 vmx_set_cr4(&vmx->vcpu, 0);
Rusty Russell8b9cf982007-07-30 16:31:43 +10004033 vmx_set_efer(&vmx->vcpu, 0);
Rusty Russell8b9cf982007-07-30 16:31:43 +10004034 vmx_fpu_activate(&vmx->vcpu);
4035 update_exception_bitmap(&vmx->vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004036
Gui Jianfengb9d762f2010-06-07 10:32:29 +08004037 vpid_sync_context(vmx);
Sheng Yang2384d2b2008-01-17 15:14:33 +08004038
Marcelo Tosatti3200f402008-03-29 20:17:59 -03004039 ret = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004040
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03004041 /* HACK: Don't enable emulation on guest boot/reset */
4042 vmx->emulation_required = 0;
4043
Avi Kivity6aa8b732006-12-10 02:21:36 -08004044out:
4045 return ret;
4046}
4047
Nadav Har'Elb6f12502011-05-25 23:13:06 +03004048/*
4049 * In nested virtualization, check if L1 asked to exit on external interrupts.
4050 * For most existing hypervisors, this will always return true.
4051 */
4052static bool nested_exit_on_intr(struct kvm_vcpu *vcpu)
4053{
4054 return get_vmcs12(vcpu)->pin_based_vm_exec_control &
4055 PIN_BASED_EXT_INTR_MASK;
4056}
4057
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004058static void enable_irq_window(struct kvm_vcpu *vcpu)
4059{
4060 u32 cpu_based_vm_exec_control;
Nadav Har'Eld6185f22011-09-22 13:52:56 +03004061 if (is_guest_mode(vcpu) && nested_exit_on_intr(vcpu)) {
4062 /*
4063 * We get here if vmx_interrupt_allowed() said we can't
4064 * inject to L1 now because L2 must run. Ask L2 to exit
4065 * right after entry, so we can inject to L1 more promptly.
Nadav Har'Elb6f12502011-05-25 23:13:06 +03004066 */
Nadav Har'Eld6185f22011-09-22 13:52:56 +03004067 kvm_make_request(KVM_REQ_IMMEDIATE_EXIT, vcpu);
Nadav Har'Elb6f12502011-05-25 23:13:06 +03004068 return;
Nadav Har'Eld6185f22011-09-22 13:52:56 +03004069 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004070
4071 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
4072 cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_INTR_PENDING;
4073 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
4074}
4075
4076static void enable_nmi_window(struct kvm_vcpu *vcpu)
4077{
4078 u32 cpu_based_vm_exec_control;
4079
4080 if (!cpu_has_virtual_nmis()) {
4081 enable_irq_window(vcpu);
4082 return;
4083 }
4084
Avi Kivity30bd0c42010-11-01 23:20:48 +02004085 if (vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_STI) {
4086 enable_irq_window(vcpu);
4087 return;
4088 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004089 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
4090 cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_NMI_PENDING;
4091 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
4092}
4093
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004094static void vmx_inject_irq(struct kvm_vcpu *vcpu)
Eddie Dong85f455f2007-07-06 12:20:49 +03004095{
Avi Kivity9c8cba32007-11-22 11:42:59 +02004096 struct vcpu_vmx *vmx = to_vmx(vcpu);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004097 uint32_t intr;
4098 int irq = vcpu->arch.interrupt.nr;
Avi Kivity9c8cba32007-11-22 11:42:59 +02004099
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004100 trace_kvm_inj_virq(irq);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04004101
Avi Kivityfa89a812008-09-01 15:57:51 +03004102 ++vcpu->stat.irq_injections;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004103 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05004104 int inc_eip = 0;
4105 if (vcpu->arch.interrupt.soft)
4106 inc_eip = vcpu->arch.event_exit_inst_len;
4107 if (kvm_inject_realmode_interrupt(vcpu, irq, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02004108 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Eddie Dong85f455f2007-07-06 12:20:49 +03004109 return;
4110 }
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004111 intr = irq | INTR_INFO_VALID_MASK;
4112 if (vcpu->arch.interrupt.soft) {
4113 intr |= INTR_TYPE_SOFT_INTR;
4114 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
4115 vmx->vcpu.arch.event_exit_inst_len);
4116 } else
4117 intr |= INTR_TYPE_EXT_INTR;
4118 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr);
Eddie Dong85f455f2007-07-06 12:20:49 +03004119}
4120
Sheng Yangf08864b2008-05-15 18:23:25 +08004121static void vmx_inject_nmi(struct kvm_vcpu *vcpu)
4122{
Jan Kiszka66a5a342008-09-26 09:30:51 +02004123 struct vcpu_vmx *vmx = to_vmx(vcpu);
4124
Nadav Har'El0b6ac342011-05-25 23:13:36 +03004125 if (is_guest_mode(vcpu))
4126 return;
4127
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004128 if (!cpu_has_virtual_nmis()) {
4129 /*
4130 * Tracking the NMI-blocked state in software is built upon
4131 * finding the next open IRQ window. This, in turn, depends on
4132 * well-behaving guests: They have to keep IRQs disabled at
4133 * least as long as the NMI handler runs. Otherwise we may
4134 * cause NMI nesting, maybe breaking the guest. But as this is
4135 * highly unlikely, we can live with the residual risk.
4136 */
4137 vmx->soft_vnmi_blocked = 1;
4138 vmx->vnmi_blocked_time = 0;
4139 }
4140
Jan Kiszka487b3912008-09-26 09:30:56 +02004141 ++vcpu->stat.nmi_injections;
Avi Kivity9d58b932011-03-07 16:52:07 +02004142 vmx->nmi_known_unmasked = false;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004143 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05004144 if (kvm_inject_realmode_interrupt(vcpu, NMI_VECTOR, 0) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02004145 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka66a5a342008-09-26 09:30:51 +02004146 return;
4147 }
Sheng Yangf08864b2008-05-15 18:23:25 +08004148 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
4149 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR);
Sheng Yangf08864b2008-05-15 18:23:25 +08004150}
4151
Gleb Natapovc4282df2009-04-21 17:45:07 +03004152static int vmx_nmi_allowed(struct kvm_vcpu *vcpu)
Jan Kiszka33f089c2008-09-26 09:30:49 +02004153{
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004154 if (!cpu_has_virtual_nmis() && to_vmx(vcpu)->soft_vnmi_blocked)
Gleb Natapovc4282df2009-04-21 17:45:07 +03004155 return 0;
Jan Kiszka33f089c2008-09-26 09:30:49 +02004156
Gleb Natapovc4282df2009-04-21 17:45:07 +03004157 return !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
Avi Kivity30bd0c42010-11-01 23:20:48 +02004158 (GUEST_INTR_STATE_MOV_SS | GUEST_INTR_STATE_STI
4159 | GUEST_INTR_STATE_NMI));
Jan Kiszka33f089c2008-09-26 09:30:49 +02004160}
4161
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004162static bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu)
4163{
4164 if (!cpu_has_virtual_nmis())
4165 return to_vmx(vcpu)->soft_vnmi_blocked;
Avi Kivity9d58b932011-03-07 16:52:07 +02004166 if (to_vmx(vcpu)->nmi_known_unmasked)
4167 return false;
Avi Kivityc332c832010-05-04 12:24:12 +03004168 return vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_NMI;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004169}
4170
4171static void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
4172{
4173 struct vcpu_vmx *vmx = to_vmx(vcpu);
4174
4175 if (!cpu_has_virtual_nmis()) {
4176 if (vmx->soft_vnmi_blocked != masked) {
4177 vmx->soft_vnmi_blocked = masked;
4178 vmx->vnmi_blocked_time = 0;
4179 }
4180 } else {
Avi Kivity9d58b932011-03-07 16:52:07 +02004181 vmx->nmi_known_unmasked = !masked;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004182 if (masked)
4183 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
4184 GUEST_INTR_STATE_NMI);
4185 else
4186 vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
4187 GUEST_INTR_STATE_NMI);
4188 }
4189}
4190
Gleb Natapov78646122009-03-23 12:12:11 +02004191static int vmx_interrupt_allowed(struct kvm_vcpu *vcpu)
4192{
Nadav Har'Elb6f12502011-05-25 23:13:06 +03004193 if (is_guest_mode(vcpu) && nested_exit_on_intr(vcpu)) {
Nadav Har'El51cfe382011-09-22 13:53:26 +03004194 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
4195 if (to_vmx(vcpu)->nested.nested_run_pending ||
4196 (vmcs12->idt_vectoring_info_field &
4197 VECTORING_INFO_VALID_MASK))
Nadav Har'Elb6f12502011-05-25 23:13:06 +03004198 return 0;
4199 nested_vmx_vmexit(vcpu);
Nadav Har'Elb6f12502011-05-25 23:13:06 +03004200 vmcs12->vm_exit_reason = EXIT_REASON_EXTERNAL_INTERRUPT;
4201 vmcs12->vm_exit_intr_info = 0;
4202 /* fall through to normal code, but now in L1, not L2 */
4203 }
4204
Gleb Natapovc4282df2009-04-21 17:45:07 +03004205 return (vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
4206 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
4207 (GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS));
Gleb Natapov78646122009-03-23 12:12:11 +02004208}
4209
Izik Eiduscbc94022007-10-25 00:29:55 +02004210static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
4211{
4212 int ret;
4213 struct kvm_userspace_memory_region tss_mem = {
Sheng Yang6fe63972008-10-16 17:30:58 +08004214 .slot = TSS_PRIVATE_MEMSLOT,
Izik Eiduscbc94022007-10-25 00:29:55 +02004215 .guest_phys_addr = addr,
4216 .memory_size = PAGE_SIZE * 3,
4217 .flags = 0,
4218 };
4219
4220 ret = kvm_set_memory_region(kvm, &tss_mem, 0);
4221 if (ret)
4222 return ret;
Zhang Xiantaobfc6d222007-12-14 10:20:16 +08004223 kvm->arch.tss_addr = addr;
Gleb Natapov93ea5382011-02-21 12:07:59 +02004224 if (!init_rmode_tss(kvm))
4225 return -ENOMEM;
4226
Izik Eiduscbc94022007-10-25 00:29:55 +02004227 return 0;
4228}
4229
Avi Kivity6aa8b732006-12-10 02:21:36 -08004230static int handle_rmode_exception(struct kvm_vcpu *vcpu,
4231 int vec, u32 err_code)
4232{
Nitin A Kambleb3f37702007-05-17 15:50:34 +03004233 /*
4234 * Instruction with address size override prefix opcode 0x67
4235 * Cause the #SS fault with 0 error code in VM86 mode.
4236 */
4237 if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0)
Andre Przywara51d8b662010-12-21 11:12:02 +01004238 if (emulate_instruction(vcpu, 0) == EMULATE_DONE)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004239 return 1;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004240 /*
4241 * Forward all other exceptions that are valid in real mode.
4242 * FIXME: Breaks guest debugging in real mode, needs to be fixed with
4243 * the required debugging infrastructure rework.
4244 */
4245 switch (vec) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004246 case DB_VECTOR:
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004247 if (vcpu->guest_debug &
4248 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
4249 return 0;
4250 kvm_queue_exception(vcpu, vec);
4251 return 1;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004252 case BP_VECTOR:
Jan Kiszkac573cd22010-02-23 17:47:53 +01004253 /*
4254 * Update instruction length as we may reinject the exception
4255 * from user space while in guest debugging mode.
4256 */
4257 to_vmx(vcpu)->vcpu.arch.event_exit_inst_len =
4258 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004259 if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
4260 return 0;
4261 /* fall through */
4262 case DE_VECTOR:
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004263 case OF_VECTOR:
4264 case BR_VECTOR:
4265 case UD_VECTOR:
4266 case DF_VECTOR:
4267 case SS_VECTOR:
4268 case GP_VECTOR:
4269 case MF_VECTOR:
4270 kvm_queue_exception(vcpu, vec);
4271 return 1;
4272 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004273 return 0;
4274}
4275
Andi Kleena0861c02009-06-08 17:37:09 +08004276/*
4277 * Trigger machine check on the host. We assume all the MSRs are already set up
4278 * by the CPU and that we still run on the same CPU as the MCE occurred on.
4279 * We pass a fake environment to the machine check handler because we want
4280 * the guest to be always treated like user space, no matter what context
4281 * it used internally.
4282 */
4283static void kvm_machine_check(void)
4284{
4285#if defined(CONFIG_X86_MCE) && defined(CONFIG_X86_64)
4286 struct pt_regs regs = {
4287 .cs = 3, /* Fake ring 3 no matter what the guest ran on */
4288 .flags = X86_EFLAGS_IF,
4289 };
4290
4291 do_machine_check(&regs, 0);
4292#endif
4293}
4294
Avi Kivity851ba692009-08-24 11:10:17 +03004295static int handle_machine_check(struct kvm_vcpu *vcpu)
Andi Kleena0861c02009-06-08 17:37:09 +08004296{
4297 /* already handled by vcpu_run */
4298 return 1;
4299}
4300
Avi Kivity851ba692009-08-24 11:10:17 +03004301static int handle_exception(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004302{
Avi Kivity1155f762007-11-22 11:30:47 +02004303 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03004304 struct kvm_run *kvm_run = vcpu->run;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004305 u32 intr_info, ex_no, error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004306 unsigned long cr2, rip, dr6;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004307 u32 vect_info;
4308 enum emulation_result er;
4309
Avi Kivity1155f762007-11-22 11:30:47 +02004310 vect_info = vmx->idt_vectoring_info;
Avi Kivity88786472011-03-07 17:39:45 +02004311 intr_info = vmx->exit_intr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004312
Andi Kleena0861c02009-06-08 17:37:09 +08004313 if (is_machine_check(intr_info))
Avi Kivity851ba692009-08-24 11:10:17 +03004314 return handle_machine_check(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08004315
Jan Kiszkae4a41882008-09-26 09:30:46 +02004316 if ((intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR)
Avi Kivity1b6269d2007-10-09 12:12:19 +02004317 return 1; /* already handled by vmx_vcpu_run() */
Anthony Liguori2ab455c2007-04-27 09:29:49 +03004318
4319 if (is_no_device(intr_info)) {
Avi Kivity5fd86fc2007-05-02 20:40:00 +03004320 vmx_fpu_activate(vcpu);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03004321 return 1;
4322 }
4323
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05004324 if (is_invalid_opcode(intr_info)) {
Andre Przywara51d8b662010-12-21 11:12:02 +01004325 er = emulate_instruction(vcpu, EMULTYPE_TRAP_UD);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05004326 if (er != EMULATE_DONE)
Avi Kivity7ee5d9402007-11-25 15:22:50 +02004327 kvm_queue_exception(vcpu, UD_VECTOR);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05004328 return 1;
4329 }
4330
Avi Kivity6aa8b732006-12-10 02:21:36 -08004331 error_code = 0;
Ryan Harper2e113842008-02-11 10:26:38 -06004332 if (intr_info & INTR_INFO_DELIVER_CODE_MASK)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004333 error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004334
4335 /*
4336 * The #PF with PFEC.RSVD = 1 indicates the guest is accessing
4337 * MMIO, it is better to report an internal error.
4338 * See the comments in vmx_handle_exit.
4339 */
4340 if ((vect_info & VECTORING_INFO_VALID_MASK) &&
4341 !(is_page_fault(intr_info) && !(error_code & PFERR_RSVD_MASK))) {
4342 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
4343 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_SIMUL_EX;
4344 vcpu->run->internal.ndata = 2;
4345 vcpu->run->internal.data[0] = vect_info;
4346 vcpu->run->internal.data[1] = intr_info;
4347 return 0;
4348 }
4349
Avi Kivity6aa8b732006-12-10 02:21:36 -08004350 if (is_page_fault(intr_info)) {
Sheng Yang14394422008-04-28 12:24:45 +08004351 /* EPT won't cause page fault directly */
Julia Lawallcf3ace72011-08-02 12:34:57 +02004352 BUG_ON(enable_ept);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004353 cr2 = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004354 trace_kvm_page_fault(cr2, error_code);
4355
Gleb Natapov3298b752009-05-11 13:35:46 +03004356 if (kvm_event_needs_reinjection(vcpu))
Avi Kivity577bdc42008-07-19 08:57:05 +03004357 kvm_mmu_unprotect_page_virt(vcpu, cr2);
Andre Przywaradc25e892010-12-21 11:12:07 +01004358 return kvm_mmu_page_fault(vcpu, cr2, error_code, NULL, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004359 }
4360
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004361 if (vmx->rmode.vm86_active &&
Avi Kivity6aa8b732006-12-10 02:21:36 -08004362 handle_rmode_exception(vcpu, intr_info & INTR_INFO_VECTOR_MASK,
Avi Kivity72d6e5a2007-06-05 16:15:51 +03004363 error_code)) {
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004364 if (vcpu->arch.halt_request) {
4365 vcpu->arch.halt_request = 0;
Avi Kivity72d6e5a2007-06-05 16:15:51 +03004366 return kvm_emulate_halt(vcpu);
4367 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004368 return 1;
Avi Kivity72d6e5a2007-06-05 16:15:51 +03004369 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004370
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004371 ex_no = intr_info & INTR_INFO_VECTOR_MASK;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004372 switch (ex_no) {
4373 case DB_VECTOR:
4374 dr6 = vmcs_readl(EXIT_QUALIFICATION);
4375 if (!(vcpu->guest_debug &
4376 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))) {
4377 vcpu->arch.dr6 = dr6 | DR6_FIXED_1;
4378 kvm_queue_exception(vcpu, DB_VECTOR);
4379 return 1;
4380 }
4381 kvm_run->debug.arch.dr6 = dr6 | DR6_FIXED_1;
4382 kvm_run->debug.arch.dr7 = vmcs_readl(GUEST_DR7);
4383 /* fall through */
4384 case BP_VECTOR:
Jan Kiszkac573cd22010-02-23 17:47:53 +01004385 /*
4386 * Update instruction length as we may reinject #BP from
4387 * user space while in guest debugging mode. Reading it for
4388 * #DB as well causes no harm, it is not used in that case.
4389 */
4390 vmx->vcpu.arch.event_exit_inst_len =
4391 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004392 kvm_run->exit_reason = KVM_EXIT_DEBUG;
Avi Kivity0a434bb2011-04-28 15:59:33 +03004393 rip = kvm_rip_read(vcpu);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004394 kvm_run->debug.arch.pc = vmcs_readl(GUEST_CS_BASE) + rip;
4395 kvm_run->debug.arch.exception = ex_no;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004396 break;
4397 default:
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004398 kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
4399 kvm_run->ex.exception = ex_no;
4400 kvm_run->ex.error_code = error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004401 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004402 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004403 return 0;
4404}
4405
Avi Kivity851ba692009-08-24 11:10:17 +03004406static int handle_external_interrupt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004407{
Avi Kivity1165f5f2007-04-19 17:27:43 +03004408 ++vcpu->stat.irq_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004409 return 1;
4410}
4411
Avi Kivity851ba692009-08-24 11:10:17 +03004412static int handle_triple_fault(struct kvm_vcpu *vcpu)
Avi Kivity988ad742007-02-12 00:54:36 -08004413{
Avi Kivity851ba692009-08-24 11:10:17 +03004414 vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
Avi Kivity988ad742007-02-12 00:54:36 -08004415 return 0;
4416}
Avi Kivity6aa8b732006-12-10 02:21:36 -08004417
Avi Kivity851ba692009-08-24 11:10:17 +03004418static int handle_io(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004419{
He, Qingbfdaab02007-09-12 14:18:28 +08004420 unsigned long exit_qualification;
Jan Kiszka34c33d12009-02-08 13:28:15 +01004421 int size, in, string;
Avi Kivity039576c2007-03-20 12:46:50 +02004422 unsigned port;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004423
He, Qingbfdaab02007-09-12 14:18:28 +08004424 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity039576c2007-03-20 12:46:50 +02004425 string = (exit_qualification & 16) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03004426 in = (exit_qualification & 8) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03004427
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004428 ++vcpu->stat.io_exits;
4429
4430 if (string || in)
Andre Przywara51d8b662010-12-21 11:12:02 +01004431 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004432
4433 port = exit_qualification >> 16;
4434 size = (exit_qualification & 7) + 1;
Guillaume Thouvenine93f36b2008-10-28 10:51:30 +01004435 skip_emulated_instruction(vcpu);
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004436
4437 return kvm_fast_pio_out(vcpu, size, port);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004438}
4439
Ingo Molnar102d8322007-02-19 14:37:47 +02004440static void
4441vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
4442{
4443 /*
4444 * Patch in the VMCALL instruction:
4445 */
4446 hypercall[0] = 0x0f;
4447 hypercall[1] = 0x01;
4448 hypercall[2] = 0xc1;
Ingo Molnar102d8322007-02-19 14:37:47 +02004449}
4450
Guo Chao0fa06072012-06-28 15:16:19 +08004451/* called to set cr0 as appropriate for a mov-to-cr0 exit. */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004452static int handle_set_cr0(struct kvm_vcpu *vcpu, unsigned long val)
4453{
4454 if (to_vmx(vcpu)->nested.vmxon &&
4455 ((val & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON))
4456 return 1;
4457
4458 if (is_guest_mode(vcpu)) {
4459 /*
4460 * We get here when L2 changed cr0 in a way that did not change
4461 * any of L1's shadowed bits (see nested_vmx_exit_handled_cr),
4462 * but did change L0 shadowed bits. This can currently happen
4463 * with the TS bit: L0 may want to leave TS on (for lazy fpu
4464 * loading) while pretending to allow the guest to change it.
4465 */
4466 if (kvm_set_cr0(vcpu, (val & vcpu->arch.cr0_guest_owned_bits) |
4467 (vcpu->arch.cr0 & ~vcpu->arch.cr0_guest_owned_bits)))
4468 return 1;
4469 vmcs_writel(CR0_READ_SHADOW, val);
4470 return 0;
4471 } else
4472 return kvm_set_cr0(vcpu, val);
4473}
4474
4475static int handle_set_cr4(struct kvm_vcpu *vcpu, unsigned long val)
4476{
4477 if (is_guest_mode(vcpu)) {
4478 if (kvm_set_cr4(vcpu, (val & vcpu->arch.cr4_guest_owned_bits) |
4479 (vcpu->arch.cr4 & ~vcpu->arch.cr4_guest_owned_bits)))
4480 return 1;
4481 vmcs_writel(CR4_READ_SHADOW, val);
4482 return 0;
4483 } else
4484 return kvm_set_cr4(vcpu, val);
4485}
4486
4487/* called to set cr0 as approriate for clts instruction exit. */
4488static void handle_clts(struct kvm_vcpu *vcpu)
4489{
4490 if (is_guest_mode(vcpu)) {
4491 /*
4492 * We get here when L2 did CLTS, and L1 didn't shadow CR0.TS
4493 * but we did (!fpu_active). We need to keep GUEST_CR0.TS on,
4494 * just pretend it's off (also in arch.cr0 for fpu_activate).
4495 */
4496 vmcs_writel(CR0_READ_SHADOW,
4497 vmcs_readl(CR0_READ_SHADOW) & ~X86_CR0_TS);
4498 vcpu->arch.cr0 &= ~X86_CR0_TS;
4499 } else
4500 vmx_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~X86_CR0_TS));
4501}
4502
Avi Kivity851ba692009-08-24 11:10:17 +03004503static int handle_cr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004504{
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004505 unsigned long exit_qualification, val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004506 int cr;
4507 int reg;
Avi Kivity49a9b072010-06-10 17:02:14 +03004508 int err;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004509
He, Qingbfdaab02007-09-12 14:18:28 +08004510 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004511 cr = exit_qualification & 15;
4512 reg = (exit_qualification >> 8) & 15;
4513 switch ((exit_qualification >> 4) & 3) {
4514 case 0: /* mov to cr */
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004515 val = kvm_register_read(vcpu, reg);
4516 trace_kvm_cr_write(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004517 switch (cr) {
4518 case 0:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004519 err = handle_set_cr0(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01004520 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004521 return 1;
4522 case 3:
Avi Kivity23902182010-06-10 17:02:16 +03004523 err = kvm_set_cr3(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01004524 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004525 return 1;
4526 case 4:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004527 err = handle_set_cr4(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01004528 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004529 return 1;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03004530 case 8: {
4531 u8 cr8_prev = kvm_get_cr8(vcpu);
4532 u8 cr8 = kvm_register_read(vcpu, reg);
Andre Przywaraeea1cff2010-12-21 11:12:00 +01004533 err = kvm_set_cr8(vcpu, cr8);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01004534 kvm_complete_insn_gp(vcpu, err);
Gleb Natapov0a5fff192009-04-21 17:45:06 +03004535 if (irqchip_in_kernel(vcpu->kvm))
4536 return 1;
4537 if (cr8_prev <= cr8)
4538 return 1;
Avi Kivity851ba692009-08-24 11:10:17 +03004539 vcpu->run->exit_reason = KVM_EXIT_SET_TPR;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03004540 return 0;
4541 }
Peter Senna Tschudin4b8073e2012-09-18 18:36:14 +02004542 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004543 break;
Anthony Liguori25c4c272007-04-27 09:29:21 +03004544 case 2: /* clts */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004545 handle_clts(vcpu);
Avi Kivity4d4ec082009-12-29 18:07:30 +02004546 trace_kvm_cr_write(0, kvm_read_cr0(vcpu));
Anthony Liguori25c4c272007-04-27 09:29:21 +03004547 skip_emulated_instruction(vcpu);
Avi Kivity6b52d182010-01-21 15:31:47 +02004548 vmx_fpu_activate(vcpu);
Anthony Liguori25c4c272007-04-27 09:29:21 +03004549 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004550 case 1: /*mov from cr*/
4551 switch (cr) {
4552 case 3:
Avi Kivity9f8fe502010-12-05 17:30:00 +02004553 val = kvm_read_cr3(vcpu);
4554 kvm_register_write(vcpu, reg, val);
4555 trace_kvm_cr_read(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004556 skip_emulated_instruction(vcpu);
4557 return 1;
4558 case 8:
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004559 val = kvm_get_cr8(vcpu);
4560 kvm_register_write(vcpu, reg, val);
4561 trace_kvm_cr_read(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004562 skip_emulated_instruction(vcpu);
4563 return 1;
4564 }
4565 break;
4566 case 3: /* lmsw */
Avi Kivitya1f83a72009-12-29 17:33:58 +02004567 val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
Avi Kivity4d4ec082009-12-29 18:07:30 +02004568 trace_kvm_cr_write(0, (kvm_read_cr0(vcpu) & ~0xful) | val);
Avi Kivitya1f83a72009-12-29 17:33:58 +02004569 kvm_lmsw(vcpu, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004570
4571 skip_emulated_instruction(vcpu);
4572 return 1;
4573 default:
4574 break;
4575 }
Avi Kivity851ba692009-08-24 11:10:17 +03004576 vcpu->run->exit_reason = 0;
Christoffer Dalla737f252012-06-03 21:17:48 +03004577 vcpu_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
Avi Kivity6aa8b732006-12-10 02:21:36 -08004578 (int)(exit_qualification >> 4) & 3, cr);
4579 return 0;
4580}
4581
Avi Kivity851ba692009-08-24 11:10:17 +03004582static int handle_dr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004583{
He, Qingbfdaab02007-09-12 14:18:28 +08004584 unsigned long exit_qualification;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004585 int dr, reg;
4586
Jan Kiszkaf2483412010-01-20 18:20:20 +01004587 /* Do not handle if the CPL > 0, will trigger GP on re-entry */
Avi Kivity0a79b002009-09-01 12:03:25 +03004588 if (!kvm_require_cpl(vcpu, 0))
4589 return 1;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004590 dr = vmcs_readl(GUEST_DR7);
4591 if (dr & DR7_GD) {
4592 /*
4593 * As the vm-exit takes precedence over the debug trap, we
4594 * need to emulate the latter, either for the host or the
4595 * guest debugging itself.
4596 */
4597 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
Avi Kivity851ba692009-08-24 11:10:17 +03004598 vcpu->run->debug.arch.dr6 = vcpu->arch.dr6;
4599 vcpu->run->debug.arch.dr7 = dr;
4600 vcpu->run->debug.arch.pc =
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004601 vmcs_readl(GUEST_CS_BASE) +
4602 vmcs_readl(GUEST_RIP);
Avi Kivity851ba692009-08-24 11:10:17 +03004603 vcpu->run->debug.arch.exception = DB_VECTOR;
4604 vcpu->run->exit_reason = KVM_EXIT_DEBUG;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004605 return 0;
4606 } else {
4607 vcpu->arch.dr7 &= ~DR7_GD;
4608 vcpu->arch.dr6 |= DR6_BD;
4609 vmcs_writel(GUEST_DR7, vcpu->arch.dr7);
4610 kvm_queue_exception(vcpu, DB_VECTOR);
4611 return 1;
4612 }
4613 }
4614
He, Qingbfdaab02007-09-12 14:18:28 +08004615 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004616 dr = exit_qualification & DEBUG_REG_ACCESS_NUM;
4617 reg = DEBUG_REG_ACCESS_REG(exit_qualification);
4618 if (exit_qualification & TYPE_MOV_FROM_DR) {
Gleb Natapov020df072010-04-13 10:05:23 +03004619 unsigned long val;
4620 if (!kvm_get_dr(vcpu, dr, &val))
4621 kvm_register_write(vcpu, reg, val);
4622 } else
4623 kvm_set_dr(vcpu, dr, vcpu->arch.regs[reg]);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004624 skip_emulated_instruction(vcpu);
4625 return 1;
4626}
4627
Gleb Natapov020df072010-04-13 10:05:23 +03004628static void vmx_set_dr7(struct kvm_vcpu *vcpu, unsigned long val)
4629{
4630 vmcs_writel(GUEST_DR7, val);
4631}
4632
Avi Kivity851ba692009-08-24 11:10:17 +03004633static int handle_cpuid(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004634{
Avi Kivity06465c52007-02-28 20:46:53 +02004635 kvm_emulate_cpuid(vcpu);
4636 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004637}
4638
Avi Kivity851ba692009-08-24 11:10:17 +03004639static int handle_rdmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004640{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004641 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
Avi Kivity6aa8b732006-12-10 02:21:36 -08004642 u64 data;
4643
4644 if (vmx_get_msr(vcpu, ecx, &data)) {
Avi Kivity59200272010-01-25 19:47:02 +02004645 trace_kvm_msr_read_ex(ecx);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02004646 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004647 return 1;
4648 }
4649
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004650 trace_kvm_msr_read(ecx, data);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04004651
Avi Kivity6aa8b732006-12-10 02:21:36 -08004652 /* FIXME: handling of bits 32:63 of rax, rdx */
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004653 vcpu->arch.regs[VCPU_REGS_RAX] = data & -1u;
4654 vcpu->arch.regs[VCPU_REGS_RDX] = (data >> 32) & -1u;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004655 skip_emulated_instruction(vcpu);
4656 return 1;
4657}
4658
Avi Kivity851ba692009-08-24 11:10:17 +03004659static int handle_wrmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004660{
Will Auld8fe8ab42012-11-29 12:42:12 -08004661 struct msr_data msr;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004662 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
4663 u64 data = (vcpu->arch.regs[VCPU_REGS_RAX] & -1u)
4664 | ((u64)(vcpu->arch.regs[VCPU_REGS_RDX] & -1u) << 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004665
Will Auld8fe8ab42012-11-29 12:42:12 -08004666 msr.data = data;
4667 msr.index = ecx;
4668 msr.host_initiated = false;
4669 if (vmx_set_msr(vcpu, &msr) != 0) {
Avi Kivity59200272010-01-25 19:47:02 +02004670 trace_kvm_msr_write_ex(ecx, data);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02004671 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004672 return 1;
4673 }
4674
Avi Kivity59200272010-01-25 19:47:02 +02004675 trace_kvm_msr_write(ecx, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004676 skip_emulated_instruction(vcpu);
4677 return 1;
4678}
4679
Avi Kivity851ba692009-08-24 11:10:17 +03004680static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08004681{
Avi Kivity3842d132010-07-27 12:30:24 +03004682 kvm_make_request(KVM_REQ_EVENT, vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08004683 return 1;
4684}
4685
Avi Kivity851ba692009-08-24 11:10:17 +03004686static int handle_interrupt_window(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004687{
Eddie Dong85f455f2007-07-06 12:20:49 +03004688 u32 cpu_based_vm_exec_control;
4689
4690 /* clear pending irq */
4691 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
4692 cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
4693 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04004694
Avi Kivity3842d132010-07-27 12:30:24 +03004695 kvm_make_request(KVM_REQ_EVENT, vcpu);
4696
Jan Kiszkaa26bf122008-09-26 09:30:45 +02004697 ++vcpu->stat.irq_window_exits;
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04004698
Dor Laorc1150d82007-01-05 16:36:24 -08004699 /*
4700 * If the user space waits to inject interrupts, exit as soon as
4701 * possible
4702 */
Gleb Natapov80618232009-04-21 17:44:56 +03004703 if (!irqchip_in_kernel(vcpu->kvm) &&
Avi Kivity851ba692009-08-24 11:10:17 +03004704 vcpu->run->request_interrupt_window &&
Gleb Natapov80618232009-04-21 17:44:56 +03004705 !kvm_cpu_has_interrupt(vcpu)) {
Avi Kivity851ba692009-08-24 11:10:17 +03004706 vcpu->run->exit_reason = KVM_EXIT_IRQ_WINDOW_OPEN;
Dor Laorc1150d82007-01-05 16:36:24 -08004707 return 0;
4708 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004709 return 1;
4710}
4711
Avi Kivity851ba692009-08-24 11:10:17 +03004712static int handle_halt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004713{
4714 skip_emulated_instruction(vcpu);
Avi Kivityd3bef152007-06-05 15:53:05 +03004715 return kvm_emulate_halt(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004716}
4717
Avi Kivity851ba692009-08-24 11:10:17 +03004718static int handle_vmcall(struct kvm_vcpu *vcpu)
Ingo Molnarc21415e2007-02-19 14:37:47 +02004719{
Dor Laor510043d2007-02-19 18:25:43 +02004720 skip_emulated_instruction(vcpu);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05004721 kvm_emulate_hypercall(vcpu);
4722 return 1;
Ingo Molnarc21415e2007-02-19 14:37:47 +02004723}
4724
Gleb Natapovec25d5e2010-11-01 15:35:01 +02004725static int handle_invd(struct kvm_vcpu *vcpu)
4726{
Andre Przywara51d8b662010-12-21 11:12:02 +01004727 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovec25d5e2010-11-01 15:35:01 +02004728}
4729
Avi Kivity851ba692009-08-24 11:10:17 +03004730static int handle_invlpg(struct kvm_vcpu *vcpu)
Marcelo Tosattia7052892008-09-23 13:18:35 -03004731{
Sheng Yangf9c617f2009-03-25 10:08:52 +08004732 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosattia7052892008-09-23 13:18:35 -03004733
4734 kvm_mmu_invlpg(vcpu, exit_qualification);
4735 skip_emulated_instruction(vcpu);
4736 return 1;
4737}
4738
Avi Kivityfee84b02011-11-10 14:57:25 +02004739static int handle_rdpmc(struct kvm_vcpu *vcpu)
4740{
4741 int err;
4742
4743 err = kvm_rdpmc(vcpu);
4744 kvm_complete_insn_gp(vcpu, err);
4745
4746 return 1;
4747}
4748
Avi Kivity851ba692009-08-24 11:10:17 +03004749static int handle_wbinvd(struct kvm_vcpu *vcpu)
Eddie Donge5edaa02007-11-11 12:28:35 +02004750{
4751 skip_emulated_instruction(vcpu);
Sheng Yangf5f48ee2010-06-30 12:25:15 +08004752 kvm_emulate_wbinvd(vcpu);
Eddie Donge5edaa02007-11-11 12:28:35 +02004753 return 1;
4754}
4755
Dexuan Cui2acf9232010-06-10 11:27:12 +08004756static int handle_xsetbv(struct kvm_vcpu *vcpu)
4757{
4758 u64 new_bv = kvm_read_edx_eax(vcpu);
4759 u32 index = kvm_register_read(vcpu, VCPU_REGS_RCX);
4760
4761 if (kvm_set_xcr(vcpu, index, new_bv) == 0)
4762 skip_emulated_instruction(vcpu);
4763 return 1;
4764}
4765
Avi Kivity851ba692009-08-24 11:10:17 +03004766static int handle_apic_access(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08004767{
Kevin Tian58fbbf262011-08-30 13:56:17 +03004768 if (likely(fasteoi)) {
4769 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
4770 int access_type, offset;
4771
4772 access_type = exit_qualification & APIC_ACCESS_TYPE;
4773 offset = exit_qualification & APIC_ACCESS_OFFSET;
4774 /*
4775 * Sane guest uses MOV to write EOI, with written value
4776 * not cared. So make a short-circuit here by avoiding
4777 * heavy instruction emulation.
4778 */
4779 if ((access_type == TYPE_LINEAR_APIC_INST_WRITE) &&
4780 (offset == APIC_EOI)) {
4781 kvm_lapic_set_eoi(vcpu);
4782 skip_emulated_instruction(vcpu);
4783 return 1;
4784 }
4785 }
Andre Przywara51d8b662010-12-21 11:12:02 +01004786 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Sheng Yangf78e0e22007-10-29 09:40:42 +08004787}
4788
Avi Kivity851ba692009-08-24 11:10:17 +03004789static int handle_task_switch(struct kvm_vcpu *vcpu)
Izik Eidus37817f22008-03-24 23:14:53 +02004790{
Jan Kiszka60637aa2008-09-26 09:30:47 +02004791 struct vcpu_vmx *vmx = to_vmx(vcpu);
Izik Eidus37817f22008-03-24 23:14:53 +02004792 unsigned long exit_qualification;
Jan Kiszkae269fb22010-04-14 15:51:09 +02004793 bool has_error_code = false;
4794 u32 error_code = 0;
Izik Eidus37817f22008-03-24 23:14:53 +02004795 u16 tss_selector;
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01004796 int reason, type, idt_v, idt_index;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03004797
4798 idt_v = (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK);
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01004799 idt_index = (vmx->idt_vectoring_info & VECTORING_INFO_VECTOR_MASK);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03004800 type = (vmx->idt_vectoring_info & VECTORING_INFO_TYPE_MASK);
Izik Eidus37817f22008-03-24 23:14:53 +02004801
4802 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
4803
4804 reason = (u32)exit_qualification >> 30;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03004805 if (reason == TASK_SWITCH_GATE && idt_v) {
4806 switch (type) {
4807 case INTR_TYPE_NMI_INTR:
4808 vcpu->arch.nmi_injected = false;
Avi Kivity654f06f2011-03-23 15:02:47 +02004809 vmx_set_nmi_mask(vcpu, true);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03004810 break;
4811 case INTR_TYPE_EXT_INTR:
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004812 case INTR_TYPE_SOFT_INTR:
Gleb Natapov64a7ec02009-03-30 16:03:29 +03004813 kvm_clear_interrupt_queue(vcpu);
4814 break;
4815 case INTR_TYPE_HARD_EXCEPTION:
Jan Kiszkae269fb22010-04-14 15:51:09 +02004816 if (vmx->idt_vectoring_info &
4817 VECTORING_INFO_DELIVER_CODE_MASK) {
4818 has_error_code = true;
4819 error_code =
4820 vmcs_read32(IDT_VECTORING_ERROR_CODE);
4821 }
4822 /* fall through */
Gleb Natapov64a7ec02009-03-30 16:03:29 +03004823 case INTR_TYPE_SOFT_EXCEPTION:
4824 kvm_clear_exception_queue(vcpu);
4825 break;
4826 default:
4827 break;
4828 }
Jan Kiszka60637aa2008-09-26 09:30:47 +02004829 }
Izik Eidus37817f22008-03-24 23:14:53 +02004830 tss_selector = exit_qualification;
4831
Gleb Natapov64a7ec02009-03-30 16:03:29 +03004832 if (!idt_v || (type != INTR_TYPE_HARD_EXCEPTION &&
4833 type != INTR_TYPE_EXT_INTR &&
4834 type != INTR_TYPE_NMI_INTR))
4835 skip_emulated_instruction(vcpu);
4836
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01004837 if (kvm_task_switch(vcpu, tss_selector,
4838 type == INTR_TYPE_SOFT_INTR ? idt_index : -1, reason,
4839 has_error_code, error_code) == EMULATE_FAIL) {
Gleb Natapovacb54512010-04-15 21:03:50 +03004840 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
4841 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
4842 vcpu->run->internal.ndata = 0;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004843 return 0;
Gleb Natapovacb54512010-04-15 21:03:50 +03004844 }
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004845
4846 /* clear all local breakpoint enable flags */
4847 vmcs_writel(GUEST_DR7, vmcs_readl(GUEST_DR7) & ~55);
4848
4849 /*
4850 * TODO: What about debug traps on tss switch?
4851 * Are we supposed to inject them and update dr6?
4852 */
4853
4854 return 1;
Izik Eidus37817f22008-03-24 23:14:53 +02004855}
4856
Avi Kivity851ba692009-08-24 11:10:17 +03004857static int handle_ept_violation(struct kvm_vcpu *vcpu)
Sheng Yang14394422008-04-28 12:24:45 +08004858{
Sheng Yangf9c617f2009-03-25 10:08:52 +08004859 unsigned long exit_qualification;
Sheng Yang14394422008-04-28 12:24:45 +08004860 gpa_t gpa;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08004861 u32 error_code;
Sheng Yang14394422008-04-28 12:24:45 +08004862 int gla_validity;
Sheng Yang14394422008-04-28 12:24:45 +08004863
Sheng Yangf9c617f2009-03-25 10:08:52 +08004864 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Sheng Yang14394422008-04-28 12:24:45 +08004865
4866 if (exit_qualification & (1 << 6)) {
4867 printk(KERN_ERR "EPT: GPA exceeds GAW!\n");
Jan Kiszka7f582ab2009-07-22 23:53:01 +02004868 return -EINVAL;
Sheng Yang14394422008-04-28 12:24:45 +08004869 }
4870
4871 gla_validity = (exit_qualification >> 7) & 0x3;
4872 if (gla_validity != 0x3 && gla_validity != 0x1 && gla_validity != 0) {
4873 printk(KERN_ERR "EPT: Handling EPT violation failed!\n");
4874 printk(KERN_ERR "EPT: GPA: 0x%lx, GVA: 0x%lx\n",
4875 (long unsigned int)vmcs_read64(GUEST_PHYSICAL_ADDRESS),
Sheng Yangf9c617f2009-03-25 10:08:52 +08004876 vmcs_readl(GUEST_LINEAR_ADDRESS));
Sheng Yang14394422008-04-28 12:24:45 +08004877 printk(KERN_ERR "EPT: Exit qualification is 0x%lx\n",
4878 (long unsigned int)exit_qualification);
Avi Kivity851ba692009-08-24 11:10:17 +03004879 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
4880 vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_VIOLATION;
Avi Kivity596ae892009-06-03 14:12:10 +03004881 return 0;
Sheng Yang14394422008-04-28 12:24:45 +08004882 }
4883
4884 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004885 trace_kvm_page_fault(gpa, exit_qualification);
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08004886
4887 /* It is a write fault? */
4888 error_code = exit_qualification & (1U << 1);
4889 /* ept page table is present? */
4890 error_code |= (exit_qualification >> 3) & 0x1;
4891
4892 return kvm_mmu_page_fault(vcpu, gpa, error_code, NULL, 0);
Sheng Yang14394422008-04-28 12:24:45 +08004893}
4894
Marcelo Tosatti68f89402009-06-11 12:07:43 -03004895static u64 ept_rsvd_mask(u64 spte, int level)
4896{
4897 int i;
4898 u64 mask = 0;
4899
4900 for (i = 51; i > boot_cpu_data.x86_phys_bits; i--)
4901 mask |= (1ULL << i);
4902
4903 if (level > 2)
4904 /* bits 7:3 reserved */
4905 mask |= 0xf8;
4906 else if (level == 2) {
4907 if (spte & (1ULL << 7))
4908 /* 2MB ref, bits 20:12 reserved */
4909 mask |= 0x1ff000;
4910 else
4911 /* bits 6:3 reserved */
4912 mask |= 0x78;
4913 }
4914
4915 return mask;
4916}
4917
4918static void ept_misconfig_inspect_spte(struct kvm_vcpu *vcpu, u64 spte,
4919 int level)
4920{
4921 printk(KERN_ERR "%s: spte 0x%llx level %d\n", __func__, spte, level);
4922
4923 /* 010b (write-only) */
4924 WARN_ON((spte & 0x7) == 0x2);
4925
4926 /* 110b (write/execute) */
4927 WARN_ON((spte & 0x7) == 0x6);
4928
4929 /* 100b (execute-only) and value not supported by logical processor */
4930 if (!cpu_has_vmx_ept_execute_only())
4931 WARN_ON((spte & 0x7) == 0x4);
4932
4933 /* not 000b */
4934 if ((spte & 0x7)) {
4935 u64 rsvd_bits = spte & ept_rsvd_mask(spte, level);
4936
4937 if (rsvd_bits != 0) {
4938 printk(KERN_ERR "%s: rsvd_bits = 0x%llx\n",
4939 __func__, rsvd_bits);
4940 WARN_ON(1);
4941 }
4942
4943 if (level == 1 || (level == 2 && (spte & (1ULL << 7)))) {
4944 u64 ept_mem_type = (spte & 0x38) >> 3;
4945
4946 if (ept_mem_type == 2 || ept_mem_type == 3 ||
4947 ept_mem_type == 7) {
4948 printk(KERN_ERR "%s: ept_mem_type=0x%llx\n",
4949 __func__, ept_mem_type);
4950 WARN_ON(1);
4951 }
4952 }
4953 }
4954}
4955
Avi Kivity851ba692009-08-24 11:10:17 +03004956static int handle_ept_misconfig(struct kvm_vcpu *vcpu)
Marcelo Tosatti68f89402009-06-11 12:07:43 -03004957{
4958 u64 sptes[4];
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004959 int nr_sptes, i, ret;
Marcelo Tosatti68f89402009-06-11 12:07:43 -03004960 gpa_t gpa;
4961
4962 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
4963
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004964 ret = handle_mmio_page_fault_common(vcpu, gpa, true);
4965 if (likely(ret == 1))
4966 return x86_emulate_instruction(vcpu, gpa, 0, NULL, 0) ==
4967 EMULATE_DONE;
4968 if (unlikely(!ret))
4969 return 1;
4970
4971 /* It is the real ept misconfig */
Marcelo Tosatti68f89402009-06-11 12:07:43 -03004972 printk(KERN_ERR "EPT: Misconfiguration.\n");
4973 printk(KERN_ERR "EPT: GPA: 0x%llx\n", gpa);
4974
4975 nr_sptes = kvm_mmu_get_spte_hierarchy(vcpu, gpa, sptes);
4976
4977 for (i = PT64_ROOT_LEVEL; i > PT64_ROOT_LEVEL - nr_sptes; --i)
4978 ept_misconfig_inspect_spte(vcpu, sptes[i-1], i);
4979
Avi Kivity851ba692009-08-24 11:10:17 +03004980 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
4981 vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_MISCONFIG;
Marcelo Tosatti68f89402009-06-11 12:07:43 -03004982
4983 return 0;
4984}
4985
Avi Kivity851ba692009-08-24 11:10:17 +03004986static int handle_nmi_window(struct kvm_vcpu *vcpu)
Sheng Yangf08864b2008-05-15 18:23:25 +08004987{
4988 u32 cpu_based_vm_exec_control;
4989
4990 /* clear pending NMI */
4991 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
4992 cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
4993 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
4994 ++vcpu->stat.nmi_window_exits;
Avi Kivity3842d132010-07-27 12:30:24 +03004995 kvm_make_request(KVM_REQ_EVENT, vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08004996
4997 return 1;
4998}
4999
Mohammed Gamal80ced182009-09-01 12:48:18 +02005000static int handle_invalid_guest_state(struct kvm_vcpu *vcpu)
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005001{
Avi Kivity8b3079a2009-01-05 12:10:54 +02005002 struct vcpu_vmx *vmx = to_vmx(vcpu);
5003 enum emulation_result err = EMULATE_DONE;
Mohammed Gamal80ced182009-09-01 12:48:18 +02005004 int ret = 1;
Avi Kivity49e9d552010-09-19 14:34:08 +02005005 u32 cpu_exec_ctrl;
5006 bool intr_window_requested;
Avi Kivityb8405c12012-06-07 17:08:48 +03005007 unsigned count = 130;
Avi Kivity49e9d552010-09-19 14:34:08 +02005008
5009 cpu_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5010 intr_window_requested = cpu_exec_ctrl & CPU_BASED_VIRTUAL_INTR_PENDING;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005011
Avi Kivityb8405c12012-06-07 17:08:48 +03005012 while (!guest_state_valid(vcpu) && count-- != 0) {
Avi Kivitybdea48e2012-06-10 18:07:57 +03005013 if (intr_window_requested && vmx_interrupt_allowed(vcpu))
Avi Kivity49e9d552010-09-19 14:34:08 +02005014 return handle_interrupt_window(&vmx->vcpu);
5015
Avi Kivityde87dcd2012-06-12 20:21:38 +03005016 if (test_bit(KVM_REQ_EVENT, &vcpu->requests))
5017 return 1;
5018
Andre Przywara51d8b662010-12-21 11:12:02 +01005019 err = emulate_instruction(vcpu, 0);
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005020
Mohammed Gamal80ced182009-09-01 12:48:18 +02005021 if (err == EMULATE_DO_MMIO) {
5022 ret = 0;
5023 goto out;
5024 }
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01005025
Avi Kivityde5f70e2012-06-12 20:22:28 +03005026 if (err != EMULATE_DONE) {
5027 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5028 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
5029 vcpu->run->internal.ndata = 0;
Gleb Natapov6d77dbf2010-05-10 11:16:56 +03005030 return 0;
Avi Kivityde5f70e2012-06-12 20:22:28 +03005031 }
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005032
5033 if (signal_pending(current))
Mohammed Gamal80ced182009-09-01 12:48:18 +02005034 goto out;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005035 if (need_resched())
5036 schedule();
5037 }
5038
Avi Kivity7c068e42012-06-10 18:09:27 +03005039 vmx->emulation_required = !guest_state_valid(vcpu);
Mohammed Gamal80ced182009-09-01 12:48:18 +02005040out:
5041 return ret;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005042}
5043
Avi Kivity6aa8b732006-12-10 02:21:36 -08005044/*
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005045 * Indicate a busy-waiting vcpu in spinlock. We do not enable the PAUSE
5046 * exiting, so only get here on cpu with PAUSE-Loop-Exiting.
5047 */
Marcelo Tosatti9fb41ba2009-10-12 19:37:31 -03005048static int handle_pause(struct kvm_vcpu *vcpu)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005049{
5050 skip_emulated_instruction(vcpu);
5051 kvm_vcpu_on_spin(vcpu);
5052
5053 return 1;
5054}
5055
Sheng Yang59708672009-12-15 13:29:54 +08005056static int handle_invalid_op(struct kvm_vcpu *vcpu)
5057{
5058 kvm_queue_exception(vcpu, UD_VECTOR);
5059 return 1;
5060}
5061
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005062/*
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03005063 * To run an L2 guest, we need a vmcs02 based on the L1-specified vmcs12.
5064 * We could reuse a single VMCS for all the L2 guests, but we also want the
5065 * option to allocate a separate vmcs02 for each separate loaded vmcs12 - this
5066 * allows keeping them loaded on the processor, and in the future will allow
5067 * optimizations where prepare_vmcs02 doesn't need to set all the fields on
5068 * every entry if they never change.
5069 * So we keep, in vmx->nested.vmcs02_pool, a cache of size VMCS02_POOL_SIZE
5070 * (>=0) with a vmcs02 for each recently loaded vmcs12s, most recent first.
5071 *
5072 * The following functions allocate and free a vmcs02 in this pool.
5073 */
5074
5075/* Get a VMCS from the pool to use as vmcs02 for the current vmcs12. */
5076static struct loaded_vmcs *nested_get_current_vmcs02(struct vcpu_vmx *vmx)
5077{
5078 struct vmcs02_list *item;
5079 list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
5080 if (item->vmptr == vmx->nested.current_vmptr) {
5081 list_move(&item->list, &vmx->nested.vmcs02_pool);
5082 return &item->vmcs02;
5083 }
5084
5085 if (vmx->nested.vmcs02_num >= max(VMCS02_POOL_SIZE, 1)) {
5086 /* Recycle the least recently used VMCS. */
5087 item = list_entry(vmx->nested.vmcs02_pool.prev,
5088 struct vmcs02_list, list);
5089 item->vmptr = vmx->nested.current_vmptr;
5090 list_move(&item->list, &vmx->nested.vmcs02_pool);
5091 return &item->vmcs02;
5092 }
5093
5094 /* Create a new VMCS */
5095 item = (struct vmcs02_list *)
5096 kmalloc(sizeof(struct vmcs02_list), GFP_KERNEL);
5097 if (!item)
5098 return NULL;
5099 item->vmcs02.vmcs = alloc_vmcs();
5100 if (!item->vmcs02.vmcs) {
5101 kfree(item);
5102 return NULL;
5103 }
5104 loaded_vmcs_init(&item->vmcs02);
5105 item->vmptr = vmx->nested.current_vmptr;
5106 list_add(&(item->list), &(vmx->nested.vmcs02_pool));
5107 vmx->nested.vmcs02_num++;
5108 return &item->vmcs02;
5109}
5110
5111/* Free and remove from pool a vmcs02 saved for a vmcs12 (if there is one) */
5112static void nested_free_vmcs02(struct vcpu_vmx *vmx, gpa_t vmptr)
5113{
5114 struct vmcs02_list *item;
5115 list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
5116 if (item->vmptr == vmptr) {
5117 free_loaded_vmcs(&item->vmcs02);
5118 list_del(&item->list);
5119 kfree(item);
5120 vmx->nested.vmcs02_num--;
5121 return;
5122 }
5123}
5124
5125/*
5126 * Free all VMCSs saved for this vcpu, except the one pointed by
5127 * vmx->loaded_vmcs. These include the VMCSs in vmcs02_pool (except the one
5128 * currently used, if running L2), and vmcs01 when running L2.
5129 */
5130static void nested_free_all_saved_vmcss(struct vcpu_vmx *vmx)
5131{
5132 struct vmcs02_list *item, *n;
5133 list_for_each_entry_safe(item, n, &vmx->nested.vmcs02_pool, list) {
5134 if (vmx->loaded_vmcs != &item->vmcs02)
5135 free_loaded_vmcs(&item->vmcs02);
5136 list_del(&item->list);
5137 kfree(item);
5138 }
5139 vmx->nested.vmcs02_num = 0;
5140
5141 if (vmx->loaded_vmcs != &vmx->vmcs01)
5142 free_loaded_vmcs(&vmx->vmcs01);
5143}
5144
5145/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +03005146 * Emulate the VMXON instruction.
5147 * Currently, we just remember that VMX is active, and do not save or even
5148 * inspect the argument to VMXON (the so-called "VMXON pointer") because we
5149 * do not currently need to store anything in that guest-allocated memory
5150 * region. Consequently, VMCLEAR and VMPTRLD also do not verify that the their
5151 * argument is different from the VMXON pointer (which the spec says they do).
5152 */
5153static int handle_vmon(struct kvm_vcpu *vcpu)
5154{
5155 struct kvm_segment cs;
5156 struct vcpu_vmx *vmx = to_vmx(vcpu);
5157
5158 /* The Intel VMX Instruction Reference lists a bunch of bits that
5159 * are prerequisite to running VMXON, most notably cr4.VMXE must be
5160 * set to 1 (see vmx_set_cr4() for when we allow the guest to set this).
5161 * Otherwise, we should fail with #UD. We test these now:
5162 */
5163 if (!kvm_read_cr4_bits(vcpu, X86_CR4_VMXE) ||
5164 !kvm_read_cr0_bits(vcpu, X86_CR0_PE) ||
5165 (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
5166 kvm_queue_exception(vcpu, UD_VECTOR);
5167 return 1;
5168 }
5169
5170 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
5171 if (is_long_mode(vcpu) && !cs.l) {
5172 kvm_queue_exception(vcpu, UD_VECTOR);
5173 return 1;
5174 }
5175
5176 if (vmx_get_cpl(vcpu)) {
5177 kvm_inject_gp(vcpu, 0);
5178 return 1;
5179 }
5180
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03005181 INIT_LIST_HEAD(&(vmx->nested.vmcs02_pool));
5182 vmx->nested.vmcs02_num = 0;
5183
Nadav Har'Elec378ae2011-05-25 23:02:54 +03005184 vmx->nested.vmxon = true;
5185
5186 skip_emulated_instruction(vcpu);
5187 return 1;
5188}
5189
5190/*
5191 * Intel's VMX Instruction Reference specifies a common set of prerequisites
5192 * for running VMX instructions (except VMXON, whose prerequisites are
5193 * slightly different). It also specifies what exception to inject otherwise.
5194 */
5195static int nested_vmx_check_permission(struct kvm_vcpu *vcpu)
5196{
5197 struct kvm_segment cs;
5198 struct vcpu_vmx *vmx = to_vmx(vcpu);
5199
5200 if (!vmx->nested.vmxon) {
5201 kvm_queue_exception(vcpu, UD_VECTOR);
5202 return 0;
5203 }
5204
5205 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
5206 if ((vmx_get_rflags(vcpu) & X86_EFLAGS_VM) ||
5207 (is_long_mode(vcpu) && !cs.l)) {
5208 kvm_queue_exception(vcpu, UD_VECTOR);
5209 return 0;
5210 }
5211
5212 if (vmx_get_cpl(vcpu)) {
5213 kvm_inject_gp(vcpu, 0);
5214 return 0;
5215 }
5216
5217 return 1;
5218}
5219
5220/*
5221 * Free whatever needs to be freed from vmx->nested when L1 goes down, or
5222 * just stops using VMX.
5223 */
5224static void free_nested(struct vcpu_vmx *vmx)
5225{
5226 if (!vmx->nested.vmxon)
5227 return;
5228 vmx->nested.vmxon = false;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03005229 if (vmx->nested.current_vmptr != -1ull) {
5230 kunmap(vmx->nested.current_vmcs12_page);
5231 nested_release_page(vmx->nested.current_vmcs12_page);
5232 vmx->nested.current_vmptr = -1ull;
5233 vmx->nested.current_vmcs12 = NULL;
5234 }
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03005235 /* Unpin physical memory we referred to in current vmcs02 */
5236 if (vmx->nested.apic_access_page) {
5237 nested_release_page(vmx->nested.apic_access_page);
5238 vmx->nested.apic_access_page = 0;
5239 }
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03005240
5241 nested_free_all_saved_vmcss(vmx);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03005242}
5243
5244/* Emulate the VMXOFF instruction */
5245static int handle_vmoff(struct kvm_vcpu *vcpu)
5246{
5247 if (!nested_vmx_check_permission(vcpu))
5248 return 1;
5249 free_nested(to_vmx(vcpu));
5250 skip_emulated_instruction(vcpu);
5251 return 1;
5252}
5253
5254/*
Nadav Har'El064aea72011-05-25 23:04:56 +03005255 * Decode the memory-address operand of a vmx instruction, as recorded on an
5256 * exit caused by such an instruction (run by a guest hypervisor).
5257 * On success, returns 0. When the operand is invalid, returns 1 and throws
5258 * #UD or #GP.
5259 */
5260static int get_vmx_mem_address(struct kvm_vcpu *vcpu,
5261 unsigned long exit_qualification,
5262 u32 vmx_instruction_info, gva_t *ret)
5263{
5264 /*
5265 * According to Vol. 3B, "Information for VM Exits Due to Instruction
5266 * Execution", on an exit, vmx_instruction_info holds most of the
5267 * addressing components of the operand. Only the displacement part
5268 * is put in exit_qualification (see 3B, "Basic VM-Exit Information").
5269 * For how an actual address is calculated from all these components,
5270 * refer to Vol. 1, "Operand Addressing".
5271 */
5272 int scaling = vmx_instruction_info & 3;
5273 int addr_size = (vmx_instruction_info >> 7) & 7;
5274 bool is_reg = vmx_instruction_info & (1u << 10);
5275 int seg_reg = (vmx_instruction_info >> 15) & 7;
5276 int index_reg = (vmx_instruction_info >> 18) & 0xf;
5277 bool index_is_valid = !(vmx_instruction_info & (1u << 22));
5278 int base_reg = (vmx_instruction_info >> 23) & 0xf;
5279 bool base_is_valid = !(vmx_instruction_info & (1u << 27));
5280
5281 if (is_reg) {
5282 kvm_queue_exception(vcpu, UD_VECTOR);
5283 return 1;
5284 }
5285
5286 /* Addr = segment_base + offset */
5287 /* offset = base + [index * scale] + displacement */
5288 *ret = vmx_get_segment_base(vcpu, seg_reg);
5289 if (base_is_valid)
5290 *ret += kvm_register_read(vcpu, base_reg);
5291 if (index_is_valid)
5292 *ret += kvm_register_read(vcpu, index_reg)<<scaling;
5293 *ret += exit_qualification; /* holds the displacement */
5294
5295 if (addr_size == 1) /* 32 bit */
5296 *ret &= 0xffffffff;
5297
5298 /*
5299 * TODO: throw #GP (and return 1) in various cases that the VM*
5300 * instructions require it - e.g., offset beyond segment limit,
5301 * unusable or unreadable/unwritable segment, non-canonical 64-bit
5302 * address, and so on. Currently these are not checked.
5303 */
5304 return 0;
5305}
5306
5307/*
Nadav Har'El0140cae2011-05-25 23:06:28 +03005308 * The following 3 functions, nested_vmx_succeed()/failValid()/failInvalid(),
5309 * set the success or error code of an emulated VMX instruction, as specified
5310 * by Vol 2B, VMX Instruction Reference, "Conventions".
5311 */
5312static void nested_vmx_succeed(struct kvm_vcpu *vcpu)
5313{
5314 vmx_set_rflags(vcpu, vmx_get_rflags(vcpu)
5315 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
5316 X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_OF));
5317}
5318
5319static void nested_vmx_failInvalid(struct kvm_vcpu *vcpu)
5320{
5321 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
5322 & ~(X86_EFLAGS_PF | X86_EFLAGS_AF | X86_EFLAGS_ZF |
5323 X86_EFLAGS_SF | X86_EFLAGS_OF))
5324 | X86_EFLAGS_CF);
5325}
5326
5327static void nested_vmx_failValid(struct kvm_vcpu *vcpu,
5328 u32 vm_instruction_error)
5329{
5330 if (to_vmx(vcpu)->nested.current_vmptr == -1ull) {
5331 /*
5332 * failValid writes the error number to the current VMCS, which
5333 * can't be done there isn't a current VMCS.
5334 */
5335 nested_vmx_failInvalid(vcpu);
5336 return;
5337 }
5338 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
5339 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
5340 X86_EFLAGS_SF | X86_EFLAGS_OF))
5341 | X86_EFLAGS_ZF);
5342 get_vmcs12(vcpu)->vm_instruction_error = vm_instruction_error;
5343}
5344
Nadav Har'El27d6c862011-05-25 23:06:59 +03005345/* Emulate the VMCLEAR instruction */
5346static int handle_vmclear(struct kvm_vcpu *vcpu)
5347{
5348 struct vcpu_vmx *vmx = to_vmx(vcpu);
5349 gva_t gva;
5350 gpa_t vmptr;
5351 struct vmcs12 *vmcs12;
5352 struct page *page;
5353 struct x86_exception e;
5354
5355 if (!nested_vmx_check_permission(vcpu))
5356 return 1;
5357
5358 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
5359 vmcs_read32(VMX_INSTRUCTION_INFO), &gva))
5360 return 1;
5361
5362 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &vmptr,
5363 sizeof(vmptr), &e)) {
5364 kvm_inject_page_fault(vcpu, &e);
5365 return 1;
5366 }
5367
5368 if (!IS_ALIGNED(vmptr, PAGE_SIZE)) {
5369 nested_vmx_failValid(vcpu, VMXERR_VMCLEAR_INVALID_ADDRESS);
5370 skip_emulated_instruction(vcpu);
5371 return 1;
5372 }
5373
5374 if (vmptr == vmx->nested.current_vmptr) {
5375 kunmap(vmx->nested.current_vmcs12_page);
5376 nested_release_page(vmx->nested.current_vmcs12_page);
5377 vmx->nested.current_vmptr = -1ull;
5378 vmx->nested.current_vmcs12 = NULL;
5379 }
5380
5381 page = nested_get_page(vcpu, vmptr);
5382 if (page == NULL) {
5383 /*
5384 * For accurate processor emulation, VMCLEAR beyond available
5385 * physical memory should do nothing at all. However, it is
5386 * possible that a nested vmx bug, not a guest hypervisor bug,
5387 * resulted in this case, so let's shut down before doing any
5388 * more damage:
5389 */
5390 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
5391 return 1;
5392 }
5393 vmcs12 = kmap(page);
5394 vmcs12->launch_state = 0;
5395 kunmap(page);
5396 nested_release_page(page);
5397
5398 nested_free_vmcs02(vmx, vmptr);
5399
5400 skip_emulated_instruction(vcpu);
5401 nested_vmx_succeed(vcpu);
5402 return 1;
5403}
5404
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03005405static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch);
5406
5407/* Emulate the VMLAUNCH instruction */
5408static int handle_vmlaunch(struct kvm_vcpu *vcpu)
5409{
5410 return nested_vmx_run(vcpu, true);
5411}
5412
5413/* Emulate the VMRESUME instruction */
5414static int handle_vmresume(struct kvm_vcpu *vcpu)
5415{
5416
5417 return nested_vmx_run(vcpu, false);
5418}
5419
Nadav Har'El49f705c2011-05-25 23:08:30 +03005420enum vmcs_field_type {
5421 VMCS_FIELD_TYPE_U16 = 0,
5422 VMCS_FIELD_TYPE_U64 = 1,
5423 VMCS_FIELD_TYPE_U32 = 2,
5424 VMCS_FIELD_TYPE_NATURAL_WIDTH = 3
5425};
5426
5427static inline int vmcs_field_type(unsigned long field)
5428{
5429 if (0x1 & field) /* the *_HIGH fields are all 32 bit */
5430 return VMCS_FIELD_TYPE_U32;
5431 return (field >> 13) & 0x3 ;
5432}
5433
5434static inline int vmcs_field_readonly(unsigned long field)
5435{
5436 return (((field >> 10) & 0x3) == 1);
5437}
5438
5439/*
5440 * Read a vmcs12 field. Since these can have varying lengths and we return
5441 * one type, we chose the biggest type (u64) and zero-extend the return value
5442 * to that size. Note that the caller, handle_vmread, might need to use only
5443 * some of the bits we return here (e.g., on 32-bit guests, only 32 bits of
5444 * 64-bit fields are to be returned).
5445 */
5446static inline bool vmcs12_read_any(struct kvm_vcpu *vcpu,
5447 unsigned long field, u64 *ret)
5448{
5449 short offset = vmcs_field_to_offset(field);
5450 char *p;
5451
5452 if (offset < 0)
5453 return 0;
5454
5455 p = ((char *)(get_vmcs12(vcpu))) + offset;
5456
5457 switch (vmcs_field_type(field)) {
5458 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
5459 *ret = *((natural_width *)p);
5460 return 1;
5461 case VMCS_FIELD_TYPE_U16:
5462 *ret = *((u16 *)p);
5463 return 1;
5464 case VMCS_FIELD_TYPE_U32:
5465 *ret = *((u32 *)p);
5466 return 1;
5467 case VMCS_FIELD_TYPE_U64:
5468 *ret = *((u64 *)p);
5469 return 1;
5470 default:
5471 return 0; /* can never happen. */
5472 }
5473}
5474
5475/*
5476 * VMX instructions which assume a current vmcs12 (i.e., that VMPTRLD was
5477 * used before) all generate the same failure when it is missing.
5478 */
5479static int nested_vmx_check_vmcs12(struct kvm_vcpu *vcpu)
5480{
5481 struct vcpu_vmx *vmx = to_vmx(vcpu);
5482 if (vmx->nested.current_vmptr == -1ull) {
5483 nested_vmx_failInvalid(vcpu);
5484 skip_emulated_instruction(vcpu);
5485 return 0;
5486 }
5487 return 1;
5488}
5489
5490static int handle_vmread(struct kvm_vcpu *vcpu)
5491{
5492 unsigned long field;
5493 u64 field_value;
5494 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5495 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
5496 gva_t gva = 0;
5497
5498 if (!nested_vmx_check_permission(vcpu) ||
5499 !nested_vmx_check_vmcs12(vcpu))
5500 return 1;
5501
5502 /* Decode instruction info and find the field to read */
5503 field = kvm_register_read(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
5504 /* Read the field, zero-extended to a u64 field_value */
5505 if (!vmcs12_read_any(vcpu, field, &field_value)) {
5506 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
5507 skip_emulated_instruction(vcpu);
5508 return 1;
5509 }
5510 /*
5511 * Now copy part of this value to register or memory, as requested.
5512 * Note that the number of bits actually copied is 32 or 64 depending
5513 * on the guest's mode (32 or 64 bit), not on the given field's length.
5514 */
5515 if (vmx_instruction_info & (1u << 10)) {
5516 kvm_register_write(vcpu, (((vmx_instruction_info) >> 3) & 0xf),
5517 field_value);
5518 } else {
5519 if (get_vmx_mem_address(vcpu, exit_qualification,
5520 vmx_instruction_info, &gva))
5521 return 1;
5522 /* _system ok, as nested_vmx_check_permission verified cpl=0 */
5523 kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, gva,
5524 &field_value, (is_long_mode(vcpu) ? 8 : 4), NULL);
5525 }
5526
5527 nested_vmx_succeed(vcpu);
5528 skip_emulated_instruction(vcpu);
5529 return 1;
5530}
5531
5532
5533static int handle_vmwrite(struct kvm_vcpu *vcpu)
5534{
5535 unsigned long field;
5536 gva_t gva;
5537 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5538 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
5539 char *p;
5540 short offset;
5541 /* The value to write might be 32 or 64 bits, depending on L1's long
5542 * mode, and eventually we need to write that into a field of several
5543 * possible lengths. The code below first zero-extends the value to 64
5544 * bit (field_value), and then copies only the approriate number of
5545 * bits into the vmcs12 field.
5546 */
5547 u64 field_value = 0;
5548 struct x86_exception e;
5549
5550 if (!nested_vmx_check_permission(vcpu) ||
5551 !nested_vmx_check_vmcs12(vcpu))
5552 return 1;
5553
5554 if (vmx_instruction_info & (1u << 10))
5555 field_value = kvm_register_read(vcpu,
5556 (((vmx_instruction_info) >> 3) & 0xf));
5557 else {
5558 if (get_vmx_mem_address(vcpu, exit_qualification,
5559 vmx_instruction_info, &gva))
5560 return 1;
5561 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva,
5562 &field_value, (is_long_mode(vcpu) ? 8 : 4), &e)) {
5563 kvm_inject_page_fault(vcpu, &e);
5564 return 1;
5565 }
5566 }
5567
5568
5569 field = kvm_register_read(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
5570 if (vmcs_field_readonly(field)) {
5571 nested_vmx_failValid(vcpu,
5572 VMXERR_VMWRITE_READ_ONLY_VMCS_COMPONENT);
5573 skip_emulated_instruction(vcpu);
5574 return 1;
5575 }
5576
5577 offset = vmcs_field_to_offset(field);
5578 if (offset < 0) {
5579 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
5580 skip_emulated_instruction(vcpu);
5581 return 1;
5582 }
5583 p = ((char *) get_vmcs12(vcpu)) + offset;
5584
5585 switch (vmcs_field_type(field)) {
5586 case VMCS_FIELD_TYPE_U16:
5587 *(u16 *)p = field_value;
5588 break;
5589 case VMCS_FIELD_TYPE_U32:
5590 *(u32 *)p = field_value;
5591 break;
5592 case VMCS_FIELD_TYPE_U64:
5593 *(u64 *)p = field_value;
5594 break;
5595 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
5596 *(natural_width *)p = field_value;
5597 break;
5598 default:
5599 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
5600 skip_emulated_instruction(vcpu);
5601 return 1;
5602 }
5603
5604 nested_vmx_succeed(vcpu);
5605 skip_emulated_instruction(vcpu);
5606 return 1;
5607}
5608
Nadav Har'El63846662011-05-25 23:07:29 +03005609/* Emulate the VMPTRLD instruction */
5610static int handle_vmptrld(struct kvm_vcpu *vcpu)
5611{
5612 struct vcpu_vmx *vmx = to_vmx(vcpu);
5613 gva_t gva;
5614 gpa_t vmptr;
5615 struct x86_exception e;
5616
5617 if (!nested_vmx_check_permission(vcpu))
5618 return 1;
5619
5620 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
5621 vmcs_read32(VMX_INSTRUCTION_INFO), &gva))
5622 return 1;
5623
5624 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &vmptr,
5625 sizeof(vmptr), &e)) {
5626 kvm_inject_page_fault(vcpu, &e);
5627 return 1;
5628 }
5629
5630 if (!IS_ALIGNED(vmptr, PAGE_SIZE)) {
5631 nested_vmx_failValid(vcpu, VMXERR_VMPTRLD_INVALID_ADDRESS);
5632 skip_emulated_instruction(vcpu);
5633 return 1;
5634 }
5635
5636 if (vmx->nested.current_vmptr != vmptr) {
5637 struct vmcs12 *new_vmcs12;
5638 struct page *page;
5639 page = nested_get_page(vcpu, vmptr);
5640 if (page == NULL) {
5641 nested_vmx_failInvalid(vcpu);
5642 skip_emulated_instruction(vcpu);
5643 return 1;
5644 }
5645 new_vmcs12 = kmap(page);
5646 if (new_vmcs12->revision_id != VMCS12_REVISION) {
5647 kunmap(page);
5648 nested_release_page_clean(page);
5649 nested_vmx_failValid(vcpu,
5650 VMXERR_VMPTRLD_INCORRECT_VMCS_REVISION_ID);
5651 skip_emulated_instruction(vcpu);
5652 return 1;
5653 }
5654 if (vmx->nested.current_vmptr != -1ull) {
5655 kunmap(vmx->nested.current_vmcs12_page);
5656 nested_release_page(vmx->nested.current_vmcs12_page);
5657 }
5658
5659 vmx->nested.current_vmptr = vmptr;
5660 vmx->nested.current_vmcs12 = new_vmcs12;
5661 vmx->nested.current_vmcs12_page = page;
5662 }
5663
5664 nested_vmx_succeed(vcpu);
5665 skip_emulated_instruction(vcpu);
5666 return 1;
5667}
5668
Nadav Har'El6a4d7552011-05-25 23:08:00 +03005669/* Emulate the VMPTRST instruction */
5670static int handle_vmptrst(struct kvm_vcpu *vcpu)
5671{
5672 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5673 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
5674 gva_t vmcs_gva;
5675 struct x86_exception e;
5676
5677 if (!nested_vmx_check_permission(vcpu))
5678 return 1;
5679
5680 if (get_vmx_mem_address(vcpu, exit_qualification,
5681 vmx_instruction_info, &vmcs_gva))
5682 return 1;
5683 /* ok to use *_system, as nested_vmx_check_permission verified cpl=0 */
5684 if (kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, vmcs_gva,
5685 (void *)&to_vmx(vcpu)->nested.current_vmptr,
5686 sizeof(u64), &e)) {
5687 kvm_inject_page_fault(vcpu, &e);
5688 return 1;
5689 }
5690 nested_vmx_succeed(vcpu);
5691 skip_emulated_instruction(vcpu);
5692 return 1;
5693}
5694
Nadav Har'El0140cae2011-05-25 23:06:28 +03005695/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08005696 * The exit handlers return 1 if the exit was handled fully and guest execution
5697 * may resume. Otherwise they set the kvm_run parameter to indicate what needs
5698 * to be done to userspace and return 0.
5699 */
Mathias Krause772e0312012-08-30 01:30:19 +02005700static int (*const kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu) = {
Avi Kivity6aa8b732006-12-10 02:21:36 -08005701 [EXIT_REASON_EXCEPTION_NMI] = handle_exception,
5702 [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
Avi Kivity988ad742007-02-12 00:54:36 -08005703 [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault,
Sheng Yangf08864b2008-05-15 18:23:25 +08005704 [EXIT_REASON_NMI_WINDOW] = handle_nmi_window,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005705 [EXIT_REASON_IO_INSTRUCTION] = handle_io,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005706 [EXIT_REASON_CR_ACCESS] = handle_cr,
5707 [EXIT_REASON_DR_ACCESS] = handle_dr,
5708 [EXIT_REASON_CPUID] = handle_cpuid,
5709 [EXIT_REASON_MSR_READ] = handle_rdmsr,
5710 [EXIT_REASON_MSR_WRITE] = handle_wrmsr,
5711 [EXIT_REASON_PENDING_INTERRUPT] = handle_interrupt_window,
5712 [EXIT_REASON_HLT] = handle_halt,
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005713 [EXIT_REASON_INVD] = handle_invd,
Marcelo Tosattia7052892008-09-23 13:18:35 -03005714 [EXIT_REASON_INVLPG] = handle_invlpg,
Avi Kivityfee84b02011-11-10 14:57:25 +02005715 [EXIT_REASON_RDPMC] = handle_rdpmc,
Ingo Molnarc21415e2007-02-19 14:37:47 +02005716 [EXIT_REASON_VMCALL] = handle_vmcall,
Nadav Har'El27d6c862011-05-25 23:06:59 +03005717 [EXIT_REASON_VMCLEAR] = handle_vmclear,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03005718 [EXIT_REASON_VMLAUNCH] = handle_vmlaunch,
Nadav Har'El63846662011-05-25 23:07:29 +03005719 [EXIT_REASON_VMPTRLD] = handle_vmptrld,
Nadav Har'El6a4d7552011-05-25 23:08:00 +03005720 [EXIT_REASON_VMPTRST] = handle_vmptrst,
Nadav Har'El49f705c2011-05-25 23:08:30 +03005721 [EXIT_REASON_VMREAD] = handle_vmread,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03005722 [EXIT_REASON_VMRESUME] = handle_vmresume,
Nadav Har'El49f705c2011-05-25 23:08:30 +03005723 [EXIT_REASON_VMWRITE] = handle_vmwrite,
Nadav Har'Elec378ae2011-05-25 23:02:54 +03005724 [EXIT_REASON_VMOFF] = handle_vmoff,
5725 [EXIT_REASON_VMON] = handle_vmon,
Sheng Yangf78e0e22007-10-29 09:40:42 +08005726 [EXIT_REASON_TPR_BELOW_THRESHOLD] = handle_tpr_below_threshold,
5727 [EXIT_REASON_APIC_ACCESS] = handle_apic_access,
Eddie Donge5edaa02007-11-11 12:28:35 +02005728 [EXIT_REASON_WBINVD] = handle_wbinvd,
Dexuan Cui2acf9232010-06-10 11:27:12 +08005729 [EXIT_REASON_XSETBV] = handle_xsetbv,
Izik Eidus37817f22008-03-24 23:14:53 +02005730 [EXIT_REASON_TASK_SWITCH] = handle_task_switch,
Andi Kleena0861c02009-06-08 17:37:09 +08005731 [EXIT_REASON_MCE_DURING_VMENTRY] = handle_machine_check,
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005732 [EXIT_REASON_EPT_VIOLATION] = handle_ept_violation,
5733 [EXIT_REASON_EPT_MISCONFIG] = handle_ept_misconfig,
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005734 [EXIT_REASON_PAUSE_INSTRUCTION] = handle_pause,
Sheng Yang59708672009-12-15 13:29:54 +08005735 [EXIT_REASON_MWAIT_INSTRUCTION] = handle_invalid_op,
5736 [EXIT_REASON_MONITOR_INSTRUCTION] = handle_invalid_op,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005737};
5738
5739static const int kvm_vmx_max_exit_handlers =
Robert P. J. Day50a34852007-06-03 13:35:29 -04005740 ARRAY_SIZE(kvm_vmx_exit_handlers);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005741
Nadav Har'El644d7112011-05-25 23:12:35 +03005742/*
5743 * Return 1 if we should exit from L2 to L1 to handle an MSR access access,
5744 * rather than handle it ourselves in L0. I.e., check whether L1 expressed
5745 * disinterest in the current event (read or write a specific MSR) by using an
5746 * MSR bitmap. This may be the case even when L0 doesn't use MSR bitmaps.
5747 */
5748static bool nested_vmx_exit_handled_msr(struct kvm_vcpu *vcpu,
5749 struct vmcs12 *vmcs12, u32 exit_reason)
5750{
5751 u32 msr_index = vcpu->arch.regs[VCPU_REGS_RCX];
5752 gpa_t bitmap;
5753
5754 if (!nested_cpu_has(get_vmcs12(vcpu), CPU_BASED_USE_MSR_BITMAPS))
5755 return 1;
5756
5757 /*
5758 * The MSR_BITMAP page is divided into four 1024-byte bitmaps,
5759 * for the four combinations of read/write and low/high MSR numbers.
5760 * First we need to figure out which of the four to use:
5761 */
5762 bitmap = vmcs12->msr_bitmap;
5763 if (exit_reason == EXIT_REASON_MSR_WRITE)
5764 bitmap += 2048;
5765 if (msr_index >= 0xc0000000) {
5766 msr_index -= 0xc0000000;
5767 bitmap += 1024;
5768 }
5769
5770 /* Then read the msr_index'th bit from this bitmap: */
5771 if (msr_index < 1024*8) {
5772 unsigned char b;
5773 kvm_read_guest(vcpu->kvm, bitmap + msr_index/8, &b, 1);
5774 return 1 & (b >> (msr_index & 7));
5775 } else
5776 return 1; /* let L1 handle the wrong parameter */
5777}
5778
5779/*
5780 * Return 1 if we should exit from L2 to L1 to handle a CR access exit,
5781 * rather than handle it ourselves in L0. I.e., check if L1 wanted to
5782 * intercept (via guest_host_mask etc.) the current event.
5783 */
5784static bool nested_vmx_exit_handled_cr(struct kvm_vcpu *vcpu,
5785 struct vmcs12 *vmcs12)
5786{
5787 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5788 int cr = exit_qualification & 15;
5789 int reg = (exit_qualification >> 8) & 15;
5790 unsigned long val = kvm_register_read(vcpu, reg);
5791
5792 switch ((exit_qualification >> 4) & 3) {
5793 case 0: /* mov to cr */
5794 switch (cr) {
5795 case 0:
5796 if (vmcs12->cr0_guest_host_mask &
5797 (val ^ vmcs12->cr0_read_shadow))
5798 return 1;
5799 break;
5800 case 3:
5801 if ((vmcs12->cr3_target_count >= 1 &&
5802 vmcs12->cr3_target_value0 == val) ||
5803 (vmcs12->cr3_target_count >= 2 &&
5804 vmcs12->cr3_target_value1 == val) ||
5805 (vmcs12->cr3_target_count >= 3 &&
5806 vmcs12->cr3_target_value2 == val) ||
5807 (vmcs12->cr3_target_count >= 4 &&
5808 vmcs12->cr3_target_value3 == val))
5809 return 0;
5810 if (nested_cpu_has(vmcs12, CPU_BASED_CR3_LOAD_EXITING))
5811 return 1;
5812 break;
5813 case 4:
5814 if (vmcs12->cr4_guest_host_mask &
5815 (vmcs12->cr4_read_shadow ^ val))
5816 return 1;
5817 break;
5818 case 8:
5819 if (nested_cpu_has(vmcs12, CPU_BASED_CR8_LOAD_EXITING))
5820 return 1;
5821 break;
5822 }
5823 break;
5824 case 2: /* clts */
5825 if ((vmcs12->cr0_guest_host_mask & X86_CR0_TS) &&
5826 (vmcs12->cr0_read_shadow & X86_CR0_TS))
5827 return 1;
5828 break;
5829 case 1: /* mov from cr */
5830 switch (cr) {
5831 case 3:
5832 if (vmcs12->cpu_based_vm_exec_control &
5833 CPU_BASED_CR3_STORE_EXITING)
5834 return 1;
5835 break;
5836 case 8:
5837 if (vmcs12->cpu_based_vm_exec_control &
5838 CPU_BASED_CR8_STORE_EXITING)
5839 return 1;
5840 break;
5841 }
5842 break;
5843 case 3: /* lmsw */
5844 /*
5845 * lmsw can change bits 1..3 of cr0, and only set bit 0 of
5846 * cr0. Other attempted changes are ignored, with no exit.
5847 */
5848 if (vmcs12->cr0_guest_host_mask & 0xe &
5849 (val ^ vmcs12->cr0_read_shadow))
5850 return 1;
5851 if ((vmcs12->cr0_guest_host_mask & 0x1) &&
5852 !(vmcs12->cr0_read_shadow & 0x1) &&
5853 (val & 0x1))
5854 return 1;
5855 break;
5856 }
5857 return 0;
5858}
5859
5860/*
5861 * Return 1 if we should exit from L2 to L1 to handle an exit, or 0 if we
5862 * should handle it ourselves in L0 (and then continue L2). Only call this
5863 * when in is_guest_mode (L2).
5864 */
5865static bool nested_vmx_exit_handled(struct kvm_vcpu *vcpu)
5866{
5867 u32 exit_reason = vmcs_read32(VM_EXIT_REASON);
5868 u32 intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
5869 struct vcpu_vmx *vmx = to_vmx(vcpu);
5870 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
5871
5872 if (vmx->nested.nested_run_pending)
5873 return 0;
5874
5875 if (unlikely(vmx->fail)) {
Jan Kiszkabd801582011-09-12 11:26:22 +02005876 pr_info_ratelimited("%s failed vm entry %x\n", __func__,
5877 vmcs_read32(VM_INSTRUCTION_ERROR));
Nadav Har'El644d7112011-05-25 23:12:35 +03005878 return 1;
5879 }
5880
5881 switch (exit_reason) {
5882 case EXIT_REASON_EXCEPTION_NMI:
5883 if (!is_exception(intr_info))
5884 return 0;
5885 else if (is_page_fault(intr_info))
5886 return enable_ept;
5887 return vmcs12->exception_bitmap &
5888 (1u << (intr_info & INTR_INFO_VECTOR_MASK));
5889 case EXIT_REASON_EXTERNAL_INTERRUPT:
5890 return 0;
5891 case EXIT_REASON_TRIPLE_FAULT:
5892 return 1;
5893 case EXIT_REASON_PENDING_INTERRUPT:
5894 case EXIT_REASON_NMI_WINDOW:
5895 /*
5896 * prepare_vmcs02() set the CPU_BASED_VIRTUAL_INTR_PENDING bit
5897 * (aka Interrupt Window Exiting) only when L1 turned it on,
5898 * so if we got a PENDING_INTERRUPT exit, this must be for L1.
5899 * Same for NMI Window Exiting.
5900 */
5901 return 1;
5902 case EXIT_REASON_TASK_SWITCH:
5903 return 1;
5904 case EXIT_REASON_CPUID:
5905 return 1;
5906 case EXIT_REASON_HLT:
5907 return nested_cpu_has(vmcs12, CPU_BASED_HLT_EXITING);
5908 case EXIT_REASON_INVD:
5909 return 1;
5910 case EXIT_REASON_INVLPG:
5911 return nested_cpu_has(vmcs12, CPU_BASED_INVLPG_EXITING);
5912 case EXIT_REASON_RDPMC:
5913 return nested_cpu_has(vmcs12, CPU_BASED_RDPMC_EXITING);
5914 case EXIT_REASON_RDTSC:
5915 return nested_cpu_has(vmcs12, CPU_BASED_RDTSC_EXITING);
5916 case EXIT_REASON_VMCALL: case EXIT_REASON_VMCLEAR:
5917 case EXIT_REASON_VMLAUNCH: case EXIT_REASON_VMPTRLD:
5918 case EXIT_REASON_VMPTRST: case EXIT_REASON_VMREAD:
5919 case EXIT_REASON_VMRESUME: case EXIT_REASON_VMWRITE:
5920 case EXIT_REASON_VMOFF: case EXIT_REASON_VMON:
5921 /*
5922 * VMX instructions trap unconditionally. This allows L1 to
5923 * emulate them for its L2 guest, i.e., allows 3-level nesting!
5924 */
5925 return 1;
5926 case EXIT_REASON_CR_ACCESS:
5927 return nested_vmx_exit_handled_cr(vcpu, vmcs12);
5928 case EXIT_REASON_DR_ACCESS:
5929 return nested_cpu_has(vmcs12, CPU_BASED_MOV_DR_EXITING);
5930 case EXIT_REASON_IO_INSTRUCTION:
5931 /* TODO: support IO bitmaps */
5932 return 1;
5933 case EXIT_REASON_MSR_READ:
5934 case EXIT_REASON_MSR_WRITE:
5935 return nested_vmx_exit_handled_msr(vcpu, vmcs12, exit_reason);
5936 case EXIT_REASON_INVALID_STATE:
5937 return 1;
5938 case EXIT_REASON_MWAIT_INSTRUCTION:
5939 return nested_cpu_has(vmcs12, CPU_BASED_MWAIT_EXITING);
5940 case EXIT_REASON_MONITOR_INSTRUCTION:
5941 return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_EXITING);
5942 case EXIT_REASON_PAUSE_INSTRUCTION:
5943 return nested_cpu_has(vmcs12, CPU_BASED_PAUSE_EXITING) ||
5944 nested_cpu_has2(vmcs12,
5945 SECONDARY_EXEC_PAUSE_LOOP_EXITING);
5946 case EXIT_REASON_MCE_DURING_VMENTRY:
5947 return 0;
5948 case EXIT_REASON_TPR_BELOW_THRESHOLD:
5949 return 1;
5950 case EXIT_REASON_APIC_ACCESS:
5951 return nested_cpu_has2(vmcs12,
5952 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES);
5953 case EXIT_REASON_EPT_VIOLATION:
5954 case EXIT_REASON_EPT_MISCONFIG:
5955 return 0;
5956 case EXIT_REASON_WBINVD:
5957 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_WBINVD_EXITING);
5958 case EXIT_REASON_XSETBV:
5959 return 1;
5960 default:
5961 return 1;
5962 }
5963}
5964
Avi Kivity586f9602010-11-18 13:09:54 +02005965static void vmx_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2)
5966{
5967 *info1 = vmcs_readl(EXIT_QUALIFICATION);
5968 *info2 = vmcs_read32(VM_EXIT_INTR_INFO);
5969}
5970
Avi Kivity6aa8b732006-12-10 02:21:36 -08005971/*
5972 * The guest has exited. See if we can fix it or if we need userspace
5973 * assistance.
5974 */
Avi Kivity851ba692009-08-24 11:10:17 +03005975static int vmx_handle_exit(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005976{
Avi Kivity29bd8a72007-09-10 17:27:03 +03005977 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08005978 u32 exit_reason = vmx->exit_reason;
Avi Kivity1155f762007-11-22 11:30:47 +02005979 u32 vectoring_info = vmx->idt_vectoring_info;
Avi Kivity29bd8a72007-09-10 17:27:03 +03005980
Mohammed Gamal80ced182009-09-01 12:48:18 +02005981 /* If guest state is invalid, start emulating */
5982 if (vmx->emulation_required && emulate_invalid_guest_state)
5983 return handle_invalid_guest_state(vcpu);
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01005984
Nadav Har'Elb6f12502011-05-25 23:13:06 +03005985 /*
5986 * the KVM_REQ_EVENT optimization bit is only on for one entry, and if
5987 * we did not inject a still-pending event to L1 now because of
5988 * nested_run_pending, we need to re-enable this bit.
5989 */
5990 if (vmx->nested.nested_run_pending)
5991 kvm_make_request(KVM_REQ_EVENT, vcpu);
5992
Nadav Har'El509c75e2011-06-02 11:54:52 +03005993 if (!is_guest_mode(vcpu) && (exit_reason == EXIT_REASON_VMLAUNCH ||
5994 exit_reason == EXIT_REASON_VMRESUME))
Nadav Har'El644d7112011-05-25 23:12:35 +03005995 vmx->nested.nested_run_pending = 1;
5996 else
5997 vmx->nested.nested_run_pending = 0;
5998
5999 if (is_guest_mode(vcpu) && nested_vmx_exit_handled(vcpu)) {
6000 nested_vmx_vmexit(vcpu);
6001 return 1;
6002 }
6003
Mohammed Gamal51207022010-05-31 22:40:54 +03006004 if (exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY) {
6005 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
6006 vcpu->run->fail_entry.hardware_entry_failure_reason
6007 = exit_reason;
6008 return 0;
6009 }
6010
Avi Kivity29bd8a72007-09-10 17:27:03 +03006011 if (unlikely(vmx->fail)) {
Avi Kivity851ba692009-08-24 11:10:17 +03006012 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
6013 vcpu->run->fail_entry.hardware_entry_failure_reason
Avi Kivity29bd8a72007-09-10 17:27:03 +03006014 = vmcs_read32(VM_INSTRUCTION_ERROR);
6015 return 0;
6016 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08006017
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08006018 /*
6019 * Note:
6020 * Do not try to fix EXIT_REASON_EPT_MISCONFIG if it caused by
6021 * delivery event since it indicates guest is accessing MMIO.
6022 * The vm-exit can be triggered again after return to guest that
6023 * will cause infinite loop.
6024 */
Mike Dayd77c26f2007-10-08 09:02:08 -04006025 if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
Sheng Yang14394422008-04-28 12:24:45 +08006026 (exit_reason != EXIT_REASON_EXCEPTION_NMI &&
Jan Kiszka60637aa2008-09-26 09:30:47 +02006027 exit_reason != EXIT_REASON_EPT_VIOLATION &&
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08006028 exit_reason != EXIT_REASON_TASK_SWITCH)) {
6029 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
6030 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_DELIVERY_EV;
6031 vcpu->run->internal.ndata = 2;
6032 vcpu->run->internal.data[0] = vectoring_info;
6033 vcpu->run->internal.data[1] = exit_reason;
6034 return 0;
6035 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006036
Nadav Har'El644d7112011-05-25 23:12:35 +03006037 if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked &&
6038 !(is_guest_mode(vcpu) && nested_cpu_has_virtual_nmis(
6039 get_vmcs12(vcpu), vcpu)))) {
Gleb Natapovc4282df2009-04-21 17:45:07 +03006040 if (vmx_interrupt_allowed(vcpu)) {
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006041 vmx->soft_vnmi_blocked = 0;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006042 } else if (vmx->vnmi_blocked_time > 1000000000LL &&
Jan Kiszka45312202008-12-11 16:54:54 +01006043 vcpu->arch.nmi_pending) {
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006044 /*
6045 * This CPU don't support us in finding the end of an
6046 * NMI-blocked window if the guest runs with IRQs
6047 * disabled. So we pull the trigger after 1 s of
6048 * futile waiting, but inform the user about this.
6049 */
6050 printk(KERN_WARNING "%s: Breaking out of NMI-blocked "
6051 "state on VCPU %d after 1 s timeout\n",
6052 __func__, vcpu->vcpu_id);
6053 vmx->soft_vnmi_blocked = 0;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006054 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006055 }
6056
Avi Kivity6aa8b732006-12-10 02:21:36 -08006057 if (exit_reason < kvm_vmx_max_exit_handlers
6058 && kvm_vmx_exit_handlers[exit_reason])
Avi Kivity851ba692009-08-24 11:10:17 +03006059 return kvm_vmx_exit_handlers[exit_reason](vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006060 else {
Avi Kivity851ba692009-08-24 11:10:17 +03006061 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
6062 vcpu->run->hw.hardware_exit_reason = exit_reason;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006063 }
6064 return 0;
6065}
6066
Gleb Natapov95ba8273132009-04-21 17:45:08 +03006067static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006068{
Gleb Natapov95ba8273132009-04-21 17:45:08 +03006069 if (irr == -1 || tpr < irr) {
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006070 vmcs_write32(TPR_THRESHOLD, 0);
6071 return;
6072 }
6073
Gleb Natapov95ba8273132009-04-21 17:45:08 +03006074 vmcs_write32(TPR_THRESHOLD, irr);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006075}
6076
Avi Kivity51aa01d2010-07-20 14:31:20 +03006077static void vmx_complete_atomic_exit(struct vcpu_vmx *vmx)
Avi Kivitycf393f72008-07-01 16:20:21 +03006078{
Avi Kivity00eba012011-03-07 17:24:54 +02006079 u32 exit_intr_info;
6080
6081 if (!(vmx->exit_reason == EXIT_REASON_MCE_DURING_VMENTRY
6082 || vmx->exit_reason == EXIT_REASON_EXCEPTION_NMI))
6083 return;
6084
Avi Kivityc5ca8e52011-03-07 17:37:37 +02006085 vmx->exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Avi Kivity00eba012011-03-07 17:24:54 +02006086 exit_intr_info = vmx->exit_intr_info;
Andi Kleena0861c02009-06-08 17:37:09 +08006087
6088 /* Handle machine checks before interrupts are enabled */
Avi Kivity00eba012011-03-07 17:24:54 +02006089 if (is_machine_check(exit_intr_info))
Andi Kleena0861c02009-06-08 17:37:09 +08006090 kvm_machine_check();
6091
Gleb Natapov20f65982009-05-11 13:35:55 +03006092 /* We need to handle NMIs before interrupts are enabled */
Avi Kivity00eba012011-03-07 17:24:54 +02006093 if ((exit_intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR &&
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08006094 (exit_intr_info & INTR_INFO_VALID_MASK)) {
6095 kvm_before_handle_nmi(&vmx->vcpu);
Gleb Natapov20f65982009-05-11 13:35:55 +03006096 asm("int $2");
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08006097 kvm_after_handle_nmi(&vmx->vcpu);
6098 }
Avi Kivity51aa01d2010-07-20 14:31:20 +03006099}
Gleb Natapov20f65982009-05-11 13:35:55 +03006100
Avi Kivity51aa01d2010-07-20 14:31:20 +03006101static void vmx_recover_nmi_blocking(struct vcpu_vmx *vmx)
6102{
Avi Kivityc5ca8e52011-03-07 17:37:37 +02006103 u32 exit_intr_info;
Avi Kivity51aa01d2010-07-20 14:31:20 +03006104 bool unblock_nmi;
6105 u8 vector;
6106 bool idtv_info_valid;
6107
6108 idtv_info_valid = vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Gleb Natapov20f65982009-05-11 13:35:55 +03006109
Avi Kivitycf393f72008-07-01 16:20:21 +03006110 if (cpu_has_virtual_nmis()) {
Avi Kivity9d58b932011-03-07 16:52:07 +02006111 if (vmx->nmi_known_unmasked)
6112 return;
Avi Kivityc5ca8e52011-03-07 17:37:37 +02006113 /*
6114 * Can't use vmx->exit_intr_info since we're not sure what
6115 * the exit reason is.
6116 */
6117 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Avi Kivitycf393f72008-07-01 16:20:21 +03006118 unblock_nmi = (exit_intr_info & INTR_INFO_UNBLOCK_NMI) != 0;
6119 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
6120 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03006121 * SDM 3: 27.7.1.2 (September 2008)
Avi Kivitycf393f72008-07-01 16:20:21 +03006122 * Re-set bit "block by NMI" before VM entry if vmexit caused by
6123 * a guest IRET fault.
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03006124 * SDM 3: 23.2.2 (September 2008)
6125 * Bit 12 is undefined in any of the following cases:
6126 * If the VM exit sets the valid bit in the IDT-vectoring
6127 * information field.
6128 * If the VM exit is due to a double fault.
Avi Kivitycf393f72008-07-01 16:20:21 +03006129 */
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03006130 if ((exit_intr_info & INTR_INFO_VALID_MASK) && unblock_nmi &&
6131 vector != DF_VECTOR && !idtv_info_valid)
Avi Kivitycf393f72008-07-01 16:20:21 +03006132 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
6133 GUEST_INTR_STATE_NMI);
Avi Kivity9d58b932011-03-07 16:52:07 +02006134 else
6135 vmx->nmi_known_unmasked =
6136 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO)
6137 & GUEST_INTR_STATE_NMI);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006138 } else if (unlikely(vmx->soft_vnmi_blocked))
6139 vmx->vnmi_blocked_time +=
6140 ktime_to_ns(ktime_sub(ktime_get(), vmx->entry_time));
Avi Kivity51aa01d2010-07-20 14:31:20 +03006141}
6142
Avi Kivity83422e12010-07-20 14:43:23 +03006143static void __vmx_complete_interrupts(struct vcpu_vmx *vmx,
6144 u32 idt_vectoring_info,
6145 int instr_len_field,
6146 int error_code_field)
Avi Kivity51aa01d2010-07-20 14:31:20 +03006147{
Avi Kivity51aa01d2010-07-20 14:31:20 +03006148 u8 vector;
6149 int type;
6150 bool idtv_info_valid;
6151
6152 idtv_info_valid = idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Avi Kivity668f6122008-07-02 09:28:55 +03006153
Gleb Natapov37b96e92009-03-30 16:03:13 +03006154 vmx->vcpu.arch.nmi_injected = false;
6155 kvm_clear_exception_queue(&vmx->vcpu);
6156 kvm_clear_interrupt_queue(&vmx->vcpu);
6157
6158 if (!idtv_info_valid)
6159 return;
6160
Avi Kivity3842d132010-07-27 12:30:24 +03006161 kvm_make_request(KVM_REQ_EVENT, &vmx->vcpu);
6162
Avi Kivity668f6122008-07-02 09:28:55 +03006163 vector = idt_vectoring_info & VECTORING_INFO_VECTOR_MASK;
6164 type = idt_vectoring_info & VECTORING_INFO_TYPE_MASK;
Gleb Natapov37b96e92009-03-30 16:03:13 +03006165
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006166 switch (type) {
Gleb Natapov37b96e92009-03-30 16:03:13 +03006167 case INTR_TYPE_NMI_INTR:
6168 vmx->vcpu.arch.nmi_injected = true;
Avi Kivity668f6122008-07-02 09:28:55 +03006169 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03006170 * SDM 3: 27.7.1.2 (September 2008)
Gleb Natapov37b96e92009-03-30 16:03:13 +03006171 * Clear bit "block by NMI" before VM entry if a NMI
6172 * delivery faulted.
Avi Kivity668f6122008-07-02 09:28:55 +03006173 */
Avi Kivity654f06f2011-03-23 15:02:47 +02006174 vmx_set_nmi_mask(&vmx->vcpu, false);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006175 break;
Gleb Natapov37b96e92009-03-30 16:03:13 +03006176 case INTR_TYPE_SOFT_EXCEPTION:
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006177 vmx->vcpu.arch.event_exit_inst_len =
Avi Kivity83422e12010-07-20 14:43:23 +03006178 vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006179 /* fall through */
6180 case INTR_TYPE_HARD_EXCEPTION:
Avi Kivity35920a32008-07-03 14:50:12 +03006181 if (idt_vectoring_info & VECTORING_INFO_DELIVER_CODE_MASK) {
Avi Kivity83422e12010-07-20 14:43:23 +03006182 u32 err = vmcs_read32(error_code_field);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006183 kvm_queue_exception_e(&vmx->vcpu, vector, err);
Avi Kivity35920a32008-07-03 14:50:12 +03006184 } else
6185 kvm_queue_exception(&vmx->vcpu, vector);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006186 break;
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006187 case INTR_TYPE_SOFT_INTR:
6188 vmx->vcpu.arch.event_exit_inst_len =
Avi Kivity83422e12010-07-20 14:43:23 +03006189 vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006190 /* fall through */
Gleb Natapov37b96e92009-03-30 16:03:13 +03006191 case INTR_TYPE_EXT_INTR:
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006192 kvm_queue_interrupt(&vmx->vcpu, vector,
6193 type == INTR_TYPE_SOFT_INTR);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006194 break;
6195 default:
6196 break;
Avi Kivityf7d92382008-07-03 16:14:28 +03006197 }
Avi Kivitycf393f72008-07-01 16:20:21 +03006198}
6199
Avi Kivity83422e12010-07-20 14:43:23 +03006200static void vmx_complete_interrupts(struct vcpu_vmx *vmx)
6201{
Nadav Har'El66c78ae2011-05-25 23:14:07 +03006202 if (is_guest_mode(&vmx->vcpu))
6203 return;
Avi Kivity83422e12010-07-20 14:43:23 +03006204 __vmx_complete_interrupts(vmx, vmx->idt_vectoring_info,
6205 VM_EXIT_INSTRUCTION_LEN,
6206 IDT_VECTORING_ERROR_CODE);
6207}
6208
Avi Kivityb463a6f2010-07-20 15:06:17 +03006209static void vmx_cancel_injection(struct kvm_vcpu *vcpu)
6210{
Nadav Har'El66c78ae2011-05-25 23:14:07 +03006211 if (is_guest_mode(vcpu))
6212 return;
Avi Kivityb463a6f2010-07-20 15:06:17 +03006213 __vmx_complete_interrupts(to_vmx(vcpu),
6214 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
6215 VM_ENTRY_INSTRUCTION_LEN,
6216 VM_ENTRY_EXCEPTION_ERROR_CODE);
6217
6218 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
6219}
6220
Gleb Natapovd7cd9792011-10-05 14:01:23 +02006221static void atomic_switch_perf_msrs(struct vcpu_vmx *vmx)
6222{
6223 int i, nr_msrs;
6224 struct perf_guest_switch_msr *msrs;
6225
6226 msrs = perf_guest_get_msrs(&nr_msrs);
6227
6228 if (!msrs)
6229 return;
6230
6231 for (i = 0; i < nr_msrs; i++)
6232 if (msrs[i].host == msrs[i].guest)
6233 clear_atomic_switch_msr(vmx, msrs[i].msr);
6234 else
6235 add_atomic_switch_msr(vmx, msrs[i].msr, msrs[i].guest,
6236 msrs[i].host);
6237}
6238
Lai Jiangshana3b5ba42011-02-11 14:29:40 +08006239static void __noclone vmx_vcpu_run(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006240{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04006241 struct vcpu_vmx *vmx = to_vmx(vcpu);
Gleb Natapov2a7921b2012-08-12 16:12:29 +03006242 unsigned long debugctlmsr;
Avi Kivity104f2262010-11-18 13:12:52 +02006243
Nadav Har'El66c78ae2011-05-25 23:14:07 +03006244 if (is_guest_mode(vcpu) && !vmx->nested.nested_run_pending) {
6245 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
6246 if (vmcs12->idt_vectoring_info_field &
6247 VECTORING_INFO_VALID_MASK) {
6248 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
6249 vmcs12->idt_vectoring_info_field);
6250 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
6251 vmcs12->vm_exit_instruction_len);
6252 if (vmcs12->idt_vectoring_info_field &
6253 VECTORING_INFO_DELIVER_CODE_MASK)
6254 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE,
6255 vmcs12->idt_vectoring_error_code);
6256 }
6257 }
6258
Avi Kivity104f2262010-11-18 13:12:52 +02006259 /* Record the guest's net vcpu time for enforced NMI injections. */
6260 if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked))
6261 vmx->entry_time = ktime_get();
6262
6263 /* Don't enter VMX if guest state is invalid, let the exit handler
6264 start emulation until we arrive back to a valid state */
6265 if (vmx->emulation_required && emulate_invalid_guest_state)
6266 return;
6267
6268 if (test_bit(VCPU_REGS_RSP, (unsigned long *)&vcpu->arch.regs_dirty))
6269 vmcs_writel(GUEST_RSP, vcpu->arch.regs[VCPU_REGS_RSP]);
6270 if (test_bit(VCPU_REGS_RIP, (unsigned long *)&vcpu->arch.regs_dirty))
6271 vmcs_writel(GUEST_RIP, vcpu->arch.regs[VCPU_REGS_RIP]);
6272
6273 /* When single-stepping over STI and MOV SS, we must clear the
6274 * corresponding interruptibility bits in the guest state. Otherwise
6275 * vmentry fails as it then expects bit 14 (BS) in pending debug
6276 * exceptions being set, but that's not correct for the guest debugging
6277 * case. */
6278 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
6279 vmx_set_interrupt_shadow(vcpu, 0);
6280
Gleb Natapovd7cd9792011-10-05 14:01:23 +02006281 atomic_switch_perf_msrs(vmx);
Gleb Natapov2a7921b2012-08-12 16:12:29 +03006282 debugctlmsr = get_debugctlmsr();
Gleb Natapovd7cd9792011-10-05 14:01:23 +02006283
Nadav Har'Eld462b812011-05-24 15:26:10 +03006284 vmx->__launched = vmx->loaded_vmcs->launched;
Avi Kivity104f2262010-11-18 13:12:52 +02006285 asm(
Avi Kivity6aa8b732006-12-10 02:21:36 -08006286 /* Store host registers */
Avi Kivityb188c812012-09-16 15:10:58 +03006287 "push %%" _ASM_DX "; push %%" _ASM_BP ";"
6288 "push %%" _ASM_CX " \n\t" /* placeholder for guest rcx */
6289 "push %%" _ASM_CX " \n\t"
6290 "cmp %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Avi Kivity313dbd42008-07-17 18:04:30 +03006291 "je 1f \n\t"
Avi Kivityb188c812012-09-16 15:10:58 +03006292 "mov %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03006293 __ex(ASM_VMX_VMWRITE_RSP_RDX) "\n\t"
Avi Kivity313dbd42008-07-17 18:04:30 +03006294 "1: \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03006295 /* Reload cr2 if changed */
Avi Kivityb188c812012-09-16 15:10:58 +03006296 "mov %c[cr2](%0), %%" _ASM_AX " \n\t"
6297 "mov %%cr2, %%" _ASM_DX " \n\t"
6298 "cmp %%" _ASM_AX ", %%" _ASM_DX " \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03006299 "je 2f \n\t"
Avi Kivityb188c812012-09-16 15:10:58 +03006300 "mov %%" _ASM_AX", %%cr2 \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03006301 "2: \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08006302 /* Check if vmlaunch of vmresume is needed */
Avi Kivitye08aa782007-11-15 18:06:18 +02006303 "cmpl $0, %c[launched](%0) \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08006304 /* Load guest registers. Don't clobber flags. */
Avi Kivityb188c812012-09-16 15:10:58 +03006305 "mov %c[rax](%0), %%" _ASM_AX " \n\t"
6306 "mov %c[rbx](%0), %%" _ASM_BX " \n\t"
6307 "mov %c[rdx](%0), %%" _ASM_DX " \n\t"
6308 "mov %c[rsi](%0), %%" _ASM_SI " \n\t"
6309 "mov %c[rdi](%0), %%" _ASM_DI " \n\t"
6310 "mov %c[rbp](%0), %%" _ASM_BP " \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08006311#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02006312 "mov %c[r8](%0), %%r8 \n\t"
6313 "mov %c[r9](%0), %%r9 \n\t"
6314 "mov %c[r10](%0), %%r10 \n\t"
6315 "mov %c[r11](%0), %%r11 \n\t"
6316 "mov %c[r12](%0), %%r12 \n\t"
6317 "mov %c[r13](%0), %%r13 \n\t"
6318 "mov %c[r14](%0), %%r14 \n\t"
6319 "mov %c[r15](%0), %%r15 \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08006320#endif
Avi Kivityb188c812012-09-16 15:10:58 +03006321 "mov %c[rcx](%0), %%" _ASM_CX " \n\t" /* kills %0 (ecx) */
Avi Kivityc8019492008-07-14 14:44:59 +03006322
Avi Kivity6aa8b732006-12-10 02:21:36 -08006323 /* Enter guest mode */
Avi Kivity83287ea422012-09-16 15:10:57 +03006324 "jne 1f \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03006325 __ex(ASM_VMX_VMLAUNCH) "\n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +03006326 "jmp 2f \n\t"
6327 "1: " __ex(ASM_VMX_VMRESUME) "\n\t"
6328 "2: "
Avi Kivity6aa8b732006-12-10 02:21:36 -08006329 /* Save guest registers, load host registers, keep flags */
Avi Kivityb188c812012-09-16 15:10:58 +03006330 "mov %0, %c[wordsize](%%" _ASM_SP ") \n\t"
Avi Kivity40712fa2011-01-06 18:09:12 +02006331 "pop %0 \n\t"
Avi Kivityb188c812012-09-16 15:10:58 +03006332 "mov %%" _ASM_AX ", %c[rax](%0) \n\t"
6333 "mov %%" _ASM_BX ", %c[rbx](%0) \n\t"
6334 __ASM_SIZE(pop) " %c[rcx](%0) \n\t"
6335 "mov %%" _ASM_DX ", %c[rdx](%0) \n\t"
6336 "mov %%" _ASM_SI ", %c[rsi](%0) \n\t"
6337 "mov %%" _ASM_DI ", %c[rdi](%0) \n\t"
6338 "mov %%" _ASM_BP ", %c[rbp](%0) \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08006339#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02006340 "mov %%r8, %c[r8](%0) \n\t"
6341 "mov %%r9, %c[r9](%0) \n\t"
6342 "mov %%r10, %c[r10](%0) \n\t"
6343 "mov %%r11, %c[r11](%0) \n\t"
6344 "mov %%r12, %c[r12](%0) \n\t"
6345 "mov %%r13, %c[r13](%0) \n\t"
6346 "mov %%r14, %c[r14](%0) \n\t"
6347 "mov %%r15, %c[r15](%0) \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08006348#endif
Avi Kivityb188c812012-09-16 15:10:58 +03006349 "mov %%cr2, %%" _ASM_AX " \n\t"
6350 "mov %%" _ASM_AX ", %c[cr2](%0) \n\t"
Avi Kivityc8019492008-07-14 14:44:59 +03006351
Avi Kivityb188c812012-09-16 15:10:58 +03006352 "pop %%" _ASM_BP "; pop %%" _ASM_DX " \n\t"
Avi Kivitye08aa782007-11-15 18:06:18 +02006353 "setbe %c[fail](%0) \n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +03006354 ".pushsection .rodata \n\t"
6355 ".global vmx_return \n\t"
6356 "vmx_return: " _ASM_PTR " 2b \n\t"
6357 ".popsection"
Avi Kivitye08aa782007-11-15 18:06:18 +02006358 : : "c"(vmx), "d"((unsigned long)HOST_RSP),
Nadav Har'Eld462b812011-05-24 15:26:10 +03006359 [launched]"i"(offsetof(struct vcpu_vmx, __launched)),
Avi Kivitye08aa782007-11-15 18:06:18 +02006360 [fail]"i"(offsetof(struct vcpu_vmx, fail)),
Avi Kivity313dbd42008-07-17 18:04:30 +03006361 [host_rsp]"i"(offsetof(struct vcpu_vmx, host_rsp)),
Zhang Xiantaoad312c72007-12-13 23:50:52 +08006362 [rax]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RAX])),
6363 [rbx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBX])),
6364 [rcx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RCX])),
6365 [rdx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDX])),
6366 [rsi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RSI])),
6367 [rdi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDI])),
6368 [rbp]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBP])),
Avi Kivity05b3e0c2006-12-13 00:33:45 -08006369#ifdef CONFIG_X86_64
Zhang Xiantaoad312c72007-12-13 23:50:52 +08006370 [r8]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R8])),
6371 [r9]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R9])),
6372 [r10]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R10])),
6373 [r11]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R11])),
6374 [r12]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R12])),
6375 [r13]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R13])),
6376 [r14]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R14])),
6377 [r15]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R15])),
Avi Kivity6aa8b732006-12-10 02:21:36 -08006378#endif
Avi Kivity40712fa2011-01-06 18:09:12 +02006379 [cr2]"i"(offsetof(struct vcpu_vmx, vcpu.arch.cr2)),
6380 [wordsize]"i"(sizeof(ulong))
Laurent Vivierc2036302007-10-25 14:18:52 +02006381 : "cc", "memory"
6382#ifdef CONFIG_X86_64
Avi Kivityb188c812012-09-16 15:10:58 +03006383 , "rax", "rbx", "rdi", "rsi"
Laurent Vivierc2036302007-10-25 14:18:52 +02006384 , "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15"
Avi Kivityb188c812012-09-16 15:10:58 +03006385#else
6386 , "eax", "ebx", "edi", "esi"
Laurent Vivierc2036302007-10-25 14:18:52 +02006387#endif
6388 );
Avi Kivity6aa8b732006-12-10 02:21:36 -08006389
Gleb Natapov2a7921b2012-08-12 16:12:29 +03006390 /* MSR_IA32_DEBUGCTLMSR is zeroed on vmexit. Restore it if needed */
6391 if (debugctlmsr)
6392 update_debugctlmsr(debugctlmsr);
6393
Avi Kivityaa67f602012-08-01 16:48:03 +03006394#ifndef CONFIG_X86_64
6395 /*
6396 * The sysexit path does not restore ds/es, so we must set them to
6397 * a reasonable value ourselves.
6398 *
6399 * We can't defer this to vmx_load_host_state() since that function
6400 * may be executed in interrupt context, which saves and restore segments
6401 * around it, nullifying its effect.
6402 */
6403 loadsegment(ds, __USER_DS);
6404 loadsegment(es, __USER_DS);
6405#endif
6406
Avi Kivity6de4f3ad2009-05-31 22:58:47 +03006407 vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP)
Avi Kivity6de12732011-03-07 12:51:22 +02006408 | (1 << VCPU_EXREG_RFLAGS)
Avi Kivity69c73022011-03-07 15:26:44 +02006409 | (1 << VCPU_EXREG_CPL)
Avi Kivityaff48ba2010-12-05 18:56:11 +02006410 | (1 << VCPU_EXREG_PDPTR)
Avi Kivity2fb92db2011-04-27 19:42:18 +03006411 | (1 << VCPU_EXREG_SEGMENTS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02006412 | (1 << VCPU_EXREG_CR3));
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03006413 vcpu->arch.regs_dirty = 0;
6414
Avi Kivity1155f762007-11-22 11:30:47 +02006415 vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
6416
Nadav Har'El66c78ae2011-05-25 23:14:07 +03006417 if (is_guest_mode(vcpu)) {
6418 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
6419 vmcs12->idt_vectoring_info_field = vmx->idt_vectoring_info;
6420 if (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK) {
6421 vmcs12->idt_vectoring_error_code =
6422 vmcs_read32(IDT_VECTORING_ERROR_CODE);
6423 vmcs12->vm_exit_instruction_len =
6424 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
6425 }
6426 }
6427
Nadav Har'Eld462b812011-05-24 15:26:10 +03006428 vmx->loaded_vmcs->launched = 1;
Avi Kivity1b6269d2007-10-09 12:12:19 +02006429
Avi Kivity51aa01d2010-07-20 14:31:20 +03006430 vmx->exit_reason = vmcs_read32(VM_EXIT_REASON);
Jan Kiszka1e2b1dd2011-09-12 10:52:24 +02006431 trace_kvm_exit(vmx->exit_reason, vcpu, KVM_ISA_VMX);
Avi Kivity51aa01d2010-07-20 14:31:20 +03006432
6433 vmx_complete_atomic_exit(vmx);
6434 vmx_recover_nmi_blocking(vmx);
Avi Kivitycf393f72008-07-01 16:20:21 +03006435 vmx_complete_interrupts(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006436}
6437
Avi Kivity6aa8b732006-12-10 02:21:36 -08006438static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
6439{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006440 struct vcpu_vmx *vmx = to_vmx(vcpu);
6441
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08006442 free_vpid(vmx);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006443 free_nested(vmx);
Nadav Har'Eld462b812011-05-24 15:26:10 +03006444 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006445 kfree(vmx->guest_msrs);
6446 kvm_vcpu_uninit(vcpu);
Rusty Russella4770342007-08-01 14:46:11 +10006447 kmem_cache_free(kvm_vcpu_cache, vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006448}
6449
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006450static struct kvm_vcpu *vmx_create_vcpu(struct kvm *kvm, unsigned int id)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006451{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006452 int err;
Rusty Russellc16f8622007-07-30 21:12:19 +10006453 struct vcpu_vmx *vmx = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
Avi Kivity15ad7142007-07-11 18:17:21 +03006454 int cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006455
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04006456 if (!vmx)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006457 return ERR_PTR(-ENOMEM);
6458
Sheng Yang2384d2b2008-01-17 15:14:33 +08006459 allocate_vpid(vmx);
6460
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006461 err = kvm_vcpu_init(&vmx->vcpu, kvm, id);
6462 if (err)
6463 goto free_vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08006464
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04006465 vmx->guest_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
Jan Kiszkabe6d05c2011-04-13 01:27:55 +02006466 err = -ENOMEM;
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006467 if (!vmx->guest_msrs) {
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006468 goto uninit_vcpu;
6469 }
Ingo Molnar965b58a2007-01-05 16:36:23 -08006470
Nadav Har'Eld462b812011-05-24 15:26:10 +03006471 vmx->loaded_vmcs = &vmx->vmcs01;
6472 vmx->loaded_vmcs->vmcs = alloc_vmcs();
6473 if (!vmx->loaded_vmcs->vmcs)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006474 goto free_msrs;
Nadav Har'Eld462b812011-05-24 15:26:10 +03006475 if (!vmm_exclusive)
6476 kvm_cpu_vmxon(__pa(per_cpu(vmxarea, raw_smp_processor_id())));
6477 loaded_vmcs_init(vmx->loaded_vmcs);
6478 if (!vmm_exclusive)
6479 kvm_cpu_vmxoff();
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04006480
Avi Kivity15ad7142007-07-11 18:17:21 +03006481 cpu = get_cpu();
6482 vmx_vcpu_load(&vmx->vcpu, cpu);
Zachary Amsdene48672f2010-08-19 22:07:23 -10006483 vmx->vcpu.cpu = cpu;
Rusty Russell8b9cf982007-07-30 16:31:43 +10006484 err = vmx_vcpu_setup(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006485 vmx_vcpu_put(&vmx->vcpu);
Avi Kivity15ad7142007-07-11 18:17:21 +03006486 put_cpu();
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006487 if (err)
6488 goto free_vmcs;
Marcelo Tosatti5e4a0b32008-02-14 21:21:43 -02006489 if (vm_need_virtualize_apic_accesses(kvm))
Jan Kiszkabe6d05c2011-04-13 01:27:55 +02006490 err = alloc_apic_access_page(kvm);
6491 if (err)
Marcelo Tosatti5e4a0b32008-02-14 21:21:43 -02006492 goto free_vmcs;
Ingo Molnar965b58a2007-01-05 16:36:23 -08006493
Sheng Yangb927a3c2009-07-21 10:42:48 +08006494 if (enable_ept) {
6495 if (!kvm->arch.ept_identity_map_addr)
6496 kvm->arch.ept_identity_map_addr =
6497 VMX_EPT_IDENTITY_PAGETABLE_ADDR;
Gleb Natapov93ea5382011-02-21 12:07:59 +02006498 err = -ENOMEM;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08006499 if (alloc_identity_pagetable(kvm) != 0)
6500 goto free_vmcs;
Gleb Natapov93ea5382011-02-21 12:07:59 +02006501 if (!init_rmode_identity_map(kvm))
6502 goto free_vmcs;
Sheng Yangb927a3c2009-07-21 10:42:48 +08006503 }
Sheng Yangb7ebfb02008-04-25 21:44:52 +08006504
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03006505 vmx->nested.current_vmptr = -1ull;
6506 vmx->nested.current_vmcs12 = NULL;
6507
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006508 return &vmx->vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08006509
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006510free_vmcs:
Xiao Guangrong5f3fbc32012-05-14 14:58:58 +08006511 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006512free_msrs:
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006513 kfree(vmx->guest_msrs);
6514uninit_vcpu:
6515 kvm_vcpu_uninit(&vmx->vcpu);
6516free_vcpu:
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08006517 free_vpid(vmx);
Rusty Russella4770342007-08-01 14:46:11 +10006518 kmem_cache_free(kvm_vcpu_cache, vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006519 return ERR_PTR(err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006520}
6521
Yang, Sheng002c7f72007-07-31 14:23:01 +03006522static void __init vmx_check_processor_compat(void *rtn)
6523{
6524 struct vmcs_config vmcs_conf;
6525
6526 *(int *)rtn = 0;
6527 if (setup_vmcs_config(&vmcs_conf) < 0)
6528 *(int *)rtn = -EIO;
6529 if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
6530 printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
6531 smp_processor_id());
6532 *(int *)rtn = -EIO;
6533 }
6534}
6535
Sheng Yang67253af2008-04-25 10:20:22 +08006536static int get_ept_level(void)
6537{
6538 return VMX_EPT_DEFAULT_GAW + 1;
6539}
6540
Sheng Yang4b12f0d2009-04-27 20:35:42 +08006541static u64 vmx_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
Sheng Yang64d4d522008-10-09 16:01:57 +08006542{
Sheng Yang4b12f0d2009-04-27 20:35:42 +08006543 u64 ret;
6544
Sheng Yang522c68c2009-04-27 20:35:43 +08006545 /* For VT-d and EPT combination
6546 * 1. MMIO: always map as UC
6547 * 2. EPT with VT-d:
6548 * a. VT-d without snooping control feature: can't guarantee the
6549 * result, try to trust guest.
6550 * b. VT-d with snooping control feature: snooping control feature of
6551 * VT-d engine can guarantee the cache correctness. Just set it
6552 * to WB to keep consistent with host. So the same as item 3.
Sheng Yanga19a6d12010-02-09 16:41:53 +08006553 * 3. EPT without VT-d: always map as WB and set IPAT=1 to keep
Sheng Yang522c68c2009-04-27 20:35:43 +08006554 * consistent with host MTRR
6555 */
Sheng Yang4b12f0d2009-04-27 20:35:42 +08006556 if (is_mmio)
6557 ret = MTRR_TYPE_UNCACHABLE << VMX_EPT_MT_EPTE_SHIFT;
Sheng Yang522c68c2009-04-27 20:35:43 +08006558 else if (vcpu->kvm->arch.iommu_domain &&
6559 !(vcpu->kvm->arch.iommu_flags & KVM_IOMMU_CACHE_COHERENCY))
6560 ret = kvm_get_guest_memory_type(vcpu, gfn) <<
6561 VMX_EPT_MT_EPTE_SHIFT;
Sheng Yang4b12f0d2009-04-27 20:35:42 +08006562 else
Sheng Yang522c68c2009-04-27 20:35:43 +08006563 ret = (MTRR_TYPE_WRBACK << VMX_EPT_MT_EPTE_SHIFT)
Sheng Yanga19a6d12010-02-09 16:41:53 +08006564 | VMX_EPT_IPAT_BIT;
Sheng Yang4b12f0d2009-04-27 20:35:42 +08006565
6566 return ret;
Sheng Yang64d4d522008-10-09 16:01:57 +08006567}
6568
Sheng Yang17cc3932010-01-05 19:02:27 +08006569static int vmx_get_lpage_level(void)
Joerg Roedel344f4142009-07-27 16:30:48 +02006570{
Sheng Yang878403b2010-01-05 19:02:29 +08006571 if (enable_ept && !cpu_has_vmx_ept_1g_page())
6572 return PT_DIRECTORY_LEVEL;
6573 else
6574 /* For shadow and EPT supported 1GB page */
6575 return PT_PDPE_LEVEL;
Joerg Roedel344f4142009-07-27 16:30:48 +02006576}
6577
Sheng Yang0e851882009-12-18 16:48:46 +08006578static void vmx_cpuid_update(struct kvm_vcpu *vcpu)
6579{
Sheng Yang4e47c7a2009-12-18 16:48:47 +08006580 struct kvm_cpuid_entry2 *best;
6581 struct vcpu_vmx *vmx = to_vmx(vcpu);
6582 u32 exec_control;
6583
6584 vmx->rdtscp_enabled = false;
6585 if (vmx_rdtscp_supported()) {
6586 exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
6587 if (exec_control & SECONDARY_EXEC_RDTSCP) {
6588 best = kvm_find_cpuid_entry(vcpu, 0x80000001, 0);
6589 if (best && (best->edx & bit(X86_FEATURE_RDTSCP)))
6590 vmx->rdtscp_enabled = true;
6591 else {
6592 exec_control &= ~SECONDARY_EXEC_RDTSCP;
6593 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
6594 exec_control);
6595 }
6596 }
6597 }
Mao, Junjiead756a12012-07-02 01:18:48 +00006598
6599 exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
6600 /* Exposing INVPCID only when PCID is exposed */
6601 best = kvm_find_cpuid_entry(vcpu, 0x7, 0);
6602 if (vmx_invpcid_supported() &&
Ren, Yongjie4f9770452012-09-07 07:36:59 +00006603 best && (best->ebx & bit(X86_FEATURE_INVPCID)) &&
Mao, Junjiead756a12012-07-02 01:18:48 +00006604 guest_cpuid_has_pcid(vcpu)) {
6605 exec_control |= SECONDARY_EXEC_ENABLE_INVPCID;
6606 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
6607 exec_control);
6608 } else {
6609 exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
6610 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
6611 exec_control);
6612 if (best)
Ren, Yongjie4f9770452012-09-07 07:36:59 +00006613 best->ebx &= ~bit(X86_FEATURE_INVPCID);
Mao, Junjiead756a12012-07-02 01:18:48 +00006614 }
Sheng Yang0e851882009-12-18 16:48:46 +08006615}
6616
Joerg Roedeld4330ef2010-04-22 12:33:11 +02006617static void vmx_set_supported_cpuid(u32 func, struct kvm_cpuid_entry2 *entry)
6618{
Nadav Har'El7b8050f2011-05-25 23:16:10 +03006619 if (func == 1 && nested)
6620 entry->ecx |= bit(X86_FEATURE_VMX);
Joerg Roedeld4330ef2010-04-22 12:33:11 +02006621}
6622
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03006623/*
6624 * prepare_vmcs02 is called when the L1 guest hypervisor runs its nested
6625 * L2 guest. L1 has a vmcs for L2 (vmcs12), and this function "merges" it
6626 * with L0's requirements for its guest (a.k.a. vmsc01), so we can run the L2
6627 * guest in a way that will both be appropriate to L1's requests, and our
6628 * needs. In addition to modifying the active vmcs (which is vmcs02), this
6629 * function also has additional necessary side-effects, like setting various
6630 * vcpu->arch fields.
6631 */
6632static void prepare_vmcs02(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
6633{
6634 struct vcpu_vmx *vmx = to_vmx(vcpu);
6635 u32 exec_control;
6636
6637 vmcs_write16(GUEST_ES_SELECTOR, vmcs12->guest_es_selector);
6638 vmcs_write16(GUEST_CS_SELECTOR, vmcs12->guest_cs_selector);
6639 vmcs_write16(GUEST_SS_SELECTOR, vmcs12->guest_ss_selector);
6640 vmcs_write16(GUEST_DS_SELECTOR, vmcs12->guest_ds_selector);
6641 vmcs_write16(GUEST_FS_SELECTOR, vmcs12->guest_fs_selector);
6642 vmcs_write16(GUEST_GS_SELECTOR, vmcs12->guest_gs_selector);
6643 vmcs_write16(GUEST_LDTR_SELECTOR, vmcs12->guest_ldtr_selector);
6644 vmcs_write16(GUEST_TR_SELECTOR, vmcs12->guest_tr_selector);
6645 vmcs_write32(GUEST_ES_LIMIT, vmcs12->guest_es_limit);
6646 vmcs_write32(GUEST_CS_LIMIT, vmcs12->guest_cs_limit);
6647 vmcs_write32(GUEST_SS_LIMIT, vmcs12->guest_ss_limit);
6648 vmcs_write32(GUEST_DS_LIMIT, vmcs12->guest_ds_limit);
6649 vmcs_write32(GUEST_FS_LIMIT, vmcs12->guest_fs_limit);
6650 vmcs_write32(GUEST_GS_LIMIT, vmcs12->guest_gs_limit);
6651 vmcs_write32(GUEST_LDTR_LIMIT, vmcs12->guest_ldtr_limit);
6652 vmcs_write32(GUEST_TR_LIMIT, vmcs12->guest_tr_limit);
6653 vmcs_write32(GUEST_GDTR_LIMIT, vmcs12->guest_gdtr_limit);
6654 vmcs_write32(GUEST_IDTR_LIMIT, vmcs12->guest_idtr_limit);
6655 vmcs_write32(GUEST_ES_AR_BYTES, vmcs12->guest_es_ar_bytes);
6656 vmcs_write32(GUEST_CS_AR_BYTES, vmcs12->guest_cs_ar_bytes);
6657 vmcs_write32(GUEST_SS_AR_BYTES, vmcs12->guest_ss_ar_bytes);
6658 vmcs_write32(GUEST_DS_AR_BYTES, vmcs12->guest_ds_ar_bytes);
6659 vmcs_write32(GUEST_FS_AR_BYTES, vmcs12->guest_fs_ar_bytes);
6660 vmcs_write32(GUEST_GS_AR_BYTES, vmcs12->guest_gs_ar_bytes);
6661 vmcs_write32(GUEST_LDTR_AR_BYTES, vmcs12->guest_ldtr_ar_bytes);
6662 vmcs_write32(GUEST_TR_AR_BYTES, vmcs12->guest_tr_ar_bytes);
6663 vmcs_writel(GUEST_ES_BASE, vmcs12->guest_es_base);
6664 vmcs_writel(GUEST_CS_BASE, vmcs12->guest_cs_base);
6665 vmcs_writel(GUEST_SS_BASE, vmcs12->guest_ss_base);
6666 vmcs_writel(GUEST_DS_BASE, vmcs12->guest_ds_base);
6667 vmcs_writel(GUEST_FS_BASE, vmcs12->guest_fs_base);
6668 vmcs_writel(GUEST_GS_BASE, vmcs12->guest_gs_base);
6669 vmcs_writel(GUEST_LDTR_BASE, vmcs12->guest_ldtr_base);
6670 vmcs_writel(GUEST_TR_BASE, vmcs12->guest_tr_base);
6671 vmcs_writel(GUEST_GDTR_BASE, vmcs12->guest_gdtr_base);
6672 vmcs_writel(GUEST_IDTR_BASE, vmcs12->guest_idtr_base);
6673
6674 vmcs_write64(GUEST_IA32_DEBUGCTL, vmcs12->guest_ia32_debugctl);
6675 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
6676 vmcs12->vm_entry_intr_info_field);
6677 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE,
6678 vmcs12->vm_entry_exception_error_code);
6679 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
6680 vmcs12->vm_entry_instruction_len);
6681 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO,
6682 vmcs12->guest_interruptibility_info);
6683 vmcs_write32(GUEST_ACTIVITY_STATE, vmcs12->guest_activity_state);
6684 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->guest_sysenter_cs);
6685 vmcs_writel(GUEST_DR7, vmcs12->guest_dr7);
6686 vmcs_writel(GUEST_RFLAGS, vmcs12->guest_rflags);
6687 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS,
6688 vmcs12->guest_pending_dbg_exceptions);
6689 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->guest_sysenter_esp);
6690 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->guest_sysenter_eip);
6691
6692 vmcs_write64(VMCS_LINK_POINTER, -1ull);
6693
6694 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL,
6695 (vmcs_config.pin_based_exec_ctrl |
6696 vmcs12->pin_based_vm_exec_control));
6697
6698 /*
6699 * Whether page-faults are trapped is determined by a combination of
6700 * 3 settings: PFEC_MASK, PFEC_MATCH and EXCEPTION_BITMAP.PF.
6701 * If enable_ept, L0 doesn't care about page faults and we should
6702 * set all of these to L1's desires. However, if !enable_ept, L0 does
6703 * care about (at least some) page faults, and because it is not easy
6704 * (if at all possible?) to merge L0 and L1's desires, we simply ask
6705 * to exit on each and every L2 page fault. This is done by setting
6706 * MASK=MATCH=0 and (see below) EB.PF=1.
6707 * Note that below we don't need special code to set EB.PF beyond the
6708 * "or"ing of the EB of vmcs01 and vmcs12, because when enable_ept,
6709 * vmcs01's EB.PF is 0 so the "or" will take vmcs12's value, and when
6710 * !enable_ept, EB.PF is 1, so the "or" will always be 1.
6711 *
6712 * A problem with this approach (when !enable_ept) is that L1 may be
6713 * injected with more page faults than it asked for. This could have
6714 * caused problems, but in practice existing hypervisors don't care.
6715 * To fix this, we will need to emulate the PFEC checking (on the L1
6716 * page tables), using walk_addr(), when injecting PFs to L1.
6717 */
6718 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK,
6719 enable_ept ? vmcs12->page_fault_error_code_mask : 0);
6720 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH,
6721 enable_ept ? vmcs12->page_fault_error_code_match : 0);
6722
6723 if (cpu_has_secondary_exec_ctrls()) {
6724 u32 exec_control = vmx_secondary_exec_control(vmx);
6725 if (!vmx->rdtscp_enabled)
6726 exec_control &= ~SECONDARY_EXEC_RDTSCP;
6727 /* Take the following fields only from vmcs12 */
6728 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
6729 if (nested_cpu_has(vmcs12,
6730 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS))
6731 exec_control |= vmcs12->secondary_vm_exec_control;
6732
6733 if (exec_control & SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES) {
6734 /*
6735 * Translate L1 physical address to host physical
6736 * address for vmcs02. Keep the page pinned, so this
6737 * physical address remains valid. We keep a reference
6738 * to it so we can release it later.
6739 */
6740 if (vmx->nested.apic_access_page) /* shouldn't happen */
6741 nested_release_page(vmx->nested.apic_access_page);
6742 vmx->nested.apic_access_page =
6743 nested_get_page(vcpu, vmcs12->apic_access_addr);
6744 /*
6745 * If translation failed, no matter: This feature asks
6746 * to exit when accessing the given address, and if it
6747 * can never be accessed, this feature won't do
6748 * anything anyway.
6749 */
6750 if (!vmx->nested.apic_access_page)
6751 exec_control &=
6752 ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
6753 else
6754 vmcs_write64(APIC_ACCESS_ADDR,
6755 page_to_phys(vmx->nested.apic_access_page));
6756 }
6757
6758 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
6759 }
6760
6761
6762 /*
6763 * Set host-state according to L0's settings (vmcs12 is irrelevant here)
6764 * Some constant fields are set here by vmx_set_constant_host_state().
6765 * Other fields are different per CPU, and will be set later when
6766 * vmx_vcpu_load() is called, and when vmx_save_host_state() is called.
6767 */
6768 vmx_set_constant_host_state();
6769
6770 /*
6771 * HOST_RSP is normally set correctly in vmx_vcpu_run() just before
6772 * entry, but only if the current (host) sp changed from the value
6773 * we wrote last (vmx->host_rsp). This cache is no longer relevant
6774 * if we switch vmcs, and rather than hold a separate cache per vmcs,
6775 * here we just force the write to happen on entry.
6776 */
6777 vmx->host_rsp = 0;
6778
6779 exec_control = vmx_exec_control(vmx); /* L0's desires */
6780 exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
6781 exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
6782 exec_control &= ~CPU_BASED_TPR_SHADOW;
6783 exec_control |= vmcs12->cpu_based_vm_exec_control;
6784 /*
6785 * Merging of IO and MSR bitmaps not currently supported.
6786 * Rather, exit every time.
6787 */
6788 exec_control &= ~CPU_BASED_USE_MSR_BITMAPS;
6789 exec_control &= ~CPU_BASED_USE_IO_BITMAPS;
6790 exec_control |= CPU_BASED_UNCOND_IO_EXITING;
6791
6792 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, exec_control);
6793
6794 /* EXCEPTION_BITMAP and CR0_GUEST_HOST_MASK should basically be the
6795 * bitwise-or of what L1 wants to trap for L2, and what we want to
6796 * trap. Note that CR0.TS also needs updating - we do this later.
6797 */
6798 update_exception_bitmap(vcpu);
6799 vcpu->arch.cr0_guest_owned_bits &= ~vmcs12->cr0_guest_host_mask;
6800 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
6801
6802 /* Note: IA32_MODE, LOAD_IA32_EFER are modified by vmx_set_efer below */
6803 vmcs_write32(VM_EXIT_CONTROLS,
6804 vmcs12->vm_exit_controls | vmcs_config.vmexit_ctrl);
6805 vmcs_write32(VM_ENTRY_CONTROLS, vmcs12->vm_entry_controls |
6806 (vmcs_config.vmentry_ctrl & ~VM_ENTRY_IA32E_MODE));
6807
6808 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_PAT)
6809 vmcs_write64(GUEST_IA32_PAT, vmcs12->guest_ia32_pat);
6810 else if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
6811 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
6812
6813
6814 set_cr4_guest_host_mask(vmx);
6815
Nadav Har'El27fc51b2011-08-02 15:54:52 +03006816 if (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETING)
6817 vmcs_write64(TSC_OFFSET,
6818 vmx->nested.vmcs01_tsc_offset + vmcs12->tsc_offset);
6819 else
6820 vmcs_write64(TSC_OFFSET, vmx->nested.vmcs01_tsc_offset);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03006821
6822 if (enable_vpid) {
6823 /*
6824 * Trivially support vpid by letting L2s share their parent
6825 * L1's vpid. TODO: move to a more elaborate solution, giving
6826 * each L2 its own vpid and exposing the vpid feature to L1.
6827 */
6828 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
6829 vmx_flush_tlb(vcpu);
6830 }
6831
6832 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER)
6833 vcpu->arch.efer = vmcs12->guest_ia32_efer;
6834 if (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE)
6835 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
6836 else
6837 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
6838 /* Note: modifies VM_ENTRY/EXIT_CONTROLS and GUEST/HOST_IA32_EFER */
6839 vmx_set_efer(vcpu, vcpu->arch.efer);
6840
6841 /*
6842 * This sets GUEST_CR0 to vmcs12->guest_cr0, with possibly a modified
6843 * TS bit (for lazy fpu) and bits which we consider mandatory enabled.
6844 * The CR0_READ_SHADOW is what L2 should have expected to read given
6845 * the specifications by L1; It's not enough to take
6846 * vmcs12->cr0_read_shadow because on our cr0_guest_host_mask we we
6847 * have more bits than L1 expected.
6848 */
6849 vmx_set_cr0(vcpu, vmcs12->guest_cr0);
6850 vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
6851
6852 vmx_set_cr4(vcpu, vmcs12->guest_cr4);
6853 vmcs_writel(CR4_READ_SHADOW, nested_read_cr4(vmcs12));
6854
6855 /* shadow page tables on either EPT or shadow page tables */
6856 kvm_set_cr3(vcpu, vmcs12->guest_cr3);
6857 kvm_mmu_reset_context(vcpu);
6858
6859 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->guest_rsp);
6860 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->guest_rip);
6861}
6862
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03006863/*
6864 * nested_vmx_run() handles a nested entry, i.e., a VMLAUNCH or VMRESUME on L1
6865 * for running an L2 nested guest.
6866 */
6867static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch)
6868{
6869 struct vmcs12 *vmcs12;
6870 struct vcpu_vmx *vmx = to_vmx(vcpu);
6871 int cpu;
6872 struct loaded_vmcs *vmcs02;
6873
6874 if (!nested_vmx_check_permission(vcpu) ||
6875 !nested_vmx_check_vmcs12(vcpu))
6876 return 1;
6877
6878 skip_emulated_instruction(vcpu);
6879 vmcs12 = get_vmcs12(vcpu);
6880
Nadav Har'El7c177932011-05-25 23:12:04 +03006881 /*
6882 * The nested entry process starts with enforcing various prerequisites
6883 * on vmcs12 as required by the Intel SDM, and act appropriately when
6884 * they fail: As the SDM explains, some conditions should cause the
6885 * instruction to fail, while others will cause the instruction to seem
6886 * to succeed, but return an EXIT_REASON_INVALID_STATE.
6887 * To speed up the normal (success) code path, we should avoid checking
6888 * for misconfigurations which will anyway be caught by the processor
6889 * when using the merged vmcs02.
6890 */
6891 if (vmcs12->launch_state == launch) {
6892 nested_vmx_failValid(vcpu,
6893 launch ? VMXERR_VMLAUNCH_NONCLEAR_VMCS
6894 : VMXERR_VMRESUME_NONLAUNCHED_VMCS);
6895 return 1;
6896 }
6897
6898 if ((vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_MSR_BITMAPS) &&
6899 !IS_ALIGNED(vmcs12->msr_bitmap, PAGE_SIZE)) {
6900 /*TODO: Also verify bits beyond physical address width are 0*/
6901 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
6902 return 1;
6903 }
6904
6905 if (nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES) &&
6906 !IS_ALIGNED(vmcs12->apic_access_addr, PAGE_SIZE)) {
6907 /*TODO: Also verify bits beyond physical address width are 0*/
6908 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
6909 return 1;
6910 }
6911
6912 if (vmcs12->vm_entry_msr_load_count > 0 ||
6913 vmcs12->vm_exit_msr_load_count > 0 ||
6914 vmcs12->vm_exit_msr_store_count > 0) {
Jan Kiszkabd801582011-09-12 11:26:22 +02006915 pr_warn_ratelimited("%s: VMCS MSR_{LOAD,STORE} unsupported\n",
6916 __func__);
Nadav Har'El7c177932011-05-25 23:12:04 +03006917 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
6918 return 1;
6919 }
6920
6921 if (!vmx_control_verify(vmcs12->cpu_based_vm_exec_control,
6922 nested_vmx_procbased_ctls_low, nested_vmx_procbased_ctls_high) ||
6923 !vmx_control_verify(vmcs12->secondary_vm_exec_control,
6924 nested_vmx_secondary_ctls_low, nested_vmx_secondary_ctls_high) ||
6925 !vmx_control_verify(vmcs12->pin_based_vm_exec_control,
6926 nested_vmx_pinbased_ctls_low, nested_vmx_pinbased_ctls_high) ||
6927 !vmx_control_verify(vmcs12->vm_exit_controls,
6928 nested_vmx_exit_ctls_low, nested_vmx_exit_ctls_high) ||
6929 !vmx_control_verify(vmcs12->vm_entry_controls,
6930 nested_vmx_entry_ctls_low, nested_vmx_entry_ctls_high))
6931 {
6932 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
6933 return 1;
6934 }
6935
6936 if (((vmcs12->host_cr0 & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON) ||
6937 ((vmcs12->host_cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON)) {
6938 nested_vmx_failValid(vcpu,
6939 VMXERR_ENTRY_INVALID_HOST_STATE_FIELD);
6940 return 1;
6941 }
6942
6943 if (((vmcs12->guest_cr0 & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON) ||
6944 ((vmcs12->guest_cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON)) {
6945 nested_vmx_entry_failure(vcpu, vmcs12,
6946 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
6947 return 1;
6948 }
6949 if (vmcs12->vmcs_link_pointer != -1ull) {
6950 nested_vmx_entry_failure(vcpu, vmcs12,
6951 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_VMCS_LINK_PTR);
6952 return 1;
6953 }
6954
6955 /*
6956 * We're finally done with prerequisite checking, and can start with
6957 * the nested entry.
6958 */
6959
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03006960 vmcs02 = nested_get_current_vmcs02(vmx);
6961 if (!vmcs02)
6962 return -ENOMEM;
6963
6964 enter_guest_mode(vcpu);
6965
6966 vmx->nested.vmcs01_tsc_offset = vmcs_read64(TSC_OFFSET);
6967
6968 cpu = get_cpu();
6969 vmx->loaded_vmcs = vmcs02;
6970 vmx_vcpu_put(vcpu);
6971 vmx_vcpu_load(vcpu, cpu);
6972 vcpu->cpu = cpu;
6973 put_cpu();
6974
6975 vmcs12->launch_state = 1;
6976
6977 prepare_vmcs02(vcpu, vmcs12);
6978
6979 /*
6980 * Note no nested_vmx_succeed or nested_vmx_fail here. At this point
6981 * we are no longer running L1, and VMLAUNCH/VMRESUME has not yet
6982 * returned as far as L1 is concerned. It will only return (and set
6983 * the success flag) when L2 exits (see nested_vmx_vmexit()).
6984 */
6985 return 1;
6986}
6987
Nadav Har'El4704d0b2011-05-25 23:11:34 +03006988/*
6989 * On a nested exit from L2 to L1, vmcs12.guest_cr0 might not be up-to-date
6990 * because L2 may have changed some cr0 bits directly (CRO_GUEST_HOST_MASK).
6991 * This function returns the new value we should put in vmcs12.guest_cr0.
6992 * It's not enough to just return the vmcs02 GUEST_CR0. Rather,
6993 * 1. Bits that neither L0 nor L1 trapped, were set directly by L2 and are now
6994 * available in vmcs02 GUEST_CR0. (Note: It's enough to check that L0
6995 * didn't trap the bit, because if L1 did, so would L0).
6996 * 2. Bits that L1 asked to trap (and therefore L0 also did) could not have
6997 * been modified by L2, and L1 knows it. So just leave the old value of
6998 * the bit from vmcs12.guest_cr0. Note that the bit from vmcs02 GUEST_CR0
6999 * isn't relevant, because if L0 traps this bit it can set it to anything.
7000 * 3. Bits that L1 didn't trap, but L0 did. L1 believes the guest could have
7001 * changed these bits, and therefore they need to be updated, but L0
7002 * didn't necessarily allow them to be changed in GUEST_CR0 - and rather
7003 * put them in vmcs02 CR0_READ_SHADOW. So take these bits from there.
7004 */
7005static inline unsigned long
7006vmcs12_guest_cr0(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
7007{
7008 return
7009 /*1*/ (vmcs_readl(GUEST_CR0) & vcpu->arch.cr0_guest_owned_bits) |
7010 /*2*/ (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask) |
7011 /*3*/ (vmcs_readl(CR0_READ_SHADOW) & ~(vmcs12->cr0_guest_host_mask |
7012 vcpu->arch.cr0_guest_owned_bits));
7013}
7014
7015static inline unsigned long
7016vmcs12_guest_cr4(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
7017{
7018 return
7019 /*1*/ (vmcs_readl(GUEST_CR4) & vcpu->arch.cr4_guest_owned_bits) |
7020 /*2*/ (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask) |
7021 /*3*/ (vmcs_readl(CR4_READ_SHADOW) & ~(vmcs12->cr4_guest_host_mask |
7022 vcpu->arch.cr4_guest_owned_bits));
7023}
7024
7025/*
7026 * prepare_vmcs12 is part of what we need to do when the nested L2 guest exits
7027 * and we want to prepare to run its L1 parent. L1 keeps a vmcs for L2 (vmcs12),
7028 * and this function updates it to reflect the changes to the guest state while
7029 * L2 was running (and perhaps made some exits which were handled directly by L0
7030 * without going back to L1), and to reflect the exit reason.
7031 * Note that we do not have to copy here all VMCS fields, just those that
7032 * could have changed by the L2 guest or the exit - i.e., the guest-state and
7033 * exit-information fields only. Other fields are modified by L1 with VMWRITE,
7034 * which already writes to vmcs12 directly.
7035 */
7036void prepare_vmcs12(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
7037{
7038 /* update guest state fields: */
7039 vmcs12->guest_cr0 = vmcs12_guest_cr0(vcpu, vmcs12);
7040 vmcs12->guest_cr4 = vmcs12_guest_cr4(vcpu, vmcs12);
7041
7042 kvm_get_dr(vcpu, 7, (unsigned long *)&vmcs12->guest_dr7);
7043 vmcs12->guest_rsp = kvm_register_read(vcpu, VCPU_REGS_RSP);
7044 vmcs12->guest_rip = kvm_register_read(vcpu, VCPU_REGS_RIP);
7045 vmcs12->guest_rflags = vmcs_readl(GUEST_RFLAGS);
7046
7047 vmcs12->guest_es_selector = vmcs_read16(GUEST_ES_SELECTOR);
7048 vmcs12->guest_cs_selector = vmcs_read16(GUEST_CS_SELECTOR);
7049 vmcs12->guest_ss_selector = vmcs_read16(GUEST_SS_SELECTOR);
7050 vmcs12->guest_ds_selector = vmcs_read16(GUEST_DS_SELECTOR);
7051 vmcs12->guest_fs_selector = vmcs_read16(GUEST_FS_SELECTOR);
7052 vmcs12->guest_gs_selector = vmcs_read16(GUEST_GS_SELECTOR);
7053 vmcs12->guest_ldtr_selector = vmcs_read16(GUEST_LDTR_SELECTOR);
7054 vmcs12->guest_tr_selector = vmcs_read16(GUEST_TR_SELECTOR);
7055 vmcs12->guest_es_limit = vmcs_read32(GUEST_ES_LIMIT);
7056 vmcs12->guest_cs_limit = vmcs_read32(GUEST_CS_LIMIT);
7057 vmcs12->guest_ss_limit = vmcs_read32(GUEST_SS_LIMIT);
7058 vmcs12->guest_ds_limit = vmcs_read32(GUEST_DS_LIMIT);
7059 vmcs12->guest_fs_limit = vmcs_read32(GUEST_FS_LIMIT);
7060 vmcs12->guest_gs_limit = vmcs_read32(GUEST_GS_LIMIT);
7061 vmcs12->guest_ldtr_limit = vmcs_read32(GUEST_LDTR_LIMIT);
7062 vmcs12->guest_tr_limit = vmcs_read32(GUEST_TR_LIMIT);
7063 vmcs12->guest_gdtr_limit = vmcs_read32(GUEST_GDTR_LIMIT);
7064 vmcs12->guest_idtr_limit = vmcs_read32(GUEST_IDTR_LIMIT);
7065 vmcs12->guest_es_ar_bytes = vmcs_read32(GUEST_ES_AR_BYTES);
7066 vmcs12->guest_cs_ar_bytes = vmcs_read32(GUEST_CS_AR_BYTES);
7067 vmcs12->guest_ss_ar_bytes = vmcs_read32(GUEST_SS_AR_BYTES);
7068 vmcs12->guest_ds_ar_bytes = vmcs_read32(GUEST_DS_AR_BYTES);
7069 vmcs12->guest_fs_ar_bytes = vmcs_read32(GUEST_FS_AR_BYTES);
7070 vmcs12->guest_gs_ar_bytes = vmcs_read32(GUEST_GS_AR_BYTES);
7071 vmcs12->guest_ldtr_ar_bytes = vmcs_read32(GUEST_LDTR_AR_BYTES);
7072 vmcs12->guest_tr_ar_bytes = vmcs_read32(GUEST_TR_AR_BYTES);
7073 vmcs12->guest_es_base = vmcs_readl(GUEST_ES_BASE);
7074 vmcs12->guest_cs_base = vmcs_readl(GUEST_CS_BASE);
7075 vmcs12->guest_ss_base = vmcs_readl(GUEST_SS_BASE);
7076 vmcs12->guest_ds_base = vmcs_readl(GUEST_DS_BASE);
7077 vmcs12->guest_fs_base = vmcs_readl(GUEST_FS_BASE);
7078 vmcs12->guest_gs_base = vmcs_readl(GUEST_GS_BASE);
7079 vmcs12->guest_ldtr_base = vmcs_readl(GUEST_LDTR_BASE);
7080 vmcs12->guest_tr_base = vmcs_readl(GUEST_TR_BASE);
7081 vmcs12->guest_gdtr_base = vmcs_readl(GUEST_GDTR_BASE);
7082 vmcs12->guest_idtr_base = vmcs_readl(GUEST_IDTR_BASE);
7083
7084 vmcs12->guest_activity_state = vmcs_read32(GUEST_ACTIVITY_STATE);
7085 vmcs12->guest_interruptibility_info =
7086 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
7087 vmcs12->guest_pending_dbg_exceptions =
7088 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS);
7089
7090 /* TODO: These cannot have changed unless we have MSR bitmaps and
7091 * the relevant bit asks not to trap the change */
7092 vmcs12->guest_ia32_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
7093 if (vmcs12->vm_entry_controls & VM_EXIT_SAVE_IA32_PAT)
7094 vmcs12->guest_ia32_pat = vmcs_read64(GUEST_IA32_PAT);
7095 vmcs12->guest_sysenter_cs = vmcs_read32(GUEST_SYSENTER_CS);
7096 vmcs12->guest_sysenter_esp = vmcs_readl(GUEST_SYSENTER_ESP);
7097 vmcs12->guest_sysenter_eip = vmcs_readl(GUEST_SYSENTER_EIP);
7098
7099 /* update exit information fields: */
7100
7101 vmcs12->vm_exit_reason = vmcs_read32(VM_EXIT_REASON);
7102 vmcs12->exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7103
7104 vmcs12->vm_exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
7105 vmcs12->vm_exit_intr_error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
7106 vmcs12->idt_vectoring_info_field =
7107 vmcs_read32(IDT_VECTORING_INFO_FIELD);
7108 vmcs12->idt_vectoring_error_code =
7109 vmcs_read32(IDT_VECTORING_ERROR_CODE);
7110 vmcs12->vm_exit_instruction_len = vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
7111 vmcs12->vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
7112
7113 /* clear vm-entry fields which are to be cleared on exit */
7114 if (!(vmcs12->vm_exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY))
7115 vmcs12->vm_entry_intr_info_field &= ~INTR_INFO_VALID_MASK;
7116}
7117
7118/*
7119 * A part of what we need to when the nested L2 guest exits and we want to
7120 * run its L1 parent, is to reset L1's guest state to the host state specified
7121 * in vmcs12.
7122 * This function is to be called not only on normal nested exit, but also on
7123 * a nested entry failure, as explained in Intel's spec, 3B.23.7 ("VM-Entry
7124 * Failures During or After Loading Guest State").
7125 * This function should be called when the active VMCS is L1's (vmcs01).
7126 */
7127void load_vmcs12_host_state(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
7128{
7129 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER)
7130 vcpu->arch.efer = vmcs12->host_ia32_efer;
7131 if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
7132 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
7133 else
7134 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
7135 vmx_set_efer(vcpu, vcpu->arch.efer);
7136
7137 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->host_rsp);
7138 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->host_rip);
7139 /*
7140 * Note that calling vmx_set_cr0 is important, even if cr0 hasn't
7141 * actually changed, because it depends on the current state of
7142 * fpu_active (which may have changed).
7143 * Note that vmx_set_cr0 refers to efer set above.
7144 */
7145 kvm_set_cr0(vcpu, vmcs12->host_cr0);
7146 /*
7147 * If we did fpu_activate()/fpu_deactivate() during L2's run, we need
7148 * to apply the same changes to L1's vmcs. We just set cr0 correctly,
7149 * but we also need to update cr0_guest_host_mask and exception_bitmap.
7150 */
7151 update_exception_bitmap(vcpu);
7152 vcpu->arch.cr0_guest_owned_bits = (vcpu->fpu_active ? X86_CR0_TS : 0);
7153 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
7154
7155 /*
7156 * Note that CR4_GUEST_HOST_MASK is already set in the original vmcs01
7157 * (KVM doesn't change it)- no reason to call set_cr4_guest_host_mask();
7158 */
7159 vcpu->arch.cr4_guest_owned_bits = ~vmcs_readl(CR4_GUEST_HOST_MASK);
7160 kvm_set_cr4(vcpu, vmcs12->host_cr4);
7161
7162 /* shadow page tables on either EPT or shadow page tables */
7163 kvm_set_cr3(vcpu, vmcs12->host_cr3);
7164 kvm_mmu_reset_context(vcpu);
7165
7166 if (enable_vpid) {
7167 /*
7168 * Trivially support vpid by letting L2s share their parent
7169 * L1's vpid. TODO: move to a more elaborate solution, giving
7170 * each L2 its own vpid and exposing the vpid feature to L1.
7171 */
7172 vmx_flush_tlb(vcpu);
7173 }
7174
7175
7176 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->host_ia32_sysenter_cs);
7177 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->host_ia32_sysenter_esp);
7178 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->host_ia32_sysenter_eip);
7179 vmcs_writel(GUEST_IDTR_BASE, vmcs12->host_idtr_base);
7180 vmcs_writel(GUEST_GDTR_BASE, vmcs12->host_gdtr_base);
7181 vmcs_writel(GUEST_TR_BASE, vmcs12->host_tr_base);
7182 vmcs_writel(GUEST_GS_BASE, vmcs12->host_gs_base);
7183 vmcs_writel(GUEST_FS_BASE, vmcs12->host_fs_base);
7184 vmcs_write16(GUEST_ES_SELECTOR, vmcs12->host_es_selector);
7185 vmcs_write16(GUEST_CS_SELECTOR, vmcs12->host_cs_selector);
7186 vmcs_write16(GUEST_SS_SELECTOR, vmcs12->host_ss_selector);
7187 vmcs_write16(GUEST_DS_SELECTOR, vmcs12->host_ds_selector);
7188 vmcs_write16(GUEST_FS_SELECTOR, vmcs12->host_fs_selector);
7189 vmcs_write16(GUEST_GS_SELECTOR, vmcs12->host_gs_selector);
7190 vmcs_write16(GUEST_TR_SELECTOR, vmcs12->host_tr_selector);
7191
7192 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PAT)
7193 vmcs_write64(GUEST_IA32_PAT, vmcs12->host_ia32_pat);
7194 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
7195 vmcs_write64(GUEST_IA32_PERF_GLOBAL_CTRL,
7196 vmcs12->host_ia32_perf_global_ctrl);
7197}
7198
7199/*
7200 * Emulate an exit from nested guest (L2) to L1, i.e., prepare to run L1
7201 * and modify vmcs12 to make it see what it would expect to see there if
7202 * L2 was its real guest. Must only be called when in L2 (is_guest_mode())
7203 */
7204static void nested_vmx_vmexit(struct kvm_vcpu *vcpu)
7205{
7206 struct vcpu_vmx *vmx = to_vmx(vcpu);
7207 int cpu;
7208 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
7209
7210 leave_guest_mode(vcpu);
7211 prepare_vmcs12(vcpu, vmcs12);
7212
7213 cpu = get_cpu();
7214 vmx->loaded_vmcs = &vmx->vmcs01;
7215 vmx_vcpu_put(vcpu);
7216 vmx_vcpu_load(vcpu, cpu);
7217 vcpu->cpu = cpu;
7218 put_cpu();
7219
7220 /* if no vmcs02 cache requested, remove the one we used */
7221 if (VMCS02_POOL_SIZE == 0)
7222 nested_free_vmcs02(vmx, vmx->nested.current_vmptr);
7223
7224 load_vmcs12_host_state(vcpu, vmcs12);
7225
Nadav Har'El27fc51b2011-08-02 15:54:52 +03007226 /* Update TSC_OFFSET if TSC was changed while L2 ran */
Nadav Har'El4704d0b2011-05-25 23:11:34 +03007227 vmcs_write64(TSC_OFFSET, vmx->nested.vmcs01_tsc_offset);
7228
7229 /* This is needed for same reason as it was needed in prepare_vmcs02 */
7230 vmx->host_rsp = 0;
7231
7232 /* Unpin physical memory we referred to in vmcs02 */
7233 if (vmx->nested.apic_access_page) {
7234 nested_release_page(vmx->nested.apic_access_page);
7235 vmx->nested.apic_access_page = 0;
7236 }
7237
7238 /*
7239 * Exiting from L2 to L1, we're now back to L1 which thinks it just
7240 * finished a VMLAUNCH or VMRESUME instruction, so we need to set the
7241 * success or failure flag accordingly.
7242 */
7243 if (unlikely(vmx->fail)) {
7244 vmx->fail = 0;
7245 nested_vmx_failValid(vcpu, vmcs_read32(VM_INSTRUCTION_ERROR));
7246 } else
7247 nested_vmx_succeed(vcpu);
7248}
7249
Nadav Har'El7c177932011-05-25 23:12:04 +03007250/*
7251 * L1's failure to enter L2 is a subset of a normal exit, as explained in
7252 * 23.7 "VM-entry failures during or after loading guest state" (this also
7253 * lists the acceptable exit-reason and exit-qualification parameters).
7254 * It should only be called before L2 actually succeeded to run, and when
7255 * vmcs01 is current (it doesn't leave_guest_mode() or switch vmcss).
7256 */
7257static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
7258 struct vmcs12 *vmcs12,
7259 u32 reason, unsigned long qualification)
7260{
7261 load_vmcs12_host_state(vcpu, vmcs12);
7262 vmcs12->vm_exit_reason = reason | VMX_EXIT_REASONS_FAILED_VMENTRY;
7263 vmcs12->exit_qualification = qualification;
7264 nested_vmx_succeed(vcpu);
7265}
7266
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02007267static int vmx_check_intercept(struct kvm_vcpu *vcpu,
7268 struct x86_instruction_info *info,
7269 enum x86_intercept_stage stage)
7270{
7271 return X86EMUL_CONTINUE;
7272}
7273
Christian Ehrhardtcbdd1be2007-09-09 15:41:59 +03007274static struct kvm_x86_ops vmx_x86_ops = {
Avi Kivity6aa8b732006-12-10 02:21:36 -08007275 .cpu_has_kvm_support = cpu_has_kvm_support,
7276 .disabled_by_bios = vmx_disabled_by_bios,
7277 .hardware_setup = hardware_setup,
7278 .hardware_unsetup = hardware_unsetup,
Yang, Sheng002c7f72007-07-31 14:23:01 +03007279 .check_processor_compatibility = vmx_check_processor_compat,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007280 .hardware_enable = hardware_enable,
7281 .hardware_disable = hardware_disable,
Sheng Yang04547152009-04-01 15:52:31 +08007282 .cpu_has_accelerated_tpr = report_flexpriority,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007283
7284 .vcpu_create = vmx_create_vcpu,
7285 .vcpu_free = vmx_free_vcpu,
Avi Kivity04d2cc72007-09-10 18:10:54 +03007286 .vcpu_reset = vmx_vcpu_reset,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007287
Avi Kivity04d2cc72007-09-10 18:10:54 +03007288 .prepare_guest_switch = vmx_save_host_state,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007289 .vcpu_load = vmx_vcpu_load,
7290 .vcpu_put = vmx_vcpu_put,
7291
Jan Kiszkac8639012012-09-21 05:42:55 +02007292 .update_db_bp_intercept = update_exception_bitmap,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007293 .get_msr = vmx_get_msr,
7294 .set_msr = vmx_set_msr,
7295 .get_segment_base = vmx_get_segment_base,
7296 .get_segment = vmx_get_segment,
7297 .set_segment = vmx_set_segment,
Izik Eidus2e4d2652008-03-24 19:38:34 +02007298 .get_cpl = vmx_get_cpl,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007299 .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
Avi Kivitye8467fd2009-12-29 18:43:06 +02007300 .decache_cr0_guest_bits = vmx_decache_cr0_guest_bits,
Avi Kivityaff48ba2010-12-05 18:56:11 +02007301 .decache_cr3 = vmx_decache_cr3,
Anthony Liguori25c4c272007-04-27 09:29:21 +03007302 .decache_cr4_guest_bits = vmx_decache_cr4_guest_bits,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007303 .set_cr0 = vmx_set_cr0,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007304 .set_cr3 = vmx_set_cr3,
7305 .set_cr4 = vmx_set_cr4,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007306 .set_efer = vmx_set_efer,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007307 .get_idt = vmx_get_idt,
7308 .set_idt = vmx_set_idt,
7309 .get_gdt = vmx_get_gdt,
7310 .set_gdt = vmx_set_gdt,
Gleb Natapov020df072010-04-13 10:05:23 +03007311 .set_dr7 = vmx_set_dr7,
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03007312 .cache_reg = vmx_cache_reg,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007313 .get_rflags = vmx_get_rflags,
7314 .set_rflags = vmx_set_rflags,
Avi Kivityebcbab42010-02-07 11:56:52 +02007315 .fpu_activate = vmx_fpu_activate,
Avi Kivity02daab22009-12-30 12:40:26 +02007316 .fpu_deactivate = vmx_fpu_deactivate,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007317
7318 .tlb_flush = vmx_flush_tlb,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007319
Avi Kivity6aa8b732006-12-10 02:21:36 -08007320 .run = vmx_vcpu_run,
Avi Kivity6062d012009-03-23 17:35:17 +02007321 .handle_exit = vmx_handle_exit,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007322 .skip_emulated_instruction = skip_emulated_instruction,
Glauber Costa2809f5d2009-05-12 16:21:05 -04007323 .set_interrupt_shadow = vmx_set_interrupt_shadow,
7324 .get_interrupt_shadow = vmx_get_interrupt_shadow,
Ingo Molnar102d8322007-02-19 14:37:47 +02007325 .patch_hypercall = vmx_patch_hypercall,
Eddie Dong2a8067f2007-08-06 16:29:07 +03007326 .set_irq = vmx_inject_irq,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007327 .set_nmi = vmx_inject_nmi,
Avi Kivity298101d2007-11-25 13:41:11 +02007328 .queue_exception = vmx_queue_exception,
Avi Kivityb463a6f2010-07-20 15:06:17 +03007329 .cancel_injection = vmx_cancel_injection,
Gleb Natapov78646122009-03-23 12:12:11 +02007330 .interrupt_allowed = vmx_interrupt_allowed,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007331 .nmi_allowed = vmx_nmi_allowed,
Jan Kiszka3cfc3092009-11-12 01:04:25 +01007332 .get_nmi_mask = vmx_get_nmi_mask,
7333 .set_nmi_mask = vmx_set_nmi_mask,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007334 .enable_nmi_window = enable_nmi_window,
7335 .enable_irq_window = enable_irq_window,
7336 .update_cr8_intercept = update_cr8_intercept,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007337
Izik Eiduscbc94022007-10-25 00:29:55 +02007338 .set_tss_addr = vmx_set_tss_addr,
Sheng Yang67253af2008-04-25 10:20:22 +08007339 .get_tdp_level = get_ept_level,
Sheng Yang4b12f0d2009-04-27 20:35:42 +08007340 .get_mt_mask = vmx_get_mt_mask,
Marcelo Tosatti229456f2009-06-17 09:22:14 -03007341
Avi Kivity586f9602010-11-18 13:09:54 +02007342 .get_exit_info = vmx_get_exit_info,
Avi Kivity586f9602010-11-18 13:09:54 +02007343
Sheng Yang17cc3932010-01-05 19:02:27 +08007344 .get_lpage_level = vmx_get_lpage_level,
Sheng Yang0e851882009-12-18 16:48:46 +08007345
7346 .cpuid_update = vmx_cpuid_update,
Sheng Yang4e47c7a2009-12-18 16:48:47 +08007347
7348 .rdtscp_supported = vmx_rdtscp_supported,
Mao, Junjiead756a12012-07-02 01:18:48 +00007349 .invpcid_supported = vmx_invpcid_supported,
Joerg Roedeld4330ef2010-04-22 12:33:11 +02007350
7351 .set_supported_cpuid = vmx_set_supported_cpuid,
Sheng Yangf5f48ee2010-06-30 12:25:15 +08007352
7353 .has_wbinvd_exit = cpu_has_vmx_wbinvd_exit,
Zachary Amsden99e3e302010-08-19 22:07:17 -10007354
Joerg Roedel4051b182011-03-25 09:44:49 +01007355 .set_tsc_khz = vmx_set_tsc_khz,
Will Auldba904632012-11-29 12:42:50 -08007356 .read_tsc_offset = vmx_read_tsc_offset,
Zachary Amsden99e3e302010-08-19 22:07:17 -10007357 .write_tsc_offset = vmx_write_tsc_offset,
Zachary Amsdene48672f2010-08-19 22:07:23 -10007358 .adjust_tsc_offset = vmx_adjust_tsc_offset,
Joerg Roedel857e4092011-03-25 09:44:50 +01007359 .compute_tsc_offset = vmx_compute_tsc_offset,
Nadav Har'Eld5c17852011-08-02 15:54:20 +03007360 .read_l1_tsc = vmx_read_l1_tsc,
Joerg Roedel1c97f0a2010-09-10 17:30:41 +02007361
7362 .set_tdp_cr3 = vmx_set_cr3,
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02007363
7364 .check_intercept = vmx_check_intercept,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007365};
7366
7367static int __init vmx_init(void)
7368{
Avi Kivity26bb0982009-09-07 11:14:12 +03007369 int r, i;
7370
7371 rdmsrl_safe(MSR_EFER, &host_efer);
7372
7373 for (i = 0; i < NR_VMX_MSR; ++i)
7374 kvm_define_shared_msr(i, vmx_msr_index[i]);
He, Qingfdef3ad2007-04-30 09:45:24 +03007375
Avi Kivity3e7c73e2009-02-24 21:46:19 +02007376 vmx_io_bitmap_a = (unsigned long *)__get_free_page(GFP_KERNEL);
He, Qingfdef3ad2007-04-30 09:45:24 +03007377 if (!vmx_io_bitmap_a)
7378 return -ENOMEM;
7379
Guo Chao2106a542012-06-15 11:31:56 +08007380 r = -ENOMEM;
7381
Avi Kivity3e7c73e2009-02-24 21:46:19 +02007382 vmx_io_bitmap_b = (unsigned long *)__get_free_page(GFP_KERNEL);
Guo Chao2106a542012-06-15 11:31:56 +08007383 if (!vmx_io_bitmap_b)
He, Qingfdef3ad2007-04-30 09:45:24 +03007384 goto out;
He, Qingfdef3ad2007-04-30 09:45:24 +03007385
Avi Kivity58972972009-02-24 22:26:47 +02007386 vmx_msr_bitmap_legacy = (unsigned long *)__get_free_page(GFP_KERNEL);
Guo Chao2106a542012-06-15 11:31:56 +08007387 if (!vmx_msr_bitmap_legacy)
Sheng Yang25c5f222008-03-28 13:18:56 +08007388 goto out1;
Guo Chao2106a542012-06-15 11:31:56 +08007389
Sheng Yang25c5f222008-03-28 13:18:56 +08007390
Avi Kivity58972972009-02-24 22:26:47 +02007391 vmx_msr_bitmap_longmode = (unsigned long *)__get_free_page(GFP_KERNEL);
Guo Chao2106a542012-06-15 11:31:56 +08007392 if (!vmx_msr_bitmap_longmode)
Avi Kivity58972972009-02-24 22:26:47 +02007393 goto out2;
Guo Chao2106a542012-06-15 11:31:56 +08007394
Avi Kivity58972972009-02-24 22:26:47 +02007395
He, Qingfdef3ad2007-04-30 09:45:24 +03007396 /*
7397 * Allow direct access to the PC debug port (it is often used for I/O
7398 * delays, but the vmexits simply slow things down).
7399 */
Avi Kivity3e7c73e2009-02-24 21:46:19 +02007400 memset(vmx_io_bitmap_a, 0xff, PAGE_SIZE);
7401 clear_bit(0x80, vmx_io_bitmap_a);
He, Qingfdef3ad2007-04-30 09:45:24 +03007402
Avi Kivity3e7c73e2009-02-24 21:46:19 +02007403 memset(vmx_io_bitmap_b, 0xff, PAGE_SIZE);
He, Qingfdef3ad2007-04-30 09:45:24 +03007404
Avi Kivity58972972009-02-24 22:26:47 +02007405 memset(vmx_msr_bitmap_legacy, 0xff, PAGE_SIZE);
7406 memset(vmx_msr_bitmap_longmode, 0xff, PAGE_SIZE);
Sheng Yang25c5f222008-03-28 13:18:56 +08007407
Sheng Yang2384d2b2008-01-17 15:14:33 +08007408 set_bit(0, vmx_vpid_bitmap); /* 0 is reserved for host */
7409
Avi Kivity0ee75be2010-04-28 15:39:01 +03007410 r = kvm_init(&vmx_x86_ops, sizeof(struct vcpu_vmx),
7411 __alignof__(struct vcpu_vmx), THIS_MODULE);
He, Qingfdef3ad2007-04-30 09:45:24 +03007412 if (r)
Avi Kivity58972972009-02-24 22:26:47 +02007413 goto out3;
Sheng Yang25c5f222008-03-28 13:18:56 +08007414
Avi Kivity58972972009-02-24 22:26:47 +02007415 vmx_disable_intercept_for_msr(MSR_FS_BASE, false);
7416 vmx_disable_intercept_for_msr(MSR_GS_BASE, false);
7417 vmx_disable_intercept_for_msr(MSR_KERNEL_GS_BASE, true);
7418 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_CS, false);
7419 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_ESP, false);
7420 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_EIP, false);
He, Qingfdef3ad2007-04-30 09:45:24 +03007421
Avi Kivity089d0342009-03-23 18:26:32 +02007422 if (enable_ept) {
Xudong Hao3f6d8c82012-05-22 11:23:15 +08007423 kvm_mmu_set_mask_ptes(0ull,
7424 (enable_ept_ad_bits) ? VMX_EPT_ACCESS_BIT : 0ull,
7425 (enable_ept_ad_bits) ? VMX_EPT_DIRTY_BIT : 0ull,
7426 0ull, VMX_EPT_EXECUTABLE_MASK);
Xiao Guangrongce88dec2011-07-12 03:33:44 +08007427 ept_set_mmio_spte_mask();
Sheng Yang5fdbcb92008-07-16 09:25:40 +08007428 kvm_enable_tdp();
7429 } else
7430 kvm_disable_tdp();
Sheng Yang14394422008-04-28 12:24:45 +08007431
He, Qingfdef3ad2007-04-30 09:45:24 +03007432 return 0;
7433
Avi Kivity58972972009-02-24 22:26:47 +02007434out3:
7435 free_page((unsigned long)vmx_msr_bitmap_longmode);
Sheng Yang25c5f222008-03-28 13:18:56 +08007436out2:
Avi Kivity58972972009-02-24 22:26:47 +02007437 free_page((unsigned long)vmx_msr_bitmap_legacy);
He, Qingfdef3ad2007-04-30 09:45:24 +03007438out1:
Avi Kivity3e7c73e2009-02-24 21:46:19 +02007439 free_page((unsigned long)vmx_io_bitmap_b);
He, Qingfdef3ad2007-04-30 09:45:24 +03007440out:
Avi Kivity3e7c73e2009-02-24 21:46:19 +02007441 free_page((unsigned long)vmx_io_bitmap_a);
He, Qingfdef3ad2007-04-30 09:45:24 +03007442 return r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007443}
7444
7445static void __exit vmx_exit(void)
7446{
Avi Kivity58972972009-02-24 22:26:47 +02007447 free_page((unsigned long)vmx_msr_bitmap_legacy);
7448 free_page((unsigned long)vmx_msr_bitmap_longmode);
Avi Kivity3e7c73e2009-02-24 21:46:19 +02007449 free_page((unsigned long)vmx_io_bitmap_b);
7450 free_page((unsigned long)vmx_io_bitmap_a);
He, Qingfdef3ad2007-04-30 09:45:24 +03007451
Zhang Xiantaocb498ea2007-11-14 20:39:31 +08007452 kvm_exit();
Avi Kivity6aa8b732006-12-10 02:21:36 -08007453}
7454
7455module_init(vmx_init)
7456module_exit(vmx_exit)