| Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 1 | /******************************************************************************* | 
|  | 2 |  | 
|  | 3 | Intel(R) Gigabit Ethernet Linux driver | 
| Alexander Duyck | 86d5d38 | 2009-02-06 23:23:12 +0000 | [diff] [blame] | 4 | Copyright(c) 2007-2009 Intel Corporation. | 
| Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 5 |  | 
|  | 6 | This program is free software; you can redistribute it and/or modify it | 
|  | 7 | under the terms and conditions of the GNU General Public License, | 
|  | 8 | version 2, as published by the Free Software Foundation. | 
|  | 9 |  | 
|  | 10 | This program is distributed in the hope it will be useful, but WITHOUT | 
|  | 11 | ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or | 
|  | 12 | FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for | 
|  | 13 | more details. | 
|  | 14 |  | 
|  | 15 | You should have received a copy of the GNU General Public License along with | 
|  | 16 | this program; if not, write to the Free Software Foundation, Inc., | 
|  | 17 | 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA. | 
|  | 18 |  | 
|  | 19 | The full GNU General Public License is included in this distribution in | 
|  | 20 | the file called "COPYING". | 
|  | 21 |  | 
|  | 22 | Contact Information: | 
|  | 23 | e1000-devel Mailing List <e1000-devel@lists.sourceforge.net> | 
|  | 24 | Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497 | 
|  | 25 |  | 
|  | 26 | *******************************************************************************/ | 
|  | 27 |  | 
|  | 28 | #ifndef _E1000_82575_H_ | 
|  | 29 | #define _E1000_82575_H_ | 
|  | 30 |  | 
| Alexander Duyck | 8a90086 | 2009-02-06 23:20:10 +0000 | [diff] [blame] | 31 | void igb_update_mc_addr_list(struct e1000_hw*, u8*, u32, u32, u32); | 
| Alexander Duyck | 2d064c0 | 2008-07-08 15:10:12 -0700 | [diff] [blame] | 32 | extern void igb_shutdown_fiber_serdes_link_82575(struct e1000_hw *hw); | 
| Alexander Duyck | 662d720 | 2008-06-27 11:00:29 -0700 | [diff] [blame] | 33 | extern void igb_rx_fifo_flush_82575(struct e1000_hw *hw); | 
|  | 34 |  | 
| Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 35 | #define E1000_RAR_ENTRIES_82575   16 | 
| Alexander Duyck | 2d064c0 | 2008-07-08 15:10:12 -0700 | [diff] [blame] | 36 | #define E1000_RAR_ENTRIES_82576   24 | 
| Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 37 |  | 
|  | 38 | /* SRRCTL bit definitions */ | 
|  | 39 | #define E1000_SRRCTL_BSIZEPKT_SHIFT                     10 /* Shift _right_ */ | 
|  | 40 | #define E1000_SRRCTL_BSIZEHDRSIZE_SHIFT                 2  /* Shift _left_ */ | 
|  | 41 | #define E1000_SRRCTL_DESCTYPE_ADV_ONEBUF                0x02000000 | 
|  | 42 | #define E1000_SRRCTL_DESCTYPE_HDR_SPLIT_ALWAYS          0x0A000000 | 
| Alexander Duyck | e173952 | 2009-02-19 20:39:44 -0800 | [diff] [blame] | 43 | #define E1000_SRRCTL_DROP_EN                            0x80000000 | 
| Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 44 |  | 
|  | 45 | #define E1000_MRQC_ENABLE_RSS_4Q            0x00000002 | 
| Alexander Duyck | e173952 | 2009-02-19 20:39:44 -0800 | [diff] [blame] | 46 | #define E1000_MRQC_ENABLE_VMDQ              0x00000003 | 
|  | 47 | #define E1000_MRQC_ENABLE_VMDQ_RSS_2Q       0x00000005 | 
| Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 48 | #define E1000_MRQC_RSS_FIELD_IPV4_UDP       0x00400000 | 
|  | 49 | #define E1000_MRQC_RSS_FIELD_IPV6_UDP       0x00800000 | 
|  | 50 | #define E1000_MRQC_RSS_FIELD_IPV6_UDP_EX    0x01000000 | 
|  | 51 |  | 
|  | 52 | #define E1000_EICR_TX_QUEUE ( \ | 
|  | 53 | E1000_EICR_TX_QUEUE0 |    \ | 
|  | 54 | E1000_EICR_TX_QUEUE1 |    \ | 
|  | 55 | E1000_EICR_TX_QUEUE2 |    \ | 
|  | 56 | E1000_EICR_TX_QUEUE3) | 
|  | 57 |  | 
|  | 58 | #define E1000_EICR_RX_QUEUE ( \ | 
|  | 59 | E1000_EICR_RX_QUEUE0 |    \ | 
|  | 60 | E1000_EICR_RX_QUEUE1 |    \ | 
|  | 61 | E1000_EICR_RX_QUEUE2 |    \ | 
|  | 62 | E1000_EICR_RX_QUEUE3) | 
|  | 63 |  | 
| Auke Kok | 652fff3 | 2008-06-27 11:00:18 -0700 | [diff] [blame] | 64 | /* Immediate Interrupt Rx (A.K.A. Low Latency Interrupt) */ | 
| Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 65 |  | 
|  | 66 | /* Receive Descriptor - Advanced */ | 
|  | 67 | union e1000_adv_rx_desc { | 
|  | 68 | struct { | 
| Al Viro | 6d8126f | 2008-03-16 22:23:24 +0000 | [diff] [blame] | 69 | __le64 pkt_addr;             /* Packet buffer address */ | 
|  | 70 | __le64 hdr_addr;             /* Header buffer address */ | 
| Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 71 | } read; | 
|  | 72 | struct { | 
|  | 73 | struct { | 
|  | 74 | struct { | 
| Al Viro | 6d8126f | 2008-03-16 22:23:24 +0000 | [diff] [blame] | 75 | __le16 pkt_info;   /* RSS type, Packet type */ | 
|  | 76 | __le16 hdr_info;   /* Split Header, | 
|  | 77 | * header buffer length */ | 
| Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 78 | } lo_dword; | 
|  | 79 | union { | 
| Al Viro | 6d8126f | 2008-03-16 22:23:24 +0000 | [diff] [blame] | 80 | __le32 rss;          /* RSS Hash */ | 
| Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 81 | struct { | 
| Al Viro | 6d8126f | 2008-03-16 22:23:24 +0000 | [diff] [blame] | 82 | __le16 ip_id;    /* IP id */ | 
|  | 83 | __le16 csum;     /* Packet Checksum */ | 
| Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 84 | } csum_ip; | 
|  | 85 | } hi_dword; | 
|  | 86 | } lower; | 
|  | 87 | struct { | 
| Al Viro | 6d8126f | 2008-03-16 22:23:24 +0000 | [diff] [blame] | 88 | __le32 status_error;     /* ext status/error */ | 
|  | 89 | __le16 length;           /* Packet length */ | 
|  | 90 | __le16 vlan;             /* VLAN tag */ | 
| Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 91 | } upper; | 
|  | 92 | } wb;  /* writeback */ | 
|  | 93 | }; | 
|  | 94 |  | 
|  | 95 | #define E1000_RXDADV_HDRBUFLEN_MASK      0x7FE0 | 
|  | 96 | #define E1000_RXDADV_HDRBUFLEN_SHIFT     5 | 
|  | 97 |  | 
| Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 98 | /* Transmit Descriptor - Advanced */ | 
|  | 99 | union e1000_adv_tx_desc { | 
|  | 100 | struct { | 
| Al Viro | 6d8126f | 2008-03-16 22:23:24 +0000 | [diff] [blame] | 101 | __le64 buffer_addr;    /* Address of descriptor's data buf */ | 
|  | 102 | __le32 cmd_type_len; | 
|  | 103 | __le32 olinfo_status; | 
| Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 104 | } read; | 
|  | 105 | struct { | 
| Al Viro | 6d8126f | 2008-03-16 22:23:24 +0000 | [diff] [blame] | 106 | __le64 rsvd;       /* Reserved */ | 
|  | 107 | __le32 nxtseq_seed; | 
|  | 108 | __le32 status; | 
| Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 109 | } wb; | 
|  | 110 | }; | 
|  | 111 |  | 
|  | 112 | /* Adv Transmit Descriptor Config Masks */ | 
| Patrick Ohly | 33af6bc | 2009-02-12 05:03:43 +0000 | [diff] [blame] | 113 | #define E1000_ADVTXD_MAC_TSTAMP   0x00080000 /* IEEE1588 Timestamp packet */ | 
| Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 114 | #define E1000_ADVTXD_DTYP_CTXT    0x00200000 /* Advanced Context Descriptor */ | 
|  | 115 | #define E1000_ADVTXD_DTYP_DATA    0x00300000 /* Advanced Data Descriptor */ | 
|  | 116 | #define E1000_ADVTXD_DCMD_IFCS    0x02000000 /* Insert FCS (Ethernet CRC) */ | 
|  | 117 | #define E1000_ADVTXD_DCMD_DEXT    0x20000000 /* Descriptor extension (1=Adv) */ | 
|  | 118 | #define E1000_ADVTXD_DCMD_VLE     0x40000000 /* VLAN pkt enable */ | 
|  | 119 | #define E1000_ADVTXD_DCMD_TSE     0x80000000 /* TCP Seg enable */ | 
|  | 120 | #define E1000_ADVTXD_PAYLEN_SHIFT    14 /* Adv desc PAYLEN shift */ | 
|  | 121 |  | 
|  | 122 | /* Context descriptors */ | 
|  | 123 | struct e1000_adv_tx_context_desc { | 
| Al Viro | 6d8126f | 2008-03-16 22:23:24 +0000 | [diff] [blame] | 124 | __le32 vlan_macip_lens; | 
|  | 125 | __le32 seqnum_seed; | 
|  | 126 | __le32 type_tucmd_mlhl; | 
|  | 127 | __le32 mss_l4len_idx; | 
| Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 128 | }; | 
|  | 129 |  | 
|  | 130 | #define E1000_ADVTXD_MACLEN_SHIFT    9  /* Adv ctxt desc mac len shift */ | 
|  | 131 | #define E1000_ADVTXD_TUCMD_IPV4    0x00000400  /* IP Packet Type: 1=IPv4 */ | 
|  | 132 | #define E1000_ADVTXD_TUCMD_L4T_TCP 0x00000800  /* L4 Packet TYPE of TCP */ | 
|  | 133 | /* IPSec Encrypt Enable for ESP */ | 
|  | 134 | #define E1000_ADVTXD_L4LEN_SHIFT     8  /* Adv ctxt L4LEN shift */ | 
|  | 135 | #define E1000_ADVTXD_MSS_SHIFT      16  /* Adv ctxt MSS shift */ | 
|  | 136 | /* Adv ctxt IPSec SA IDX mask */ | 
|  | 137 | /* Adv ctxt IPSec ESP len mask */ | 
|  | 138 |  | 
|  | 139 | /* Additional Transmit Descriptor Control definitions */ | 
|  | 140 | #define E1000_TXDCTL_QUEUE_ENABLE  0x02000000 /* Enable specific Tx Queue */ | 
|  | 141 | /* Tx Queue Arbitration Priority 0=low, 1=high */ | 
|  | 142 |  | 
|  | 143 | /* Additional Receive Descriptor Control definitions */ | 
|  | 144 | #define E1000_RXDCTL_QUEUE_ENABLE  0x02000000 /* Enable specific Rx Queue */ | 
|  | 145 |  | 
|  | 146 | /* Direct Cache Access (DCA) definitions */ | 
| Alexander Duyck | cbd347a | 2009-02-15 23:59:44 -0800 | [diff] [blame] | 147 | #define E1000_DCA_CTRL_DCA_MODE_DISABLE 0x01 /* DCA Disable */ | 
|  | 148 | #define E1000_DCA_CTRL_DCA_MODE_CB2     0x02 /* DCA Mode CB2 */ | 
| Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 149 |  | 
| Jeb Cramer | fe4506b | 2008-07-08 15:07:55 -0700 | [diff] [blame] | 150 | #define E1000_DCA_RXCTRL_CPUID_MASK 0x0000001F /* Rx CPUID Mask */ | 
|  | 151 | #define E1000_DCA_RXCTRL_DESC_DCA_EN (1 << 5) /* DCA Rx Desc enable */ | 
|  | 152 | #define E1000_DCA_RXCTRL_HEAD_DCA_EN (1 << 6) /* DCA Rx Desc header enable */ | 
|  | 153 | #define E1000_DCA_RXCTRL_DATA_DCA_EN (1 << 7) /* DCA Rx Desc payload enable */ | 
| Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 154 |  | 
| Jeb Cramer | fe4506b | 2008-07-08 15:07:55 -0700 | [diff] [blame] | 155 | #define E1000_DCA_TXCTRL_CPUID_MASK 0x0000001F /* Tx CPUID Mask */ | 
|  | 156 | #define E1000_DCA_TXCTRL_DESC_DCA_EN (1 << 5) /* DCA Tx Desc enable */ | 
| Auke Kok | 652fff3 | 2008-06-27 11:00:18 -0700 | [diff] [blame] | 157 | #define E1000_DCA_TXCTRL_TX_WB_RO_EN (1 << 11) /* Tx Desc writeback RO bit */ | 
| Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 158 |  | 
| Alexander Duyck | 2d064c0 | 2008-07-08 15:10:12 -0700 | [diff] [blame] | 159 | /* Additional DCA related definitions, note change in position of CPUID */ | 
|  | 160 | #define E1000_DCA_TXCTRL_CPUID_MASK_82576 0xFF000000 /* Tx CPUID Mask */ | 
|  | 161 | #define E1000_DCA_RXCTRL_CPUID_MASK_82576 0xFF000000 /* Rx CPUID Mask */ | 
|  | 162 | #define E1000_DCA_TXCTRL_CPUID_SHIFT 24 /* Tx CPUID now in the last byte */ | 
|  | 163 | #define E1000_DCA_RXCTRL_CPUID_SHIFT 24 /* Rx CPUID now in the last byte */ | 
| Jeb Cramer | fe4506b | 2008-07-08 15:07:55 -0700 | [diff] [blame] | 164 |  | 
| Alexander Duyck | 4ae196d | 2009-02-19 20:40:07 -0800 | [diff] [blame] | 165 | #define MAX_NUM_VFS                   8 | 
|  | 166 |  | 
|  | 167 | #define E1000_DTXSWC_VMDQ_LOOPBACK_EN (1 << 31)  /* global VF LB enable */ | 
|  | 168 |  | 
| Alexander Duyck | e173952 | 2009-02-19 20:39:44 -0800 | [diff] [blame] | 169 | /* Easy defines for setting default pool, would normally be left a zero */ | 
|  | 170 | #define E1000_VT_CTL_DEFAULT_POOL_SHIFT 7 | 
|  | 171 | #define E1000_VT_CTL_DEFAULT_POOL_MASK  (0x7 << E1000_VT_CTL_DEFAULT_POOL_SHIFT) | 
|  | 172 |  | 
|  | 173 | /* Other useful VMD_CTL register defines */ | 
|  | 174 | #define E1000_VT_CTL_IGNORE_MAC         (1 << 28) | 
|  | 175 | #define E1000_VT_CTL_DISABLE_DEF_POOL   (1 << 29) | 
|  | 176 | #define E1000_VT_CTL_VM_REPL_EN         (1 << 30) | 
|  | 177 |  | 
|  | 178 | /* Per VM Offload register setup */ | 
|  | 179 | #define E1000_VMOLR_RLPML_MASK 0x00003FFF /* Long Packet Maximum Length mask */ | 
|  | 180 | #define E1000_VMOLR_LPE        0x00010000 /* Accept Long packet */ | 
|  | 181 | #define E1000_VMOLR_RSSE       0x00020000 /* Enable RSS */ | 
|  | 182 | #define E1000_VMOLR_AUPE       0x01000000 /* Accept untagged packets */ | 
|  | 183 | #define E1000_VMOLR_ROMPE      0x02000000 /* Accept overflow multicast */ | 
|  | 184 | #define E1000_VMOLR_ROPE       0x04000000 /* Accept overflow unicast */ | 
|  | 185 | #define E1000_VMOLR_BAM        0x08000000 /* Accept Broadcast packets */ | 
|  | 186 | #define E1000_VMOLR_MPME       0x10000000 /* Multicast promiscuous mode */ | 
|  | 187 | #define E1000_VMOLR_STRVLAN    0x40000000 /* Vlan stripping enable */ | 
| Alexander Duyck | 4ae196d | 2009-02-19 20:40:07 -0800 | [diff] [blame] | 188 | #define E1000_VMOLR_STRCRC     0x80000000 /* CRC stripping enable */ | 
|  | 189 |  | 
|  | 190 | #define E1000_VLVF_ARRAY_SIZE     32 | 
|  | 191 | #define E1000_VLVF_VLANID_MASK    0x00000FFF | 
|  | 192 | #define E1000_VLVF_POOLSEL_SHIFT  12 | 
|  | 193 | #define E1000_VLVF_POOLSEL_MASK   (0xFF << E1000_VLVF_POOLSEL_SHIFT) | 
|  | 194 | #define E1000_VLVF_LVLAN          0x00100000 | 
|  | 195 | #define E1000_VLVF_VLANID_ENABLE  0x80000000 | 
|  | 196 |  | 
|  | 197 | #define E1000_IOVCTL 0x05BBC | 
|  | 198 | #define E1000_IOVCTL_REUSE_VFQ 0x00000001 | 
| Alexander Duyck | e173952 | 2009-02-19 20:39:44 -0800 | [diff] [blame] | 199 |  | 
|  | 200 | #define ALL_QUEUES   0xFFFF | 
|  | 201 |  | 
| Alexander Duyck | 4ae196d | 2009-02-19 20:40:07 -0800 | [diff] [blame] | 202 | void igb_vmdq_set_loopback_pf(struct e1000_hw *, bool); | 
|  | 203 | void igb_vmdq_set_replication_pf(struct e1000_hw *, bool); | 
| Alexander Duyck | e173952 | 2009-02-19 20:39:44 -0800 | [diff] [blame] | 204 |  | 
| Auke Kok | 9d5c824 | 2008-01-24 02:22:38 -0800 | [diff] [blame] | 205 | #endif |