blob: 16da00111b294e10870fa2267f1ac12b5da0f664 [file] [log] [blame]
Kukjin Kimcc511b82011-12-27 08:18:36 +01001/*
2 * Copyright (c) 2010-2011 Samsung Electronics Co., Ltd.
3 * http://www.samsung.com
4 *
5 * Common Codes for EXYNOS
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 */
11
12#include <linux/kernel.h>
13#include <linux/interrupt.h>
14#include <linux/irq.h>
15#include <linux/io.h>
Linus Torvalds7affca32012-01-07 12:03:30 -080016#include <linux/device.h>
Kukjin Kimcc511b82011-12-27 08:18:36 +010017#include <linux/gpio.h>
18#include <linux/sched.h>
19#include <linux/serial_core.h>
Arnd Bergmann237c78b2012-01-07 12:30:20 +000020#include <linux/of.h>
21#include <linux/of_irq.h>
Kukjin Kimcc511b82011-12-27 08:18:36 +010022
23#include <asm/proc-fns.h>
Arnd Bergmann40ba95f2012-01-07 11:51:28 +000024#include <asm/exception.h>
Kukjin Kimcc511b82011-12-27 08:18:36 +010025#include <asm/hardware/cache-l2x0.h>
26#include <asm/hardware/gic.h>
27#include <asm/mach/map.h>
28#include <asm/mach/irq.h>
Amit Daniel Kachhapb756a502012-03-08 02:07:41 -080029#include <asm/cacheflush.h>
Kukjin Kimcc511b82011-12-27 08:18:36 +010030
31#include <mach/regs-irq.h>
32#include <mach/regs-pmu.h>
33#include <mach/regs-gpio.h>
Amit Daniel Kachhapb756a502012-03-08 02:07:41 -080034#include <mach/pmu.h>
Kukjin Kimcc511b82011-12-27 08:18:36 +010035
36#include <plat/cpu.h>
37#include <plat/clock.h>
38#include <plat/devs.h>
39#include <plat/pm.h>
Kukjin Kimcc511b82011-12-27 08:18:36 +010040#include <plat/sdhci.h>
41#include <plat/gpio-cfg.h>
42#include <plat/adc-core.h>
43#include <plat/fb-core.h>
44#include <plat/fimc-core.h>
45#include <plat/iic-core.h>
46#include <plat/tv-core.h>
47#include <plat/regs-serial.h>
48
49#include "common.h"
Amit Daniel Kachhap6cdeddc2012-03-08 02:09:12 -080050#define L2_AUX_VAL 0x7C470001
51#define L2_AUX_MASK 0xC200ffff
Kukjin Kimcc511b82011-12-27 08:18:36 +010052
Kukjin Kimcc511b82011-12-27 08:18:36 +010053static const char name_exynos4210[] = "EXYNOS4210";
54static const char name_exynos4212[] = "EXYNOS4212";
55static const char name_exynos4412[] = "EXYNOS4412";
Kukjin Kim94c7ca72012-02-11 22:15:45 +090056static const char name_exynos5250[] = "EXYNOS5250";
Kukjin Kimcc511b82011-12-27 08:18:36 +010057
Kukjin Kim906c7892012-02-11 21:27:08 +090058static void exynos4_map_io(void);
Kukjin Kim94c7ca72012-02-11 22:15:45 +090059static void exynos5_map_io(void);
Kukjin Kim906c7892012-02-11 21:27:08 +090060static void exynos4_init_clocks(int xtal);
Kukjin Kim94c7ca72012-02-11 22:15:45 +090061static void exynos5_init_clocks(int xtal);
Kukjin Kim920f4882012-01-24 20:52:52 +090062static void exynos_init_uarts(struct s3c2410_uartcfg *cfg, int no);
Kukjin Kim906c7892012-02-11 21:27:08 +090063static int exynos_init(void);
Kukjin Kimcc511b82011-12-27 08:18:36 +010064
65static struct cpu_table cpu_ids[] __initdata = {
66 {
67 .idcode = EXYNOS4210_CPU_ID,
68 .idmask = EXYNOS4_CPU_MASK,
69 .map_io = exynos4_map_io,
70 .init_clocks = exynos4_init_clocks,
Kukjin Kim920f4882012-01-24 20:52:52 +090071 .init_uarts = exynos_init_uarts,
Kukjin Kimcc511b82011-12-27 08:18:36 +010072 .init = exynos_init,
73 .name = name_exynos4210,
74 }, {
75 .idcode = EXYNOS4212_CPU_ID,
76 .idmask = EXYNOS4_CPU_MASK,
77 .map_io = exynos4_map_io,
78 .init_clocks = exynos4_init_clocks,
Kukjin Kim920f4882012-01-24 20:52:52 +090079 .init_uarts = exynos_init_uarts,
Kukjin Kimcc511b82011-12-27 08:18:36 +010080 .init = exynos_init,
81 .name = name_exynos4212,
82 }, {
83 .idcode = EXYNOS4412_CPU_ID,
84 .idmask = EXYNOS4_CPU_MASK,
85 .map_io = exynos4_map_io,
86 .init_clocks = exynos4_init_clocks,
Kukjin Kim920f4882012-01-24 20:52:52 +090087 .init_uarts = exynos_init_uarts,
Kukjin Kimcc511b82011-12-27 08:18:36 +010088 .init = exynos_init,
89 .name = name_exynos4412,
Kukjin Kim94c7ca72012-02-11 22:15:45 +090090 }, {
91 .idcode = EXYNOS5250_SOC_ID,
92 .idmask = EXYNOS5_SOC_MASK,
93 .map_io = exynos5_map_io,
94 .init_clocks = exynos5_init_clocks,
95 .init_uarts = exynos_init_uarts,
96 .init = exynos_init,
97 .name = name_exynos5250,
Kukjin Kimcc511b82011-12-27 08:18:36 +010098 },
99};
100
101/* Initial IO mappings */
102
103static struct map_desc exynos_iodesc[] __initdata = {
104 {
105 .virtual = (unsigned long)S5P_VA_CHIPID,
Kukjin Kim94c7ca72012-02-11 22:15:45 +0900106 .pfn = __phys_to_pfn(EXYNOS_PA_CHIPID),
Kukjin Kimcc511b82011-12-27 08:18:36 +0100107 .length = SZ_4K,
108 .type = MT_DEVICE,
Kukjin Kim94c7ca72012-02-11 22:15:45 +0900109 },
110};
111
112static struct map_desc exynos4_iodesc[] __initdata = {
113 {
Kukjin Kimcc511b82011-12-27 08:18:36 +0100114 .virtual = (unsigned long)S3C_VA_SYS,
115 .pfn = __phys_to_pfn(EXYNOS4_PA_SYSCON),
116 .length = SZ_64K,
117 .type = MT_DEVICE,
118 }, {
119 .virtual = (unsigned long)S3C_VA_TIMER,
120 .pfn = __phys_to_pfn(EXYNOS4_PA_TIMER),
121 .length = SZ_16K,
122 .type = MT_DEVICE,
123 }, {
124 .virtual = (unsigned long)S3C_VA_WATCHDOG,
125 .pfn = __phys_to_pfn(EXYNOS4_PA_WATCHDOG),
126 .length = SZ_4K,
127 .type = MT_DEVICE,
128 }, {
129 .virtual = (unsigned long)S5P_VA_SROMC,
130 .pfn = __phys_to_pfn(EXYNOS4_PA_SROMC),
131 .length = SZ_4K,
132 .type = MT_DEVICE,
133 }, {
134 .virtual = (unsigned long)S5P_VA_SYSTIMER,
135 .pfn = __phys_to_pfn(EXYNOS4_PA_SYSTIMER),
136 .length = SZ_4K,
137 .type = MT_DEVICE,
138 }, {
139 .virtual = (unsigned long)S5P_VA_PMU,
140 .pfn = __phys_to_pfn(EXYNOS4_PA_PMU),
141 .length = SZ_64K,
142 .type = MT_DEVICE,
143 }, {
144 .virtual = (unsigned long)S5P_VA_COMBINER_BASE,
145 .pfn = __phys_to_pfn(EXYNOS4_PA_COMBINER),
146 .length = SZ_4K,
147 .type = MT_DEVICE,
148 }, {
149 .virtual = (unsigned long)S5P_VA_GIC_CPU,
150 .pfn = __phys_to_pfn(EXYNOS4_PA_GIC_CPU),
151 .length = SZ_64K,
152 .type = MT_DEVICE,
153 }, {
154 .virtual = (unsigned long)S5P_VA_GIC_DIST,
155 .pfn = __phys_to_pfn(EXYNOS4_PA_GIC_DIST),
156 .length = SZ_64K,
157 .type = MT_DEVICE,
158 }, {
159 .virtual = (unsigned long)S3C_VA_UART,
160 .pfn = __phys_to_pfn(EXYNOS4_PA_UART),
161 .length = SZ_512K,
162 .type = MT_DEVICE,
Kukjin Kim94c7ca72012-02-11 22:15:45 +0900163 }, {
Kukjin Kimcc511b82011-12-27 08:18:36 +0100164 .virtual = (unsigned long)S5P_VA_CMU,
165 .pfn = __phys_to_pfn(EXYNOS4_PA_CMU),
166 .length = SZ_128K,
167 .type = MT_DEVICE,
168 }, {
169 .virtual = (unsigned long)S5P_VA_COREPERI_BASE,
170 .pfn = __phys_to_pfn(EXYNOS4_PA_COREPERI),
171 .length = SZ_8K,
172 .type = MT_DEVICE,
173 }, {
174 .virtual = (unsigned long)S5P_VA_L2CC,
175 .pfn = __phys_to_pfn(EXYNOS4_PA_L2CC),
176 .length = SZ_4K,
177 .type = MT_DEVICE,
178 }, {
Kukjin Kimcc511b82011-12-27 08:18:36 +0100179 .virtual = (unsigned long)S5P_VA_DMC0,
180 .pfn = __phys_to_pfn(EXYNOS4_PA_DMC0),
MyungJoo Ham2bde0b02011-12-01 15:12:30 +0900181 .length = SZ_64K,
182 .type = MT_DEVICE,
183 }, {
184 .virtual = (unsigned long)S5P_VA_DMC1,
185 .pfn = __phys_to_pfn(EXYNOS4_PA_DMC1),
186 .length = SZ_64K,
Kukjin Kimcc511b82011-12-27 08:18:36 +0100187 .type = MT_DEVICE,
188 }, {
Kukjin Kimcc511b82011-12-27 08:18:36 +0100189 .virtual = (unsigned long)S3C_VA_USB_HSPHY,
190 .pfn = __phys_to_pfn(EXYNOS4_PA_HSPHY),
191 .length = SZ_4K,
192 .type = MT_DEVICE,
193 },
194};
195
196static struct map_desc exynos4_iodesc0[] __initdata = {
197 {
198 .virtual = (unsigned long)S5P_VA_SYSRAM,
199 .pfn = __phys_to_pfn(EXYNOS4_PA_SYSRAM0),
200 .length = SZ_4K,
201 .type = MT_DEVICE,
202 },
203};
204
205static struct map_desc exynos4_iodesc1[] __initdata = {
206 {
207 .virtual = (unsigned long)S5P_VA_SYSRAM,
208 .pfn = __phys_to_pfn(EXYNOS4_PA_SYSRAM1),
209 .length = SZ_4K,
210 .type = MT_DEVICE,
211 },
212};
213
Kukjin Kim94c7ca72012-02-11 22:15:45 +0900214static struct map_desc exynos5_iodesc[] __initdata = {
215 {
216 .virtual = (unsigned long)S3C_VA_SYS,
217 .pfn = __phys_to_pfn(EXYNOS5_PA_SYSCON),
218 .length = SZ_64K,
219 .type = MT_DEVICE,
220 }, {
221 .virtual = (unsigned long)S3C_VA_TIMER,
222 .pfn = __phys_to_pfn(EXYNOS5_PA_TIMER),
223 .length = SZ_16K,
224 .type = MT_DEVICE,
225 }, {
226 .virtual = (unsigned long)S3C_VA_WATCHDOG,
227 .pfn = __phys_to_pfn(EXYNOS5_PA_WATCHDOG),
228 .length = SZ_4K,
229 .type = MT_DEVICE,
230 }, {
231 .virtual = (unsigned long)S5P_VA_SROMC,
232 .pfn = __phys_to_pfn(EXYNOS5_PA_SROMC),
233 .length = SZ_4K,
234 .type = MT_DEVICE,
235 }, {
236 .virtual = (unsigned long)S5P_VA_SYSTIMER,
237 .pfn = __phys_to_pfn(EXYNOS5_PA_SYSTIMER),
238 .length = SZ_4K,
239 .type = MT_DEVICE,
240 }, {
241 .virtual = (unsigned long)S5P_VA_SYSRAM,
242 .pfn = __phys_to_pfn(EXYNOS5_PA_SYSRAM),
243 .length = SZ_4K,
244 .type = MT_DEVICE,
245 }, {
246 .virtual = (unsigned long)S5P_VA_CMU,
247 .pfn = __phys_to_pfn(EXYNOS5_PA_CMU),
248 .length = 144 * SZ_1K,
249 .type = MT_DEVICE,
250 }, {
251 .virtual = (unsigned long)S5P_VA_PMU,
252 .pfn = __phys_to_pfn(EXYNOS5_PA_PMU),
253 .length = SZ_64K,
254 .type = MT_DEVICE,
255 }, {
256 .virtual = (unsigned long)S5P_VA_COMBINER_BASE,
257 .pfn = __phys_to_pfn(EXYNOS5_PA_COMBINER),
258 .length = SZ_4K,
259 .type = MT_DEVICE,
260 }, {
261 .virtual = (unsigned long)S3C_VA_UART,
262 .pfn = __phys_to_pfn(EXYNOS5_PA_UART),
263 .length = SZ_512K,
264 .type = MT_DEVICE,
265 }, {
266 .virtual = (unsigned long)S5P_VA_GIC_CPU,
267 .pfn = __phys_to_pfn(EXYNOS5_PA_GIC_CPU),
268 .length = SZ_64K,
269 .type = MT_DEVICE,
270 }, {
271 .virtual = (unsigned long)S5P_VA_GIC_DIST,
272 .pfn = __phys_to_pfn(EXYNOS5_PA_GIC_DIST),
273 .length = SZ_64K,
274 .type = MT_DEVICE,
275 },
276};
277
Russell King9eb48592012-01-03 11:56:53 +0100278void exynos4_restart(char mode, const char *cmd)
Kukjin Kimcc511b82011-12-27 08:18:36 +0100279{
280 __raw_writel(0x1, S5P_SWRESET);
281}
282
Kukjin Kim94c7ca72012-02-11 22:15:45 +0900283void exynos5_restart(char mode, const char *cmd)
284{
285 __raw_writel(0x1, EXYNOS_SWRESET);
286}
287
Shawn Guobb13fab2012-04-26 10:35:40 +0800288void __init exynos_init_late(void)
289{
290 exynos_pm_late_initcall();
291}
292
Kukjin Kimcc511b82011-12-27 08:18:36 +0100293/*
294 * exynos_map_io
295 *
296 * register the standard cpu IO areas
297 */
298
299void __init exynos_init_io(struct map_desc *mach_desc, int size)
300{
301 /* initialize the io descriptors we need for initialization */
302 iotable_init(exynos_iodesc, ARRAY_SIZE(exynos_iodesc));
303 if (mach_desc)
304 iotable_init(mach_desc, size);
305
306 /* detect cpu id and rev. */
307 s5p_init_cpu(S5P_VA_CHIPID);
308
309 s3c_init_cpu(samsung_cpu_id, cpu_ids, ARRAY_SIZE(cpu_ids));
310}
311
Kukjin Kim906c7892012-02-11 21:27:08 +0900312static void __init exynos4_map_io(void)
Kukjin Kimcc511b82011-12-27 08:18:36 +0100313{
314 iotable_init(exynos4_iodesc, ARRAY_SIZE(exynos4_iodesc));
315
316 if (soc_is_exynos4210() && samsung_rev() == EXYNOS4210_REV_0)
317 iotable_init(exynos4_iodesc0, ARRAY_SIZE(exynos4_iodesc0));
318 else
319 iotable_init(exynos4_iodesc1, ARRAY_SIZE(exynos4_iodesc1));
320
321 /* initialize device information early */
322 exynos4_default_sdhci0();
323 exynos4_default_sdhci1();
324 exynos4_default_sdhci2();
325 exynos4_default_sdhci3();
326
327 s3c_adc_setname("samsung-adc-v3");
328
329 s3c_fimc_setname(0, "exynos4-fimc");
330 s3c_fimc_setname(1, "exynos4-fimc");
331 s3c_fimc_setname(2, "exynos4-fimc");
332 s3c_fimc_setname(3, "exynos4-fimc");
333
334 /* The I2C bus controllers are directly compatible with s3c2440 */
335 s3c_i2c0_setname("s3c2440-i2c");
336 s3c_i2c1_setname("s3c2440-i2c");
337 s3c_i2c2_setname("s3c2440-i2c");
338
339 s5p_fb_setname(0, "exynos4-fb");
340 s5p_hdmi_setname("exynos4-hdmi");
341}
342
Kukjin Kim94c7ca72012-02-11 22:15:45 +0900343static void __init exynos5_map_io(void)
344{
345 iotable_init(exynos5_iodesc, ARRAY_SIZE(exynos5_iodesc));
346
Kukjin Kimbb19a752012-01-25 13:48:11 +0900347 s3c_device_i2c0.resource[0].start = EXYNOS5_PA_IIC(0);
348 s3c_device_i2c0.resource[0].end = EXYNOS5_PA_IIC(0) + SZ_4K - 1;
349 s3c_device_i2c0.resource[1].start = EXYNOS5_IRQ_IIC;
350 s3c_device_i2c0.resource[1].end = EXYNOS5_IRQ_IIC;
351
Kukjin Kim94c7ca72012-02-11 22:15:45 +0900352 /* The I2C bus controllers are directly compatible with s3c2440 */
353 s3c_i2c0_setname("s3c2440-i2c");
354 s3c_i2c1_setname("s3c2440-i2c");
355 s3c_i2c2_setname("s3c2440-i2c");
356}
357
Kukjin Kim906c7892012-02-11 21:27:08 +0900358static void __init exynos4_init_clocks(int xtal)
Kukjin Kimcc511b82011-12-27 08:18:36 +0100359{
360 printk(KERN_DEBUG "%s: initializing clocks\n", __func__);
361
362 s3c24xx_register_baseclocks(xtal);
363 s5p_register_clocks(xtal);
364
365 if (soc_is_exynos4210())
366 exynos4210_register_clocks();
367 else if (soc_is_exynos4212() || soc_is_exynos4412())
368 exynos4212_register_clocks();
369
370 exynos4_register_clocks();
371 exynos4_setup_clocks();
372}
373
Kukjin Kim94c7ca72012-02-11 22:15:45 +0900374static void __init exynos5_init_clocks(int xtal)
375{
376 printk(KERN_DEBUG "%s: initializing clocks\n", __func__);
377
378 s3c24xx_register_baseclocks(xtal);
379 s5p_register_clocks(xtal);
380
381 exynos5_register_clocks();
382 exynos5_setup_clocks();
383}
384
Kukjin Kimcc511b82011-12-27 08:18:36 +0100385#define COMBINER_ENABLE_SET 0x0
386#define COMBINER_ENABLE_CLEAR 0x4
387#define COMBINER_INT_STATUS 0xC
388
389static DEFINE_SPINLOCK(irq_controller_lock);
390
391struct combiner_chip_data {
392 unsigned int irq_offset;
393 unsigned int irq_mask;
394 void __iomem *base;
395};
396
397static struct combiner_chip_data combiner_data[MAX_COMBINER_NR];
398
399static inline void __iomem *combiner_base(struct irq_data *data)
400{
401 struct combiner_chip_data *combiner_data =
402 irq_data_get_irq_chip_data(data);
403
404 return combiner_data->base;
405}
406
407static void combiner_mask_irq(struct irq_data *data)
408{
409 u32 mask = 1 << (data->irq % 32);
410
411 __raw_writel(mask, combiner_base(data) + COMBINER_ENABLE_CLEAR);
412}
413
414static void combiner_unmask_irq(struct irq_data *data)
415{
416 u32 mask = 1 << (data->irq % 32);
417
418 __raw_writel(mask, combiner_base(data) + COMBINER_ENABLE_SET);
419}
420
421static void combiner_handle_cascade_irq(unsigned int irq, struct irq_desc *desc)
422{
423 struct combiner_chip_data *chip_data = irq_get_handler_data(irq);
424 struct irq_chip *chip = irq_get_chip(irq);
425 unsigned int cascade_irq, combiner_irq;
426 unsigned long status;
427
428 chained_irq_enter(chip, desc);
429
430 spin_lock(&irq_controller_lock);
431 status = __raw_readl(chip_data->base + COMBINER_INT_STATUS);
432 spin_unlock(&irq_controller_lock);
433 status &= chip_data->irq_mask;
434
435 if (status == 0)
436 goto out;
437
438 combiner_irq = __ffs(status);
439
440 cascade_irq = combiner_irq + (chip_data->irq_offset & ~31);
441 if (unlikely(cascade_irq >= NR_IRQS))
442 do_bad_IRQ(cascade_irq, desc);
443 else
444 generic_handle_irq(cascade_irq);
445
446 out:
447 chained_irq_exit(chip, desc);
448}
449
450static struct irq_chip combiner_chip = {
451 .name = "COMBINER",
452 .irq_mask = combiner_mask_irq,
453 .irq_unmask = combiner_unmask_irq,
454};
455
456static void __init combiner_cascade_irq(unsigned int combiner_nr, unsigned int irq)
457{
Kukjin Kimbb19a752012-01-25 13:48:11 +0900458 unsigned int max_nr;
459
460 if (soc_is_exynos5250())
461 max_nr = EXYNOS5_MAX_COMBINER_NR;
462 else
463 max_nr = EXYNOS4_MAX_COMBINER_NR;
464
465 if (combiner_nr >= max_nr)
Kukjin Kimcc511b82011-12-27 08:18:36 +0100466 BUG();
467 if (irq_set_handler_data(irq, &combiner_data[combiner_nr]) != 0)
468 BUG();
469 irq_set_chained_handler(irq, combiner_handle_cascade_irq);
470}
471
472static void __init combiner_init(unsigned int combiner_nr, void __iomem *base,
473 unsigned int irq_start)
474{
475 unsigned int i;
Kukjin Kimbb19a752012-01-25 13:48:11 +0900476 unsigned int max_nr;
Kukjin Kimcc511b82011-12-27 08:18:36 +0100477
Kukjin Kimbb19a752012-01-25 13:48:11 +0900478 if (soc_is_exynos5250())
479 max_nr = EXYNOS5_MAX_COMBINER_NR;
480 else
481 max_nr = EXYNOS4_MAX_COMBINER_NR;
482
483 if (combiner_nr >= max_nr)
Kukjin Kimcc511b82011-12-27 08:18:36 +0100484 BUG();
485
486 combiner_data[combiner_nr].base = base;
487 combiner_data[combiner_nr].irq_offset = irq_start;
488 combiner_data[combiner_nr].irq_mask = 0xff << ((combiner_nr % 4) << 3);
489
490 /* Disable all interrupts */
491
492 __raw_writel(combiner_data[combiner_nr].irq_mask,
493 base + COMBINER_ENABLE_CLEAR);
494
495 /* Setup the Linux IRQ subsystem */
496
497 for (i = irq_start; i < combiner_data[combiner_nr].irq_offset
498 + MAX_IRQ_IN_COMBINER; i++) {
499 irq_set_chip_and_handler(i, &combiner_chip, handle_level_irq);
500 irq_set_chip_data(i, &combiner_data[combiner_nr]);
501 set_irq_flags(i, IRQF_VALID | IRQF_PROBE);
502 }
503}
504
Arnd Bergmann237c78b2012-01-07 12:30:20 +0000505#ifdef CONFIG_OF
506static const struct of_device_id exynos4_dt_irq_match[] = {
507 { .compatible = "arm,cortex-a9-gic", .data = gic_of_init, },
508 {},
509};
510#endif
Kukjin Kimcc511b82011-12-27 08:18:36 +0100511
512void __init exynos4_init_irq(void)
513{
514 int irq;
Arnd Bergmann40ba95f2012-01-07 11:51:28 +0000515 unsigned int gic_bank_offset;
Kukjin Kimcc511b82011-12-27 08:18:36 +0100516
517 gic_bank_offset = soc_is_exynos4412() ? 0x4000 : 0x8000;
518
Arnd Bergmann237c78b2012-01-07 12:30:20 +0000519 if (!of_have_populated_dt())
Grant Likely75294952012-02-14 14:06:57 -0700520 gic_init_bases(0, IRQ_PPI(0), S5P_VA_GIC_DIST, S5P_VA_GIC_CPU, gic_bank_offset, NULL);
Arnd Bergmann237c78b2012-01-07 12:30:20 +0000521#ifdef CONFIG_OF
522 else
523 of_irq_init(exynos4_dt_irq_match);
524#endif
Kukjin Kimcc511b82011-12-27 08:18:36 +0100525
Kukjin Kimbb19a752012-01-25 13:48:11 +0900526 for (irq = 0; irq < EXYNOS4_MAX_COMBINER_NR; irq++) {
Kukjin Kimcc511b82011-12-27 08:18:36 +0100527
528 combiner_init(irq, (void __iomem *)S5P_VA_COMBINER(irq),
529 COMBINER_IRQ(irq, 0));
530 combiner_cascade_irq(irq, IRQ_SPI(irq));
531 }
532
533 /*
534 * The parameters of s5p_init_irq() are for VIC init.
535 * Theses parameters should be NULL and 0 because EXYNOS4
536 * uses GIC instead of VIC.
537 */
538 s5p_init_irq(NULL, 0);
539}
540
Kukjin Kim94c7ca72012-02-11 22:15:45 +0900541void __init exynos5_init_irq(void)
542{
543 int irq;
544
545 gic_init(0, IRQ_PPI(0), S5P_VA_GIC_DIST, S5P_VA_GIC_CPU);
546
Kukjin Kimbb19a752012-01-25 13:48:11 +0900547 for (irq = 0; irq < EXYNOS5_MAX_COMBINER_NR; irq++) {
Kukjin Kim94c7ca72012-02-11 22:15:45 +0900548 combiner_init(irq, (void __iomem *)S5P_VA_COMBINER(irq),
549 COMBINER_IRQ(irq, 0));
550 combiner_cascade_irq(irq, IRQ_SPI(irq));
551 }
552
553 /*
554 * The parameters of s5p_init_irq() are for VIC init.
555 * Theses parameters should be NULL and 0 because EXYNOS4
556 * uses GIC instead of VIC.
557 */
558 s5p_init_irq(NULL, 0);
559}
560
Linus Torvalds7affca32012-01-07 12:03:30 -0800561struct bus_type exynos4_subsys = {
562 .name = "exynos4-core",
563 .dev_name = "exynos4-core",
Kukjin Kimcc511b82011-12-27 08:18:36 +0100564};
565
Kukjin Kim94c7ca72012-02-11 22:15:45 +0900566struct bus_type exynos5_subsys = {
567 .name = "exynos5-core",
568 .dev_name = "exynos5-core",
569};
570
Linus Torvalds7affca32012-01-07 12:03:30 -0800571static struct device exynos4_dev = {
572 .bus = &exynos4_subsys,
Kukjin Kimcc511b82011-12-27 08:18:36 +0100573};
574
Kukjin Kim94c7ca72012-02-11 22:15:45 +0900575static struct device exynos5_dev = {
576 .bus = &exynos5_subsys,
577};
578
579static int __init exynos_core_init(void)
Kukjin Kimcc511b82011-12-27 08:18:36 +0100580{
Kukjin Kim94c7ca72012-02-11 22:15:45 +0900581 if (soc_is_exynos5250())
582 return subsys_system_register(&exynos5_subsys, NULL);
583 else
584 return subsys_system_register(&exynos4_subsys, NULL);
Kukjin Kimcc511b82011-12-27 08:18:36 +0100585}
Kukjin Kim94c7ca72012-02-11 22:15:45 +0900586core_initcall(exynos_core_init);
Kukjin Kimcc511b82011-12-27 08:18:36 +0100587
588#ifdef CONFIG_CACHE_L2X0
589static int __init exynos4_l2x0_cache_init(void)
590{
Il Hane1b19942012-04-05 07:59:36 -0700591 int ret;
592
Kukjin Kim94c7ca72012-02-11 22:15:45 +0900593 if (soc_is_exynos5250())
594 return 0;
595
Amit Daniel Kachhap6cdeddc2012-03-08 02:09:12 -0800596 ret = l2x0_of_init(L2_AUX_VAL, L2_AUX_MASK);
597 if (!ret) {
598 l2x0_regs_phys = virt_to_phys(&l2x0_saved_regs);
599 clean_dcache_area(&l2x0_regs_phys, sizeof(unsigned long));
600 return 0;
601 }
Kukjin Kimcc511b82011-12-27 08:18:36 +0100602
Amit Daniel Kachhapb756a502012-03-08 02:07:41 -0800603 if (!(__raw_readl(S5P_VA_L2CC + L2X0_CTRL) & 0x1)) {
604 l2x0_saved_regs.phy_base = EXYNOS4_PA_L2CC;
605 /* TAG, Data Latency Control: 2 cycles */
606 l2x0_saved_regs.tag_latency = 0x110;
Kukjin Kimcc511b82011-12-27 08:18:36 +0100607
Amit Daniel Kachhapb756a502012-03-08 02:07:41 -0800608 if (soc_is_exynos4212() || soc_is_exynos4412())
609 l2x0_saved_regs.data_latency = 0x120;
610 else
611 l2x0_saved_regs.data_latency = 0x110;
Kukjin Kimcc511b82011-12-27 08:18:36 +0100612
Amit Daniel Kachhapb756a502012-03-08 02:07:41 -0800613 l2x0_saved_regs.prefetch_ctrl = 0x30000007;
614 l2x0_saved_regs.pwr_ctrl =
615 (L2X0_DYNAMIC_CLK_GATING_EN | L2X0_STNDBY_MODE_EN);
Kukjin Kimcc511b82011-12-27 08:18:36 +0100616
Amit Daniel Kachhapb756a502012-03-08 02:07:41 -0800617 l2x0_regs_phys = virt_to_phys(&l2x0_saved_regs);
Kukjin Kimcc511b82011-12-27 08:18:36 +0100618
Amit Daniel Kachhapb756a502012-03-08 02:07:41 -0800619 __raw_writel(l2x0_saved_regs.tag_latency,
620 S5P_VA_L2CC + L2X0_TAG_LATENCY_CTRL);
621 __raw_writel(l2x0_saved_regs.data_latency,
622 S5P_VA_L2CC + L2X0_DATA_LATENCY_CTRL);
623
624 /* L2X0 Prefetch Control */
625 __raw_writel(l2x0_saved_regs.prefetch_ctrl,
626 S5P_VA_L2CC + L2X0_PREFETCH_CTRL);
627
628 /* L2X0 Power Control */
629 __raw_writel(l2x0_saved_regs.pwr_ctrl,
630 S5P_VA_L2CC + L2X0_POWER_CTRL);
631
632 clean_dcache_area(&l2x0_regs_phys, sizeof(unsigned long));
633 clean_dcache_area(&l2x0_saved_regs, sizeof(struct l2x0_regs));
634 }
Kukjin Kimcc511b82011-12-27 08:18:36 +0100635
Amit Daniel Kachhap6cdeddc2012-03-08 02:09:12 -0800636 l2x0_init(S5P_VA_L2CC, L2_AUX_VAL, L2_AUX_MASK);
Kukjin Kimcc511b82011-12-27 08:18:36 +0100637 return 0;
638}
Kukjin Kimcc511b82011-12-27 08:18:36 +0100639early_initcall(exynos4_l2x0_cache_init);
640#endif
641
Kukjin Kim94c7ca72012-02-11 22:15:45 +0900642static int __init exynos5_l2_cache_init(void)
643{
644 unsigned int val;
645
646 if (!soc_is_exynos5250())
647 return 0;
648
649 asm volatile("mrc p15, 0, %0, c1, c0, 0\n"
650 "bic %0, %0, #(1 << 2)\n" /* cache disable */
651 "mcr p15, 0, %0, c1, c0, 0\n"
652 "mrc p15, 1, %0, c9, c0, 2\n"
653 : "=r"(val));
654
655 val |= (1 << 9) | (1 << 5) | (2 << 6) | (2 << 0);
656
657 asm volatile("mcr p15, 1, %0, c9, c0, 2\n" : : "r"(val));
658 asm volatile("mrc p15, 0, %0, c1, c0, 0\n"
659 "orr %0, %0, #(1 << 2)\n" /* cache enable */
660 "mcr p15, 0, %0, c1, c0, 0\n"
661 : : "r"(val));
662
663 return 0;
664}
665early_initcall(exynos5_l2_cache_init);
666
Kukjin Kim906c7892012-02-11 21:27:08 +0900667static int __init exynos_init(void)
Kukjin Kimcc511b82011-12-27 08:18:36 +0100668{
669 printk(KERN_INFO "EXYNOS: Initializing architecture\n");
Kukjin Kim94c7ca72012-02-11 22:15:45 +0900670
671 if (soc_is_exynos5250())
672 return device_register(&exynos5_dev);
673 else
674 return device_register(&exynos4_dev);
Kukjin Kimcc511b82011-12-27 08:18:36 +0100675}
676
Kukjin Kimcc511b82011-12-27 08:18:36 +0100677/* uart registration process */
678
Kukjin Kim920f4882012-01-24 20:52:52 +0900679static void __init exynos_init_uarts(struct s3c2410_uartcfg *cfg, int no)
Kukjin Kimcc511b82011-12-27 08:18:36 +0100680{
681 struct s3c2410_uartcfg *tcfg = cfg;
682 u32 ucnt;
683
Arnd Bergmann237c78b2012-01-07 12:30:20 +0000684 for (ucnt = 0; ucnt < no; ucnt++, tcfg++)
685 tcfg->has_fracval = 1;
Kukjin Kimcc511b82011-12-27 08:18:36 +0100686
Kukjin Kim171c0672012-02-10 11:57:53 +0900687 if (soc_is_exynos5250())
688 s3c24xx_init_uartdevs("exynos4210-uart", exynos5_uart_resources, cfg, no);
689 else
690 s3c24xx_init_uartdevs("exynos4210-uart", exynos4_uart_resources, cfg, no);
Kukjin Kimcc511b82011-12-27 08:18:36 +0100691}
692
Eunki Kim330c90a2012-03-14 01:43:31 -0700693static void __iomem *exynos_eint_base;
694
Kukjin Kimcc511b82011-12-27 08:18:36 +0100695static DEFINE_SPINLOCK(eint_lock);
696
697static unsigned int eint0_15_data[16];
698
Eunki Kim330c90a2012-03-14 01:43:31 -0700699static inline int exynos4_irq_to_gpio(unsigned int irq)
Kukjin Kimcc511b82011-12-27 08:18:36 +0100700{
Eunki Kim330c90a2012-03-14 01:43:31 -0700701 if (irq < IRQ_EINT(0))
702 return -EINVAL;
Kukjin Kimcc511b82011-12-27 08:18:36 +0100703
Eunki Kim330c90a2012-03-14 01:43:31 -0700704 irq -= IRQ_EINT(0);
705 if (irq < 8)
706 return EXYNOS4_GPX0(irq);
Kukjin Kimcc511b82011-12-27 08:18:36 +0100707
Eunki Kim330c90a2012-03-14 01:43:31 -0700708 irq -= 8;
709 if (irq < 8)
710 return EXYNOS4_GPX1(irq);
711
712 irq -= 8;
713 if (irq < 8)
714 return EXYNOS4_GPX2(irq);
715
716 irq -= 8;
717 if (irq < 8)
718 return EXYNOS4_GPX3(irq);
719
720 return -EINVAL;
Kukjin Kimcc511b82011-12-27 08:18:36 +0100721}
722
Eunki Kim330c90a2012-03-14 01:43:31 -0700723static inline int exynos5_irq_to_gpio(unsigned int irq)
724{
725 if (irq < IRQ_EINT(0))
726 return -EINVAL;
727
728 irq -= IRQ_EINT(0);
729 if (irq < 8)
730 return EXYNOS5_GPX0(irq);
731
732 irq -= 8;
733 if (irq < 8)
734 return EXYNOS5_GPX1(irq);
735
736 irq -= 8;
737 if (irq < 8)
738 return EXYNOS5_GPX2(irq);
739
740 irq -= 8;
741 if (irq < 8)
742 return EXYNOS5_GPX3(irq);
743
744 return -EINVAL;
745}
746
Kukjin Kimbb19a752012-01-25 13:48:11 +0900747static unsigned int exynos4_eint0_15_src_int[16] = {
748 EXYNOS4_IRQ_EINT0,
749 EXYNOS4_IRQ_EINT1,
750 EXYNOS4_IRQ_EINT2,
751 EXYNOS4_IRQ_EINT3,
752 EXYNOS4_IRQ_EINT4,
753 EXYNOS4_IRQ_EINT5,
754 EXYNOS4_IRQ_EINT6,
755 EXYNOS4_IRQ_EINT7,
756 EXYNOS4_IRQ_EINT8,
757 EXYNOS4_IRQ_EINT9,
758 EXYNOS4_IRQ_EINT10,
759 EXYNOS4_IRQ_EINT11,
760 EXYNOS4_IRQ_EINT12,
761 EXYNOS4_IRQ_EINT13,
762 EXYNOS4_IRQ_EINT14,
763 EXYNOS4_IRQ_EINT15,
764};
Kukjin Kimcc511b82011-12-27 08:18:36 +0100765
Kukjin Kimbb19a752012-01-25 13:48:11 +0900766static unsigned int exynos5_eint0_15_src_int[16] = {
767 EXYNOS5_IRQ_EINT0,
768 EXYNOS5_IRQ_EINT1,
769 EXYNOS5_IRQ_EINT2,
770 EXYNOS5_IRQ_EINT3,
771 EXYNOS5_IRQ_EINT4,
772 EXYNOS5_IRQ_EINT5,
773 EXYNOS5_IRQ_EINT6,
774 EXYNOS5_IRQ_EINT7,
775 EXYNOS5_IRQ_EINT8,
776 EXYNOS5_IRQ_EINT9,
777 EXYNOS5_IRQ_EINT10,
778 EXYNOS5_IRQ_EINT11,
779 EXYNOS5_IRQ_EINT12,
780 EXYNOS5_IRQ_EINT13,
781 EXYNOS5_IRQ_EINT14,
782 EXYNOS5_IRQ_EINT15,
783};
Eunki Kim330c90a2012-03-14 01:43:31 -0700784static inline void exynos_irq_eint_mask(struct irq_data *data)
Kukjin Kimcc511b82011-12-27 08:18:36 +0100785{
786 u32 mask;
787
788 spin_lock(&eint_lock);
Eunki Kim330c90a2012-03-14 01:43:31 -0700789 mask = __raw_readl(EINT_MASK(exynos_eint_base, data->irq));
790 mask |= EINT_OFFSET_BIT(data->irq);
791 __raw_writel(mask, EINT_MASK(exynos_eint_base, data->irq));
Kukjin Kimcc511b82011-12-27 08:18:36 +0100792 spin_unlock(&eint_lock);
793}
794
Eunki Kim330c90a2012-03-14 01:43:31 -0700795static void exynos_irq_eint_unmask(struct irq_data *data)
Kukjin Kimcc511b82011-12-27 08:18:36 +0100796{
797 u32 mask;
798
799 spin_lock(&eint_lock);
Eunki Kim330c90a2012-03-14 01:43:31 -0700800 mask = __raw_readl(EINT_MASK(exynos_eint_base, data->irq));
801 mask &= ~(EINT_OFFSET_BIT(data->irq));
802 __raw_writel(mask, EINT_MASK(exynos_eint_base, data->irq));
Kukjin Kimcc511b82011-12-27 08:18:36 +0100803 spin_unlock(&eint_lock);
804}
805
Eunki Kim330c90a2012-03-14 01:43:31 -0700806static inline void exynos_irq_eint_ack(struct irq_data *data)
Kukjin Kimcc511b82011-12-27 08:18:36 +0100807{
Eunki Kim330c90a2012-03-14 01:43:31 -0700808 __raw_writel(EINT_OFFSET_BIT(data->irq),
809 EINT_PEND(exynos_eint_base, data->irq));
Kukjin Kimcc511b82011-12-27 08:18:36 +0100810}
811
Eunki Kim330c90a2012-03-14 01:43:31 -0700812static void exynos_irq_eint_maskack(struct irq_data *data)
Kukjin Kimcc511b82011-12-27 08:18:36 +0100813{
Eunki Kim330c90a2012-03-14 01:43:31 -0700814 exynos_irq_eint_mask(data);
815 exynos_irq_eint_ack(data);
Kukjin Kimcc511b82011-12-27 08:18:36 +0100816}
817
Eunki Kim330c90a2012-03-14 01:43:31 -0700818static int exynos_irq_eint_set_type(struct irq_data *data, unsigned int type)
Kukjin Kimcc511b82011-12-27 08:18:36 +0100819{
820 int offs = EINT_OFFSET(data->irq);
821 int shift;
822 u32 ctrl, mask;
823 u32 newvalue = 0;
824
825 switch (type) {
826 case IRQ_TYPE_EDGE_RISING:
827 newvalue = S5P_IRQ_TYPE_EDGE_RISING;
828 break;
829
830 case IRQ_TYPE_EDGE_FALLING:
831 newvalue = S5P_IRQ_TYPE_EDGE_FALLING;
832 break;
833
834 case IRQ_TYPE_EDGE_BOTH:
835 newvalue = S5P_IRQ_TYPE_EDGE_BOTH;
836 break;
837
838 case IRQ_TYPE_LEVEL_LOW:
839 newvalue = S5P_IRQ_TYPE_LEVEL_LOW;
840 break;
841
842 case IRQ_TYPE_LEVEL_HIGH:
843 newvalue = S5P_IRQ_TYPE_LEVEL_HIGH;
844 break;
845
846 default:
847 printk(KERN_ERR "No such irq type %d", type);
848 return -EINVAL;
849 }
850
851 shift = (offs & 0x7) * 4;
852 mask = 0x7 << shift;
853
854 spin_lock(&eint_lock);
Eunki Kim330c90a2012-03-14 01:43:31 -0700855 ctrl = __raw_readl(EINT_CON(exynos_eint_base, data->irq));
Kukjin Kimcc511b82011-12-27 08:18:36 +0100856 ctrl &= ~mask;
857 ctrl |= newvalue << shift;
Eunki Kim330c90a2012-03-14 01:43:31 -0700858 __raw_writel(ctrl, EINT_CON(exynos_eint_base, data->irq));
Kukjin Kimcc511b82011-12-27 08:18:36 +0100859 spin_unlock(&eint_lock);
860
Eunki Kim330c90a2012-03-14 01:43:31 -0700861 if (soc_is_exynos5250())
862 s3c_gpio_cfgpin(exynos5_irq_to_gpio(data->irq), S3C_GPIO_SFN(0xf));
863 else
864 s3c_gpio_cfgpin(exynos4_irq_to_gpio(data->irq), S3C_GPIO_SFN(0xf));
Kukjin Kimcc511b82011-12-27 08:18:36 +0100865
866 return 0;
867}
868
Eunki Kim330c90a2012-03-14 01:43:31 -0700869static struct irq_chip exynos_irq_eint = {
870 .name = "exynos-eint",
871 .irq_mask = exynos_irq_eint_mask,
872 .irq_unmask = exynos_irq_eint_unmask,
873 .irq_mask_ack = exynos_irq_eint_maskack,
874 .irq_ack = exynos_irq_eint_ack,
875 .irq_set_type = exynos_irq_eint_set_type,
Kukjin Kimcc511b82011-12-27 08:18:36 +0100876#ifdef CONFIG_PM
877 .irq_set_wake = s3c_irqext_wake,
878#endif
879};
880
881/*
882 * exynos4_irq_demux_eint
883 *
884 * This function demuxes the IRQ from from EINTs 16 to 31.
885 * It is designed to be inlined into the specific handler
886 * s5p_irq_demux_eintX_Y.
887 *
888 * Each EINT pend/mask registers handle eight of them.
889 */
Eunki Kim330c90a2012-03-14 01:43:31 -0700890static inline void exynos_irq_demux_eint(unsigned int start)
Kukjin Kimcc511b82011-12-27 08:18:36 +0100891{
892 unsigned int irq;
893
Eunki Kim330c90a2012-03-14 01:43:31 -0700894 u32 status = __raw_readl(EINT_PEND(exynos_eint_base, start));
895 u32 mask = __raw_readl(EINT_MASK(exynos_eint_base, start));
Kukjin Kimcc511b82011-12-27 08:18:36 +0100896
897 status &= ~mask;
898 status &= 0xff;
899
900 while (status) {
901 irq = fls(status) - 1;
902 generic_handle_irq(irq + start);
903 status &= ~(1 << irq);
904 }
905}
906
Eunki Kim330c90a2012-03-14 01:43:31 -0700907static void exynos_irq_demux_eint16_31(unsigned int irq, struct irq_desc *desc)
Kukjin Kimcc511b82011-12-27 08:18:36 +0100908{
909 struct irq_chip *chip = irq_get_chip(irq);
910 chained_irq_enter(chip, desc);
Eunki Kim330c90a2012-03-14 01:43:31 -0700911 exynos_irq_demux_eint(IRQ_EINT(16));
912 exynos_irq_demux_eint(IRQ_EINT(24));
Kukjin Kimcc511b82011-12-27 08:18:36 +0100913 chained_irq_exit(chip, desc);
914}
915
Kukjin Kimbb19a752012-01-25 13:48:11 +0900916static void exynos_irq_eint0_15(unsigned int irq, struct irq_desc *desc)
Kukjin Kimcc511b82011-12-27 08:18:36 +0100917{
918 u32 *irq_data = irq_get_handler_data(irq);
919 struct irq_chip *chip = irq_get_chip(irq);
920
921 chained_irq_enter(chip, desc);
922 chip->irq_mask(&desc->irq_data);
923
924 if (chip->irq_ack)
925 chip->irq_ack(&desc->irq_data);
926
927 generic_handle_irq(*irq_data);
928
929 chip->irq_unmask(&desc->irq_data);
930 chained_irq_exit(chip, desc);
931}
932
Eunki Kim330c90a2012-03-14 01:43:31 -0700933static int __init exynos_init_irq_eint(void)
Kukjin Kimcc511b82011-12-27 08:18:36 +0100934{
935 int irq;
936
Kukjin Kim94c7ca72012-02-11 22:15:45 +0900937 if (soc_is_exynos5250())
Eunki Kim330c90a2012-03-14 01:43:31 -0700938 exynos_eint_base = ioremap(EXYNOS5_PA_GPIO1, SZ_4K);
939 else
940 exynos_eint_base = ioremap(EXYNOS4_PA_GPIO2, SZ_4K);
941
942 if (exynos_eint_base == NULL) {
943 pr_err("unable to ioremap for EINT base address\n");
944 return -ENOMEM;
945 }
Kukjin Kim94c7ca72012-02-11 22:15:45 +0900946
Kukjin Kimcc511b82011-12-27 08:18:36 +0100947 for (irq = 0 ; irq <= 31 ; irq++) {
Eunki Kim330c90a2012-03-14 01:43:31 -0700948 irq_set_chip_and_handler(IRQ_EINT(irq), &exynos_irq_eint,
Kukjin Kimcc511b82011-12-27 08:18:36 +0100949 handle_level_irq);
950 set_irq_flags(IRQ_EINT(irq), IRQF_VALID);
951 }
952
Eunki Kim330c90a2012-03-14 01:43:31 -0700953 irq_set_chained_handler(EXYNOS_IRQ_EINT16_31, exynos_irq_demux_eint16_31);
Kukjin Kimcc511b82011-12-27 08:18:36 +0100954
955 for (irq = 0 ; irq <= 15 ; irq++) {
956 eint0_15_data[irq] = IRQ_EINT(irq);
957
Kukjin Kimbb19a752012-01-25 13:48:11 +0900958 if (soc_is_exynos5250()) {
959 irq_set_handler_data(exynos5_eint0_15_src_int[irq],
960 &eint0_15_data[irq]);
961 irq_set_chained_handler(exynos5_eint0_15_src_int[irq],
962 exynos_irq_eint0_15);
963 } else {
964 irq_set_handler_data(exynos4_eint0_15_src_int[irq],
965 &eint0_15_data[irq]);
966 irq_set_chained_handler(exynos4_eint0_15_src_int[irq],
967 exynos_irq_eint0_15);
968 }
Kukjin Kimcc511b82011-12-27 08:18:36 +0100969 }
970
971 return 0;
972}
Eunki Kim330c90a2012-03-14 01:43:31 -0700973arch_initcall(exynos_init_irq_eint);