blob: cfc0add4874efd7c34b8dd4cf140d9320dbd9517 [file] [log] [blame]
Russell Kingd111e8f2006-09-27 15:27:33 +01001/*
2 * linux/arch/arm/mm/mmu.c
3 *
4 * Copyright (C) 1995-2005 Russell King
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
Russell Kingae8f1542006-09-27 15:38:34 +010010#include <linux/module.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010011#include <linux/kernel.h>
12#include <linux/errno.h>
13#include <linux/init.h>
14#include <linux/bootmem.h>
15#include <linux/mman.h>
16#include <linux/nodemask.h>
17
18#include <asm/mach-types.h>
19#include <asm/setup.h>
20#include <asm/sizes.h>
21#include <asm/tlb.h>
22
23#include <asm/mach/arch.h>
24#include <asm/mach/map.h>
25
26#include "mm.h"
27
28DEFINE_PER_CPU(struct mmu_gather, mmu_gathers);
29
Russell King6ae5a6e2006-09-30 10:50:05 +010030extern void _stext, _etext, __data_start, _end;
Russell Kingd111e8f2006-09-27 15:27:33 +010031extern pgd_t swapper_pg_dir[PTRS_PER_PGD];
32
33/*
34 * empty_zero_page is a special page that is used for
35 * zero-initialized data and COW.
36 */
37struct page *empty_zero_page;
Aneesh Kumar K.V3653f3a2008-04-29 08:11:12 -040038EXPORT_SYMBOL(empty_zero_page);
Russell Kingd111e8f2006-09-27 15:27:33 +010039
40/*
41 * The pmd table for the upper-most set of pages.
42 */
43pmd_t *top_pmd;
44
Russell Kingae8f1542006-09-27 15:38:34 +010045#define CPOLICY_UNCACHED 0
46#define CPOLICY_BUFFERED 1
47#define CPOLICY_WRITETHROUGH 2
48#define CPOLICY_WRITEBACK 3
49#define CPOLICY_WRITEALLOC 4
50
51static unsigned int cachepolicy __initdata = CPOLICY_WRITEBACK;
52static unsigned int ecc_mask __initdata = 0;
Imre_Deak44b18692007-02-11 13:45:13 +010053pgprot_t pgprot_user;
Russell Kingae8f1542006-09-27 15:38:34 +010054pgprot_t pgprot_kernel;
55
Imre_Deak44b18692007-02-11 13:45:13 +010056EXPORT_SYMBOL(pgprot_user);
Russell Kingae8f1542006-09-27 15:38:34 +010057EXPORT_SYMBOL(pgprot_kernel);
58
59struct cachepolicy {
60 const char policy[16];
61 unsigned int cr_mask;
62 unsigned int pmd;
63 unsigned int pte;
64};
65
66static struct cachepolicy cache_policies[] __initdata = {
67 {
68 .policy = "uncached",
69 .cr_mask = CR_W|CR_C,
70 .pmd = PMD_SECT_UNCACHED,
Russell Kingbb30f362008-09-06 20:04:59 +010071 .pte = L_PTE_MT_UNCACHED,
Russell Kingae8f1542006-09-27 15:38:34 +010072 }, {
73 .policy = "buffered",
74 .cr_mask = CR_C,
75 .pmd = PMD_SECT_BUFFERED,
Russell Kingbb30f362008-09-06 20:04:59 +010076 .pte = L_PTE_MT_BUFFERABLE,
Russell Kingae8f1542006-09-27 15:38:34 +010077 }, {
78 .policy = "writethrough",
79 .cr_mask = 0,
80 .pmd = PMD_SECT_WT,
Russell Kingbb30f362008-09-06 20:04:59 +010081 .pte = L_PTE_MT_WRITETHROUGH,
Russell Kingae8f1542006-09-27 15:38:34 +010082 }, {
83 .policy = "writeback",
84 .cr_mask = 0,
85 .pmd = PMD_SECT_WB,
Russell Kingbb30f362008-09-06 20:04:59 +010086 .pte = L_PTE_MT_WRITEBACK,
Russell Kingae8f1542006-09-27 15:38:34 +010087 }, {
88 .policy = "writealloc",
89 .cr_mask = 0,
90 .pmd = PMD_SECT_WBWA,
Russell Kingbb30f362008-09-06 20:04:59 +010091 .pte = L_PTE_MT_WRITEALLOC,
Russell Kingae8f1542006-09-27 15:38:34 +010092 }
93};
94
95/*
Simon Arlott6cbdc8c2007-05-11 20:40:30 +010096 * These are useful for identifying cache coherency
Russell Kingae8f1542006-09-27 15:38:34 +010097 * problems by allowing the cache or the cache and
98 * writebuffer to be turned off. (Note: the write
99 * buffer should not be on and the cache off).
100 */
101static void __init early_cachepolicy(char **p)
102{
103 int i;
104
105 for (i = 0; i < ARRAY_SIZE(cache_policies); i++) {
106 int len = strlen(cache_policies[i].policy);
107
108 if (memcmp(*p, cache_policies[i].policy, len) == 0) {
109 cachepolicy = i;
110 cr_alignment &= ~cache_policies[i].cr_mask;
111 cr_no_alignment &= ~cache_policies[i].cr_mask;
112 *p += len;
113 break;
114 }
115 }
116 if (i == ARRAY_SIZE(cache_policies))
117 printk(KERN_ERR "ERROR: unknown or unsupported cache policy\n");
Catalin Marinas11179d82007-07-20 11:42:24 +0100118 if (cpu_architecture() >= CPU_ARCH_ARMv6) {
119 printk(KERN_WARNING "Only cachepolicy=writeback supported on ARMv6 and later\n");
120 cachepolicy = CPOLICY_WRITEBACK;
121 }
Russell Kingae8f1542006-09-27 15:38:34 +0100122 flush_cache_all();
123 set_cr(cr_alignment);
124}
125__early_param("cachepolicy=", early_cachepolicy);
126
127static void __init early_nocache(char **__unused)
128{
129 char *p = "buffered";
130 printk(KERN_WARNING "nocache is deprecated; use cachepolicy=%s\n", p);
131 early_cachepolicy(&p);
132}
133__early_param("nocache", early_nocache);
134
135static void __init early_nowrite(char **__unused)
136{
137 char *p = "uncached";
138 printk(KERN_WARNING "nowb is deprecated; use cachepolicy=%s\n", p);
139 early_cachepolicy(&p);
140}
141__early_param("nowb", early_nowrite);
142
143static void __init early_ecc(char **p)
144{
145 if (memcmp(*p, "on", 2) == 0) {
146 ecc_mask = PMD_PROTECTION;
147 *p += 2;
148 } else if (memcmp(*p, "off", 3) == 0) {
149 ecc_mask = 0;
150 *p += 3;
151 }
152}
153__early_param("ecc=", early_ecc);
154
155static int __init noalign_setup(char *__unused)
156{
157 cr_alignment &= ~CR_A;
158 cr_no_alignment &= ~CR_A;
159 set_cr(cr_alignment);
160 return 1;
161}
162__setup("noalign", noalign_setup);
163
Russell King255d1f82006-12-18 00:12:47 +0000164#ifndef CONFIG_SMP
165void adjust_cr(unsigned long mask, unsigned long set)
166{
167 unsigned long flags;
168
169 mask &= ~CR_A;
170
171 set &= mask;
172
173 local_irq_save(flags);
174
175 cr_no_alignment = (cr_no_alignment & ~mask) | set;
176 cr_alignment = (cr_alignment & ~mask) | set;
177
178 set_cr((get_cr() & ~mask) | set);
179
180 local_irq_restore(flags);
181}
182#endif
183
Russell King0af92be2007-05-05 20:28:16 +0100184#define PROT_PTE_DEVICE L_PTE_PRESENT|L_PTE_YOUNG|L_PTE_DIRTY|L_PTE_WRITE
185#define PROT_SECT_DEVICE PMD_TYPE_SECT|PMD_SECT_XN|PMD_SECT_AP_WRITE
186
Russell Kingb29e9f52007-04-21 10:47:29 +0100187static struct mem_type mem_types[] = {
Russell King0af92be2007-05-05 20:28:16 +0100188 [MT_DEVICE] = { /* Strongly ordered / ARMv6 shared device */
Russell Kingbb30f362008-09-06 20:04:59 +0100189 .prot_pte = PROT_PTE_DEVICE | L_PTE_MT_DEV_SHARED |
190 L_PTE_SHARED,
Russell King0af92be2007-05-05 20:28:16 +0100191 .prot_l1 = PMD_TYPE_TABLE,
192 .prot_sect = PROT_SECT_DEVICE | PMD_SECT_UNCACHED,
193 .domain = DOMAIN_IO,
194 },
195 [MT_DEVICE_NONSHARED] = { /* ARMv6 non-shared device */
Russell Kingbb30f362008-09-06 20:04:59 +0100196 .prot_pte = PROT_PTE_DEVICE | L_PTE_MT_DEV_NONSHARED,
Russell King0af92be2007-05-05 20:28:16 +0100197 .prot_pte_ext = PTE_EXT_TEX(2),
198 .prot_l1 = PMD_TYPE_TABLE,
199 .prot_sect = PROT_SECT_DEVICE | PMD_SECT_TEX(2),
200 .domain = DOMAIN_IO,
201 },
202 [MT_DEVICE_CACHED] = { /* ioremap_cached */
Russell Kingbb30f362008-09-06 20:04:59 +0100203 .prot_pte = PROT_PTE_DEVICE | L_PTE_MT_DEV_CACHED,
Russell King0af92be2007-05-05 20:28:16 +0100204 .prot_l1 = PMD_TYPE_TABLE,
205 .prot_sect = PROT_SECT_DEVICE | PMD_SECT_WB,
206 .domain = DOMAIN_IO,
207 },
208 [MT_DEVICE_IXP2000] = { /* IXP2400 requires XCB=101 for on-chip I/O */
Russell Kingbb30f362008-09-06 20:04:59 +0100209 .prot_pte = PROT_PTE_DEVICE | L_PTE_MT_DEV_IXP2000,
Russell King0af92be2007-05-05 20:28:16 +0100210 .prot_l1 = PMD_TYPE_TABLE,
211 .prot_sect = PROT_SECT_DEVICE | PMD_SECT_BUFFERABLE |
212 PMD_SECT_TEX(1),
213 .domain = DOMAIN_IO,
Russell Kingae8f1542006-09-27 15:38:34 +0100214 },
Lennert Buytenhek1ad77a82008-09-05 13:17:11 +0100215 [MT_DEVICE_WC] = { /* ioremap_wc */
Russell Kingbb30f362008-09-06 20:04:59 +0100216 .prot_pte = PROT_PTE_DEVICE | L_PTE_MT_DEV_WC,
Lennert Buytenhek1ad77a82008-09-05 13:17:11 +0100217 .prot_l1 = PMD_TYPE_TABLE,
Russell Kingbb30f362008-09-06 20:04:59 +0100218 .prot_sect = PROT_SECT_DEVICE | PMD_SECT_BUFFERABLE,
Lennert Buytenhek1ad77a82008-09-05 13:17:11 +0100219 .domain = DOMAIN_IO,
220 },
Russell Kingae8f1542006-09-27 15:38:34 +0100221 [MT_CACHECLEAN] = {
Russell King9ef79632007-05-05 20:03:35 +0100222 .prot_sect = PMD_TYPE_SECT | PMD_SECT_XN,
Russell Kingae8f1542006-09-27 15:38:34 +0100223 .domain = DOMAIN_KERNEL,
224 },
225 [MT_MINICLEAN] = {
Russell King9ef79632007-05-05 20:03:35 +0100226 .prot_sect = PMD_TYPE_SECT | PMD_SECT_XN | PMD_SECT_MINICACHE,
Russell Kingae8f1542006-09-27 15:38:34 +0100227 .domain = DOMAIN_KERNEL,
228 },
229 [MT_LOW_VECTORS] = {
230 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
231 L_PTE_EXEC,
232 .prot_l1 = PMD_TYPE_TABLE,
233 .domain = DOMAIN_USER,
234 },
235 [MT_HIGH_VECTORS] = {
236 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
237 L_PTE_USER | L_PTE_EXEC,
238 .prot_l1 = PMD_TYPE_TABLE,
239 .domain = DOMAIN_USER,
240 },
241 [MT_MEMORY] = {
Russell King9ef79632007-05-05 20:03:35 +0100242 .prot_sect = PMD_TYPE_SECT | PMD_SECT_AP_WRITE,
Russell Kingae8f1542006-09-27 15:38:34 +0100243 .domain = DOMAIN_KERNEL,
244 },
245 [MT_ROM] = {
Russell King9ef79632007-05-05 20:03:35 +0100246 .prot_sect = PMD_TYPE_SECT,
Russell Kingae8f1542006-09-27 15:38:34 +0100247 .domain = DOMAIN_KERNEL,
248 },
Russell Kingae8f1542006-09-27 15:38:34 +0100249};
250
Russell Kingb29e9f52007-04-21 10:47:29 +0100251const struct mem_type *get_mem_type(unsigned int type)
252{
253 return type < ARRAY_SIZE(mem_types) ? &mem_types[type] : NULL;
254}
255
Russell Kingae8f1542006-09-27 15:38:34 +0100256/*
257 * Adjust the PMD section entries according to the CPU in use.
258 */
259static void __init build_mem_type_table(void)
260{
261 struct cachepolicy *cp;
262 unsigned int cr = get_cr();
Russell Kingbb30f362008-09-06 20:04:59 +0100263 unsigned int user_pgprot, kern_pgprot, vecs_pgprot;
Russell Kingae8f1542006-09-27 15:38:34 +0100264 int cpu_arch = cpu_architecture();
265 int i;
266
Catalin Marinas11179d82007-07-20 11:42:24 +0100267 if (cpu_arch < CPU_ARCH_ARMv6) {
Russell Kingae8f1542006-09-27 15:38:34 +0100268#if defined(CONFIG_CPU_DCACHE_DISABLE)
Catalin Marinas11179d82007-07-20 11:42:24 +0100269 if (cachepolicy > CPOLICY_BUFFERED)
270 cachepolicy = CPOLICY_BUFFERED;
Russell Kingae8f1542006-09-27 15:38:34 +0100271#elif defined(CONFIG_CPU_DCACHE_WRITETHROUGH)
Catalin Marinas11179d82007-07-20 11:42:24 +0100272 if (cachepolicy > CPOLICY_WRITETHROUGH)
273 cachepolicy = CPOLICY_WRITETHROUGH;
Russell Kingae8f1542006-09-27 15:38:34 +0100274#endif
Catalin Marinas11179d82007-07-20 11:42:24 +0100275 }
Russell Kingae8f1542006-09-27 15:38:34 +0100276 if (cpu_arch < CPU_ARCH_ARMv5) {
277 if (cachepolicy >= CPOLICY_WRITEALLOC)
278 cachepolicy = CPOLICY_WRITEBACK;
279 ecc_mask = 0;
280 }
Russell Kingbb30f362008-09-06 20:04:59 +0100281#ifdef CONFIG_SMP
282 cachepolicy = CPOLICY_WRITEALLOC;
283#endif
Russell Kingae8f1542006-09-27 15:38:34 +0100284
285 /*
Lennert Buytenhek1ad77a82008-09-05 13:17:11 +0100286 * On non-Xscale3 ARMv5-and-older systems, use CB=01
287 * (Uncached/Buffered) for ioremap_wc() mappings. On XScale3
288 * and ARMv6+, use TEXCB=00100 mappings (Inner/Outer Uncacheable
289 * in xsc3 parlance, Uncached Normal in ARMv6 parlance).
290 */
291 if (cpu_is_xsc3() || cpu_arch >= CPU_ARCH_ARMv6) {
292 mem_types[MT_DEVICE_WC].prot_pte_ext |= PTE_EXT_TEX(1);
Russell Kingbb30f362008-09-06 20:04:59 +0100293 mem_types[MT_DEVICE_WC].prot_pte &= ~L_PTE_BUFFERABLE;
Lennert Buytenhek1ad77a82008-09-05 13:17:11 +0100294 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_TEX(1);
Russell Kingbb30f362008-09-06 20:04:59 +0100295 mem_types[MT_DEVICE_WC].prot_sect &= ~PMD_SECT_BUFFERABLE;
Lennert Buytenhek1ad77a82008-09-05 13:17:11 +0100296 }
297
298 /*
Russell King9ef79632007-05-05 20:03:35 +0100299 * ARMv5 and lower, bit 4 must be set for page tables.
300 * (was: cache "update-able on write" bit on ARM610)
301 * However, Xscale cores require this bit to be cleared.
Russell Kingae8f1542006-09-27 15:38:34 +0100302 */
Russell King9ef79632007-05-05 20:03:35 +0100303 if (cpu_is_xscale()) {
304 for (i = 0; i < ARRAY_SIZE(mem_types); i++) {
Russell Kingae8f1542006-09-27 15:38:34 +0100305 mem_types[i].prot_sect &= ~PMD_BIT4;
Russell King9ef79632007-05-05 20:03:35 +0100306 mem_types[i].prot_l1 &= ~PMD_BIT4;
307 }
308 } else if (cpu_arch < CPU_ARCH_ARMv6) {
309 for (i = 0; i < ARRAY_SIZE(mem_types); i++) {
Russell Kingae8f1542006-09-27 15:38:34 +0100310 if (mem_types[i].prot_l1)
311 mem_types[i].prot_l1 |= PMD_BIT4;
Russell King9ef79632007-05-05 20:03:35 +0100312 if (mem_types[i].prot_sect)
313 mem_types[i].prot_sect |= PMD_BIT4;
314 }
315 }
Russell Kingae8f1542006-09-27 15:38:34 +0100316
317 cp = &cache_policies[cachepolicy];
Russell Kingbb30f362008-09-06 20:04:59 +0100318 vecs_pgprot = kern_pgprot = user_pgprot = cp->pte;
319
320#ifndef CONFIG_SMP
321 /*
322 * Only use write-through for non-SMP systems
323 */
324 if (cpu_arch >= CPU_ARCH_ARMv5 && cachepolicy > CPOLICY_WRITETHROUGH)
325 vecs_pgprot = cache_policies[CPOLICY_WRITETHROUGH].pte;
326#endif
Russell Kingae8f1542006-09-27 15:38:34 +0100327
328 /*
329 * Enable CPU-specific coherency if supported.
330 * (Only available on XSC3 at the moment.)
331 */
332 if (arch_is_coherent()) {
333 if (cpu_is_xsc3()) {
334 mem_types[MT_MEMORY].prot_sect |= PMD_SECT_S;
Lennert Buytenhek0e5fdca72006-12-02 00:03:47 +0100335 mem_types[MT_MEMORY].prot_pte |= L_PTE_SHARED;
Russell Kingae8f1542006-09-27 15:38:34 +0100336 }
337 }
338
339 /*
340 * ARMv6 and above have extended page tables.
341 */
342 if (cpu_arch >= CPU_ARCH_ARMv6 && (cr & CR_XP)) {
343 /*
Russell Kingae8f1542006-09-27 15:38:34 +0100344 * Mark cache clean areas and XIP ROM read only
345 * from SVC mode and no access from userspace.
346 */
347 mem_types[MT_ROM].prot_sect |= PMD_SECT_APX|PMD_SECT_AP_WRITE;
348 mem_types[MT_MINICLEAN].prot_sect |= PMD_SECT_APX|PMD_SECT_AP_WRITE;
349 mem_types[MT_CACHECLEAN].prot_sect |= PMD_SECT_APX|PMD_SECT_AP_WRITE;
350
351 /*
352 * Mark the device area as "shared device"
353 */
354 mem_types[MT_DEVICE].prot_pte |= L_PTE_BUFFERABLE;
355 mem_types[MT_DEVICE].prot_sect |= PMD_SECT_BUFFERED;
356
Russell Kingae8f1542006-09-27 15:38:34 +0100357#ifdef CONFIG_SMP
358 /*
359 * Mark memory with the "shared" attribute for SMP systems
360 */
361 user_pgprot |= L_PTE_SHARED;
362 kern_pgprot |= L_PTE_SHARED;
Russell Kingbb30f362008-09-06 20:04:59 +0100363 vecs_pgprot |= L_PTE_SHARED;
Russell Kingae8f1542006-09-27 15:38:34 +0100364 mem_types[MT_MEMORY].prot_sect |= PMD_SECT_S;
365#endif
366 }
367
368 for (i = 0; i < 16; i++) {
369 unsigned long v = pgprot_val(protection_map[i]);
Russell Kingbb30f362008-09-06 20:04:59 +0100370 protection_map[i] = __pgprot(v | user_pgprot);
Russell Kingae8f1542006-09-27 15:38:34 +0100371 }
372
Russell Kingbb30f362008-09-06 20:04:59 +0100373 mem_types[MT_LOW_VECTORS].prot_pte |= vecs_pgprot;
374 mem_types[MT_HIGH_VECTORS].prot_pte |= vecs_pgprot;
Russell Kingae8f1542006-09-27 15:38:34 +0100375
Russell Kingbb30f362008-09-06 20:04:59 +0100376 if (cpu_arch < CPU_ARCH_ARMv5)
Russell Kingae8f1542006-09-27 15:38:34 +0100377 mem_types[MT_MINICLEAN].prot_sect &= ~PMD_SECT_TEX(1);
Russell Kingae8f1542006-09-27 15:38:34 +0100378
Imre_Deak44b18692007-02-11 13:45:13 +0100379 pgprot_user = __pgprot(L_PTE_PRESENT | L_PTE_YOUNG | user_pgprot);
Russell Kingae8f1542006-09-27 15:38:34 +0100380 pgprot_kernel = __pgprot(L_PTE_PRESENT | L_PTE_YOUNG |
381 L_PTE_DIRTY | L_PTE_WRITE |
382 L_PTE_EXEC | kern_pgprot);
383
384 mem_types[MT_LOW_VECTORS].prot_l1 |= ecc_mask;
385 mem_types[MT_HIGH_VECTORS].prot_l1 |= ecc_mask;
386 mem_types[MT_MEMORY].prot_sect |= ecc_mask | cp->pmd;
387 mem_types[MT_ROM].prot_sect |= cp->pmd;
388
389 switch (cp->pmd) {
390 case PMD_SECT_WT:
391 mem_types[MT_CACHECLEAN].prot_sect |= PMD_SECT_WT;
392 break;
393 case PMD_SECT_WB:
394 case PMD_SECT_WBWA:
395 mem_types[MT_CACHECLEAN].prot_sect |= PMD_SECT_WB;
396 break;
397 }
398 printk("Memory policy: ECC %sabled, Data cache %s\n",
399 ecc_mask ? "en" : "dis", cp->policy);
Russell King2497f0a2007-04-21 09:59:44 +0100400
401 for (i = 0; i < ARRAY_SIZE(mem_types); i++) {
402 struct mem_type *t = &mem_types[i];
403 if (t->prot_l1)
404 t->prot_l1 |= PMD_DOMAIN(t->domain);
405 if (t->prot_sect)
406 t->prot_sect |= PMD_DOMAIN(t->domain);
407 }
Russell Kingae8f1542006-09-27 15:38:34 +0100408}
409
410#define vectors_base() (vectors_high() ? 0xffff0000 : 0)
411
Russell King24e6c692007-04-21 10:21:28 +0100412static void __init alloc_init_pte(pmd_t *pmd, unsigned long addr,
413 unsigned long end, unsigned long pfn,
414 const struct mem_type *type)
Russell Kingae8f1542006-09-27 15:38:34 +0100415{
Russell King24e6c692007-04-21 10:21:28 +0100416 pte_t *pte;
Russell Kingae8f1542006-09-27 15:38:34 +0100417
Russell King24e6c692007-04-21 10:21:28 +0100418 if (pmd_none(*pmd)) {
419 pte = alloc_bootmem_low_pages(2 * PTRS_PER_PTE * sizeof(pte_t));
420 __pmd_populate(pmd, __pa(pte) | type->prot_l1);
421 }
Russell Kingae8f1542006-09-27 15:38:34 +0100422
Russell King24e6c692007-04-21 10:21:28 +0100423 pte = pte_offset_kernel(pmd, addr);
424 do {
Russell Kingc172cc92007-04-21 10:52:32 +0100425 set_pte_ext(pte, pfn_pte(pfn, __pgprot(type->prot_pte)),
426 type->prot_pte_ext);
Russell King24e6c692007-04-21 10:21:28 +0100427 pfn++;
428 } while (pte++, addr += PAGE_SIZE, addr != end);
Russell Kingae8f1542006-09-27 15:38:34 +0100429}
430
Russell King24e6c692007-04-21 10:21:28 +0100431static void __init alloc_init_section(pgd_t *pgd, unsigned long addr,
432 unsigned long end, unsigned long phys,
433 const struct mem_type *type)
Russell Kingae8f1542006-09-27 15:38:34 +0100434{
Russell King24e6c692007-04-21 10:21:28 +0100435 pmd_t *pmd = pmd_offset(pgd, addr);
Russell Kingae8f1542006-09-27 15:38:34 +0100436
Russell King24e6c692007-04-21 10:21:28 +0100437 /*
438 * Try a section mapping - end, addr and phys must all be aligned
439 * to a section boundary. Note that PMDs refer to the individual
440 * L1 entries, whereas PGDs refer to a group of L1 entries making
441 * up one logical pointer to an L2 table.
442 */
443 if (((addr | end | phys) & ~SECTION_MASK) == 0) {
444 pmd_t *p = pmd;
Russell Kingae8f1542006-09-27 15:38:34 +0100445
Russell King24e6c692007-04-21 10:21:28 +0100446 if (addr & SECTION_SIZE)
447 pmd++;
448
449 do {
450 *pmd = __pmd(phys | type->prot_sect);
451 phys += SECTION_SIZE;
452 } while (pmd++, addr += SECTION_SIZE, addr != end);
453
454 flush_pmd_entry(p);
455 } else {
456 /*
457 * No need to loop; pte's aren't interested in the
458 * individual L1 entries.
459 */
460 alloc_init_pte(pmd, addr, end, __phys_to_pfn(phys), type);
Russell Kingae8f1542006-09-27 15:38:34 +0100461 }
Russell Kingae8f1542006-09-27 15:38:34 +0100462}
463
Russell King4a56c1e2007-04-21 10:16:48 +0100464static void __init create_36bit_mapping(struct map_desc *md,
465 const struct mem_type *type)
466{
467 unsigned long phys, addr, length, end;
468 pgd_t *pgd;
469
470 addr = md->virtual;
471 phys = (unsigned long)__pfn_to_phys(md->pfn);
472 length = PAGE_ALIGN(md->length);
473
474 if (!(cpu_architecture() >= CPU_ARCH_ARMv6 || cpu_is_xsc3())) {
475 printk(KERN_ERR "MM: CPU does not support supersection "
476 "mapping for 0x%08llx at 0x%08lx\n",
477 __pfn_to_phys((u64)md->pfn), addr);
478 return;
479 }
480
481 /* N.B. ARMv6 supersections are only defined to work with domain 0.
482 * Since domain assignments can in fact be arbitrary, the
483 * 'domain == 0' check below is required to insure that ARMv6
484 * supersections are only allocated for domain 0 regardless
485 * of the actual domain assignments in use.
486 */
487 if (type->domain) {
488 printk(KERN_ERR "MM: invalid domain in supersection "
489 "mapping for 0x%08llx at 0x%08lx\n",
490 __pfn_to_phys((u64)md->pfn), addr);
491 return;
492 }
493
494 if ((addr | length | __pfn_to_phys(md->pfn)) & ~SUPERSECTION_MASK) {
495 printk(KERN_ERR "MM: cannot create mapping for "
496 "0x%08llx at 0x%08lx invalid alignment\n",
497 __pfn_to_phys((u64)md->pfn), addr);
498 return;
499 }
500
501 /*
502 * Shift bits [35:32] of address into bits [23:20] of PMD
503 * (See ARMv6 spec).
504 */
505 phys |= (((md->pfn >> (32 - PAGE_SHIFT)) & 0xF) << 20);
506
507 pgd = pgd_offset_k(addr);
508 end = addr + length;
509 do {
510 pmd_t *pmd = pmd_offset(pgd, addr);
511 int i;
512
513 for (i = 0; i < 16; i++)
514 *pmd++ = __pmd(phys | type->prot_sect | PMD_SECT_SUPER);
515
516 addr += SUPERSECTION_SIZE;
517 phys += SUPERSECTION_SIZE;
518 pgd += SUPERSECTION_SIZE >> PGDIR_SHIFT;
519 } while (addr != end);
520}
521
Russell Kingae8f1542006-09-27 15:38:34 +0100522/*
523 * Create the page directory entries and any necessary
524 * page tables for the mapping specified by `md'. We
525 * are able to cope here with varying sizes and address
526 * offsets, and we take full advantage of sections and
527 * supersections.
528 */
529void __init create_mapping(struct map_desc *md)
530{
Russell King24e6c692007-04-21 10:21:28 +0100531 unsigned long phys, addr, length, end;
Russell Kingd5c98172007-04-21 10:05:32 +0100532 const struct mem_type *type;
Russell King24e6c692007-04-21 10:21:28 +0100533 pgd_t *pgd;
Russell Kingae8f1542006-09-27 15:38:34 +0100534
535 if (md->virtual != vectors_base() && md->virtual < TASK_SIZE) {
536 printk(KERN_WARNING "BUG: not creating mapping for "
537 "0x%08llx at 0x%08lx in user region\n",
538 __pfn_to_phys((u64)md->pfn), md->virtual);
539 return;
540 }
541
542 if ((md->type == MT_DEVICE || md->type == MT_ROM) &&
543 md->virtual >= PAGE_OFFSET && md->virtual < VMALLOC_END) {
544 printk(KERN_WARNING "BUG: mapping for 0x%08llx at 0x%08lx "
545 "overlaps vmalloc space\n",
546 __pfn_to_phys((u64)md->pfn), md->virtual);
547 }
548
Russell Kingd5c98172007-04-21 10:05:32 +0100549 type = &mem_types[md->type];
Russell Kingae8f1542006-09-27 15:38:34 +0100550
551 /*
552 * Catch 36-bit addresses
553 */
Russell King4a56c1e2007-04-21 10:16:48 +0100554 if (md->pfn >= 0x100000) {
555 create_36bit_mapping(md, type);
556 return;
Russell Kingae8f1542006-09-27 15:38:34 +0100557 }
558
Russell King7b9c7b42007-07-04 21:16:33 +0100559 addr = md->virtual & PAGE_MASK;
Russell King24e6c692007-04-21 10:21:28 +0100560 phys = (unsigned long)__pfn_to_phys(md->pfn);
Russell King7b9c7b42007-07-04 21:16:33 +0100561 length = PAGE_ALIGN(md->length + (md->virtual & ~PAGE_MASK));
Russell Kingae8f1542006-09-27 15:38:34 +0100562
Russell King24e6c692007-04-21 10:21:28 +0100563 if (type->prot_l1 == 0 && ((addr | phys | length) & ~SECTION_MASK)) {
Russell Kingae8f1542006-09-27 15:38:34 +0100564 printk(KERN_WARNING "BUG: map for 0x%08lx at 0x%08lx can not "
565 "be mapped using pages, ignoring.\n",
Russell King24e6c692007-04-21 10:21:28 +0100566 __pfn_to_phys(md->pfn), addr);
Russell Kingae8f1542006-09-27 15:38:34 +0100567 return;
568 }
569
Russell King24e6c692007-04-21 10:21:28 +0100570 pgd = pgd_offset_k(addr);
571 end = addr + length;
572 do {
573 unsigned long next = pgd_addr_end(addr, end);
Russell Kingae8f1542006-09-27 15:38:34 +0100574
Russell King24e6c692007-04-21 10:21:28 +0100575 alloc_init_section(pgd, addr, next, phys, type);
Russell Kingae8f1542006-09-27 15:38:34 +0100576
Russell King24e6c692007-04-21 10:21:28 +0100577 phys += next - addr;
578 addr = next;
579 } while (pgd++, addr != end);
Russell Kingae8f1542006-09-27 15:38:34 +0100580}
581
582/*
583 * Create the architecture specific mappings
584 */
585void __init iotable_init(struct map_desc *io_desc, int nr)
586{
587 int i;
588
589 for (i = 0; i < nr; i++)
590 create_mapping(io_desc + i);
591}
592
Lennert Buytenhek60296c72008-08-05 01:56:13 +0200593static int __init check_membank_valid(struct membank *mb)
594{
595 /*
596 * Check whether this memory region has non-zero size.
597 */
598 if (mb->size == 0)
599 return 0;
600
601 /*
602 * Check whether this memory region would entirely overlap
603 * the vmalloc area.
604 */
605 if (phys_to_virt(mb->start) >= VMALLOC_MIN) {
606 printk(KERN_NOTICE "Ignoring RAM at %.8lx-%.8lx "
607 "(vmalloc region overlap).\n",
608 mb->start, mb->start + mb->size - 1);
609 return 0;
610 }
611
612 /*
613 * Check whether this memory region would partially overlap
614 * the vmalloc area.
615 */
616 if (phys_to_virt(mb->start + mb->size) < phys_to_virt(mb->start) ||
617 phys_to_virt(mb->start + mb->size) > VMALLOC_MIN) {
618 unsigned long newsize = VMALLOC_MIN - phys_to_virt(mb->start);
619
620 printk(KERN_NOTICE "Truncating RAM at %.8lx-%.8lx "
621 "to -%.8lx (vmalloc region overlap).\n",
622 mb->start, mb->start + mb->size - 1,
623 mb->start + newsize - 1);
624 mb->size = newsize;
625 }
626
627 return 1;
628}
629
630static void __init sanity_check_meminfo(struct meminfo *mi)
631{
632 int i;
633 int j;
634
635 for (i = 0, j = 0; i < mi->nr_banks; i++) {
636 if (check_membank_valid(&mi->bank[i]))
637 mi->bank[j++] = mi->bank[i];
638 }
639 mi->nr_banks = j;
640}
641
Russell Kingd111e8f2006-09-27 15:27:33 +0100642static inline void prepare_page_table(struct meminfo *mi)
643{
644 unsigned long addr;
645
646 /*
647 * Clear out all the mappings below the kernel image.
648 */
649 for (addr = 0; addr < MODULE_START; addr += PGDIR_SIZE)
650 pmd_clear(pmd_off_k(addr));
651
652#ifdef CONFIG_XIP_KERNEL
653 /* The XIP kernel is mapped in the module area -- skip over it */
654 addr = ((unsigned long)&_etext + PGDIR_SIZE - 1) & PGDIR_MASK;
655#endif
656 for ( ; addr < PAGE_OFFSET; addr += PGDIR_SIZE)
657 pmd_clear(pmd_off_k(addr));
658
659 /*
660 * Clear out all the kernel space mappings, except for the first
661 * memory bank, up to the end of the vmalloc region.
662 */
663 for (addr = __phys_to_virt(mi->bank[0].start + mi->bank[0].size);
664 addr < VMALLOC_END; addr += PGDIR_SIZE)
665 pmd_clear(pmd_off_k(addr));
666}
667
668/*
669 * Reserve the various regions of node 0
670 */
671void __init reserve_node_zero(pg_data_t *pgdat)
672{
673 unsigned long res_size = 0;
674
675 /*
676 * Register the kernel text and data with bootmem.
677 * Note that this can only be in node 0.
678 */
679#ifdef CONFIG_XIP_KERNEL
Bernhard Walle72a7fe32008-02-07 00:15:17 -0800680 reserve_bootmem_node(pgdat, __pa(&__data_start), &_end - &__data_start,
681 BOOTMEM_DEFAULT);
Russell Kingd111e8f2006-09-27 15:27:33 +0100682#else
Bernhard Walle72a7fe32008-02-07 00:15:17 -0800683 reserve_bootmem_node(pgdat, __pa(&_stext), &_end - &_stext,
684 BOOTMEM_DEFAULT);
Russell Kingd111e8f2006-09-27 15:27:33 +0100685#endif
686
687 /*
688 * Reserve the page tables. These are already in use,
689 * and can only be in node 0.
690 */
691 reserve_bootmem_node(pgdat, __pa(swapper_pg_dir),
Bernhard Walle72a7fe32008-02-07 00:15:17 -0800692 PTRS_PER_PGD * sizeof(pgd_t), BOOTMEM_DEFAULT);
Russell Kingd111e8f2006-09-27 15:27:33 +0100693
694 /*
695 * Hmm... This should go elsewhere, but we really really need to
696 * stop things allocating the low memory; ideally we need a better
697 * implementation of GFP_DMA which does not assume that DMA-able
698 * memory starts at zero.
699 */
700 if (machine_is_integrator() || machine_is_cintegrator())
701 res_size = __pa(swapper_pg_dir) - PHYS_OFFSET;
702
703 /*
704 * These should likewise go elsewhere. They pre-reserve the
705 * screen memory region at the start of main system memory.
706 */
707 if (machine_is_edb7211())
708 res_size = 0x00020000;
709 if (machine_is_p720t())
710 res_size = 0x00014000;
711
Ben Dooksbbf6f282006-12-07 20:47:58 +0100712 /* H1940 and RX3715 need to reserve this for suspend */
713
714 if (machine_is_h1940() || machine_is_rx3715()) {
Bernhard Walle72a7fe32008-02-07 00:15:17 -0800715 reserve_bootmem_node(pgdat, 0x30003000, 0x1000,
716 BOOTMEM_DEFAULT);
717 reserve_bootmem_node(pgdat, 0x30081000, 0x1000,
718 BOOTMEM_DEFAULT);
Ben Dooks90733412006-12-06 01:50:24 +0100719 }
720
Russell Kingd111e8f2006-09-27 15:27:33 +0100721#ifdef CONFIG_SA1111
722 /*
723 * Because of the SA1111 DMA bug, we want to preserve our
724 * precious DMA-able memory...
725 */
726 res_size = __pa(swapper_pg_dir) - PHYS_OFFSET;
727#endif
728 if (res_size)
Bernhard Walle72a7fe32008-02-07 00:15:17 -0800729 reserve_bootmem_node(pgdat, PHYS_OFFSET, res_size,
730 BOOTMEM_DEFAULT);
Russell Kingd111e8f2006-09-27 15:27:33 +0100731}
732
733/*
734 * Set up device the mappings. Since we clear out the page tables for all
735 * mappings above VMALLOC_END, we will remove any debug device mappings.
736 * This means you have to be careful how you debug this function, or any
737 * called function. This means you can't use any function or debugging
738 * method which may touch any device, otherwise the kernel _will_ crash.
739 */
740static void __init devicemaps_init(struct machine_desc *mdesc)
741{
742 struct map_desc map;
743 unsigned long addr;
744 void *vectors;
745
746 /*
747 * Allocate the vector page early.
748 */
749 vectors = alloc_bootmem_low_pages(PAGE_SIZE);
750 BUG_ON(!vectors);
751
752 for (addr = VMALLOC_END; addr; addr += PGDIR_SIZE)
753 pmd_clear(pmd_off_k(addr));
754
755 /*
756 * Map the kernel if it is XIP.
757 * It is always first in the modulearea.
758 */
759#ifdef CONFIG_XIP_KERNEL
760 map.pfn = __phys_to_pfn(CONFIG_XIP_PHYS_ADDR & SECTION_MASK);
761 map.virtual = MODULE_START;
762 map.length = ((unsigned long)&_etext - map.virtual + ~SECTION_MASK) & SECTION_MASK;
763 map.type = MT_ROM;
764 create_mapping(&map);
765#endif
766
767 /*
768 * Map the cache flushing regions.
769 */
770#ifdef FLUSH_BASE
771 map.pfn = __phys_to_pfn(FLUSH_BASE_PHYS);
772 map.virtual = FLUSH_BASE;
773 map.length = SZ_1M;
774 map.type = MT_CACHECLEAN;
775 create_mapping(&map);
776#endif
777#ifdef FLUSH_BASE_MINICACHE
778 map.pfn = __phys_to_pfn(FLUSH_BASE_PHYS + SZ_1M);
779 map.virtual = FLUSH_BASE_MINICACHE;
780 map.length = SZ_1M;
781 map.type = MT_MINICLEAN;
782 create_mapping(&map);
783#endif
784
785 /*
786 * Create a mapping for the machine vectors at the high-vectors
787 * location (0xffff0000). If we aren't using high-vectors, also
788 * create a mapping at the low-vectors virtual address.
789 */
790 map.pfn = __phys_to_pfn(virt_to_phys(vectors));
791 map.virtual = 0xffff0000;
792 map.length = PAGE_SIZE;
793 map.type = MT_HIGH_VECTORS;
794 create_mapping(&map);
795
796 if (!vectors_high()) {
797 map.virtual = 0;
798 map.type = MT_LOW_VECTORS;
799 create_mapping(&map);
800 }
801
802 /*
803 * Ask the machine support to map in the statically mapped devices.
804 */
805 if (mdesc->map_io)
806 mdesc->map_io();
807
808 /*
809 * Finally flush the caches and tlb to ensure that we're in a
810 * consistent state wrt the writebuffer. This also ensures that
811 * any write-allocated cache lines in the vector page are written
812 * back. After this point, we can start to touch devices again.
813 */
814 local_flush_tlb_all();
815 flush_cache_all();
816}
817
818/*
819 * paging_init() sets up the page tables, initialises the zone memory
820 * maps, and sets up the zero page, bad page and bad page tables.
821 */
822void __init paging_init(struct meminfo *mi, struct machine_desc *mdesc)
823{
824 void *zero_page;
825
826 build_mem_type_table();
Lennert Buytenhek60296c72008-08-05 01:56:13 +0200827 sanity_check_meminfo(mi);
Russell Kingd111e8f2006-09-27 15:27:33 +0100828 prepare_page_table(mi);
829 bootmem_init(mi);
830 devicemaps_init(mdesc);
831
832 top_pmd = pmd_off_k(0xffff0000);
833
834 /*
835 * allocate the zero page. Note that we count on this going ok.
836 */
837 zero_page = alloc_bootmem_low_pages(PAGE_SIZE);
838 memzero(zero_page, PAGE_SIZE);
839 empty_zero_page = virt_to_page(zero_page);
840 flush_dcache_page(empty_zero_page);
841}
Russell Kingae8f1542006-09-27 15:38:34 +0100842
843/*
844 * In order to soft-boot, we need to insert a 1:1 mapping in place of
845 * the user-mode pages. This will then ensure that we have predictable
846 * results when turning the mmu off
847 */
848void setup_mm_for_reboot(char mode)
849{
850 unsigned long base_pmdval;
851 pgd_t *pgd;
852 int i;
853
854 if (current->mm && current->mm->pgd)
855 pgd = current->mm->pgd;
856 else
857 pgd = init_mm.pgd;
858
859 base_pmdval = PMD_SECT_AP_WRITE | PMD_SECT_AP_READ | PMD_TYPE_SECT;
860 if (cpu_architecture() <= CPU_ARCH_ARMv5TEJ && !cpu_is_xscale())
861 base_pmdval |= PMD_BIT4;
862
863 for (i = 0; i < FIRST_USER_PGD_NR + USER_PTRS_PER_PGD; i++, pgd++) {
864 unsigned long pmdval = (i << PGDIR_SHIFT) | base_pmdval;
865 pmd_t *pmd;
866
867 pmd = pmd_off(pgd, i << PGDIR_SHIFT);
868 pmd[0] = __pmd(pmdval);
869 pmd[1] = __pmd(pmdval + (1 << (PGDIR_SHIFT - 1)));
870 flush_pmd_entry(pmd);
871 }
872}