blob: f863ee79093ee0adc88835d5c214a60ef35f1de3 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * linux/arch/arm/kernel/entry-armv.S
3 *
4 * Copyright (C) 1996,1997,1998 Russell King.
5 * ARM700 fix by Matthew Godbolt (linux-user@willothewisp.demon.co.uk)
Hyok S. Choiafeb90c2006-01-13 21:05:25 +00006 * nommu support by Hyok S. Choi (hyok.choi@samsung.com)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 *
12 * Low-level vector interface routines
13 *
Nicolas Pitre70b6f2b2007-12-04 14:33:33 +010014 * Note: there is a StrongARM bug in the STMIA rn, {regs}^ instruction
15 * that causes it to save wrong values... Be aware!
Linus Torvalds1da177e2005-04-16 15:20:36 -070016 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070017
Nicolas Pitref09b9972005-10-29 21:44:55 +010018#include <asm/memory.h>
Russell King753790e2011-02-06 15:32:24 +000019#include <asm/glue-df.h>
20#include <asm/glue-pf.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070021#include <asm/vfpmacros.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010022#include <mach/entry-macro.S>
Russell Kingd6551e82006-06-21 13:31:52 +010023#include <asm/thread_notify.h>
Catalin Marinasc4c57162009-02-16 11:42:09 +010024#include <asm/unwind.h>
Russell Kingcc20d422009-11-09 23:53:29 +000025#include <asm/unistd.h>
Tony Lindgrenf159f4e2010-07-05 14:53:10 +010026#include <asm/tls.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070027
28#include "entry-header.S"
Magnus Dammcd544ce2010-12-22 13:20:08 +010029#include <asm/entry-macro-multi.S>
Linus Torvalds1da177e2005-04-16 15:20:36 -070030
31/*
Russell King187a51a2005-05-21 18:14:44 +010032 * Interrupt handling. Preserves r7, r8, r9
33 */
34 .macro irq_handler
eric miao52108642010-12-13 09:42:34 +010035#ifdef CONFIG_MULTI_IRQ_HANDLER
36 ldr r5, =handle_arch_irq
37 mov r0, sp
38 ldr r5, [r5]
39 adr lr, BSYM(9997f)
40 teq r5, #0
41 movne pc, r5
Russell King37ee16a2005-11-08 19:08:05 +000042#endif
Magnus Dammcd544ce2010-12-22 13:20:08 +010043 arch_irq_handler_default
Russell Kingf00ec482010-09-04 10:47:48 +0100449997:
Russell King187a51a2005-05-21 18:14:44 +010045 .endm
46
Russell Kingac8b9c12011-06-26 10:22:08 +010047 .macro pabt_helper
Russell King8b418612011-06-25 19:25:02 +010048 @ PABORT handler takes fault address in r4
Russell Kingac8b9c12011-06-26 10:22:08 +010049#ifdef MULTI_PABORT
Russell King0402bec2011-06-25 15:46:08 +010050 ldr ip, .LCprocfns
Russell Kingac8b9c12011-06-26 10:22:08 +010051 mov lr, pc
Russell King0402bec2011-06-25 15:46:08 +010052 ldr pc, [ip, #PROCESSOR_PABT_FUNC]
Russell Kingac8b9c12011-06-26 10:22:08 +010053#else
54 bl CPU_PABORT_HANDLER
55#endif
56 .endm
57
58 .macro dabt_helper
Russell Kingb059bdc2011-06-25 15:44:20 +010059 mov r2, r4
60 mov r3, r5
Russell Kingac8b9c12011-06-26 10:22:08 +010061
62 @
63 @ Call the processor-specific abort handler:
64 @
65 @ r2 - aborted context pc
66 @ r3 - aborted context cpsr
67 @
68 @ The abort handler must return the aborted address in r0, and
69 @ the fault status register in r1. r9 must be preserved.
70 @
71#ifdef MULTI_DABORT
Russell King0402bec2011-06-25 15:46:08 +010072 ldr ip, .LCprocfns
Russell Kingac8b9c12011-06-26 10:22:08 +010073 mov lr, pc
Russell King0402bec2011-06-25 15:46:08 +010074 ldr pc, [ip, #PROCESSOR_DABT_FUNC]
Russell Kingac8b9c12011-06-26 10:22:08 +010075#else
76 bl CPU_DABORT_HANDLER
77#endif
78 .endm
79
Nicolas Pitre785d3cd2007-12-03 15:27:56 -050080#ifdef CONFIG_KPROBES
81 .section .kprobes.text,"ax",%progbits
82#else
83 .text
84#endif
85
Russell King187a51a2005-05-21 18:14:44 +010086/*
Linus Torvalds1da177e2005-04-16 15:20:36 -070087 * Invalid mode handlers
88 */
Russell Kingccea7a12005-05-31 22:22:32 +010089 .macro inv_entry, reason
90 sub sp, sp, #S_FRAME_SIZE
Catalin Marinasb86040a2009-07-24 12:32:54 +010091 ARM( stmib sp, {r1 - lr} )
92 THUMB( stmia sp, {r0 - r12} )
93 THUMB( str sp, [sp, #S_SP] )
94 THUMB( str lr, [sp, #S_LR] )
Linus Torvalds1da177e2005-04-16 15:20:36 -070095 mov r1, #\reason
96 .endm
97
98__pabt_invalid:
Russell Kingccea7a12005-05-31 22:22:32 +010099 inv_entry BAD_PREFETCH
100 b common_invalid
Catalin Marinas93ed3972008-08-28 11:22:32 +0100101ENDPROC(__pabt_invalid)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700102
103__dabt_invalid:
Russell Kingccea7a12005-05-31 22:22:32 +0100104 inv_entry BAD_DATA
105 b common_invalid
Catalin Marinas93ed3972008-08-28 11:22:32 +0100106ENDPROC(__dabt_invalid)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700107
108__irq_invalid:
Russell Kingccea7a12005-05-31 22:22:32 +0100109 inv_entry BAD_IRQ
110 b common_invalid
Catalin Marinas93ed3972008-08-28 11:22:32 +0100111ENDPROC(__irq_invalid)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700112
113__und_invalid:
Russell Kingccea7a12005-05-31 22:22:32 +0100114 inv_entry BAD_UNDEFINSTR
Linus Torvalds1da177e2005-04-16 15:20:36 -0700115
Russell Kingccea7a12005-05-31 22:22:32 +0100116 @
117 @ XXX fall through to common_invalid
118 @
119
120@
121@ common_invalid - generic code for failed exception (re-entrant version of handlers)
122@
123common_invalid:
124 zero_fp
125
126 ldmia r0, {r4 - r6}
127 add r0, sp, #S_PC @ here for interlock avoidance
128 mov r7, #-1 @ "" "" "" ""
129 str r4, [sp] @ save preserved r0
130 stmia r0, {r5 - r7} @ lr_<exception>,
131 @ cpsr_<exception>, "old_r0"
132
Linus Torvalds1da177e2005-04-16 15:20:36 -0700133 mov r0, sp
Linus Torvalds1da177e2005-04-16 15:20:36 -0700134 b bad_mode
Catalin Marinas93ed3972008-08-28 11:22:32 +0100135ENDPROC(__und_invalid)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700136
137/*
138 * SVC mode handlers
139 */
Nicolas Pitre2dede2d2006-01-14 16:18:08 +0000140
141#if defined(CONFIG_AEABI) && (__LINUX_ARM_ARCH__ >= 5)
142#define SPFIX(code...) code
143#else
144#define SPFIX(code...)
145#endif
146
Nicolas Pitred30a0c82007-12-14 15:56:01 -0500147 .macro svc_entry, stack_hole=0
Catalin Marinasc4c57162009-02-16 11:42:09 +0100148 UNWIND(.fnstart )
149 UNWIND(.save {r0 - pc} )
Catalin Marinasb86040a2009-07-24 12:32:54 +0100150 sub sp, sp, #(S_FRAME_SIZE + \stack_hole - 4)
151#ifdef CONFIG_THUMB2_KERNEL
152 SPFIX( str r0, [sp] ) @ temporarily saved
153 SPFIX( mov r0, sp )
154 SPFIX( tst r0, #4 ) @ test original stack alignment
155 SPFIX( ldr r0, [sp] ) @ restored
156#else
Nicolas Pitre2dede2d2006-01-14 16:18:08 +0000157 SPFIX( tst sp, #4 )
Catalin Marinasb86040a2009-07-24 12:32:54 +0100158#endif
159 SPFIX( subeq sp, sp, #4 )
160 stmia sp, {r1 - r12}
Russell Kingccea7a12005-05-31 22:22:32 +0100161
Russell Kingb059bdc2011-06-25 15:44:20 +0100162 ldmia r0, {r3 - r5}
163 add r7, sp, #S_SP - 4 @ here for interlock avoidance
164 mov r6, #-1 @ "" "" "" ""
165 add r2, sp, #(S_FRAME_SIZE + \stack_hole - 4)
166 SPFIX( addeq r2, r2, #4 )
167 str r3, [sp, #-4]! @ save the "real" r0 copied
Russell Kingccea7a12005-05-31 22:22:32 +0100168 @ from the exception stack
169
Russell Kingb059bdc2011-06-25 15:44:20 +0100170 mov r3, lr
Linus Torvalds1da177e2005-04-16 15:20:36 -0700171
172 @
173 @ We are now ready to fill in the remaining blanks on the stack:
174 @
Russell Kingb059bdc2011-06-25 15:44:20 +0100175 @ r2 - sp_svc
176 @ r3 - lr_svc
177 @ r4 - lr_<exception>, already fixed up for correct return/restart
178 @ r5 - spsr_<exception>
179 @ r6 - orig_r0 (see pt_regs definition in ptrace.h)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700180 @
Russell Kingb059bdc2011-06-25 15:44:20 +0100181 stmia r7, {r2 - r6}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700182 .endm
183
184 .align 5
185__dabt_svc:
Russell Kingccea7a12005-05-31 22:22:32 +0100186 svc_entry
Linus Torvalds1da177e2005-04-16 15:20:36 -0700187
Russell King02fe2842011-06-25 11:44:06 +0100188#ifdef CONFIG_TRACE_IRQFLAGS
189 bl trace_hardirqs_off
190#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700191
Russell Kingac8b9c12011-06-26 10:22:08 +0100192 dabt_helper
Linus Torvalds1da177e2005-04-16 15:20:36 -0700193
194 @
Russell King02fe2842011-06-25 11:44:06 +0100195 @ call main handler
Linus Torvalds1da177e2005-04-16 15:20:36 -0700196 @
Linus Torvalds1da177e2005-04-16 15:20:36 -0700197 mov r2, sp
198 bl do_DataAbort
199
200 @
201 @ IRQs off again before pulling preserved data off the stack
202 @
Russell Kingac788842010-07-10 10:10:18 +0100203 disable_irq_notrace
Linus Torvalds1da177e2005-04-16 15:20:36 -0700204
205 @
206 @ restore SPSR and restart the instruction
207 @
Russell Kingb059bdc2011-06-25 15:44:20 +0100208 ldr r5, [sp, #S_PSR]
Russell King02fe2842011-06-25 11:44:06 +0100209#ifdef CONFIG_TRACE_IRQFLAGS
210 tst r5, #PSR_I_BIT
211 bleq trace_hardirqs_on
212 tst r5, #PSR_I_BIT
213 blne trace_hardirqs_off
214#endif
Russell Kingb059bdc2011-06-25 15:44:20 +0100215 svc_exit r5 @ return from exception
Catalin Marinasc4c57162009-02-16 11:42:09 +0100216 UNWIND(.fnend )
Catalin Marinas93ed3972008-08-28 11:22:32 +0100217ENDPROC(__dabt_svc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700218
219 .align 5
220__irq_svc:
Russell Kingccea7a12005-05-31 22:22:32 +0100221 svc_entry
222
Russell Kingac788842010-07-10 10:10:18 +0100223#ifdef CONFIG_TRACE_IRQFLAGS
224 bl trace_hardirqs_off
225#endif
Russell King1613cc12011-06-25 10:57:57 +0100226
227 irq_handler
228
Linus Torvalds1da177e2005-04-16 15:20:36 -0700229#ifdef CONFIG_PREEMPT
Russell King706fdd92005-05-21 18:15:45 +0100230 get_thread_info tsk
231 ldr r8, [tsk, #TI_PREEMPT] @ get preempt count
Russell King706fdd92005-05-21 18:15:45 +0100232 ldr r0, [tsk, #TI_FLAGS] @ get flags
Russell King28fab1a2008-04-13 17:47:35 +0100233 teq r8, #0 @ if preempt count != 0
234 movne r0, #0 @ force flags to 0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700235 tst r0, #_TIF_NEED_RESCHED
236 blne svc_preempt
Linus Torvalds1da177e2005-04-16 15:20:36 -0700237#endif
Russell Kingb059bdc2011-06-25 15:44:20 +0100238 ldr r5, [sp, #S_PSR]
Russell King7ad1bcb2006-08-27 12:07:02 +0100239#ifdef CONFIG_TRACE_IRQFLAGS
Russell Kingfbab1c82011-06-25 16:57:50 +0100240 @ The parent context IRQs must have been enabled to get here in
241 @ the first place, so there's no point checking the PSR I bit.
242 bl trace_hardirqs_on
Russell King7ad1bcb2006-08-27 12:07:02 +0100243#endif
Russell Kingb059bdc2011-06-25 15:44:20 +0100244 svc_exit r5 @ return from exception
Catalin Marinasc4c57162009-02-16 11:42:09 +0100245 UNWIND(.fnend )
Catalin Marinas93ed3972008-08-28 11:22:32 +0100246ENDPROC(__irq_svc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700247
248 .ltorg
249
250#ifdef CONFIG_PREEMPT
251svc_preempt:
Russell King28fab1a2008-04-13 17:47:35 +0100252 mov r8, lr
Linus Torvalds1da177e2005-04-16 15:20:36 -07002531: bl preempt_schedule_irq @ irq en/disable is done inside
Russell King706fdd92005-05-21 18:15:45 +0100254 ldr r0, [tsk, #TI_FLAGS] @ get new tasks TI_FLAGS
Linus Torvalds1da177e2005-04-16 15:20:36 -0700255 tst r0, #_TIF_NEED_RESCHED
Russell King28fab1a2008-04-13 17:47:35 +0100256 moveq pc, r8 @ go again
Linus Torvalds1da177e2005-04-16 15:20:36 -0700257 b 1b
258#endif
259
260 .align 5
261__und_svc:
Nicolas Pitred30a0c82007-12-14 15:56:01 -0500262#ifdef CONFIG_KPROBES
263 @ If a kprobe is about to simulate a "stmdb sp..." instruction,
264 @ it obviously needs free stack space which then will belong to
265 @ the saved context.
266 svc_entry 64
267#else
Russell Kingccea7a12005-05-31 22:22:32 +0100268 svc_entry
Nicolas Pitred30a0c82007-12-14 15:56:01 -0500269#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700270
Russell Kingdf295df2011-06-25 16:55:58 +0100271#ifdef CONFIG_TRACE_IRQFLAGS
272 bl trace_hardirqs_off
273#endif
274
Linus Torvalds1da177e2005-04-16 15:20:36 -0700275 @
276 @ call emulation code, which returns using r9 if it has emulated
277 @ the instruction, or the more conventional lr if we are to treat
278 @ this as a real undefined instruction
279 @
280 @ r0 - instruction
281 @
Catalin Marinas83e686e2009-09-18 23:27:07 +0100282#ifndef CONFIG_THUMB2_KERNEL
Russell Kingb059bdc2011-06-25 15:44:20 +0100283 ldr r0, [r4, #-4]
Catalin Marinas83e686e2009-09-18 23:27:07 +0100284#else
Russell Kingb059bdc2011-06-25 15:44:20 +0100285 ldrh r0, [r4, #-2] @ Thumb instruction at LR - 2
Catalin Marinas83e686e2009-09-18 23:27:07 +0100286 and r9, r0, #0xf800
287 cmp r9, #0xe800 @ 32-bit instruction if xx >= 0
Russell Kingb059bdc2011-06-25 15:44:20 +0100288 ldrhhs r9, [r4] @ bottom 16 bits
Catalin Marinas83e686e2009-09-18 23:27:07 +0100289 orrhs r0, r9, r0, lsl #16
290#endif
Catalin Marinasb86040a2009-07-24 12:32:54 +0100291 adr r9, BSYM(1f)
Russell Kingb059bdc2011-06-25 15:44:20 +0100292 mov r2, r4
Linus Torvalds1da177e2005-04-16 15:20:36 -0700293 bl call_fpe
294
295 mov r0, sp @ struct pt_regs *regs
296 bl do_undefinstr
297
298 @
299 @ IRQs off again before pulling preserved data off the stack
300 @
Russell Kingac788842010-07-10 10:10:18 +01003011: disable_irq_notrace
Linus Torvalds1da177e2005-04-16 15:20:36 -0700302
303 @
304 @ restore SPSR and restart the instruction
305 @
Russell Kingb059bdc2011-06-25 15:44:20 +0100306 ldr r5, [sp, #S_PSR] @ Get SVC cpsr
Russell Kingdf295df2011-06-25 16:55:58 +0100307#ifdef CONFIG_TRACE_IRQFLAGS
308 tst r5, #PSR_I_BIT
309 bleq trace_hardirqs_on
310 tst r5, #PSR_I_BIT
311 blne trace_hardirqs_off
312#endif
Russell Kingb059bdc2011-06-25 15:44:20 +0100313 svc_exit r5 @ return from exception
Catalin Marinasc4c57162009-02-16 11:42:09 +0100314 UNWIND(.fnend )
Catalin Marinas93ed3972008-08-28 11:22:32 +0100315ENDPROC(__und_svc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700316
317 .align 5
318__pabt_svc:
Russell Kingccea7a12005-05-31 22:22:32 +0100319 svc_entry
Linus Torvalds1da177e2005-04-16 15:20:36 -0700320
Russell King02fe2842011-06-25 11:44:06 +0100321#ifdef CONFIG_TRACE_IRQFLAGS
322 bl trace_hardirqs_off
323#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700324
Russell Kingac8b9c12011-06-26 10:22:08 +0100325 pabt_helper
Kirill A. Shutemov4fb28472009-09-25 13:39:47 +0100326 mov r2, sp @ regs
Linus Torvalds1da177e2005-04-16 15:20:36 -0700327 bl do_PrefetchAbort @ call abort handler
328
329 @
330 @ IRQs off again before pulling preserved data off the stack
331 @
Russell Kingac788842010-07-10 10:10:18 +0100332 disable_irq_notrace
Linus Torvalds1da177e2005-04-16 15:20:36 -0700333
334 @
335 @ restore SPSR and restart the instruction
336 @
Russell Kingb059bdc2011-06-25 15:44:20 +0100337 ldr r5, [sp, #S_PSR]
Russell King02fe2842011-06-25 11:44:06 +0100338#ifdef CONFIG_TRACE_IRQFLAGS
339 tst r5, #PSR_I_BIT
340 bleq trace_hardirqs_on
341 tst r5, #PSR_I_BIT
342 blne trace_hardirqs_off
343#endif
Russell Kingb059bdc2011-06-25 15:44:20 +0100344 svc_exit r5 @ return from exception
Catalin Marinasc4c57162009-02-16 11:42:09 +0100345 UNWIND(.fnend )
Catalin Marinas93ed3972008-08-28 11:22:32 +0100346ENDPROC(__pabt_svc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700347
348 .align 5
Russell King49f680e2005-05-31 18:02:00 +0100349.LCcralign:
350 .word cr_alignment
Paul Brook48d79272008-04-18 22:43:07 +0100351#ifdef MULTI_DABORT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700352.LCprocfns:
353 .word processor
354#endif
355.LCfp:
356 .word fp_enter
Linus Torvalds1da177e2005-04-16 15:20:36 -0700357
358/*
359 * User mode handlers
Nicolas Pitre2dede2d2006-01-14 16:18:08 +0000360 *
361 * EABI note: sp_svc is always 64-bit aligned here, so should S_FRAME_SIZE
Linus Torvalds1da177e2005-04-16 15:20:36 -0700362 */
Nicolas Pitre2dede2d2006-01-14 16:18:08 +0000363
364#if defined(CONFIG_AEABI) && (__LINUX_ARM_ARCH__ >= 5) && (S_FRAME_SIZE & 7)
365#error "sizeof(struct pt_regs) must be a multiple of 8"
366#endif
367
Russell Kingccea7a12005-05-31 22:22:32 +0100368 .macro usr_entry
Catalin Marinasc4c57162009-02-16 11:42:09 +0100369 UNWIND(.fnstart )
370 UNWIND(.cantunwind ) @ don't unwind the user space
Russell Kingccea7a12005-05-31 22:22:32 +0100371 sub sp, sp, #S_FRAME_SIZE
Catalin Marinasb86040a2009-07-24 12:32:54 +0100372 ARM( stmib sp, {r1 - r12} )
373 THUMB( stmia sp, {r0 - r12} )
Russell Kingccea7a12005-05-31 22:22:32 +0100374
Russell Kingb059bdc2011-06-25 15:44:20 +0100375 ldmia r0, {r3 - r5}
Russell Kingccea7a12005-05-31 22:22:32 +0100376 add r0, sp, #S_PC @ here for interlock avoidance
Russell Kingb059bdc2011-06-25 15:44:20 +0100377 mov r6, #-1 @ "" "" "" ""
Russell Kingccea7a12005-05-31 22:22:32 +0100378
Russell Kingb059bdc2011-06-25 15:44:20 +0100379 str r3, [sp] @ save the "real" r0 copied
Russell Kingccea7a12005-05-31 22:22:32 +0100380 @ from the exception stack
Linus Torvalds1da177e2005-04-16 15:20:36 -0700381
382 @
383 @ We are now ready to fill in the remaining blanks on the stack:
384 @
Russell Kingb059bdc2011-06-25 15:44:20 +0100385 @ r4 - lr_<exception>, already fixed up for correct return/restart
386 @ r5 - spsr_<exception>
387 @ r6 - orig_r0 (see pt_regs definition in ptrace.h)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700388 @
389 @ Also, separately save sp_usr and lr_usr
390 @
Russell Kingb059bdc2011-06-25 15:44:20 +0100391 stmia r0, {r4 - r6}
Catalin Marinasb86040a2009-07-24 12:32:54 +0100392 ARM( stmdb r0, {sp, lr}^ )
393 THUMB( store_user_sp_lr r0, r1, S_SP - S_PC )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700394
395 @
396 @ Enable the alignment trap while in kernel mode
397 @
Russell King49f680e2005-05-31 18:02:00 +0100398 alignment_trap r0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700399
400 @
401 @ Clear FP to mark the first stack frame
402 @
403 zero_fp
404 .endm
405
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100406 .macro kuser_cmpxchg_check
407#if __LINUX_ARM_ARCH__ < 6 && !defined(CONFIG_NEEDS_SYSCALL_FOR_CMPXCHG)
408#ifndef CONFIG_MMU
409#warning "NPTL on non MMU needs fixing"
410#else
411 @ Make sure our user space atomic helper is restarted
412 @ if it was interrupted in a critical region. Here we
413 @ perform a quick test inline since it should be false
414 @ 99.9999% of the time. The rest is done out of line.
Russell Kingb059bdc2011-06-25 15:44:20 +0100415 cmp r4, #TASK_SIZE
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100416 blhs kuser_cmpxchg_fixup
417#endif
418#endif
419 .endm
420
Linus Torvalds1da177e2005-04-16 15:20:36 -0700421 .align 5
422__dabt_usr:
Russell Kingccea7a12005-05-31 22:22:32 +0100423 usr_entry
Russell Kingbc089602011-06-25 18:28:19 +0100424
425#ifdef CONFIG_IRQSOFF_TRACER
426 bl trace_hardirqs_off
427#endif
428
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100429 kuser_cmpxchg_check
Russell Kingac8b9c12011-06-26 10:22:08 +0100430 dabt_helper
Linus Torvalds1da177e2005-04-16 15:20:36 -0700431
Linus Torvalds1da177e2005-04-16 15:20:36 -0700432 mov r2, sp
Catalin Marinasb86040a2009-07-24 12:32:54 +0100433 adr lr, BSYM(ret_from_exception)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700434 b do_DataAbort
Catalin Marinasc4c57162009-02-16 11:42:09 +0100435 UNWIND(.fnend )
Catalin Marinas93ed3972008-08-28 11:22:32 +0100436ENDPROC(__dabt_usr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700437
438 .align 5
439__irq_usr:
Russell Kingccea7a12005-05-31 22:22:32 +0100440 usr_entry
Linus Torvalds1da177e2005-04-16 15:20:36 -0700441
Ming Lei9fc25522011-06-05 02:24:58 +0100442#ifdef CONFIG_IRQSOFF_TRACER
443 bl trace_hardirqs_off
444#endif
445
Russell Kingbc089602011-06-25 18:28:19 +0100446 kuser_cmpxchg_check
Russell King187a51a2005-05-21 18:14:44 +0100447 irq_handler
Russell King1613cc12011-06-25 10:57:57 +0100448 get_thread_info tsk
Linus Torvalds1da177e2005-04-16 15:20:36 -0700449 mov why, #0
Ming Lei9fc25522011-06-05 02:24:58 +0100450 b ret_to_user_from_irq
Catalin Marinasc4c57162009-02-16 11:42:09 +0100451 UNWIND(.fnend )
Catalin Marinas93ed3972008-08-28 11:22:32 +0100452ENDPROC(__irq_usr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700453
454 .ltorg
455
456 .align 5
457__und_usr:
Russell Kingccea7a12005-05-31 22:22:32 +0100458 usr_entry
Russell Kingbc089602011-06-25 18:28:19 +0100459
460#ifdef CONFIG_IRQSOFF_TRACER
461 bl trace_hardirqs_off
462#endif
463
Russell Kingb059bdc2011-06-25 15:44:20 +0100464 mov r2, r4
465 mov r3, r5
Linus Torvalds1da177e2005-04-16 15:20:36 -0700466
Linus Torvalds1da177e2005-04-16 15:20:36 -0700467 @
468 @ fall through to the emulation code, which returns using r9 if
469 @ it has emulated the instruction, or the more conventional lr
470 @ if we are to treat this as a real undefined instruction
471 @
472 @ r0 - instruction
473 @
Catalin Marinasb86040a2009-07-24 12:32:54 +0100474 adr r9, BSYM(ret_from_exception)
475 adr lr, BSYM(__und_usr_unknown)
Paul Brookcb170a42008-04-18 22:43:08 +0100476 tst r3, #PSR_T_BIT @ Thumb mode?
Catalin Marinasb86040a2009-07-24 12:32:54 +0100477 itet eq @ explicit IT needed for the 1f label
Paul Brookcb170a42008-04-18 22:43:08 +0100478 subeq r4, r2, #4 @ ARM instr at LR - 4
479 subne r4, r2, #2 @ Thumb instr at LR - 2
4801: ldreqt r0, [r4]
Catalin Marinas26584852009-05-30 14:00:18 +0100481#ifdef CONFIG_CPU_ENDIAN_BE8
482 reveq r0, r0 @ little endian instruction
483#endif
Paul Brookcb170a42008-04-18 22:43:08 +0100484 beq call_fpe
485 @ Thumb instruction
486#if __LINUX_ARM_ARCH__ >= 7
Catalin Marinasb86040a2009-07-24 12:32:54 +01004872:
488 ARM( ldrht r5, [r4], #2 )
489 THUMB( ldrht r5, [r4] )
490 THUMB( add r4, r4, #2 )
Paul Brookcb170a42008-04-18 22:43:08 +0100491 and r0, r5, #0xf800 @ mask bits 111x x... .... ....
492 cmp r0, #0xe800 @ 32bit instruction if xx != 0
493 blo __und_usr_unknown
4943: ldrht r0, [r4]
495 add r2, r2, #2 @ r2 is PC + 2, make it PC + 4
496 orr r0, r0, r5, lsl #16
497#else
498 b __und_usr_unknown
499#endif
Catalin Marinasc4c57162009-02-16 11:42:09 +0100500 UNWIND(.fnend )
Catalin Marinas93ed3972008-08-28 11:22:32 +0100501ENDPROC(__und_usr)
Paul Brookcb170a42008-04-18 22:43:08 +0100502
Linus Torvalds1da177e2005-04-16 15:20:36 -0700503 @
504 @ fallthrough to call_fpe
505 @
506
507/*
508 * The out of line fixup for the ldrt above.
509 */
Russell King42604152010-04-19 10:15:03 +0100510 .pushsection .fixup, "ax"
Paul Brookcb170a42008-04-18 22:43:08 +01005114: mov pc, r9
Russell King42604152010-04-19 10:15:03 +0100512 .popsection
513 .pushsection __ex_table,"a"
Paul Brookcb170a42008-04-18 22:43:08 +0100514 .long 1b, 4b
515#if __LINUX_ARM_ARCH__ >= 7
516 .long 2b, 4b
517 .long 3b, 4b
518#endif
Russell King42604152010-04-19 10:15:03 +0100519 .popsection
Linus Torvalds1da177e2005-04-16 15:20:36 -0700520
521/*
522 * Check whether the instruction is a co-processor instruction.
523 * If yes, we need to call the relevant co-processor handler.
524 *
525 * Note that we don't do a full check here for the co-processor
526 * instructions; all instructions with bit 27 set are well
527 * defined. The only instructions that should fault are the
528 * co-processor instructions. However, we have to watch out
529 * for the ARM6/ARM7 SWI bug.
530 *
Catalin Marinasb5872db2008-01-10 19:16:17 +0100531 * NEON is a special case that has to be handled here. Not all
532 * NEON instructions are co-processor instructions, so we have
533 * to make a special case of checking for them. Plus, there's
534 * five groups of them, so we have a table of mask/opcode pairs
535 * to check against, and if any match then we branch off into the
536 * NEON handler code.
537 *
Linus Torvalds1da177e2005-04-16 15:20:36 -0700538 * Emulators may wish to make use of the following registers:
539 * r0 = instruction opcode.
540 * r2 = PC+4
Russell Kingdb6ccbb2007-01-06 22:53:48 +0000541 * r9 = normal "successful" return address
Linus Torvalds1da177e2005-04-16 15:20:36 -0700542 * r10 = this threads thread_info structure.
Russell Kingdb6ccbb2007-01-06 22:53:48 +0000543 * lr = unrecognised instruction return address
Linus Torvalds1da177e2005-04-16 15:20:36 -0700544 */
Paul Brookcb170a42008-04-18 22:43:08 +0100545 @
546 @ Fall-through from Thumb-2 __und_usr
547 @
548#ifdef CONFIG_NEON
549 adr r6, .LCneon_thumb_opcodes
550 b 2f
551#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700552call_fpe:
Catalin Marinasb5872db2008-01-10 19:16:17 +0100553#ifdef CONFIG_NEON
Paul Brookcb170a42008-04-18 22:43:08 +0100554 adr r6, .LCneon_arm_opcodes
Catalin Marinasb5872db2008-01-10 19:16:17 +01005552:
556 ldr r7, [r6], #4 @ mask value
557 cmp r7, #0 @ end mask?
558 beq 1f
559 and r8, r0, r7
560 ldr r7, [r6], #4 @ opcode bits matching in mask
561 cmp r8, r7 @ NEON instruction?
562 bne 2b
563 get_thread_info r10
564 mov r7, #1
565 strb r7, [r10, #TI_USED_CP + 10] @ mark CP#10 as used
566 strb r7, [r10, #TI_USED_CP + 11] @ mark CP#11 as used
567 b do_vfp @ let VFP handler handle this
5681:
569#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700570 tst r0, #0x08000000 @ only CDP/CPRT/LDC/STC have bit 27
Paul Brookcb170a42008-04-18 22:43:08 +0100571 tstne r0, #0x04000000 @ bit 26 set on both ARM and Thumb-2
Linus Torvalds1da177e2005-04-16 15:20:36 -0700572#if defined(CONFIG_CPU_ARM610) || defined(CONFIG_CPU_ARM710)
573 and r8, r0, #0x0f000000 @ mask out op-code bits
574 teqne r8, #0x0f000000 @ SWI (ARM6/7 bug)?
575#endif
576 moveq pc, lr
577 get_thread_info r10 @ get current thread
578 and r8, r0, #0x00000f00 @ mask out CP number
Catalin Marinasb86040a2009-07-24 12:32:54 +0100579 THUMB( lsr r8, r8, #8 )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700580 mov r7, #1
581 add r6, r10, #TI_USED_CP
Catalin Marinasb86040a2009-07-24 12:32:54 +0100582 ARM( strb r7, [r6, r8, lsr #8] ) @ set appropriate used_cp[]
583 THUMB( strb r7, [r6, r8] ) @ set appropriate used_cp[]
Linus Torvalds1da177e2005-04-16 15:20:36 -0700584#ifdef CONFIG_IWMMXT
585 @ Test if we need to give access to iWMMXt coprocessors
586 ldr r5, [r10, #TI_FLAGS]
587 rsbs r7, r8, #(1 << 8) @ CP 0 or 1 only
588 movcss r7, r5, lsr #(TIF_USING_IWMMXT + 1)
589 bcs iwmmxt_task_enable
590#endif
Catalin Marinasb86040a2009-07-24 12:32:54 +0100591 ARM( add pc, pc, r8, lsr #6 )
592 THUMB( lsl r8, r8, #2 )
593 THUMB( add pc, r8 )
594 nop
Linus Torvalds1da177e2005-04-16 15:20:36 -0700595
Catalin Marinasa771fe62009-10-12 17:31:20 +0100596 movw_pc lr @ CP#0
Catalin Marinasb86040a2009-07-24 12:32:54 +0100597 W(b) do_fpe @ CP#1 (FPE)
598 W(b) do_fpe @ CP#2 (FPE)
Catalin Marinasa771fe62009-10-12 17:31:20 +0100599 movw_pc lr @ CP#3
Lennert Buytenhekc17fad12006-06-27 23:03:03 +0100600#ifdef CONFIG_CRUNCH
601 b crunch_task_enable @ CP#4 (MaverickCrunch)
602 b crunch_task_enable @ CP#5 (MaverickCrunch)
603 b crunch_task_enable @ CP#6 (MaverickCrunch)
604#else
Catalin Marinasa771fe62009-10-12 17:31:20 +0100605 movw_pc lr @ CP#4
606 movw_pc lr @ CP#5
607 movw_pc lr @ CP#6
Lennert Buytenhekc17fad12006-06-27 23:03:03 +0100608#endif
Catalin Marinasa771fe62009-10-12 17:31:20 +0100609 movw_pc lr @ CP#7
610 movw_pc lr @ CP#8
611 movw_pc lr @ CP#9
Linus Torvalds1da177e2005-04-16 15:20:36 -0700612#ifdef CONFIG_VFP
Catalin Marinasb86040a2009-07-24 12:32:54 +0100613 W(b) do_vfp @ CP#10 (VFP)
614 W(b) do_vfp @ CP#11 (VFP)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700615#else
Catalin Marinasa771fe62009-10-12 17:31:20 +0100616 movw_pc lr @ CP#10 (VFP)
617 movw_pc lr @ CP#11 (VFP)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700618#endif
Catalin Marinasa771fe62009-10-12 17:31:20 +0100619 movw_pc lr @ CP#12
620 movw_pc lr @ CP#13
621 movw_pc lr @ CP#14 (Debug)
622 movw_pc lr @ CP#15 (Control)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700623
Catalin Marinasb5872db2008-01-10 19:16:17 +0100624#ifdef CONFIG_NEON
625 .align 6
626
Paul Brookcb170a42008-04-18 22:43:08 +0100627.LCneon_arm_opcodes:
Catalin Marinasb5872db2008-01-10 19:16:17 +0100628 .word 0xfe000000 @ mask
629 .word 0xf2000000 @ opcode
630
631 .word 0xff100000 @ mask
632 .word 0xf4000000 @ opcode
633
634 .word 0x00000000 @ mask
635 .word 0x00000000 @ opcode
Paul Brookcb170a42008-04-18 22:43:08 +0100636
637.LCneon_thumb_opcodes:
638 .word 0xef000000 @ mask
639 .word 0xef000000 @ opcode
640
641 .word 0xff100000 @ mask
642 .word 0xf9000000 @ opcode
643
644 .word 0x00000000 @ mask
645 .word 0x00000000 @ opcode
Catalin Marinasb5872db2008-01-10 19:16:17 +0100646#endif
647
Linus Torvalds1da177e2005-04-16 15:20:36 -0700648do_fpe:
Russell King5d25ac02006-03-15 12:33:43 +0000649 enable_irq
Linus Torvalds1da177e2005-04-16 15:20:36 -0700650 ldr r4, .LCfp
651 add r10, r10, #TI_FPSTATE @ r10 = workspace
652 ldr pc, [r4] @ Call FP module USR entry point
653
654/*
655 * The FP module is called with these registers set:
656 * r0 = instruction
657 * r2 = PC+4
658 * r9 = normal "successful" return address
659 * r10 = FP workspace
660 * lr = unrecognised FP instruction return address
661 */
662
Santosh Shilimkar124efc22010-04-30 10:45:46 +0100663 .pushsection .data
Linus Torvalds1da177e2005-04-16 15:20:36 -0700664ENTRY(fp_enter)
Russell Kingdb6ccbb2007-01-06 22:53:48 +0000665 .word no_fp
Santosh Shilimkar124efc22010-04-30 10:45:46 +0100666 .popsection
Linus Torvalds1da177e2005-04-16 15:20:36 -0700667
Catalin Marinas83e686e2009-09-18 23:27:07 +0100668ENTRY(no_fp)
669 mov pc, lr
670ENDPROC(no_fp)
Russell Kingdb6ccbb2007-01-06 22:53:48 +0000671
672__und_usr_unknown:
Russell Kingecbab712009-01-27 23:20:00 +0000673 enable_irq
Linus Torvalds1da177e2005-04-16 15:20:36 -0700674 mov r0, sp
Catalin Marinasb86040a2009-07-24 12:32:54 +0100675 adr lr, BSYM(ret_from_exception)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700676 b do_undefinstr
Catalin Marinas93ed3972008-08-28 11:22:32 +0100677ENDPROC(__und_usr_unknown)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700678
679 .align 5
680__pabt_usr:
Russell Kingccea7a12005-05-31 22:22:32 +0100681 usr_entry
Russell Kingbc089602011-06-25 18:28:19 +0100682
683#ifdef CONFIG_IRQSOFF_TRACER
684 bl trace_hardirqs_off
685#endif
686
Russell Kingac8b9c12011-06-26 10:22:08 +0100687 pabt_helper
Kirill A. Shutemov4fb28472009-09-25 13:39:47 +0100688 mov r2, sp @ regs
Linus Torvalds1da177e2005-04-16 15:20:36 -0700689 bl do_PrefetchAbort @ call abort handler
Catalin Marinasc4c57162009-02-16 11:42:09 +0100690 UNWIND(.fnend )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700691 /* fall through */
692/*
693 * This is the return code to user mode for abort handlers
694 */
695ENTRY(ret_from_exception)
Catalin Marinasc4c57162009-02-16 11:42:09 +0100696 UNWIND(.fnstart )
697 UNWIND(.cantunwind )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700698 get_thread_info tsk
699 mov why, #0
700 b ret_to_user
Catalin Marinasc4c57162009-02-16 11:42:09 +0100701 UNWIND(.fnend )
Catalin Marinas93ed3972008-08-28 11:22:32 +0100702ENDPROC(__pabt_usr)
703ENDPROC(ret_from_exception)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700704
705/*
706 * Register switch for ARMv3 and ARMv4 processors
707 * r0 = previous task_struct, r1 = previous thread_info, r2 = next thread_info
708 * previous and next are guaranteed not to be the same.
709 */
710ENTRY(__switch_to)
Catalin Marinasc4c57162009-02-16 11:42:09 +0100711 UNWIND(.fnstart )
712 UNWIND(.cantunwind )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700713 add ip, r1, #TI_CPU_SAVE
714 ldr r3, [r2, #TI_TP_VALUE]
Catalin Marinasb86040a2009-07-24 12:32:54 +0100715 ARM( stmia ip!, {r4 - sl, fp, sp, lr} ) @ Store most regs on stack
716 THUMB( stmia ip!, {r4 - sl, fp} ) @ Store most regs on stack
717 THUMB( str sp, [ip], #4 )
718 THUMB( str lr, [ip], #4 )
Catalin Marinas247055a2010-09-13 16:03:21 +0100719#ifdef CONFIG_CPU_USE_DOMAINS
Russell Kingd6551e82006-06-21 13:31:52 +0100720 ldr r6, [r2, #TI_CPU_DOMAIN]
Hyok S. Choiafeb90c2006-01-13 21:05:25 +0000721#endif
Tony Lindgrenf159f4e2010-07-05 14:53:10 +0100722 set_tls r3, r4, r5
Nicolas Pitredf0698b2010-06-07 21:50:33 -0400723#if defined(CONFIG_CC_STACKPROTECTOR) && !defined(CONFIG_SMP)
724 ldr r7, [r2, #TI_TASK]
725 ldr r8, =__stack_chk_guard
726 ldr r7, [r7, #TSK_STACK_CANARY]
727#endif
Catalin Marinas247055a2010-09-13 16:03:21 +0100728#ifdef CONFIG_CPU_USE_DOMAINS
Linus Torvalds1da177e2005-04-16 15:20:36 -0700729 mcr p15, 0, r6, c3, c0, 0 @ Set domain register
Hyok S. Choiafeb90c2006-01-13 21:05:25 +0000730#endif
Russell Kingd6551e82006-06-21 13:31:52 +0100731 mov r5, r0
732 add r4, r2, #TI_CPU_SAVE
733 ldr r0, =thread_notify_head
734 mov r1, #THREAD_NOTIFY_SWITCH
735 bl atomic_notifier_call_chain
Nicolas Pitredf0698b2010-06-07 21:50:33 -0400736#if defined(CONFIG_CC_STACKPROTECTOR) && !defined(CONFIG_SMP)
737 str r7, [r8]
738#endif
Catalin Marinasb86040a2009-07-24 12:32:54 +0100739 THUMB( mov ip, r4 )
Russell Kingd6551e82006-06-21 13:31:52 +0100740 mov r0, r5
Catalin Marinasb86040a2009-07-24 12:32:54 +0100741 ARM( ldmia r4, {r4 - sl, fp, sp, pc} ) @ Load all regs saved previously
742 THUMB( ldmia ip!, {r4 - sl, fp} ) @ Load all regs saved previously
743 THUMB( ldr sp, [ip], #4 )
744 THUMB( ldr pc, [ip] )
Catalin Marinasc4c57162009-02-16 11:42:09 +0100745 UNWIND(.fnend )
Catalin Marinas93ed3972008-08-28 11:22:32 +0100746ENDPROC(__switch_to)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700747
748 __INIT
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100749
750/*
751 * User helpers.
752 *
753 * These are segment of kernel provided user code reachable from user space
754 * at a fixed address in kernel memory. This is used to provide user space
755 * with some operations which require kernel help because of unimplemented
756 * native feature and/or instructions in many ARM CPUs. The idea is for
757 * this code to be executed directly in user mode for best efficiency but
758 * which is too intimate with the kernel counter part to be left to user
759 * libraries. In fact this code might even differ from one CPU to another
760 * depending on the available instruction set and restrictions like on
761 * SMP systems. In other words, the kernel reserves the right to change
762 * this code as needed without warning. Only the entry points and their
763 * results are guaranteed to be stable.
764 *
765 * Each segment is 32-byte aligned and will be moved to the top of the high
766 * vector page. New segments (if ever needed) must be added in front of
767 * existing ones. This mechanism should be used only for things that are
768 * really small and justified, and not be abused freely.
769 *
770 * User space is expected to implement those things inline when optimizing
771 * for a processor that has the necessary native support, but only if such
772 * resulting binaries are already to be incompatible with earlier ARM
773 * processors due to the use of unsupported instructions other than what
774 * is provided here. In other words don't make binaries unable to run on
775 * earlier processors just for the sake of not using these kernel helpers
776 * if your compiled code is not going to use the new instructions for other
777 * purpose.
778 */
Catalin Marinasb86040a2009-07-24 12:32:54 +0100779 THUMB( .arm )
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100780
Nicolas Pitreba9b5d72006-08-18 17:20:15 +0100781 .macro usr_ret, reg
782#ifdef CONFIG_ARM_THUMB
783 bx \reg
784#else
785 mov pc, \reg
786#endif
787 .endm
788
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100789 .align 5
790 .globl __kuser_helper_start
791__kuser_helper_start:
792
793/*
794 * Reference prototype:
795 *
Nicolas Pitre7c612bf2005-12-19 22:20:51 +0000796 * void __kernel_memory_barrier(void)
797 *
798 * Input:
799 *
800 * lr = return address
801 *
802 * Output:
803 *
804 * none
805 *
806 * Clobbered:
807 *
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100808 * none
Nicolas Pitre7c612bf2005-12-19 22:20:51 +0000809 *
810 * Definition and user space usage example:
811 *
812 * typedef void (__kernel_dmb_t)(void);
813 * #define __kernel_dmb (*(__kernel_dmb_t *)0xffff0fa0)
814 *
815 * Apply any needed memory barrier to preserve consistency with data modified
816 * manually and __kuser_cmpxchg usage.
817 *
818 * This could be used as follows:
819 *
820 * #define __kernel_dmb() \
821 * asm volatile ( "mov r0, #0xffff0fff; mov lr, pc; sub pc, r0, #95" \
Paul Brook6896eec2006-03-28 22:19:29 +0100822 * : : : "r0", "lr","cc" )
Nicolas Pitre7c612bf2005-12-19 22:20:51 +0000823 */
824
825__kuser_memory_barrier: @ 0xffff0fa0
Dave Martined3768a2010-12-01 15:39:23 +0100826 smp_dmb arm
Nicolas Pitreba9b5d72006-08-18 17:20:15 +0100827 usr_ret lr
Nicolas Pitre7c612bf2005-12-19 22:20:51 +0000828
829 .align 5
830
831/*
832 * Reference prototype:
833 *
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100834 * int __kernel_cmpxchg(int oldval, int newval, int *ptr)
835 *
836 * Input:
837 *
838 * r0 = oldval
839 * r1 = newval
840 * r2 = ptr
841 * lr = return address
842 *
843 * Output:
844 *
845 * r0 = returned value (zero or non-zero)
846 * C flag = set if r0 == 0, clear if r0 != 0
847 *
848 * Clobbered:
849 *
850 * r3, ip, flags
851 *
852 * Definition and user space usage example:
853 *
854 * typedef int (__kernel_cmpxchg_t)(int oldval, int newval, int *ptr);
855 * #define __kernel_cmpxchg (*(__kernel_cmpxchg_t *)0xffff0fc0)
856 *
857 * Atomically store newval in *ptr if *ptr is equal to oldval for user space.
858 * Return zero if *ptr was changed or non-zero if no exchange happened.
859 * The C flag is also set if *ptr was changed to allow for assembly
860 * optimization in the calling code.
861 *
Nicolas Pitre5964eae2006-02-08 21:19:37 +0000862 * Notes:
863 *
864 * - This routine already includes memory barriers as needed.
865 *
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100866 * For example, a user space atomic_add implementation could look like this:
867 *
868 * #define atomic_add(ptr, val) \
869 * ({ register unsigned int *__ptr asm("r2") = (ptr); \
870 * register unsigned int __result asm("r1"); \
871 * asm volatile ( \
872 * "1: @ atomic_add\n\t" \
873 * "ldr r0, [r2]\n\t" \
874 * "mov r3, #0xffff0fff\n\t" \
875 * "add lr, pc, #4\n\t" \
876 * "add r1, r0, %2\n\t" \
877 * "add pc, r3, #(0xffff0fc0 - 0xffff0fff)\n\t" \
878 * "bcc 1b" \
879 * : "=&r" (__result) \
880 * : "r" (__ptr), "rIL" (val) \
881 * : "r0","r3","ip","lr","cc","memory" ); \
882 * __result; })
883 */
884
885__kuser_cmpxchg: @ 0xffff0fc0
886
Nicolas Pitredcef1f62005-06-08 19:00:47 +0100887#if defined(CONFIG_NEEDS_SYSCALL_FOR_CMPXCHG)
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100888
Nicolas Pitredcef1f62005-06-08 19:00:47 +0100889 /*
890 * Poor you. No fast solution possible...
891 * The kernel itself must perform the operation.
892 * A special ghost syscall is used for that (see traps.c).
893 */
Nicolas Pitre5e097442006-01-18 22:38:49 +0000894 stmfd sp!, {r7, lr}
Dave Martin55afd262010-12-01 18:12:43 +0100895 ldr r7, 1f @ it's 20 bits
Russell Kingcc20d422009-11-09 23:53:29 +0000896 swi __ARM_NR_cmpxchg
Nicolas Pitre5e097442006-01-18 22:38:49 +0000897 ldmfd sp!, {r7, pc}
Russell Kingcc20d422009-11-09 23:53:29 +00008981: .word __ARM_NR_cmpxchg
Nicolas Pitredcef1f62005-06-08 19:00:47 +0100899
900#elif __LINUX_ARM_ARCH__ < 6
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100901
Nicolas Pitre49bca4c2006-02-08 21:19:37 +0000902#ifdef CONFIG_MMU
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100903
904 /*
905 * The only thing that can break atomicity in this cmpxchg
906 * implementation is either an IRQ or a data abort exception
907 * causing another process/thread to be scheduled in the middle
908 * of the critical sequence. To prevent this, code is added to
909 * the IRQ and data abort exception handlers to set the pc back
910 * to the beginning of the critical section if it is found to be
911 * within that critical section (see kuser_cmpxchg_fixup).
912 */
9131: ldr r3, [r2] @ load current val
914 subs r3, r3, r0 @ compare with oldval
9152: streq r1, [r2] @ store newval if eq
916 rsbs r0, r3, #0 @ set return val and C flag
917 usr_ret lr
918
919 .text
920kuser_cmpxchg_fixup:
921 @ Called from kuser_cmpxchg_check macro.
Russell Kingb059bdc2011-06-25 15:44:20 +0100922 @ r4 = address of interrupted insn (must be preserved).
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100923 @ sp = saved regs. r7 and r8 are clobbered.
924 @ 1b = first critical insn, 2b = last critical insn.
Russell Kingb059bdc2011-06-25 15:44:20 +0100925 @ If r4 >= 1b and r4 <= 2b then saved pc_usr is set to 1b.
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100926 mov r7, #0xffff0fff
927 sub r7, r7, #(0xffff0fff - (0xffff0fc0 + (1b - __kuser_cmpxchg)))
Russell Kingb059bdc2011-06-25 15:44:20 +0100928 subs r8, r4, r7
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100929 rsbcss r8, r8, #(2b - 1b)
930 strcs r7, [sp, #S_PC]
931 mov pc, lr
932 .previous
933
Nicolas Pitre49bca4c2006-02-08 21:19:37 +0000934#else
935#warning "NPTL on non MMU needs fixing"
936 mov r0, #-1
937 adds r0, r0, #0
Nicolas Pitreba9b5d72006-08-18 17:20:15 +0100938 usr_ret lr
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100939#endif
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100940
941#else
942
Dave Martined3768a2010-12-01 15:39:23 +0100943 smp_dmb arm
Nicolas Pitreb49c0f22007-11-20 17:20:29 +01009441: ldrex r3, [r2]
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100945 subs r3, r3, r0
946 strexeq r3, r1, [r2]
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100947 teqeq r3, #1
948 beq 1b
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100949 rsbs r0, r3, #0
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100950 /* beware -- each __kuser slot must be 8 instructions max */
Russell Kingf00ec482010-09-04 10:47:48 +0100951 ALT_SMP(b __kuser_memory_barrier)
952 ALT_UP(usr_ret lr)
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100953
954#endif
955
956 .align 5
957
958/*
959 * Reference prototype:
960 *
961 * int __kernel_get_tls(void)
962 *
963 * Input:
964 *
965 * lr = return address
966 *
967 * Output:
968 *
969 * r0 = TLS value
970 *
971 * Clobbered:
972 *
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100973 * none
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100974 *
975 * Definition and user space usage example:
976 *
977 * typedef int (__kernel_get_tls_t)(void);
978 * #define __kernel_get_tls (*(__kernel_get_tls_t *)0xffff0fe0)
979 *
980 * Get the TLS value as previously set via the __ARM_NR_set_tls syscall.
981 *
982 * This could be used as follows:
983 *
984 * #define __kernel_get_tls() \
985 * ({ register unsigned int __val asm("r0"); \
986 * asm( "mov r0, #0xffff0fff; mov lr, pc; sub pc, r0, #31" \
987 * : "=r" (__val) : : "lr","cc" ); \
988 * __val; })
989 */
990
991__kuser_get_tls: @ 0xffff0fe0
Tony Lindgrenf159f4e2010-07-05 14:53:10 +0100992 ldr r0, [pc, #(16 - 8)] @ read TLS, set in kuser_get_tls_init
Nicolas Pitreba9b5d72006-08-18 17:20:15 +0100993 usr_ret lr
Tony Lindgrenf159f4e2010-07-05 14:53:10 +0100994 mrc p15, 0, r0, c13, c0, 3 @ 0xffff0fe8 hardware TLS code
995 .rep 4
996 .word 0 @ 0xffff0ff0 software TLS value, then
997 .endr @ pad up to __kuser_helper_version
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100998
999/*
1000 * Reference declaration:
1001 *
1002 * extern unsigned int __kernel_helper_version;
1003 *
1004 * Definition and user space usage example:
1005 *
1006 * #define __kernel_helper_version (*(unsigned int *)0xffff0ffc)
1007 *
1008 * User space may read this to determine the curent number of helpers
1009 * available.
1010 */
1011
1012__kuser_helper_version: @ 0xffff0ffc
1013 .word ((__kuser_helper_end - __kuser_helper_start) >> 5)
1014
1015 .globl __kuser_helper_end
1016__kuser_helper_end:
1017
Catalin Marinasb86040a2009-07-24 12:32:54 +01001018 THUMB( .thumb )
Nicolas Pitre2d2669b2005-04-29 22:08:33 +01001019
Linus Torvalds1da177e2005-04-16 15:20:36 -07001020/*
1021 * Vector stubs.
1022 *
Russell King79335232005-04-26 15:17:42 +01001023 * This code is copied to 0xffff0200 so we can use branches in the
1024 * vectors, rather than ldr's. Note that this code must not
1025 * exceed 0x300 bytes.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001026 *
1027 * Common stub entry macro:
1028 * Enter in IRQ mode, spsr = SVC/USR CPSR, lr = SVC/USR PC
Russell Kingccea7a12005-05-31 22:22:32 +01001029 *
1030 * SP points to a minimal amount of processor-private memory, the address
1031 * of which is copied into r0 for the mode specific abort handler.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001032 */
Nicolas Pitreb7ec4792005-11-06 14:42:37 +00001033 .macro vector_stub, name, mode, correction=0
Linus Torvalds1da177e2005-04-16 15:20:36 -07001034 .align 5
1035
1036vector_\name:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001037 .if \correction
1038 sub lr, lr, #\correction
1039 .endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001040
Russell Kingccea7a12005-05-31 22:22:32 +01001041 @
1042 @ Save r0, lr_<exception> (parent PC) and spsr_<exception>
1043 @ (parent CPSR)
1044 @
1045 stmia sp, {r0, lr} @ save r0, lr
1046 mrs lr, spsr
1047 str lr, [sp, #8] @ save spsr
1048
1049 @
1050 @ Prepare for SVC32 mode. IRQs remain disabled.
1051 @
1052 mrs r0, cpsr
Catalin Marinasb86040a2009-07-24 12:32:54 +01001053 eor r0, r0, #(\mode ^ SVC_MODE | PSR_ISETSTATE)
Russell Kingccea7a12005-05-31 22:22:32 +01001054 msr spsr_cxsf, r0
1055
1056 @
1057 @ the branch table must immediately follow this code
1058 @
Russell Kingccea7a12005-05-31 22:22:32 +01001059 and lr, lr, #0x0f
Catalin Marinasb86040a2009-07-24 12:32:54 +01001060 THUMB( adr r0, 1f )
1061 THUMB( ldr lr, [r0, lr, lsl #2] )
Nicolas Pitreb7ec4792005-11-06 14:42:37 +00001062 mov r0, sp
Catalin Marinasb86040a2009-07-24 12:32:54 +01001063 ARM( ldr lr, [pc, lr, lsl #2] )
Russell Kingccea7a12005-05-31 22:22:32 +01001064 movs pc, lr @ branch to handler in SVC mode
Catalin Marinas93ed3972008-08-28 11:22:32 +01001065ENDPROC(vector_\name)
Catalin Marinas88987ef2009-07-24 12:32:52 +01001066
1067 .align 2
1068 @ handler addresses follow this label
10691:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001070 .endm
1071
Russell King79335232005-04-26 15:17:42 +01001072 .globl __stubs_start
Linus Torvalds1da177e2005-04-16 15:20:36 -07001073__stubs_start:
1074/*
1075 * Interrupt dispatcher
1076 */
Nicolas Pitreb7ec4792005-11-06 14:42:37 +00001077 vector_stub irq, IRQ_MODE, 4
Linus Torvalds1da177e2005-04-16 15:20:36 -07001078
1079 .long __irq_usr @ 0 (USR_26 / USR_32)
1080 .long __irq_invalid @ 1 (FIQ_26 / FIQ_32)
1081 .long __irq_invalid @ 2 (IRQ_26 / IRQ_32)
1082 .long __irq_svc @ 3 (SVC_26 / SVC_32)
1083 .long __irq_invalid @ 4
1084 .long __irq_invalid @ 5
1085 .long __irq_invalid @ 6
1086 .long __irq_invalid @ 7
1087 .long __irq_invalid @ 8
1088 .long __irq_invalid @ 9
1089 .long __irq_invalid @ a
1090 .long __irq_invalid @ b
1091 .long __irq_invalid @ c
1092 .long __irq_invalid @ d
1093 .long __irq_invalid @ e
1094 .long __irq_invalid @ f
1095
1096/*
1097 * Data abort dispatcher
1098 * Enter in ABT mode, spsr = USR CPSR, lr = USR PC
1099 */
Nicolas Pitreb7ec4792005-11-06 14:42:37 +00001100 vector_stub dabt, ABT_MODE, 8
Linus Torvalds1da177e2005-04-16 15:20:36 -07001101
1102 .long __dabt_usr @ 0 (USR_26 / USR_32)
1103 .long __dabt_invalid @ 1 (FIQ_26 / FIQ_32)
1104 .long __dabt_invalid @ 2 (IRQ_26 / IRQ_32)
1105 .long __dabt_svc @ 3 (SVC_26 / SVC_32)
1106 .long __dabt_invalid @ 4
1107 .long __dabt_invalid @ 5
1108 .long __dabt_invalid @ 6
1109 .long __dabt_invalid @ 7
1110 .long __dabt_invalid @ 8
1111 .long __dabt_invalid @ 9
1112 .long __dabt_invalid @ a
1113 .long __dabt_invalid @ b
1114 .long __dabt_invalid @ c
1115 .long __dabt_invalid @ d
1116 .long __dabt_invalid @ e
1117 .long __dabt_invalid @ f
1118
1119/*
1120 * Prefetch abort dispatcher
1121 * Enter in ABT mode, spsr = USR CPSR, lr = USR PC
1122 */
Nicolas Pitreb7ec4792005-11-06 14:42:37 +00001123 vector_stub pabt, ABT_MODE, 4
Linus Torvalds1da177e2005-04-16 15:20:36 -07001124
1125 .long __pabt_usr @ 0 (USR_26 / USR_32)
1126 .long __pabt_invalid @ 1 (FIQ_26 / FIQ_32)
1127 .long __pabt_invalid @ 2 (IRQ_26 / IRQ_32)
1128 .long __pabt_svc @ 3 (SVC_26 / SVC_32)
1129 .long __pabt_invalid @ 4
1130 .long __pabt_invalid @ 5
1131 .long __pabt_invalid @ 6
1132 .long __pabt_invalid @ 7
1133 .long __pabt_invalid @ 8
1134 .long __pabt_invalid @ 9
1135 .long __pabt_invalid @ a
1136 .long __pabt_invalid @ b
1137 .long __pabt_invalid @ c
1138 .long __pabt_invalid @ d
1139 .long __pabt_invalid @ e
1140 .long __pabt_invalid @ f
1141
1142/*
1143 * Undef instr entry dispatcher
1144 * Enter in UND mode, spsr = SVC/USR CPSR, lr = SVC/USR PC
1145 */
Nicolas Pitreb7ec4792005-11-06 14:42:37 +00001146 vector_stub und, UND_MODE
Linus Torvalds1da177e2005-04-16 15:20:36 -07001147
1148 .long __und_usr @ 0 (USR_26 / USR_32)
1149 .long __und_invalid @ 1 (FIQ_26 / FIQ_32)
1150 .long __und_invalid @ 2 (IRQ_26 / IRQ_32)
1151 .long __und_svc @ 3 (SVC_26 / SVC_32)
1152 .long __und_invalid @ 4
1153 .long __und_invalid @ 5
1154 .long __und_invalid @ 6
1155 .long __und_invalid @ 7
1156 .long __und_invalid @ 8
1157 .long __und_invalid @ 9
1158 .long __und_invalid @ a
1159 .long __und_invalid @ b
1160 .long __und_invalid @ c
1161 .long __und_invalid @ d
1162 .long __und_invalid @ e
1163 .long __und_invalid @ f
1164
1165 .align 5
1166
1167/*=============================================================================
1168 * Undefined FIQs
1169 *-----------------------------------------------------------------------------
1170 * Enter in FIQ mode, spsr = ANY CPSR, lr = ANY PC
1171 * MUST PRESERVE SVC SPSR, but need to switch to SVC mode to show our msg.
1172 * Basically to switch modes, we *HAVE* to clobber one register... brain
1173 * damage alert! I don't think that we can execute any code in here in any
1174 * other mode than FIQ... Ok you can switch to another mode, but you can't
1175 * get out of that mode without clobbering one register.
1176 */
1177vector_fiq:
1178 disable_fiq
1179 subs pc, lr, #4
1180
1181/*=============================================================================
1182 * Address exception handler
1183 *-----------------------------------------------------------------------------
1184 * These aren't too critical.
1185 * (they're not supposed to happen, and won't happen in 32-bit data mode).
1186 */
1187
1188vector_addrexcptn:
1189 b vector_addrexcptn
1190
1191/*
1192 * We group all the following data together to optimise
1193 * for CPUs with separate I & D caches.
1194 */
1195 .align 5
1196
1197.LCvswi:
1198 .word vector_swi
1199
Russell King79335232005-04-26 15:17:42 +01001200 .globl __stubs_end
Linus Torvalds1da177e2005-04-16 15:20:36 -07001201__stubs_end:
1202
Russell King79335232005-04-26 15:17:42 +01001203 .equ stubs_offset, __vectors_start + 0x200 - __stubs_start
Linus Torvalds1da177e2005-04-16 15:20:36 -07001204
Russell King79335232005-04-26 15:17:42 +01001205 .globl __vectors_start
1206__vectors_start:
Catalin Marinasb86040a2009-07-24 12:32:54 +01001207 ARM( swi SYS_ERROR0 )
1208 THUMB( svc #0 )
1209 THUMB( nop )
1210 W(b) vector_und + stubs_offset
1211 W(ldr) pc, .LCvswi + stubs_offset
1212 W(b) vector_pabt + stubs_offset
1213 W(b) vector_dabt + stubs_offset
1214 W(b) vector_addrexcptn + stubs_offset
1215 W(b) vector_irq + stubs_offset
1216 W(b) vector_fiq + stubs_offset
Linus Torvalds1da177e2005-04-16 15:20:36 -07001217
Russell King79335232005-04-26 15:17:42 +01001218 .globl __vectors_end
1219__vectors_end:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001220
1221 .data
1222
Linus Torvalds1da177e2005-04-16 15:20:36 -07001223 .globl cr_alignment
1224 .globl cr_no_alignment
1225cr_alignment:
1226 .space 4
1227cr_no_alignment:
1228 .space 4
eric miao52108642010-12-13 09:42:34 +01001229
1230#ifdef CONFIG_MULTI_IRQ_HANDLER
1231 .globl handle_arch_irq
1232handle_arch_irq:
1233 .space 4
1234#endif