blob: c8f24058c570c7ad8cd33842d3961bea718c7e29 [file] [log] [blame]
Joseph Chand61e0bf2008-10-15 22:03:23 -07001/*
2 * Copyright 1998-2008 VIA Technologies, Inc. All Rights Reserved.
3 * Copyright 2001-2008 S3 Graphics, Inc. All Rights Reserved.
4
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public
7 * License as published by the Free Software Foundation;
8 * either version 2, or (at your option) any later version.
9
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTIES OR REPRESENTATIONS; without even
12 * the implied warranty of MERCHANTABILITY or FITNESS FOR
13 * A PARTICULAR PURPOSE.See the GNU General Public License
14 * for more details.
15
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc.,
19 * 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
20 */
Jonathan Corbetec668412010-05-05 14:44:55 -060021
22#include <linux/via-core.h>
Joseph Chand61e0bf2008-10-15 22:03:23 -070023#include "global.h"
24
Joseph Chand61e0bf2008-10-15 22:03:23 -070025static struct pll_map pll_value[] = {
Florian Tobias Schandinat1f844352010-07-11 00:57:34 +000026 {25175000,
27 {99, 7, 3},
28 {85, 3, 4}, /* ignoring bit difference: 0x00008000 */
29 {141, 5, 4},
30 {141, 5, 4} },
31 {29581000,
32 {33, 4, 2},
33 {66, 2, 4}, /* ignoring bit difference: 0x00808000 */
34 {166, 5, 4}, /* ignoring bit difference: 0x00008000 */
35 {165, 5, 4} },
36 {26880000,
37 {15, 4, 1},
38 {30, 2, 3}, /* ignoring bit difference: 0x00808000 */
39 {150, 5, 4},
40 {150, 5, 4} },
41 {31500000,
42 {53, 3, 3}, /* ignoring bit difference: 0x00008000 */
43 {141, 4, 4}, /* ignoring bit difference: 0x00008000 */
44 {176, 5, 4},
45 {176, 5, 4} },
46 {31728000,
47 {31, 7, 1},
48 {177, 5, 4}, /* ignoring bit difference: 0x00008000 */
49 {177, 5, 4},
50 {142, 4, 4} },
51 {32688000,
52 {73, 4, 3},
53 {146, 4, 4}, /* ignoring bit difference: 0x00008000 */
54 {183, 5, 4},
55 {146, 4, 4} },
56 {36000000,
57 {101, 5, 3}, /* ignoring bit difference: 0x00008000 */
58 {161, 4, 4}, /* ignoring bit difference: 0x00008000 */
59 {202, 5, 4},
60 {161, 4, 4} },
61 {40000000,
62 {89, 4, 3},
63 {89, 4, 3}, /* ignoring bit difference: 0x00008000 */
64 {112, 5, 3},
65 {112, 5, 3} },
66 {41291000,
67 {23, 4, 1},
68 {69, 3, 3}, /* ignoring bit difference: 0x00008000 */
69 {115, 5, 3},
70 {115, 5, 3} },
71 {43163000,
72 {121, 5, 3},
73 {121, 5, 3}, /* ignoring bit difference: 0x00008000 */
74 {121, 5, 3},
75 {121, 5, 3} },
76 {45250000,
77 {127, 5, 3},
78 {127, 5, 3}, /* ignoring bit difference: 0x00808000 */
79 {127, 5, 3},
80 {127, 5, 3} },
81 {46000000,
82 {90, 7, 2},
83 {103, 4, 3}, /* ignoring bit difference: 0x00008000 */
84 {129, 5, 3},
85 {103, 4, 3} },
86 {46996000,
87 {105, 4, 3}, /* ignoring bit difference: 0x00008000 */
88 {131, 5, 3}, /* ignoring bit difference: 0x00808000 */
89 {131, 5, 3}, /* ignoring bit difference: 0x00808000 */
90 {105, 4, 3} },
91 {48000000,
92 {67, 20, 0},
93 {134, 5, 3}, /* ignoring bit difference: 0x00808000 */
94 {134, 5, 3},
95 {134, 5, 3} },
96 {48875000,
97 {99, 29, 0},
98 {82, 3, 3}, /* ignoring bit difference: 0x00808000 */
99 {82, 3, 3}, /* ignoring bit difference: 0x00808000 */
100 {137, 5, 3} },
101 {49500000,
102 {83, 6, 2},
103 {83, 3, 3}, /* ignoring bit difference: 0x00008000 */
104 {138, 5, 3},
105 {83, 3, 3} },
106 {52406000,
107 {117, 4, 3},
108 {117, 4, 3}, /* ignoring bit difference: 0x00008000 */
109 {117, 4, 3},
110 {88, 3, 3} },
111 {52977000,
112 {37, 5, 1},
113 {148, 5, 3}, /* ignoring bit difference: 0x00808000 */
114 {148, 5, 3},
115 {148, 5, 3} },
116 {56250000,
117 {55, 7, 1}, /* ignoring bit difference: 0x00008000 */
118 {126, 4, 3}, /* ignoring bit difference: 0x00008000 */
119 {157, 5, 3},
120 {157, 5, 3} },
121 {57275000,
122 {0, 0, 0},
123 {2, 2, 0},
124 {2, 2, 0},
125 {157, 5, 3} }, /* ignoring bit difference: 0x00808000 */
126 {60466000,
127 {76, 9, 1},
128 {169, 5, 3}, /* ignoring bit difference: 0x00808000 */
129 {169, 5, 3}, /* FIXED: old = {72, 2, 3} */
130 {169, 5, 3} },
131 {61500000,
132 {86, 20, 0},
133 {172, 5, 3}, /* ignoring bit difference: 0x00808000 */
134 {172, 5, 3},
135 {172, 5, 3} },
136 {65000000,
137 {109, 6, 2}, /* ignoring bit difference: 0x00008000 */
138 {109, 3, 3}, /* ignoring bit difference: 0x00008000 */
139 {109, 3, 3},
140 {109, 3, 3} },
141 {65178000,
142 {91, 5, 2},
143 {182, 5, 3}, /* ignoring bit difference: 0x00808000 */
144 {109, 3, 3},
145 {182, 5, 3} },
146 {66750000,
147 {75, 4, 2},
148 {150, 4, 3}, /* ignoring bit difference: 0x00808000 */
149 {150, 4, 3},
150 {112, 3, 3} },
151 {68179000,
152 {19, 4, 0},
153 {114, 3, 3}, /* ignoring bit difference: 0x00008000 */
154 {190, 5, 3},
155 {191, 5, 3} },
156 {69924000,
157 {83, 17, 0},
158 {195, 5, 3}, /* ignoring bit difference: 0x00808000 */
159 {195, 5, 3},
160 {195, 5, 3} },
161 {70159000,
162 {98, 20, 0},
163 {196, 5, 3}, /* ignoring bit difference: 0x00808000 */
164 {196, 5, 3},
165 {195, 5, 3} },
166 {72000000,
167 {121, 24, 0},
168 {161, 4, 3}, /* ignoring bit difference: 0x00808000 */
169 {161, 4, 3},
170 {161, 4, 3} },
171 {78750000,
172 {33, 3, 1},
173 {66, 3, 2}, /* ignoring bit difference: 0x00008000 */
174 {110, 5, 2},
175 {110, 5, 2} },
176 {80136000,
177 {28, 5, 0},
178 {68, 3, 2}, /* ignoring bit difference: 0x00008000 */
179 {112, 5, 2},
180 {112, 5, 2} },
181 {83375000,
182 {93, 2, 3},
183 {93, 4, 2}, /* ignoring bit difference: 0x00800000 */
184 {93, 4, 2}, /* ignoring bit difference: 0x00800000 */
185 {117, 5, 2} },
186 {83950000,
187 {41, 7, 0},
188 {117, 5, 2}, /* ignoring bit difference: 0x00008000 */
189 {117, 5, 2},
190 {117, 5, 2} },
191 {84750000,
192 {118, 5, 2},
193 {118, 5, 2}, /* ignoring bit difference: 0x00808000 */
194 {118, 5, 2},
195 {118, 5, 2} },
196 {85860000,
197 {84, 7, 1},
198 {120, 5, 2}, /* ignoring bit difference: 0x00808000 */
199 {120, 5, 2},
200 {118, 5, 2} },
201 {88750000,
202 {31, 5, 0},
203 {124, 5, 2}, /* ignoring bit difference: 0x00808000 */
204 {174, 7, 2}, /* ignoring bit difference: 0x00808000 */
205 {124, 5, 2} },
206 {94500000,
207 {33, 5, 0},
208 {132, 5, 2}, /* ignoring bit difference: 0x00008000 */
209 {132, 5, 2},
210 {132, 5, 2} },
211 {97750000,
212 {82, 6, 1},
213 {137, 5, 2}, /* ignoring bit difference: 0x00808000 */
214 {137, 5, 2},
215 {137, 5, 2} },
216 {101000000,
217 {127, 9, 1},
218 {141, 5, 2}, /* ignoring bit difference: 0x00808000 */
219 {141, 5, 2},
220 {141, 5, 2} },
221 {106500000,
222 {119, 4, 2},
223 {119, 4, 2}, /* ignoring bit difference: 0x00808000 */
224 {119, 4, 2},
225 {149, 5, 2} },
226 {108000000,
227 {121, 4, 2},
228 {121, 4, 2}, /* ignoring bit difference: 0x00808000 */
229 {151, 5, 2},
230 {151, 5, 2} },
231 {113309000,
232 {95, 12, 0},
233 {95, 3, 2}, /* ignoring bit difference: 0x00808000 */
234 {95, 3, 2},
235 {159, 5, 2} },
236 {118840000,
237 {83, 5, 1},
238 {166, 5, 2}, /* ignoring bit difference: 0x00808000 */
239 {166, 5, 2},
240 {166, 5, 2} },
241 {119000000,
242 {108, 13, 0},
243 {133, 4, 2}, /* ignoring bit difference: 0x00808000 */
244 {133, 4, 2},
245 {167, 5, 2} },
246 {121750000,
247 {85, 5, 1},
248 {170, 5, 2}, /* ignoring bit difference: 0x00808000 */
249 {68, 2, 2},
250 {0, 0, 0} },
251 {125104000,
252 {53, 6, 0}, /* ignoring bit difference: 0x00008000 */
253 {106, 3, 2}, /* ignoring bit difference: 0x00008000 */
254 {175, 5, 2},
255 {0, 0, 0} },
256 {135000000,
257 {94, 5, 1},
258 {28, 3, 0}, /* ignoring bit difference: 0x00804000 */
259 {151, 4, 2},
260 {189, 5, 2} },
261 {136700000,
262 {115, 12, 0},
263 {191, 5, 2}, /* ignoring bit difference: 0x00808000 */
264 {191, 5, 2},
265 {191, 5, 2} },
266 {138400000,
267 {87, 9, 0},
268 {116, 3, 2}, /* ignoring bit difference: 0x00808000 */
269 {116, 3, 2},
270 {194, 5, 2} },
271 {146760000,
272 {103, 5, 1},
273 {206, 5, 2}, /* ignoring bit difference: 0x00808000 */
274 {206, 5, 2},
275 {206, 5, 2} },
276 {153920000,
277 {86, 8, 0},
278 {86, 4, 1}, /* ignoring bit difference: 0x00808000 */
279 {86, 4, 1},
280 {86, 4, 1} }, /* FIXED: old = {84, 2, 1} */
281 {156000000,
282 {109, 5, 1},
283 {109, 5, 1}, /* ignoring bit difference: 0x00808000 */
284 {109, 5, 1},
285 {108, 5, 1} },
286 {157500000,
287 {55, 5, 0}, /* ignoring bit difference: 0x00008000 */
288 {22, 2, 0}, /* ignoring bit difference: 0x00802000 */
289 {110, 5, 1},
290 {110, 5, 1} },
291 {162000000,
292 {113, 5, 1},
293 {113, 5, 1}, /* ignoring bit difference: 0x00808000 */
294 {113, 5, 1},
295 {113, 5, 1} },
296 {187000000,
297 {118, 9, 0},
298 {131, 5, 1}, /* ignoring bit difference: 0x00808000 */
299 {131, 5, 1},
300 {131, 5, 1} },
301 {193295000,
302 {108, 8, 0},
303 {81, 3, 1}, /* ignoring bit difference: 0x00808000 */
304 {135, 5, 1},
305 {135, 5, 1} },
306 {202500000,
307 {99, 7, 0},
308 {85, 3, 1}, /* ignoring bit difference: 0x00808000 */
309 {142, 5, 1},
310 {142, 5, 1} },
311 {204000000,
312 {100, 7, 0},
313 {143, 5, 1}, /* ignoring bit difference: 0x00808000 */
314 {143, 5, 1},
315 {143, 5, 1} },
316 {218500000,
317 {92, 6, 0},
318 {153, 5, 1}, /* ignoring bit difference: 0x00808000 */
319 {153, 5, 1},
320 {153, 5, 1} },
321 {234000000,
322 {98, 6, 0},
323 {98, 3, 1}, /* ignoring bit difference: 0x00008000 */
324 {98, 3, 1},
325 {164, 5, 1} },
326 {267250000,
327 {112, 6, 0},
328 {112, 3, 1}, /* ignoring bit difference: 0x00808000 */
329 {187, 5, 1},
330 {187, 5, 1} },
331 {297500000,
332 {102, 5, 0}, /* ignoring bit difference: 0x00008000 */
333 {166, 4, 1}, /* ignoring bit difference: 0x00008000 */
334 {208, 5, 1},
335 {208, 5, 1} },
336 {74481000,
337 {26, 5, 0},
338 {125, 3, 3}, /* ignoring bit difference: 0x00808000 */
339 {208, 5, 3},
340 {209, 5, 3} },
341 {172798000,
342 {121, 5, 1},
343 {121, 5, 1}, /* ignoring bit difference: 0x00808000 */
344 {121, 5, 1},
345 {121, 5, 1} },
346 {122614000,
347 {60, 7, 0},
348 {137, 4, 2}, /* ignoring bit difference: 0x00808000 */
349 {137, 4, 2},
350 {172, 5, 2} },
351 {74270000,
352 {83, 8, 1},
353 {208, 5, 3},
354 {208, 5, 3},
355 {0, 0, 0} },
356 {148500000,
357 {83, 8, 0},
358 {208, 5, 2},
359 {166, 4, 2},
360 {208, 5, 2} }
Joseph Chand61e0bf2008-10-15 22:03:23 -0700361};
362
363static struct fifo_depth_select display_fifo_depth_reg = {
364 /* IGA1 FIFO Depth_Select */
365 {IGA1_FIFO_DEPTH_SELECT_REG_NUM, {{SR17, 0, 7} } },
366 /* IGA2 FIFO Depth_Select */
367 {IGA2_FIFO_DEPTH_SELECT_REG_NUM,
368 {{CR68, 4, 7}, {CR94, 7, 7}, {CR95, 7, 7} } }
369};
370
371static struct fifo_threshold_select fifo_threshold_select_reg = {
372 /* IGA1 FIFO Threshold Select */
373 {IGA1_FIFO_THRESHOLD_REG_NUM, {{SR16, 0, 5}, {SR16, 7, 7} } },
374 /* IGA2 FIFO Threshold Select */
375 {IGA2_FIFO_THRESHOLD_REG_NUM, {{CR68, 0, 3}, {CR95, 4, 6} } }
376};
377
378static struct fifo_high_threshold_select fifo_high_threshold_select_reg = {
379 /* IGA1 FIFO High Threshold Select */
380 {IGA1_FIFO_HIGH_THRESHOLD_REG_NUM, {{SR18, 0, 5}, {SR18, 7, 7} } },
381 /* IGA2 FIFO High Threshold Select */
382 {IGA2_FIFO_HIGH_THRESHOLD_REG_NUM, {{CR92, 0, 3}, {CR95, 0, 2} } }
383};
384
385static struct display_queue_expire_num display_queue_expire_num_reg = {
386 /* IGA1 Display Queue Expire Num */
387 {IGA1_DISPLAY_QUEUE_EXPIRE_NUM_REG_NUM, {{SR22, 0, 4} } },
388 /* IGA2 Display Queue Expire Num */
389 {IGA2_DISPLAY_QUEUE_EXPIRE_NUM_REG_NUM, {{CR94, 0, 6} } }
390};
391
392/* Definition Fetch Count Registers*/
393static struct fetch_count fetch_count_reg = {
394 /* IGA1 Fetch Count Register */
395 {IGA1_FETCH_COUNT_REG_NUM, {{SR1C, 0, 7}, {SR1D, 0, 1} } },
396 /* IGA2 Fetch Count Register */
397 {IGA2_FETCH_COUNT_REG_NUM, {{CR65, 0, 7}, {CR67, 2, 3} } }
398};
399
400static struct iga1_crtc_timing iga1_crtc_reg = {
401 /* IGA1 Horizontal Total */
402 {IGA1_HOR_TOTAL_REG_NUM, {{CR00, 0, 7}, {CR36, 3, 3} } },
403 /* IGA1 Horizontal Addressable Video */
404 {IGA1_HOR_ADDR_REG_NUM, {{CR01, 0, 7} } },
405 /* IGA1 Horizontal Blank Start */
406 {IGA1_HOR_BLANK_START_REG_NUM, {{CR02, 0, 7} } },
407 /* IGA1 Horizontal Blank End */
408 {IGA1_HOR_BLANK_END_REG_NUM,
409 {{CR03, 0, 4}, {CR05, 7, 7}, {CR33, 5, 5} } },
410 /* IGA1 Horizontal Sync Start */
411 {IGA1_HOR_SYNC_START_REG_NUM, {{CR04, 0, 7}, {CR33, 4, 4} } },
412 /* IGA1 Horizontal Sync End */
413 {IGA1_HOR_SYNC_END_REG_NUM, {{CR05, 0, 4} } },
414 /* IGA1 Vertical Total */
415 {IGA1_VER_TOTAL_REG_NUM,
416 {{CR06, 0, 7}, {CR07, 0, 0}, {CR07, 5, 5}, {CR35, 0, 0} } },
417 /* IGA1 Vertical Addressable Video */
418 {IGA1_VER_ADDR_REG_NUM,
419 {{CR12, 0, 7}, {CR07, 1, 1}, {CR07, 6, 6}, {CR35, 2, 2} } },
420 /* IGA1 Vertical Blank Start */
421 {IGA1_VER_BLANK_START_REG_NUM,
422 {{CR15, 0, 7}, {CR07, 3, 3}, {CR09, 5, 5}, {CR35, 3, 3} } },
423 /* IGA1 Vertical Blank End */
424 {IGA1_VER_BLANK_END_REG_NUM, {{CR16, 0, 7} } },
425 /* IGA1 Vertical Sync Start */
426 {IGA1_VER_SYNC_START_REG_NUM,
427 {{CR10, 0, 7}, {CR07, 2, 2}, {CR07, 7, 7}, {CR35, 1, 1} } },
428 /* IGA1 Vertical Sync End */
429 {IGA1_VER_SYNC_END_REG_NUM, {{CR11, 0, 3} } }
430};
431
432static struct iga2_crtc_timing iga2_crtc_reg = {
433 /* IGA2 Horizontal Total */
434 {IGA2_HOR_TOTAL_REG_NUM, {{CR50, 0, 7}, {CR55, 0, 3} } },
435 /* IGA2 Horizontal Addressable Video */
436 {IGA2_HOR_ADDR_REG_NUM, {{CR51, 0, 7}, {CR55, 4, 6} } },
437 /* IGA2 Horizontal Blank Start */
438 {IGA2_HOR_BLANK_START_REG_NUM, {{CR52, 0, 7}, {CR54, 0, 2} } },
439 /* IGA2 Horizontal Blank End */
440 {IGA2_HOR_BLANK_END_REG_NUM,
441 {{CR53, 0, 7}, {CR54, 3, 5}, {CR5D, 6, 6} } },
442 /* IGA2 Horizontal Sync Start */
443 {IGA2_HOR_SYNC_START_REG_NUM,
444 {{CR56, 0, 7}, {CR54, 6, 7}, {CR5C, 7, 7}, {CR5D, 7, 7} } },
445 /* IGA2 Horizontal Sync End */
446 {IGA2_HOR_SYNC_END_REG_NUM, {{CR57, 0, 7}, {CR5C, 6, 6} } },
447 /* IGA2 Vertical Total */
448 {IGA2_VER_TOTAL_REG_NUM, {{CR58, 0, 7}, {CR5D, 0, 2} } },
449 /* IGA2 Vertical Addressable Video */
450 {IGA2_VER_ADDR_REG_NUM, {{CR59, 0, 7}, {CR5D, 3, 5} } },
451 /* IGA2 Vertical Blank Start */
452 {IGA2_VER_BLANK_START_REG_NUM, {{CR5A, 0, 7}, {CR5C, 0, 2} } },
453 /* IGA2 Vertical Blank End */
454 {IGA2_VER_BLANK_END_REG_NUM, {{CR5B, 0, 7}, {CR5C, 3, 5} } },
455 /* IGA2 Vertical Sync Start */
456 {IGA2_VER_SYNC_START_REG_NUM, {{CR5E, 0, 7}, {CR5F, 5, 7} } },
457 /* IGA2 Vertical Sync End */
458 {IGA2_VER_SYNC_END_REG_NUM, {{CR5F, 0, 4} } }
459};
460
461static struct rgbLUT palLUT_table[] = {
462 /* {R,G,B} */
463 /* Index 0x00~0x03 */
464 {0x00, 0x00, 0x00}, {0x00, 0x00, 0x2A}, {0x00, 0x2A, 0x00}, {0x00,
465 0x2A,
466 0x2A},
467 /* Index 0x04~0x07 */
468 {0x2A, 0x00, 0x00}, {0x2A, 0x00, 0x2A}, {0x2A, 0x15, 0x00}, {0x2A,
469 0x2A,
470 0x2A},
471 /* Index 0x08~0x0B */
472 {0x15, 0x15, 0x15}, {0x15, 0x15, 0x3F}, {0x15, 0x3F, 0x15}, {0x15,
473 0x3F,
474 0x3F},
475 /* Index 0x0C~0x0F */
476 {0x3F, 0x15, 0x15}, {0x3F, 0x15, 0x3F}, {0x3F, 0x3F, 0x15}, {0x3F,
477 0x3F,
478 0x3F},
479 /* Index 0x10~0x13 */
480 {0x00, 0x00, 0x00}, {0x05, 0x05, 0x05}, {0x08, 0x08, 0x08}, {0x0B,
481 0x0B,
482 0x0B},
483 /* Index 0x14~0x17 */
484 {0x0E, 0x0E, 0x0E}, {0x11, 0x11, 0x11}, {0x14, 0x14, 0x14}, {0x18,
485 0x18,
486 0x18},
487 /* Index 0x18~0x1B */
488 {0x1C, 0x1C, 0x1C}, {0x20, 0x20, 0x20}, {0x24, 0x24, 0x24}, {0x28,
489 0x28,
490 0x28},
491 /* Index 0x1C~0x1F */
492 {0x2D, 0x2D, 0x2D}, {0x32, 0x32, 0x32}, {0x38, 0x38, 0x38}, {0x3F,
493 0x3F,
494 0x3F},
495 /* Index 0x20~0x23 */
496 {0x00, 0x00, 0x3F}, {0x10, 0x00, 0x3F}, {0x1F, 0x00, 0x3F}, {0x2F,
497 0x00,
498 0x3F},
499 /* Index 0x24~0x27 */
500 {0x3F, 0x00, 0x3F}, {0x3F, 0x00, 0x2F}, {0x3F, 0x00, 0x1F}, {0x3F,
501 0x00,
502 0x10},
503 /* Index 0x28~0x2B */
504 {0x3F, 0x00, 0x00}, {0x3F, 0x10, 0x00}, {0x3F, 0x1F, 0x00}, {0x3F,
505 0x2F,
506 0x00},
507 /* Index 0x2C~0x2F */
508 {0x3F, 0x3F, 0x00}, {0x2F, 0x3F, 0x00}, {0x1F, 0x3F, 0x00}, {0x10,
509 0x3F,
510 0x00},
511 /* Index 0x30~0x33 */
512 {0x00, 0x3F, 0x00}, {0x00, 0x3F, 0x10}, {0x00, 0x3F, 0x1F}, {0x00,
513 0x3F,
514 0x2F},
515 /* Index 0x34~0x37 */
516 {0x00, 0x3F, 0x3F}, {0x00, 0x2F, 0x3F}, {0x00, 0x1F, 0x3F}, {0x00,
517 0x10,
518 0x3F},
519 /* Index 0x38~0x3B */
520 {0x1F, 0x1F, 0x3F}, {0x27, 0x1F, 0x3F}, {0x2F, 0x1F, 0x3F}, {0x37,
521 0x1F,
522 0x3F},
523 /* Index 0x3C~0x3F */
524 {0x3F, 0x1F, 0x3F}, {0x3F, 0x1F, 0x37}, {0x3F, 0x1F, 0x2F}, {0x3F,
525 0x1F,
526 0x27},
527 /* Index 0x40~0x43 */
528 {0x3F, 0x1F, 0x1F}, {0x3F, 0x27, 0x1F}, {0x3F, 0x2F, 0x1F}, {0x3F,
529 0x3F,
530 0x1F},
531 /* Index 0x44~0x47 */
532 {0x3F, 0x3F, 0x1F}, {0x37, 0x3F, 0x1F}, {0x2F, 0x3F, 0x1F}, {0x27,
533 0x3F,
534 0x1F},
535 /* Index 0x48~0x4B */
536 {0x1F, 0x3F, 0x1F}, {0x1F, 0x3F, 0x27}, {0x1F, 0x3F, 0x2F}, {0x1F,
537 0x3F,
538 0x37},
539 /* Index 0x4C~0x4F */
540 {0x1F, 0x3F, 0x3F}, {0x1F, 0x37, 0x3F}, {0x1F, 0x2F, 0x3F}, {0x1F,
541 0x27,
542 0x3F},
543 /* Index 0x50~0x53 */
544 {0x2D, 0x2D, 0x3F}, {0x31, 0x2D, 0x3F}, {0x36, 0x2D, 0x3F}, {0x3A,
545 0x2D,
546 0x3F},
547 /* Index 0x54~0x57 */
548 {0x3F, 0x2D, 0x3F}, {0x3F, 0x2D, 0x3A}, {0x3F, 0x2D, 0x36}, {0x3F,
549 0x2D,
550 0x31},
551 /* Index 0x58~0x5B */
552 {0x3F, 0x2D, 0x2D}, {0x3F, 0x31, 0x2D}, {0x3F, 0x36, 0x2D}, {0x3F,
553 0x3A,
554 0x2D},
555 /* Index 0x5C~0x5F */
556 {0x3F, 0x3F, 0x2D}, {0x3A, 0x3F, 0x2D}, {0x36, 0x3F, 0x2D}, {0x31,
557 0x3F,
558 0x2D},
559 /* Index 0x60~0x63 */
560 {0x2D, 0x3F, 0x2D}, {0x2D, 0x3F, 0x31}, {0x2D, 0x3F, 0x36}, {0x2D,
561 0x3F,
562 0x3A},
563 /* Index 0x64~0x67 */
564 {0x2D, 0x3F, 0x3F}, {0x2D, 0x3A, 0x3F}, {0x2D, 0x36, 0x3F}, {0x2D,
565 0x31,
566 0x3F},
567 /* Index 0x68~0x6B */
568 {0x00, 0x00, 0x1C}, {0x07, 0x00, 0x1C}, {0x0E, 0x00, 0x1C}, {0x15,
569 0x00,
570 0x1C},
571 /* Index 0x6C~0x6F */
572 {0x1C, 0x00, 0x1C}, {0x1C, 0x00, 0x15}, {0x1C, 0x00, 0x0E}, {0x1C,
573 0x00,
574 0x07},
575 /* Index 0x70~0x73 */
576 {0x1C, 0x00, 0x00}, {0x1C, 0x07, 0x00}, {0x1C, 0x0E, 0x00}, {0x1C,
577 0x15,
578 0x00},
579 /* Index 0x74~0x77 */
580 {0x1C, 0x1C, 0x00}, {0x15, 0x1C, 0x00}, {0x0E, 0x1C, 0x00}, {0x07,
581 0x1C,
582 0x00},
583 /* Index 0x78~0x7B */
584 {0x00, 0x1C, 0x00}, {0x00, 0x1C, 0x07}, {0x00, 0x1C, 0x0E}, {0x00,
585 0x1C,
586 0x15},
587 /* Index 0x7C~0x7F */
588 {0x00, 0x1C, 0x1C}, {0x00, 0x15, 0x1C}, {0x00, 0x0E, 0x1C}, {0x00,
589 0x07,
590 0x1C},
591 /* Index 0x80~0x83 */
592 {0x0E, 0x0E, 0x1C}, {0x11, 0x0E, 0x1C}, {0x15, 0x0E, 0x1C}, {0x18,
593 0x0E,
594 0x1C},
595 /* Index 0x84~0x87 */
596 {0x1C, 0x0E, 0x1C}, {0x1C, 0x0E, 0x18}, {0x1C, 0x0E, 0x15}, {0x1C,
597 0x0E,
598 0x11},
599 /* Index 0x88~0x8B */
600 {0x1C, 0x0E, 0x0E}, {0x1C, 0x11, 0x0E}, {0x1C, 0x15, 0x0E}, {0x1C,
601 0x18,
602 0x0E},
603 /* Index 0x8C~0x8F */
604 {0x1C, 0x1C, 0x0E}, {0x18, 0x1C, 0x0E}, {0x15, 0x1C, 0x0E}, {0x11,
605 0x1C,
606 0x0E},
607 /* Index 0x90~0x93 */
608 {0x0E, 0x1C, 0x0E}, {0x0E, 0x1C, 0x11}, {0x0E, 0x1C, 0x15}, {0x0E,
609 0x1C,
610 0x18},
611 /* Index 0x94~0x97 */
612 {0x0E, 0x1C, 0x1C}, {0x0E, 0x18, 0x1C}, {0x0E, 0x15, 0x1C}, {0x0E,
613 0x11,
614 0x1C},
615 /* Index 0x98~0x9B */
616 {0x14, 0x14, 0x1C}, {0x16, 0x14, 0x1C}, {0x18, 0x14, 0x1C}, {0x1A,
617 0x14,
618 0x1C},
619 /* Index 0x9C~0x9F */
620 {0x1C, 0x14, 0x1C}, {0x1C, 0x14, 0x1A}, {0x1C, 0x14, 0x18}, {0x1C,
621 0x14,
622 0x16},
623 /* Index 0xA0~0xA3 */
624 {0x1C, 0x14, 0x14}, {0x1C, 0x16, 0x14}, {0x1C, 0x18, 0x14}, {0x1C,
625 0x1A,
626 0x14},
627 /* Index 0xA4~0xA7 */
628 {0x1C, 0x1C, 0x14}, {0x1A, 0x1C, 0x14}, {0x18, 0x1C, 0x14}, {0x16,
629 0x1C,
630 0x14},
631 /* Index 0xA8~0xAB */
632 {0x14, 0x1C, 0x14}, {0x14, 0x1C, 0x16}, {0x14, 0x1C, 0x18}, {0x14,
633 0x1C,
634 0x1A},
635 /* Index 0xAC~0xAF */
636 {0x14, 0x1C, 0x1C}, {0x14, 0x1A, 0x1C}, {0x14, 0x18, 0x1C}, {0x14,
637 0x16,
638 0x1C},
639 /* Index 0xB0~0xB3 */
640 {0x00, 0x00, 0x10}, {0x04, 0x00, 0x10}, {0x08, 0x00, 0x10}, {0x0C,
641 0x00,
642 0x10},
643 /* Index 0xB4~0xB7 */
644 {0x10, 0x00, 0x10}, {0x10, 0x00, 0x0C}, {0x10, 0x00, 0x08}, {0x10,
645 0x00,
646 0x04},
647 /* Index 0xB8~0xBB */
648 {0x10, 0x00, 0x00}, {0x10, 0x04, 0x00}, {0x10, 0x08, 0x00}, {0x10,
649 0x0C,
650 0x00},
651 /* Index 0xBC~0xBF */
652 {0x10, 0x10, 0x00}, {0x0C, 0x10, 0x00}, {0x08, 0x10, 0x00}, {0x04,
653 0x10,
654 0x00},
655 /* Index 0xC0~0xC3 */
656 {0x00, 0x10, 0x00}, {0x00, 0x10, 0x04}, {0x00, 0x10, 0x08}, {0x00,
657 0x10,
658 0x0C},
659 /* Index 0xC4~0xC7 */
660 {0x00, 0x10, 0x10}, {0x00, 0x0C, 0x10}, {0x00, 0x08, 0x10}, {0x00,
661 0x04,
662 0x10},
663 /* Index 0xC8~0xCB */
664 {0x08, 0x08, 0x10}, {0x0A, 0x08, 0x10}, {0x0C, 0x08, 0x10}, {0x0E,
665 0x08,
666 0x10},
667 /* Index 0xCC~0xCF */
668 {0x10, 0x08, 0x10}, {0x10, 0x08, 0x0E}, {0x10, 0x08, 0x0C}, {0x10,
669 0x08,
670 0x0A},
671 /* Index 0xD0~0xD3 */
672 {0x10, 0x08, 0x08}, {0x10, 0x0A, 0x08}, {0x10, 0x0C, 0x08}, {0x10,
673 0x0E,
674 0x08},
675 /* Index 0xD4~0xD7 */
676 {0x10, 0x10, 0x08}, {0x0E, 0x10, 0x08}, {0x0C, 0x10, 0x08}, {0x0A,
677 0x10,
678 0x08},
679 /* Index 0xD8~0xDB */
680 {0x08, 0x10, 0x08}, {0x08, 0x10, 0x0A}, {0x08, 0x10, 0x0C}, {0x08,
681 0x10,
682 0x0E},
683 /* Index 0xDC~0xDF */
684 {0x08, 0x10, 0x10}, {0x08, 0x0E, 0x10}, {0x08, 0x0C, 0x10}, {0x08,
685 0x0A,
686 0x10},
687 /* Index 0xE0~0xE3 */
688 {0x0B, 0x0B, 0x10}, {0x0C, 0x0B, 0x10}, {0x0D, 0x0B, 0x10}, {0x0F,
689 0x0B,
690 0x10},
691 /* Index 0xE4~0xE7 */
692 {0x10, 0x0B, 0x10}, {0x10, 0x0B, 0x0F}, {0x10, 0x0B, 0x0D}, {0x10,
693 0x0B,
694 0x0C},
695 /* Index 0xE8~0xEB */
696 {0x10, 0x0B, 0x0B}, {0x10, 0x0C, 0x0B}, {0x10, 0x0D, 0x0B}, {0x10,
697 0x0F,
698 0x0B},
699 /* Index 0xEC~0xEF */
700 {0x10, 0x10, 0x0B}, {0x0F, 0x10, 0x0B}, {0x0D, 0x10, 0x0B}, {0x0C,
701 0x10,
702 0x0B},
703 /* Index 0xF0~0xF3 */
704 {0x0B, 0x10, 0x0B}, {0x0B, 0x10, 0x0C}, {0x0B, 0x10, 0x0D}, {0x0B,
705 0x10,
706 0x0F},
707 /* Index 0xF4~0xF7 */
708 {0x0B, 0x10, 0x10}, {0x0B, 0x0F, 0x10}, {0x0B, 0x0D, 0x10}, {0x0B,
709 0x0C,
710 0x10},
711 /* Index 0xF8~0xFB */
712 {0x00, 0x00, 0x00}, {0x00, 0x00, 0x00}, {0x00, 0x00, 0x00}, {0x00,
713 0x00,
714 0x00},
715 /* Index 0xFC~0xFF */
716 {0x00, 0x00, 0x00}, {0x00, 0x00, 0x00}, {0x00, 0x00, 0x00}, {0x00,
717 0x00,
718 0x00}
719};
720
Joseph Chand61e0bf2008-10-15 22:03:23 -0700721static void dvi_patch_skew_dvp0(void);
Joseph Chand61e0bf2008-10-15 22:03:23 -0700722static void dvi_patch_skew_dvp_low(void);
723static void set_dvi_output_path(int set_iga, int output_interface);
724static void set_lcd_output_path(int set_iga, int output_interface);
Joseph Chand61e0bf2008-10-15 22:03:23 -0700725static void load_fix_bit_crtc_reg(void);
Florian Tobias Schandinatf4ab2f7a2010-08-09 01:34:27 +0000726static void __devinit init_gfx_chip_info(int chip_type);
727static void __devinit init_tmds_chip_info(void);
728static void __devinit init_lvds_chip_info(void);
Joseph Chand61e0bf2008-10-15 22:03:23 -0700729static void device_screen_off(void);
730static void device_screen_on(void);
731static void set_display_channel(void);
732static void device_off(void);
733static void device_on(void);
734static void enable_second_display_channel(void);
Florian Tobias Schandinatbc684882010-08-11 00:37:58 +0000735static void disable_second_display_channel(void);
Joseph Chand61e0bf2008-10-15 22:03:23 -0700736
Joseph Chand61e0bf2008-10-15 22:03:23 -0700737void viafb_lock_crt(void)
738{
739 viafb_write_reg_mask(CR11, VIACR, BIT7, BIT7);
740}
741
742void viafb_unlock_crt(void)
743{
744 viafb_write_reg_mask(CR11, VIACR, 0, BIT7);
745 viafb_write_reg_mask(CR47, VIACR, 0, BIT0);
746}
747
Joseph Chand61e0bf2008-10-15 22:03:23 -0700748void write_dac_reg(u8 index, u8 r, u8 g, u8 b)
749{
750 outb(index, LUT_INDEX_WRITE);
751 outb(r, LUT_DATA);
752 outb(g, LUT_DATA);
753 outb(b, LUT_DATA);
754}
755
Florian Tobias Schandinat18d9dc02010-08-10 02:44:44 +0000756static u32 get_dvi_devices(int output_interface)
757{
758 switch (output_interface) {
759 case INTERFACE_DVP0:
760 return VIA_96 | VIA_6C;
761
762 case INTERFACE_DVP1:
763 if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266)
764 return VIA_93;
765 else
766 return VIA_DVP1;
767
768 case INTERFACE_DFP_HIGH:
769 if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266)
770 return 0;
771 else
772 return VIA_LVDS2 | VIA_96;
773
774 case INTERFACE_DFP_LOW:
775 if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266)
776 return 0;
777 else
778 return VIA_DVP1 | VIA_LVDS1;
779
780 case INTERFACE_TMDS:
781 return VIA_LVDS1;
782 }
783
784 return 0;
785}
786
787static u32 get_lcd_devices(int output_interface)
788{
789 switch (output_interface) {
790 case INTERFACE_DVP0:
791 return VIA_96;
792
793 case INTERFACE_DVP1:
794 return VIA_DVP1;
795
796 case INTERFACE_DFP_HIGH:
797 return VIA_LVDS2 | VIA_96;
798
799 case INTERFACE_DFP_LOW:
800 return VIA_LVDS1 | VIA_DVP1;
801
802 case INTERFACE_DFP:
803 return VIA_LVDS1 | VIA_LVDS2;
804
805 case INTERFACE_LVDS0:
806 case INTERFACE_LVDS0LVDS1:
807 return VIA_LVDS1;
808
809 case INTERFACE_LVDS1:
810 return VIA_LVDS2;
811 }
812
813 return 0;
814}
815
Joseph Chand61e0bf2008-10-15 22:03:23 -0700816/*Set IGA path for each device*/
817void viafb_set_iga_path(void)
818{
819
820 if (viafb_SAMM_ON == 1) {
821 if (viafb_CRT_ON) {
822 if (viafb_primary_dev == CRT_Device)
823 viaparinfo->crt_setting_info->iga_path = IGA1;
824 else
825 viaparinfo->crt_setting_info->iga_path = IGA2;
826 }
827
828 if (viafb_DVI_ON) {
829 if (viafb_primary_dev == DVI_Device)
830 viaparinfo->tmds_setting_info->iga_path = IGA1;
831 else
832 viaparinfo->tmds_setting_info->iga_path = IGA2;
833 }
834
835 if (viafb_LCD_ON) {
836 if (viafb_primary_dev == LCD_Device) {
837 if (viafb_dual_fb &&
838 (viaparinfo->chip_info->gfx_chip_name ==
839 UNICHROME_CLE266)) {
840 viaparinfo->
841 lvds_setting_info->iga_path = IGA2;
842 viaparinfo->
843 crt_setting_info->iga_path = IGA1;
844 viaparinfo->
845 tmds_setting_info->iga_path = IGA1;
846 } else
847 viaparinfo->
848 lvds_setting_info->iga_path = IGA1;
849 } else {
850 viaparinfo->lvds_setting_info->iga_path = IGA2;
851 }
852 }
853 if (viafb_LCD2_ON) {
854 if (LCD2_Device == viafb_primary_dev)
855 viaparinfo->lvds_setting_info2->iga_path = IGA1;
856 else
857 viaparinfo->lvds_setting_info2->iga_path = IGA2;
858 }
859 } else {
860 viafb_SAMM_ON = 0;
861
862 if (viafb_CRT_ON && viafb_LCD_ON) {
863 viaparinfo->crt_setting_info->iga_path = IGA1;
864 viaparinfo->lvds_setting_info->iga_path = IGA2;
865 } else if (viafb_CRT_ON && viafb_DVI_ON) {
866 viaparinfo->crt_setting_info->iga_path = IGA1;
867 viaparinfo->tmds_setting_info->iga_path = IGA2;
868 } else if (viafb_LCD_ON && viafb_DVI_ON) {
869 viaparinfo->tmds_setting_info->iga_path = IGA1;
870 viaparinfo->lvds_setting_info->iga_path = IGA2;
871 } else if (viafb_LCD_ON && viafb_LCD2_ON) {
872 viaparinfo->lvds_setting_info->iga_path = IGA2;
873 viaparinfo->lvds_setting_info2->iga_path = IGA2;
874 } else if (viafb_CRT_ON) {
875 viaparinfo->crt_setting_info->iga_path = IGA1;
876 } else if (viafb_LCD_ON) {
877 viaparinfo->lvds_setting_info->iga_path = IGA2;
878 } else if (viafb_DVI_ON) {
879 viaparinfo->tmds_setting_info->iga_path = IGA1;
880 }
881 }
Florian Tobias Schandinat18d9dc02010-08-10 02:44:44 +0000882
883 viaparinfo->shared->iga1_devices = 0;
884 viaparinfo->shared->iga2_devices = 0;
885 if (viafb_CRT_ON) {
886 if (viaparinfo->crt_setting_info->iga_path == IGA1)
887 viaparinfo->shared->iga1_devices |= VIA_CRT;
888 else
889 viaparinfo->shared->iga2_devices |= VIA_CRT;
890 }
891
892 if (viafb_DVI_ON) {
893 if (viaparinfo->tmds_setting_info->iga_path == IGA1)
894 viaparinfo->shared->iga1_devices |= get_dvi_devices(
895 viaparinfo->chip_info->
896 tmds_chip_info.output_interface);
897 else
898 viaparinfo->shared->iga2_devices |= get_dvi_devices(
899 viaparinfo->chip_info->
900 tmds_chip_info.output_interface);
901 }
902
903 if (viafb_LCD_ON) {
904 if (viaparinfo->lvds_setting_info->iga_path == IGA1)
905 viaparinfo->shared->iga1_devices |= get_lcd_devices(
906 viaparinfo->chip_info->
907 lvds_chip_info.output_interface);
908 else
909 viaparinfo->shared->iga2_devices |= get_lcd_devices(
910 viaparinfo->chip_info->
911 lvds_chip_info.output_interface);
912 }
913
914 if (viafb_LCD2_ON) {
915 if (viaparinfo->lvds_setting_info2->iga_path == IGA1)
916 viaparinfo->shared->iga1_devices |= get_lcd_devices(
917 viaparinfo->chip_info->
918 lvds_chip_info2.output_interface);
919 else
920 viaparinfo->shared->iga2_devices |= get_lcd_devices(
921 viaparinfo->chip_info->
922 lvds_chip_info2.output_interface);
923 }
Joseph Chand61e0bf2008-10-15 22:03:23 -0700924}
925
Florian Tobias Schandinat415559f2010-03-10 15:21:40 -0800926static void set_color_register(u8 index, u8 red, u8 green, u8 blue)
927{
928 outb(0xFF, 0x3C6); /* bit mask of palette */
929 outb(index, 0x3C8);
930 outb(red, 0x3C9);
931 outb(green, 0x3C9);
932 outb(blue, 0x3C9);
933}
934
935void viafb_set_primary_color_register(u8 index, u8 red, u8 green, u8 blue)
936{
937 viafb_write_reg_mask(0x1A, VIASR, 0x00, 0x01);
938 set_color_register(index, red, green, blue);
939}
940
941void viafb_set_secondary_color_register(u8 index, u8 red, u8 green, u8 blue)
942{
943 viafb_write_reg_mask(0x1A, VIASR, 0x01, 0x01);
944 set_color_register(index, red, green, blue);
945}
946
Joseph Chand61e0bf2008-10-15 22:03:23 -0700947void viafb_set_output_path(int device, int set_iga, int output_interface)
948{
949 switch (device) {
950 case DEVICE_CRT:
Florian Tobias Schandinatbc684882010-08-11 00:37:58 +0000951 viafb_write_reg_mask(CR36, VIACR, 0x00, BIT4 + BIT5);
Joseph Chand61e0bf2008-10-15 22:03:23 -0700952 break;
953 case DEVICE_DVI:
954 set_dvi_output_path(set_iga, output_interface);
955 break;
956 case DEVICE_LCD:
957 set_lcd_output_path(set_iga, output_interface);
958 break;
959 }
960}
961
Florian Tobias Schandinata54be172010-07-28 23:06:04 +0000962static void set_source_common(u8 index, u8 offset, u8 iga)
963{
964 u8 value, mask = 1 << offset;
965
966 switch (iga) {
967 case IGA1:
968 value = 0x00;
969 break;
970 case IGA2:
971 value = mask;
972 break;
973 default:
974 printk(KERN_WARNING "viafb: Unsupported source: %d\n", iga);
975 return;
976 }
977
978 via_write_reg_mask(VIACR, index, value, mask);
979}
980
981static void set_crt_source(u8 iga)
982{
983 u8 value;
984
985 switch (iga) {
986 case IGA1:
987 value = 0x00;
988 break;
989 case IGA2:
990 value = 0x40;
991 break;
992 default:
993 printk(KERN_WARNING "viafb: Unsupported source: %d\n", iga);
994 return;
995 }
996
997 via_write_reg_mask(VIASR, 0x16, value, 0x40);
998}
999
1000static inline void set_6C_source(u8 iga)
1001{
1002 set_source_common(0x6C, 7, iga);
1003}
1004
1005static inline void set_93_source(u8 iga)
1006{
1007 set_source_common(0x93, 7, iga);
1008}
1009
1010static inline void set_96_source(u8 iga)
1011{
1012 set_source_common(0x96, 4, iga);
1013}
1014
1015static inline void set_dvp1_source(u8 iga)
1016{
1017 set_source_common(0x9B, 4, iga);
1018}
1019
1020static inline void set_lvds1_source(u8 iga)
1021{
1022 set_source_common(0x99, 4, iga);
1023}
1024
1025static inline void set_lvds2_source(u8 iga)
1026{
1027 set_source_common(0x97, 4, iga);
1028}
1029
Florian Tobias Schandinatbc684882010-08-11 00:37:58 +00001030void via_set_source(u32 devices, u8 iga)
Joseph Chand61e0bf2008-10-15 22:03:23 -07001031{
Florian Tobias Schandinatbc684882010-08-11 00:37:58 +00001032 if (devices & VIA_6C)
1033 set_6C_source(iga);
1034 if (devices & VIA_93)
1035 set_93_source(iga);
1036 if (devices & VIA_96)
1037 set_96_source(iga);
1038 if (devices & VIA_CRT)
1039 set_crt_source(iga);
1040 if (devices & VIA_DVP1)
1041 set_dvp1_source(iga);
1042 if (devices & VIA_LVDS1)
1043 set_lvds1_source(iga);
1044 if (devices & VIA_LVDS2)
1045 set_lvds2_source(iga);
Joseph Chand61e0bf2008-10-15 22:03:23 -07001046}
1047
1048static void dvi_patch_skew_dvp0(void)
1049{
1050 /* Reset data driving first: */
1051 viafb_write_reg_mask(SR1B, VIASR, 0, BIT1);
1052 viafb_write_reg_mask(SR2A, VIASR, 0, BIT4);
1053
1054 switch (viaparinfo->chip_info->gfx_chip_name) {
1055 case UNICHROME_P4M890:
1056 {
1057 if ((viaparinfo->tmds_setting_info->h_active == 1600) &&
1058 (viaparinfo->tmds_setting_info->v_active ==
1059 1200))
1060 viafb_write_reg_mask(CR96, VIACR, 0x03,
1061 BIT0 + BIT1 + BIT2);
1062 else
1063 viafb_write_reg_mask(CR96, VIACR, 0x07,
1064 BIT0 + BIT1 + BIT2);
1065 break;
1066 }
1067
1068 case UNICHROME_P4M900:
1069 {
1070 viafb_write_reg_mask(CR96, VIACR, 0x07,
1071 BIT0 + BIT1 + BIT2 + BIT3);
1072 viafb_write_reg_mask(SR1B, VIASR, 0x02, BIT1);
1073 viafb_write_reg_mask(SR2A, VIASR, 0x10, BIT4);
1074 break;
1075 }
1076
1077 default:
1078 {
1079 break;
1080 }
1081 }
1082}
1083
Joseph Chand61e0bf2008-10-15 22:03:23 -07001084static void dvi_patch_skew_dvp_low(void)
1085{
1086 switch (viaparinfo->chip_info->gfx_chip_name) {
1087 case UNICHROME_K8M890:
1088 {
1089 viafb_write_reg_mask(CR99, VIACR, 0x03, BIT0 + BIT1);
1090 break;
1091 }
1092
1093 case UNICHROME_P4M900:
1094 {
1095 viafb_write_reg_mask(CR99, VIACR, 0x08,
1096 BIT0 + BIT1 + BIT2 + BIT3);
1097 break;
1098 }
1099
1100 case UNICHROME_P4M890:
1101 {
1102 viafb_write_reg_mask(CR99, VIACR, 0x0F,
1103 BIT0 + BIT1 + BIT2 + BIT3);
1104 break;
1105 }
1106
1107 default:
1108 {
1109 break;
1110 }
1111 }
1112}
1113
1114static void set_dvi_output_path(int set_iga, int output_interface)
1115{
1116 switch (output_interface) {
1117 case INTERFACE_DVP0:
1118 viafb_write_reg_mask(CR6B, VIACR, 0x01, BIT0);
Florian Tobias Schandinata54be172010-07-28 23:06:04 +00001119 viafb_write_reg_mask(CR6C, VIACR, 0x21, BIT0 + BIT5);
Joseph Chand61e0bf2008-10-15 22:03:23 -07001120 viafb_write_reg_mask(SR1E, VIASR, 0xC0, BIT7 + BIT6);
Joseph Chand61e0bf2008-10-15 22:03:23 -07001121 dvi_patch_skew_dvp0();
1122 break;
1123
1124 case INTERFACE_DVP1:
Florian Tobias Schandinatbc684882010-08-11 00:37:58 +00001125 if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266)
Florian Tobias Schandinata54be172010-07-28 23:06:04 +00001126 viafb_write_reg_mask(CR93, VIACR, 0x21, BIT0 + BIT5);
Joseph Chand61e0bf2008-10-15 22:03:23 -07001127
1128 viafb_write_reg_mask(SR1E, VIASR, 0x30, BIT4 + BIT5);
Joseph Chand61e0bf2008-10-15 22:03:23 -07001129 break;
1130 case INTERFACE_DFP_HIGH:
Florian Tobias Schandinatbc684882010-08-11 00:37:58 +00001131 if (viaparinfo->chip_info->gfx_chip_name != UNICHROME_CLE266)
Florian Tobias Schandinata54be172010-07-28 23:06:04 +00001132 via_write_reg_mask(VIACR, CR97, 0x03, 0x03);
Florian Tobias Schandinata54be172010-07-28 23:06:04 +00001133
Joseph Chand61e0bf2008-10-15 22:03:23 -07001134 viafb_write_reg_mask(SR2A, VIASR, 0x0C, BIT2 + BIT3);
1135 break;
1136
1137 case INTERFACE_DFP_LOW:
1138 if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266)
1139 break;
Joseph Chand61e0bf2008-10-15 22:03:23 -07001140 viafb_write_reg_mask(SR2A, VIASR, 0x03, BIT0 + BIT1);
1141 dvi_patch_skew_dvp_low();
1142 break;
Joseph Chand61e0bf2008-10-15 22:03:23 -07001143 }
1144
1145 if (set_iga == IGA2) {
Joseph Chand61e0bf2008-10-15 22:03:23 -07001146 /* Disable LCD Scaling */
1147 viafb_write_reg_mask(CR79, VIACR, 0x00, BIT0);
1148 }
1149}
1150
1151static void set_lcd_output_path(int set_iga, int output_interface)
1152{
1153 DEBUG_MSG(KERN_INFO
1154 "set_lcd_output_path, iga:%d,out_interface:%d\n",
1155 set_iga, output_interface);
Joseph Chand61e0bf2008-10-15 22:03:23 -07001156
Florian Tobias Schandinatb0027412010-07-28 01:11:41 +00001157 viafb_write_reg_mask(CR6B, VIACR, 0x00, BIT3);
1158 viafb_write_reg_mask(CR6A, VIACR, 0x08, BIT3);
Joseph Chand61e0bf2008-10-15 22:03:23 -07001159 switch (output_interface) {
Joseph Chand61e0bf2008-10-15 22:03:23 -07001160 case INTERFACE_DFP:
1161 if ((UNICHROME_K8M890 == viaparinfo->chip_info->gfx_chip_name)
1162 || (UNICHROME_P4M890 ==
1163 viaparinfo->chip_info->gfx_chip_name))
1164 viafb_write_reg_mask(CR97, VIACR, 0x84,
1165 BIT7 + BIT2 + BIT1 + BIT0);
Florian Tobias Schandinatbc684882010-08-11 00:37:58 +00001166 case INTERFACE_DVP0:
1167 case INTERFACE_DVP1:
1168 case INTERFACE_DFP_HIGH:
1169 case INTERFACE_DFP_LOW:
Florian Tobias Schandinata54be172010-07-28 23:06:04 +00001170 if (set_iga == IGA2)
Joseph Chand61e0bf2008-10-15 22:03:23 -07001171 viafb_write_reg(CR91, VIACR, 0x00);
Joseph Chand61e0bf2008-10-15 22:03:23 -07001172 break;
Joseph Chand61e0bf2008-10-15 22:03:23 -07001173 }
1174}
1175
Joseph Chand61e0bf2008-10-15 22:03:23 -07001176static void load_fix_bit_crtc_reg(void)
1177{
1178 /* always set to 1 */
1179 viafb_write_reg_mask(CR03, VIACR, 0x80, BIT7);
1180 /* line compare should set all bits = 1 (extend modes) */
1181 viafb_write_reg(CR18, VIACR, 0xff);
1182 /* line compare should set all bits = 1 (extend modes) */
1183 viafb_write_reg_mask(CR07, VIACR, 0x10, BIT4);
1184 /* line compare should set all bits = 1 (extend modes) */
1185 viafb_write_reg_mask(CR09, VIACR, 0x40, BIT6);
1186 /* line compare should set all bits = 1 (extend modes) */
1187 viafb_write_reg_mask(CR35, VIACR, 0x10, BIT4);
1188 /* line compare should set all bits = 1 (extend modes) */
1189 viafb_write_reg_mask(CR33, VIACR, 0x06, BIT0 + BIT1 + BIT2);
1190 /*viafb_write_reg_mask(CR32, VIACR, 0x01, BIT0); */
1191 /* extend mode always set to e3h */
1192 viafb_write_reg(CR17, VIACR, 0xe3);
1193 /* extend mode always set to 0h */
1194 viafb_write_reg(CR08, VIACR, 0x00);
1195 /* extend mode always set to 0h */
1196 viafb_write_reg(CR14, VIACR, 0x00);
1197
1198 /* If K8M800, enable Prefetch Mode. */
1199 if ((viaparinfo->chip_info->gfx_chip_name == UNICHROME_K800)
1200 || (viaparinfo->chip_info->gfx_chip_name == UNICHROME_K8M890))
1201 viafb_write_reg_mask(CR33, VIACR, 0x08, BIT3);
1202 if ((viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266)
1203 && (viaparinfo->chip_info->gfx_chip_revision == CLE266_REVISION_AX))
1204 viafb_write_reg_mask(SR1A, VIASR, 0x02, BIT1);
1205
1206}
1207
1208void viafb_load_reg(int timing_value, int viafb_load_reg_num,
1209 struct io_register *reg,
1210 int io_type)
1211{
1212 int reg_mask;
1213 int bit_num = 0;
1214 int data;
1215 int i, j;
1216 int shift_next_reg;
1217 int start_index, end_index, cr_index;
1218 u16 get_bit;
1219
1220 for (i = 0; i < viafb_load_reg_num; i++) {
1221 reg_mask = 0;
1222 data = 0;
1223 start_index = reg[i].start_bit;
1224 end_index = reg[i].end_bit;
1225 cr_index = reg[i].io_addr;
1226
1227 shift_next_reg = bit_num;
1228 for (j = start_index; j <= end_index; j++) {
1229 /*if (bit_num==8) timing_value = timing_value >>8; */
1230 reg_mask = reg_mask | (BIT0 << j);
1231 get_bit = (timing_value & (BIT0 << bit_num));
1232 data =
1233 data | ((get_bit >> shift_next_reg) << start_index);
1234 bit_num++;
1235 }
1236 if (io_type == VIACR)
1237 viafb_write_reg_mask(cr_index, VIACR, data, reg_mask);
1238 else
1239 viafb_write_reg_mask(cr_index, VIASR, data, reg_mask);
1240 }
1241
1242}
1243
1244/* Write Registers */
1245void viafb_write_regx(struct io_reg RegTable[], int ItemNum)
1246{
1247 int i;
Joseph Chand61e0bf2008-10-15 22:03:23 -07001248
1249 /*DEBUG_MSG(KERN_INFO "Table Size : %x!!\n",ItemNum ); */
1250
Florian Tobias Schandinat384c3042010-04-17 19:44:54 +00001251 for (i = 0; i < ItemNum; i++)
1252 via_write_reg_mask(RegTable[i].port, RegTable[i].index,
1253 RegTable[i].value, RegTable[i].mask);
Joseph Chand61e0bf2008-10-15 22:03:23 -07001254}
1255
Joseph Chand61e0bf2008-10-15 22:03:23 -07001256void viafb_load_fetch_count_reg(int h_addr, int bpp_byte, int set_iga)
1257{
1258 int reg_value;
1259 int viafb_load_reg_num;
1260 struct io_register *reg = NULL;
1261
1262 switch (set_iga) {
Joseph Chand61e0bf2008-10-15 22:03:23 -07001263 case IGA1:
1264 reg_value = IGA1_FETCH_COUNT_FORMULA(h_addr, bpp_byte);
1265 viafb_load_reg_num = fetch_count_reg.
1266 iga1_fetch_count_reg.reg_num;
1267 reg = fetch_count_reg.iga1_fetch_count_reg.reg;
1268 viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIASR);
Florian Tobias Schandinat4bbac052010-03-10 15:21:36 -08001269 break;
Joseph Chand61e0bf2008-10-15 22:03:23 -07001270 case IGA2:
1271 reg_value = IGA2_FETCH_COUNT_FORMULA(h_addr, bpp_byte);
1272 viafb_load_reg_num = fetch_count_reg.
1273 iga2_fetch_count_reg.reg_num;
1274 reg = fetch_count_reg.iga2_fetch_count_reg.reg;
1275 viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIACR);
1276 break;
1277 }
1278
1279}
1280
1281void viafb_load_FIFO_reg(int set_iga, int hor_active, int ver_active)
1282{
1283 int reg_value;
1284 int viafb_load_reg_num;
1285 struct io_register *reg = NULL;
1286 int iga1_fifo_max_depth = 0, iga1_fifo_threshold =
1287 0, iga1_fifo_high_threshold = 0, iga1_display_queue_expire_num = 0;
1288 int iga2_fifo_max_depth = 0, iga2_fifo_threshold =
1289 0, iga2_fifo_high_threshold = 0, iga2_display_queue_expire_num = 0;
1290
1291 if (set_iga == IGA1) {
1292 if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_K800) {
1293 iga1_fifo_max_depth = K800_IGA1_FIFO_MAX_DEPTH;
1294 iga1_fifo_threshold = K800_IGA1_FIFO_THRESHOLD;
1295 iga1_fifo_high_threshold =
1296 K800_IGA1_FIFO_HIGH_THRESHOLD;
1297 /* If resolution > 1280x1024, expire length = 64, else
1298 expire length = 128 */
1299 if ((hor_active > 1280) && (ver_active > 1024))
1300 iga1_display_queue_expire_num = 16;
1301 else
1302 iga1_display_queue_expire_num =
1303 K800_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
1304
1305 }
1306
1307 if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_PM800) {
1308 iga1_fifo_max_depth = P880_IGA1_FIFO_MAX_DEPTH;
1309 iga1_fifo_threshold = P880_IGA1_FIFO_THRESHOLD;
1310 iga1_fifo_high_threshold =
1311 P880_IGA1_FIFO_HIGH_THRESHOLD;
1312 iga1_display_queue_expire_num =
1313 P880_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
1314
1315 /* If resolution > 1280x1024, expire length = 64, else
1316 expire length = 128 */
1317 if ((hor_active > 1280) && (ver_active > 1024))
1318 iga1_display_queue_expire_num = 16;
1319 else
1320 iga1_display_queue_expire_num =
1321 P880_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
1322 }
1323
1324 if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CN700) {
1325 iga1_fifo_max_depth = CN700_IGA1_FIFO_MAX_DEPTH;
1326 iga1_fifo_threshold = CN700_IGA1_FIFO_THRESHOLD;
1327 iga1_fifo_high_threshold =
1328 CN700_IGA1_FIFO_HIGH_THRESHOLD;
1329
1330 /* If resolution > 1280x1024, expire length = 64,
1331 else expire length = 128 */
1332 if ((hor_active > 1280) && (ver_active > 1024))
1333 iga1_display_queue_expire_num = 16;
1334 else
1335 iga1_display_queue_expire_num =
1336 CN700_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
1337 }
1338
1339 if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CX700) {
1340 iga1_fifo_max_depth = CX700_IGA1_FIFO_MAX_DEPTH;
1341 iga1_fifo_threshold = CX700_IGA1_FIFO_THRESHOLD;
1342 iga1_fifo_high_threshold =
1343 CX700_IGA1_FIFO_HIGH_THRESHOLD;
1344 iga1_display_queue_expire_num =
1345 CX700_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
1346 }
1347
1348 if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_K8M890) {
1349 iga1_fifo_max_depth = K8M890_IGA1_FIFO_MAX_DEPTH;
1350 iga1_fifo_threshold = K8M890_IGA1_FIFO_THRESHOLD;
1351 iga1_fifo_high_threshold =
1352 K8M890_IGA1_FIFO_HIGH_THRESHOLD;
1353 iga1_display_queue_expire_num =
1354 K8M890_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
1355 }
1356
1357 if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_P4M890) {
1358 iga1_fifo_max_depth = P4M890_IGA1_FIFO_MAX_DEPTH;
1359 iga1_fifo_threshold = P4M890_IGA1_FIFO_THRESHOLD;
1360 iga1_fifo_high_threshold =
1361 P4M890_IGA1_FIFO_HIGH_THRESHOLD;
1362 iga1_display_queue_expire_num =
1363 P4M890_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
1364 }
1365
1366 if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_P4M900) {
1367 iga1_fifo_max_depth = P4M900_IGA1_FIFO_MAX_DEPTH;
1368 iga1_fifo_threshold = P4M900_IGA1_FIFO_THRESHOLD;
1369 iga1_fifo_high_threshold =
1370 P4M900_IGA1_FIFO_HIGH_THRESHOLD;
1371 iga1_display_queue_expire_num =
1372 P4M900_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
1373 }
1374
1375 if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_VX800) {
1376 iga1_fifo_max_depth = VX800_IGA1_FIFO_MAX_DEPTH;
1377 iga1_fifo_threshold = VX800_IGA1_FIFO_THRESHOLD;
1378 iga1_fifo_high_threshold =
1379 VX800_IGA1_FIFO_HIGH_THRESHOLD;
1380 iga1_display_queue_expire_num =
1381 VX800_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
1382 }
1383
Harald Welte0306ab12009-09-22 16:47:35 -07001384 if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_VX855) {
1385 iga1_fifo_max_depth = VX855_IGA1_FIFO_MAX_DEPTH;
1386 iga1_fifo_threshold = VX855_IGA1_FIFO_THRESHOLD;
1387 iga1_fifo_high_threshold =
1388 VX855_IGA1_FIFO_HIGH_THRESHOLD;
1389 iga1_display_queue_expire_num =
1390 VX855_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
1391 }
1392
Joseph Chand61e0bf2008-10-15 22:03:23 -07001393 /* Set Display FIFO Depath Select */
1394 reg_value = IGA1_FIFO_DEPTH_SELECT_FORMULA(iga1_fifo_max_depth);
1395 viafb_load_reg_num =
1396 display_fifo_depth_reg.iga1_fifo_depth_select_reg.reg_num;
1397 reg = display_fifo_depth_reg.iga1_fifo_depth_select_reg.reg;
1398 viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIASR);
1399
1400 /* Set Display FIFO Threshold Select */
1401 reg_value = IGA1_FIFO_THRESHOLD_FORMULA(iga1_fifo_threshold);
1402 viafb_load_reg_num =
1403 fifo_threshold_select_reg.
1404 iga1_fifo_threshold_select_reg.reg_num;
1405 reg =
1406 fifo_threshold_select_reg.
1407 iga1_fifo_threshold_select_reg.reg;
1408 viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIASR);
1409
1410 /* Set FIFO High Threshold Select */
1411 reg_value =
1412 IGA1_FIFO_HIGH_THRESHOLD_FORMULA(iga1_fifo_high_threshold);
1413 viafb_load_reg_num =
1414 fifo_high_threshold_select_reg.
1415 iga1_fifo_high_threshold_select_reg.reg_num;
1416 reg =
1417 fifo_high_threshold_select_reg.
1418 iga1_fifo_high_threshold_select_reg.reg;
1419 viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIASR);
1420
1421 /* Set Display Queue Expire Num */
1422 reg_value =
1423 IGA1_DISPLAY_QUEUE_EXPIRE_NUM_FORMULA
1424 (iga1_display_queue_expire_num);
1425 viafb_load_reg_num =
1426 display_queue_expire_num_reg.
1427 iga1_display_queue_expire_num_reg.reg_num;
1428 reg =
1429 display_queue_expire_num_reg.
1430 iga1_display_queue_expire_num_reg.reg;
1431 viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIASR);
1432
1433 } else {
1434 if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_K800) {
1435 iga2_fifo_max_depth = K800_IGA2_FIFO_MAX_DEPTH;
1436 iga2_fifo_threshold = K800_IGA2_FIFO_THRESHOLD;
1437 iga2_fifo_high_threshold =
1438 K800_IGA2_FIFO_HIGH_THRESHOLD;
1439
1440 /* If resolution > 1280x1024, expire length = 64,
1441 else expire length = 128 */
1442 if ((hor_active > 1280) && (ver_active > 1024))
1443 iga2_display_queue_expire_num = 16;
1444 else
1445 iga2_display_queue_expire_num =
1446 K800_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
1447 }
1448
1449 if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_PM800) {
1450 iga2_fifo_max_depth = P880_IGA2_FIFO_MAX_DEPTH;
1451 iga2_fifo_threshold = P880_IGA2_FIFO_THRESHOLD;
1452 iga2_fifo_high_threshold =
1453 P880_IGA2_FIFO_HIGH_THRESHOLD;
1454
1455 /* If resolution > 1280x1024, expire length = 64,
1456 else expire length = 128 */
1457 if ((hor_active > 1280) && (ver_active > 1024))
1458 iga2_display_queue_expire_num = 16;
1459 else
1460 iga2_display_queue_expire_num =
1461 P880_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
1462 }
1463
1464 if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CN700) {
1465 iga2_fifo_max_depth = CN700_IGA2_FIFO_MAX_DEPTH;
1466 iga2_fifo_threshold = CN700_IGA2_FIFO_THRESHOLD;
1467 iga2_fifo_high_threshold =
1468 CN700_IGA2_FIFO_HIGH_THRESHOLD;
1469
1470 /* If resolution > 1280x1024, expire length = 64,
1471 else expire length = 128 */
1472 if ((hor_active > 1280) && (ver_active > 1024))
1473 iga2_display_queue_expire_num = 16;
1474 else
1475 iga2_display_queue_expire_num =
1476 CN700_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
1477 }
1478
1479 if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CX700) {
1480 iga2_fifo_max_depth = CX700_IGA2_FIFO_MAX_DEPTH;
1481 iga2_fifo_threshold = CX700_IGA2_FIFO_THRESHOLD;
1482 iga2_fifo_high_threshold =
1483 CX700_IGA2_FIFO_HIGH_THRESHOLD;
1484 iga2_display_queue_expire_num =
1485 CX700_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
1486 }
1487
1488 if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_K8M890) {
1489 iga2_fifo_max_depth = K8M890_IGA2_FIFO_MAX_DEPTH;
1490 iga2_fifo_threshold = K8M890_IGA2_FIFO_THRESHOLD;
1491 iga2_fifo_high_threshold =
1492 K8M890_IGA2_FIFO_HIGH_THRESHOLD;
1493 iga2_display_queue_expire_num =
1494 K8M890_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
1495 }
1496
1497 if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_P4M890) {
1498 iga2_fifo_max_depth = P4M890_IGA2_FIFO_MAX_DEPTH;
1499 iga2_fifo_threshold = P4M890_IGA2_FIFO_THRESHOLD;
1500 iga2_fifo_high_threshold =
1501 P4M890_IGA2_FIFO_HIGH_THRESHOLD;
1502 iga2_display_queue_expire_num =
1503 P4M890_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
1504 }
1505
1506 if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_P4M900) {
1507 iga2_fifo_max_depth = P4M900_IGA2_FIFO_MAX_DEPTH;
1508 iga2_fifo_threshold = P4M900_IGA2_FIFO_THRESHOLD;
1509 iga2_fifo_high_threshold =
1510 P4M900_IGA2_FIFO_HIGH_THRESHOLD;
1511 iga2_display_queue_expire_num =
1512 P4M900_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
1513 }
1514
1515 if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_VX800) {
1516 iga2_fifo_max_depth = VX800_IGA2_FIFO_MAX_DEPTH;
1517 iga2_fifo_threshold = VX800_IGA2_FIFO_THRESHOLD;
1518 iga2_fifo_high_threshold =
1519 VX800_IGA2_FIFO_HIGH_THRESHOLD;
1520 iga2_display_queue_expire_num =
1521 VX800_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
1522 }
1523
Harald Welte0306ab12009-09-22 16:47:35 -07001524 if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_VX855) {
1525 iga2_fifo_max_depth = VX855_IGA2_FIFO_MAX_DEPTH;
1526 iga2_fifo_threshold = VX855_IGA2_FIFO_THRESHOLD;
1527 iga2_fifo_high_threshold =
1528 VX855_IGA2_FIFO_HIGH_THRESHOLD;
1529 iga2_display_queue_expire_num =
1530 VX855_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
1531 }
1532
Joseph Chand61e0bf2008-10-15 22:03:23 -07001533 if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_K800) {
1534 /* Set Display FIFO Depath Select */
1535 reg_value =
1536 IGA2_FIFO_DEPTH_SELECT_FORMULA(iga2_fifo_max_depth)
1537 - 1;
1538 /* Patch LCD in IGA2 case */
1539 viafb_load_reg_num =
1540 display_fifo_depth_reg.
1541 iga2_fifo_depth_select_reg.reg_num;
1542 reg =
1543 display_fifo_depth_reg.
1544 iga2_fifo_depth_select_reg.reg;
1545 viafb_load_reg(reg_value,
1546 viafb_load_reg_num, reg, VIACR);
1547 } else {
1548
1549 /* Set Display FIFO Depath Select */
1550 reg_value =
1551 IGA2_FIFO_DEPTH_SELECT_FORMULA(iga2_fifo_max_depth);
1552 viafb_load_reg_num =
1553 display_fifo_depth_reg.
1554 iga2_fifo_depth_select_reg.reg_num;
1555 reg =
1556 display_fifo_depth_reg.
1557 iga2_fifo_depth_select_reg.reg;
1558 viafb_load_reg(reg_value,
1559 viafb_load_reg_num, reg, VIACR);
1560 }
1561
1562 /* Set Display FIFO Threshold Select */
1563 reg_value = IGA2_FIFO_THRESHOLD_FORMULA(iga2_fifo_threshold);
1564 viafb_load_reg_num =
1565 fifo_threshold_select_reg.
1566 iga2_fifo_threshold_select_reg.reg_num;
1567 reg =
1568 fifo_threshold_select_reg.
1569 iga2_fifo_threshold_select_reg.reg;
1570 viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIACR);
1571
1572 /* Set FIFO High Threshold Select */
1573 reg_value =
1574 IGA2_FIFO_HIGH_THRESHOLD_FORMULA(iga2_fifo_high_threshold);
1575 viafb_load_reg_num =
1576 fifo_high_threshold_select_reg.
1577 iga2_fifo_high_threshold_select_reg.reg_num;
1578 reg =
1579 fifo_high_threshold_select_reg.
1580 iga2_fifo_high_threshold_select_reg.reg;
1581 viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIACR);
1582
1583 /* Set Display Queue Expire Num */
1584 reg_value =
1585 IGA2_DISPLAY_QUEUE_EXPIRE_NUM_FORMULA
1586 (iga2_display_queue_expire_num);
1587 viafb_load_reg_num =
1588 display_queue_expire_num_reg.
1589 iga2_display_queue_expire_num_reg.reg_num;
1590 reg =
1591 display_queue_expire_num_reg.
1592 iga2_display_queue_expire_num_reg.reg;
1593 viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIACR);
1594
1595 }
1596
1597}
1598
Florian Tobias Schandinat1f844352010-07-11 00:57:34 +00001599static u32 cle266_encode_pll(struct pll_config pll)
1600{
1601 return (pll.multiplier << 8)
1602 | (pll.rshift << 6)
1603 | pll.divisor;
1604}
1605
1606static u32 k800_encode_pll(struct pll_config pll)
1607{
1608 return ((pll.divisor - 2) << 16)
1609 | (pll.rshift << 10)
1610 | (pll.multiplier - 2);
1611}
1612
1613static u32 vx855_encode_pll(struct pll_config pll)
1614{
1615 return (pll.divisor << 16)
1616 | (pll.rshift << 10)
1617 | pll.multiplier;
1618}
1619
Joseph Chand61e0bf2008-10-15 22:03:23 -07001620u32 viafb_get_clk_value(int clk)
1621{
Florian Tobias Schandinat1f844352010-07-11 00:57:34 +00001622 u32 value = 0;
1623 int i = 0;
Joseph Chand61e0bf2008-10-15 22:03:23 -07001624
Florian Tobias Schandinat1f844352010-07-11 00:57:34 +00001625 while (i < NUM_TOTAL_PLL_TABLE && clk != pll_value[i].clk)
1626 i++;
Joseph Chand61e0bf2008-10-15 22:03:23 -07001627
Florian Tobias Schandinat1f844352010-07-11 00:57:34 +00001628 if (i == NUM_TOTAL_PLL_TABLE) {
1629 printk(KERN_WARNING "viafb_get_clk_value: PLL lookup failed!");
1630 } else {
1631 switch (viaparinfo->chip_info->gfx_chip_name) {
1632 case UNICHROME_CLE266:
1633 case UNICHROME_K400:
1634 value = cle266_encode_pll(pll_value[i].cle266_pll);
1635 break;
Joseph Chand61e0bf2008-10-15 22:03:23 -07001636
Florian Tobias Schandinat1f844352010-07-11 00:57:34 +00001637 case UNICHROME_K800:
1638 case UNICHROME_PM800:
1639 case UNICHROME_CN700:
1640 value = k800_encode_pll(pll_value[i].k800_pll);
1641 break;
1642
1643 case UNICHROME_CX700:
1644 case UNICHROME_CN750:
1645 case UNICHROME_K8M890:
1646 case UNICHROME_P4M890:
1647 case UNICHROME_P4M900:
1648 case UNICHROME_VX800:
1649 value = k800_encode_pll(pll_value[i].cx700_pll);
1650 break;
1651
1652 case UNICHROME_VX855:
1653 value = vx855_encode_pll(pll_value[i].vx855_pll);
1654 break;
Joseph Chand61e0bf2008-10-15 22:03:23 -07001655 }
1656 }
1657
Florian Tobias Schandinat1f844352010-07-11 00:57:34 +00001658 return value;
Joseph Chand61e0bf2008-10-15 22:03:23 -07001659}
1660
1661/* Set VCLK*/
Florian Tobias Schandinat1f844352010-07-11 00:57:34 +00001662void viafb_set_vclock(u32 clk, int set_iga)
Joseph Chand61e0bf2008-10-15 22:03:23 -07001663{
Joseph Chand61e0bf2008-10-15 22:03:23 -07001664 /* H.W. Reset : ON */
1665 viafb_write_reg_mask(CR17, VIACR, 0x00, BIT7);
1666
Florian Tobias Schandinat4bbac052010-03-10 15:21:36 -08001667 if (set_iga == IGA1) {
Joseph Chand61e0bf2008-10-15 22:03:23 -07001668 /* Change D,N FOR VCLK */
1669 switch (viaparinfo->chip_info->gfx_chip_name) {
1670 case UNICHROME_CLE266:
1671 case UNICHROME_K400:
Florian Tobias Schandinat1f844352010-07-11 00:57:34 +00001672 via_write_reg(VIASR, SR46, (clk & 0x00FF));
1673 via_write_reg(VIASR, SR47, (clk & 0xFF00) >> 8);
Joseph Chand61e0bf2008-10-15 22:03:23 -07001674 break;
1675
1676 case UNICHROME_K800:
1677 case UNICHROME_PM800:
1678 case UNICHROME_CN700:
1679 case UNICHROME_CX700:
Florian Tobias Schandinat1f844352010-07-11 00:57:34 +00001680 case UNICHROME_CN750:
Joseph Chand61e0bf2008-10-15 22:03:23 -07001681 case UNICHROME_K8M890:
1682 case UNICHROME_P4M890:
1683 case UNICHROME_P4M900:
1684 case UNICHROME_VX800:
Harald Welte0306ab12009-09-22 16:47:35 -07001685 case UNICHROME_VX855:
Florian Tobias Schandinat1f844352010-07-11 00:57:34 +00001686 via_write_reg(VIASR, SR44, (clk & 0x0000FF));
1687 via_write_reg(VIASR, SR45, (clk & 0x00FF00) >> 8);
1688 via_write_reg(VIASR, SR46, (clk & 0xFF0000) >> 16);
Joseph Chand61e0bf2008-10-15 22:03:23 -07001689 break;
1690 }
1691 }
1692
Florian Tobias Schandinat4bbac052010-03-10 15:21:36 -08001693 if (set_iga == IGA2) {
Joseph Chand61e0bf2008-10-15 22:03:23 -07001694 /* Change D,N FOR LCK */
1695 switch (viaparinfo->chip_info->gfx_chip_name) {
1696 case UNICHROME_CLE266:
1697 case UNICHROME_K400:
Florian Tobias Schandinat1f844352010-07-11 00:57:34 +00001698 via_write_reg(VIASR, SR44, (clk & 0x00FF));
1699 via_write_reg(VIASR, SR45, (clk & 0xFF00) >> 8);
Joseph Chand61e0bf2008-10-15 22:03:23 -07001700 break;
1701
1702 case UNICHROME_K800:
1703 case UNICHROME_PM800:
1704 case UNICHROME_CN700:
1705 case UNICHROME_CX700:
Florian Tobias Schandinat1f844352010-07-11 00:57:34 +00001706 case UNICHROME_CN750:
Joseph Chand61e0bf2008-10-15 22:03:23 -07001707 case UNICHROME_K8M890:
1708 case UNICHROME_P4M890:
1709 case UNICHROME_P4M900:
1710 case UNICHROME_VX800:
Harald Welte0306ab12009-09-22 16:47:35 -07001711 case UNICHROME_VX855:
Florian Tobias Schandinat1f844352010-07-11 00:57:34 +00001712 via_write_reg(VIASR, SR4A, (clk & 0x0000FF));
1713 via_write_reg(VIASR, SR4B, (clk & 0x00FF00) >> 8);
1714 via_write_reg(VIASR, SR4C, (clk & 0xFF0000) >> 16);
Joseph Chand61e0bf2008-10-15 22:03:23 -07001715 break;
1716 }
1717 }
1718
1719 /* H.W. Reset : OFF */
1720 viafb_write_reg_mask(CR17, VIACR, 0x80, BIT7);
1721
1722 /* Reset PLL */
Florian Tobias Schandinat4bbac052010-03-10 15:21:36 -08001723 if (set_iga == IGA1) {
Joseph Chand61e0bf2008-10-15 22:03:23 -07001724 viafb_write_reg_mask(SR40, VIASR, 0x02, BIT1);
1725 viafb_write_reg_mask(SR40, VIASR, 0x00, BIT1);
1726 }
1727
Florian Tobias Schandinat4bbac052010-03-10 15:21:36 -08001728 if (set_iga == IGA2) {
Florian Tobias Schandinate3812ce2010-07-28 00:57:18 +00001729 viafb_write_reg_mask(SR40, VIASR, 0x04, BIT2);
1730 viafb_write_reg_mask(SR40, VIASR, 0x00, BIT2);
Joseph Chand61e0bf2008-10-15 22:03:23 -07001731 }
1732
1733 /* Fire! */
Florian Tobias Schandinat162fc8c2010-04-17 19:44:55 +00001734 via_write_misc_reg_mask(0x0C, 0x0C); /* select external clock */
Joseph Chand61e0bf2008-10-15 22:03:23 -07001735}
1736
1737void viafb_load_crtc_timing(struct display_timing device_timing,
1738 int set_iga)
1739{
1740 int i;
1741 int viafb_load_reg_num = 0;
1742 int reg_value = 0;
1743 struct io_register *reg = NULL;
1744
1745 viafb_unlock_crt();
1746
1747 for (i = 0; i < 12; i++) {
1748 if (set_iga == IGA1) {
1749 switch (i) {
1750 case H_TOTAL_INDEX:
1751 reg_value =
1752 IGA1_HOR_TOTAL_FORMULA(device_timing.
1753 hor_total);
1754 viafb_load_reg_num =
1755 iga1_crtc_reg.hor_total.reg_num;
1756 reg = iga1_crtc_reg.hor_total.reg;
1757 break;
1758 case H_ADDR_INDEX:
1759 reg_value =
1760 IGA1_HOR_ADDR_FORMULA(device_timing.
1761 hor_addr);
1762 viafb_load_reg_num =
1763 iga1_crtc_reg.hor_addr.reg_num;
1764 reg = iga1_crtc_reg.hor_addr.reg;
1765 break;
1766 case H_BLANK_START_INDEX:
1767 reg_value =
1768 IGA1_HOR_BLANK_START_FORMULA
1769 (device_timing.hor_blank_start);
1770 viafb_load_reg_num =
1771 iga1_crtc_reg.hor_blank_start.reg_num;
1772 reg = iga1_crtc_reg.hor_blank_start.reg;
1773 break;
1774 case H_BLANK_END_INDEX:
1775 reg_value =
1776 IGA1_HOR_BLANK_END_FORMULA
1777 (device_timing.hor_blank_start,
1778 device_timing.hor_blank_end);
1779 viafb_load_reg_num =
1780 iga1_crtc_reg.hor_blank_end.reg_num;
1781 reg = iga1_crtc_reg.hor_blank_end.reg;
1782 break;
1783 case H_SYNC_START_INDEX:
1784 reg_value =
1785 IGA1_HOR_SYNC_START_FORMULA
1786 (device_timing.hor_sync_start);
1787 viafb_load_reg_num =
1788 iga1_crtc_reg.hor_sync_start.reg_num;
1789 reg = iga1_crtc_reg.hor_sync_start.reg;
1790 break;
1791 case H_SYNC_END_INDEX:
1792 reg_value =
1793 IGA1_HOR_SYNC_END_FORMULA
1794 (device_timing.hor_sync_start,
1795 device_timing.hor_sync_end);
1796 viafb_load_reg_num =
1797 iga1_crtc_reg.hor_sync_end.reg_num;
1798 reg = iga1_crtc_reg.hor_sync_end.reg;
1799 break;
1800 case V_TOTAL_INDEX:
1801 reg_value =
1802 IGA1_VER_TOTAL_FORMULA(device_timing.
1803 ver_total);
1804 viafb_load_reg_num =
1805 iga1_crtc_reg.ver_total.reg_num;
1806 reg = iga1_crtc_reg.ver_total.reg;
1807 break;
1808 case V_ADDR_INDEX:
1809 reg_value =
1810 IGA1_VER_ADDR_FORMULA(device_timing.
1811 ver_addr);
1812 viafb_load_reg_num =
1813 iga1_crtc_reg.ver_addr.reg_num;
1814 reg = iga1_crtc_reg.ver_addr.reg;
1815 break;
1816 case V_BLANK_START_INDEX:
1817 reg_value =
1818 IGA1_VER_BLANK_START_FORMULA
1819 (device_timing.ver_blank_start);
1820 viafb_load_reg_num =
1821 iga1_crtc_reg.ver_blank_start.reg_num;
1822 reg = iga1_crtc_reg.ver_blank_start.reg;
1823 break;
1824 case V_BLANK_END_INDEX:
1825 reg_value =
1826 IGA1_VER_BLANK_END_FORMULA
1827 (device_timing.ver_blank_start,
1828 device_timing.ver_blank_end);
1829 viafb_load_reg_num =
1830 iga1_crtc_reg.ver_blank_end.reg_num;
1831 reg = iga1_crtc_reg.ver_blank_end.reg;
1832 break;
1833 case V_SYNC_START_INDEX:
1834 reg_value =
1835 IGA1_VER_SYNC_START_FORMULA
1836 (device_timing.ver_sync_start);
1837 viafb_load_reg_num =
1838 iga1_crtc_reg.ver_sync_start.reg_num;
1839 reg = iga1_crtc_reg.ver_sync_start.reg;
1840 break;
1841 case V_SYNC_END_INDEX:
1842 reg_value =
1843 IGA1_VER_SYNC_END_FORMULA
1844 (device_timing.ver_sync_start,
1845 device_timing.ver_sync_end);
1846 viafb_load_reg_num =
1847 iga1_crtc_reg.ver_sync_end.reg_num;
1848 reg = iga1_crtc_reg.ver_sync_end.reg;
1849 break;
1850
1851 }
1852 }
1853
1854 if (set_iga == IGA2) {
1855 switch (i) {
1856 case H_TOTAL_INDEX:
1857 reg_value =
1858 IGA2_HOR_TOTAL_FORMULA(device_timing.
1859 hor_total);
1860 viafb_load_reg_num =
1861 iga2_crtc_reg.hor_total.reg_num;
1862 reg = iga2_crtc_reg.hor_total.reg;
1863 break;
1864 case H_ADDR_INDEX:
1865 reg_value =
1866 IGA2_HOR_ADDR_FORMULA(device_timing.
1867 hor_addr);
1868 viafb_load_reg_num =
1869 iga2_crtc_reg.hor_addr.reg_num;
1870 reg = iga2_crtc_reg.hor_addr.reg;
1871 break;
1872 case H_BLANK_START_INDEX:
1873 reg_value =
1874 IGA2_HOR_BLANK_START_FORMULA
1875 (device_timing.hor_blank_start);
1876 viafb_load_reg_num =
1877 iga2_crtc_reg.hor_blank_start.reg_num;
1878 reg = iga2_crtc_reg.hor_blank_start.reg;
1879 break;
1880 case H_BLANK_END_INDEX:
1881 reg_value =
1882 IGA2_HOR_BLANK_END_FORMULA
1883 (device_timing.hor_blank_start,
1884 device_timing.hor_blank_end);
1885 viafb_load_reg_num =
1886 iga2_crtc_reg.hor_blank_end.reg_num;
1887 reg = iga2_crtc_reg.hor_blank_end.reg;
1888 break;
1889 case H_SYNC_START_INDEX:
1890 reg_value =
1891 IGA2_HOR_SYNC_START_FORMULA
1892 (device_timing.hor_sync_start);
1893 if (UNICHROME_CN700 <=
1894 viaparinfo->chip_info->gfx_chip_name)
1895 viafb_load_reg_num =
1896 iga2_crtc_reg.hor_sync_start.
1897 reg_num;
1898 else
1899 viafb_load_reg_num = 3;
1900 reg = iga2_crtc_reg.hor_sync_start.reg;
1901 break;
1902 case H_SYNC_END_INDEX:
1903 reg_value =
1904 IGA2_HOR_SYNC_END_FORMULA
1905 (device_timing.hor_sync_start,
1906 device_timing.hor_sync_end);
1907 viafb_load_reg_num =
1908 iga2_crtc_reg.hor_sync_end.reg_num;
1909 reg = iga2_crtc_reg.hor_sync_end.reg;
1910 break;
1911 case V_TOTAL_INDEX:
1912 reg_value =
1913 IGA2_VER_TOTAL_FORMULA(device_timing.
1914 ver_total);
1915 viafb_load_reg_num =
1916 iga2_crtc_reg.ver_total.reg_num;
1917 reg = iga2_crtc_reg.ver_total.reg;
1918 break;
1919 case V_ADDR_INDEX:
1920 reg_value =
1921 IGA2_VER_ADDR_FORMULA(device_timing.
1922 ver_addr);
1923 viafb_load_reg_num =
1924 iga2_crtc_reg.ver_addr.reg_num;
1925 reg = iga2_crtc_reg.ver_addr.reg;
1926 break;
1927 case V_BLANK_START_INDEX:
1928 reg_value =
1929 IGA2_VER_BLANK_START_FORMULA
1930 (device_timing.ver_blank_start);
1931 viafb_load_reg_num =
1932 iga2_crtc_reg.ver_blank_start.reg_num;
1933 reg = iga2_crtc_reg.ver_blank_start.reg;
1934 break;
1935 case V_BLANK_END_INDEX:
1936 reg_value =
1937 IGA2_VER_BLANK_END_FORMULA
1938 (device_timing.ver_blank_start,
1939 device_timing.ver_blank_end);
1940 viafb_load_reg_num =
1941 iga2_crtc_reg.ver_blank_end.reg_num;
1942 reg = iga2_crtc_reg.ver_blank_end.reg;
1943 break;
1944 case V_SYNC_START_INDEX:
1945 reg_value =
1946 IGA2_VER_SYNC_START_FORMULA
1947 (device_timing.ver_sync_start);
1948 viafb_load_reg_num =
1949 iga2_crtc_reg.ver_sync_start.reg_num;
1950 reg = iga2_crtc_reg.ver_sync_start.reg;
1951 break;
1952 case V_SYNC_END_INDEX:
1953 reg_value =
1954 IGA2_VER_SYNC_END_FORMULA
1955 (device_timing.ver_sync_start,
1956 device_timing.ver_sync_end);
1957 viafb_load_reg_num =
1958 iga2_crtc_reg.ver_sync_end.reg_num;
1959 reg = iga2_crtc_reg.ver_sync_end.reg;
1960 break;
1961
1962 }
1963 }
1964 viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIACR);
1965 }
1966
1967 viafb_lock_crt();
1968}
1969
Joseph Chand61e0bf2008-10-15 22:03:23 -07001970void viafb_fill_crtc_timing(struct crt_mode_table *crt_table,
Florian Tobias Schandinatdd73d682010-03-10 15:21:28 -08001971 struct VideoModeTable *video_mode, int bpp_byte, int set_iga)
Joseph Chand61e0bf2008-10-15 22:03:23 -07001972{
Joseph Chand61e0bf2008-10-15 22:03:23 -07001973 struct display_timing crt_reg;
1974 int i;
1975 int index = 0;
1976 int h_addr, v_addr;
1977 u32 pll_D_N;
Florian Tobias Schandinat162fc8c2010-04-17 19:44:55 +00001978 u8 polarity = 0;
Joseph Chand61e0bf2008-10-15 22:03:23 -07001979
Joseph Chand61e0bf2008-10-15 22:03:23 -07001980 for (i = 0; i < video_mode->mode_array; i++) {
1981 index = i;
1982
1983 if (crt_table[i].refresh_rate == viaparinfo->
1984 crt_setting_info->refresh_rate)
1985 break;
1986 }
1987
1988 crt_reg = crt_table[index].crtc;
1989
1990 /* Mode 640x480 has border, but LCD/DFP didn't have border. */
1991 /* So we would delete border. */
Florian Tobias Schandinatdd73d682010-03-10 15:21:28 -08001992 if ((viafb_LCD_ON | viafb_DVI_ON)
1993 && video_mode->crtc[0].crtc.hor_addr == 640
1994 && video_mode->crtc[0].crtc.ver_addr == 480
1995 && viaparinfo->crt_setting_info->refresh_rate == 60) {
Joseph Chand61e0bf2008-10-15 22:03:23 -07001996 /* The border is 8 pixels. */
1997 crt_reg.hor_blank_start = crt_reg.hor_blank_start - 8;
1998
1999 /* Blanking time should add left and right borders. */
2000 crt_reg.hor_blank_end = crt_reg.hor_blank_end + 16;
2001 }
2002
2003 h_addr = crt_reg.hor_addr;
2004 v_addr = crt_reg.ver_addr;
2005
2006 /* update polarity for CRT timing */
Florian Tobias Schandinat162fc8c2010-04-17 19:44:55 +00002007 if (crt_table[index].h_sync_polarity == NEGATIVE)
2008 polarity |= BIT6;
2009 if (crt_table[index].v_sync_polarity == NEGATIVE)
2010 polarity |= BIT7;
2011 via_write_misc_reg_mask(polarity, BIT6 | BIT7);
Joseph Chand61e0bf2008-10-15 22:03:23 -07002012
2013 if (set_iga == IGA1) {
2014 viafb_unlock_crt();
2015 viafb_write_reg(CR09, VIACR, 0x00); /*initial CR09=0 */
2016 viafb_write_reg_mask(CR11, VIACR, 0x00, BIT4 + BIT5 + BIT6);
2017 viafb_write_reg_mask(CR17, VIACR, 0x00, BIT7);
2018 }
2019
2020 switch (set_iga) {
2021 case IGA1:
2022 viafb_load_crtc_timing(crt_reg, IGA1);
2023 break;
2024 case IGA2:
2025 viafb_load_crtc_timing(crt_reg, IGA2);
2026 break;
2027 }
2028
2029 load_fix_bit_crtc_reg();
2030 viafb_lock_crt();
2031 viafb_write_reg_mask(CR17, VIACR, 0x80, BIT7);
Joseph Chand61e0bf2008-10-15 22:03:23 -07002032 viafb_load_fetch_count_reg(h_addr, bpp_byte, set_iga);
2033
2034 /* load FIFO */
2035 if ((viaparinfo->chip_info->gfx_chip_name != UNICHROME_CLE266)
2036 && (viaparinfo->chip_info->gfx_chip_name != UNICHROME_K400))
2037 viafb_load_FIFO_reg(set_iga, h_addr, v_addr);
2038
Joseph Chand61e0bf2008-10-15 22:03:23 -07002039 pll_D_N = viafb_get_clk_value(crt_table[index].clk);
2040 DEBUG_MSG(KERN_INFO "PLL=%x", pll_D_N);
2041 viafb_set_vclock(pll_D_N, set_iga);
2042
2043}
2044
Florian Tobias Schandinatf4ab2f7a2010-08-09 01:34:27 +00002045void __devinit viafb_init_chip_info(int chip_type)
Joseph Chand61e0bf2008-10-15 22:03:23 -07002046{
Jonathan Corbet24b4d822010-04-22 13:48:09 -06002047 init_gfx_chip_info(chip_type);
Joseph Chand61e0bf2008-10-15 22:03:23 -07002048 init_tmds_chip_info();
2049 init_lvds_chip_info();
2050
2051 viaparinfo->crt_setting_info->iga_path = IGA1;
2052 viaparinfo->crt_setting_info->refresh_rate = viafb_refresh;
2053
2054 /*Set IGA path for each device */
2055 viafb_set_iga_path();
2056
2057 viaparinfo->lvds_setting_info->display_method = viafb_lcd_dsp_method;
Joseph Chand61e0bf2008-10-15 22:03:23 -07002058 viaparinfo->lvds_setting_info->lcd_mode = viafb_lcd_mode;
2059 viaparinfo->lvds_setting_info2->display_method =
2060 viaparinfo->lvds_setting_info->display_method;
2061 viaparinfo->lvds_setting_info2->lcd_mode =
2062 viaparinfo->lvds_setting_info->lcd_mode;
2063}
2064
2065void viafb_update_device_setting(int hres, int vres,
2066 int bpp, int vmode_refresh, int flag)
2067{
2068 if (flag == 0) {
2069 viaparinfo->crt_setting_info->h_active = hres;
2070 viaparinfo->crt_setting_info->v_active = vres;
2071 viaparinfo->crt_setting_info->bpp = bpp;
2072 viaparinfo->crt_setting_info->refresh_rate =
2073 vmode_refresh;
2074
2075 viaparinfo->tmds_setting_info->h_active = hres;
2076 viaparinfo->tmds_setting_info->v_active = vres;
Joseph Chand61e0bf2008-10-15 22:03:23 -07002077
2078 viaparinfo->lvds_setting_info->h_active = hres;
2079 viaparinfo->lvds_setting_info->v_active = vres;
2080 viaparinfo->lvds_setting_info->bpp = bpp;
2081 viaparinfo->lvds_setting_info->refresh_rate =
2082 vmode_refresh;
2083 viaparinfo->lvds_setting_info2->h_active = hres;
2084 viaparinfo->lvds_setting_info2->v_active = vres;
2085 viaparinfo->lvds_setting_info2->bpp = bpp;
2086 viaparinfo->lvds_setting_info2->refresh_rate =
2087 vmode_refresh;
2088 } else {
2089
2090 if (viaparinfo->tmds_setting_info->iga_path == IGA2) {
2091 viaparinfo->tmds_setting_info->h_active = hres;
2092 viaparinfo->tmds_setting_info->v_active = vres;
Joseph Chand61e0bf2008-10-15 22:03:23 -07002093 }
2094
2095 if (viaparinfo->lvds_setting_info->iga_path == IGA2) {
2096 viaparinfo->lvds_setting_info->h_active = hres;
2097 viaparinfo->lvds_setting_info->v_active = vres;
2098 viaparinfo->lvds_setting_info->bpp = bpp;
2099 viaparinfo->lvds_setting_info->refresh_rate =
2100 vmode_refresh;
2101 }
2102 if (IGA2 == viaparinfo->lvds_setting_info2->iga_path) {
2103 viaparinfo->lvds_setting_info2->h_active = hres;
2104 viaparinfo->lvds_setting_info2->v_active = vres;
2105 viaparinfo->lvds_setting_info2->bpp = bpp;
2106 viaparinfo->lvds_setting_info2->refresh_rate =
2107 vmode_refresh;
2108 }
2109 }
2110}
2111
Florian Tobias Schandinatf4ab2f7a2010-08-09 01:34:27 +00002112static void __devinit init_gfx_chip_info(int chip_type)
Joseph Chand61e0bf2008-10-15 22:03:23 -07002113{
Joseph Chand61e0bf2008-10-15 22:03:23 -07002114 u8 tmp;
2115
Jonathan Corbet24b4d822010-04-22 13:48:09 -06002116 viaparinfo->chip_info->gfx_chip_name = chip_type;
Joseph Chand61e0bf2008-10-15 22:03:23 -07002117
2118 /* Check revision of CLE266 Chip */
2119 if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266) {
2120 /* CR4F only define in CLE266.CX chip */
2121 tmp = viafb_read_reg(VIACR, CR4F);
2122 viafb_write_reg(CR4F, VIACR, 0x55);
2123 if (viafb_read_reg(VIACR, CR4F) != 0x55)
2124 viaparinfo->chip_info->gfx_chip_revision =
2125 CLE266_REVISION_AX;
2126 else
2127 viaparinfo->chip_info->gfx_chip_revision =
2128 CLE266_REVISION_CX;
2129 /* restore orignal CR4F value */
2130 viafb_write_reg(CR4F, VIACR, tmp);
2131 }
2132
2133 if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CX700) {
2134 tmp = viafb_read_reg(VIASR, SR43);
2135 DEBUG_MSG(KERN_INFO "SR43:%X\n", tmp);
2136 if (tmp & 0x02) {
2137 viaparinfo->chip_info->gfx_chip_revision =
2138 CX700_REVISION_700M2;
2139 } else if (tmp & 0x40) {
2140 viaparinfo->chip_info->gfx_chip_revision =
2141 CX700_REVISION_700M;
2142 } else {
2143 viaparinfo->chip_info->gfx_chip_revision =
2144 CX700_REVISION_700;
2145 }
2146 }
Harald Welte107ea342009-05-20 01:36:03 +08002147
2148 /* Determine which 2D engine we have */
2149 switch (viaparinfo->chip_info->gfx_chip_name) {
2150 case UNICHROME_VX800:
2151 case UNICHROME_VX855:
2152 viaparinfo->chip_info->twod_engine = VIA_2D_ENG_M1;
2153 break;
2154 case UNICHROME_K8M890:
2155 case UNICHROME_P4M900:
2156 viaparinfo->chip_info->twod_engine = VIA_2D_ENG_H5;
2157 break;
2158 default:
2159 viaparinfo->chip_info->twod_engine = VIA_2D_ENG_H2;
2160 break;
2161 }
Joseph Chand61e0bf2008-10-15 22:03:23 -07002162}
2163
Florian Tobias Schandinatf4ab2f7a2010-08-09 01:34:27 +00002164static void __devinit init_tmds_chip_info(void)
Joseph Chand61e0bf2008-10-15 22:03:23 -07002165{
2166 viafb_tmds_trasmitter_identify();
2167
2168 if (INTERFACE_NONE == viaparinfo->chip_info->tmds_chip_info.
2169 output_interface) {
2170 switch (viaparinfo->chip_info->gfx_chip_name) {
2171 case UNICHROME_CX700:
2172 {
2173 /* we should check support by hardware layout.*/
2174 if ((viafb_display_hardware_layout ==
2175 HW_LAYOUT_DVI_ONLY)
2176 || (viafb_display_hardware_layout ==
2177 HW_LAYOUT_LCD_DVI)) {
2178 viaparinfo->chip_info->tmds_chip_info.
2179 output_interface = INTERFACE_TMDS;
2180 } else {
2181 viaparinfo->chip_info->tmds_chip_info.
2182 output_interface =
2183 INTERFACE_NONE;
2184 }
2185 break;
2186 }
2187 case UNICHROME_K8M890:
2188 case UNICHROME_P4M900:
2189 case UNICHROME_P4M890:
2190 /* TMDS on PCIE, we set DFPLOW as default. */
2191 viaparinfo->chip_info->tmds_chip_info.output_interface =
2192 INTERFACE_DFP_LOW;
2193 break;
2194 default:
2195 {
2196 /* set DVP1 default for DVI */
2197 viaparinfo->chip_info->tmds_chip_info
2198 .output_interface = INTERFACE_DVP1;
2199 }
2200 }
2201 }
2202
2203 DEBUG_MSG(KERN_INFO "TMDS Chip = %d\n",
2204 viaparinfo->chip_info->tmds_chip_info.tmds_chip_name);
Florian Tobias Schandinatc5f06f52010-03-10 15:21:30 -08002205 viafb_init_dvi_size(&viaparinfo->shared->chip_info.tmds_chip_info,
2206 &viaparinfo->shared->tmds_setting_info);
Joseph Chand61e0bf2008-10-15 22:03:23 -07002207}
2208
Florian Tobias Schandinatf4ab2f7a2010-08-09 01:34:27 +00002209static void __devinit init_lvds_chip_info(void)
Joseph Chand61e0bf2008-10-15 22:03:23 -07002210{
Joseph Chand61e0bf2008-10-15 22:03:23 -07002211 viafb_lvds_trasmitter_identify();
2212 viafb_init_lcd_size();
2213 viafb_init_lvds_output_interface(&viaparinfo->chip_info->lvds_chip_info,
2214 viaparinfo->lvds_setting_info);
2215 if (viaparinfo->chip_info->lvds_chip_info2.lvds_chip_name) {
2216 viafb_init_lvds_output_interface(&viaparinfo->chip_info->
2217 lvds_chip_info2, viaparinfo->lvds_setting_info2);
2218 }
2219 /*If CX700,two singel LCD, we need to reassign
2220 LCD interface to different LVDS port */
2221 if ((UNICHROME_CX700 == viaparinfo->chip_info->gfx_chip_name)
2222 && (HW_LAYOUT_LCD1_LCD2 == viafb_display_hardware_layout)) {
2223 if ((INTEGRATED_LVDS == viaparinfo->chip_info->lvds_chip_info.
2224 lvds_chip_name) && (INTEGRATED_LVDS ==
2225 viaparinfo->chip_info->
2226 lvds_chip_info2.lvds_chip_name)) {
2227 viaparinfo->chip_info->lvds_chip_info.output_interface =
2228 INTERFACE_LVDS0;
2229 viaparinfo->chip_info->lvds_chip_info2.
2230 output_interface =
2231 INTERFACE_LVDS1;
2232 }
2233 }
2234
2235 DEBUG_MSG(KERN_INFO "LVDS Chip = %d\n",
2236 viaparinfo->chip_info->lvds_chip_info.lvds_chip_name);
2237 DEBUG_MSG(KERN_INFO "LVDS1 output_interface = %d\n",
2238 viaparinfo->chip_info->lvds_chip_info.output_interface);
2239 DEBUG_MSG(KERN_INFO "LVDS2 output_interface = %d\n",
2240 viaparinfo->chip_info->lvds_chip_info.output_interface);
2241}
2242
Florian Tobias Schandinatf4ab2f7a2010-08-09 01:34:27 +00002243void __devinit viafb_init_dac(int set_iga)
Joseph Chand61e0bf2008-10-15 22:03:23 -07002244{
2245 int i;
2246 u8 tmp;
2247
2248 if (set_iga == IGA1) {
2249 /* access Primary Display's LUT */
2250 viafb_write_reg_mask(SR1A, VIASR, 0x00, BIT0);
2251 /* turn off LCK */
2252 viafb_write_reg_mask(SR1B, VIASR, 0x00, BIT7 + BIT6);
2253 for (i = 0; i < 256; i++) {
2254 write_dac_reg(i, palLUT_table[i].red,
2255 palLUT_table[i].green,
2256 palLUT_table[i].blue);
2257 }
2258 /* turn on LCK */
2259 viafb_write_reg_mask(SR1B, VIASR, 0xC0, BIT7 + BIT6);
2260 } else {
2261 tmp = viafb_read_reg(VIACR, CR6A);
2262 /* access Secondary Display's LUT */
2263 viafb_write_reg_mask(CR6A, VIACR, 0x40, BIT6);
2264 viafb_write_reg_mask(SR1A, VIASR, 0x01, BIT0);
2265 for (i = 0; i < 256; i++) {
2266 write_dac_reg(i, palLUT_table[i].red,
2267 palLUT_table[i].green,
2268 palLUT_table[i].blue);
2269 }
2270 /* set IGA1 DAC for default */
2271 viafb_write_reg_mask(SR1A, VIASR, 0x00, BIT0);
2272 viafb_write_reg(CR6A, VIACR, tmp);
2273 }
2274}
2275
2276static void device_screen_off(void)
2277{
2278 /* turn off CRT screen (IGA1) */
2279 viafb_write_reg_mask(SR01, VIASR, 0x20, BIT5);
2280}
2281
2282static void device_screen_on(void)
2283{
2284 /* turn on CRT screen (IGA1) */
2285 viafb_write_reg_mask(SR01, VIASR, 0x00, BIT5);
2286}
2287
2288static void set_display_channel(void)
2289{
2290 /*If viafb_LCD2_ON, on cx700, internal lvds's information
2291 is keeped on lvds_setting_info2 */
2292 if (viafb_LCD2_ON &&
2293 viaparinfo->lvds_setting_info2->device_lcd_dualedge) {
2294 /* For dual channel LCD: */
2295 /* Set to Dual LVDS channel. */
2296 viafb_write_reg_mask(CRD2, VIACR, 0x20, BIT4 + BIT5);
2297 } else if (viafb_LCD_ON && viafb_DVI_ON) {
2298 /* For LCD+DFP: */
2299 /* Set to LVDS1 + TMDS channel. */
2300 viafb_write_reg_mask(CRD2, VIACR, 0x10, BIT4 + BIT5);
2301 } else if (viafb_DVI_ON) {
2302 /* Set to single TMDS channel. */
2303 viafb_write_reg_mask(CRD2, VIACR, 0x30, BIT4 + BIT5);
2304 } else if (viafb_LCD_ON) {
2305 if (viaparinfo->lvds_setting_info->device_lcd_dualedge) {
2306 /* For dual channel LCD: */
2307 /* Set to Dual LVDS channel. */
2308 viafb_write_reg_mask(CRD2, VIACR, 0x20, BIT4 + BIT5);
2309 } else {
2310 /* Set to LVDS0 + LVDS1 channel. */
2311 viafb_write_reg_mask(CRD2, VIACR, 0x00, BIT4 + BIT5);
2312 }
2313 }
2314}
2315
Florian Tobias Schandinatdd73d682010-03-10 15:21:28 -08002316int viafb_setmode(struct VideoModeTable *vmode_tbl, int video_bpp,
2317 struct VideoModeTable *vmode_tbl1, int video_bpp1)
Joseph Chand61e0bf2008-10-15 22:03:23 -07002318{
2319 int i, j;
2320 int port;
2321 u8 value, index, mask;
Joseph Chand61e0bf2008-10-15 22:03:23 -07002322 struct crt_mode_table *crt_timing;
Joseph Chand61e0bf2008-10-15 22:03:23 -07002323 struct crt_mode_table *crt_timing1 = NULL;
2324
Joseph Chand61e0bf2008-10-15 22:03:23 -07002325 device_screen_off();
Joseph Chand61e0bf2008-10-15 22:03:23 -07002326 crt_timing = vmode_tbl->crtc;
2327
2328 if (viafb_SAMM_ON == 1) {
Joseph Chand61e0bf2008-10-15 22:03:23 -07002329 crt_timing1 = vmode_tbl1->crtc;
2330 }
2331
2332 inb(VIAStatus);
2333 outb(0x00, VIAAR);
2334
2335 /* Write Common Setting for Video Mode */
2336 switch (viaparinfo->chip_info->gfx_chip_name) {
2337 case UNICHROME_CLE266:
2338 viafb_write_regx(CLE266_ModeXregs, NUM_TOTAL_CLE266_ModeXregs);
2339 break;
2340
2341 case UNICHROME_K400:
2342 viafb_write_regx(KM400_ModeXregs, NUM_TOTAL_KM400_ModeXregs);
2343 break;
2344
2345 case UNICHROME_K800:
2346 case UNICHROME_PM800:
2347 viafb_write_regx(CN400_ModeXregs, NUM_TOTAL_CN400_ModeXregs);
2348 break;
2349
2350 case UNICHROME_CN700:
2351 case UNICHROME_K8M890:
2352 case UNICHROME_P4M890:
2353 case UNICHROME_P4M900:
2354 viafb_write_regx(CN700_ModeXregs, NUM_TOTAL_CN700_ModeXregs);
2355 break;
2356
2357 case UNICHROME_CX700:
Joseph Chand61e0bf2008-10-15 22:03:23 -07002358 case UNICHROME_VX800:
Florian Tobias Schandinat0e3ca332009-09-22 16:47:10 -07002359 viafb_write_regx(CX700_ModeXregs, NUM_TOTAL_CX700_ModeXregs);
Joseph Chand61e0bf2008-10-15 22:03:23 -07002360 break;
Harald Welte0306ab12009-09-22 16:47:35 -07002361
2362 case UNICHROME_VX855:
2363 viafb_write_regx(VX855_ModeXregs, NUM_TOTAL_VX855_ModeXregs);
2364 break;
Joseph Chand61e0bf2008-10-15 22:03:23 -07002365 }
2366
2367 device_off();
2368
2369 /* Fill VPIT Parameters */
2370 /* Write Misc Register */
Florian Tobias Schandinat162fc8c2010-04-17 19:44:55 +00002371 outb(VPIT.Misc, VIA_MISC_REG_WRITE);
Joseph Chand61e0bf2008-10-15 22:03:23 -07002372
2373 /* Write Sequencer */
Florian Tobias Schandinat384c3042010-04-17 19:44:54 +00002374 for (i = 1; i <= StdSR; i++)
2375 via_write_reg(VIASR, i, VPIT.SR[i - 1]);
Joseph Chand61e0bf2008-10-15 22:03:23 -07002376
Florian Tobias Schandinat415559f2010-03-10 15:21:40 -08002377 viafb_write_reg_mask(0x15, VIASR, 0xA2, 0xA2);
Joseph Chand61e0bf2008-10-15 22:03:23 -07002378
2379 /* Write CRTC */
Florian Tobias Schandinatdd73d682010-03-10 15:21:28 -08002380 viafb_fill_crtc_timing(crt_timing, vmode_tbl, video_bpp / 8, IGA1);
Joseph Chand61e0bf2008-10-15 22:03:23 -07002381
2382 /* Write Graphic Controller */
Florian Tobias Schandinat384c3042010-04-17 19:44:54 +00002383 for (i = 0; i < StdGR; i++)
2384 via_write_reg(VIAGR, i, VPIT.GR[i]);
Joseph Chand61e0bf2008-10-15 22:03:23 -07002385
2386 /* Write Attribute Controller */
2387 for (i = 0; i < StdAR; i++) {
2388 inb(VIAStatus);
2389 outb(i, VIAAR);
2390 outb(VPIT.AR[i], VIAAR);
2391 }
2392
2393 inb(VIAStatus);
2394 outb(0x20, VIAAR);
2395
2396 /* Update Patch Register */
2397
Florian Tobias Schandinatdd73d682010-03-10 15:21:28 -08002398 if ((viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266
2399 || viaparinfo->chip_info->gfx_chip_name == UNICHROME_K400)
2400 && vmode_tbl->crtc[0].crtc.hor_addr == 1024
2401 && vmode_tbl->crtc[0].crtc.ver_addr == 768) {
2402 for (j = 0; j < res_patch_table[0].table_length; j++) {
2403 index = res_patch_table[0].io_reg_table[j].index;
2404 port = res_patch_table[0].io_reg_table[j].port;
2405 value = res_patch_table[0].io_reg_table[j].value;
2406 mask = res_patch_table[0].io_reg_table[j].mask;
2407 viafb_write_reg_mask(index, port, value, mask);
Joseph Chand61e0bf2008-10-15 22:03:23 -07002408 }
2409 }
2410
Florian Tobias Schandinat27494132010-04-17 19:44:52 +00002411 via_set_primary_pitch(viafbinfo->fix.line_length);
2412 via_set_secondary_pitch(viafb_dual_fb ? viafbinfo1->fix.line_length
Florian Tobias Schandinat2d6e8852009-09-22 16:47:29 -07002413 : viafbinfo->fix.line_length);
Florian Tobias Schandinat27494132010-04-17 19:44:52 +00002414 via_set_primary_color_depth(viaparinfo->depth);
2415 via_set_secondary_color_depth(viafb_dual_fb ? viaparinfo1->depth
Florian Tobias Schandinatdaacccd2010-03-10 15:21:35 -08002416 : viaparinfo->depth);
Florian Tobias Schandinatbc684882010-08-11 00:37:58 +00002417 via_set_source(viaparinfo->shared->iga1_devices, IGA1);
2418 via_set_source(viaparinfo->shared->iga2_devices, IGA2);
2419 if (viaparinfo->shared->iga2_devices)
2420 enable_second_display_channel();
2421 else
2422 disable_second_display_channel();
2423
Joseph Chand61e0bf2008-10-15 22:03:23 -07002424 /* Update Refresh Rate Setting */
2425
2426 /* Clear On Screen */
2427
2428 /* CRT set mode */
2429 if (viafb_CRT_ON) {
2430 if (viafb_SAMM_ON && (viaparinfo->crt_setting_info->iga_path ==
2431 IGA2)) {
Florian Tobias Schandinatdd73d682010-03-10 15:21:28 -08002432 viafb_fill_crtc_timing(crt_timing1, vmode_tbl1,
Joseph Chand61e0bf2008-10-15 22:03:23 -07002433 video_bpp1 / 8,
2434 viaparinfo->crt_setting_info->iga_path);
2435 } else {
Florian Tobias Schandinatdd73d682010-03-10 15:21:28 -08002436 viafb_fill_crtc_timing(crt_timing, vmode_tbl,
Joseph Chand61e0bf2008-10-15 22:03:23 -07002437 video_bpp / 8,
2438 viaparinfo->crt_setting_info->iga_path);
2439 }
2440
Joseph Chand61e0bf2008-10-15 22:03:23 -07002441 /* Patch if set_hres is not 8 alignment (1366) to viafb_setmode
2442 to 8 alignment (1368),there is several pixels (2 pixels)
2443 on right side of screen. */
Florian Tobias Schandinatdd73d682010-03-10 15:21:28 -08002444 if (vmode_tbl->crtc[0].crtc.hor_addr % 8) {
Joseph Chand61e0bf2008-10-15 22:03:23 -07002445 viafb_unlock_crt();
2446 viafb_write_reg(CR02, VIACR,
2447 viafb_read_reg(VIACR, CR02) - 1);
2448 viafb_lock_crt();
2449 }
Florian Tobias Schandinat414d3ce2010-08-08 02:14:59 +00002450
2451 viafb_set_output_path(DEVICE_CRT,
2452 viaparinfo->crt_setting_info->iga_path, 0);
Joseph Chand61e0bf2008-10-15 22:03:23 -07002453 }
2454
2455 if (viafb_DVI_ON) {
2456 if (viafb_SAMM_ON &&
2457 (viaparinfo->tmds_setting_info->iga_path == IGA2)) {
Florian Tobias Schandinatdd73d682010-03-10 15:21:28 -08002458 viafb_dvi_set_mode(viafb_get_mode
Joseph Chand61e0bf2008-10-15 22:03:23 -07002459 (viaparinfo->tmds_setting_info->h_active,
2460 viaparinfo->tmds_setting_info->
Florian Tobias Schandinat52159442009-08-06 15:07:34 -07002461 v_active),
Joseph Chand61e0bf2008-10-15 22:03:23 -07002462 video_bpp1, viaparinfo->
2463 tmds_setting_info->iga_path);
2464 } else {
Florian Tobias Schandinatdd73d682010-03-10 15:21:28 -08002465 viafb_dvi_set_mode(viafb_get_mode
Joseph Chand61e0bf2008-10-15 22:03:23 -07002466 (viaparinfo->tmds_setting_info->h_active,
2467 viaparinfo->
Florian Tobias Schandinat52159442009-08-06 15:07:34 -07002468 tmds_setting_info->v_active),
Joseph Chand61e0bf2008-10-15 22:03:23 -07002469 video_bpp, viaparinfo->
2470 tmds_setting_info->iga_path);
2471 }
Florian Tobias Schandinat414d3ce2010-08-08 02:14:59 +00002472
2473 viafb_set_output_path(DEVICE_DVI,
2474 viaparinfo->tmds_setting_info->iga_path,
2475 viaparinfo->chip_info->tmds_chip_info.output_interface);
Joseph Chand61e0bf2008-10-15 22:03:23 -07002476 }
2477
2478 if (viafb_LCD_ON) {
2479 if (viafb_SAMM_ON &&
2480 (viaparinfo->lvds_setting_info->iga_path == IGA2)) {
2481 viaparinfo->lvds_setting_info->bpp = video_bpp1;
2482 viafb_lcd_set_mode(crt_timing1, viaparinfo->
2483 lvds_setting_info,
2484 &viaparinfo->chip_info->lvds_chip_info);
2485 } else {
2486 /* IGA1 doesn't have LCD scaling, so set it center. */
2487 if (viaparinfo->lvds_setting_info->iga_path == IGA1) {
2488 viaparinfo->lvds_setting_info->display_method =
2489 LCD_CENTERING;
2490 }
2491 viaparinfo->lvds_setting_info->bpp = video_bpp;
2492 viafb_lcd_set_mode(crt_timing, viaparinfo->
2493 lvds_setting_info,
2494 &viaparinfo->chip_info->lvds_chip_info);
2495 }
Florian Tobias Schandinat414d3ce2010-08-08 02:14:59 +00002496
2497 viafb_set_output_path(DEVICE_LCD,
2498 viaparinfo->lvds_setting_info->iga_path,
2499 viaparinfo->chip_info->
2500 lvds_chip_info.output_interface);
Joseph Chand61e0bf2008-10-15 22:03:23 -07002501 }
2502 if (viafb_LCD2_ON) {
2503 if (viafb_SAMM_ON &&
2504 (viaparinfo->lvds_setting_info2->iga_path == IGA2)) {
2505 viaparinfo->lvds_setting_info2->bpp = video_bpp1;
2506 viafb_lcd_set_mode(crt_timing1, viaparinfo->
2507 lvds_setting_info2,
2508 &viaparinfo->chip_info->lvds_chip_info2);
2509 } else {
2510 /* IGA1 doesn't have LCD scaling, so set it center. */
2511 if (viaparinfo->lvds_setting_info2->iga_path == IGA1) {
2512 viaparinfo->lvds_setting_info2->display_method =
2513 LCD_CENTERING;
2514 }
2515 viaparinfo->lvds_setting_info2->bpp = video_bpp;
2516 viafb_lcd_set_mode(crt_timing, viaparinfo->
2517 lvds_setting_info2,
2518 &viaparinfo->chip_info->lvds_chip_info2);
2519 }
Florian Tobias Schandinat414d3ce2010-08-08 02:14:59 +00002520
2521 viafb_set_output_path(DEVICE_LCD,
2522 viaparinfo->lvds_setting_info2->iga_path,
2523 viaparinfo->chip_info->
2524 lvds_chip_info2.output_interface);
Joseph Chand61e0bf2008-10-15 22:03:23 -07002525 }
2526
2527 if ((viaparinfo->chip_info->gfx_chip_name == UNICHROME_CX700)
2528 && (viafb_LCD_ON || viafb_DVI_ON))
2529 set_display_channel();
2530
2531 /* If set mode normally, save resolution information for hot-plug . */
2532 if (!viafb_hotplug) {
Florian Tobias Schandinatdd73d682010-03-10 15:21:28 -08002533 viafb_hotplug_Xres = vmode_tbl->crtc[0].crtc.hor_addr;
2534 viafb_hotplug_Yres = vmode_tbl->crtc[0].crtc.ver_addr;
Joseph Chand61e0bf2008-10-15 22:03:23 -07002535 viafb_hotplug_bpp = video_bpp;
2536 viafb_hotplug_refresh = viafb_refresh;
2537
2538 if (viafb_DVI_ON)
2539 viafb_DeviceStatus = DVI_Device;
2540 else
2541 viafb_DeviceStatus = CRT_Device;
2542 }
2543 device_on();
Joseph Chand61e0bf2008-10-15 22:03:23 -07002544 device_screen_on();
2545 return 1;
2546}
2547
2548int viafb_get_pixclock(int hres, int vres, int vmode_refresh)
2549{
2550 int i;
2551
2552 for (i = 0; i < NUM_TOTAL_RES_MAP_REFRESH; i++) {
2553 if ((hres == res_map_refresh_tbl[i].hres)
2554 && (vres == res_map_refresh_tbl[i].vres)
2555 && (vmode_refresh == res_map_refresh_tbl[i].vmode_refresh))
2556 return res_map_refresh_tbl[i].pixclock;
2557 }
2558 return RES_640X480_60HZ_PIXCLOCK;
2559
2560}
2561
2562int viafb_get_refresh(int hres, int vres, u32 long_refresh)
2563{
2564#define REFRESH_TOLERANCE 3
2565 int i, nearest = -1, diff = REFRESH_TOLERANCE;
2566 for (i = 0; i < NUM_TOTAL_RES_MAP_REFRESH; i++) {
2567 if ((hres == res_map_refresh_tbl[i].hres)
2568 && (vres == res_map_refresh_tbl[i].vres)
2569 && (diff > (abs(long_refresh -
2570 res_map_refresh_tbl[i].vmode_refresh)))) {
2571 diff = abs(long_refresh - res_map_refresh_tbl[i].
2572 vmode_refresh);
2573 nearest = i;
2574 }
2575 }
2576#undef REFRESH_TOLERANCE
2577 if (nearest > 0)
2578 return res_map_refresh_tbl[nearest].vmode_refresh;
2579 return 60;
2580}
2581
2582static void device_off(void)
2583{
2584 viafb_crt_disable();
2585 viafb_dvi_disable();
2586 viafb_lcd_disable();
2587}
2588
2589static void device_on(void)
2590{
2591 if (viafb_CRT_ON == 1)
2592 viafb_crt_enable();
2593 if (viafb_DVI_ON == 1)
2594 viafb_dvi_enable();
2595 if (viafb_LCD_ON == 1)
2596 viafb_lcd_enable();
2597}
2598
2599void viafb_crt_disable(void)
2600{
2601 viafb_write_reg_mask(CR36, VIACR, BIT5 + BIT4, BIT5 + BIT4);
2602}
2603
2604void viafb_crt_enable(void)
2605{
2606 viafb_write_reg_mask(CR36, VIACR, 0x0, BIT5 + BIT4);
2607}
2608
Joseph Chand61e0bf2008-10-15 22:03:23 -07002609static void enable_second_display_channel(void)
2610{
2611 /* to enable second display channel. */
2612 viafb_write_reg_mask(CR6A, VIACR, 0x00, BIT6);
2613 viafb_write_reg_mask(CR6A, VIACR, BIT7, BIT7);
2614 viafb_write_reg_mask(CR6A, VIACR, BIT6, BIT6);
2615}
2616
Florian Tobias Schandinatbc684882010-08-11 00:37:58 +00002617static void disable_second_display_channel(void)
2618{
2619 /* to disable second display channel. */
2620 viafb_write_reg_mask(CR6A, VIACR, 0x00, BIT6);
2621 viafb_write_reg_mask(CR6A, VIACR, 0x00, BIT7);
2622 viafb_write_reg_mask(CR6A, VIACR, BIT6, BIT6);
2623}
2624
Joseph Chand61e0bf2008-10-15 22:03:23 -07002625void viafb_set_dpa_gfx(int output_interface, struct GFX_DPA_SETTING\
2626 *p_gfx_dpa_setting)
2627{
2628 switch (output_interface) {
2629 case INTERFACE_DVP0:
2630 {
2631 /* DVP0 Clock Polarity and Adjust: */
2632 viafb_write_reg_mask(CR96, VIACR,
2633 p_gfx_dpa_setting->DVP0, 0x0F);
2634
2635 /* DVP0 Clock and Data Pads Driving: */
2636 viafb_write_reg_mask(SR1E, VIASR,
2637 p_gfx_dpa_setting->DVP0ClockDri_S, BIT2);
2638 viafb_write_reg_mask(SR2A, VIASR,
2639 p_gfx_dpa_setting->DVP0ClockDri_S1,
2640 BIT4);
2641 viafb_write_reg_mask(SR1B, VIASR,
2642 p_gfx_dpa_setting->DVP0DataDri_S, BIT1);
2643 viafb_write_reg_mask(SR2A, VIASR,
2644 p_gfx_dpa_setting->DVP0DataDri_S1, BIT5);
2645 break;
2646 }
2647
2648 case INTERFACE_DVP1:
2649 {
2650 /* DVP1 Clock Polarity and Adjust: */
2651 viafb_write_reg_mask(CR9B, VIACR,
2652 p_gfx_dpa_setting->DVP1, 0x0F);
2653
2654 /* DVP1 Clock and Data Pads Driving: */
2655 viafb_write_reg_mask(SR65, VIASR,
2656 p_gfx_dpa_setting->DVP1Driving, 0x0F);
2657 break;
2658 }
2659
2660 case INTERFACE_DFP_HIGH:
2661 {
2662 viafb_write_reg_mask(CR97, VIACR,
2663 p_gfx_dpa_setting->DFPHigh, 0x0F);
2664 break;
2665 }
2666
2667 case INTERFACE_DFP_LOW:
2668 {
2669 viafb_write_reg_mask(CR99, VIACR,
2670 p_gfx_dpa_setting->DFPLow, 0x0F);
2671 break;
2672 }
2673
2674 case INTERFACE_DFP:
2675 {
2676 viafb_write_reg_mask(CR97, VIACR,
2677 p_gfx_dpa_setting->DFPHigh, 0x0F);
2678 viafb_write_reg_mask(CR99, VIACR,
2679 p_gfx_dpa_setting->DFPLow, 0x0F);
2680 break;
2681 }
2682 }
2683}
2684
Joseph Chand61e0bf2008-10-15 22:03:23 -07002685/*According var's xres, yres fill var's other timing information*/
2686void viafb_fill_var_timing_info(struct fb_var_screeninfo *var, int refresh,
Florian Tobias Schandinatdd73d682010-03-10 15:21:28 -08002687 struct VideoModeTable *vmode_tbl)
Joseph Chand61e0bf2008-10-15 22:03:23 -07002688{
Joseph Chand61e0bf2008-10-15 22:03:23 -07002689 struct crt_mode_table *crt_timing = NULL;
2690 struct display_timing crt_reg;
2691 int i = 0, index = 0;
Joseph Chand61e0bf2008-10-15 22:03:23 -07002692 crt_timing = vmode_tbl->crtc;
2693 for (i = 0; i < vmode_tbl->mode_array; i++) {
2694 index = i;
2695 if (crt_timing[i].refresh_rate == refresh)
2696 break;
2697 }
2698
2699 crt_reg = crt_timing[index].crtc;
Joseph Chand61e0bf2008-10-15 22:03:23 -07002700 var->pixclock = viafb_get_pixclock(var->xres, var->yres, refresh);
2701 var->left_margin =
2702 crt_reg.hor_total - (crt_reg.hor_sync_start + crt_reg.hor_sync_end);
2703 var->right_margin = crt_reg.hor_sync_start - crt_reg.hor_addr;
2704 var->hsync_len = crt_reg.hor_sync_end;
2705 var->upper_margin =
2706 crt_reg.ver_total - (crt_reg.ver_sync_start + crt_reg.ver_sync_end);
2707 var->lower_margin = crt_reg.ver_sync_start - crt_reg.ver_addr;
2708 var->vsync_len = crt_reg.ver_sync_end;
2709}