blob: 2300ae0f09da918b5876ac5603172ca2d15964e1 [file] [log] [blame]
Alex Deucher8cc1a532013-04-09 12:41:24 -04001/*
2 * Copyright 2012 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Alex Deucher
23 */
24#ifndef CIK_H
25#define CIK_H
26
27#define BONAIRE_GB_ADDR_CONFIG_GOLDEN 0x12010001
28
29#define CIK_RB_BITMAP_WIDTH_PER_SH 2
30
Alex Deucher1c491652013-04-09 12:45:26 -040031#define VGA_HDP_CONTROL 0x328
32#define VGA_MEMORY_DISABLE (1 << 4)
33
Alex Deucher8cc1a532013-04-09 12:41:24 -040034#define DMIF_ADDR_CALC 0xC00
35
Alex Deucher1c491652013-04-09 12:45:26 -040036#define SRBM_GFX_CNTL 0xE44
37#define PIPEID(x) ((x) << 0)
38#define MEID(x) ((x) << 2)
39#define VMID(x) ((x) << 4)
40#define QUEUEID(x) ((x) << 8)
41
Alex Deucher6f2043c2013-04-09 12:43:41 -040042#define SRBM_STATUS2 0xE4C
43#define SRBM_STATUS 0xE50
44
Alex Deucher1c491652013-04-09 12:45:26 -040045#define VM_L2_CNTL 0x1400
46#define ENABLE_L2_CACHE (1 << 0)
47#define ENABLE_L2_FRAGMENT_PROCESSING (1 << 1)
48#define L2_CACHE_PTE_ENDIAN_SWAP_MODE(x) ((x) << 2)
49#define L2_CACHE_PDE_ENDIAN_SWAP_MODE(x) ((x) << 4)
50#define ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE (1 << 9)
51#define ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE (1 << 10)
52#define EFFECTIVE_L2_QUEUE_SIZE(x) (((x) & 7) << 15)
53#define CONTEXT1_IDENTITY_ACCESS_MODE(x) (((x) & 3) << 19)
54#define VM_L2_CNTL2 0x1404
55#define INVALIDATE_ALL_L1_TLBS (1 << 0)
56#define INVALIDATE_L2_CACHE (1 << 1)
57#define INVALIDATE_CACHE_MODE(x) ((x) << 26)
58#define INVALIDATE_PTE_AND_PDE_CACHES 0
59#define INVALIDATE_ONLY_PTE_CACHES 1
60#define INVALIDATE_ONLY_PDE_CACHES 2
61#define VM_L2_CNTL3 0x1408
62#define BANK_SELECT(x) ((x) << 0)
63#define L2_CACHE_UPDATE_MODE(x) ((x) << 6)
64#define L2_CACHE_BIGK_FRAGMENT_SIZE(x) ((x) << 15)
65#define L2_CACHE_BIGK_ASSOCIATIVITY (1 << 20)
66#define VM_L2_STATUS 0x140C
67#define L2_BUSY (1 << 0)
68#define VM_CONTEXT0_CNTL 0x1410
69#define ENABLE_CONTEXT (1 << 0)
70#define PAGE_TABLE_DEPTH(x) (((x) & 3) << 1)
Alex Deuchera00024b2012-09-18 16:06:01 -040071#define RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 3)
Alex Deucher1c491652013-04-09 12:45:26 -040072#define RANGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 4)
Alex Deuchera00024b2012-09-18 16:06:01 -040073#define DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 6)
74#define DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 7)
75#define PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 9)
76#define PDE0_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 10)
77#define VALID_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 12)
78#define VALID_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 13)
79#define READ_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 15)
80#define READ_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 16)
81#define WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 18)
82#define WRITE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 19)
Alex Deucher1c491652013-04-09 12:45:26 -040083#define VM_CONTEXT1_CNTL 0x1414
84#define VM_CONTEXT0_CNTL2 0x1430
85#define VM_CONTEXT1_CNTL2 0x1434
86#define VM_CONTEXT8_PAGE_TABLE_BASE_ADDR 0x1438
87#define VM_CONTEXT9_PAGE_TABLE_BASE_ADDR 0x143c
88#define VM_CONTEXT10_PAGE_TABLE_BASE_ADDR 0x1440
89#define VM_CONTEXT11_PAGE_TABLE_BASE_ADDR 0x1444
90#define VM_CONTEXT12_PAGE_TABLE_BASE_ADDR 0x1448
91#define VM_CONTEXT13_PAGE_TABLE_BASE_ADDR 0x144c
92#define VM_CONTEXT14_PAGE_TABLE_BASE_ADDR 0x1450
93#define VM_CONTEXT15_PAGE_TABLE_BASE_ADDR 0x1454
94
95#define VM_INVALIDATE_REQUEST 0x1478
96#define VM_INVALIDATE_RESPONSE 0x147c
97
98#define VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR 0x1518
99#define VM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR 0x151c
100
101#define VM_CONTEXT0_PAGE_TABLE_BASE_ADDR 0x153c
102#define VM_CONTEXT1_PAGE_TABLE_BASE_ADDR 0x1540
103#define VM_CONTEXT2_PAGE_TABLE_BASE_ADDR 0x1544
104#define VM_CONTEXT3_PAGE_TABLE_BASE_ADDR 0x1548
105#define VM_CONTEXT4_PAGE_TABLE_BASE_ADDR 0x154c
106#define VM_CONTEXT5_PAGE_TABLE_BASE_ADDR 0x1550
107#define VM_CONTEXT6_PAGE_TABLE_BASE_ADDR 0x1554
108#define VM_CONTEXT7_PAGE_TABLE_BASE_ADDR 0x1558
109#define VM_CONTEXT0_PAGE_TABLE_START_ADDR 0x155c
110#define VM_CONTEXT1_PAGE_TABLE_START_ADDR 0x1560
111
112#define VM_CONTEXT0_PAGE_TABLE_END_ADDR 0x157C
113#define VM_CONTEXT1_PAGE_TABLE_END_ADDR 0x1580
114
Alex Deucher8cc1a532013-04-09 12:41:24 -0400115#define MC_SHARED_CHMAP 0x2004
116#define NOOFCHAN_SHIFT 12
117#define NOOFCHAN_MASK 0x0000f000
118#define MC_SHARED_CHREMAP 0x2008
119
Alex Deucher1c491652013-04-09 12:45:26 -0400120#define CHUB_CONTROL 0x1864
121#define BYPASS_VM (1 << 0)
122
123#define MC_VM_FB_LOCATION 0x2024
124#define MC_VM_AGP_TOP 0x2028
125#define MC_VM_AGP_BOT 0x202C
126#define MC_VM_AGP_BASE 0x2030
127#define MC_VM_SYSTEM_APERTURE_LOW_ADDR 0x2034
128#define MC_VM_SYSTEM_APERTURE_HIGH_ADDR 0x2038
129#define MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR 0x203C
130
131#define MC_VM_MX_L1_TLB_CNTL 0x2064
132#define ENABLE_L1_TLB (1 << 0)
133#define ENABLE_L1_FRAGMENT_PROCESSING (1 << 1)
134#define SYSTEM_ACCESS_MODE_PA_ONLY (0 << 3)
135#define SYSTEM_ACCESS_MODE_USE_SYS_MAP (1 << 3)
136#define SYSTEM_ACCESS_MODE_IN_SYS (2 << 3)
137#define SYSTEM_ACCESS_MODE_NOT_IN_SYS (3 << 3)
138#define SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU (0 << 5)
139#define ENABLE_ADVANCED_DRIVER_MODEL (1 << 6)
140#define MC_VM_FB_OFFSET 0x2068
141
Alex Deucherbc8273f2012-06-29 19:44:04 -0400142#define MC_SHARED_BLACKOUT_CNTL 0x20ac
143
Alex Deucher8cc1a532013-04-09 12:41:24 -0400144#define MC_ARB_RAMCFG 0x2760
145#define NOOFBANK_SHIFT 0
146#define NOOFBANK_MASK 0x00000003
147#define NOOFRANK_SHIFT 2
148#define NOOFRANK_MASK 0x00000004
149#define NOOFROWS_SHIFT 3
150#define NOOFROWS_MASK 0x00000038
151#define NOOFCOLS_SHIFT 6
152#define NOOFCOLS_MASK 0x000000C0
153#define CHANSIZE_SHIFT 8
154#define CHANSIZE_MASK 0x00000100
155#define NOOFGROUPS_SHIFT 12
156#define NOOFGROUPS_MASK 0x00001000
157
Alex Deucherbc8273f2012-06-29 19:44:04 -0400158#define MC_SEQ_SUP_CNTL 0x28c8
159#define RUN_MASK (1 << 0)
160#define MC_SEQ_SUP_PGM 0x28cc
161
162#define MC_SEQ_TRAIN_WAKEUP_CNTL 0x28e8
163#define TRAIN_DONE_D0 (1 << 30)
164#define TRAIN_DONE_D1 (1 << 31)
165
166#define MC_IO_PAD_CNTL_D0 0x29d0
167#define MEM_FALL_OUT_CMD (1 << 8)
168
169#define MC_SEQ_IO_DEBUG_INDEX 0x2a44
170#define MC_SEQ_IO_DEBUG_DATA 0x2a48
171
Alex Deucher8cc1a532013-04-09 12:41:24 -0400172#define HDP_HOST_PATH_CNTL 0x2C00
173#define HDP_NONSURFACE_BASE 0x2C04
174#define HDP_NONSURFACE_INFO 0x2C08
175#define HDP_NONSURFACE_SIZE 0x2C0C
176
177#define HDP_ADDR_CONFIG 0x2F48
178#define HDP_MISC_CNTL 0x2F4C
179#define HDP_FLUSH_INVALIDATE_CACHE (1 << 0)
180
Alex Deucher1c491652013-04-09 12:45:26 -0400181#define CONFIG_MEMSIZE 0x5428
182
183#define HDP_MEM_COHERENCY_FLUSH_CNTL 0x5480
184
Alex Deucher8cc1a532013-04-09 12:41:24 -0400185#define BIF_FB_EN 0x5490
186#define FB_READ_EN (1 << 0)
187#define FB_WRITE_EN (1 << 1)
188
Alex Deucher1c491652013-04-09 12:45:26 -0400189#define HDP_REG_COHERENCY_FLUSH_CNTL 0x54A0
190
Alex Deucher8cc1a532013-04-09 12:41:24 -0400191#define GRBM_CNTL 0x8000
192#define GRBM_READ_TIMEOUT(x) ((x) << 0)
193
Alex Deucher6f2043c2013-04-09 12:43:41 -0400194#define GRBM_STATUS2 0x8008
195#define ME0PIPE1_CMDFIFO_AVAIL_MASK 0x0000000F
196#define ME0PIPE1_CF_RQ_PENDING (1 << 4)
197#define ME0PIPE1_PF_RQ_PENDING (1 << 5)
198#define ME1PIPE0_RQ_PENDING (1 << 6)
199#define ME1PIPE1_RQ_PENDING (1 << 7)
200#define ME1PIPE2_RQ_PENDING (1 << 8)
201#define ME1PIPE3_RQ_PENDING (1 << 9)
202#define ME2PIPE0_RQ_PENDING (1 << 10)
203#define ME2PIPE1_RQ_PENDING (1 << 11)
204#define ME2PIPE2_RQ_PENDING (1 << 12)
205#define ME2PIPE3_RQ_PENDING (1 << 13)
206#define RLC_RQ_PENDING (1 << 14)
207#define RLC_BUSY (1 << 24)
208#define TC_BUSY (1 << 25)
209#define CPF_BUSY (1 << 28)
210#define CPC_BUSY (1 << 29)
211#define CPG_BUSY (1 << 30)
212
213#define GRBM_STATUS 0x8010
214#define ME0PIPE0_CMDFIFO_AVAIL_MASK 0x0000000F
215#define SRBM_RQ_PENDING (1 << 5)
216#define ME0PIPE0_CF_RQ_PENDING (1 << 7)
217#define ME0PIPE0_PF_RQ_PENDING (1 << 8)
218#define GDS_DMA_RQ_PENDING (1 << 9)
219#define DB_CLEAN (1 << 12)
220#define CB_CLEAN (1 << 13)
221#define TA_BUSY (1 << 14)
222#define GDS_BUSY (1 << 15)
223#define WD_BUSY_NO_DMA (1 << 16)
224#define VGT_BUSY (1 << 17)
225#define IA_BUSY_NO_DMA (1 << 18)
226#define IA_BUSY (1 << 19)
227#define SX_BUSY (1 << 20)
228#define WD_BUSY (1 << 21)
229#define SPI_BUSY (1 << 22)
230#define BCI_BUSY (1 << 23)
231#define SC_BUSY (1 << 24)
232#define PA_BUSY (1 << 25)
233#define DB_BUSY (1 << 26)
234#define CP_COHERENCY_BUSY (1 << 28)
235#define CP_BUSY (1 << 29)
236#define CB_BUSY (1 << 30)
237#define GUI_ACTIVE (1 << 31)
238#define GRBM_STATUS_SE0 0x8014
239#define GRBM_STATUS_SE1 0x8018
240#define GRBM_STATUS_SE2 0x8038
241#define GRBM_STATUS_SE3 0x803C
242#define SE_DB_CLEAN (1 << 1)
243#define SE_CB_CLEAN (1 << 2)
244#define SE_BCI_BUSY (1 << 22)
245#define SE_VGT_BUSY (1 << 23)
246#define SE_PA_BUSY (1 << 24)
247#define SE_TA_BUSY (1 << 25)
248#define SE_SX_BUSY (1 << 26)
249#define SE_SPI_BUSY (1 << 27)
250#define SE_SC_BUSY (1 << 29)
251#define SE_DB_BUSY (1 << 30)
252#define SE_CB_BUSY (1 << 31)
253
254#define GRBM_SOFT_RESET 0x8020
255#define SOFT_RESET_CP (1 << 0) /* All CP blocks */
256#define SOFT_RESET_RLC (1 << 2) /* RLC */
257#define SOFT_RESET_GFX (1 << 16) /* GFX */
258#define SOFT_RESET_CPF (1 << 17) /* CP fetcher shared by gfx and compute */
259#define SOFT_RESET_CPC (1 << 18) /* CP Compute (MEC1/2) */
260#define SOFT_RESET_CPG (1 << 19) /* CP GFX (PFP, ME, CE) */
261
262#define CP_MEC_CNTL 0x8234
263#define MEC_ME2_HALT (1 << 28)
264#define MEC_ME1_HALT (1 << 30)
265
266#define CP_ME_CNTL 0x86D8
267#define CP_CE_HALT (1 << 24)
268#define CP_PFP_HALT (1 << 26)
269#define CP_ME_HALT (1 << 28)
270
Alex Deucher8cc1a532013-04-09 12:41:24 -0400271#define CP_MEQ_THRESHOLDS 0x8764
272#define MEQ1_START(x) ((x) << 0)
273#define MEQ2_START(x) ((x) << 8)
274
275#define VGT_VTX_VECT_EJECT_REG 0x88B0
276
277#define VGT_CACHE_INVALIDATION 0x88C4
278#define CACHE_INVALIDATION(x) ((x) << 0)
279#define VC_ONLY 0
280#define TC_ONLY 1
281#define VC_AND_TC 2
282#define AUTO_INVLD_EN(x) ((x) << 6)
283#define NO_AUTO 0
284#define ES_AUTO 1
285#define GS_AUTO 2
286#define ES_AND_GS_AUTO 3
287
288#define VGT_GS_VERTEX_REUSE 0x88D4
289
290#define CC_GC_SHADER_ARRAY_CONFIG 0x89bc
291#define INACTIVE_CUS_MASK 0xFFFF0000
292#define INACTIVE_CUS_SHIFT 16
293#define GC_USER_SHADER_ARRAY_CONFIG 0x89c0
294
295#define PA_CL_ENHANCE 0x8A14
296#define CLIP_VTX_REORDER_ENA (1 << 0)
297#define NUM_CLIP_SEQ(x) ((x) << 1)
298
299#define PA_SC_FORCE_EOV_MAX_CNTS 0x8B24
300#define FORCE_EOV_MAX_CLK_CNT(x) ((x) << 0)
301#define FORCE_EOV_MAX_REZ_CNT(x) ((x) << 16)
302
303#define PA_SC_FIFO_SIZE 0x8BCC
304#define SC_FRONTEND_PRIM_FIFO_SIZE(x) ((x) << 0)
305#define SC_BACKEND_PRIM_FIFO_SIZE(x) ((x) << 6)
306#define SC_HIZ_TILE_FIFO_SIZE(x) ((x) << 15)
307#define SC_EARLYZ_TILE_FIFO_SIZE(x) ((x) << 23)
308
309#define PA_SC_ENHANCE 0x8BF0
310#define ENABLE_PA_SC_OUT_OF_ORDER (1 << 0)
311#define DISABLE_PA_SC_GUIDANCE (1 << 13)
312
313#define SQ_CONFIG 0x8C00
314
Alex Deucher1c491652013-04-09 12:45:26 -0400315#define SH_MEM_BASES 0x8C28
316/* if PTR32, these are the bases for scratch and lds */
317#define PRIVATE_BASE(x) ((x) << 0) /* scratch */
318#define SHARED_BASE(x) ((x) << 16) /* LDS */
319#define SH_MEM_APE1_BASE 0x8C2C
320/* if PTR32, this is the base location of GPUVM */
321#define SH_MEM_APE1_LIMIT 0x8C30
322/* if PTR32, this is the upper limit of GPUVM */
323#define SH_MEM_CONFIG 0x8C34
324#define PTR32 (1 << 0)
325#define ALIGNMENT_MODE(x) ((x) << 2)
326#define SH_MEM_ALIGNMENT_MODE_DWORD 0
327#define SH_MEM_ALIGNMENT_MODE_DWORD_STRICT 1
328#define SH_MEM_ALIGNMENT_MODE_STRICT 2
329#define SH_MEM_ALIGNMENT_MODE_UNALIGNED 3
330#define DEFAULT_MTYPE(x) ((x) << 4)
331#define APE1_MTYPE(x) ((x) << 7)
332
Alex Deucher8cc1a532013-04-09 12:41:24 -0400333#define SX_DEBUG_1 0x9060
334
335#define SPI_CONFIG_CNTL 0x9100
336
337#define SPI_CONFIG_CNTL_1 0x913C
338#define VTX_DONE_DELAY(x) ((x) << 0)
339#define INTERP_ONE_PRIM_PER_ROW (1 << 4)
340
341#define TA_CNTL_AUX 0x9508
342
343#define DB_DEBUG 0x9830
344#define DB_DEBUG2 0x9834
345#define DB_DEBUG3 0x9838
346
347#define CC_RB_BACKEND_DISABLE 0x98F4
348#define BACKEND_DISABLE(x) ((x) << 16)
349#define GB_ADDR_CONFIG 0x98F8
350#define NUM_PIPES(x) ((x) << 0)
351#define NUM_PIPES_MASK 0x00000007
352#define NUM_PIPES_SHIFT 0
353#define PIPE_INTERLEAVE_SIZE(x) ((x) << 4)
354#define PIPE_INTERLEAVE_SIZE_MASK 0x00000070
355#define PIPE_INTERLEAVE_SIZE_SHIFT 4
356#define NUM_SHADER_ENGINES(x) ((x) << 12)
357#define NUM_SHADER_ENGINES_MASK 0x00003000
358#define NUM_SHADER_ENGINES_SHIFT 12
359#define SHADER_ENGINE_TILE_SIZE(x) ((x) << 16)
360#define SHADER_ENGINE_TILE_SIZE_MASK 0x00070000
361#define SHADER_ENGINE_TILE_SIZE_SHIFT 16
362#define ROW_SIZE(x) ((x) << 28)
363#define ROW_SIZE_MASK 0x30000000
364#define ROW_SIZE_SHIFT 28
365
366#define GB_TILE_MODE0 0x9910
367# define ARRAY_MODE(x) ((x) << 2)
368# define ARRAY_LINEAR_GENERAL 0
369# define ARRAY_LINEAR_ALIGNED 1
370# define ARRAY_1D_TILED_THIN1 2
371# define ARRAY_2D_TILED_THIN1 4
372# define ARRAY_PRT_TILED_THIN1 5
373# define ARRAY_PRT_2D_TILED_THIN1 6
374# define PIPE_CONFIG(x) ((x) << 6)
375# define ADDR_SURF_P2 0
376# define ADDR_SURF_P4_8x16 4
377# define ADDR_SURF_P4_16x16 5
378# define ADDR_SURF_P4_16x32 6
379# define ADDR_SURF_P4_32x32 7
380# define ADDR_SURF_P8_16x16_8x16 8
381# define ADDR_SURF_P8_16x32_8x16 9
382# define ADDR_SURF_P8_32x32_8x16 10
383# define ADDR_SURF_P8_16x32_16x16 11
384# define ADDR_SURF_P8_32x32_16x16 12
385# define ADDR_SURF_P8_32x32_16x32 13
386# define ADDR_SURF_P8_32x64_32x32 14
387# define TILE_SPLIT(x) ((x) << 11)
388# define ADDR_SURF_TILE_SPLIT_64B 0
389# define ADDR_SURF_TILE_SPLIT_128B 1
390# define ADDR_SURF_TILE_SPLIT_256B 2
391# define ADDR_SURF_TILE_SPLIT_512B 3
392# define ADDR_SURF_TILE_SPLIT_1KB 4
393# define ADDR_SURF_TILE_SPLIT_2KB 5
394# define ADDR_SURF_TILE_SPLIT_4KB 6
395# define MICRO_TILE_MODE_NEW(x) ((x) << 22)
396# define ADDR_SURF_DISPLAY_MICRO_TILING 0
397# define ADDR_SURF_THIN_MICRO_TILING 1
398# define ADDR_SURF_DEPTH_MICRO_TILING 2
399# define ADDR_SURF_ROTATED_MICRO_TILING 3
400# define SAMPLE_SPLIT(x) ((x) << 25)
401# define ADDR_SURF_SAMPLE_SPLIT_1 0
402# define ADDR_SURF_SAMPLE_SPLIT_2 1
403# define ADDR_SURF_SAMPLE_SPLIT_4 2
404# define ADDR_SURF_SAMPLE_SPLIT_8 3
405
406#define GB_MACROTILE_MODE0 0x9990
407# define BANK_WIDTH(x) ((x) << 0)
408# define ADDR_SURF_BANK_WIDTH_1 0
409# define ADDR_SURF_BANK_WIDTH_2 1
410# define ADDR_SURF_BANK_WIDTH_4 2
411# define ADDR_SURF_BANK_WIDTH_8 3
412# define BANK_HEIGHT(x) ((x) << 2)
413# define ADDR_SURF_BANK_HEIGHT_1 0
414# define ADDR_SURF_BANK_HEIGHT_2 1
415# define ADDR_SURF_BANK_HEIGHT_4 2
416# define ADDR_SURF_BANK_HEIGHT_8 3
417# define MACRO_TILE_ASPECT(x) ((x) << 4)
418# define ADDR_SURF_MACRO_ASPECT_1 0
419# define ADDR_SURF_MACRO_ASPECT_2 1
420# define ADDR_SURF_MACRO_ASPECT_4 2
421# define ADDR_SURF_MACRO_ASPECT_8 3
422# define NUM_BANKS(x) ((x) << 6)
423# define ADDR_SURF_2_BANK 0
424# define ADDR_SURF_4_BANK 1
425# define ADDR_SURF_8_BANK 2
426# define ADDR_SURF_16_BANK 3
427
428#define CB_HW_CONTROL 0x9A10
429
430#define GC_USER_RB_BACKEND_DISABLE 0x9B7C
431#define BACKEND_DISABLE_MASK 0x00FF0000
432#define BACKEND_DISABLE_SHIFT 16
433
434#define TCP_CHAN_STEER_LO 0xac0c
435#define TCP_CHAN_STEER_HI 0xac10
436
Alex Deucher1c491652013-04-09 12:45:26 -0400437#define TC_CFG_L1_LOAD_POLICY0 0xAC68
438#define TC_CFG_L1_LOAD_POLICY1 0xAC6C
439#define TC_CFG_L1_STORE_POLICY 0xAC70
440#define TC_CFG_L2_LOAD_POLICY0 0xAC74
441#define TC_CFG_L2_LOAD_POLICY1 0xAC78
442#define TC_CFG_L2_STORE_POLICY0 0xAC7C
443#define TC_CFG_L2_STORE_POLICY1 0xAC80
444#define TC_CFG_L2_ATOMIC_POLICY 0xAC84
445#define TC_CFG_L1_VOLATILE 0xAC88
446#define TC_CFG_L2_VOLATILE 0xAC8C
447
Alex Deucher8cc1a532013-04-09 12:41:24 -0400448#define PA_SC_RASTER_CONFIG 0x28350
449# define RASTER_CONFIG_RB_MAP_0 0
450# define RASTER_CONFIG_RB_MAP_1 1
451# define RASTER_CONFIG_RB_MAP_2 2
452# define RASTER_CONFIG_RB_MAP_3 3
453
454#define GRBM_GFX_INDEX 0x30800
455#define INSTANCE_INDEX(x) ((x) << 0)
456#define SH_INDEX(x) ((x) << 8)
457#define SE_INDEX(x) ((x) << 16)
458#define SH_BROADCAST_WRITES (1 << 29)
459#define INSTANCE_BROADCAST_WRITES (1 << 30)
460#define SE_BROADCAST_WRITES (1 << 31)
461
462#define VGT_ESGS_RING_SIZE 0x30900
463#define VGT_GSVS_RING_SIZE 0x30904
464#define VGT_PRIMITIVE_TYPE 0x30908
465#define VGT_INDEX_TYPE 0x3090C
466
467#define VGT_NUM_INDICES 0x30930
468#define VGT_NUM_INSTANCES 0x30934
469#define VGT_TF_RING_SIZE 0x30938
470#define VGT_HS_OFFCHIP_PARAM 0x3093C
471#define VGT_TF_MEMORY_BASE 0x30940
472
473#define PA_SU_LINE_STIPPLE_VALUE 0x30a00
474#define PA_SC_LINE_STIPPLE_STATE 0x30a04
475
476#define SQC_CACHES 0x30d20
477
478#define CP_PERFMON_CNTL 0x36020
479
480#define CGTS_TCC_DISABLE 0x3c00c
481#define CGTS_USER_TCC_DISABLE 0x3c010
482#define TCC_DISABLE_MASK 0xFFFF0000
483#define TCC_DISABLE_SHIFT 16
484
485#endif