blob: e3faaa812016848ae81e7bef29c4aa556a1565a8 [file] [log] [blame]
Jongpill Leec9347102012-02-17 09:49:54 +09001/*
2 * Copyright (c) 2011-2012 Samsung Electronics Co., Ltd.
Jaecheol Lee16638952011-03-10 13:33:59 +09003 * http://www.samsung.com
4 *
Jongpill Leec9347102012-02-17 09:49:54 +09005 * EXYNOS - Power Management support
Jaecheol Lee16638952011-03-10 13:33:59 +09006 *
7 * Based on arch/arm/mach-s3c2410/pm.c
8 * Copyright (c) 2006 Simtec Electronics
9 * Ben Dooks <ben@simtec.co.uk>
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License version 2 as
13 * published by the Free Software Foundation.
14*/
15
16#include <linux/init.h>
17#include <linux/suspend.h>
Rafael J. Wysockibb072c32011-04-22 22:03:21 +020018#include <linux/syscore_ops.h>
Jaecheol Lee16638952011-03-10 13:33:59 +090019#include <linux/io.h>
Jaecheol Lee56c03d92011-07-18 19:25:13 +090020#include <linux/err.h>
21#include <linux/clk.h>
Jaecheol Lee16638952011-03-10 13:33:59 +090022
23#include <asm/cacheflush.h>
24#include <asm/hardware/cache-l2x0.h>
Shawn Guo63b870f2011-11-17 01:19:11 +090025#include <asm/smp_scu.h>
Jaecheol Lee16638952011-03-10 13:33:59 +090026
27#include <plat/cpu.h>
28#include <plat/pm.h>
Jaecheol Lee56c03d92011-07-18 19:25:13 +090029#include <plat/pll.h>
MyungJoo Hamb93cb912011-07-21 11:25:23 +090030#include <plat/regs-srom.h>
Jaecheol Lee16638952011-03-10 13:33:59 +090031
32#include <mach/regs-irq.h>
33#include <mach/regs-gpio.h>
34#include <mach/regs-clock.h>
35#include <mach/regs-pmu.h>
36#include <mach/pm-core.h>
Kukjin Kimccd458c2012-12-31 10:06:48 -080037
38#include "common.h"
Jaecheol Lee16638952011-03-10 13:33:59 +090039
40static struct sleep_save exynos4_set_clksrc[] = {
Kukjin Kima8550392012-03-09 14:19:10 -080041 { .reg = EXYNOS4_CLKSRC_MASK_TOP , .val = 0x00000001, },
42 { .reg = EXYNOS4_CLKSRC_MASK_CAM , .val = 0x11111111, },
43 { .reg = EXYNOS4_CLKSRC_MASK_TV , .val = 0x00000111, },
44 { .reg = EXYNOS4_CLKSRC_MASK_LCD0 , .val = 0x00001111, },
45 { .reg = EXYNOS4_CLKSRC_MASK_MAUDIO , .val = 0x00000001, },
46 { .reg = EXYNOS4_CLKSRC_MASK_FSYS , .val = 0x01011111, },
47 { .reg = EXYNOS4_CLKSRC_MASK_PERIL0 , .val = 0x01111111, },
48 { .reg = EXYNOS4_CLKSRC_MASK_PERIL1 , .val = 0x01110111, },
49 { .reg = EXYNOS4_CLKSRC_MASK_DMC , .val = 0x00010000, },
Jaecheol Lee16638952011-03-10 13:33:59 +090050};
51
Jonghwan Choiacd35612011-08-24 21:52:45 +090052static struct sleep_save exynos4210_set_clksrc[] = {
Kukjin Kima8550392012-03-09 14:19:10 -080053 { .reg = EXYNOS4210_CLKSRC_MASK_LCD1 , .val = 0x00001111, },
Jonghwan Choiacd35612011-08-24 21:52:45 +090054};
55
Jaecheol Lee56c03d92011-07-18 19:25:13 +090056static struct sleep_save exynos4_epll_save[] = {
Kukjin Kima8550392012-03-09 14:19:10 -080057 SAVE_ITEM(EXYNOS4_EPLL_CON0),
58 SAVE_ITEM(EXYNOS4_EPLL_CON1),
Jaecheol Lee56c03d92011-07-18 19:25:13 +090059};
60
61static struct sleep_save exynos4_vpll_save[] = {
Kukjin Kima8550392012-03-09 14:19:10 -080062 SAVE_ITEM(EXYNOS4_VPLL_CON0),
63 SAVE_ITEM(EXYNOS4_VPLL_CON1),
Jaecheol Lee56c03d92011-07-18 19:25:13 +090064};
65
Abhilash Kesavan86ffb0e2012-11-20 18:20:45 +090066static struct sleep_save exynos5_sys_save[] = {
67 SAVE_ITEM(EXYNOS5_SYS_I2C_CFG),
68};
69
Jongpill Leec9347102012-02-17 09:49:54 +090070static struct sleep_save exynos_core_save[] = {
MyungJoo Hamb93cb912011-07-21 11:25:23 +090071 /* SROM side */
72 SAVE_ITEM(S5P_SROM_BW),
73 SAVE_ITEM(S5P_SROM_BC0),
74 SAVE_ITEM(S5P_SROM_BC1),
75 SAVE_ITEM(S5P_SROM_BC2),
76 SAVE_ITEM(S5P_SROM_BC3),
Jaecheol Lee16638952011-03-10 13:33:59 +090077};
78
Jaecheol Lee16638952011-03-10 13:33:59 +090079
Jaecheol Leef4ba4b02011-07-18 19:25:03 +090080/* For Cortex-A9 Diagnostic and Power control register */
81static unsigned int save_arm_register[2];
82
Jongpill Leec9347102012-02-17 09:49:54 +090083static int exynos_cpu_suspend(unsigned long arg)
Jaecheol Lee16638952011-03-10 13:33:59 +090084{
Jongpill Lee60e49ca2012-02-17 12:23:51 +090085#ifdef CONFIG_CACHE_L2X0
Jaecheol Lee16638952011-03-10 13:33:59 +090086 outer_flush_all();
Jongpill Lee60e49ca2012-02-17 12:23:51 +090087#endif
Jaecheol Lee16638952011-03-10 13:33:59 +090088
Abhilash Kesavan573e5bb2012-11-22 14:46:40 +090089 if (soc_is_exynos5250())
90 flush_cache_all();
91
Jaecheol Lee16638952011-03-10 13:33:59 +090092 /* issue the standby signal into the pm unit. */
93 cpu_do_idle();
94
Abhilash Kesavand3fcacf2013-01-25 10:40:19 -080095 pr_info("Failed to suspend the system\n");
96 return 1; /* Aborting suspend */
Jaecheol Lee16638952011-03-10 13:33:59 +090097}
98
Jongpill Leec9347102012-02-17 09:49:54 +090099static void exynos_pm_prepare(void)
Jaecheol Lee16638952011-03-10 13:33:59 +0900100{
Jongpill Lee60e49ca2012-02-17 12:23:51 +0900101 unsigned int tmp;
Jaecheol Lee16638952011-03-10 13:33:59 +0900102
Jongpill Leec9347102012-02-17 09:49:54 +0900103 s3c_pm_do_save(exynos_core_save, ARRAY_SIZE(exynos_core_save));
Jaecheol Lee16638952011-03-10 13:33:59 +0900104
Jongpill Lee60e49ca2012-02-17 12:23:51 +0900105 if (!soc_is_exynos5250()) {
106 s3c_pm_do_save(exynos4_epll_save, ARRAY_SIZE(exynos4_epll_save));
107 s3c_pm_do_save(exynos4_vpll_save, ARRAY_SIZE(exynos4_vpll_save));
108 } else {
Abhilash Kesavan86ffb0e2012-11-20 18:20:45 +0900109 s3c_pm_do_save(exynos5_sys_save, ARRAY_SIZE(exynos5_sys_save));
Jongpill Lee60e49ca2012-02-17 12:23:51 +0900110 /* Disable USE_RETENTION of JPEG_MEM_OPTION */
111 tmp = __raw_readl(EXYNOS5_JPEG_MEM_OPTION);
112 tmp &= ~EXYNOS5_OPTION_USE_RETENTION;
113 __raw_writel(tmp, EXYNOS5_JPEG_MEM_OPTION);
114 }
Jaecheol Lee16638952011-03-10 13:33:59 +0900115
116 /* Set value of power down register for sleep mode */
117
Jongpill Lee7d44d2b2012-02-17 09:51:31 +0900118 exynos_sys_powerdown_conf(SYS_SLEEP);
Jaecheol Lee16638952011-03-10 13:33:59 +0900119 __raw_writel(S5P_CHECK_SLEEP, S5P_INFORM1);
120
121 /* ensure at least INFORM0 has the resume address */
122
123 __raw_writel(virt_to_phys(s3c_cpu_resume), S5P_INFORM0);
124
125 /* Before enter central sequence mode, clock src register have to set */
126
Jongpill Lee60e49ca2012-02-17 12:23:51 +0900127 if (!soc_is_exynos5250())
128 s3c_pm_do_restore_core(exynos4_set_clksrc, ARRAY_SIZE(exynos4_set_clksrc));
Jaecheol Lee16638952011-03-10 13:33:59 +0900129
Jonghwan Choiacd35612011-08-24 21:52:45 +0900130 if (soc_is_exynos4210())
131 s3c_pm_do_restore_core(exynos4210_set_clksrc, ARRAY_SIZE(exynos4210_set_clksrc));
132
Jaecheol Lee16638952011-03-10 13:33:59 +0900133}
134
Jongpill Leec9347102012-02-17 09:49:54 +0900135static int exynos_pm_add(struct device *dev, struct subsys_interface *sif)
Jaecheol Lee16638952011-03-10 13:33:59 +0900136{
Jongpill Leec9347102012-02-17 09:49:54 +0900137 pm_cpu_prep = exynos_pm_prepare;
138 pm_cpu_sleep = exynos_cpu_suspend;
Jaecheol Lee16638952011-03-10 13:33:59 +0900139
140 return 0;
141}
142
Jaecheol Lee56c03d92011-07-18 19:25:13 +0900143static unsigned long pll_base_rate;
144
145static void exynos4_restore_pll(void)
146{
147 unsigned long pll_con, locktime, lockcnt;
148 unsigned long pll_in_rate;
149 unsigned int p_div, epll_wait = 0, vpll_wait = 0;
150
151 if (pll_base_rate == 0)
152 return;
153
154 pll_in_rate = pll_base_rate;
155
156 /* EPLL */
157 pll_con = exynos4_epll_save[0].val;
158
159 if (pll_con & (1 << 31)) {
160 pll_con &= (PLL46XX_PDIV_MASK << PLL46XX_PDIV_SHIFT);
161 p_div = (pll_con >> PLL46XX_PDIV_SHIFT);
162
163 pll_in_rate /= 1000000;
164
165 locktime = (3000 / pll_in_rate) * p_div;
166 lockcnt = locktime * 10000 / (10000 / pll_in_rate);
167
Kukjin Kima8550392012-03-09 14:19:10 -0800168 __raw_writel(lockcnt, EXYNOS4_EPLL_LOCK);
Jaecheol Lee56c03d92011-07-18 19:25:13 +0900169
170 s3c_pm_do_restore_core(exynos4_epll_save,
171 ARRAY_SIZE(exynos4_epll_save));
172 epll_wait = 1;
173 }
174
175 pll_in_rate = pll_base_rate;
176
177 /* VPLL */
178 pll_con = exynos4_vpll_save[0].val;
179
180 if (pll_con & (1 << 31)) {
181 pll_in_rate /= 1000000;
182 /* 750us */
183 locktime = 750;
184 lockcnt = locktime * 10000 / (10000 / pll_in_rate);
185
Kukjin Kima8550392012-03-09 14:19:10 -0800186 __raw_writel(lockcnt, EXYNOS4_VPLL_LOCK);
Jaecheol Lee56c03d92011-07-18 19:25:13 +0900187
188 s3c_pm_do_restore_core(exynos4_vpll_save,
189 ARRAY_SIZE(exynos4_vpll_save));
190 vpll_wait = 1;
191 }
192
193 /* Wait PLL locking */
194
195 do {
196 if (epll_wait) {
Kukjin Kima8550392012-03-09 14:19:10 -0800197 pll_con = __raw_readl(EXYNOS4_EPLL_CON0);
198 if (pll_con & (1 << EXYNOS4_EPLLCON0_LOCKED_SHIFT))
Jaecheol Lee56c03d92011-07-18 19:25:13 +0900199 epll_wait = 0;
200 }
201
202 if (vpll_wait) {
Kukjin Kima8550392012-03-09 14:19:10 -0800203 pll_con = __raw_readl(EXYNOS4_VPLL_CON0);
204 if (pll_con & (1 << EXYNOS4_VPLLCON0_LOCKED_SHIFT))
Jaecheol Lee56c03d92011-07-18 19:25:13 +0900205 vpll_wait = 0;
206 }
207 } while (epll_wait || vpll_wait);
208}
209
Jongpill Leec9347102012-02-17 09:49:54 +0900210static struct subsys_interface exynos_pm_interface = {
Jongpill Lee60e49ca2012-02-17 12:23:51 +0900211 .name = "exynos_pm",
Thomas Abraham9ee6af92012-05-15 15:47:40 +0900212 .subsys = &exynos_subsys,
Jongpill Leec9347102012-02-17 09:49:54 +0900213 .add_dev = exynos_pm_add,
Rafael J. Wysockibb072c32011-04-22 22:03:21 +0200214};
215
Jongpill Leec9347102012-02-17 09:49:54 +0900216static __init int exynos_pm_drvinit(void)
Rafael J. Wysockibb072c32011-04-22 22:03:21 +0200217{
Jaecheol Lee56c03d92011-07-18 19:25:13 +0900218 struct clk *pll_base;
Rafael J. Wysockibb072c32011-04-22 22:03:21 +0200219 unsigned int tmp;
220
221 s3c_pm_init();
222
223 /* All wakeup disable */
224
225 tmp = __raw_readl(S5P_WAKEUP_MASK);
226 tmp |= ((0xFF << 8) | (0x1F << 1));
227 __raw_writel(tmp, S5P_WAKEUP_MASK);
228
Jongpill Leec9347102012-02-17 09:49:54 +0900229 if (!soc_is_exynos5250()) {
230 pll_base = clk_get(NULL, "xtal");
Jaecheol Lee56c03d92011-07-18 19:25:13 +0900231
Jongpill Leec9347102012-02-17 09:49:54 +0900232 if (!IS_ERR(pll_base)) {
233 pll_base_rate = clk_get_rate(pll_base);
234 clk_put(pll_base);
235 }
Jaecheol Lee56c03d92011-07-18 19:25:13 +0900236 }
237
Jongpill Leec9347102012-02-17 09:49:54 +0900238 return subsys_interface_register(&exynos_pm_interface);
Rafael J. Wysockibb072c32011-04-22 22:03:21 +0200239}
Jongpill Leec9347102012-02-17 09:49:54 +0900240arch_initcall(exynos_pm_drvinit);
Rafael J. Wysockibb072c32011-04-22 22:03:21 +0200241
Jongpill Leec9347102012-02-17 09:49:54 +0900242static int exynos_pm_suspend(void)
Jaecheol Lee12974e92011-07-18 19:21:41 +0900243{
244 unsigned long tmp;
245
246 /* Setting Central Sequence Register for power down mode */
247
248 tmp = __raw_readl(S5P_CENTRAL_SEQ_CONFIGURATION);
249 tmp &= ~S5P_CENTRAL_LOWPWR_CFG;
250 __raw_writel(tmp, S5P_CENTRAL_SEQ_CONFIGURATION);
251
Jongpill Lee60e49ca2012-02-17 12:23:51 +0900252 /* Setting SEQ_OPTION register */
253
254 tmp = (S5P_USE_STANDBY_WFI0 | S5P_USE_STANDBY_WFE0);
255 __raw_writel(tmp, S5P_CENTRAL_SEQ_OPTION);
256
257 if (!soc_is_exynos5250()) {
258 /* Save Power control register */
259 asm ("mrc p15, 0, %0, c15, c0, 0"
260 : "=r" (tmp) : : "cc");
261 save_arm_register[0] = tmp;
262
263 /* Save Diagnostic register */
264 asm ("mrc p15, 0, %0, c15, c0, 1"
265 : "=r" (tmp) : : "cc");
266 save_arm_register[1] = tmp;
Jongpill Lee00a351f2011-09-27 07:26:04 +0900267 }
268
Jaecheol Lee12974e92011-07-18 19:21:41 +0900269 return 0;
270}
271
Jongpill Leec9347102012-02-17 09:49:54 +0900272static void exynos_pm_resume(void)
Jaecheol Lee16638952011-03-10 13:33:59 +0900273{
Jaecheol Leee240ab12011-07-18 19:21:34 +0900274 unsigned long tmp;
275
276 /*
277 * If PMU failed while entering sleep mode, WFI will be
278 * ignored by PMU and then exiting cpu_do_idle().
279 * S5P_CENTRAL_LOWPWR_CFG bit will not be set automatically
280 * in this situation.
281 */
282 tmp = __raw_readl(S5P_CENTRAL_SEQ_CONFIGURATION);
283 if (!(tmp & S5P_CENTRAL_LOWPWR_CFG)) {
284 tmp |= S5P_CENTRAL_LOWPWR_CFG;
285 __raw_writel(tmp, S5P_CENTRAL_SEQ_CONFIGURATION);
Abhilash Kesavand3fcacf2013-01-25 10:40:19 -0800286 /* clear the wakeup state register */
287 __raw_writel(0x0, S5P_WAKEUP_STAT);
Jaecheol Leee240ab12011-07-18 19:21:34 +0900288 /* No need to perform below restore code */
289 goto early_wakeup;
290 }
Jongpill Lee60e49ca2012-02-17 12:23:51 +0900291 if (!soc_is_exynos5250()) {
292 /* Restore Power control register */
293 tmp = save_arm_register[0];
294 asm volatile ("mcr p15, 0, %0, c15, c0, 0"
295 : : "r" (tmp)
296 : "cc");
Jaecheol Leef4ba4b02011-07-18 19:25:03 +0900297
Jongpill Lee60e49ca2012-02-17 12:23:51 +0900298 /* Restore Diagnostic register */
299 tmp = save_arm_register[1];
300 asm volatile ("mcr p15, 0, %0, c15, c0, 1"
301 : : "r" (tmp)
302 : "cc");
303 }
Jaecheol Leee240ab12011-07-18 19:21:34 +0900304
Jaecheol Lee16638952011-03-10 13:33:59 +0900305 /* For release retention */
306
307 __raw_writel((1 << 28), S5P_PAD_RET_MAUDIO_OPTION);
308 __raw_writel((1 << 28), S5P_PAD_RET_GPIO_OPTION);
309 __raw_writel((1 << 28), S5P_PAD_RET_UART_OPTION);
310 __raw_writel((1 << 28), S5P_PAD_RET_MMCA_OPTION);
311 __raw_writel((1 << 28), S5P_PAD_RET_MMCB_OPTION);
312 __raw_writel((1 << 28), S5P_PAD_RET_EBIA_OPTION);
313 __raw_writel((1 << 28), S5P_PAD_RET_EBIB_OPTION);
314
Abhilash Kesavan86ffb0e2012-11-20 18:20:45 +0900315 if (soc_is_exynos5250())
316 s3c_pm_do_restore(exynos5_sys_save,
317 ARRAY_SIZE(exynos5_sys_save));
318
Jongpill Leec9347102012-02-17 09:49:54 +0900319 s3c_pm_do_restore_core(exynos_core_save, ARRAY_SIZE(exynos_core_save));
Jaecheol Lee16638952011-03-10 13:33:59 +0900320
Jongpill Lee60e49ca2012-02-17 12:23:51 +0900321 if (!soc_is_exynos5250()) {
322 exynos4_restore_pll();
Jaecheol Lee56c03d92011-07-18 19:25:13 +0900323
Marek Szyprowski556ef3e2012-01-27 14:47:45 +0900324#ifdef CONFIG_SMP
Jongpill Lee60e49ca2012-02-17 12:23:51 +0900325 scu_enable(S5P_VA_SCU);
Marek Szyprowski556ef3e2012-01-27 14:47:45 +0900326#endif
Jongpill Lee60e49ca2012-02-17 12:23:51 +0900327 }
Jaecheol Lee16638952011-03-10 13:33:59 +0900328
Jaecheol Leee240ab12011-07-18 19:21:34 +0900329early_wakeup:
Inderpal Singhebee8542012-11-22 14:46:27 +0900330
331 /* Clear SLEEP mode set in INFORM1 */
332 __raw_writel(0x0, S5P_INFORM1);
333
Jaecheol Leee240ab12011-07-18 19:21:34 +0900334 return;
Jaecheol Lee16638952011-03-10 13:33:59 +0900335}
336
Jongpill Leec9347102012-02-17 09:49:54 +0900337static struct syscore_ops exynos_pm_syscore_ops = {
338 .suspend = exynos_pm_suspend,
339 .resume = exynos_pm_resume,
Jaecheol Lee16638952011-03-10 13:33:59 +0900340};
341
Jongpill Lee60e49ca2012-02-17 12:23:51 +0900342static __init int exynos_pm_syscore_init(void)
Jaecheol Lee16638952011-03-10 13:33:59 +0900343{
Jongpill Leec9347102012-02-17 09:49:54 +0900344 register_syscore_ops(&exynos_pm_syscore_ops);
Rafael J. Wysockibb072c32011-04-22 22:03:21 +0200345 return 0;
Jaecheol Lee16638952011-03-10 13:33:59 +0900346}
Jongpill Lee60e49ca2012-02-17 12:23:51 +0900347arch_initcall(exynos_pm_syscore_init);