blob: 1dbeb7c99d58ed1fcc8cee23e019183ca9442400 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * arch/arm/mach-ixp4xx/common.c
3 *
4 * Generic code shared across all IXP4XX platforms
5 *
6 * Maintainer: Deepak Saxena <dsaxena@plexity.net>
7 *
8 * Copyright 2002 (c) Intel Corporation
9 * Copyright 2003-2004 (c) MontaVista, Software, Inc.
10 *
11 * This file is licensed under the terms of the GNU General Public
12 * License version 2. This program is licensed "as is" without any
13 * warranty of any kind, whether express or implied.
14 */
15
Linus Torvalds1da177e2005-04-16 15:20:36 -070016#include <linux/kernel.h>
17#include <linux/mm.h>
18#include <linux/init.h>
19#include <linux/serial.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070020#include <linux/tty.h>
Russell Kingd052d1b2005-10-29 19:07:23 +010021#include <linux/platform_device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022#include <linux/serial_core.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070023#include <linux/interrupt.h>
24#include <linux/bitops.h>
25#include <linux/time.h>
26#include <linux/timex.h>
Kevin Hilman84904d02006-09-22 00:58:57 +010027#include <linux/clocksource.h>
Kevin Hilmane32f1502007-03-08 20:23:59 +010028#include <linux/clockchips.h>
Russell Kingfced80c2008-09-06 12:10:45 +010029#include <linux/io.h>
Paul Gortmakerdc280942011-07-31 16:17:29 -040030#include <linux/export.h>
Richard Cochran9dde0ae2012-05-23 18:19:51 +020031#include <linux/gpio.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070032
Russell Kinga09e64f2008-08-05 16:14:15 +010033#include <mach/udc.h>
34#include <mach/hardware.h>
Rob Herringf4495882012-03-06 15:01:53 -060035#include <mach/io.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include <asm/uaccess.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#include <asm/pgtable.h>
38#include <asm/page.h>
39#include <asm/irq.h>
Russell King5b0d4952010-12-15 21:23:13 +000040#include <asm/sched_clock.h>
Olof Johansson86dfe442012-03-29 23:22:44 -070041#include <asm/system_misc.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070042
43#include <asm/mach/map.h>
44#include <asm/mach/irq.h>
45#include <asm/mach/time.h>
46
Mikael Petterssonceb69a82009-09-11 00:59:07 +020047static void __init ixp4xx_clocksource_init(void);
48static void __init ixp4xx_clockevent_init(void);
Kevin Hilmane32f1502007-03-08 20:23:59 +010049static struct clock_event_device clockevent_ixp4xx;
Kevin Hilmanf9a8ca12006-12-06 00:45:07 +010050
Linus Torvalds1da177e2005-04-16 15:20:36 -070051/*************************************************************************
52 * IXP4xx chipset I/O mapping
53 *************************************************************************/
54static struct map_desc ixp4xx_io_desc[] __initdata = {
55 { /* UART, Interrupt ctrl, GPIO, timers, NPEs, MACs, USB .... */
Arnd Bergmann13ec32f2012-09-14 20:19:40 +000056 .virtual = (unsigned long)IXP4XX_PERIPHERAL_BASE_VIRT,
Deepak Saxena87fe04b2005-10-28 15:18:59 +010057 .pfn = __phys_to_pfn(IXP4XX_PERIPHERAL_BASE_PHYS),
Linus Torvalds1da177e2005-04-16 15:20:36 -070058 .length = IXP4XX_PERIPHERAL_REGION_SIZE,
59 .type = MT_DEVICE
60 }, { /* Expansion Bus Config Registers */
Arnd Bergmann13ec32f2012-09-14 20:19:40 +000061 .virtual = (unsigned long)IXP4XX_EXP_CFG_BASE_VIRT,
Deepak Saxena87fe04b2005-10-28 15:18:59 +010062 .pfn = __phys_to_pfn(IXP4XX_EXP_CFG_BASE_PHYS),
Linus Torvalds1da177e2005-04-16 15:20:36 -070063 .length = IXP4XX_EXP_CFG_REGION_SIZE,
64 .type = MT_DEVICE
65 }, { /* PCI Registers */
Arnd Bergmann13ec32f2012-09-14 20:19:40 +000066 .virtual = (unsigned long)IXP4XX_PCI_CFG_BASE_VIRT,
Deepak Saxena87fe04b2005-10-28 15:18:59 +010067 .pfn = __phys_to_pfn(IXP4XX_PCI_CFG_BASE_PHYS),
Linus Torvalds1da177e2005-04-16 15:20:36 -070068 .length = IXP4XX_PCI_CFG_REGION_SIZE,
69 .type = MT_DEVICE
Krzysztof HaƂasaf0cdb152010-03-26 16:38:52 +010070 }, { /* Queue Manager */
71 .virtual = (unsigned long)IXP4XX_QMGR_BASE_VIRT,
72 .pfn = __phys_to_pfn(IXP4XX_QMGR_BASE_PHYS),
73 .length = IXP4XX_QMGR_REGION_SIZE,
74 .type = MT_DEVICE
Deepak Saxena5932ae32005-06-24 20:54:35 +010075 },
Linus Torvalds1da177e2005-04-16 15:20:36 -070076};
77
78void __init ixp4xx_map_io(void)
79{
80 iotable_init(ixp4xx_io_desc, ARRAY_SIZE(ixp4xx_io_desc));
81}
82
83
84/*************************************************************************
85 * IXP4xx chipset IRQ handling
86 *
87 * TODO: GPIO IRQs should be marked invalid until the user of the IRQ
88 * (be it PCI or something else) configures that GPIO line
89 * as an IRQ.
90 **************************************************************************/
Deepak Saxenabdf82b52005-08-29 22:46:30 +010091enum ixp4xx_irq_type {
92 IXP4XX_IRQ_LEVEL, IXP4XX_IRQ_EDGE
93};
94
Kevin Hilman984d1152006-11-03 01:47:20 +010095/* Each bit represents an IRQ: 1: edge-triggered, 0: level triggered */
96static unsigned long long ixp4xx_irq_edge = 0;
Deepak Saxenabdf82b52005-08-29 22:46:30 +010097
98/*
99 * IRQ -> GPIO mapping table
100 */
Lennert Buytenhek6cc1b652006-04-20 21:24:38 +0100101static signed char irq2gpio[32] = {
Deepak Saxenabdf82b52005-08-29 22:46:30 +0100102 -1, -1, -1, -1, -1, -1, 0, 1,
103 -1, -1, -1, -1, -1, -1, -1, -1,
104 -1, -1, -1, 2, 3, 4, 5, 6,
105 7, 8, 9, 10, 11, 12, -1, -1,
106};
107
Richard Cochran9dde0ae2012-05-23 18:19:51 +0200108static int ixp4xx_gpio_to_irq(struct gpio_chip *chip, unsigned gpio)
Milan Svoboda25735d12007-03-21 14:04:08 +0100109{
110 int irq;
111
112 for (irq = 0; irq < 32; irq++) {
113 if (irq2gpio[irq] == gpio)
114 return irq;
115 }
116 return -EINVAL;
117}
Milan Svoboda25735d12007-03-21 14:04:08 +0100118
Roel Kluinefec1942009-11-03 23:05:32 +0100119int irq_to_gpio(unsigned int irq)
Milan Svoboda25735d12007-03-21 14:04:08 +0100120{
121 int gpio = (irq < 32) ? irq2gpio[irq] : -EINVAL;
122
123 if (gpio == -1)
124 return -EINVAL;
125
126 return gpio;
127}
128EXPORT_SYMBOL(irq_to_gpio);
129
Lennert Buytenhekee040872010-11-29 10:33:49 +0100130static int ixp4xx_set_irq_type(struct irq_data *d, unsigned int type)
Deepak Saxenabdf82b52005-08-29 22:46:30 +0100131{
Lennert Buytenhekee040872010-11-29 10:33:49 +0100132 int line = irq2gpio[d->irq];
Deepak Saxenabdf82b52005-08-29 22:46:30 +0100133 u32 int_style;
134 enum ixp4xx_irq_type irq_type;
135 volatile u32 *int_reg;
136
137 /*
138 * Only for GPIO IRQs
139 */
140 if (line < 0)
141 return -EINVAL;
142
MÄrten Wikström06e44792006-02-22 22:27:23 +0000143 switch (type){
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100144 case IRQ_TYPE_EDGE_BOTH:
Deepak Saxenabdf82b52005-08-29 22:46:30 +0100145 int_style = IXP4XX_GPIO_STYLE_TRANSITIONAL;
146 irq_type = IXP4XX_IRQ_EDGE;
MÄrten Wikström06e44792006-02-22 22:27:23 +0000147 break;
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100148 case IRQ_TYPE_EDGE_RISING:
Deepak Saxenabdf82b52005-08-29 22:46:30 +0100149 int_style = IXP4XX_GPIO_STYLE_RISING_EDGE;
150 irq_type = IXP4XX_IRQ_EDGE;
MÄrten Wikström06e44792006-02-22 22:27:23 +0000151 break;
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100152 case IRQ_TYPE_EDGE_FALLING:
Deepak Saxenabdf82b52005-08-29 22:46:30 +0100153 int_style = IXP4XX_GPIO_STYLE_FALLING_EDGE;
154 irq_type = IXP4XX_IRQ_EDGE;
MÄrten Wikström06e44792006-02-22 22:27:23 +0000155 break;
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100156 case IRQ_TYPE_LEVEL_HIGH:
Deepak Saxenabdf82b52005-08-29 22:46:30 +0100157 int_style = IXP4XX_GPIO_STYLE_ACTIVE_HIGH;
158 irq_type = IXP4XX_IRQ_LEVEL;
MÄrten Wikström06e44792006-02-22 22:27:23 +0000159 break;
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100160 case IRQ_TYPE_LEVEL_LOW:
Deepak Saxenabdf82b52005-08-29 22:46:30 +0100161 int_style = IXP4XX_GPIO_STYLE_ACTIVE_LOW;
162 irq_type = IXP4XX_IRQ_LEVEL;
MÄrten Wikström06e44792006-02-22 22:27:23 +0000163 break;
164 default:
David Vrabel6132f9e2005-09-26 19:52:56 +0100165 return -EINVAL;
MÄrten Wikström06e44792006-02-22 22:27:23 +0000166 }
Kevin Hilman984d1152006-11-03 01:47:20 +0100167
168 if (irq_type == IXP4XX_IRQ_EDGE)
Lennert Buytenhekee040872010-11-29 10:33:49 +0100169 ixp4xx_irq_edge |= (1 << d->irq);
Kevin Hilman984d1152006-11-03 01:47:20 +0100170 else
Lennert Buytenhekee040872010-11-29 10:33:49 +0100171 ixp4xx_irq_edge &= ~(1 << d->irq);
Deepak Saxenabdf82b52005-08-29 22:46:30 +0100172
173 if (line >= 8) { /* pins 8-15 */
174 line -= 8;
175 int_reg = IXP4XX_GPIO_GPIT2R;
176 } else { /* pins 0-7 */
177 int_reg = IXP4XX_GPIO_GPIT1R;
178 }
179
180 /* Clear the style for the appropriate pin */
181 *int_reg &= ~(IXP4XX_GPIO_STYLE_CLEAR <<
182 (line * IXP4XX_GPIO_STYLE_SIZE));
183
Deepak Saxenaf7e8bbb82006-01-04 17:17:10 +0000184 *IXP4XX_GPIO_GPISR = (1 << line);
185
Deepak Saxenabdf82b52005-08-29 22:46:30 +0100186 /* Set the new style */
187 *int_reg |= (int_style << (line * IXP4XX_GPIO_STYLE_SIZE));
David Vrabel6132f9e2005-09-26 19:52:56 +0100188
Alessandro Zummo73deb7d2006-03-20 17:10:12 +0000189 /* Configure the line as an input */
Lennert Buytenhekee040872010-11-29 10:33:49 +0100190 gpio_line_config(irq2gpio[d->irq], IXP4XX_GPIO_IN);
Alessandro Zummo73deb7d2006-03-20 17:10:12 +0000191
David Vrabel6132f9e2005-09-26 19:52:56 +0100192 return 0;
Deepak Saxenabdf82b52005-08-29 22:46:30 +0100193}
194
Lennert Buytenhekee040872010-11-29 10:33:49 +0100195static void ixp4xx_irq_mask(struct irq_data *d)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700196{
Lennert Buytenhekee040872010-11-29 10:33:49 +0100197 if ((cpu_is_ixp46x() || cpu_is_ixp43x()) && d->irq >= 32)
198 *IXP4XX_ICMR2 &= ~(1 << (d->irq - 32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700199 else
Lennert Buytenhekee040872010-11-29 10:33:49 +0100200 *IXP4XX_ICMR &= ~(1 << d->irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700201}
202
Lennert Buytenhekee040872010-11-29 10:33:49 +0100203static void ixp4xx_irq_ack(struct irq_data *d)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700204{
Lennert Buytenhekee040872010-11-29 10:33:49 +0100205 int line = (d->irq < 32) ? irq2gpio[d->irq] : -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700206
207 if (line >= 0)
Deepak Saxenaf7e8bbb82006-01-04 17:17:10 +0000208 *IXP4XX_GPIO_GPISR = (1 << line);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700209}
210
211/*
212 * Level triggered interrupts on GPIO lines can only be cleared when the
213 * interrupt condition disappears.
214 */
Lennert Buytenhekee040872010-11-29 10:33:49 +0100215static void ixp4xx_irq_unmask(struct irq_data *d)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700216{
Lennert Buytenhekee040872010-11-29 10:33:49 +0100217 if (!(ixp4xx_irq_edge & (1 << d->irq)))
218 ixp4xx_irq_ack(d);
Kevin Hilman984d1152006-11-03 01:47:20 +0100219
Lennert Buytenhekee040872010-11-29 10:33:49 +0100220 if ((cpu_is_ixp46x() || cpu_is_ixp43x()) && d->irq >= 32)
221 *IXP4XX_ICMR2 |= (1 << (d->irq - 32));
Kevin Hilman984d1152006-11-03 01:47:20 +0100222 else
Lennert Buytenhekee040872010-11-29 10:33:49 +0100223 *IXP4XX_ICMR |= (1 << d->irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700224}
225
Russell King10dd5ce2006-11-23 11:41:32 +0000226static struct irq_chip ixp4xx_irq_chip = {
Kevin Hilman984d1152006-11-03 01:47:20 +0100227 .name = "IXP4xx",
Lennert Buytenhekee040872010-11-29 10:33:49 +0100228 .irq_ack = ixp4xx_irq_ack,
229 .irq_mask = ixp4xx_irq_mask,
230 .irq_unmask = ixp4xx_irq_unmask,
231 .irq_set_type = ixp4xx_set_irq_type,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700232};
233
Linus Torvalds1da177e2005-04-16 15:20:36 -0700234void __init ixp4xx_init_irq(void)
235{
236 int i = 0;
237
Nicolas Pitre12d2b4e2011-08-03 07:25:39 -0400238 /*
239 * ixp4xx does not implement the XScale PWRMODE register
240 * so it must not call cpu_do_idle().
241 */
242 disable_hlt();
243
Linus Torvalds1da177e2005-04-16 15:20:36 -0700244 /* Route all sources to IRQ instead of FIQ */
245 *IXP4XX_ICLR = 0x0;
246
247 /* Disable all interrupt */
248 *IXP4XX_ICMR = 0x0;
249
Ruslan V. Sushko45fba082007-04-06 15:00:31 +0100250 if (cpu_is_ixp46x() || cpu_is_ixp43x()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700251 /* Route upper 32 sources to IRQ instead of FIQ */
252 *IXP4XX_ICLR2 = 0x00;
253
254 /* Disable upper 32 interrupts */
255 *IXP4XX_ICMR2 = 0x00;
256 }
257
258 /* Default to all level triggered */
Kevin Hilman984d1152006-11-03 01:47:20 +0100259 for(i = 0; i < NR_IRQS; i++) {
Thomas Gleixnerf38c02f2011-03-24 13:35:09 +0100260 irq_set_chip_and_handler(i, &ixp4xx_irq_chip,
261 handle_level_irq);
Kevin Hilman984d1152006-11-03 01:47:20 +0100262 set_irq_flags(i, IRQF_VALID);
263 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700264}
265
266
267/*************************************************************************
268 * IXP4xx timer tick
269 * We use OS timer1 on the CPU for the timer tick and the timestamp
270 * counter as a source of real clock ticks to account for missed jiffies.
271 *************************************************************************/
272
Linus Torvalds0cd61b62006-10-06 10:53:39 -0700273static irqreturn_t ixp4xx_timer_interrupt(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700274{
Mikael Petterssonceb69a82009-09-11 00:59:07 +0200275 struct clock_event_device *evt = dev_id;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700276
277 /* Clear Pending Interrupt by writing '1' to it */
278 *IXP4XX_OSST = IXP4XX_OSST_TIMER_1_PEND;
279
Kevin Hilmane32f1502007-03-08 20:23:59 +0100280 evt->event_handler(evt);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700281
282 return IRQ_HANDLED;
283}
284
285static struct irqaction ixp4xx_timer_irq = {
Kevin Hilmane32f1502007-03-08 20:23:59 +0100286 .name = "timer1",
Bernhard Walleb30faba2007-05-08 00:35:39 -0700287 .flags = IRQF_DISABLED | IRQF_TIMER | IRQF_IRQPOLL,
Russell King09b8b5f2005-06-26 17:06:36 +0100288 .handler = ixp4xx_timer_interrupt,
Mikael Petterssonceb69a82009-09-11 00:59:07 +0200289 .dev_id = &clockevent_ixp4xx,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700290};
291
Michael-Luke Jones435c5da2007-05-23 22:38:45 +0100292void __init ixp4xx_timer_init(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700293{
Kevin Hilmane32f1502007-03-08 20:23:59 +0100294 /* Reset/disable counter */
295 *IXP4XX_OSRT1 = 0;
296
Linus Torvalds1da177e2005-04-16 15:20:36 -0700297 /* Clear Pending Interrupt by writing '1' to it */
298 *IXP4XX_OSST = IXP4XX_OSST_TIMER_1_PEND;
299
Linus Torvalds1da177e2005-04-16 15:20:36 -0700300 /* Reset time-stamp counter */
301 *IXP4XX_OSTS = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700302
303 /* Connect the interrupt handler and enable the interrupt */
304 setup_irq(IRQ_IXP4XX_TIMER1, &ixp4xx_timer_irq);
Kevin Hilmanf9a8ca12006-12-06 00:45:07 +0100305
306 ixp4xx_clocksource_init();
Kevin Hilmane32f1502007-03-08 20:23:59 +0100307 ixp4xx_clockevent_init();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700308}
309
Milan Svobodae520a362006-12-01 11:36:41 +0100310static struct pxa2xx_udc_mach_info ixp4xx_udc_info;
311
312void __init ixp4xx_set_udc_info(struct pxa2xx_udc_mach_info *info)
313{
314 memcpy(&ixp4xx_udc_info, info, sizeof *info);
315}
316
317static struct resource ixp4xx_udc_resources[] = {
318 [0] = {
319 .start = 0xc800b000,
320 .end = 0xc800bfff,
321 .flags = IORESOURCE_MEM,
322 },
323 [1] = {
324 .start = IRQ_IXP4XX_USB,
325 .end = IRQ_IXP4XX_USB,
326 .flags = IORESOURCE_IRQ,
327 },
328};
329
330/*
Philipp Zabel7a857622008-06-22 23:36:39 +0100331 * USB device controller. The IXP4xx uses the same controller as PXA25X,
Milan Svobodae520a362006-12-01 11:36:41 +0100332 * so we just use the same device.
333 */
334static struct platform_device ixp4xx_udc_device = {
Philipp Zabel7a857622008-06-22 23:36:39 +0100335 .name = "pxa25x-udc",
Milan Svobodae520a362006-12-01 11:36:41 +0100336 .id = -1,
337 .num_resources = 2,
338 .resource = ixp4xx_udc_resources,
339 .dev = {
340 .platform_data = &ixp4xx_udc_info,
341 },
342};
343
344static struct platform_device *ixp4xx_devices[] __initdata = {
345 &ixp4xx_udc_device,
346};
347
Linus Torvalds1da177e2005-04-16 15:20:36 -0700348static struct resource ixp46x_i2c_resources[] = {
349 [0] = {
350 .start = 0xc8011000,
351 .end = 0xc801101c,
352 .flags = IORESOURCE_MEM,
353 },
354 [1] = {
355 .start = IRQ_IXP4XX_I2C,
356 .end = IRQ_IXP4XX_I2C,
357 .flags = IORESOURCE_IRQ
358 }
359};
360
361/*
362 * I2C controller. The IXP46x uses the same block as the IOP3xx, so
363 * we just use the same device name.
364 */
365static struct platform_device ixp46x_i2c_controller = {
366 .name = "IOP3xx-I2C",
367 .id = 0,
368 .num_resources = 2,
369 .resource = ixp46x_i2c_resources
370};
371
372static struct platform_device *ixp46x_devices[] __initdata = {
373 &ixp46x_i2c_controller
374};
375
Deepak Saxena54e269e2006-01-05 20:59:29 +0000376unsigned long ixp4xx_exp_bus_size;
David Vrabel1e74c892006-01-18 22:46:43 +0000377EXPORT_SYMBOL(ixp4xx_exp_bus_size);
Deepak Saxena54e269e2006-01-05 20:59:29 +0000378
Richard Cochran9dde0ae2012-05-23 18:19:51 +0200379static int ixp4xx_gpio_direction_input(struct gpio_chip *chip, unsigned gpio)
380{
381 gpio_line_config(gpio, IXP4XX_GPIO_IN);
382
383 return 0;
384}
385
386static int ixp4xx_gpio_direction_output(struct gpio_chip *chip, unsigned gpio,
387 int level)
388{
389 gpio_line_set(gpio, level);
390 gpio_line_config(gpio, IXP4XX_GPIO_OUT);
391
392 return 0;
393}
394
395static int ixp4xx_gpio_get_value(struct gpio_chip *chip, unsigned gpio)
396{
397 int value;
398
399 gpio_line_get(gpio, &value);
400
401 return value;
402}
403
404static void ixp4xx_gpio_set_value(struct gpio_chip *chip, unsigned gpio,
405 int value)
406{
407 gpio_line_set(gpio, value);
408}
409
410static struct gpio_chip ixp4xx_gpio_chip = {
411 .label = "IXP4XX_GPIO_CHIP",
412 .direction_input = ixp4xx_gpio_direction_input,
413 .direction_output = ixp4xx_gpio_direction_output,
414 .get = ixp4xx_gpio_get_value,
415 .set = ixp4xx_gpio_set_value,
416 .to_irq = ixp4xx_gpio_to_irq,
417 .base = 0,
418 .ngpio = 16,
419};
420
Linus Torvalds1da177e2005-04-16 15:20:36 -0700421void __init ixp4xx_sys_init(void)
422{
Deepak Saxena54e269e2006-01-05 20:59:29 +0000423 ixp4xx_exp_bus_size = SZ_16M;
424
Milan Svobodae520a362006-12-01 11:36:41 +0100425 platform_add_devices(ixp4xx_devices, ARRAY_SIZE(ixp4xx_devices));
426
Richard Cochran9dde0ae2012-05-23 18:19:51 +0200427 gpiochip_add(&ixp4xx_gpio_chip);
428
Linus Torvalds1da177e2005-04-16 15:20:36 -0700429 if (cpu_is_ixp46x()) {
Deepak Saxena54e269e2006-01-05 20:59:29 +0000430 int region;
431
Linus Torvalds1da177e2005-04-16 15:20:36 -0700432 platform_add_devices(ixp46x_devices,
433 ARRAY_SIZE(ixp46x_devices));
Deepak Saxena54e269e2006-01-05 20:59:29 +0000434
435 for (region = 0; region < 7; region++) {
436 if((*(IXP4XX_EXP_REG(0x4 * region)) & 0x200)) {
437 ixp4xx_exp_bus_size = SZ_32M;
438 break;
439 }
440 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700441 }
Deepak Saxena54e269e2006-01-05 20:59:29 +0000442
David Vrabel1e74c892006-01-18 22:46:43 +0000443 printk("IXP4xx: Using %luMiB expansion bus window size\n",
Deepak Saxena54e269e2006-01-05 20:59:29 +0000444 ixp4xx_exp_bus_size >> 20);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700445}
446
Kevin Hilmane32f1502007-03-08 20:23:59 +0100447/*
Russell King5b0d4952010-12-15 21:23:13 +0000448 * sched_clock()
449 */
Marc Zyngier2f0778af2011-12-15 12:19:23 +0100450static u32 notrace ixp4xx_read_sched_clock(void)
Russell King5b0d4952010-12-15 21:23:13 +0000451{
Marc Zyngier2f0778af2011-12-15 12:19:23 +0100452 return *IXP4XX_OSTS;
Russell King5b0d4952010-12-15 21:23:13 +0000453}
454
455/*
Kevin Hilmane32f1502007-03-08 20:23:59 +0100456 * clocksource
457 */
Richard Cochran900b1702011-07-15 21:33:12 +0200458
459static cycle_t ixp4xx_clocksource_read(struct clocksource *c)
460{
461 return *IXP4XX_OSTS;
462}
463
Ben Hutchingse66a0222010-12-11 20:17:54 +0000464unsigned long ixp4xx_timer_freq = IXP4XX_TIMER_FREQ;
Krzysztof Halasa5dbc4652009-09-05 03:59:49 +0000465EXPORT_SYMBOL(ixp4xx_timer_freq);
Mikael Petterssonceb69a82009-09-11 00:59:07 +0200466static void __init ixp4xx_clocksource_init(void)
Kevin Hilman84904d02006-09-22 00:58:57 +0100467{
Marc Zyngier2f0778af2011-12-15 12:19:23 +0100468 setup_sched_clock(ixp4xx_read_sched_clock, 32, ixp4xx_timer_freq);
Russell King5b0d4952010-12-15 21:23:13 +0000469
Richard Cochran900b1702011-07-15 21:33:12 +0200470 clocksource_mmio_init(NULL, "OSTS", ixp4xx_timer_freq, 200, 32,
471 ixp4xx_clocksource_read);
Kevin Hilman84904d02006-09-22 00:58:57 +0100472}
Kevin Hilmane32f1502007-03-08 20:23:59 +0100473
474/*
475 * clockevents
476 */
477static int ixp4xx_set_next_event(unsigned long evt,
478 struct clock_event_device *unused)
479{
480 unsigned long opts = *IXP4XX_OSRT1 & IXP4XX_OST_RELOAD_MASK;
481
482 *IXP4XX_OSRT1 = (evt & ~IXP4XX_OST_RELOAD_MASK) | opts;
483
484 return 0;
485}
486
487static void ixp4xx_set_mode(enum clock_event_mode mode,
488 struct clock_event_device *evt)
489{
Kevin Hilman553876c2007-12-12 00:32:58 +0100490 unsigned long opts = *IXP4XX_OSRT1 & IXP4XX_OST_RELOAD_MASK;
491 unsigned long osrt = *IXP4XX_OSRT1 & ~IXP4XX_OST_RELOAD_MASK;
Kevin Hilmane32f1502007-03-08 20:23:59 +0100492
493 switch (mode) {
494 case CLOCK_EVT_MODE_PERIODIC:
495 osrt = LATCH & ~IXP4XX_OST_RELOAD_MASK;
496 opts = IXP4XX_OST_ENABLE;
497 break;
498 case CLOCK_EVT_MODE_ONESHOT:
499 /* period set by 'set next_event' */
500 osrt = 0;
501 opts = IXP4XX_OST_ENABLE | IXP4XX_OST_ONE_SHOT;
502 break;
503 case CLOCK_EVT_MODE_SHUTDOWN:
Kevin Hilman553876c2007-12-12 00:32:58 +0100504 opts &= ~IXP4XX_OST_ENABLE;
505 break;
506 case CLOCK_EVT_MODE_RESUME:
507 opts |= IXP4XX_OST_ENABLE;
508 break;
Kevin Hilmane32f1502007-03-08 20:23:59 +0100509 case CLOCK_EVT_MODE_UNUSED:
510 default:
511 osrt = opts = 0;
512 break;
513 }
514
515 *IXP4XX_OSRT1 = osrt | opts;
516}
517
518static struct clock_event_device clockevent_ixp4xx = {
519 .name = "ixp4xx timer1",
520 .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT,
521 .rating = 200,
Kevin Hilmane32f1502007-03-08 20:23:59 +0100522 .set_mode = ixp4xx_set_mode,
523 .set_next_event = ixp4xx_set_next_event,
524};
525
Mikael Petterssonceb69a82009-09-11 00:59:07 +0200526static void __init ixp4xx_clockevent_init(void)
Kevin Hilmane32f1502007-03-08 20:23:59 +0100527{
Rusty Russell320ab2b2008-12-13 21:20:26 +1030528 clockevent_ixp4xx.cpumask = cpumask_of(0);
Shawn Guo838a2ae2013-01-12 11:50:05 +0000529 clockevents_config_and_register(&clockevent_ixp4xx, IXP4XX_TIMER_FREQ,
530 0xf, 0xfffffffe);
Kevin Hilmane32f1502007-03-08 20:23:59 +0100531}
Russell Kingd1b860f2011-11-05 12:10:55 +0000532
533void ixp4xx_restart(char mode, const char *cmd)
534{
535 if ( 1 && mode == 's') {
536 /* Jump into ROM at address 0 */
537 soft_restart(0);
538 } else {
539 /* Use on-chip reset capability */
540
541 /* set the "key" register to enable access to
542 * "timer" and "enable" registers
543 */
544 *IXP4XX_OSWK = IXP4XX_WDT_KEY;
545
546 /* write 0 to the timer register for an immediate reset */
547 *IXP4XX_OSWT = 0;
548
549 *IXP4XX_OSWE = IXP4XX_WDT_RESET_ENABLE | IXP4XX_WDT_COUNT_ENABLE;
550 }
551}
Rob Herringf4495882012-03-06 15:01:53 -0600552
553#ifdef CONFIG_IXP4XX_INDIRECT_PCI
554/*
555 * In the case of using indirect PCI, we simply return the actual PCI
556 * address and our read/write implementation use that to drive the
557 * access registers. If something outside of PCI is ioremap'd, we
558 * fallback to the default.
559 */
560
561static void __iomem *ixp4xx_ioremap_caller(unsigned long addr, size_t size,
562 unsigned int mtype, void *caller)
563{
564 if (!is_pci_memory(addr))
565 return __arm_ioremap_caller(addr, size, mtype, caller);
566
567 return (void __iomem *)addr;
568}
569
570static void ixp4xx_iounmap(void __iomem *addr)
571{
572 if (!is_pci_memory((__force u32)addr))
573 __iounmap(addr);
574}
575
576void __init ixp4xx_init_early(void)
577{
578 arch_ioremap_caller = ixp4xx_ioremap_caller;
579 arch_iounmap = ixp4xx_iounmap;
580}
581#else
582void __init ixp4xx_init_early(void) {}
583#endif