blob: ca661808104171a6ec13683868aa71bc69ecacf8 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* linux/arch/arm/mach-s3c2410/mach-bast.c
2 *
Ben Dooksccae9412009-11-13 22:54:14 +00003 * Copyright 2003-2008 Simtec Electronics
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Ben Dooks <ben@simtec.co.uk>
5 *
6 * http://www.simtec.co.uk/products/EB2410ITX/
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
Linus Torvalds1da177e2005-04-16 15:20:36 -070011*/
12
13#include <linux/kernel.h>
14#include <linux/types.h>
15#include <linux/interrupt.h>
16#include <linux/list.h>
17#include <linux/timer.h>
18#include <linux/init.h>
Ben Dooksec976d62009-05-13 22:52:24 +010019#include <linux/gpio.h>
Rafael J. Wysockibb072c32011-04-22 22:03:21 +020020#include <linux/syscore_ops.h>
Ben Dooksb6d1f542006-12-17 23:22:26 +010021#include <linux/serial_core.h>
Russell Kingd052d1b2005-10-29 19:07:23 +010022#include <linux/platform_device.h>
Ben Dooksd97a6662005-06-23 21:56:47 +010023#include <linux/dm9000.h>
Ben Dooksb7a12d12008-07-03 11:24:37 +010024#include <linux/ata_platform.h>
Ben Dooks042cf0f2008-07-03 11:24:41 +010025#include <linux/i2c.h>
Russell Kingfced80c2008-09-06 12:10:45 +010026#include <linux/io.h>
Kukjin Kimbbd7e5e2013-01-01 19:56:20 -080027#include <linux/serial_8250.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
29#include <linux/mtd/mtd.h>
30#include <linux/mtd/nand.h>
31#include <linux/mtd/nand_ecc.h>
32#include <linux/mtd/partitions.h>
33
Kukjin Kimbbd7e5e2013-01-01 19:56:20 -080034#include <linux/platform_data/asoc-s3c24xx_simtec.h>
35#include <linux/platform_data/hwmon-s3c.h>
36#include <linux/platform_data/i2c-s3c2410.h>
37#include <linux/platform_data/mtd-nand-s3c2410.h>
38
39#include <net/ax88796.h>
40
41#include <asm/irq.h>
42#include <asm/mach/arch.h>
43#include <asm/mach/map.h>
44#include <asm/mach/irq.h>
45#include <asm/mach-types.h>
46
47#include <mach/fb.h>
48#include <mach/hardware.h>
49#include <mach/regs-gpio.h>
50#include <mach/regs-lcd.h>
Ben Dooks65cc3372005-07-18 10:24:32 +010051
Ben Dooksd5120ae2008-10-07 23:09:51 +010052#include <plat/clock.h>
Ben Dooksa2b7ba92008-10-07 22:26:09 +010053#include <plat/cpu.h>
Ben Dooksca0b4902009-07-30 23:23:39 +010054#include <plat/cpu-freq.h>
Kukjin Kimbbd7e5e2013-01-01 19:56:20 -080055#include <plat/devs.h>
Ben Dooks40b956f2010-05-04 14:38:49 +090056#include <plat/gpio-cfg.h>
Kukjin Kimbbd7e5e2013-01-01 19:56:20 -080057#include <plat/regs-serial.h>
Ben Dooks9d529c62008-07-03 11:24:39 +010058
Kukjin Kimbbd7e5e2013-01-01 19:56:20 -080059#include "bast.h"
Kukjin Kimb27b0722012-01-03 14:02:03 +010060#include "common.h"
Kukjin Kimbbd7e5e2013-01-01 19:56:20 -080061#include "simtec.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070062
Ben Dooksccae9412009-11-13 22:54:14 +000063#define COPYRIGHT ", Copyright 2004-2008 Simtec Electronics"
Linus Torvalds1da177e2005-04-16 15:20:36 -070064
65/* macros for virtual address mods for the io space entries */
66#define VA_C5(item) ((unsigned long)(item) + BAST_VAM_CS5)
67#define VA_C4(item) ((unsigned long)(item) + BAST_VAM_CS4)
68#define VA_C3(item) ((unsigned long)(item) + BAST_VAM_CS3)
69#define VA_C2(item) ((unsigned long)(item) + BAST_VAM_CS2)
70
71/* macros to modify the physical addresses for io space */
72
Ben Dooks1d23b652005-11-08 19:15:31 +000073#define PA_CS2(item) (__phys_to_pfn((item) + S3C2410_CS2))
74#define PA_CS3(item) (__phys_to_pfn((item) + S3C2410_CS3))
75#define PA_CS4(item) (__phys_to_pfn((item) + S3C2410_CS4))
76#define PA_CS5(item) (__phys_to_pfn((item) + S3C2410_CS5))
Linus Torvalds1da177e2005-04-16 15:20:36 -070077
78static struct map_desc bast_iodesc[] __initdata = {
79 /* ISA IO areas */
Ben Dooks1d23b652005-11-08 19:15:31 +000080 {
81 .virtual = (u32)S3C24XX_VA_ISA_BYTE,
82 .pfn = PA_CS2(BAST_PA_ISAIO),
83 .length = SZ_16M,
84 .type = MT_DEVICE,
85 }, {
86 .virtual = (u32)S3C24XX_VA_ISA_WORD,
87 .pfn = PA_CS3(BAST_PA_ISAIO),
88 .length = SZ_16M,
89 .type = MT_DEVICE,
90 },
Linus Torvalds1da177e2005-04-16 15:20:36 -070091 /* bast CPLD control registers, and external interrupt controls */
Ben Dooks1d23b652005-11-08 19:15:31 +000092 {
93 .virtual = (u32)BAST_VA_CTRL1,
94 .pfn = __phys_to_pfn(BAST_PA_CTRL1),
95 .length = SZ_1M,
96 .type = MT_DEVICE,
97 }, {
98 .virtual = (u32)BAST_VA_CTRL2,
99 .pfn = __phys_to_pfn(BAST_PA_CTRL2),
100 .length = SZ_1M,
101 .type = MT_DEVICE,
102 }, {
103 .virtual = (u32)BAST_VA_CTRL3,
104 .pfn = __phys_to_pfn(BAST_PA_CTRL3),
105 .length = SZ_1M,
106 .type = MT_DEVICE,
107 }, {
108 .virtual = (u32)BAST_VA_CTRL4,
109 .pfn = __phys_to_pfn(BAST_PA_CTRL4),
110 .length = SZ_1M,
111 .type = MT_DEVICE,
112 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700113 /* PC104 IRQ mux */
Ben Dooks1d23b652005-11-08 19:15:31 +0000114 {
115 .virtual = (u32)BAST_VA_PC104_IRQREQ,
116 .pfn = __phys_to_pfn(BAST_PA_PC104_IRQREQ),
117 .length = SZ_1M,
118 .type = MT_DEVICE,
119 }, {
120 .virtual = (u32)BAST_VA_PC104_IRQRAW,
121 .pfn = __phys_to_pfn(BAST_PA_PC104_IRQRAW),
122 .length = SZ_1M,
123 .type = MT_DEVICE,
124 }, {
125 .virtual = (u32)BAST_VA_PC104_IRQMASK,
126 .pfn = __phys_to_pfn(BAST_PA_PC104_IRQMASK),
127 .length = SZ_1M,
128 .type = MT_DEVICE,
129 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700130
131 /* peripheral space... one for each of fast/slow/byte/16bit */
132 /* note, ide is only decoded in word space, even though some registers
133 * are only 8bit */
134
135 /* slow, byte */
136 { VA_C2(BAST_VA_ISAIO), PA_CS2(BAST_PA_ISAIO), SZ_16M, MT_DEVICE },
137 { VA_C2(BAST_VA_ISAMEM), PA_CS2(BAST_PA_ISAMEM), SZ_16M, MT_DEVICE },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700138 { VA_C2(BAST_VA_SUPERIO), PA_CS2(BAST_PA_SUPERIO), SZ_1M, MT_DEVICE },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700139
140 /* slow, word */
141 { VA_C3(BAST_VA_ISAIO), PA_CS3(BAST_PA_ISAIO), SZ_16M, MT_DEVICE },
142 { VA_C3(BAST_VA_ISAMEM), PA_CS3(BAST_PA_ISAMEM), SZ_16M, MT_DEVICE },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700143 { VA_C3(BAST_VA_SUPERIO), PA_CS3(BAST_PA_SUPERIO), SZ_1M, MT_DEVICE },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700144
145 /* fast, byte */
146 { VA_C4(BAST_VA_ISAIO), PA_CS4(BAST_PA_ISAIO), SZ_16M, MT_DEVICE },
147 { VA_C4(BAST_VA_ISAMEM), PA_CS4(BAST_PA_ISAMEM), SZ_16M, MT_DEVICE },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700148 { VA_C4(BAST_VA_SUPERIO), PA_CS4(BAST_PA_SUPERIO), SZ_1M, MT_DEVICE },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700149
150 /* fast, word */
151 { VA_C5(BAST_VA_ISAIO), PA_CS5(BAST_PA_ISAIO), SZ_16M, MT_DEVICE },
152 { VA_C5(BAST_VA_ISAMEM), PA_CS5(BAST_PA_ISAMEM), SZ_16M, MT_DEVICE },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700153 { VA_C5(BAST_VA_SUPERIO), PA_CS5(BAST_PA_SUPERIO), SZ_1M, MT_DEVICE },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700154};
155
156#define UCON S3C2410_UCON_DEFAULT | S3C2410_UCON_UCLK
157#define ULCON S3C2410_LCON_CS8 | S3C2410_LCON_PNONE | S3C2410_LCON_STOPB
158#define UFCON S3C2410_UFCON_RXTRIG8 | S3C2410_UFCON_FIFOMODE
159
Ben Dooks66a9b492006-06-18 23:04:05 +0100160static struct s3c2410_uartcfg bast_uartcfgs[] __initdata = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700161 [0] = {
162 .hwport = 0,
163 .flags = 0,
164 .ucon = UCON,
165 .ulcon = ULCON,
166 .ufcon = UFCON,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700167 },
168 [1] = {
169 .hwport = 1,
170 .flags = 0,
171 .ucon = UCON,
172 .ulcon = ULCON,
173 .ufcon = UFCON,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700174 },
175 /* port 2 is not actually used */
176 [2] = {
177 .hwport = 2,
178 .flags = 0,
179 .ucon = UCON,
180 .ulcon = ULCON,
181 .ufcon = UFCON,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700182 }
183};
184
Linus Torvalds1da177e2005-04-16 15:20:36 -0700185/* NAND Flash on BAST board */
186
Ben Dooks6ddc4b02008-04-16 00:06:14 +0100187#ifdef CONFIG_PM
Rafael J. Wysockibb072c32011-04-22 22:03:21 +0200188static int bast_pm_suspend(void)
Ben Dooks6ddc4b02008-04-16 00:06:14 +0100189{
190 /* ensure that an nRESET is not generated on resume. */
Ben Dooks408c8b82010-05-04 12:49:04 +0900191 gpio_direction_output(S3C2410_GPA(21), 1);
Ben Dooks6ddc4b02008-04-16 00:06:14 +0100192 return 0;
193}
194
Rafael J. Wysockibb072c32011-04-22 22:03:21 +0200195static void bast_pm_resume(void)
Ben Dooks6ddc4b02008-04-16 00:06:14 +0100196{
Ben Dooks40b956f2010-05-04 14:38:49 +0900197 s3c_gpio_cfgpin(S3C2410_GPA(21), S3C2410_GPA21_nRSTOUT);
Ben Dooks6ddc4b02008-04-16 00:06:14 +0100198}
199
200#else
201#define bast_pm_suspend NULL
202#define bast_pm_resume NULL
203#endif
204
Rafael J. Wysockibb072c32011-04-22 22:03:21 +0200205static struct syscore_ops bast_pm_syscore_ops = {
Ben Dooks6ddc4b02008-04-16 00:06:14 +0100206 .suspend = bast_pm_suspend,
207 .resume = bast_pm_resume,
208};
209
Linus Torvalds1da177e2005-04-16 15:20:36 -0700210static int smartmedia_map[] = { 0 };
211static int chip0_map[] = { 1 };
212static int chip1_map[] = { 2 };
213static int chip2_map[] = { 3 };
214
Ben Dooks2a3a1802009-09-28 13:59:49 +0300215static struct mtd_partition __initdata bast_default_nand_part[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700216 [0] = {
217 .name = "Boot Agent",
218 .size = SZ_16K,
Ben Dooksb526bf22005-11-16 15:05:12 +0000219 .offset = 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700220 },
221 [1] = {
222 .name = "/boot",
223 .size = SZ_4M - SZ_16K,
224 .offset = SZ_16K,
225 },
226 [2] = {
227 .name = "user",
228 .offset = SZ_4M,
229 .size = MTDPART_SIZ_FULL,
230 }
231};
232
233/* the bast has 4 selectable slots for nand-flash, the three
234 * on-board chip areas, as well as the external SmartMedia
235 * slot.
236 *
237 * Note, there is no current hot-plug support for the SmartMedia
238 * socket.
239*/
240
Ben Dooks2a3a1802009-09-28 13:59:49 +0300241static struct s3c2410_nand_set __initdata bast_nand_sets[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700242 [0] = {
243 .name = "SmartMedia",
244 .nr_chips = 1,
245 .nr_map = smartmedia_map,
Ben Dooksd3ef7ee2009-12-23 19:25:02 +0000246 .options = NAND_SCAN_SILENT_NODEV,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700247 .nr_partitions = ARRAY_SIZE(bast_default_nand_part),
Ben Dooksb526bf22005-11-16 15:05:12 +0000248 .partitions = bast_default_nand_part,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700249 },
250 [1] = {
251 .name = "chip0",
252 .nr_chips = 1,
253 .nr_map = chip0_map,
254 .nr_partitions = ARRAY_SIZE(bast_default_nand_part),
Ben Dooksb526bf22005-11-16 15:05:12 +0000255 .partitions = bast_default_nand_part,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700256 },
257 [2] = {
258 .name = "chip1",
259 .nr_chips = 1,
260 .nr_map = chip1_map,
Ben Dooksd3ef7ee2009-12-23 19:25:02 +0000261 .options = NAND_SCAN_SILENT_NODEV,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700262 .nr_partitions = ARRAY_SIZE(bast_default_nand_part),
Ben Dooksb526bf22005-11-16 15:05:12 +0000263 .partitions = bast_default_nand_part,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700264 },
265 [3] = {
266 .name = "chip2",
267 .nr_chips = 1,
268 .nr_map = chip2_map,
Ben Dooksd3ef7ee2009-12-23 19:25:02 +0000269 .options = NAND_SCAN_SILENT_NODEV,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700270 .nr_partitions = ARRAY_SIZE(bast_default_nand_part),
Ben Dooksb526bf22005-11-16 15:05:12 +0000271 .partitions = bast_default_nand_part,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700272 }
273};
274
275static void bast_nand_select(struct s3c2410_nand_set *set, int slot)
276{
277 unsigned int tmp;
278
279 slot = set->nr_map[slot] & 3;
280
281 pr_debug("bast_nand: selecting slot %d (set %p,%p)\n",
282 slot, set, set->nr_map);
283
284 tmp = __raw_readb(BAST_VA_CTRL2);
285 tmp &= BAST_CPLD_CTLR2_IDERST;
286 tmp |= slot;
287 tmp |= BAST_CPLD_CTRL2_WNAND;
288
289 pr_debug("bast_nand: ctrl2 now %02x\n", tmp);
290
291 __raw_writeb(tmp, BAST_VA_CTRL2);
292}
293
Ben Dooks2a3a1802009-09-28 13:59:49 +0300294static struct s3c2410_platform_nand __initdata bast_nand_info = {
Ben Dooksb048dbf2005-10-20 23:21:19 +0100295 .tacls = 30,
296 .twrph0 = 60,
297 .twrph1 = 60,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700298 .nr_sets = ARRAY_SIZE(bast_nand_sets),
299 .sets = bast_nand_sets,
300 .select_chip = bast_nand_select,
301};
302
Ben Dooksd97a6662005-06-23 21:56:47 +0100303/* DM9000 */
304
305static struct resource bast_dm9k_resource[] = {
Tushar Behera52df44d2012-05-12 16:12:21 +0900306 [0] = DEFINE_RES_MEM(S3C2410_CS5 + BAST_PA_DM9000, 4),
307 [1] = DEFINE_RES_MEM(S3C2410_CS5 + BAST_PA_DM9000 + 0x40, 0x40),
Kukjin Kimbbd7e5e2013-01-01 19:56:20 -0800308 [2] = DEFINE_RES_NAMED(BAST_IRQ_DM9000 , 1, NULL, IORESOURCE_IRQ \
Tushar Behera52df44d2012-05-12 16:12:21 +0900309 | IORESOURCE_IRQ_HIGHLEVEL),
Ben Dooksd97a6662005-06-23 21:56:47 +0100310};
311
312/* for the moment we limit ourselves to 16bit IO until some
313 * better IO routines can be written and tested
314*/
315
Ben Dooks9f693d72005-10-12 19:58:07 +0100316static struct dm9000_plat_data bast_dm9k_platdata = {
Ben Dooksb526bf22005-11-16 15:05:12 +0000317 .flags = DM9000_PLATF_16BITONLY,
Ben Dooksd97a6662005-06-23 21:56:47 +0100318};
319
320static struct platform_device bast_device_dm9k = {
321 .name = "dm9000",
322 .id = 0,
323 .num_resources = ARRAY_SIZE(bast_dm9k_resource),
324 .resource = bast_dm9k_resource,
325 .dev = {
326 .platform_data = &bast_dm9k_platdata,
327 }
328};
329
Ben Dooks65cc3372005-07-18 10:24:32 +0100330/* serial devices */
331
332#define SERIAL_BASE (S3C2410_CS2 + BAST_PA_SUPERIO)
333#define SERIAL_FLAGS (UPF_BOOT_AUTOCONF | UPF_IOREMAP | UPF_SHARE_IRQ)
334#define SERIAL_CLK (1843200)
335
336static struct plat_serial8250_port bast_sio_data[] = {
337 [0] = {
338 .mapbase = SERIAL_BASE + 0x2f8,
Kukjin Kimbbd7e5e2013-01-01 19:56:20 -0800339 .irq = BAST_IRQ_PCSERIAL1,
Ben Dooks65cc3372005-07-18 10:24:32 +0100340 .flags = SERIAL_FLAGS,
341 .iotype = UPIO_MEM,
342 .regshift = 0,
343 .uartclk = SERIAL_CLK,
344 },
345 [1] = {
346 .mapbase = SERIAL_BASE + 0x3f8,
Kukjin Kimbbd7e5e2013-01-01 19:56:20 -0800347 .irq = BAST_IRQ_PCSERIAL2,
Ben Dooks65cc3372005-07-18 10:24:32 +0100348 .flags = SERIAL_FLAGS,
349 .iotype = UPIO_MEM,
350 .regshift = 0,
351 .uartclk = SERIAL_CLK,
352 },
353 { }
354};
355
356static struct platform_device bast_sio = {
357 .name = "serial8250",
Russell King6df29de2005-09-08 16:04:41 +0100358 .id = PLAT8250_DEV_PLATFORM,
Ben Dooks65cc3372005-07-18 10:24:32 +0100359 .dev = {
360 .platform_data = &bast_sio_data,
361 },
362};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700363
Ben Dooks1fcf8442005-08-03 19:49:16 +0100364/* we have devices on the bus which cannot work much over the
365 * standard 100KHz i2c bus frequency
366*/
367
Ben Dooks3e1b7762008-10-31 16:14:40 +0000368static struct s3c2410_platform_i2c __initdata bast_i2c_info = {
Ben Dooks1fcf8442005-08-03 19:49:16 +0100369 .flags = 0,
370 .slave_addr = 0x10,
Daniel Silverstonec564e6a2009-03-13 13:53:46 +0000371 .frequency = 100*1000,
Ben Dooks1fcf8442005-08-03 19:49:16 +0100372};
373
Ben Dooks5ce4b1f2007-07-12 10:44:53 +0100374/* Asix AX88796 10/100 ethernet controller */
375
376static struct ax_plat_data bast_asix_platdata = {
377 .flags = AXFLG_MAC_FROMDEV,
378 .wordlength = 2,
379 .dcr_val = 0x48,
380 .rcr_val = 0x40,
381};
382
383static struct resource bast_asix_resource[] = {
Tushar Behera52df44d2012-05-12 16:12:21 +0900384 [0] = DEFINE_RES_MEM(S3C2410_CS5 + BAST_PA_ASIXNET, 0x18 * 0x20),
385 [1] = DEFINE_RES_MEM(S3C2410_CS5 + BAST_PA_ASIXNET + (0x1f * 0x20), 1),
Kukjin Kimbbd7e5e2013-01-01 19:56:20 -0800386 [2] = DEFINE_RES_IRQ(BAST_IRQ_ASIX),
Ben Dooks5ce4b1f2007-07-12 10:44:53 +0100387};
388
389static struct platform_device bast_device_asix = {
390 .name = "ax88796",
391 .id = 0,
392 .num_resources = ARRAY_SIZE(bast_asix_resource),
393 .resource = bast_asix_resource,
394 .dev = {
395 .platform_data = &bast_asix_platdata
396 }
397};
398
399/* Asix AX88796 10/100 ethernet controller parallel port */
400
401static struct resource bast_asixpp_resource[] = {
Tushar Behera52df44d2012-05-12 16:12:21 +0900402 [0] = DEFINE_RES_MEM(S3C2410_CS5 + BAST_PA_ASIXNET + (0x18 * 0x20), \
403 0x30 * 0x20),
Ben Dooks5ce4b1f2007-07-12 10:44:53 +0100404};
405
406static struct platform_device bast_device_axpp = {
407 .name = "ax88796-pp",
408 .id = 0,
409 .num_resources = ARRAY_SIZE(bast_asixpp_resource),
410 .resource = bast_asixpp_resource,
411};
412
413/* LCD/VGA controller */
Ben Dooks58c8d572005-10-28 15:31:46 +0100414
Krzysztof Helt09fe75f2007-10-16 01:28:56 -0700415static struct s3c2410fb_display __initdata bast_lcd_info[] = {
416 {
Krzysztof Helt1f411532007-10-16 01:28:57 -0700417 .type = S3C2410_LCDCON1_TFT,
Krzysztof Helt09fe75f2007-10-16 01:28:56 -0700418 .width = 640,
419 .height = 480,
Krzysztof Helt5f20f692007-10-16 01:28:59 -0700420
Krzysztof Helt69816692007-10-16 01:29:06 -0700421 .pixclock = 33333,
Krzysztof Helt09fe75f2007-10-16 01:28:56 -0700422 .xres = 640,
423 .yres = 480,
424 .bpp = 4,
Krzysztof Helt1f411532007-10-16 01:28:57 -0700425 .left_margin = 40,
426 .right_margin = 20,
Krzysztof Helt93d11f52007-10-16 01:29:00 -0700427 .hsync_len = 88,
Krzysztof Helt5f20f692007-10-16 01:28:59 -0700428 .upper_margin = 30,
429 .lower_margin = 32,
Krzysztof Helt93d11f52007-10-16 01:29:00 -0700430 .vsync_len = 3,
Krzysztof Helt09fe75f2007-10-16 01:28:56 -0700431
Krzysztof Heltf28ef572007-10-16 01:28:58 -0700432 .lcdcon5 = 0x00014b02,
Ben Dooks58c8d572005-10-28 15:31:46 +0100433 },
Krzysztof Helt09fe75f2007-10-16 01:28:56 -0700434 {
Krzysztof Helt1f411532007-10-16 01:28:57 -0700435 .type = S3C2410_LCDCON1_TFT,
Krzysztof Helt09fe75f2007-10-16 01:28:56 -0700436 .width = 640,
437 .height = 480,
Ben Dooks58c8d572005-10-28 15:31:46 +0100438
Krzysztof Helt69816692007-10-16 01:29:06 -0700439 .pixclock = 33333,
Krzysztof Helt09fe75f2007-10-16 01:28:56 -0700440 .xres = 640,
441 .yres = 480,
442 .bpp = 8,
Krzysztof Helt1f411532007-10-16 01:28:57 -0700443 .left_margin = 40,
444 .right_margin = 20,
Krzysztof Helt93d11f52007-10-16 01:29:00 -0700445 .hsync_len = 88,
Krzysztof Helt5f20f692007-10-16 01:28:59 -0700446 .upper_margin = 30,
447 .lower_margin = 32,
Krzysztof Helt93d11f52007-10-16 01:29:00 -0700448 .vsync_len = 3,
Krzysztof Helt09fe75f2007-10-16 01:28:56 -0700449
Krzysztof Heltf28ef572007-10-16 01:28:58 -0700450 .lcdcon5 = 0x00014b02,
Krzysztof Helt09fe75f2007-10-16 01:28:56 -0700451 },
452 {
Krzysztof Helt1f411532007-10-16 01:28:57 -0700453 .type = S3C2410_LCDCON1_TFT,
Krzysztof Helt09fe75f2007-10-16 01:28:56 -0700454 .width = 640,
455 .height = 480,
456
Krzysztof Helt69816692007-10-16 01:29:06 -0700457 .pixclock = 33333,
Krzysztof Helt09fe75f2007-10-16 01:28:56 -0700458 .xres = 640,
459 .yres = 480,
460 .bpp = 16,
Krzysztof Helt1f411532007-10-16 01:28:57 -0700461 .left_margin = 40,
462 .right_margin = 20,
Krzysztof Helt93d11f52007-10-16 01:29:00 -0700463 .hsync_len = 88,
Krzysztof Helt5f20f692007-10-16 01:28:59 -0700464 .upper_margin = 30,
465 .lower_margin = 32,
Krzysztof Helt93d11f52007-10-16 01:29:00 -0700466 .vsync_len = 3,
Krzysztof Helt09fe75f2007-10-16 01:28:56 -0700467
Krzysztof Heltf28ef572007-10-16 01:28:58 -0700468 .lcdcon5 = 0x00014b02,
Krzysztof Helt09fe75f2007-10-16 01:28:56 -0700469 },
Krzysztof Helt09fe75f2007-10-16 01:28:56 -0700470};
471
472/* LCD/VGA controller */
473
474static struct s3c2410fb_mach_info __initdata bast_fb_info = {
475
476 .displays = bast_lcd_info,
477 .num_displays = ARRAY_SIZE(bast_lcd_info),
Ben Dooks9cbae122007-12-23 03:09:38 +0100478 .default_display = 1,
Ben Dooks58c8d572005-10-28 15:31:46 +0100479};
480
Ben Dooks042cf0f2008-07-03 11:24:41 +0100481/* I2C devices fitted. */
482
483static struct i2c_board_info bast_i2c_devs[] __initdata = {
484 {
485 I2C_BOARD_INFO("tlv320aic23", 0x1a),
486 }, {
487 I2C_BOARD_INFO("simtec-pmu", 0x6b),
488 }, {
489 I2C_BOARD_INFO("ch7013", 0x75),
490 },
491};
Ben Dooksb7a12d12008-07-03 11:24:37 +0100492
Ben Dooks885f9eb2009-07-18 10:12:26 +0100493static struct s3c_hwmon_pdata bast_hwmon_info = {
494 /* LCD contrast (0-6.6V) */
495 .in[0] = &(struct s3c_hwmon_chcfg) {
496 .name = "lcd-contrast",
497 .mult = 3300,
498 .div = 512,
499 },
500 /* LED current feedback */
501 .in[1] = &(struct s3c_hwmon_chcfg) {
502 .name = "led-feedback",
503 .mult = 3300,
504 .div = 1024,
505 },
506 /* LCD feedback (0-6.6V) */
507 .in[2] = &(struct s3c_hwmon_chcfg) {
508 .name = "lcd-feedback",
509 .mult = 3300,
510 .div = 512,
511 },
512 /* Vcore (1.8-2.0V), Vref 3.3V */
513 .in[3] = &(struct s3c_hwmon_chcfg) {
514 .name = "vcore",
515 .mult = 3300,
516 .div = 1024,
517 },
518};
519
Linus Torvalds1da177e2005-04-16 15:20:36 -0700520/* Standard BAST devices */
Ben Dooks885f9eb2009-07-18 10:12:26 +0100521// cat /sys/devices/platform/s3c24xx-adc/s3c-hwmon/in_0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700522
523static struct platform_device *bast_devices[] __initdata = {
Ben Dooksb8132482009-11-23 00:13:39 +0000524 &s3c_device_ohci,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700525 &s3c_device_lcd,
526 &s3c_device_wdt,
Ben Dooks3e1b7762008-10-31 16:14:40 +0000527 &s3c_device_i2c0,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700528 &s3c_device_rtc,
529 &s3c_device_nand,
Ben Dooks885f9eb2009-07-18 10:12:26 +0100530 &s3c_device_adc,
531 &s3c_device_hwmon,
Ben Dooksd97a6662005-06-23 21:56:47 +0100532 &bast_device_dm9k,
Ben Dooks5ce4b1f2007-07-12 10:44:53 +0100533 &bast_device_asix,
534 &bast_device_axpp,
Ben Dooks65cc3372005-07-18 10:24:32 +0100535 &bast_sio,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700536};
537
Ben Dooks2bc75092008-07-15 17:17:48 +0100538static struct clk *bast_clocks[] __initdata = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700539 &s3c24xx_dclk0,
540 &s3c24xx_dclk1,
541 &s3c24xx_clkout0,
542 &s3c24xx_clkout1,
543 &s3c24xx_uclk,
544};
545
Ben Dooksca0b4902009-07-30 23:23:39 +0100546static struct s3c_cpufreq_board __initdata bast_cpufreq = {
547 .refresh = 7800, /* 7.8usec */
548 .auto_io = 1,
549 .need_io = 1,
550};
551
Ben Dooks4d3a3462009-11-13 22:34:20 +0000552static struct s3c24xx_audio_simtec_pdata __initdata bast_audio = {
553 .have_mic = 1,
554 .have_lout = 1,
555};
556
Ben Dooks5fe10ab2005-09-20 17:24:33 +0100557static void __init bast_map_io(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700558{
559 /* initialise the clocks */
560
Ben Dooksd96a9802008-04-16 00:12:39 +0100561 s3c24xx_dclk0.parent = &clk_upll;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700562 s3c24xx_dclk0.rate = 12*1000*1000;
563
Ben Dooksd96a9802008-04-16 00:12:39 +0100564 s3c24xx_dclk1.parent = &clk_upll;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700565 s3c24xx_dclk1.rate = 24*1000*1000;
566
567 s3c24xx_clkout0.parent = &s3c24xx_dclk0;
568 s3c24xx_clkout1.parent = &s3c24xx_dclk1;
569
570 s3c24xx_uclk.parent = &s3c24xx_clkout1;
571
Ben Dooksce89c202007-04-20 11:15:27 +0100572 s3c24xx_register_clocks(bast_clocks, ARRAY_SIZE(bast_clocks));
573
Maurus Cuelenaere6cd82ff2010-05-04 13:12:32 +0200574 s3c_hwmon_set_platdata(&bast_hwmon_info);
Ben Dooks3e1b7762008-10-31 16:14:40 +0000575
Linus Torvalds1da177e2005-04-16 15:20:36 -0700576 s3c24xx_init_io(bast_iodesc, ARRAY_SIZE(bast_iodesc));
577 s3c24xx_init_clocks(0);
578 s3c24xx_init_uarts(bast_uartcfgs, ARRAY_SIZE(bast_uartcfgs));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700579}
580
Ben Dooks58c8d572005-10-28 15:31:46 +0100581static void __init bast_init(void)
582{
Rafael J. Wysockibb072c32011-04-22 22:03:21 +0200583 register_syscore_ops(&bast_pm_syscore_ops);
Ben Dooks6ddc4b02008-04-16 00:06:14 +0100584
Ben Dooksa8af6de2009-05-15 14:57:09 +0100585 s3c_i2c0_set_platdata(&bast_i2c_info);
Ben Dooks2a3a1802009-09-28 13:59:49 +0300586 s3c_nand_set_platdata(&bast_nand_info);
Krzysztof Helt09fe75f2007-10-16 01:28:56 -0700587 s3c24xx_fb_set_platdata(&bast_fb_info);
Ben Dooks57e51712007-04-20 11:19:16 +0100588 platform_add_devices(bast_devices, ARRAY_SIZE(bast_devices));
Ben Dooks9d529c62008-07-03 11:24:39 +0100589
Ben Dooks042cf0f2008-07-03 11:24:41 +0100590 i2c_register_board_info(0, bast_i2c_devs,
591 ARRAY_SIZE(bast_i2c_devs));
592
Ben Dooks7a05a2c2009-05-18 20:15:01 +0100593 usb_simtec_init();
Ben Dooks9d529c62008-07-03 11:24:39 +0100594 nor_simtec_init();
Ben Dooks4d3a3462009-11-13 22:34:20 +0000595 simtec_audio_add(NULL, true, &bast_audio);
Ben Dooksca0b4902009-07-30 23:23:39 +0100596
Ben Dooks408c8b82010-05-04 12:49:04 +0900597 WARN_ON(gpio_request(S3C2410_GPA(21), "bast nreset"));
598
Ben Dooksca0b4902009-07-30 23:23:39 +0100599 s3c_cpufreq_setboard(&bast_cpufreq);
Ben Dooks58c8d572005-10-28 15:31:46 +0100600}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700601
602MACHINE_START(BAST, "Simtec-BAST")
Russell Kinge9dea0c2005-07-03 17:38:58 +0100603 /* Maintainer: Ben Dooks <ben@simtec.co.uk> */
Nicolas Pitre69d50712011-07-05 22:38:17 -0400604 .atag_offset = 0x100,
Ben Dooksf705b1a2005-06-29 11:09:15 +0100605 .map_io = bast_map_io,
606 .init_irq = s3c24xx_init_irq,
Ben Dooks58c8d572005-10-28 15:31:46 +0100607 .init_machine = bast_init,
Stephen Warren6bb27d72012-11-08 12:40:59 -0700608 .init_time = s3c24xx_timer_init,
Kukjin Kimb27b0722012-01-03 14:02:03 +0100609 .restart = s3c2410_restart,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700610MACHINE_END