blob: 6a92e5c70c2a95b10d16e57cfea87e2651f77069 [file] [log] [blame]
Mauro Carvalho Chehab02b20b02009-09-15 11:33:54 -03001/*
2 * Driver for the Conexant CX25821 PCIe bridge
3 *
Mauro Carvalho Chehabbb4c9a72009-09-13 11:25:45 -03004 * Copyright (C) 2009 Conexant Systems Inc.
Mauro Carvalho Chehab02b20b02009-09-15 11:33:54 -03005 * Authors <shu.lin@conexant.com>, <hiep.huynh@conexant.com>
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 *
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 */
22
Joe Perches36d89f72010-11-07 17:48:21 -030023#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
24
Mauro Carvalho Chehab02b20b02009-09-15 11:33:54 -030025#include "cx25821.h"
26#include "cx25821-medusa-video.h"
27#include "cx25821-biffuncs.h"
28
Olimpiu Pascariu0dd8be82010-03-21 15:46:26 -030029/*
30 * medusa_enable_bluefield_output()
31 *
32 * Enable the generation of blue filed output if no video
33 *
34 */
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -030035static void medusa_enable_bluefield_output(struct cx25821_dev *dev, int channel,
36 int enable)
Mauro Carvalho Chehab02b20b02009-09-15 11:33:54 -030037{
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -030038 u32 value = 0;
39 u32 tmp = 0;
40 int out_ctrl = OUT_CTRL1;
41 int out_ctrl_ns = OUT_CTRL_NS;
Mauro Carvalho Chehab02b20b02009-09-15 11:33:54 -030042
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -030043 switch (channel) {
Mauro Carvalho Chehabbb4c9a72009-09-13 11:25:45 -030044 default:
45 case VDEC_A:
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -030046 break;
Mauro Carvalho Chehabbb4c9a72009-09-13 11:25:45 -030047 case VDEC_B:
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -030048 out_ctrl = VDEC_B_OUT_CTRL1;
49 out_ctrl_ns = VDEC_B_OUT_CTRL_NS;
50 break;
Mauro Carvalho Chehabbb4c9a72009-09-13 11:25:45 -030051 case VDEC_C:
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -030052 out_ctrl = VDEC_C_OUT_CTRL1;
53 out_ctrl_ns = VDEC_C_OUT_CTRL_NS;
54 break;
Mauro Carvalho Chehabbb4c9a72009-09-13 11:25:45 -030055 case VDEC_D:
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -030056 out_ctrl = VDEC_D_OUT_CTRL1;
57 out_ctrl_ns = VDEC_D_OUT_CTRL_NS;
58 break;
Mauro Carvalho Chehabbb4c9a72009-09-13 11:25:45 -030059 case VDEC_E:
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -030060 out_ctrl = VDEC_E_OUT_CTRL1;
61 out_ctrl_ns = VDEC_E_OUT_CTRL_NS;
62 return;
Mauro Carvalho Chehabbb4c9a72009-09-13 11:25:45 -030063 case VDEC_F:
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -030064 out_ctrl = VDEC_F_OUT_CTRL1;
65 out_ctrl_ns = VDEC_F_OUT_CTRL_NS;
66 return;
Mauro Carvalho Chehabbb4c9a72009-09-13 11:25:45 -030067 case VDEC_G:
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -030068 out_ctrl = VDEC_G_OUT_CTRL1;
69 out_ctrl_ns = VDEC_G_OUT_CTRL_NS;
70 return;
Mauro Carvalho Chehabbb4c9a72009-09-13 11:25:45 -030071 case VDEC_H:
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -030072 out_ctrl = VDEC_H_OUT_CTRL1;
73 out_ctrl_ns = VDEC_H_OUT_CTRL_NS;
74 return;
75 }
Mauro Carvalho Chehab02b20b02009-09-15 11:33:54 -030076
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -030077 value = cx25821_i2c_read(&dev->i2c_bus[0], out_ctrl, &tmp);
Olimpiu Pascariu0dd8be82010-03-21 15:46:26 -030078 value &= 0xFFFFFF7F; /* clear BLUE_FIELD_EN */
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -030079 if (enable)
Olimpiu Pascariu0dd8be82010-03-21 15:46:26 -030080 value |= 0x00000080; /* set BLUE_FIELD_EN */
Hans Verkuil30fdf032012-04-20 06:26:19 -030081 cx25821_i2c_write(&dev->i2c_bus[0], out_ctrl, value);
Mauro Carvalho Chehab02b20b02009-09-15 11:33:54 -030082
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -030083 value = cx25821_i2c_read(&dev->i2c_bus[0], out_ctrl_ns, &tmp);
84 value &= 0xFFFFFF7F;
85 if (enable)
Olimpiu Pascariu0dd8be82010-03-21 15:46:26 -030086 value |= 0x00000080; /* set BLUE_FIELD_EN */
Hans Verkuil30fdf032012-04-20 06:26:19 -030087 cx25821_i2c_write(&dev->i2c_bus[0], out_ctrl_ns, value);
Mauro Carvalho Chehab02b20b02009-09-15 11:33:54 -030088}
89
Mauro Carvalho Chehab02b20b02009-09-15 11:33:54 -030090static int medusa_initialize_ntsc(struct cx25821_dev *dev)
91{
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -030092 int ret_val = 0;
93 int i = 0;
94 u32 value = 0;
95 u32 tmp = 0;
Mauro Carvalho Chehab02b20b02009-09-15 11:33:54 -030096
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -030097 mutex_lock(&dev->lock);
Mauro Carvalho Chehab02b20b02009-09-15 11:33:54 -030098
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -030099 for (i = 0; i < MAX_DECODERS; i++) {
Olimpiu Pascariu0dd8be82010-03-21 15:46:26 -0300100 /* set video format NTSC-M */
Leonid V. Fedorenchik14098bc2011-10-22 01:43:40 -0300101 value = cx25821_i2c_read(&dev->i2c_bus[0],
102 MODE_CTRL + (0x200 * i), &tmp);
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300103 value &= 0xFFFFFFF0;
Olimpiu Pascariu0dd8be82010-03-21 15:46:26 -0300104 /* enable the fast locking mode bit[16] */
105 value |= 0x10001;
Leonid V. Fedorenchik14098bc2011-10-22 01:43:40 -0300106 ret_val = cx25821_i2c_write(&dev->i2c_bus[0],
107 MODE_CTRL + (0x200 * i), value);
Mauro Carvalho Chehabbb4c9a72009-09-13 11:25:45 -0300108
Olimpiu Pascariu0dd8be82010-03-21 15:46:26 -0300109 /* resolution NTSC 720x480 */
Leonid V. Fedorenchik14098bc2011-10-22 01:43:40 -0300110 value = cx25821_i2c_read(&dev->i2c_bus[0],
111 HORIZ_TIM_CTRL + (0x200 * i), &tmp);
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300112 value &= 0x00C00C00;
113 value |= 0x612D0074;
Leonid V. Fedorenchik14098bc2011-10-22 01:43:40 -0300114 ret_val = cx25821_i2c_write(&dev->i2c_bus[0],
115 HORIZ_TIM_CTRL + (0x200 * i), value);
Mauro Carvalho Chehab02b20b02009-09-15 11:33:54 -0300116
Leonid V. Fedorenchik14098bc2011-10-22 01:43:40 -0300117 value = cx25821_i2c_read(&dev->i2c_bus[0],
118 VERT_TIM_CTRL + (0x200 * i), &tmp);
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300119 value &= 0x00C00C00;
Olimpiu Pascariu0dd8be82010-03-21 15:46:26 -0300120 value |= 0x1C1E001A; /* vblank_cnt + 2 to get camera ID */
Leonid V. Fedorenchik14098bc2011-10-22 01:43:40 -0300121 ret_val = cx25821_i2c_write(&dev->i2c_bus[0],
122 VERT_TIM_CTRL + (0x200 * i), value);
Mauro Carvalho Chehab02b20b02009-09-15 11:33:54 -0300123
Olimpiu Pascariu0dd8be82010-03-21 15:46:26 -0300124 /* chroma subcarrier step size */
Leonid V. Fedorenchik14098bc2011-10-22 01:43:40 -0300125 ret_val = cx25821_i2c_write(&dev->i2c_bus[0],
126 SC_STEP_SIZE + (0x200 * i), 0x43E00000);
Mauro Carvalho Chehab02b20b02009-09-15 11:33:54 -0300127
Olimpiu Pascariu0dd8be82010-03-21 15:46:26 -0300128 /* enable VIP optional active */
Leonid V. Fedorenchik14098bc2011-10-22 01:43:40 -0300129 value = cx25821_i2c_read(&dev->i2c_bus[0],
130 OUT_CTRL_NS + (0x200 * i), &tmp);
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300131 value &= 0xFFFBFFFF;
132 value |= 0x00040000;
Leonid V. Fedorenchik14098bc2011-10-22 01:43:40 -0300133 ret_val = cx25821_i2c_write(&dev->i2c_bus[0],
134 OUT_CTRL_NS + (0x200 * i), value);
Mauro Carvalho Chehab02b20b02009-09-15 11:33:54 -0300135
Olimpiu Pascariu0dd8be82010-03-21 15:46:26 -0300136 /* enable VIP optional active (VIP_OPT_AL) for direct output. */
Leonid V. Fedorenchik14098bc2011-10-22 01:43:40 -0300137 value = cx25821_i2c_read(&dev->i2c_bus[0],
138 OUT_CTRL1 + (0x200 * i), &tmp);
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300139 value &= 0xFFFBFFFF;
140 value |= 0x00040000;
Leonid V. Fedorenchik14098bc2011-10-22 01:43:40 -0300141 ret_val = cx25821_i2c_write(&dev->i2c_bus[0],
142 OUT_CTRL1 + (0x200 * i), value);
Mauro Carvalho Chehabbb4c9a72009-09-13 11:25:45 -0300143
Olimpiu Pascariu0dd8be82010-03-21 15:46:26 -0300144 /*
145 * clear VPRES_VERT_EN bit, fixes the chroma run away problem
146 * when the input switching rate < 16 fields
147 */
Leonid V. Fedorenchik14098bc2011-10-22 01:43:40 -0300148 value = cx25821_i2c_read(&dev->i2c_bus[0],
149 MISC_TIM_CTRL + (0x200 * i), &tmp);
Olimpiu Pascariu0dd8be82010-03-21 15:46:26 -0300150 /* disable special play detection */
151 value = setBitAtPos(value, 14);
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300152 value = clearBitAtPos(value, 15);
Leonid V. Fedorenchik14098bc2011-10-22 01:43:40 -0300153 ret_val = cx25821_i2c_write(&dev->i2c_bus[0],
154 MISC_TIM_CTRL + (0x200 * i), value);
Mauro Carvalho Chehabbb4c9a72009-09-13 11:25:45 -0300155
Olimpiu Pascariu0dd8be82010-03-21 15:46:26 -0300156 /* set vbi_gate_en to 0 */
Leonid V. Fedorenchik14098bc2011-10-22 01:43:40 -0300157 value = cx25821_i2c_read(&dev->i2c_bus[0],
158 DFE_CTRL1 + (0x200 * i), &tmp);
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300159 value = clearBitAtPos(value, 29);
Leonid V. Fedorenchik14098bc2011-10-22 01:43:40 -0300160 ret_val = cx25821_i2c_write(&dev->i2c_bus[0],
161 DFE_CTRL1 + (0x200 * i), value);
Mauro Carvalho Chehabbb4c9a72009-09-13 11:25:45 -0300162
Olimpiu Pascariu0dd8be82010-03-21 15:46:26 -0300163 /* Enable the generation of blue field output if no video */
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300164 medusa_enable_bluefield_output(dev, i, 1);
165 }
Mauro Carvalho Chehabbb4c9a72009-09-13 11:25:45 -0300166
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300167 for (i = 0; i < MAX_ENCODERS; i++) {
Olimpiu Pascariu0dd8be82010-03-21 15:46:26 -0300168 /* NTSC hclock */
Leonid V. Fedorenchik14098bc2011-10-22 01:43:40 -0300169 value = cx25821_i2c_read(&dev->i2c_bus[0],
170 DENC_A_REG_1 + (0x100 * i), &tmp);
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300171 value &= 0xF000FC00;
172 value |= 0x06B402D0;
Leonid V. Fedorenchik14098bc2011-10-22 01:43:40 -0300173 ret_val = cx25821_i2c_write(&dev->i2c_bus[0],
174 DENC_A_REG_1 + (0x100 * i), value);
Mauro Carvalho Chehab02b20b02009-09-15 11:33:54 -0300175
Olimpiu Pascariu0dd8be82010-03-21 15:46:26 -0300176 /* burst begin and burst end */
Leonid V. Fedorenchik14098bc2011-10-22 01:43:40 -0300177 value = cx25821_i2c_read(&dev->i2c_bus[0],
178 DENC_A_REG_2 + (0x100 * i), &tmp);
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300179 value &= 0xFF000000;
180 value |= 0x007E9054;
Leonid V. Fedorenchik14098bc2011-10-22 01:43:40 -0300181 ret_val = cx25821_i2c_write(&dev->i2c_bus[0],
182 DENC_A_REG_2 + (0x100 * i), value);
Mauro Carvalho Chehab02b20b02009-09-15 11:33:54 -0300183
Leonid V. Fedorenchik14098bc2011-10-22 01:43:40 -0300184 value = cx25821_i2c_read(&dev->i2c_bus[0],
185 DENC_A_REG_3 + (0x100 * i), &tmp);
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300186 value &= 0xFC00FE00;
187 value |= 0x00EC00F0;
Leonid V. Fedorenchik14098bc2011-10-22 01:43:40 -0300188 ret_val = cx25821_i2c_write(&dev->i2c_bus[0],
189 DENC_A_REG_3 + (0x100 * i), value);
Mauro Carvalho Chehab02b20b02009-09-15 11:33:54 -0300190
Olimpiu Pascariu0dd8be82010-03-21 15:46:26 -0300191 /* set NTSC vblank, no phase alternation, 7.5 IRE pedestal */
Leonid V. Fedorenchik14098bc2011-10-22 01:43:40 -0300192 value = cx25821_i2c_read(&dev->i2c_bus[0],
193 DENC_A_REG_4 + (0x100 * i), &tmp);
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300194 value &= 0x00FCFFFF;
195 value |= 0x13020000;
Leonid V. Fedorenchik14098bc2011-10-22 01:43:40 -0300196 ret_val = cx25821_i2c_write(&dev->i2c_bus[0],
197 DENC_A_REG_4 + (0x100 * i), value);
Mauro Carvalho Chehab02b20b02009-09-15 11:33:54 -0300198
Leonid V. Fedorenchik14098bc2011-10-22 01:43:40 -0300199 value = cx25821_i2c_read(&dev->i2c_bus[0],
200 DENC_A_REG_5 + (0x100 * i), &tmp);
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300201 value &= 0xFFFF0000;
202 value |= 0x0000E575;
Leonid V. Fedorenchik14098bc2011-10-22 01:43:40 -0300203 ret_val = cx25821_i2c_write(&dev->i2c_bus[0],
204 DENC_A_REG_5 + (0x100 * i), value);
Mauro Carvalho Chehab02b20b02009-09-15 11:33:54 -0300205
Leonid V. Fedorenchik14098bc2011-10-22 01:43:40 -0300206 ret_val = cx25821_i2c_write(&dev->i2c_bus[0],
207 DENC_A_REG_6 + (0x100 * i), 0x009A89C1);
Mauro Carvalho Chehab02b20b02009-09-15 11:33:54 -0300208
Olimpiu Pascariu0dd8be82010-03-21 15:46:26 -0300209 /* Subcarrier Increment */
Leonid V. Fedorenchik14098bc2011-10-22 01:43:40 -0300210 ret_val = cx25821_i2c_write(&dev->i2c_bus[0],
211 DENC_A_REG_7 + (0x100 * i), 0x21F07C1F);
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300212 }
Mauro Carvalho Chehab02b20b02009-09-15 11:33:54 -0300213
Olimpiu Pascariu0dd8be82010-03-21 15:46:26 -0300214 /* set picture resolutions */
215 /* 0 - 720 */
216 ret_val = cx25821_i2c_write(&dev->i2c_bus[0], HSCALE_CTRL, 0x0);
217 /* 0 - 480 */
218 ret_val = cx25821_i2c_write(&dev->i2c_bus[0], VSCALE_CTRL, 0x0);
Mauro Carvalho Chehab02b20b02009-09-15 11:33:54 -0300219
Olimpiu Pascariu0dd8be82010-03-21 15:46:26 -0300220 /* set Bypass input format to NTSC 525 lines */
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300221 value = cx25821_i2c_read(&dev->i2c_bus[0], BYP_AB_CTRL, &tmp);
222 value |= 0x00080200;
223 ret_val = cx25821_i2c_write(&dev->i2c_bus[0], BYP_AB_CTRL, value);
Mauro Carvalho Chehab02b20b02009-09-15 11:33:54 -0300224
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300225 mutex_unlock(&dev->lock);
Mauro Carvalho Chehab02b20b02009-09-15 11:33:54 -0300226
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300227 return ret_val;
Mauro Carvalho Chehab02b20b02009-09-15 11:33:54 -0300228}
229
Mauro Carvalho Chehab02b20b02009-09-15 11:33:54 -0300230static int medusa_PALCombInit(struct cx25821_dev *dev, int dec)
231{
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300232 int ret_val = -1;
233 u32 value = 0, tmp = 0;
Mauro Carvalho Chehabbb4c9a72009-09-13 11:25:45 -0300234
Olimpiu Pascariu0dd8be82010-03-21 15:46:26 -0300235 /* Setup for 2D threshold */
Leonid V. Fedorenchik14098bc2011-10-22 01:43:40 -0300236 ret_val = cx25821_i2c_write(&dev->i2c_bus[0],
237 COMB_2D_HFS_CFG + (0x200 * dec), 0x20002861);
238 ret_val = cx25821_i2c_write(&dev->i2c_bus[0],
239 COMB_2D_HFD_CFG + (0x200 * dec), 0x20002861);
240 ret_val = cx25821_i2c_write(&dev->i2c_bus[0],
241 COMB_2D_LF_CFG + (0x200 * dec), 0x200A1023);
Mauro Carvalho Chehabbb4c9a72009-09-13 11:25:45 -0300242
Olimpiu Pascariu0dd8be82010-03-21 15:46:26 -0300243 /* Setup flat chroma and luma thresholds */
Leonid V. Fedorenchik14098bc2011-10-22 01:43:40 -0300244 value = cx25821_i2c_read(&dev->i2c_bus[0],
245 COMB_FLAT_THRESH_CTRL + (0x200 * dec), &tmp);
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300246 value &= 0x06230000;
Leonid V. Fedorenchik14098bc2011-10-22 01:43:40 -0300247 ret_val = cx25821_i2c_write(&dev->i2c_bus[0],
248 COMB_FLAT_THRESH_CTRL + (0x200 * dec), value);
Mauro Carvalho Chehabbb4c9a72009-09-13 11:25:45 -0300249
Olimpiu Pascariu0dd8be82010-03-21 15:46:26 -0300250 /* set comb 2D blend */
Leonid V. Fedorenchik14098bc2011-10-22 01:43:40 -0300251 ret_val = cx25821_i2c_write(&dev->i2c_bus[0],
252 COMB_2D_BLEND + (0x200 * dec), 0x210F0F0F);
Mauro Carvalho Chehabbb4c9a72009-09-13 11:25:45 -0300253
Olimpiu Pascariu0dd8be82010-03-21 15:46:26 -0300254 /* COMB MISC CONTROL */
Leonid V. Fedorenchik14098bc2011-10-22 01:43:40 -0300255 ret_val = cx25821_i2c_write(&dev->i2c_bus[0],
256 COMB_MISC_CTRL + (0x200 * dec), 0x41120A7F);
Mauro Carvalho Chehabbb4c9a72009-09-13 11:25:45 -0300257
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300258 return ret_val;
Mauro Carvalho Chehab02b20b02009-09-15 11:33:54 -0300259}
260
Mauro Carvalho Chehab02b20b02009-09-15 11:33:54 -0300261static int medusa_initialize_pal(struct cx25821_dev *dev)
262{
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300263 int ret_val = 0;
264 int i = 0;
265 u32 value = 0;
266 u32 tmp = 0;
Mauro Carvalho Chehab02b20b02009-09-15 11:33:54 -0300267
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300268 mutex_lock(&dev->lock);
Mauro Carvalho Chehabbb4c9a72009-09-13 11:25:45 -0300269
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300270 for (i = 0; i < MAX_DECODERS; i++) {
Olimpiu Pascariu0dd8be82010-03-21 15:46:26 -0300271 /* set video format PAL-BDGHI */
Leonid V. Fedorenchik14098bc2011-10-22 01:43:40 -0300272 value = cx25821_i2c_read(&dev->i2c_bus[0],
273 MODE_CTRL + (0x200 * i), &tmp);
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300274 value &= 0xFFFFFFF0;
Olimpiu Pascariu0dd8be82010-03-21 15:46:26 -0300275 /* enable the fast locking mode bit[16] */
276 value |= 0x10004;
Leonid V. Fedorenchik14098bc2011-10-22 01:43:40 -0300277 ret_val = cx25821_i2c_write(&dev->i2c_bus[0],
278 MODE_CTRL + (0x200 * i), value);
Mauro Carvalho Chehab02b20b02009-09-15 11:33:54 -0300279
Olimpiu Pascariu0dd8be82010-03-21 15:46:26 -0300280 /* resolution PAL 720x576 */
Leonid V. Fedorenchik14098bc2011-10-22 01:43:40 -0300281 value = cx25821_i2c_read(&dev->i2c_bus[0],
282 HORIZ_TIM_CTRL + (0x200 * i), &tmp);
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300283 value &= 0x00C00C00;
284 value |= 0x632D007D;
Leonid V. Fedorenchik14098bc2011-10-22 01:43:40 -0300285 ret_val = cx25821_i2c_write(&dev->i2c_bus[0],
286 HORIZ_TIM_CTRL + (0x200 * i), value);
Mauro Carvalho Chehab02b20b02009-09-15 11:33:54 -0300287
Olimpiu Pascariu0dd8be82010-03-21 15:46:26 -0300288 /* vblank656_cnt=x26, vactive_cnt=240h, vblank_cnt=x24 */
Leonid V. Fedorenchik14098bc2011-10-22 01:43:40 -0300289 value = cx25821_i2c_read(&dev->i2c_bus[0],
290 VERT_TIM_CTRL + (0x200 * i), &tmp);
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300291 value &= 0x00C00C00;
Olimpiu Pascariu0dd8be82010-03-21 15:46:26 -0300292 value |= 0x28240026; /* vblank_cnt + 2 to get camera ID */
Leonid V. Fedorenchik14098bc2011-10-22 01:43:40 -0300293 ret_val = cx25821_i2c_write(&dev->i2c_bus[0],
294 VERT_TIM_CTRL + (0x200 * i), value);
Mauro Carvalho Chehabbb4c9a72009-09-13 11:25:45 -0300295
Olimpiu Pascariu0dd8be82010-03-21 15:46:26 -0300296 /* chroma subcarrier step size */
Leonid V. Fedorenchik14098bc2011-10-22 01:43:40 -0300297 ret_val = cx25821_i2c_write(&dev->i2c_bus[0],
298 SC_STEP_SIZE + (0x200 * i), 0x5411E2D0);
Mauro Carvalho Chehabbb4c9a72009-09-13 11:25:45 -0300299
Olimpiu Pascariu0dd8be82010-03-21 15:46:26 -0300300 /* enable VIP optional active */
Leonid V. Fedorenchik14098bc2011-10-22 01:43:40 -0300301 value = cx25821_i2c_read(&dev->i2c_bus[0],
302 OUT_CTRL_NS + (0x200 * i), &tmp);
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300303 value &= 0xFFFBFFFF;
304 value |= 0x00040000;
Leonid V. Fedorenchik14098bc2011-10-22 01:43:40 -0300305 ret_val = cx25821_i2c_write(&dev->i2c_bus[0],
306 OUT_CTRL_NS + (0x200 * i), value);
Mauro Carvalho Chehabbb4c9a72009-09-13 11:25:45 -0300307
Olimpiu Pascariu0dd8be82010-03-21 15:46:26 -0300308 /* enable VIP optional active (VIP_OPT_AL) for direct output. */
Leonid V. Fedorenchik14098bc2011-10-22 01:43:40 -0300309 value = cx25821_i2c_read(&dev->i2c_bus[0],
310 OUT_CTRL1 + (0x200 * i), &tmp);
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300311 value &= 0xFFFBFFFF;
312 value |= 0x00040000;
Leonid V. Fedorenchik14098bc2011-10-22 01:43:40 -0300313 ret_val = cx25821_i2c_write(&dev->i2c_bus[0],
314 OUT_CTRL1 + (0x200 * i), value);
Mauro Carvalho Chehabbb4c9a72009-09-13 11:25:45 -0300315
Olimpiu Pascariu0dd8be82010-03-21 15:46:26 -0300316 /*
317 * clear VPRES_VERT_EN bit, fixes the chroma run away problem
318 * when the input switching rate < 16 fields
319 */
Leonid V. Fedorenchik14098bc2011-10-22 01:43:40 -0300320 value = cx25821_i2c_read(&dev->i2c_bus[0],
321 MISC_TIM_CTRL + (0x200 * i), &tmp);
Olimpiu Pascariu0dd8be82010-03-21 15:46:26 -0300322 /* disable special play detection */
323 value = setBitAtPos(value, 14);
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300324 value = clearBitAtPos(value, 15);
Leonid V. Fedorenchik14098bc2011-10-22 01:43:40 -0300325 ret_val = cx25821_i2c_write(&dev->i2c_bus[0],
326 MISC_TIM_CTRL + (0x200 * i), value);
Mauro Carvalho Chehabbb4c9a72009-09-13 11:25:45 -0300327
Olimpiu Pascariu0dd8be82010-03-21 15:46:26 -0300328 /* set vbi_gate_en to 0 */
Leonid V. Fedorenchik14098bc2011-10-22 01:43:40 -0300329 value = cx25821_i2c_read(&dev->i2c_bus[0],
330 DFE_CTRL1 + (0x200 * i), &tmp);
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300331 value = clearBitAtPos(value, 29);
Leonid V. Fedorenchik14098bc2011-10-22 01:43:40 -0300332 ret_val = cx25821_i2c_write(&dev->i2c_bus[0],
333 DFE_CTRL1 + (0x200 * i), value);
Mauro Carvalho Chehabbb4c9a72009-09-13 11:25:45 -0300334
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300335 medusa_PALCombInit(dev, i);
Mauro Carvalho Chehabbb4c9a72009-09-13 11:25:45 -0300336
Olimpiu Pascariu0dd8be82010-03-21 15:46:26 -0300337 /* Enable the generation of blue field output if no video */
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300338 medusa_enable_bluefield_output(dev, i, 1);
339 }
Mauro Carvalho Chehabbb4c9a72009-09-13 11:25:45 -0300340
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300341 for (i = 0; i < MAX_ENCODERS; i++) {
Olimpiu Pascariu0dd8be82010-03-21 15:46:26 -0300342 /* PAL hclock */
Leonid V. Fedorenchik14098bc2011-10-22 01:43:40 -0300343 value = cx25821_i2c_read(&dev->i2c_bus[0],
344 DENC_A_REG_1 + (0x100 * i), &tmp);
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300345 value &= 0xF000FC00;
346 value |= 0x06C002D0;
Leonid V. Fedorenchik14098bc2011-10-22 01:43:40 -0300347 ret_val = cx25821_i2c_write(&dev->i2c_bus[0],
348 DENC_A_REG_1 + (0x100 * i), value);
Mauro Carvalho Chehab02b20b02009-09-15 11:33:54 -0300349
Olimpiu Pascariu0dd8be82010-03-21 15:46:26 -0300350 /* burst begin and burst end */
Leonid V. Fedorenchik14098bc2011-10-22 01:43:40 -0300351 value = cx25821_i2c_read(&dev->i2c_bus[0],
352 DENC_A_REG_2 + (0x100 * i), &tmp);
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300353 value &= 0xFF000000;
354 value |= 0x007E9754;
Leonid V. Fedorenchik14098bc2011-10-22 01:43:40 -0300355 ret_val = cx25821_i2c_write(&dev->i2c_bus[0],
356 DENC_A_REG_2 + (0x100 * i), value);
Mauro Carvalho Chehabbb4c9a72009-09-13 11:25:45 -0300357
Olimpiu Pascariu0dd8be82010-03-21 15:46:26 -0300358 /* hblank and vactive */
Leonid V. Fedorenchik14098bc2011-10-22 01:43:40 -0300359 value = cx25821_i2c_read(&dev->i2c_bus[0],
360 DENC_A_REG_3 + (0x100 * i), &tmp);
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300361 value &= 0xFC00FE00;
362 value |= 0x00FC0120;
Leonid V. Fedorenchik14098bc2011-10-22 01:43:40 -0300363 ret_val = cx25821_i2c_write(&dev->i2c_bus[0],
364 DENC_A_REG_3 + (0x100 * i), value);
Mauro Carvalho Chehab02b20b02009-09-15 11:33:54 -0300365
Olimpiu Pascariu0dd8be82010-03-21 15:46:26 -0300366 /* set PAL vblank, phase alternation, 0 IRE pedestal */
Leonid V. Fedorenchik14098bc2011-10-22 01:43:40 -0300367 value = cx25821_i2c_read(&dev->i2c_bus[0],
368 DENC_A_REG_4 + (0x100 * i), &tmp);
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300369 value &= 0x00FCFFFF;
370 value |= 0x14010000;
Leonid V. Fedorenchik14098bc2011-10-22 01:43:40 -0300371 ret_val = cx25821_i2c_write(&dev->i2c_bus[0],
372 DENC_A_REG_4 + (0x100 * i), value);
Mauro Carvalho Chehab02b20b02009-09-15 11:33:54 -0300373
Leonid V. Fedorenchik14098bc2011-10-22 01:43:40 -0300374 value = cx25821_i2c_read(&dev->i2c_bus[0],
375 DENC_A_REG_5 + (0x100 * i), &tmp);
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300376 value &= 0xFFFF0000;
377 value |= 0x0000F078;
Leonid V. Fedorenchik14098bc2011-10-22 01:43:40 -0300378 ret_val = cx25821_i2c_write(&dev->i2c_bus[0],
379 DENC_A_REG_5 + (0x100 * i), value);
Mauro Carvalho Chehab02b20b02009-09-15 11:33:54 -0300380
Leonid V. Fedorenchik14098bc2011-10-22 01:43:40 -0300381 ret_val = cx25821_i2c_write(&dev->i2c_bus[0],
382 DENC_A_REG_6 + (0x100 * i), 0x00A493CF);
Mauro Carvalho Chehab02b20b02009-09-15 11:33:54 -0300383
Olimpiu Pascariu0dd8be82010-03-21 15:46:26 -0300384 /* Subcarrier Increment */
Leonid V. Fedorenchik14098bc2011-10-22 01:43:40 -0300385 ret_val = cx25821_i2c_write(&dev->i2c_bus[0],
386 DENC_A_REG_7 + (0x100 * i), 0x2A098ACB);
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300387 }
Mauro Carvalho Chehab02b20b02009-09-15 11:33:54 -0300388
Olimpiu Pascariu0dd8be82010-03-21 15:46:26 -0300389 /* set picture resolutions */
390 /* 0 - 720 */
391 ret_val = cx25821_i2c_write(&dev->i2c_bus[0], HSCALE_CTRL, 0x0);
392 /* 0 - 576 */
393 ret_val = cx25821_i2c_write(&dev->i2c_bus[0], VSCALE_CTRL, 0x0);
Mauro Carvalho Chehabbb4c9a72009-09-13 11:25:45 -0300394
Olimpiu Pascariu0dd8be82010-03-21 15:46:26 -0300395 /* set Bypass input format to PAL 625 lines */
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300396 value = cx25821_i2c_read(&dev->i2c_bus[0], BYP_AB_CTRL, &tmp);
397 value &= 0xFFF7FDFF;
398 ret_val = cx25821_i2c_write(&dev->i2c_bus[0], BYP_AB_CTRL, value);
Mauro Carvalho Chehabbb4c9a72009-09-13 11:25:45 -0300399
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300400 mutex_unlock(&dev->lock);
Mauro Carvalho Chehab02b20b02009-09-15 11:33:54 -0300401
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300402 return ret_val;
Mauro Carvalho Chehab02b20b02009-09-15 11:33:54 -0300403}
404
Mauro Carvalho Chehab02b20b02009-09-15 11:33:54 -0300405int medusa_set_videostandard(struct cx25821_dev *dev)
406{
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300407 int status = STATUS_SUCCESS;
408 u32 value = 0, tmp = 0;
Mauro Carvalho Chehab02b20b02009-09-15 11:33:54 -0300409
Olimpiu Pascariu0dd8be82010-03-21 15:46:26 -0300410 if (dev->tvnorm & V4L2_STD_PAL_BG || dev->tvnorm & V4L2_STD_PAL_DK)
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300411 status = medusa_initialize_pal(dev);
Olimpiu Pascariu0dd8be82010-03-21 15:46:26 -0300412 else
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300413 status = medusa_initialize_ntsc(dev);
Mauro Carvalho Chehabbb4c9a72009-09-13 11:25:45 -0300414
Olimpiu Pascariu0dd8be82010-03-21 15:46:26 -0300415 /* Enable DENC_A output */
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300416 value = cx25821_i2c_read(&dev->i2c_bus[0], DENC_A_REG_4, &tmp);
417 value = setBitAtPos(value, 4);
418 status = cx25821_i2c_write(&dev->i2c_bus[0], DENC_A_REG_4, value);
Mauro Carvalho Chehabbb4c9a72009-09-13 11:25:45 -0300419
Olimpiu Pascariu0dd8be82010-03-21 15:46:26 -0300420 /* Enable DENC_B output */
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300421 value = cx25821_i2c_read(&dev->i2c_bus[0], DENC_B_REG_4, &tmp);
422 value = setBitAtPos(value, 4);
423 status = cx25821_i2c_write(&dev->i2c_bus[0], DENC_B_REG_4, value);
Mauro Carvalho Chehabbb4c9a72009-09-13 11:25:45 -0300424
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300425 return status;
Mauro Carvalho Chehab02b20b02009-09-15 11:33:54 -0300426}
427
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300428void medusa_set_resolution(struct cx25821_dev *dev, int width,
429 int decoder_select)
Mauro Carvalho Chehab02b20b02009-09-15 11:33:54 -0300430{
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300431 int decoder = 0;
432 int decoder_count = 0;
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300433 u32 hscale = 0x0;
434 u32 vscale = 0x0;
435 const int MAX_WIDTH = 720;
Mauro Carvalho Chehab02b20b02009-09-15 11:33:54 -0300436
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300437 mutex_lock(&dev->lock);
Mauro Carvalho Chehab02b20b02009-09-15 11:33:54 -0300438
Leonid V. Fedorenchik09c35442011-10-22 01:43:38 -0300439 /* validate the width */
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300440 if (width > MAX_WIDTH) {
Joe Perches36d89f72010-11-07 17:48:21 -0300441 pr_info("%s(): width %d > MAX_WIDTH %d ! resetting to MAX_WIDTH\n",
442 __func__, width, MAX_WIDTH);
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300443 width = MAX_WIDTH;
444 }
Mauro Carvalho Chehabbb4c9a72009-09-13 11:25:45 -0300445
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300446 if (decoder_select <= 7 && decoder_select >= 0) {
447 decoder = decoder_select;
448 decoder_count = decoder_select + 1;
449 } else {
450 decoder = 0;
451 decoder_count = _num_decoders;
452 }
Mauro Carvalho Chehabbb4c9a72009-09-13 11:25:45 -0300453
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300454 switch (width) {
Mauro Carvalho Chehabbb4c9a72009-09-13 11:25:45 -0300455 case 320:
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300456 hscale = 0x13E34B;
457 vscale = 0x0;
458 break;
Mauro Carvalho Chehab02b20b02009-09-15 11:33:54 -0300459
Mauro Carvalho Chehabbb4c9a72009-09-13 11:25:45 -0300460 case 352:
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300461 hscale = 0x10A273;
462 vscale = 0x0;
463 break;
Mauro Carvalho Chehab02b20b02009-09-15 11:33:54 -0300464
Mauro Carvalho Chehabbb4c9a72009-09-13 11:25:45 -0300465 case 176:
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300466 hscale = 0x3115B2;
467 vscale = 0x1E00;
468 break;
Mauro Carvalho Chehab02b20b02009-09-15 11:33:54 -0300469
Mauro Carvalho Chehabbb4c9a72009-09-13 11:25:45 -0300470 case 160:
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300471 hscale = 0x378D84;
472 vscale = 0x1E00;
473 break;
Mauro Carvalho Chehab02b20b02009-09-15 11:33:54 -0300474
Olimpiu Pascariu0dd8be82010-03-21 15:46:26 -0300475 default: /* 720 */
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300476 hscale = 0x0;
477 vscale = 0x0;
478 break;
479 }
Mauro Carvalho Chehab02b20b02009-09-15 11:33:54 -0300480
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300481 for (; decoder < decoder_count; decoder++) {
Olimpiu Pascariu0dd8be82010-03-21 15:46:26 -0300482 /* write scaling values for each decoder */
Hans Verkuil30fdf032012-04-20 06:26:19 -0300483 cx25821_i2c_write(&dev->i2c_bus[0],
Leonid V. Fedorenchik14098bc2011-10-22 01:43:40 -0300484 HSCALE_CTRL + (0x200 * decoder), hscale);
Hans Verkuil30fdf032012-04-20 06:26:19 -0300485 cx25821_i2c_write(&dev->i2c_bus[0],
Leonid V. Fedorenchik14098bc2011-10-22 01:43:40 -0300486 VSCALE_CTRL + (0x200 * decoder), vscale);
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300487 }
Mauro Carvalho Chehab02b20b02009-09-15 11:33:54 -0300488
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300489 mutex_unlock(&dev->lock);
Mauro Carvalho Chehab02b20b02009-09-15 11:33:54 -0300490}
491
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300492static void medusa_set_decoderduration(struct cx25821_dev *dev, int decoder,
493 int duration)
Mauro Carvalho Chehab02b20b02009-09-15 11:33:54 -0300494{
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300495 u32 fld_cnt = 0;
496 u32 tmp = 0;
497 u32 disp_cnt_reg = DISP_AB_CNT;
Mauro Carvalho Chehabbb4c9a72009-09-13 11:25:45 -0300498
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300499 mutex_lock(&dev->lock);
Mauro Carvalho Chehab02b20b02009-09-15 11:33:54 -0300500
Olimpiu Pascariu0dd8be82010-03-21 15:46:26 -0300501 /* no support */
Alan Coxc79a3c32012-07-24 12:00:24 -0300502 if (decoder < VDEC_A || decoder > VDEC_H) {
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300503 mutex_unlock(&dev->lock);
504 return;
505 }
Mauro Carvalho Chehab02b20b02009-09-15 11:33:54 -0300506
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300507 switch (decoder) {
Mauro Carvalho Chehabbb4c9a72009-09-13 11:25:45 -0300508 default:
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300509 break;
Mauro Carvalho Chehabbb4c9a72009-09-13 11:25:45 -0300510 case VDEC_C:
511 case VDEC_D:
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300512 disp_cnt_reg = DISP_CD_CNT;
513 break;
Mauro Carvalho Chehabbb4c9a72009-09-13 11:25:45 -0300514 case VDEC_E:
515 case VDEC_F:
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300516 disp_cnt_reg = DISP_EF_CNT;
517 break;
Mauro Carvalho Chehabbb4c9a72009-09-13 11:25:45 -0300518 case VDEC_G:
519 case VDEC_H:
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300520 disp_cnt_reg = DISP_GH_CNT;
521 break;
522 }
Mauro Carvalho Chehab02b20b02009-09-15 11:33:54 -0300523
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300524 _display_field_cnt[decoder] = duration;
Mauro Carvalho Chehab02b20b02009-09-15 11:33:54 -0300525
Olimpiu Pascariu0dd8be82010-03-21 15:46:26 -0300526 /* update hardware */
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300527 fld_cnt = cx25821_i2c_read(&dev->i2c_bus[0], disp_cnt_reg, &tmp);
Mauro Carvalho Chehabbb4c9a72009-09-13 11:25:45 -0300528
Olimpiu Pascariu0dd8be82010-03-21 15:46:26 -0300529 if (!(decoder % 2)) { /* EVEN decoder */
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300530 fld_cnt &= 0xFFFF0000;
531 fld_cnt |= duration;
532 } else {
533 fld_cnt &= 0x0000FFFF;
534 fld_cnt |= ((u32) duration) << 16;
535 }
Mauro Carvalho Chehab02b20b02009-09-15 11:33:54 -0300536
Hans Verkuil30fdf032012-04-20 06:26:19 -0300537 cx25821_i2c_write(&dev->i2c_bus[0], disp_cnt_reg, fld_cnt);
Mauro Carvalho Chehabbb4c9a72009-09-13 11:25:45 -0300538
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300539 mutex_unlock(&dev->lock);
Mauro Carvalho Chehab02b20b02009-09-15 11:33:54 -0300540}
541
Olimpiu Pascariu0dd8be82010-03-21 15:46:26 -0300542/* Map to Medusa register setting */
Leonid V. Fedorenchik14098bc2011-10-22 01:43:40 -0300543static int mapM(int srcMin, int srcMax, int srcVal, int dstMin, int dstMax,
544 int *dstVal)
Mauro Carvalho Chehab02b20b02009-09-15 11:33:54 -0300545{
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300546 int numerator;
547 int denominator;
548 int quotient;
Mauro Carvalho Chehab02b20b02009-09-15 11:33:54 -0300549
Olimpiu Pascariu0dd8be82010-03-21 15:46:26 -0300550 if ((srcMin == srcMax) || (srcVal < srcMin) || (srcVal > srcMax))
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300551 return -1;
Olimpiu Pascariu0dd8be82010-03-21 15:46:26 -0300552 /*
553 * This is the overall expression used:
554 * *dstVal =
555 * (srcVal - srcMin)*(dstMax - dstMin) / (srcMax - srcMin) + dstMin;
556 * but we need to account for rounding so below we use the modulus
557 * operator to find the remainder and increment if necessary.
558 */
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300559 numerator = (srcVal - srcMin) * (dstMax - dstMin);
560 denominator = srcMax - srcMin;
561 quotient = numerator / denominator;
Mauro Carvalho Chehab02b20b02009-09-15 11:33:54 -0300562
Olimpiu Pascariu0dd8be82010-03-21 15:46:26 -0300563 if (2 * (numerator % denominator) >= denominator)
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300564 quotient++;
Mauro Carvalho Chehab02b20b02009-09-15 11:33:54 -0300565
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300566 *dstVal = quotient + dstMin;
Mauro Carvalho Chehab02b20b02009-09-15 11:33:54 -0300567
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300568 return 0;
Mauro Carvalho Chehab02b20b02009-09-15 11:33:54 -0300569}
570
571static unsigned long convert_to_twos(long numeric, unsigned long bits_len)
572{
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300573 unsigned char temp;
Mauro Carvalho Chehab02b20b02009-09-15 11:33:54 -0300574
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300575 if (numeric >= 0)
576 return numeric;
577 else {
578 temp = ~(abs(numeric) & 0xFF);
579 temp += 1;
580 return temp;
581 }
Mauro Carvalho Chehab02b20b02009-09-15 11:33:54 -0300582}
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300583
Mauro Carvalho Chehab02b20b02009-09-15 11:33:54 -0300584int medusa_set_brightness(struct cx25821_dev *dev, int brightness, int decoder)
585{
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300586 int ret_val = 0;
587 int value = 0;
588 u32 val = 0, tmp = 0;
Mauro Carvalho Chehab02b20b02009-09-15 11:33:54 -0300589
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300590 mutex_lock(&dev->lock);
Leonid V. Fedorenchik49faae82011-10-22 01:43:39 -0300591 if ((brightness > VIDEO_PROCAMP_MAX) ||
592 (brightness < VIDEO_PROCAMP_MIN)) {
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300593 mutex_unlock(&dev->lock);
594 return -1;
595 }
Leonid V. Fedorenchik14098bc2011-10-22 01:43:40 -0300596 ret_val = mapM(VIDEO_PROCAMP_MIN, VIDEO_PROCAMP_MAX, brightness,
597 SIGNED_BYTE_MIN, SIGNED_BYTE_MAX, &value);
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300598 value = convert_to_twos(value, 8);
Leonid V. Fedorenchik14098bc2011-10-22 01:43:40 -0300599 val = cx25821_i2c_read(&dev->i2c_bus[0],
600 VDEC_A_BRITE_CTRL + (0x200 * decoder), &tmp);
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300601 val &= 0xFFFFFF00;
Leonid V. Fedorenchik14098bc2011-10-22 01:43:40 -0300602 ret_val |= cx25821_i2c_write(&dev->i2c_bus[0],
603 VDEC_A_BRITE_CTRL + (0x200 * decoder), val | value);
Mauro Carvalho Chehabbb4c9a72009-09-13 11:25:45 -0300604 mutex_unlock(&dev->lock);
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300605 return ret_val;
Mauro Carvalho Chehab02b20b02009-09-15 11:33:54 -0300606}
607
Mauro Carvalho Chehab02b20b02009-09-15 11:33:54 -0300608int medusa_set_contrast(struct cx25821_dev *dev, int contrast, int decoder)
609{
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300610 int ret_val = 0;
611 int value = 0;
612 u32 val = 0, tmp = 0;
Mauro Carvalho Chehab02b20b02009-09-15 11:33:54 -0300613
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300614 mutex_lock(&dev->lock);
Mauro Carvalho Chehabbb4c9a72009-09-13 11:25:45 -0300615
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300616 if ((contrast > VIDEO_PROCAMP_MAX) || (contrast < VIDEO_PROCAMP_MIN)) {
617 mutex_unlock(&dev->lock);
618 return -1;
619 }
620
Leonid V. Fedorenchik14098bc2011-10-22 01:43:40 -0300621 ret_val = mapM(VIDEO_PROCAMP_MIN, VIDEO_PROCAMP_MAX, contrast,
622 UNSIGNED_BYTE_MIN, UNSIGNED_BYTE_MAX, &value);
623 val = cx25821_i2c_read(&dev->i2c_bus[0],
624 VDEC_A_CNTRST_CTRL + (0x200 * decoder), &tmp);
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300625 val &= 0xFFFFFF00;
Leonid V. Fedorenchik14098bc2011-10-22 01:43:40 -0300626 ret_val |= cx25821_i2c_write(&dev->i2c_bus[0],
627 VDEC_A_CNTRST_CTRL + (0x200 * decoder), val | value);
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300628
Mauro Carvalho Chehabbb4c9a72009-09-13 11:25:45 -0300629 mutex_unlock(&dev->lock);
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300630 return ret_val;
Mauro Carvalho Chehab02b20b02009-09-15 11:33:54 -0300631}
632
Mauro Carvalho Chehab02b20b02009-09-15 11:33:54 -0300633int medusa_set_hue(struct cx25821_dev *dev, int hue, int decoder)
634{
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300635 int ret_val = 0;
636 int value = 0;
637 u32 val = 0, tmp = 0;
Mauro Carvalho Chehab02b20b02009-09-15 11:33:54 -0300638
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300639 mutex_lock(&dev->lock);
Mauro Carvalho Chehabbb4c9a72009-09-13 11:25:45 -0300640
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300641 if ((hue > VIDEO_PROCAMP_MAX) || (hue < VIDEO_PROCAMP_MIN)) {
642 mutex_unlock(&dev->lock);
643 return -1;
644 }
645
Leonid V. Fedorenchik14098bc2011-10-22 01:43:40 -0300646 ret_val = mapM(VIDEO_PROCAMP_MIN, VIDEO_PROCAMP_MAX, hue,
647 SIGNED_BYTE_MIN, SIGNED_BYTE_MAX, &value);
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300648
649 value = convert_to_twos(value, 8);
Leonid V. Fedorenchik14098bc2011-10-22 01:43:40 -0300650 val = cx25821_i2c_read(&dev->i2c_bus[0],
651 VDEC_A_HUE_CTRL + (0x200 * decoder), &tmp);
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300652 val &= 0xFFFFFF00;
653
Leonid V. Fedorenchik14098bc2011-10-22 01:43:40 -0300654 ret_val |= cx25821_i2c_write(&dev->i2c_bus[0],
655 VDEC_A_HUE_CTRL + (0x200 * decoder), val | value);
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300656
Mauro Carvalho Chehabbb4c9a72009-09-13 11:25:45 -0300657 mutex_unlock(&dev->lock);
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300658 return ret_val;
Mauro Carvalho Chehab02b20b02009-09-15 11:33:54 -0300659}
660
Mauro Carvalho Chehab02b20b02009-09-15 11:33:54 -0300661int medusa_set_saturation(struct cx25821_dev *dev, int saturation, int decoder)
662{
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300663 int ret_val = 0;
664 int value = 0;
665 u32 val = 0, tmp = 0;
Mauro Carvalho Chehabbb4c9a72009-09-13 11:25:45 -0300666
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300667 mutex_lock(&dev->lock);
Mauro Carvalho Chehabbb4c9a72009-09-13 11:25:45 -0300668
Leonid V. Fedorenchik49faae82011-10-22 01:43:39 -0300669 if ((saturation > VIDEO_PROCAMP_MAX) ||
670 (saturation < VIDEO_PROCAMP_MIN)) {
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300671 mutex_unlock(&dev->lock);
672 return -1;
673 }
674
Leonid V. Fedorenchik14098bc2011-10-22 01:43:40 -0300675 ret_val = mapM(VIDEO_PROCAMP_MIN, VIDEO_PROCAMP_MAX, saturation,
676 UNSIGNED_BYTE_MIN, UNSIGNED_BYTE_MAX, &value);
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300677
Leonid V. Fedorenchik14098bc2011-10-22 01:43:40 -0300678 val = cx25821_i2c_read(&dev->i2c_bus[0],
679 VDEC_A_USAT_CTRL + (0x200 * decoder), &tmp);
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300680 val &= 0xFFFFFF00;
Leonid V. Fedorenchik14098bc2011-10-22 01:43:40 -0300681 ret_val |= cx25821_i2c_write(&dev->i2c_bus[0],
682 VDEC_A_USAT_CTRL + (0x200 * decoder), val | value);
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300683
Leonid V. Fedorenchik14098bc2011-10-22 01:43:40 -0300684 val = cx25821_i2c_read(&dev->i2c_bus[0],
685 VDEC_A_VSAT_CTRL + (0x200 * decoder), &tmp);
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300686 val &= 0xFFFFFF00;
Leonid V. Fedorenchik14098bc2011-10-22 01:43:40 -0300687 ret_val |= cx25821_i2c_write(&dev->i2c_bus[0],
688 VDEC_A_VSAT_CTRL + (0x200 * decoder), val | value);
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300689
Mauro Carvalho Chehabbb4c9a72009-09-13 11:25:45 -0300690 mutex_unlock(&dev->lock);
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300691 return ret_val;
Mauro Carvalho Chehab02b20b02009-09-15 11:33:54 -0300692}
693
Olimpiu Pascariu0dd8be82010-03-21 15:46:26 -0300694/* Program the display sequence and monitor output. */
695
Mauro Carvalho Chehab02b20b02009-09-15 11:33:54 -0300696int medusa_video_init(struct cx25821_dev *dev)
697{
Ruslan Pisareve4115bb2010-09-27 10:01:36 -0300698 u32 value = 0, tmp = 0;
699 int ret_val = 0;
700 int i = 0;
Mauro Carvalho Chehabbb4c9a72009-09-13 11:25:45 -0300701
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300702 mutex_lock(&dev->lock);
Mauro Carvalho Chehabbb4c9a72009-09-13 11:25:45 -0300703
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300704 _num_decoders = dev->_max_num_decoders;
Mauro Carvalho Chehabbb4c9a72009-09-13 11:25:45 -0300705
Olimpiu Pascariu0dd8be82010-03-21 15:46:26 -0300706 /* disable Auto source selection on all video decoders */
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300707 value = cx25821_i2c_read(&dev->i2c_bus[0], MON_A_CTRL, &tmp);
708 value &= 0xFFFFF0FF;
709 ret_val = cx25821_i2c_write(&dev->i2c_bus[0], MON_A_CTRL, value);
Palash Bandyopadhyay6d8c2ba2010-07-04 14:15:38 -0300710
Mauro Carvalho Chehab64561a32010-05-05 12:30:01 -0300711 if (ret_val < 0)
712 goto error;
Mauro Carvalho Chehabbb4c9a72009-09-13 11:25:45 -0300713
Olimpiu Pascariu0dd8be82010-03-21 15:46:26 -0300714 /* Turn off Master source switch enable */
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300715 value = cx25821_i2c_read(&dev->i2c_bus[0], MON_A_CTRL, &tmp);
716 value &= 0xFFFFFFDF;
717 ret_val = cx25821_i2c_write(&dev->i2c_bus[0], MON_A_CTRL, value);
Palash Bandyopadhyay6d8c2ba2010-07-04 14:15:38 -0300718
Dan Carpenter7a02f542009-12-28 18:59:46 +0200719 if (ret_val < 0)
Mauro Carvalho Chehab64561a32010-05-05 12:30:01 -0300720 goto error;
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300721
Mauro Carvalho Chehabbb4c9a72009-09-13 11:25:45 -0300722 mutex_unlock(&dev->lock);
Mauro Carvalho Chehabbb4c9a72009-09-13 11:25:45 -0300723
Olimpiu Pascariu0dd8be82010-03-21 15:46:26 -0300724 for (i = 0; i < _num_decoders; i++)
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300725 medusa_set_decoderduration(dev, i, _display_field_cnt[i]);
Mauro Carvalho Chehabbb4c9a72009-09-13 11:25:45 -0300726
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300727 mutex_lock(&dev->lock);
728
Olimpiu Pascariu0dd8be82010-03-21 15:46:26 -0300729 /* Select monitor as DENC A input, power up the DAC */
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300730 value = cx25821_i2c_read(&dev->i2c_bus[0], DENC_AB_CTRL, &tmp);
731 value &= 0xFF70FF70;
Olimpiu Pascariu0dd8be82010-03-21 15:46:26 -0300732 value |= 0x00090008; /* set en_active */
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300733 ret_val = cx25821_i2c_write(&dev->i2c_bus[0], DENC_AB_CTRL, value);
Palash Bandyopadhyay6d8c2ba2010-07-04 14:15:38 -0300734
Mauro Carvalho Chehab64561a32010-05-05 12:30:01 -0300735 if (ret_val < 0)
736 goto error;
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300737
Olimpiu Pascariu0dd8be82010-03-21 15:46:26 -0300738 /* enable input is VIP/656 */
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300739 value = cx25821_i2c_read(&dev->i2c_bus[0], BYP_AB_CTRL, &tmp);
Olimpiu Pascariu0dd8be82010-03-21 15:46:26 -0300740 value |= 0x00040100; /* enable VIP */
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300741 ret_val = cx25821_i2c_write(&dev->i2c_bus[0], BYP_AB_CTRL, value);
742
Mauro Carvalho Chehab64561a32010-05-05 12:30:01 -0300743 if (ret_val < 0)
744 goto error;
745
Olimpiu Pascariu0dd8be82010-03-21 15:46:26 -0300746 /* select AFE clock to output mode */
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300747 value = cx25821_i2c_read(&dev->i2c_bus[0], AFE_AB_DIAG_CTRL, &tmp);
748 value &= 0x83FFFFFF;
Leonid V. Fedorenchik14098bc2011-10-22 01:43:40 -0300749 ret_val = cx25821_i2c_write(&dev->i2c_bus[0], AFE_AB_DIAG_CTRL,
750 value | 0x10000000);
Palash Bandyopadhyay6d8c2ba2010-07-04 14:15:38 -0300751
Mauro Carvalho Chehab64561a32010-05-05 12:30:01 -0300752 if (ret_val < 0)
753 goto error;
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300754
Olimpiu Pascariu0dd8be82010-03-21 15:46:26 -0300755 /* Turn on all of the data out and control output pins. */
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300756 value = cx25821_i2c_read(&dev->i2c_bus[0], PIN_OE_CTRL, &tmp);
757 value &= 0xFEF0FE00;
758 if (_num_decoders == MAX_DECODERS) {
Olimpiu Pascariu0dd8be82010-03-21 15:46:26 -0300759 /*
760 * Note: The octal board does not support control pins(bit16-19)
761 * These bits are ignored in the octal board.
762 *
763 * disable VDEC A-C port, default to Mobilygen Interface
764 */
765 value |= 0x010001F8;
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300766 } else {
Olimpiu Pascariu0dd8be82010-03-21 15:46:26 -0300767 /* disable VDEC A-C port, default to Mobilygen Interface */
768 value |= 0x010F0108;
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300769 }
770
771 value |= 7;
772 ret_val = cx25821_i2c_write(&dev->i2c_bus[0], PIN_OE_CTRL, value);
Palash Bandyopadhyay6d8c2ba2010-07-04 14:15:38 -0300773
Mauro Carvalho Chehab64561a32010-05-05 12:30:01 -0300774 if (ret_val < 0)
775 goto error;
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300776
Palash Bandyopadhyay6d8c2ba2010-07-04 14:15:38 -0300777
Mauro Carvalho Chehabbb4c9a72009-09-13 11:25:45 -0300778 mutex_unlock(&dev->lock);
Mauro Carvalho Chehab02b20b02009-09-15 11:33:54 -0300779
Mauro Carvalho Chehab1a9fc852009-09-13 11:30:11 -0300780 ret_val = medusa_set_videostandard(dev);
Palash Bandyopadhyay6d8c2ba2010-07-04 14:15:38 -0300781
Mauro Carvalho Chehab64561a32010-05-05 12:30:01 -0300782 return ret_val;
Mauro Carvalho Chehab02b20b02009-09-15 11:33:54 -0300783
Mauro Carvalho Chehab64561a32010-05-05 12:30:01 -0300784error:
785 mutex_unlock(&dev->lock);
786 return ret_val;
Mauro Carvalho Chehab02b20b02009-09-15 11:33:54 -0300787}