blob: 9e784c2c9782e5ee185db99e361d6a0ccc441404 [file] [log] [blame]
Avi Kivity6aa8b732006-12-10 02:21:36 -08001/*
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * This module enables machines with Intel VT-x extensions to run virtual
5 * machines without emulation or binary translation.
6 *
7 * Copyright (C) 2006 Qumranet, Inc.
Nicolas Kaiser9611c182010-10-06 14:23:22 +02008 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
Avi Kivity6aa8b732006-12-10 02:21:36 -08009 *
10 * Authors:
11 * Avi Kivity <avi@qumranet.com>
12 * Yaniv Kamay <yaniv@qumranet.com>
13 *
14 * This work is licensed under the terms of the GNU GPL, version 2. See
15 * the COPYING file in the top-level directory.
16 *
17 */
18
Eddie Dong85f455f2007-07-06 12:20:49 +030019#include "irq.h"
Zhang Xiantao1d737c82007-12-14 09:35:10 +080020#include "mmu.h"
Avi Kivity00b27a32011-11-23 16:30:32 +020021#include "cpuid.h"
Avi Kivitye4956062007-06-28 14:15:57 -040022
Avi Kivityedf88412007-12-16 11:02:48 +020023#include <linux/kvm_host.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080024#include <linux/module.h>
Ahmed S. Darwish9d8f5492007-02-19 14:37:46 +020025#include <linux/kernel.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080026#include <linux/mm.h>
27#include <linux/highmem.h>
Alexey Dobriyane8edc6e2007-05-21 01:22:52 +040028#include <linux/sched.h>
Avi Kivityc7addb92007-09-16 18:58:32 +020029#include <linux/moduleparam.h>
Josh Triplette9bda3b2012-03-20 23:33:51 -070030#include <linux/mod_devicetable.h>
Marcelo Tosatti229456f2009-06-17 09:22:14 -030031#include <linux/ftrace_event.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Shane Wangcafd6652010-04-29 12:09:01 -040033#include <linux/tboot.h>
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030034#include "kvm_cache_regs.h"
Avi Kivity35920a32008-07-03 14:50:12 +030035#include "x86.h"
Avi Kivitye4956062007-06-28 14:15:57 -040036
Avi Kivity6aa8b732006-12-10 02:21:36 -080037#include <asm/io.h>
Anthony Liguori3b3be0d2006-12-13 00:33:43 -080038#include <asm/desc.h>
Eduardo Habkost13673a92008-11-17 19:03:13 -020039#include <asm/vmx.h>
Eduardo Habkost6210e372008-11-17 19:03:16 -020040#include <asm/virtext.h>
Andi Kleena0861c02009-06-08 17:37:09 +080041#include <asm/mce.h>
Dexuan Cui2acf9232010-06-10 11:27:12 +080042#include <asm/i387.h>
43#include <asm/xcr.h>
Gleb Natapovd7cd9792011-10-05 14:01:23 +020044#include <asm/perf_event.h>
Zhang Yanfei8f536b72012-12-06 23:43:34 +080045#include <asm/kexec.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080046
Marcelo Tosatti229456f2009-06-17 09:22:14 -030047#include "trace.h"
48
Avi Kivity4ecac3f2008-05-13 13:23:38 +030049#define __ex(x) __kvm_handle_fault_on_reboot(x)
Avi Kivity5e520e62011-05-15 10:13:12 -040050#define __ex_clear(x, reg) \
51 ____kvm_handle_fault_on_reboot(x, "xor " reg " , " reg)
Avi Kivity4ecac3f2008-05-13 13:23:38 +030052
Avi Kivity6aa8b732006-12-10 02:21:36 -080053MODULE_AUTHOR("Qumranet");
54MODULE_LICENSE("GPL");
55
Josh Triplette9bda3b2012-03-20 23:33:51 -070056static const struct x86_cpu_id vmx_cpu_id[] = {
57 X86_FEATURE_MATCH(X86_FEATURE_VMX),
58 {}
59};
60MODULE_DEVICE_TABLE(x86cpu, vmx_cpu_id);
61
Rusty Russell476bc002012-01-13 09:32:18 +103062static bool __read_mostly enable_vpid = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020063module_param_named(vpid, enable_vpid, bool, 0444);
Sheng Yang2384d2b2008-01-17 15:14:33 +080064
Rusty Russell476bc002012-01-13 09:32:18 +103065static bool __read_mostly flexpriority_enabled = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020066module_param_named(flexpriority, flexpriority_enabled, bool, S_IRUGO);
Avi Kivity4c9fc8e2008-03-24 18:15:14 +020067
Rusty Russell476bc002012-01-13 09:32:18 +103068static bool __read_mostly enable_ept = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020069module_param_named(ept, enable_ept, bool, S_IRUGO);
Sheng Yangd56f5462008-04-25 10:13:16 +080070
Rusty Russell476bc002012-01-13 09:32:18 +103071static bool __read_mostly enable_unrestricted_guest = 1;
Nitin A Kamble3a624e22009-06-08 11:34:16 -070072module_param_named(unrestricted_guest,
73 enable_unrestricted_guest, bool, S_IRUGO);
74
Xudong Hao83c3a332012-05-28 19:33:35 +080075static bool __read_mostly enable_ept_ad_bits = 1;
76module_param_named(eptad, enable_ept_ad_bits, bool, S_IRUGO);
77
Avi Kivitya27685c2012-06-12 20:30:18 +030078static bool __read_mostly emulate_invalid_guest_state = true;
Avi Kivityc1f8bc02009-03-23 15:41:17 +020079module_param(emulate_invalid_guest_state, bool, S_IRUGO);
Mohammed Gamal04fa4d32008-08-17 16:39:48 +030080
Rusty Russell476bc002012-01-13 09:32:18 +103081static bool __read_mostly vmm_exclusive = 1;
Dongxiao Xub923e622010-05-11 18:29:45 +080082module_param(vmm_exclusive, bool, S_IRUGO);
83
Rusty Russell476bc002012-01-13 09:32:18 +103084static bool __read_mostly fasteoi = 1;
Kevin Tian58fbbf262011-08-30 13:56:17 +030085module_param(fasteoi, bool, S_IRUGO);
86
Nadav Har'El801d3422011-05-25 23:02:23 +030087/*
88 * If nested=1, nested virtualization is supported, i.e., guests may use
89 * VMX and be a hypervisor for its own guests. If nested=0, guests may not
90 * use VMX instructions.
91 */
Rusty Russell476bc002012-01-13 09:32:18 +103092static bool __read_mostly nested = 0;
Nadav Har'El801d3422011-05-25 23:02:23 +030093module_param(nested, bool, S_IRUGO);
94
Avi Kivitycdc0e242009-12-06 17:21:14 +020095#define KVM_GUEST_CR0_MASK_UNRESTRICTED_GUEST \
96 (X86_CR0_WP | X86_CR0_NE | X86_CR0_NW | X86_CR0_CD)
97#define KVM_GUEST_CR0_MASK \
98 (KVM_GUEST_CR0_MASK_UNRESTRICTED_GUEST | X86_CR0_PG | X86_CR0_PE)
99#define KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST \
Avi Kivity81231c62010-01-24 16:26:40 +0200100 (X86_CR0_WP | X86_CR0_NE)
Avi Kivitycdc0e242009-12-06 17:21:14 +0200101#define KVM_VM_CR0_ALWAYS_ON \
102 (KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST | X86_CR0_PG | X86_CR0_PE)
Avi Kivity4c386092009-12-07 12:26:18 +0200103#define KVM_CR4_GUEST_OWNED_BITS \
104 (X86_CR4_PVI | X86_CR4_DE | X86_CR4_PCE | X86_CR4_OSFXSR \
105 | X86_CR4_OSXMMEXCPT)
106
Avi Kivitycdc0e242009-12-06 17:21:14 +0200107#define KVM_PMODE_VM_CR4_ALWAYS_ON (X86_CR4_PAE | X86_CR4_VMXE)
108#define KVM_RMODE_VM_CR4_ALWAYS_ON (X86_CR4_VME | X86_CR4_PAE | X86_CR4_VMXE)
109
Avi Kivity78ac8b42010-04-08 18:19:35 +0300110#define RMODE_GUEST_OWNED_EFLAGS_BITS (~(X86_EFLAGS_IOPL | X86_EFLAGS_VM))
111
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800112/*
113 * These 2 parameters are used to config the controls for Pause-Loop Exiting:
114 * ple_gap: upper bound on the amount of time between two successive
115 * executions of PAUSE in a loop. Also indicate if ple enabled.
Rik van Riel00c25bc2011-01-04 09:51:33 -0500116 * According to test, this time is usually smaller than 128 cycles.
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800117 * ple_window: upper bound on the amount of time a guest is allowed to execute
118 * in a PAUSE loop. Tests indicate that most spinlocks are held for
119 * less than 2^12 cycles
120 * Time is measured based on a counter that runs at the same rate as the TSC,
121 * refer SDM volume 3b section 21.6.13 & 22.1.3.
122 */
Rik van Riel00c25bc2011-01-04 09:51:33 -0500123#define KVM_VMX_DEFAULT_PLE_GAP 128
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800124#define KVM_VMX_DEFAULT_PLE_WINDOW 4096
125static int ple_gap = KVM_VMX_DEFAULT_PLE_GAP;
126module_param(ple_gap, int, S_IRUGO);
127
128static int ple_window = KVM_VMX_DEFAULT_PLE_WINDOW;
129module_param(ple_window, int, S_IRUGO);
130
Avi Kivity83287ea422012-09-16 15:10:57 +0300131extern const ulong vmx_return;
132
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200133#define NR_AUTOLOAD_MSRS 8
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300134#define VMCS02_POOL_SIZE 1
Avi Kivity61d2ef22010-04-28 16:40:38 +0300135
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400136struct vmcs {
137 u32 revision_id;
138 u32 abort;
139 char data[0];
140};
141
Nadav Har'Eld462b812011-05-24 15:26:10 +0300142/*
143 * Track a VMCS that may be loaded on a certain CPU. If it is (cpu!=-1), also
144 * remember whether it was VMLAUNCHed, and maintain a linked list of all VMCSs
145 * loaded on this CPU (so we can clear them if the CPU goes down).
146 */
147struct loaded_vmcs {
148 struct vmcs *vmcs;
149 int cpu;
150 int launched;
151 struct list_head loaded_vmcss_on_cpu_link;
152};
153
Avi Kivity26bb0982009-09-07 11:14:12 +0300154struct shared_msr_entry {
155 unsigned index;
156 u64 data;
Avi Kivityd5696722009-12-02 12:28:47 +0200157 u64 mask;
Avi Kivity26bb0982009-09-07 11:14:12 +0300158};
159
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300160/*
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300161 * struct vmcs12 describes the state that our guest hypervisor (L1) keeps for a
162 * single nested guest (L2), hence the name vmcs12. Any VMX implementation has
163 * a VMCS structure, and vmcs12 is our emulated VMX's VMCS. This structure is
164 * stored in guest memory specified by VMPTRLD, but is opaque to the guest,
165 * which must access it using VMREAD/VMWRITE/VMCLEAR instructions.
166 * More than one of these structures may exist, if L1 runs multiple L2 guests.
167 * nested_vmx_run() will use the data here to build a vmcs02: a VMCS for the
168 * underlying hardware which will be used to run L2.
169 * This structure is packed to ensure that its layout is identical across
170 * machines (necessary for live migration).
171 * If there are changes in this struct, VMCS12_REVISION must be changed.
172 */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300173typedef u64 natural_width;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300174struct __packed vmcs12 {
175 /* According to the Intel spec, a VMCS region must start with the
176 * following two fields. Then follow implementation-specific data.
177 */
178 u32 revision_id;
179 u32 abort;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300180
Nadav Har'El27d6c862011-05-25 23:06:59 +0300181 u32 launch_state; /* set to 0 by VMCLEAR, to 1 by VMLAUNCH */
182 u32 padding[7]; /* room for future expansion */
183
Nadav Har'El22bd0352011-05-25 23:05:57 +0300184 u64 io_bitmap_a;
185 u64 io_bitmap_b;
186 u64 msr_bitmap;
187 u64 vm_exit_msr_store_addr;
188 u64 vm_exit_msr_load_addr;
189 u64 vm_entry_msr_load_addr;
190 u64 tsc_offset;
191 u64 virtual_apic_page_addr;
192 u64 apic_access_addr;
193 u64 ept_pointer;
194 u64 guest_physical_address;
195 u64 vmcs_link_pointer;
196 u64 guest_ia32_debugctl;
197 u64 guest_ia32_pat;
198 u64 guest_ia32_efer;
199 u64 guest_ia32_perf_global_ctrl;
200 u64 guest_pdptr0;
201 u64 guest_pdptr1;
202 u64 guest_pdptr2;
203 u64 guest_pdptr3;
204 u64 host_ia32_pat;
205 u64 host_ia32_efer;
206 u64 host_ia32_perf_global_ctrl;
207 u64 padding64[8]; /* room for future expansion */
208 /*
209 * To allow migration of L1 (complete with its L2 guests) between
210 * machines of different natural widths (32 or 64 bit), we cannot have
211 * unsigned long fields with no explict size. We use u64 (aliased
212 * natural_width) instead. Luckily, x86 is little-endian.
213 */
214 natural_width cr0_guest_host_mask;
215 natural_width cr4_guest_host_mask;
216 natural_width cr0_read_shadow;
217 natural_width cr4_read_shadow;
218 natural_width cr3_target_value0;
219 natural_width cr3_target_value1;
220 natural_width cr3_target_value2;
221 natural_width cr3_target_value3;
222 natural_width exit_qualification;
223 natural_width guest_linear_address;
224 natural_width guest_cr0;
225 natural_width guest_cr3;
226 natural_width guest_cr4;
227 natural_width guest_es_base;
228 natural_width guest_cs_base;
229 natural_width guest_ss_base;
230 natural_width guest_ds_base;
231 natural_width guest_fs_base;
232 natural_width guest_gs_base;
233 natural_width guest_ldtr_base;
234 natural_width guest_tr_base;
235 natural_width guest_gdtr_base;
236 natural_width guest_idtr_base;
237 natural_width guest_dr7;
238 natural_width guest_rsp;
239 natural_width guest_rip;
240 natural_width guest_rflags;
241 natural_width guest_pending_dbg_exceptions;
242 natural_width guest_sysenter_esp;
243 natural_width guest_sysenter_eip;
244 natural_width host_cr0;
245 natural_width host_cr3;
246 natural_width host_cr4;
247 natural_width host_fs_base;
248 natural_width host_gs_base;
249 natural_width host_tr_base;
250 natural_width host_gdtr_base;
251 natural_width host_idtr_base;
252 natural_width host_ia32_sysenter_esp;
253 natural_width host_ia32_sysenter_eip;
254 natural_width host_rsp;
255 natural_width host_rip;
256 natural_width paddingl[8]; /* room for future expansion */
257 u32 pin_based_vm_exec_control;
258 u32 cpu_based_vm_exec_control;
259 u32 exception_bitmap;
260 u32 page_fault_error_code_mask;
261 u32 page_fault_error_code_match;
262 u32 cr3_target_count;
263 u32 vm_exit_controls;
264 u32 vm_exit_msr_store_count;
265 u32 vm_exit_msr_load_count;
266 u32 vm_entry_controls;
267 u32 vm_entry_msr_load_count;
268 u32 vm_entry_intr_info_field;
269 u32 vm_entry_exception_error_code;
270 u32 vm_entry_instruction_len;
271 u32 tpr_threshold;
272 u32 secondary_vm_exec_control;
273 u32 vm_instruction_error;
274 u32 vm_exit_reason;
275 u32 vm_exit_intr_info;
276 u32 vm_exit_intr_error_code;
277 u32 idt_vectoring_info_field;
278 u32 idt_vectoring_error_code;
279 u32 vm_exit_instruction_len;
280 u32 vmx_instruction_info;
281 u32 guest_es_limit;
282 u32 guest_cs_limit;
283 u32 guest_ss_limit;
284 u32 guest_ds_limit;
285 u32 guest_fs_limit;
286 u32 guest_gs_limit;
287 u32 guest_ldtr_limit;
288 u32 guest_tr_limit;
289 u32 guest_gdtr_limit;
290 u32 guest_idtr_limit;
291 u32 guest_es_ar_bytes;
292 u32 guest_cs_ar_bytes;
293 u32 guest_ss_ar_bytes;
294 u32 guest_ds_ar_bytes;
295 u32 guest_fs_ar_bytes;
296 u32 guest_gs_ar_bytes;
297 u32 guest_ldtr_ar_bytes;
298 u32 guest_tr_ar_bytes;
299 u32 guest_interruptibility_info;
300 u32 guest_activity_state;
301 u32 guest_sysenter_cs;
302 u32 host_ia32_sysenter_cs;
303 u32 padding32[8]; /* room for future expansion */
304 u16 virtual_processor_id;
305 u16 guest_es_selector;
306 u16 guest_cs_selector;
307 u16 guest_ss_selector;
308 u16 guest_ds_selector;
309 u16 guest_fs_selector;
310 u16 guest_gs_selector;
311 u16 guest_ldtr_selector;
312 u16 guest_tr_selector;
313 u16 host_es_selector;
314 u16 host_cs_selector;
315 u16 host_ss_selector;
316 u16 host_ds_selector;
317 u16 host_fs_selector;
318 u16 host_gs_selector;
319 u16 host_tr_selector;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300320};
321
322/*
323 * VMCS12_REVISION is an arbitrary id that should be changed if the content or
324 * layout of struct vmcs12 is changed. MSR_IA32_VMX_BASIC returns this id, and
325 * VMPTRLD verifies that the VMCS region that L1 is loading contains this id.
326 */
327#define VMCS12_REVISION 0x11e57ed0
328
329/*
330 * VMCS12_SIZE is the number of bytes L1 should allocate for the VMXON region
331 * and any VMCS region. Although only sizeof(struct vmcs12) are used by the
332 * current implementation, 4K are reserved to avoid future complications.
333 */
334#define VMCS12_SIZE 0x1000
335
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300336/* Used to remember the last vmcs02 used for some recently used vmcs12s */
337struct vmcs02_list {
338 struct list_head list;
339 gpa_t vmptr;
340 struct loaded_vmcs vmcs02;
341};
342
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300343/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300344 * The nested_vmx structure is part of vcpu_vmx, and holds information we need
345 * for correct emulation of VMX (i.e., nested VMX) on this vcpu.
346 */
347struct nested_vmx {
348 /* Has the level1 guest done vmxon? */
349 bool vmxon;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300350
351 /* The guest-physical address of the current VMCS L1 keeps for L2 */
352 gpa_t current_vmptr;
353 /* The host-usable pointer to the above */
354 struct page *current_vmcs12_page;
355 struct vmcs12 *current_vmcs12;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300356
357 /* vmcs02_list cache of VMCSs recently used to run L2 guests */
358 struct list_head vmcs02_pool;
359 int vmcs02_num;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +0300360 u64 vmcs01_tsc_offset;
Nadav Har'El644d7112011-05-25 23:12:35 +0300361 /* L2 must run next, and mustn't decide to exit to L1. */
362 bool nested_run_pending;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +0300363 /*
364 * Guest pages referred to in vmcs02 with host-physical pointers, so
365 * we must keep them pinned while L2 runs.
366 */
367 struct page *apic_access_page;
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300368};
369
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400370struct vcpu_vmx {
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000371 struct kvm_vcpu vcpu;
Avi Kivity313dbd42008-07-17 18:04:30 +0300372 unsigned long host_rsp;
Avi Kivity29bd8a72007-09-10 17:27:03 +0300373 u8 fail;
Avi Kivity69c73022011-03-07 15:26:44 +0200374 u8 cpl;
Avi Kivity9d58b932011-03-07 16:52:07 +0200375 bool nmi_known_unmasked;
Avi Kivity51aa01d2010-07-20 14:31:20 +0300376 u32 exit_intr_info;
Avi Kivity1155f762007-11-22 11:30:47 +0200377 u32 idt_vectoring_info;
Avi Kivity6de12732011-03-07 12:51:22 +0200378 ulong rflags;
Avi Kivity26bb0982009-09-07 11:14:12 +0300379 struct shared_msr_entry *guest_msrs;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400380 int nmsrs;
381 int save_nmsrs;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400382#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300383 u64 msr_host_kernel_gs_base;
384 u64 msr_guest_kernel_gs_base;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400385#endif
Nadav Har'Eld462b812011-05-24 15:26:10 +0300386 /*
387 * loaded_vmcs points to the VMCS currently used in this vcpu. For a
388 * non-nested (L1) guest, it always points to vmcs01. For a nested
389 * guest (L2), it points to a different VMCS.
390 */
391 struct loaded_vmcs vmcs01;
392 struct loaded_vmcs *loaded_vmcs;
393 bool __launched; /* temporary, used in vmx_vcpu_run */
Avi Kivity61d2ef22010-04-28 16:40:38 +0300394 struct msr_autoload {
395 unsigned nr;
396 struct vmx_msr_entry guest[NR_AUTOLOAD_MSRS];
397 struct vmx_msr_entry host[NR_AUTOLOAD_MSRS];
398 } msr_autoload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400399 struct {
400 int loaded;
401 u16 fs_sel, gs_sel, ldt_sel;
Avi Kivityb2da15a2012-05-13 19:53:24 +0300402#ifdef CONFIG_X86_64
403 u16 ds_sel, es_sel;
404#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +0200405 int gs_ldt_reload_needed;
406 int fs_reload_needed;
Mike Dayd77c26f2007-10-08 09:02:08 -0400407 } host_state;
Avi Kivity9c8cba32007-11-22 11:42:59 +0200408 struct {
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300409 int vm86_active;
Avi Kivity78ac8b42010-04-08 18:19:35 +0300410 ulong save_rflags;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +0300411 struct kvm_segment segs[8];
412 } rmode;
413 struct {
414 u32 bitmask; /* 4 bits per segment (1 bit per field) */
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300415 struct kvm_save_segment {
416 u16 selector;
417 unsigned long base;
418 u32 limit;
419 u32 ar;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +0300420 } seg[8];
Avi Kivity2fb92db2011-04-27 19:42:18 +0300421 } segment_cache;
Sheng Yang2384d2b2008-01-17 15:14:33 +0800422 int vpid;
Mohammed Gamal04fa4d32008-08-17 16:39:48 +0300423 bool emulation_required;
Jan Kiszka3b86cd92008-09-26 09:30:57 +0200424
425 /* Support for vnmi-less CPUs */
426 int soft_vnmi_blocked;
427 ktime_t entry_time;
428 s64 vnmi_blocked_time;
Andi Kleena0861c02009-06-08 17:37:09 +0800429 u32 exit_reason;
Sheng Yang4e47c7a2009-12-18 16:48:47 +0800430
431 bool rdtscp_enabled;
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300432
433 /* Support for a guest hypervisor (nested VMX) */
434 struct nested_vmx nested;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400435};
436
Avi Kivity2fb92db2011-04-27 19:42:18 +0300437enum segment_cache_field {
438 SEG_FIELD_SEL = 0,
439 SEG_FIELD_BASE = 1,
440 SEG_FIELD_LIMIT = 2,
441 SEG_FIELD_AR = 3,
442
443 SEG_FIELD_NR = 4
444};
445
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400446static inline struct vcpu_vmx *to_vmx(struct kvm_vcpu *vcpu)
447{
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000448 return container_of(vcpu, struct vcpu_vmx, vcpu);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400449}
450
Nadav Har'El22bd0352011-05-25 23:05:57 +0300451#define VMCS12_OFFSET(x) offsetof(struct vmcs12, x)
452#define FIELD(number, name) [number] = VMCS12_OFFSET(name)
453#define FIELD64(number, name) [number] = VMCS12_OFFSET(name), \
454 [number##_HIGH] = VMCS12_OFFSET(name)+4
455
Mathias Krause772e0312012-08-30 01:30:19 +0200456static const unsigned short vmcs_field_to_offset_table[] = {
Nadav Har'El22bd0352011-05-25 23:05:57 +0300457 FIELD(VIRTUAL_PROCESSOR_ID, virtual_processor_id),
458 FIELD(GUEST_ES_SELECTOR, guest_es_selector),
459 FIELD(GUEST_CS_SELECTOR, guest_cs_selector),
460 FIELD(GUEST_SS_SELECTOR, guest_ss_selector),
461 FIELD(GUEST_DS_SELECTOR, guest_ds_selector),
462 FIELD(GUEST_FS_SELECTOR, guest_fs_selector),
463 FIELD(GUEST_GS_SELECTOR, guest_gs_selector),
464 FIELD(GUEST_LDTR_SELECTOR, guest_ldtr_selector),
465 FIELD(GUEST_TR_SELECTOR, guest_tr_selector),
466 FIELD(HOST_ES_SELECTOR, host_es_selector),
467 FIELD(HOST_CS_SELECTOR, host_cs_selector),
468 FIELD(HOST_SS_SELECTOR, host_ss_selector),
469 FIELD(HOST_DS_SELECTOR, host_ds_selector),
470 FIELD(HOST_FS_SELECTOR, host_fs_selector),
471 FIELD(HOST_GS_SELECTOR, host_gs_selector),
472 FIELD(HOST_TR_SELECTOR, host_tr_selector),
473 FIELD64(IO_BITMAP_A, io_bitmap_a),
474 FIELD64(IO_BITMAP_B, io_bitmap_b),
475 FIELD64(MSR_BITMAP, msr_bitmap),
476 FIELD64(VM_EXIT_MSR_STORE_ADDR, vm_exit_msr_store_addr),
477 FIELD64(VM_EXIT_MSR_LOAD_ADDR, vm_exit_msr_load_addr),
478 FIELD64(VM_ENTRY_MSR_LOAD_ADDR, vm_entry_msr_load_addr),
479 FIELD64(TSC_OFFSET, tsc_offset),
480 FIELD64(VIRTUAL_APIC_PAGE_ADDR, virtual_apic_page_addr),
481 FIELD64(APIC_ACCESS_ADDR, apic_access_addr),
482 FIELD64(EPT_POINTER, ept_pointer),
483 FIELD64(GUEST_PHYSICAL_ADDRESS, guest_physical_address),
484 FIELD64(VMCS_LINK_POINTER, vmcs_link_pointer),
485 FIELD64(GUEST_IA32_DEBUGCTL, guest_ia32_debugctl),
486 FIELD64(GUEST_IA32_PAT, guest_ia32_pat),
487 FIELD64(GUEST_IA32_EFER, guest_ia32_efer),
488 FIELD64(GUEST_IA32_PERF_GLOBAL_CTRL, guest_ia32_perf_global_ctrl),
489 FIELD64(GUEST_PDPTR0, guest_pdptr0),
490 FIELD64(GUEST_PDPTR1, guest_pdptr1),
491 FIELD64(GUEST_PDPTR2, guest_pdptr2),
492 FIELD64(GUEST_PDPTR3, guest_pdptr3),
493 FIELD64(HOST_IA32_PAT, host_ia32_pat),
494 FIELD64(HOST_IA32_EFER, host_ia32_efer),
495 FIELD64(HOST_IA32_PERF_GLOBAL_CTRL, host_ia32_perf_global_ctrl),
496 FIELD(PIN_BASED_VM_EXEC_CONTROL, pin_based_vm_exec_control),
497 FIELD(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control),
498 FIELD(EXCEPTION_BITMAP, exception_bitmap),
499 FIELD(PAGE_FAULT_ERROR_CODE_MASK, page_fault_error_code_mask),
500 FIELD(PAGE_FAULT_ERROR_CODE_MATCH, page_fault_error_code_match),
501 FIELD(CR3_TARGET_COUNT, cr3_target_count),
502 FIELD(VM_EXIT_CONTROLS, vm_exit_controls),
503 FIELD(VM_EXIT_MSR_STORE_COUNT, vm_exit_msr_store_count),
504 FIELD(VM_EXIT_MSR_LOAD_COUNT, vm_exit_msr_load_count),
505 FIELD(VM_ENTRY_CONTROLS, vm_entry_controls),
506 FIELD(VM_ENTRY_MSR_LOAD_COUNT, vm_entry_msr_load_count),
507 FIELD(VM_ENTRY_INTR_INFO_FIELD, vm_entry_intr_info_field),
508 FIELD(VM_ENTRY_EXCEPTION_ERROR_CODE, vm_entry_exception_error_code),
509 FIELD(VM_ENTRY_INSTRUCTION_LEN, vm_entry_instruction_len),
510 FIELD(TPR_THRESHOLD, tpr_threshold),
511 FIELD(SECONDARY_VM_EXEC_CONTROL, secondary_vm_exec_control),
512 FIELD(VM_INSTRUCTION_ERROR, vm_instruction_error),
513 FIELD(VM_EXIT_REASON, vm_exit_reason),
514 FIELD(VM_EXIT_INTR_INFO, vm_exit_intr_info),
515 FIELD(VM_EXIT_INTR_ERROR_CODE, vm_exit_intr_error_code),
516 FIELD(IDT_VECTORING_INFO_FIELD, idt_vectoring_info_field),
517 FIELD(IDT_VECTORING_ERROR_CODE, idt_vectoring_error_code),
518 FIELD(VM_EXIT_INSTRUCTION_LEN, vm_exit_instruction_len),
519 FIELD(VMX_INSTRUCTION_INFO, vmx_instruction_info),
520 FIELD(GUEST_ES_LIMIT, guest_es_limit),
521 FIELD(GUEST_CS_LIMIT, guest_cs_limit),
522 FIELD(GUEST_SS_LIMIT, guest_ss_limit),
523 FIELD(GUEST_DS_LIMIT, guest_ds_limit),
524 FIELD(GUEST_FS_LIMIT, guest_fs_limit),
525 FIELD(GUEST_GS_LIMIT, guest_gs_limit),
526 FIELD(GUEST_LDTR_LIMIT, guest_ldtr_limit),
527 FIELD(GUEST_TR_LIMIT, guest_tr_limit),
528 FIELD(GUEST_GDTR_LIMIT, guest_gdtr_limit),
529 FIELD(GUEST_IDTR_LIMIT, guest_idtr_limit),
530 FIELD(GUEST_ES_AR_BYTES, guest_es_ar_bytes),
531 FIELD(GUEST_CS_AR_BYTES, guest_cs_ar_bytes),
532 FIELD(GUEST_SS_AR_BYTES, guest_ss_ar_bytes),
533 FIELD(GUEST_DS_AR_BYTES, guest_ds_ar_bytes),
534 FIELD(GUEST_FS_AR_BYTES, guest_fs_ar_bytes),
535 FIELD(GUEST_GS_AR_BYTES, guest_gs_ar_bytes),
536 FIELD(GUEST_LDTR_AR_BYTES, guest_ldtr_ar_bytes),
537 FIELD(GUEST_TR_AR_BYTES, guest_tr_ar_bytes),
538 FIELD(GUEST_INTERRUPTIBILITY_INFO, guest_interruptibility_info),
539 FIELD(GUEST_ACTIVITY_STATE, guest_activity_state),
540 FIELD(GUEST_SYSENTER_CS, guest_sysenter_cs),
541 FIELD(HOST_IA32_SYSENTER_CS, host_ia32_sysenter_cs),
542 FIELD(CR0_GUEST_HOST_MASK, cr0_guest_host_mask),
543 FIELD(CR4_GUEST_HOST_MASK, cr4_guest_host_mask),
544 FIELD(CR0_READ_SHADOW, cr0_read_shadow),
545 FIELD(CR4_READ_SHADOW, cr4_read_shadow),
546 FIELD(CR3_TARGET_VALUE0, cr3_target_value0),
547 FIELD(CR3_TARGET_VALUE1, cr3_target_value1),
548 FIELD(CR3_TARGET_VALUE2, cr3_target_value2),
549 FIELD(CR3_TARGET_VALUE3, cr3_target_value3),
550 FIELD(EXIT_QUALIFICATION, exit_qualification),
551 FIELD(GUEST_LINEAR_ADDRESS, guest_linear_address),
552 FIELD(GUEST_CR0, guest_cr0),
553 FIELD(GUEST_CR3, guest_cr3),
554 FIELD(GUEST_CR4, guest_cr4),
555 FIELD(GUEST_ES_BASE, guest_es_base),
556 FIELD(GUEST_CS_BASE, guest_cs_base),
557 FIELD(GUEST_SS_BASE, guest_ss_base),
558 FIELD(GUEST_DS_BASE, guest_ds_base),
559 FIELD(GUEST_FS_BASE, guest_fs_base),
560 FIELD(GUEST_GS_BASE, guest_gs_base),
561 FIELD(GUEST_LDTR_BASE, guest_ldtr_base),
562 FIELD(GUEST_TR_BASE, guest_tr_base),
563 FIELD(GUEST_GDTR_BASE, guest_gdtr_base),
564 FIELD(GUEST_IDTR_BASE, guest_idtr_base),
565 FIELD(GUEST_DR7, guest_dr7),
566 FIELD(GUEST_RSP, guest_rsp),
567 FIELD(GUEST_RIP, guest_rip),
568 FIELD(GUEST_RFLAGS, guest_rflags),
569 FIELD(GUEST_PENDING_DBG_EXCEPTIONS, guest_pending_dbg_exceptions),
570 FIELD(GUEST_SYSENTER_ESP, guest_sysenter_esp),
571 FIELD(GUEST_SYSENTER_EIP, guest_sysenter_eip),
572 FIELD(HOST_CR0, host_cr0),
573 FIELD(HOST_CR3, host_cr3),
574 FIELD(HOST_CR4, host_cr4),
575 FIELD(HOST_FS_BASE, host_fs_base),
576 FIELD(HOST_GS_BASE, host_gs_base),
577 FIELD(HOST_TR_BASE, host_tr_base),
578 FIELD(HOST_GDTR_BASE, host_gdtr_base),
579 FIELD(HOST_IDTR_BASE, host_idtr_base),
580 FIELD(HOST_IA32_SYSENTER_ESP, host_ia32_sysenter_esp),
581 FIELD(HOST_IA32_SYSENTER_EIP, host_ia32_sysenter_eip),
582 FIELD(HOST_RSP, host_rsp),
583 FIELD(HOST_RIP, host_rip),
584};
585static const int max_vmcs_field = ARRAY_SIZE(vmcs_field_to_offset_table);
586
587static inline short vmcs_field_to_offset(unsigned long field)
588{
589 if (field >= max_vmcs_field || vmcs_field_to_offset_table[field] == 0)
590 return -1;
591 return vmcs_field_to_offset_table[field];
592}
593
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300594static inline struct vmcs12 *get_vmcs12(struct kvm_vcpu *vcpu)
595{
596 return to_vmx(vcpu)->nested.current_vmcs12;
597}
598
599static struct page *nested_get_page(struct kvm_vcpu *vcpu, gpa_t addr)
600{
601 struct page *page = gfn_to_page(vcpu->kvm, addr >> PAGE_SHIFT);
Xiao Guangrong32cad842012-08-03 15:42:52 +0800602 if (is_error_page(page))
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300603 return NULL;
Xiao Guangrong32cad842012-08-03 15:42:52 +0800604
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300605 return page;
606}
607
608static void nested_release_page(struct page *page)
609{
610 kvm_release_page_dirty(page);
611}
612
613static void nested_release_page_clean(struct page *page)
614{
615 kvm_release_page_clean(page);
616}
617
Sheng Yang4e1096d2008-07-06 19:16:51 +0800618static u64 construct_eptp(unsigned long root_hpa);
Dongxiao Xu4610c9c2010-05-11 18:29:48 +0800619static void kvm_cpu_vmxon(u64 addr);
620static void kvm_cpu_vmxoff(void);
Avi Kivityaff48ba2010-12-05 18:56:11 +0200621static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3);
Gleb Natapov776e58e2011-03-13 12:34:27 +0200622static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr);
Orit Wassermanb246dd52012-05-31 14:49:22 +0300623static void vmx_set_segment(struct kvm_vcpu *vcpu,
624 struct kvm_segment *var, int seg);
625static void vmx_get_segment(struct kvm_vcpu *vcpu,
626 struct kvm_segment *var, int seg);
Avi Kivity75880a02007-06-20 11:20:04 +0300627
Avi Kivity6aa8b732006-12-10 02:21:36 -0800628static DEFINE_PER_CPU(struct vmcs *, vmxarea);
629static DEFINE_PER_CPU(struct vmcs *, current_vmcs);
Nadav Har'Eld462b812011-05-24 15:26:10 +0300630/*
631 * We maintain a per-CPU linked-list of VMCS loaded on that CPU. This is needed
632 * when a CPU is brought down, and we need to VMCLEAR all VMCSs loaded on it.
633 */
634static DEFINE_PER_CPU(struct list_head, loaded_vmcss_on_cpu);
Avi Kivity3444d7d2010-07-26 18:32:38 +0300635static DEFINE_PER_CPU(struct desc_ptr, host_gdt);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800636
Avi Kivity3e7c73e2009-02-24 21:46:19 +0200637static unsigned long *vmx_io_bitmap_a;
638static unsigned long *vmx_io_bitmap_b;
Avi Kivity58972972009-02-24 22:26:47 +0200639static unsigned long *vmx_msr_bitmap_legacy;
640static unsigned long *vmx_msr_bitmap_longmode;
He, Qingfdef3ad2007-04-30 09:45:24 +0300641
Avi Kivity110312c2010-12-21 12:54:20 +0200642static bool cpu_has_load_ia32_efer;
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200643static bool cpu_has_load_perf_global_ctrl;
Avi Kivity110312c2010-12-21 12:54:20 +0200644
Sheng Yang2384d2b2008-01-17 15:14:33 +0800645static DECLARE_BITMAP(vmx_vpid_bitmap, VMX_NR_VPIDS);
646static DEFINE_SPINLOCK(vmx_vpid_lock);
647
Yang, Sheng1c3d14f2007-07-29 11:07:42 +0300648static struct vmcs_config {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800649 int size;
650 int order;
651 u32 revision_id;
Yang, Sheng1c3d14f2007-07-29 11:07:42 +0300652 u32 pin_based_exec_ctrl;
653 u32 cpu_based_exec_ctrl;
Sheng Yangf78e0e22007-10-29 09:40:42 +0800654 u32 cpu_based_2nd_exec_ctrl;
Yang, Sheng1c3d14f2007-07-29 11:07:42 +0300655 u32 vmexit_ctrl;
656 u32 vmentry_ctrl;
657} vmcs_config;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800658
Hannes Ederefff9e52008-11-28 17:02:06 +0100659static struct vmx_capability {
Sheng Yangd56f5462008-04-25 10:13:16 +0800660 u32 ept;
661 u32 vpid;
662} vmx_capability;
663
Avi Kivity6aa8b732006-12-10 02:21:36 -0800664#define VMX_SEGMENT_FIELD(seg) \
665 [VCPU_SREG_##seg] = { \
666 .selector = GUEST_##seg##_SELECTOR, \
667 .base = GUEST_##seg##_BASE, \
668 .limit = GUEST_##seg##_LIMIT, \
669 .ar_bytes = GUEST_##seg##_AR_BYTES, \
670 }
671
Mathias Krause772e0312012-08-30 01:30:19 +0200672static const struct kvm_vmx_segment_field {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800673 unsigned selector;
674 unsigned base;
675 unsigned limit;
676 unsigned ar_bytes;
677} kvm_vmx_segment_fields[] = {
678 VMX_SEGMENT_FIELD(CS),
679 VMX_SEGMENT_FIELD(DS),
680 VMX_SEGMENT_FIELD(ES),
681 VMX_SEGMENT_FIELD(FS),
682 VMX_SEGMENT_FIELD(GS),
683 VMX_SEGMENT_FIELD(SS),
684 VMX_SEGMENT_FIELD(TR),
685 VMX_SEGMENT_FIELD(LDTR),
686};
687
Avi Kivity26bb0982009-09-07 11:14:12 +0300688static u64 host_efer;
689
Avi Kivity6de4f3ad2009-05-31 22:58:47 +0300690static void ept_save_pdptrs(struct kvm_vcpu *vcpu);
691
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300692/*
Brian Gerst8c065852010-07-17 09:03:26 -0400693 * Keep MSR_STAR at the end, as setup_msrs() will try to optimize it
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300694 * away by decrementing the array size.
695 */
Avi Kivity6aa8b732006-12-10 02:21:36 -0800696static const u32 vmx_msr_index[] = {
Avi Kivity05b3e0c2006-12-13 00:33:45 -0800697#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300698 MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800699#endif
Brian Gerst8c065852010-07-17 09:03:26 -0400700 MSR_EFER, MSR_TSC_AUX, MSR_STAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800701};
Ahmed S. Darwish9d8f5492007-02-19 14:37:46 +0200702#define NR_VMX_MSR ARRAY_SIZE(vmx_msr_index)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800703
Gui Jianfeng31299942010-03-15 17:29:09 +0800704static inline bool is_page_fault(u32 intr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800705{
706 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
707 INTR_INFO_VALID_MASK)) ==
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +0100708 (INTR_TYPE_HARD_EXCEPTION | PF_VECTOR | INTR_INFO_VALID_MASK);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800709}
710
Gui Jianfeng31299942010-03-15 17:29:09 +0800711static inline bool is_no_device(u32 intr_info)
Anthony Liguori2ab455c2007-04-27 09:29:49 +0300712{
713 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
714 INTR_INFO_VALID_MASK)) ==
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +0100715 (INTR_TYPE_HARD_EXCEPTION | NM_VECTOR | INTR_INFO_VALID_MASK);
Anthony Liguori2ab455c2007-04-27 09:29:49 +0300716}
717
Gui Jianfeng31299942010-03-15 17:29:09 +0800718static inline bool is_invalid_opcode(u32 intr_info)
Anthony Liguori7aa81cc2007-09-17 14:57:50 -0500719{
720 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
721 INTR_INFO_VALID_MASK)) ==
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +0100722 (INTR_TYPE_HARD_EXCEPTION | UD_VECTOR | INTR_INFO_VALID_MASK);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -0500723}
724
Gui Jianfeng31299942010-03-15 17:29:09 +0800725static inline bool is_external_interrupt(u32 intr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800726{
727 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
728 == (INTR_TYPE_EXT_INTR | INTR_INFO_VALID_MASK);
729}
730
Gui Jianfeng31299942010-03-15 17:29:09 +0800731static inline bool is_machine_check(u32 intr_info)
Andi Kleena0861c02009-06-08 17:37:09 +0800732{
733 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
734 INTR_INFO_VALID_MASK)) ==
735 (INTR_TYPE_HARD_EXCEPTION | MC_VECTOR | INTR_INFO_VALID_MASK);
736}
737
Gui Jianfeng31299942010-03-15 17:29:09 +0800738static inline bool cpu_has_vmx_msr_bitmap(void)
Sheng Yang25c5f222008-03-28 13:18:56 +0800739{
Sheng Yang04547152009-04-01 15:52:31 +0800740 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_USE_MSR_BITMAPS;
Sheng Yang25c5f222008-03-28 13:18:56 +0800741}
742
Gui Jianfeng31299942010-03-15 17:29:09 +0800743static inline bool cpu_has_vmx_tpr_shadow(void)
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800744{
Sheng Yang04547152009-04-01 15:52:31 +0800745 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW;
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800746}
747
Gui Jianfeng31299942010-03-15 17:29:09 +0800748static inline bool vm_need_tpr_shadow(struct kvm *kvm)
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800749{
Sheng Yang04547152009-04-01 15:52:31 +0800750 return (cpu_has_vmx_tpr_shadow()) && (irqchip_in_kernel(kvm));
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800751}
752
Gui Jianfeng31299942010-03-15 17:29:09 +0800753static inline bool cpu_has_secondary_exec_ctrls(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +0800754{
Sheng Yang04547152009-04-01 15:52:31 +0800755 return vmcs_config.cpu_based_exec_ctrl &
756 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Sheng Yangf78e0e22007-10-29 09:40:42 +0800757}
758
Avi Kivity774ead32007-12-26 13:57:04 +0200759static inline bool cpu_has_vmx_virtualize_apic_accesses(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +0800760{
Sheng Yang04547152009-04-01 15:52:31 +0800761 return vmcs_config.cpu_based_2nd_exec_ctrl &
762 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
763}
764
765static inline bool cpu_has_vmx_flexpriority(void)
766{
767 return cpu_has_vmx_tpr_shadow() &&
768 cpu_has_vmx_virtualize_apic_accesses();
Sheng Yangf78e0e22007-10-29 09:40:42 +0800769}
770
Marcelo Tosattie7997942009-06-11 12:07:40 -0300771static inline bool cpu_has_vmx_ept_execute_only(void)
772{
Gui Jianfeng31299942010-03-15 17:29:09 +0800773 return vmx_capability.ept & VMX_EPT_EXECUTE_ONLY_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -0300774}
775
776static inline bool cpu_has_vmx_eptp_uncacheable(void)
777{
Gui Jianfeng31299942010-03-15 17:29:09 +0800778 return vmx_capability.ept & VMX_EPTP_UC_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -0300779}
780
781static inline bool cpu_has_vmx_eptp_writeback(void)
782{
Gui Jianfeng31299942010-03-15 17:29:09 +0800783 return vmx_capability.ept & VMX_EPTP_WB_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -0300784}
785
786static inline bool cpu_has_vmx_ept_2m_page(void)
787{
Gui Jianfeng31299942010-03-15 17:29:09 +0800788 return vmx_capability.ept & VMX_EPT_2MB_PAGE_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -0300789}
790
Sheng Yang878403b2010-01-05 19:02:29 +0800791static inline bool cpu_has_vmx_ept_1g_page(void)
792{
Gui Jianfeng31299942010-03-15 17:29:09 +0800793 return vmx_capability.ept & VMX_EPT_1GB_PAGE_BIT;
Sheng Yang878403b2010-01-05 19:02:29 +0800794}
795
Sheng Yang4bc9b982010-06-02 14:05:24 +0800796static inline bool cpu_has_vmx_ept_4levels(void)
797{
798 return vmx_capability.ept & VMX_EPT_PAGE_WALK_4_BIT;
799}
800
Xudong Hao83c3a332012-05-28 19:33:35 +0800801static inline bool cpu_has_vmx_ept_ad_bits(void)
802{
803 return vmx_capability.ept & VMX_EPT_AD_BIT;
804}
805
Gui Jianfeng31299942010-03-15 17:29:09 +0800806static inline bool cpu_has_vmx_invept_context(void)
Sheng Yangd56f5462008-04-25 10:13:16 +0800807{
Gui Jianfeng31299942010-03-15 17:29:09 +0800808 return vmx_capability.ept & VMX_EPT_EXTENT_CONTEXT_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +0800809}
810
Gui Jianfeng31299942010-03-15 17:29:09 +0800811static inline bool cpu_has_vmx_invept_global(void)
Sheng Yangd56f5462008-04-25 10:13:16 +0800812{
Gui Jianfeng31299942010-03-15 17:29:09 +0800813 return vmx_capability.ept & VMX_EPT_EXTENT_GLOBAL_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +0800814}
815
Gui Jianfeng518c8ae2010-06-04 08:51:39 +0800816static inline bool cpu_has_vmx_invvpid_single(void)
817{
818 return vmx_capability.vpid & VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT;
819}
820
Gui Jianfengb9d762f2010-06-07 10:32:29 +0800821static inline bool cpu_has_vmx_invvpid_global(void)
822{
823 return vmx_capability.vpid & VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT;
824}
825
Gui Jianfeng31299942010-03-15 17:29:09 +0800826static inline bool cpu_has_vmx_ept(void)
Sheng Yangd56f5462008-04-25 10:13:16 +0800827{
Sheng Yang04547152009-04-01 15:52:31 +0800828 return vmcs_config.cpu_based_2nd_exec_ctrl &
829 SECONDARY_EXEC_ENABLE_EPT;
Sheng Yangd56f5462008-04-25 10:13:16 +0800830}
831
Gui Jianfeng31299942010-03-15 17:29:09 +0800832static inline bool cpu_has_vmx_unrestricted_guest(void)
Nitin A Kamble3a624e22009-06-08 11:34:16 -0700833{
834 return vmcs_config.cpu_based_2nd_exec_ctrl &
835 SECONDARY_EXEC_UNRESTRICTED_GUEST;
836}
837
Gui Jianfeng31299942010-03-15 17:29:09 +0800838static inline bool cpu_has_vmx_ple(void)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800839{
840 return vmcs_config.cpu_based_2nd_exec_ctrl &
841 SECONDARY_EXEC_PAUSE_LOOP_EXITING;
842}
843
Gui Jianfeng31299942010-03-15 17:29:09 +0800844static inline bool vm_need_virtualize_apic_accesses(struct kvm *kvm)
Sheng Yangf78e0e22007-10-29 09:40:42 +0800845{
Gui Jianfeng6d3e4352010-01-29 15:36:59 +0800846 return flexpriority_enabled && irqchip_in_kernel(kvm);
Sheng Yangf78e0e22007-10-29 09:40:42 +0800847}
848
Gui Jianfeng31299942010-03-15 17:29:09 +0800849static inline bool cpu_has_vmx_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +0800850{
Sheng Yang04547152009-04-01 15:52:31 +0800851 return vmcs_config.cpu_based_2nd_exec_ctrl &
852 SECONDARY_EXEC_ENABLE_VPID;
Sheng Yang2384d2b2008-01-17 15:14:33 +0800853}
854
Gui Jianfeng31299942010-03-15 17:29:09 +0800855static inline bool cpu_has_vmx_rdtscp(void)
Sheng Yang4e47c7a2009-12-18 16:48:47 +0800856{
857 return vmcs_config.cpu_based_2nd_exec_ctrl &
858 SECONDARY_EXEC_RDTSCP;
859}
860
Mao, Junjiead756a12012-07-02 01:18:48 +0000861static inline bool cpu_has_vmx_invpcid(void)
862{
863 return vmcs_config.cpu_based_2nd_exec_ctrl &
864 SECONDARY_EXEC_ENABLE_INVPCID;
865}
866
Gui Jianfeng31299942010-03-15 17:29:09 +0800867static inline bool cpu_has_virtual_nmis(void)
Sheng Yangf08864b2008-05-15 18:23:25 +0800868{
869 return vmcs_config.pin_based_exec_ctrl & PIN_BASED_VIRTUAL_NMIS;
870}
871
Sheng Yangf5f48ee2010-06-30 12:25:15 +0800872static inline bool cpu_has_vmx_wbinvd_exit(void)
873{
874 return vmcs_config.cpu_based_2nd_exec_ctrl &
875 SECONDARY_EXEC_WBINVD_EXITING;
876}
877
Sheng Yang04547152009-04-01 15:52:31 +0800878static inline bool report_flexpriority(void)
879{
880 return flexpriority_enabled;
881}
882
Nadav Har'Elfe3ef052011-05-25 23:10:02 +0300883static inline bool nested_cpu_has(struct vmcs12 *vmcs12, u32 bit)
884{
885 return vmcs12->cpu_based_vm_exec_control & bit;
886}
887
888static inline bool nested_cpu_has2(struct vmcs12 *vmcs12, u32 bit)
889{
890 return (vmcs12->cpu_based_vm_exec_control &
891 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) &&
892 (vmcs12->secondary_vm_exec_control & bit);
893}
894
Nadav Har'El644d7112011-05-25 23:12:35 +0300895static inline bool nested_cpu_has_virtual_nmis(struct vmcs12 *vmcs12,
896 struct kvm_vcpu *vcpu)
897{
898 return vmcs12->pin_based_vm_exec_control & PIN_BASED_VIRTUAL_NMIS;
899}
900
901static inline bool is_exception(u32 intr_info)
902{
903 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
904 == (INTR_TYPE_HARD_EXCEPTION | INTR_INFO_VALID_MASK);
905}
906
907static void nested_vmx_vmexit(struct kvm_vcpu *vcpu);
Nadav Har'El7c177932011-05-25 23:12:04 +0300908static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
909 struct vmcs12 *vmcs12,
910 u32 reason, unsigned long qualification);
911
Rusty Russell8b9cf982007-07-30 16:31:43 +1000912static int __find_msr_index(struct vcpu_vmx *vmx, u32 msr)
Avi Kivity7725f0b2006-12-13 00:34:01 -0800913{
914 int i;
915
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400916 for (i = 0; i < vmx->nmsrs; ++i)
Avi Kivity26bb0982009-09-07 11:14:12 +0300917 if (vmx_msr_index[vmx->guest_msrs[i].index] == msr)
Eddie Donga75beee2007-05-17 18:55:15 +0300918 return i;
919 return -1;
920}
921
Sheng Yang2384d2b2008-01-17 15:14:33 +0800922static inline void __invvpid(int ext, u16 vpid, gva_t gva)
923{
924 struct {
925 u64 vpid : 16;
926 u64 rsvd : 48;
927 u64 gva;
928 } operand = { vpid, 0, gva };
929
Avi Kivity4ecac3f2008-05-13 13:23:38 +0300930 asm volatile (__ex(ASM_VMX_INVVPID)
Sheng Yang2384d2b2008-01-17 15:14:33 +0800931 /* CF==1 or ZF==1 --> rc = -1 */
932 "; ja 1f ; ud2 ; 1:"
933 : : "a"(&operand), "c"(ext) : "cc", "memory");
934}
935
Sheng Yang14394422008-04-28 12:24:45 +0800936static inline void __invept(int ext, u64 eptp, gpa_t gpa)
937{
938 struct {
939 u64 eptp, gpa;
940 } operand = {eptp, gpa};
941
Avi Kivity4ecac3f2008-05-13 13:23:38 +0300942 asm volatile (__ex(ASM_VMX_INVEPT)
Sheng Yang14394422008-04-28 12:24:45 +0800943 /* CF==1 or ZF==1 --> rc = -1 */
944 "; ja 1f ; ud2 ; 1:\n"
945 : : "a" (&operand), "c" (ext) : "cc", "memory");
946}
947
Avi Kivity26bb0982009-09-07 11:14:12 +0300948static struct shared_msr_entry *find_msr_entry(struct vcpu_vmx *vmx, u32 msr)
Eddie Donga75beee2007-05-17 18:55:15 +0300949{
950 int i;
951
Rusty Russell8b9cf982007-07-30 16:31:43 +1000952 i = __find_msr_index(vmx, msr);
Eddie Donga75beee2007-05-17 18:55:15 +0300953 if (i >= 0)
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400954 return &vmx->guest_msrs[i];
Al Viro8b6d44c2007-02-09 16:38:40 +0000955 return NULL;
Avi Kivity7725f0b2006-12-13 00:34:01 -0800956}
957
Avi Kivity6aa8b732006-12-10 02:21:36 -0800958static void vmcs_clear(struct vmcs *vmcs)
959{
960 u64 phys_addr = __pa(vmcs);
961 u8 error;
962
Avi Kivity4ecac3f2008-05-13 13:23:38 +0300963 asm volatile (__ex(ASM_VMX_VMCLEAR_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +0200964 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800965 : "cc", "memory");
966 if (error)
967 printk(KERN_ERR "kvm: vmclear fail: %p/%llx\n",
968 vmcs, phys_addr);
969}
970
Nadav Har'Eld462b812011-05-24 15:26:10 +0300971static inline void loaded_vmcs_init(struct loaded_vmcs *loaded_vmcs)
972{
973 vmcs_clear(loaded_vmcs->vmcs);
974 loaded_vmcs->cpu = -1;
975 loaded_vmcs->launched = 0;
976}
977
Dongxiao Xu7725b892010-05-11 18:29:38 +0800978static void vmcs_load(struct vmcs *vmcs)
979{
980 u64 phys_addr = __pa(vmcs);
981 u8 error;
982
983 asm volatile (__ex(ASM_VMX_VMPTRLD_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +0200984 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Dongxiao Xu7725b892010-05-11 18:29:38 +0800985 : "cc", "memory");
986 if (error)
Nadav Har'El2844d842011-05-25 23:16:40 +0300987 printk(KERN_ERR "kvm: vmptrld %p/%llx failed\n",
Dongxiao Xu7725b892010-05-11 18:29:38 +0800988 vmcs, phys_addr);
989}
990
Zhang Yanfei8f536b72012-12-06 23:43:34 +0800991#ifdef CONFIG_KEXEC
992/*
993 * This bitmap is used to indicate whether the vmclear
994 * operation is enabled on all cpus. All disabled by
995 * default.
996 */
997static cpumask_t crash_vmclear_enabled_bitmap = CPU_MASK_NONE;
998
999static inline void crash_enable_local_vmclear(int cpu)
1000{
1001 cpumask_set_cpu(cpu, &crash_vmclear_enabled_bitmap);
1002}
1003
1004static inline void crash_disable_local_vmclear(int cpu)
1005{
1006 cpumask_clear_cpu(cpu, &crash_vmclear_enabled_bitmap);
1007}
1008
1009static inline int crash_local_vmclear_enabled(int cpu)
1010{
1011 return cpumask_test_cpu(cpu, &crash_vmclear_enabled_bitmap);
1012}
1013
1014static void crash_vmclear_local_loaded_vmcss(void)
1015{
1016 int cpu = raw_smp_processor_id();
1017 struct loaded_vmcs *v;
1018
1019 if (!crash_local_vmclear_enabled(cpu))
1020 return;
1021
1022 list_for_each_entry(v, &per_cpu(loaded_vmcss_on_cpu, cpu),
1023 loaded_vmcss_on_cpu_link)
1024 vmcs_clear(v->vmcs);
1025}
1026#else
1027static inline void crash_enable_local_vmclear(int cpu) { }
1028static inline void crash_disable_local_vmclear(int cpu) { }
1029#endif /* CONFIG_KEXEC */
1030
Nadav Har'Eld462b812011-05-24 15:26:10 +03001031static void __loaded_vmcs_clear(void *arg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001032{
Nadav Har'Eld462b812011-05-24 15:26:10 +03001033 struct loaded_vmcs *loaded_vmcs = arg;
Ingo Molnard3b2c332007-01-05 16:36:23 -08001034 int cpu = raw_smp_processor_id();
Avi Kivity6aa8b732006-12-10 02:21:36 -08001035
Nadav Har'Eld462b812011-05-24 15:26:10 +03001036 if (loaded_vmcs->cpu != cpu)
1037 return; /* vcpu migration can race with cpu offline */
1038 if (per_cpu(current_vmcs, cpu) == loaded_vmcs->vmcs)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001039 per_cpu(current_vmcs, cpu) = NULL;
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001040 crash_disable_local_vmclear(cpu);
Nadav Har'Eld462b812011-05-24 15:26:10 +03001041 list_del(&loaded_vmcs->loaded_vmcss_on_cpu_link);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08001042
1043 /*
1044 * we should ensure updating loaded_vmcs->loaded_vmcss_on_cpu_link
1045 * is before setting loaded_vmcs->vcpu to -1 which is done in
1046 * loaded_vmcs_init. Otherwise, other cpu can see vcpu = -1 fist
1047 * then adds the vmcs into percpu list before it is deleted.
1048 */
1049 smp_wmb();
1050
Nadav Har'Eld462b812011-05-24 15:26:10 +03001051 loaded_vmcs_init(loaded_vmcs);
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001052 crash_enable_local_vmclear(cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001053}
1054
Nadav Har'Eld462b812011-05-24 15:26:10 +03001055static void loaded_vmcs_clear(struct loaded_vmcs *loaded_vmcs)
Avi Kivity8d0be2b2007-02-12 00:54:46 -08001056{
Xiao Guangronge6c7d322012-11-28 20:53:15 +08001057 int cpu = loaded_vmcs->cpu;
1058
1059 if (cpu != -1)
1060 smp_call_function_single(cpu,
1061 __loaded_vmcs_clear, loaded_vmcs, 1);
Avi Kivity8d0be2b2007-02-12 00:54:46 -08001062}
1063
Gui Jianfeng1760dd42010-06-07 10:33:27 +08001064static inline void vpid_sync_vcpu_single(struct vcpu_vmx *vmx)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001065{
1066 if (vmx->vpid == 0)
1067 return;
1068
Gui Jianfeng518c8ae2010-06-04 08:51:39 +08001069 if (cpu_has_vmx_invvpid_single())
1070 __invvpid(VMX_VPID_EXTENT_SINGLE_CONTEXT, vmx->vpid, 0);
Sheng Yang2384d2b2008-01-17 15:14:33 +08001071}
1072
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001073static inline void vpid_sync_vcpu_global(void)
1074{
1075 if (cpu_has_vmx_invvpid_global())
1076 __invvpid(VMX_VPID_EXTENT_ALL_CONTEXT, 0, 0);
1077}
1078
1079static inline void vpid_sync_context(struct vcpu_vmx *vmx)
1080{
1081 if (cpu_has_vmx_invvpid_single())
Gui Jianfeng1760dd42010-06-07 10:33:27 +08001082 vpid_sync_vcpu_single(vmx);
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001083 else
1084 vpid_sync_vcpu_global();
1085}
1086
Sheng Yang14394422008-04-28 12:24:45 +08001087static inline void ept_sync_global(void)
1088{
1089 if (cpu_has_vmx_invept_global())
1090 __invept(VMX_EPT_EXTENT_GLOBAL, 0, 0);
1091}
1092
1093static inline void ept_sync_context(u64 eptp)
1094{
Avi Kivity089d0342009-03-23 18:26:32 +02001095 if (enable_ept) {
Sheng Yang14394422008-04-28 12:24:45 +08001096 if (cpu_has_vmx_invept_context())
1097 __invept(VMX_EPT_EXTENT_CONTEXT, eptp, 0);
1098 else
1099 ept_sync_global();
1100 }
1101}
1102
Avi Kivity96304212011-05-15 10:13:13 -04001103static __always_inline unsigned long vmcs_readl(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001104{
Avi Kivity5e520e62011-05-15 10:13:12 -04001105 unsigned long value;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001106
Avi Kivity5e520e62011-05-15 10:13:12 -04001107 asm volatile (__ex_clear(ASM_VMX_VMREAD_RDX_RAX, "%0")
1108 : "=a"(value) : "d"(field) : "cc");
Avi Kivity6aa8b732006-12-10 02:21:36 -08001109 return value;
1110}
1111
Avi Kivity96304212011-05-15 10:13:13 -04001112static __always_inline u16 vmcs_read16(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001113{
1114 return vmcs_readl(field);
1115}
1116
Avi Kivity96304212011-05-15 10:13:13 -04001117static __always_inline u32 vmcs_read32(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001118{
1119 return vmcs_readl(field);
1120}
1121
Avi Kivity96304212011-05-15 10:13:13 -04001122static __always_inline u64 vmcs_read64(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001123{
Avi Kivity05b3e0c2006-12-13 00:33:45 -08001124#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001125 return vmcs_readl(field);
1126#else
1127 return vmcs_readl(field) | ((u64)vmcs_readl(field+1) << 32);
1128#endif
1129}
1130
Avi Kivitye52de1b2007-01-05 16:36:56 -08001131static noinline void vmwrite_error(unsigned long field, unsigned long value)
1132{
1133 printk(KERN_ERR "vmwrite error: reg %lx value %lx (err %d)\n",
1134 field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
1135 dump_stack();
1136}
1137
Avi Kivity6aa8b732006-12-10 02:21:36 -08001138static void vmcs_writel(unsigned long field, unsigned long value)
1139{
1140 u8 error;
1141
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001142 asm volatile (__ex(ASM_VMX_VMWRITE_RAX_RDX) "; setna %0"
Mike Dayd77c26f2007-10-08 09:02:08 -04001143 : "=q"(error) : "a"(value), "d"(field) : "cc");
Avi Kivitye52de1b2007-01-05 16:36:56 -08001144 if (unlikely(error))
1145 vmwrite_error(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001146}
1147
1148static void vmcs_write16(unsigned long field, u16 value)
1149{
1150 vmcs_writel(field, value);
1151}
1152
1153static void vmcs_write32(unsigned long field, u32 value)
1154{
1155 vmcs_writel(field, value);
1156}
1157
1158static void vmcs_write64(unsigned long field, u64 value)
1159{
Avi Kivity6aa8b732006-12-10 02:21:36 -08001160 vmcs_writel(field, value);
Avi Kivity7682f2d2008-05-12 19:25:43 +03001161#ifndef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001162 asm volatile ("");
1163 vmcs_writel(field+1, value >> 32);
1164#endif
1165}
1166
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001167static void vmcs_clear_bits(unsigned long field, u32 mask)
1168{
1169 vmcs_writel(field, vmcs_readl(field) & ~mask);
1170}
1171
1172static void vmcs_set_bits(unsigned long field, u32 mask)
1173{
1174 vmcs_writel(field, vmcs_readl(field) | mask);
1175}
1176
Avi Kivity2fb92db2011-04-27 19:42:18 +03001177static void vmx_segment_cache_clear(struct vcpu_vmx *vmx)
1178{
1179 vmx->segment_cache.bitmask = 0;
1180}
1181
1182static bool vmx_segment_cache_test_set(struct vcpu_vmx *vmx, unsigned seg,
1183 unsigned field)
1184{
1185 bool ret;
1186 u32 mask = 1 << (seg * SEG_FIELD_NR + field);
1187
1188 if (!(vmx->vcpu.arch.regs_avail & (1 << VCPU_EXREG_SEGMENTS))) {
1189 vmx->vcpu.arch.regs_avail |= (1 << VCPU_EXREG_SEGMENTS);
1190 vmx->segment_cache.bitmask = 0;
1191 }
1192 ret = vmx->segment_cache.bitmask & mask;
1193 vmx->segment_cache.bitmask |= mask;
1194 return ret;
1195}
1196
1197static u16 vmx_read_guest_seg_selector(struct vcpu_vmx *vmx, unsigned seg)
1198{
1199 u16 *p = &vmx->segment_cache.seg[seg].selector;
1200
1201 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_SEL))
1202 *p = vmcs_read16(kvm_vmx_segment_fields[seg].selector);
1203 return *p;
1204}
1205
1206static ulong vmx_read_guest_seg_base(struct vcpu_vmx *vmx, unsigned seg)
1207{
1208 ulong *p = &vmx->segment_cache.seg[seg].base;
1209
1210 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_BASE))
1211 *p = vmcs_readl(kvm_vmx_segment_fields[seg].base);
1212 return *p;
1213}
1214
1215static u32 vmx_read_guest_seg_limit(struct vcpu_vmx *vmx, unsigned seg)
1216{
1217 u32 *p = &vmx->segment_cache.seg[seg].limit;
1218
1219 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_LIMIT))
1220 *p = vmcs_read32(kvm_vmx_segment_fields[seg].limit);
1221 return *p;
1222}
1223
1224static u32 vmx_read_guest_seg_ar(struct vcpu_vmx *vmx, unsigned seg)
1225{
1226 u32 *p = &vmx->segment_cache.seg[seg].ar;
1227
1228 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_AR))
1229 *p = vmcs_read32(kvm_vmx_segment_fields[seg].ar_bytes);
1230 return *p;
1231}
1232
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001233static void update_exception_bitmap(struct kvm_vcpu *vcpu)
1234{
1235 u32 eb;
1236
Jan Kiszkafd7373c2010-01-20 18:20:20 +01001237 eb = (1u << PF_VECTOR) | (1u << UD_VECTOR) | (1u << MC_VECTOR) |
1238 (1u << NM_VECTOR) | (1u << DB_VECTOR);
1239 if ((vcpu->guest_debug &
1240 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP)) ==
1241 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP))
1242 eb |= 1u << BP_VECTOR;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03001243 if (to_vmx(vcpu)->rmode.vm86_active)
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001244 eb = ~0;
Avi Kivity089d0342009-03-23 18:26:32 +02001245 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08001246 eb &= ~(1u << PF_VECTOR); /* bypass_guest_pf = 0 */
Avi Kivity02daab22009-12-30 12:40:26 +02001247 if (vcpu->fpu_active)
1248 eb &= ~(1u << NM_VECTOR);
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001249
1250 /* When we are running a nested L2 guest and L1 specified for it a
1251 * certain exception bitmap, we must trap the same exceptions and pass
1252 * them to L1. When running L2, we will only handle the exceptions
1253 * specified above if L1 did not want them.
1254 */
1255 if (is_guest_mode(vcpu))
1256 eb |= get_vmcs12(vcpu)->exception_bitmap;
1257
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001258 vmcs_write32(EXCEPTION_BITMAP, eb);
1259}
1260
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001261static void clear_atomic_switch_msr_special(unsigned long entry,
1262 unsigned long exit)
1263{
1264 vmcs_clear_bits(VM_ENTRY_CONTROLS, entry);
1265 vmcs_clear_bits(VM_EXIT_CONTROLS, exit);
1266}
1267
Avi Kivity61d2ef22010-04-28 16:40:38 +03001268static void clear_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr)
1269{
1270 unsigned i;
1271 struct msr_autoload *m = &vmx->msr_autoload;
1272
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001273 switch (msr) {
1274 case MSR_EFER:
1275 if (cpu_has_load_ia32_efer) {
1276 clear_atomic_switch_msr_special(VM_ENTRY_LOAD_IA32_EFER,
1277 VM_EXIT_LOAD_IA32_EFER);
1278 return;
1279 }
1280 break;
1281 case MSR_CORE_PERF_GLOBAL_CTRL:
1282 if (cpu_has_load_perf_global_ctrl) {
1283 clear_atomic_switch_msr_special(
1284 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
1285 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
1286 return;
1287 }
1288 break;
Avi Kivity110312c2010-12-21 12:54:20 +02001289 }
1290
Avi Kivity61d2ef22010-04-28 16:40:38 +03001291 for (i = 0; i < m->nr; ++i)
1292 if (m->guest[i].index == msr)
1293 break;
1294
1295 if (i == m->nr)
1296 return;
1297 --m->nr;
1298 m->guest[i] = m->guest[m->nr];
1299 m->host[i] = m->host[m->nr];
1300 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
1301 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
1302}
1303
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001304static void add_atomic_switch_msr_special(unsigned long entry,
1305 unsigned long exit, unsigned long guest_val_vmcs,
1306 unsigned long host_val_vmcs, u64 guest_val, u64 host_val)
1307{
1308 vmcs_write64(guest_val_vmcs, guest_val);
1309 vmcs_write64(host_val_vmcs, host_val);
1310 vmcs_set_bits(VM_ENTRY_CONTROLS, entry);
1311 vmcs_set_bits(VM_EXIT_CONTROLS, exit);
1312}
1313
Avi Kivity61d2ef22010-04-28 16:40:38 +03001314static void add_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr,
1315 u64 guest_val, u64 host_val)
1316{
1317 unsigned i;
1318 struct msr_autoload *m = &vmx->msr_autoload;
1319
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001320 switch (msr) {
1321 case MSR_EFER:
1322 if (cpu_has_load_ia32_efer) {
1323 add_atomic_switch_msr_special(VM_ENTRY_LOAD_IA32_EFER,
1324 VM_EXIT_LOAD_IA32_EFER,
1325 GUEST_IA32_EFER,
1326 HOST_IA32_EFER,
1327 guest_val, host_val);
1328 return;
1329 }
1330 break;
1331 case MSR_CORE_PERF_GLOBAL_CTRL:
1332 if (cpu_has_load_perf_global_ctrl) {
1333 add_atomic_switch_msr_special(
1334 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
1335 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL,
1336 GUEST_IA32_PERF_GLOBAL_CTRL,
1337 HOST_IA32_PERF_GLOBAL_CTRL,
1338 guest_val, host_val);
1339 return;
1340 }
1341 break;
Avi Kivity110312c2010-12-21 12:54:20 +02001342 }
1343
Avi Kivity61d2ef22010-04-28 16:40:38 +03001344 for (i = 0; i < m->nr; ++i)
1345 if (m->guest[i].index == msr)
1346 break;
1347
Gleb Natapove7fc6f92011-10-05 14:01:24 +02001348 if (i == NR_AUTOLOAD_MSRS) {
1349 printk_once(KERN_WARNING"Not enough mst switch entries. "
1350 "Can't add msr %x\n", msr);
1351 return;
1352 } else if (i == m->nr) {
Avi Kivity61d2ef22010-04-28 16:40:38 +03001353 ++m->nr;
1354 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
1355 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
1356 }
1357
1358 m->guest[i].index = msr;
1359 m->guest[i].value = guest_val;
1360 m->host[i].index = msr;
1361 m->host[i].value = host_val;
1362}
1363
Avi Kivity33ed6322007-05-02 16:54:03 +03001364static void reload_tss(void)
1365{
Avi Kivity33ed6322007-05-02 16:54:03 +03001366 /*
1367 * VT restores TR but not its size. Useless.
1368 */
Avi Kivityd3591922010-07-26 18:32:39 +03001369 struct desc_ptr *gdt = &__get_cpu_var(host_gdt);
Avi Kivitya5f61302008-02-20 17:57:21 +02001370 struct desc_struct *descs;
Avi Kivity33ed6322007-05-02 16:54:03 +03001371
Avi Kivityd3591922010-07-26 18:32:39 +03001372 descs = (void *)gdt->address;
Avi Kivity33ed6322007-05-02 16:54:03 +03001373 descs[GDT_ENTRY_TSS].type = 9; /* available TSS */
1374 load_TR_desc();
Avi Kivity33ed6322007-05-02 16:54:03 +03001375}
1376
Avi Kivity92c0d902009-10-29 11:00:16 +02001377static bool update_transition_efer(struct vcpu_vmx *vmx, int efer_offset)
Eddie Dong2cc51562007-05-21 07:28:09 +03001378{
Roel Kluin3a34a882009-08-04 02:08:45 -07001379 u64 guest_efer;
Avi Kivity51c6cf62007-08-29 03:48:05 +03001380 u64 ignore_bits;
Eddie Dong2cc51562007-05-21 07:28:09 +03001381
Avi Kivityf6801df2010-01-21 15:31:50 +02001382 guest_efer = vmx->vcpu.arch.efer;
Roel Kluin3a34a882009-08-04 02:08:45 -07001383
Avi Kivity51c6cf62007-08-29 03:48:05 +03001384 /*
Guo Chao0fa06072012-06-28 15:16:19 +08001385 * NX is emulated; LMA and LME handled by hardware; SCE meaningless
Avi Kivity51c6cf62007-08-29 03:48:05 +03001386 * outside long mode
1387 */
1388 ignore_bits = EFER_NX | EFER_SCE;
1389#ifdef CONFIG_X86_64
1390 ignore_bits |= EFER_LMA | EFER_LME;
1391 /* SCE is meaningful only in long mode on Intel */
1392 if (guest_efer & EFER_LMA)
1393 ignore_bits &= ~(u64)EFER_SCE;
1394#endif
Avi Kivity51c6cf62007-08-29 03:48:05 +03001395 guest_efer &= ~ignore_bits;
1396 guest_efer |= host_efer & ignore_bits;
Avi Kivity26bb0982009-09-07 11:14:12 +03001397 vmx->guest_msrs[efer_offset].data = guest_efer;
Avi Kivityd5696722009-12-02 12:28:47 +02001398 vmx->guest_msrs[efer_offset].mask = ~ignore_bits;
Avi Kivity84ad33e2010-04-28 16:42:29 +03001399
1400 clear_atomic_switch_msr(vmx, MSR_EFER);
1401 /* On ept, can't emulate nx, and must switch nx atomically */
1402 if (enable_ept && ((vmx->vcpu.arch.efer ^ host_efer) & EFER_NX)) {
1403 guest_efer = vmx->vcpu.arch.efer;
1404 if (!(guest_efer & EFER_LMA))
1405 guest_efer &= ~EFER_LME;
1406 add_atomic_switch_msr(vmx, MSR_EFER, guest_efer, host_efer);
1407 return false;
1408 }
1409
Avi Kivity26bb0982009-09-07 11:14:12 +03001410 return true;
Avi Kivity51c6cf62007-08-29 03:48:05 +03001411}
1412
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001413static unsigned long segment_base(u16 selector)
1414{
Avi Kivityd3591922010-07-26 18:32:39 +03001415 struct desc_ptr *gdt = &__get_cpu_var(host_gdt);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001416 struct desc_struct *d;
1417 unsigned long table_base;
1418 unsigned long v;
1419
1420 if (!(selector & ~3))
1421 return 0;
1422
Avi Kivityd3591922010-07-26 18:32:39 +03001423 table_base = gdt->address;
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001424
1425 if (selector & 4) { /* from ldt */
1426 u16 ldt_selector = kvm_read_ldt();
1427
1428 if (!(ldt_selector & ~3))
1429 return 0;
1430
1431 table_base = segment_base(ldt_selector);
1432 }
1433 d = (struct desc_struct *)(table_base + (selector & ~7));
1434 v = get_desc_base(d);
1435#ifdef CONFIG_X86_64
1436 if (d->s == 0 && (d->type == 2 || d->type == 9 || d->type == 11))
1437 v |= ((unsigned long)((struct ldttss_desc64 *)d)->base3) << 32;
1438#endif
1439 return v;
1440}
1441
1442static inline unsigned long kvm_read_tr_base(void)
1443{
1444 u16 tr;
1445 asm("str %0" : "=g"(tr));
1446 return segment_base(tr);
1447}
1448
Avi Kivity04d2cc72007-09-10 18:10:54 +03001449static void vmx_save_host_state(struct kvm_vcpu *vcpu)
Avi Kivity33ed6322007-05-02 16:54:03 +03001450{
Avi Kivity04d2cc72007-09-10 18:10:54 +03001451 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03001452 int i;
Avi Kivity04d2cc72007-09-10 18:10:54 +03001453
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001454 if (vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03001455 return;
1456
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001457 vmx->host_state.loaded = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03001458 /*
1459 * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
1460 * allow segment selectors with cpl > 0 or ti == 1.
1461 */
Avi Kivityd6e88ae2008-07-10 16:53:33 +03001462 vmx->host_state.ldt_sel = kvm_read_ldt();
Laurent Vivier152d3f22007-08-23 16:33:11 +02001463 vmx->host_state.gs_ldt_reload_needed = vmx->host_state.ldt_sel;
Avi Kivity9581d442010-10-19 16:46:55 +02001464 savesegment(fs, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001465 if (!(vmx->host_state.fs_sel & 7)) {
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001466 vmcs_write16(HOST_FS_SELECTOR, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001467 vmx->host_state.fs_reload_needed = 0;
1468 } else {
Avi Kivity33ed6322007-05-02 16:54:03 +03001469 vmcs_write16(HOST_FS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001470 vmx->host_state.fs_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03001471 }
Avi Kivity9581d442010-10-19 16:46:55 +02001472 savesegment(gs, vmx->host_state.gs_sel);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001473 if (!(vmx->host_state.gs_sel & 7))
1474 vmcs_write16(HOST_GS_SELECTOR, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001475 else {
1476 vmcs_write16(HOST_GS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001477 vmx->host_state.gs_ldt_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03001478 }
1479
1480#ifdef CONFIG_X86_64
Avi Kivityb2da15a2012-05-13 19:53:24 +03001481 savesegment(ds, vmx->host_state.ds_sel);
1482 savesegment(es, vmx->host_state.es_sel);
1483#endif
1484
1485#ifdef CONFIG_X86_64
Avi Kivity33ed6322007-05-02 16:54:03 +03001486 vmcs_writel(HOST_FS_BASE, read_msr(MSR_FS_BASE));
1487 vmcs_writel(HOST_GS_BASE, read_msr(MSR_GS_BASE));
1488#else
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001489 vmcs_writel(HOST_FS_BASE, segment_base(vmx->host_state.fs_sel));
1490 vmcs_writel(HOST_GS_BASE, segment_base(vmx->host_state.gs_sel));
Avi Kivity33ed6322007-05-02 16:54:03 +03001491#endif
Avi Kivity707c0872007-05-02 17:33:43 +03001492
1493#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02001494 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
1495 if (is_long_mode(&vmx->vcpu))
Avi Kivity44ea2b12009-09-06 15:55:37 +03001496 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
Avi Kivity707c0872007-05-02 17:33:43 +03001497#endif
Avi Kivity26bb0982009-09-07 11:14:12 +03001498 for (i = 0; i < vmx->save_nmsrs; ++i)
1499 kvm_set_shared_msr(vmx->guest_msrs[i].index,
Avi Kivityd5696722009-12-02 12:28:47 +02001500 vmx->guest_msrs[i].data,
1501 vmx->guest_msrs[i].mask);
Avi Kivity33ed6322007-05-02 16:54:03 +03001502}
1503
Avi Kivitya9b21b62008-06-24 11:48:49 +03001504static void __vmx_load_host_state(struct vcpu_vmx *vmx)
Avi Kivity33ed6322007-05-02 16:54:03 +03001505{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001506 if (!vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03001507 return;
1508
Avi Kivitye1beb1d2007-11-18 13:50:24 +02001509 ++vmx->vcpu.stat.host_state_reload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001510 vmx->host_state.loaded = 0;
Avi Kivityc8770e72010-11-11 12:37:26 +02001511#ifdef CONFIG_X86_64
1512 if (is_long_mode(&vmx->vcpu))
1513 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
1514#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +02001515 if (vmx->host_state.gs_ldt_reload_needed) {
Avi Kivityd6e88ae2008-07-10 16:53:33 +03001516 kvm_load_ldt(vmx->host_state.ldt_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001517#ifdef CONFIG_X86_64
Avi Kivity9581d442010-10-19 16:46:55 +02001518 load_gs_index(vmx->host_state.gs_sel);
Avi Kivity9581d442010-10-19 16:46:55 +02001519#else
1520 loadsegment(gs, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001521#endif
Avi Kivity33ed6322007-05-02 16:54:03 +03001522 }
Avi Kivity0a77fe42010-10-19 18:48:35 +02001523 if (vmx->host_state.fs_reload_needed)
1524 loadsegment(fs, vmx->host_state.fs_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03001525#ifdef CONFIG_X86_64
1526 if (unlikely(vmx->host_state.ds_sel | vmx->host_state.es_sel)) {
1527 loadsegment(ds, vmx->host_state.ds_sel);
1528 loadsegment(es, vmx->host_state.es_sel);
1529 }
Avi Kivityb2da15a2012-05-13 19:53:24 +03001530#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +02001531 reload_tss();
Avi Kivity44ea2b12009-09-06 15:55:37 +03001532#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02001533 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
Avi Kivity44ea2b12009-09-06 15:55:37 +03001534#endif
Suresh Siddhab1a74bf2012-09-20 11:01:49 -07001535 /*
1536 * If the FPU is not active (through the host task or
1537 * the guest vcpu), then restore the cr0.TS bit.
1538 */
1539 if (!user_has_fpu() && !vmx->vcpu.guest_fpu_loaded)
1540 stts();
Avi Kivity3444d7d2010-07-26 18:32:38 +03001541 load_gdt(&__get_cpu_var(host_gdt));
Avi Kivity33ed6322007-05-02 16:54:03 +03001542}
1543
Avi Kivitya9b21b62008-06-24 11:48:49 +03001544static void vmx_load_host_state(struct vcpu_vmx *vmx)
1545{
1546 preempt_disable();
1547 __vmx_load_host_state(vmx);
1548 preempt_enable();
1549}
1550
Avi Kivity6aa8b732006-12-10 02:21:36 -08001551/*
1552 * Switches to specified vcpu, until a matching vcpu_put(), but assumes
1553 * vcpu mutex is already taken.
1554 */
Avi Kivity15ad7142007-07-11 18:17:21 +03001555static void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001556{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001557 struct vcpu_vmx *vmx = to_vmx(vcpu);
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08001558 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Avi Kivity6aa8b732006-12-10 02:21:36 -08001559
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08001560 if (!vmm_exclusive)
1561 kvm_cpu_vmxon(phys_addr);
Nadav Har'Eld462b812011-05-24 15:26:10 +03001562 else if (vmx->loaded_vmcs->cpu != cpu)
1563 loaded_vmcs_clear(vmx->loaded_vmcs);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001564
Nadav Har'Eld462b812011-05-24 15:26:10 +03001565 if (per_cpu(current_vmcs, cpu) != vmx->loaded_vmcs->vmcs) {
1566 per_cpu(current_vmcs, cpu) = vmx->loaded_vmcs->vmcs;
1567 vmcs_load(vmx->loaded_vmcs->vmcs);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001568 }
1569
Nadav Har'Eld462b812011-05-24 15:26:10 +03001570 if (vmx->loaded_vmcs->cpu != cpu) {
Avi Kivityd3591922010-07-26 18:32:39 +03001571 struct desc_ptr *gdt = &__get_cpu_var(host_gdt);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001572 unsigned long sysenter_esp;
1573
Avi Kivitya8eeb042010-05-10 12:34:53 +03001574 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001575 local_irq_disable();
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001576 crash_disable_local_vmclear(cpu);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08001577
1578 /*
1579 * Read loaded_vmcs->cpu should be before fetching
1580 * loaded_vmcs->loaded_vmcss_on_cpu_link.
1581 * See the comments in __loaded_vmcs_clear().
1582 */
1583 smp_rmb();
1584
Nadav Har'Eld462b812011-05-24 15:26:10 +03001585 list_add(&vmx->loaded_vmcs->loaded_vmcss_on_cpu_link,
1586 &per_cpu(loaded_vmcss_on_cpu, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001587 crash_enable_local_vmclear(cpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001588 local_irq_enable();
1589
Avi Kivity6aa8b732006-12-10 02:21:36 -08001590 /*
1591 * Linux uses per-cpu TSS and GDT, so set these when switching
1592 * processors.
1593 */
Avi Kivityd6e88ae2008-07-10 16:53:33 +03001594 vmcs_writel(HOST_TR_BASE, kvm_read_tr_base()); /* 22.2.4 */
Avi Kivityd3591922010-07-26 18:32:39 +03001595 vmcs_writel(HOST_GDTR_BASE, gdt->address); /* 22.2.4 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001596
1597 rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
1598 vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
Nadav Har'Eld462b812011-05-24 15:26:10 +03001599 vmx->loaded_vmcs->cpu = cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001600 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001601}
1602
1603static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
1604{
Avi Kivitya9b21b62008-06-24 11:48:49 +03001605 __vmx_load_host_state(to_vmx(vcpu));
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08001606 if (!vmm_exclusive) {
Nadav Har'Eld462b812011-05-24 15:26:10 +03001607 __loaded_vmcs_clear(to_vmx(vcpu)->loaded_vmcs);
1608 vcpu->cpu = -1;
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08001609 kvm_cpu_vmxoff();
1610 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001611}
1612
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001613static void vmx_fpu_activate(struct kvm_vcpu *vcpu)
1614{
Avi Kivity81231c62010-01-24 16:26:40 +02001615 ulong cr0;
1616
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001617 if (vcpu->fpu_active)
1618 return;
1619 vcpu->fpu_active = 1;
Avi Kivity81231c62010-01-24 16:26:40 +02001620 cr0 = vmcs_readl(GUEST_CR0);
1621 cr0 &= ~(X86_CR0_TS | X86_CR0_MP);
1622 cr0 |= kvm_read_cr0_bits(vcpu, X86_CR0_TS | X86_CR0_MP);
1623 vmcs_writel(GUEST_CR0, cr0);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001624 update_exception_bitmap(vcpu);
Avi Kivityedcafe32009-12-30 18:07:40 +02001625 vcpu->arch.cr0_guest_owned_bits = X86_CR0_TS;
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001626 if (is_guest_mode(vcpu))
1627 vcpu->arch.cr0_guest_owned_bits &=
1628 ~get_vmcs12(vcpu)->cr0_guest_host_mask;
Avi Kivityedcafe32009-12-30 18:07:40 +02001629 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001630}
1631
Avi Kivityedcafe32009-12-30 18:07:40 +02001632static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu);
1633
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03001634/*
1635 * Return the cr0 value that a nested guest would read. This is a combination
1636 * of the real cr0 used to run the guest (guest_cr0), and the bits shadowed by
1637 * its hypervisor (cr0_read_shadow).
1638 */
1639static inline unsigned long nested_read_cr0(struct vmcs12 *fields)
1640{
1641 return (fields->guest_cr0 & ~fields->cr0_guest_host_mask) |
1642 (fields->cr0_read_shadow & fields->cr0_guest_host_mask);
1643}
1644static inline unsigned long nested_read_cr4(struct vmcs12 *fields)
1645{
1646 return (fields->guest_cr4 & ~fields->cr4_guest_host_mask) |
1647 (fields->cr4_read_shadow & fields->cr4_guest_host_mask);
1648}
1649
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001650static void vmx_fpu_deactivate(struct kvm_vcpu *vcpu)
1651{
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001652 /* Note that there is no vcpu->fpu_active = 0 here. The caller must
1653 * set this *before* calling this function.
1654 */
Avi Kivityedcafe32009-12-30 18:07:40 +02001655 vmx_decache_cr0_guest_bits(vcpu);
Avi Kivity81231c62010-01-24 16:26:40 +02001656 vmcs_set_bits(GUEST_CR0, X86_CR0_TS | X86_CR0_MP);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001657 update_exception_bitmap(vcpu);
Avi Kivityedcafe32009-12-30 18:07:40 +02001658 vcpu->arch.cr0_guest_owned_bits = 0;
1659 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001660 if (is_guest_mode(vcpu)) {
1661 /*
1662 * L1's specified read shadow might not contain the TS bit,
1663 * so now that we turned on shadowing of this bit, we need to
1664 * set this bit of the shadow. Like in nested_vmx_run we need
1665 * nested_read_cr0(vmcs12), but vmcs12->guest_cr0 is not yet
1666 * up-to-date here because we just decached cr0.TS (and we'll
1667 * only update vmcs12->guest_cr0 on nested exit).
1668 */
1669 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
1670 vmcs12->guest_cr0 = (vmcs12->guest_cr0 & ~X86_CR0_TS) |
1671 (vcpu->arch.cr0 & X86_CR0_TS);
1672 vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
1673 } else
1674 vmcs_writel(CR0_READ_SHADOW, vcpu->arch.cr0);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001675}
1676
Avi Kivity6aa8b732006-12-10 02:21:36 -08001677static unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
1678{
Avi Kivity78ac8b42010-04-08 18:19:35 +03001679 unsigned long rflags, save_rflags;
Avi Kivity345dcaa2009-08-12 15:29:37 +03001680
Avi Kivity6de12732011-03-07 12:51:22 +02001681 if (!test_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail)) {
1682 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
1683 rflags = vmcs_readl(GUEST_RFLAGS);
1684 if (to_vmx(vcpu)->rmode.vm86_active) {
1685 rflags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
1686 save_rflags = to_vmx(vcpu)->rmode.save_rflags;
1687 rflags |= save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
1688 }
1689 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001690 }
Avi Kivity6de12732011-03-07 12:51:22 +02001691 return to_vmx(vcpu)->rflags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001692}
1693
1694static void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
1695{
Avi Kivity6de12732011-03-07 12:51:22 +02001696 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
Avi Kivity69c73022011-03-07 15:26:44 +02001697 __clear_bit(VCPU_EXREG_CPL, (ulong *)&vcpu->arch.regs_avail);
Avi Kivity6de12732011-03-07 12:51:22 +02001698 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001699 if (to_vmx(vcpu)->rmode.vm86_active) {
1700 to_vmx(vcpu)->rmode.save_rflags = rflags;
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01001701 rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001702 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001703 vmcs_writel(GUEST_RFLAGS, rflags);
1704}
1705
Glauber Costa2809f5d2009-05-12 16:21:05 -04001706static u32 vmx_get_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
1707{
1708 u32 interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
1709 int ret = 0;
1710
1711 if (interruptibility & GUEST_INTR_STATE_STI)
Jan Kiszka48005f62010-02-19 19:38:07 +01001712 ret |= KVM_X86_SHADOW_INT_STI;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001713 if (interruptibility & GUEST_INTR_STATE_MOV_SS)
Jan Kiszka48005f62010-02-19 19:38:07 +01001714 ret |= KVM_X86_SHADOW_INT_MOV_SS;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001715
1716 return ret & mask;
1717}
1718
1719static void vmx_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
1720{
1721 u32 interruptibility_old = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
1722 u32 interruptibility = interruptibility_old;
1723
1724 interruptibility &= ~(GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS);
1725
Jan Kiszka48005f62010-02-19 19:38:07 +01001726 if (mask & KVM_X86_SHADOW_INT_MOV_SS)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001727 interruptibility |= GUEST_INTR_STATE_MOV_SS;
Jan Kiszka48005f62010-02-19 19:38:07 +01001728 else if (mask & KVM_X86_SHADOW_INT_STI)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001729 interruptibility |= GUEST_INTR_STATE_STI;
1730
1731 if ((interruptibility != interruptibility_old))
1732 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, interruptibility);
1733}
1734
Avi Kivity6aa8b732006-12-10 02:21:36 -08001735static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
1736{
1737 unsigned long rip;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001738
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03001739 rip = kvm_rip_read(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001740 rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03001741 kvm_rip_write(vcpu, rip);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001742
Glauber Costa2809f5d2009-05-12 16:21:05 -04001743 /* skipping an emulated instruction also counts */
1744 vmx_set_interrupt_shadow(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001745}
1746
Nadav Har'El0b6ac342011-05-25 23:13:36 +03001747/*
1748 * KVM wants to inject page-faults which it got to the guest. This function
1749 * checks whether in a nested guest, we need to inject them to L1 or L2.
1750 * This function assumes it is called with the exit reason in vmcs02 being
1751 * a #PF exception (this is the only case in which KVM injects a #PF when L2
1752 * is running).
1753 */
1754static int nested_pf_handled(struct kvm_vcpu *vcpu)
1755{
1756 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
1757
1758 /* TODO: also check PFEC_MATCH/MASK, not just EB.PF. */
Nadav Har'El95871902012-03-06 16:39:22 +02001759 if (!(vmcs12->exception_bitmap & (1u << PF_VECTOR)))
Nadav Har'El0b6ac342011-05-25 23:13:36 +03001760 return 0;
1761
1762 nested_vmx_vmexit(vcpu);
1763 return 1;
1764}
1765
Avi Kivity298101d2007-11-25 13:41:11 +02001766static void vmx_queue_exception(struct kvm_vcpu *vcpu, unsigned nr,
Joerg Roedelce7ddec2010-04-22 12:33:13 +02001767 bool has_error_code, u32 error_code,
1768 bool reinject)
Avi Kivity298101d2007-11-25 13:41:11 +02001769{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001770 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001771 u32 intr_info = nr | INTR_INFO_VALID_MASK;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001772
Nadav Har'El0b6ac342011-05-25 23:13:36 +03001773 if (nr == PF_VECTOR && is_guest_mode(vcpu) &&
1774 nested_pf_handled(vcpu))
1775 return;
1776
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001777 if (has_error_code) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001778 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001779 intr_info |= INTR_INFO_DELIVER_CODE_MASK;
1780 }
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001781
Avi Kivity7ffd92c2009-06-09 14:10:45 +03001782 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05001783 int inc_eip = 0;
1784 if (kvm_exception_is_soft(nr))
1785 inc_eip = vcpu->arch.event_exit_inst_len;
1786 if (kvm_inject_realmode_interrupt(vcpu, nr, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02001787 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001788 return;
1789 }
1790
Gleb Natapov66fd3f72009-05-11 13:35:50 +03001791 if (kvm_exception_is_soft(nr)) {
1792 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
1793 vmx->vcpu.arch.event_exit_inst_len);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001794 intr_info |= INTR_TYPE_SOFT_EXCEPTION;
1795 } else
1796 intr_info |= INTR_TYPE_HARD_EXCEPTION;
1797
1798 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
Avi Kivity298101d2007-11-25 13:41:11 +02001799}
1800
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001801static bool vmx_rdtscp_supported(void)
1802{
1803 return cpu_has_vmx_rdtscp();
1804}
1805
Mao, Junjiead756a12012-07-02 01:18:48 +00001806static bool vmx_invpcid_supported(void)
1807{
1808 return cpu_has_vmx_invpcid() && enable_ept;
1809}
1810
Avi Kivity6aa8b732006-12-10 02:21:36 -08001811/*
Eddie Donga75beee2007-05-17 18:55:15 +03001812 * Swap MSR entry in host/guest MSR entry array.
1813 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10001814static void move_msr_up(struct vcpu_vmx *vmx, int from, int to)
Eddie Donga75beee2007-05-17 18:55:15 +03001815{
Avi Kivity26bb0982009-09-07 11:14:12 +03001816 struct shared_msr_entry tmp;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001817
1818 tmp = vmx->guest_msrs[to];
1819 vmx->guest_msrs[to] = vmx->guest_msrs[from];
1820 vmx->guest_msrs[from] = tmp;
Eddie Donga75beee2007-05-17 18:55:15 +03001821}
1822
1823/*
Avi Kivitye38aea32007-04-19 13:22:48 +03001824 * Set up the vmcs to automatically save and restore system
1825 * msrs. Don't touch the 64-bit msrs if the guest is in legacy
1826 * mode, as fiddling with msrs is very expensive.
1827 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10001828static void setup_msrs(struct vcpu_vmx *vmx)
Avi Kivitye38aea32007-04-19 13:22:48 +03001829{
Avi Kivity26bb0982009-09-07 11:14:12 +03001830 int save_nmsrs, index;
Avi Kivity58972972009-02-24 22:26:47 +02001831 unsigned long *msr_bitmap;
Avi Kivitye38aea32007-04-19 13:22:48 +03001832
Eddie Donga75beee2007-05-17 18:55:15 +03001833 save_nmsrs = 0;
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001834#ifdef CONFIG_X86_64
Rusty Russell8b9cf982007-07-30 16:31:43 +10001835 if (is_long_mode(&vmx->vcpu)) {
Rusty Russell8b9cf982007-07-30 16:31:43 +10001836 index = __find_msr_index(vmx, MSR_SYSCALL_MASK);
Eddie Donga75beee2007-05-17 18:55:15 +03001837 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10001838 move_msr_up(vmx, index, save_nmsrs++);
1839 index = __find_msr_index(vmx, MSR_LSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03001840 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10001841 move_msr_up(vmx, index, save_nmsrs++);
1842 index = __find_msr_index(vmx, MSR_CSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03001843 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10001844 move_msr_up(vmx, index, save_nmsrs++);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001845 index = __find_msr_index(vmx, MSR_TSC_AUX);
1846 if (index >= 0 && vmx->rdtscp_enabled)
1847 move_msr_up(vmx, index, save_nmsrs++);
Eddie Donga75beee2007-05-17 18:55:15 +03001848 /*
Brian Gerst8c065852010-07-17 09:03:26 -04001849 * MSR_STAR is only needed on long mode guests, and only
Eddie Donga75beee2007-05-17 18:55:15 +03001850 * if efer.sce is enabled.
1851 */
Brian Gerst8c065852010-07-17 09:03:26 -04001852 index = __find_msr_index(vmx, MSR_STAR);
Avi Kivityf6801df2010-01-21 15:31:50 +02001853 if ((index >= 0) && (vmx->vcpu.arch.efer & EFER_SCE))
Rusty Russell8b9cf982007-07-30 16:31:43 +10001854 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001855 }
Eddie Donga75beee2007-05-17 18:55:15 +03001856#endif
Avi Kivity92c0d902009-10-29 11:00:16 +02001857 index = __find_msr_index(vmx, MSR_EFER);
1858 if (index >= 0 && update_transition_efer(vmx, index))
Avi Kivity26bb0982009-09-07 11:14:12 +03001859 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001860
Avi Kivity26bb0982009-09-07 11:14:12 +03001861 vmx->save_nmsrs = save_nmsrs;
Avi Kivity58972972009-02-24 22:26:47 +02001862
1863 if (cpu_has_vmx_msr_bitmap()) {
1864 if (is_long_mode(&vmx->vcpu))
1865 msr_bitmap = vmx_msr_bitmap_longmode;
1866 else
1867 msr_bitmap = vmx_msr_bitmap_legacy;
1868
1869 vmcs_write64(MSR_BITMAP, __pa(msr_bitmap));
1870 }
Avi Kivitye38aea32007-04-19 13:22:48 +03001871}
1872
1873/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08001874 * reads and returns guest's timestamp counter "register"
1875 * guest_tsc = host_tsc + tsc_offset -- 21.3
1876 */
1877static u64 guest_read_tsc(void)
1878{
1879 u64 host_tsc, tsc_offset;
1880
1881 rdtscll(host_tsc);
1882 tsc_offset = vmcs_read64(TSC_OFFSET);
1883 return host_tsc + tsc_offset;
1884}
1885
1886/*
Nadav Har'Eld5c17852011-08-02 15:54:20 +03001887 * Like guest_read_tsc, but always returns L1's notion of the timestamp
1888 * counter, even if a nested guest (L2) is currently running.
1889 */
Marcelo Tosatti886b4702012-11-27 23:28:58 -02001890u64 vmx_read_l1_tsc(struct kvm_vcpu *vcpu, u64 host_tsc)
Nadav Har'Eld5c17852011-08-02 15:54:20 +03001891{
Marcelo Tosatti886b4702012-11-27 23:28:58 -02001892 u64 tsc_offset;
Nadav Har'Eld5c17852011-08-02 15:54:20 +03001893
Nadav Har'Eld5c17852011-08-02 15:54:20 +03001894 tsc_offset = is_guest_mode(vcpu) ?
1895 to_vmx(vcpu)->nested.vmcs01_tsc_offset :
1896 vmcs_read64(TSC_OFFSET);
1897 return host_tsc + tsc_offset;
1898}
1899
1900/*
Zachary Amsdencc578282012-02-03 15:43:50 -02001901 * Engage any workarounds for mis-matched TSC rates. Currently limited to
1902 * software catchup for faster rates on slower CPUs.
Joerg Roedel4051b182011-03-25 09:44:49 +01001903 */
Zachary Amsdencc578282012-02-03 15:43:50 -02001904static void vmx_set_tsc_khz(struct kvm_vcpu *vcpu, u32 user_tsc_khz, bool scale)
Joerg Roedel4051b182011-03-25 09:44:49 +01001905{
Zachary Amsdencc578282012-02-03 15:43:50 -02001906 if (!scale)
1907 return;
1908
1909 if (user_tsc_khz > tsc_khz) {
1910 vcpu->arch.tsc_catchup = 1;
1911 vcpu->arch.tsc_always_catchup = 1;
1912 } else
1913 WARN(1, "user requested TSC rate below hardware speed\n");
Joerg Roedel4051b182011-03-25 09:44:49 +01001914}
1915
Will Auldba904632012-11-29 12:42:50 -08001916static u64 vmx_read_tsc_offset(struct kvm_vcpu *vcpu)
1917{
1918 return vmcs_read64(TSC_OFFSET);
1919}
1920
Joerg Roedel4051b182011-03-25 09:44:49 +01001921/*
Zachary Amsden99e3e302010-08-19 22:07:17 -10001922 * writes 'offset' into guest's timestamp counter offset register
Avi Kivity6aa8b732006-12-10 02:21:36 -08001923 */
Zachary Amsden99e3e302010-08-19 22:07:17 -10001924static void vmx_write_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001925{
Nadav Har'El27fc51b2011-08-02 15:54:52 +03001926 if (is_guest_mode(vcpu)) {
Nadav Har'El79918252011-05-25 23:15:39 +03001927 /*
Nadav Har'El27fc51b2011-08-02 15:54:52 +03001928 * We're here if L1 chose not to trap WRMSR to TSC. According
1929 * to the spec, this should set L1's TSC; The offset that L1
1930 * set for L2 remains unchanged, and still needs to be added
1931 * to the newly set TSC to get L2's TSC.
Nadav Har'El79918252011-05-25 23:15:39 +03001932 */
Nadav Har'El27fc51b2011-08-02 15:54:52 +03001933 struct vmcs12 *vmcs12;
1934 to_vmx(vcpu)->nested.vmcs01_tsc_offset = offset;
1935 /* recalculate vmcs02.TSC_OFFSET: */
1936 vmcs12 = get_vmcs12(vcpu);
1937 vmcs_write64(TSC_OFFSET, offset +
1938 (nested_cpu_has(vmcs12, CPU_BASED_USE_TSC_OFFSETING) ?
1939 vmcs12->tsc_offset : 0));
1940 } else {
1941 vmcs_write64(TSC_OFFSET, offset);
1942 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001943}
1944
Marcelo Tosattif1e2b262012-02-03 15:43:55 -02001945static void vmx_adjust_tsc_offset(struct kvm_vcpu *vcpu, s64 adjustment, bool host)
Zachary Amsdene48672f2010-08-19 22:07:23 -10001946{
1947 u64 offset = vmcs_read64(TSC_OFFSET);
1948 vmcs_write64(TSC_OFFSET, offset + adjustment);
Nadav Har'El79918252011-05-25 23:15:39 +03001949 if (is_guest_mode(vcpu)) {
1950 /* Even when running L2, the adjustment needs to apply to L1 */
1951 to_vmx(vcpu)->nested.vmcs01_tsc_offset += adjustment;
1952 }
Zachary Amsdene48672f2010-08-19 22:07:23 -10001953}
1954
Joerg Roedel857e4092011-03-25 09:44:50 +01001955static u64 vmx_compute_tsc_offset(struct kvm_vcpu *vcpu, u64 target_tsc)
1956{
1957 return target_tsc - native_read_tsc();
1958}
1959
Nadav Har'El801d3422011-05-25 23:02:23 +03001960static bool guest_cpuid_has_vmx(struct kvm_vcpu *vcpu)
1961{
1962 struct kvm_cpuid_entry2 *best = kvm_find_cpuid_entry(vcpu, 1, 0);
1963 return best && (best->ecx & (1 << (X86_FEATURE_VMX & 31)));
1964}
1965
1966/*
1967 * nested_vmx_allowed() checks whether a guest should be allowed to use VMX
1968 * instructions and MSRs (i.e., nested VMX). Nested VMX is disabled for
1969 * all guests if the "nested" module option is off, and can also be disabled
1970 * for a single guest by disabling its VMX cpuid bit.
1971 */
1972static inline bool nested_vmx_allowed(struct kvm_vcpu *vcpu)
1973{
1974 return nested && guest_cpuid_has_vmx(vcpu);
1975}
1976
Avi Kivity6aa8b732006-12-10 02:21:36 -08001977/*
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03001978 * nested_vmx_setup_ctls_msrs() sets up variables containing the values to be
1979 * returned for the various VMX controls MSRs when nested VMX is enabled.
1980 * The same values should also be used to verify that vmcs12 control fields are
1981 * valid during nested entry from L1 to L2.
1982 * Each of these control msrs has a low and high 32-bit half: A low bit is on
1983 * if the corresponding bit in the (32-bit) control field *must* be on, and a
1984 * bit in the high half is on if the corresponding bit in the control field
1985 * may be on. See also vmx_control_verify().
1986 * TODO: allow these variables to be modified (downgraded) by module options
1987 * or other means.
1988 */
1989static u32 nested_vmx_procbased_ctls_low, nested_vmx_procbased_ctls_high;
1990static u32 nested_vmx_secondary_ctls_low, nested_vmx_secondary_ctls_high;
1991static u32 nested_vmx_pinbased_ctls_low, nested_vmx_pinbased_ctls_high;
1992static u32 nested_vmx_exit_ctls_low, nested_vmx_exit_ctls_high;
1993static u32 nested_vmx_entry_ctls_low, nested_vmx_entry_ctls_high;
1994static __init void nested_vmx_setup_ctls_msrs(void)
1995{
1996 /*
1997 * Note that as a general rule, the high half of the MSRs (bits in
1998 * the control fields which may be 1) should be initialized by the
1999 * intersection of the underlying hardware's MSR (i.e., features which
2000 * can be supported) and the list of features we want to expose -
2001 * because they are known to be properly supported in our code.
2002 * Also, usually, the low half of the MSRs (bits which must be 1) can
2003 * be set to 0, meaning that L1 may turn off any of these bits. The
2004 * reason is that if one of these bits is necessary, it will appear
2005 * in vmcs01 and prepare_vmcs02, when it bitwise-or's the control
2006 * fields of vmcs01 and vmcs02, will turn these bits off - and
2007 * nested_vmx_exit_handled() will not pass related exits to L1.
2008 * These rules have exceptions below.
2009 */
2010
2011 /* pin-based controls */
2012 /*
2013 * According to the Intel spec, if bit 55 of VMX_BASIC is off (as it is
2014 * in our case), bits 1, 2 and 4 (i.e., 0x16) must be 1 in this MSR.
2015 */
2016 nested_vmx_pinbased_ctls_low = 0x16 ;
2017 nested_vmx_pinbased_ctls_high = 0x16 |
2018 PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING |
2019 PIN_BASED_VIRTUAL_NMIS;
2020
2021 /* exit controls */
2022 nested_vmx_exit_ctls_low = 0;
Nadav Har'Elb6f12502011-05-25 23:13:06 +03002023 /* Note that guest use of VM_EXIT_ACK_INTR_ON_EXIT is not supported. */
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002024#ifdef CONFIG_X86_64
2025 nested_vmx_exit_ctls_high = VM_EXIT_HOST_ADDR_SPACE_SIZE;
2026#else
2027 nested_vmx_exit_ctls_high = 0;
2028#endif
2029
2030 /* entry controls */
2031 rdmsr(MSR_IA32_VMX_ENTRY_CTLS,
2032 nested_vmx_entry_ctls_low, nested_vmx_entry_ctls_high);
2033 nested_vmx_entry_ctls_low = 0;
2034 nested_vmx_entry_ctls_high &=
2035 VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_IA32E_MODE;
2036
2037 /* cpu-based controls */
2038 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS,
2039 nested_vmx_procbased_ctls_low, nested_vmx_procbased_ctls_high);
2040 nested_vmx_procbased_ctls_low = 0;
2041 nested_vmx_procbased_ctls_high &=
2042 CPU_BASED_VIRTUAL_INTR_PENDING | CPU_BASED_USE_TSC_OFFSETING |
2043 CPU_BASED_HLT_EXITING | CPU_BASED_INVLPG_EXITING |
2044 CPU_BASED_MWAIT_EXITING | CPU_BASED_CR3_LOAD_EXITING |
2045 CPU_BASED_CR3_STORE_EXITING |
2046#ifdef CONFIG_X86_64
2047 CPU_BASED_CR8_LOAD_EXITING | CPU_BASED_CR8_STORE_EXITING |
2048#endif
2049 CPU_BASED_MOV_DR_EXITING | CPU_BASED_UNCOND_IO_EXITING |
2050 CPU_BASED_USE_IO_BITMAPS | CPU_BASED_MONITOR_EXITING |
Avi Kivitydbcb4e72012-08-13 15:38:22 +03002051 CPU_BASED_RDPMC_EXITING | CPU_BASED_RDTSC_EXITING |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002052 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
2053 /*
2054 * We can allow some features even when not supported by the
2055 * hardware. For example, L1 can specify an MSR bitmap - and we
2056 * can use it to avoid exits to L1 - even when L0 runs L2
2057 * without MSR bitmaps.
2058 */
2059 nested_vmx_procbased_ctls_high |= CPU_BASED_USE_MSR_BITMAPS;
2060
2061 /* secondary cpu-based controls */
2062 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS2,
2063 nested_vmx_secondary_ctls_low, nested_vmx_secondary_ctls_high);
2064 nested_vmx_secondary_ctls_low = 0;
2065 nested_vmx_secondary_ctls_high &=
2066 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
2067}
2068
2069static inline bool vmx_control_verify(u32 control, u32 low, u32 high)
2070{
2071 /*
2072 * Bits 0 in high must be 0, and bits 1 in low must be 1.
2073 */
2074 return ((control & high) | low) == control;
2075}
2076
2077static inline u64 vmx_control_msr(u32 low, u32 high)
2078{
2079 return low | ((u64)high << 32);
2080}
2081
2082/*
2083 * If we allow our guest to use VMX instructions (i.e., nested VMX), we should
2084 * also let it use VMX-specific MSRs.
2085 * vmx_get_vmx_msr() and vmx_set_vmx_msr() return 1 when we handled a
2086 * VMX-specific MSR, or 0 when we haven't (and the caller should handle it
2087 * like all other MSRs).
2088 */
2089static int vmx_get_vmx_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
2090{
2091 if (!nested_vmx_allowed(vcpu) && msr_index >= MSR_IA32_VMX_BASIC &&
2092 msr_index <= MSR_IA32_VMX_TRUE_ENTRY_CTLS) {
2093 /*
2094 * According to the spec, processors which do not support VMX
2095 * should throw a #GP(0) when VMX capability MSRs are read.
2096 */
2097 kvm_queue_exception_e(vcpu, GP_VECTOR, 0);
2098 return 1;
2099 }
2100
2101 switch (msr_index) {
2102 case MSR_IA32_FEATURE_CONTROL:
2103 *pdata = 0;
2104 break;
2105 case MSR_IA32_VMX_BASIC:
2106 /*
2107 * This MSR reports some information about VMX support. We
2108 * should return information about the VMX we emulate for the
2109 * guest, and the VMCS structure we give it - not about the
2110 * VMX support of the underlying hardware.
2111 */
2112 *pdata = VMCS12_REVISION |
2113 ((u64)VMCS12_SIZE << VMX_BASIC_VMCS_SIZE_SHIFT) |
2114 (VMX_BASIC_MEM_TYPE_WB << VMX_BASIC_MEM_TYPE_SHIFT);
2115 break;
2116 case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
2117 case MSR_IA32_VMX_PINBASED_CTLS:
2118 *pdata = vmx_control_msr(nested_vmx_pinbased_ctls_low,
2119 nested_vmx_pinbased_ctls_high);
2120 break;
2121 case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
2122 case MSR_IA32_VMX_PROCBASED_CTLS:
2123 *pdata = vmx_control_msr(nested_vmx_procbased_ctls_low,
2124 nested_vmx_procbased_ctls_high);
2125 break;
2126 case MSR_IA32_VMX_TRUE_EXIT_CTLS:
2127 case MSR_IA32_VMX_EXIT_CTLS:
2128 *pdata = vmx_control_msr(nested_vmx_exit_ctls_low,
2129 nested_vmx_exit_ctls_high);
2130 break;
2131 case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
2132 case MSR_IA32_VMX_ENTRY_CTLS:
2133 *pdata = vmx_control_msr(nested_vmx_entry_ctls_low,
2134 nested_vmx_entry_ctls_high);
2135 break;
2136 case MSR_IA32_VMX_MISC:
2137 *pdata = 0;
2138 break;
2139 /*
2140 * These MSRs specify bits which the guest must keep fixed (on or off)
2141 * while L1 is in VMXON mode (in L1's root mode, or running an L2).
2142 * We picked the standard core2 setting.
2143 */
2144#define VMXON_CR0_ALWAYSON (X86_CR0_PE | X86_CR0_PG | X86_CR0_NE)
2145#define VMXON_CR4_ALWAYSON X86_CR4_VMXE
2146 case MSR_IA32_VMX_CR0_FIXED0:
2147 *pdata = VMXON_CR0_ALWAYSON;
2148 break;
2149 case MSR_IA32_VMX_CR0_FIXED1:
2150 *pdata = -1ULL;
2151 break;
2152 case MSR_IA32_VMX_CR4_FIXED0:
2153 *pdata = VMXON_CR4_ALWAYSON;
2154 break;
2155 case MSR_IA32_VMX_CR4_FIXED1:
2156 *pdata = -1ULL;
2157 break;
2158 case MSR_IA32_VMX_VMCS_ENUM:
2159 *pdata = 0x1f;
2160 break;
2161 case MSR_IA32_VMX_PROCBASED_CTLS2:
2162 *pdata = vmx_control_msr(nested_vmx_secondary_ctls_low,
2163 nested_vmx_secondary_ctls_high);
2164 break;
2165 case MSR_IA32_VMX_EPT_VPID_CAP:
2166 /* Currently, no nested ept or nested vpid */
2167 *pdata = 0;
2168 break;
2169 default:
2170 return 0;
2171 }
2172
2173 return 1;
2174}
2175
2176static int vmx_set_vmx_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 data)
2177{
2178 if (!nested_vmx_allowed(vcpu))
2179 return 0;
2180
2181 if (msr_index == MSR_IA32_FEATURE_CONTROL)
2182 /* TODO: the right thing. */
2183 return 1;
2184 /*
2185 * No need to treat VMX capability MSRs specially: If we don't handle
2186 * them, handle_wrmsr will #GP(0), which is correct (they are readonly)
2187 */
2188 return 0;
2189}
2190
2191/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08002192 * Reads an msr value (of 'msr_index') into 'pdata'.
2193 * Returns 0 on success, non-0 otherwise.
2194 * Assumes vcpu_load() was already called.
2195 */
2196static int vmx_get_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
2197{
2198 u64 data;
Avi Kivity26bb0982009-09-07 11:14:12 +03002199 struct shared_msr_entry *msr;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002200
2201 if (!pdata) {
2202 printk(KERN_ERR "BUG: get_msr called with NULL pdata\n");
2203 return -EINVAL;
2204 }
2205
2206 switch (msr_index) {
Avi Kivity05b3e0c2006-12-13 00:33:45 -08002207#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08002208 case MSR_FS_BASE:
2209 data = vmcs_readl(GUEST_FS_BASE);
2210 break;
2211 case MSR_GS_BASE:
2212 data = vmcs_readl(GUEST_GS_BASE);
2213 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03002214 case MSR_KERNEL_GS_BASE:
2215 vmx_load_host_state(to_vmx(vcpu));
2216 data = to_vmx(vcpu)->msr_guest_kernel_gs_base;
2217 break;
Avi Kivity26bb0982009-09-07 11:14:12 +03002218#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08002219 case MSR_EFER:
Avi Kivity3bab1f52006-12-29 16:49:48 -08002220 return kvm_get_msr_common(vcpu, msr_index, pdata);
Jaswinder Singh Rajputaf24a4e2009-05-15 18:42:05 +05302221 case MSR_IA32_TSC:
Avi Kivity6aa8b732006-12-10 02:21:36 -08002222 data = guest_read_tsc();
2223 break;
2224 case MSR_IA32_SYSENTER_CS:
2225 data = vmcs_read32(GUEST_SYSENTER_CS);
2226 break;
2227 case MSR_IA32_SYSENTER_EIP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02002228 data = vmcs_readl(GUEST_SYSENTER_EIP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002229 break;
2230 case MSR_IA32_SYSENTER_ESP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02002231 data = vmcs_readl(GUEST_SYSENTER_ESP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002232 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002233 case MSR_TSC_AUX:
2234 if (!to_vmx(vcpu)->rdtscp_enabled)
2235 return 1;
2236 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002237 default:
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002238 if (vmx_get_vmx_msr(vcpu, msr_index, pdata))
2239 return 0;
Rusty Russell8b9cf982007-07-30 16:31:43 +10002240 msr = find_msr_entry(to_vmx(vcpu), msr_index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08002241 if (msr) {
2242 data = msr->data;
2243 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002244 }
Avi Kivity3bab1f52006-12-29 16:49:48 -08002245 return kvm_get_msr_common(vcpu, msr_index, pdata);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002246 }
2247
2248 *pdata = data;
2249 return 0;
2250}
2251
2252/*
2253 * Writes msr value into into the appropriate "register".
2254 * Returns 0 on success, non-0 otherwise.
2255 * Assumes vcpu_load() was already called.
2256 */
Will Auld8fe8ab42012-11-29 12:42:12 -08002257static int vmx_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002258{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002259 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03002260 struct shared_msr_entry *msr;
Eddie Dong2cc51562007-05-21 07:28:09 +03002261 int ret = 0;
Will Auld8fe8ab42012-11-29 12:42:12 -08002262 u32 msr_index = msr_info->index;
2263 u64 data = msr_info->data;
Eddie Dong2cc51562007-05-21 07:28:09 +03002264
Avi Kivity6aa8b732006-12-10 02:21:36 -08002265 switch (msr_index) {
Avi Kivity3bab1f52006-12-29 16:49:48 -08002266 case MSR_EFER:
Will Auld8fe8ab42012-11-29 12:42:12 -08002267 ret = kvm_set_msr_common(vcpu, msr_info);
Eddie Dong2cc51562007-05-21 07:28:09 +03002268 break;
Avi Kivity16175a72009-03-23 22:13:44 +02002269#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08002270 case MSR_FS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03002271 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002272 vmcs_writel(GUEST_FS_BASE, data);
2273 break;
2274 case MSR_GS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03002275 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002276 vmcs_writel(GUEST_GS_BASE, data);
2277 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03002278 case MSR_KERNEL_GS_BASE:
2279 vmx_load_host_state(vmx);
2280 vmx->msr_guest_kernel_gs_base = data;
2281 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002282#endif
2283 case MSR_IA32_SYSENTER_CS:
2284 vmcs_write32(GUEST_SYSENTER_CS, data);
2285 break;
2286 case MSR_IA32_SYSENTER_EIP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02002287 vmcs_writel(GUEST_SYSENTER_EIP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002288 break;
2289 case MSR_IA32_SYSENTER_ESP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02002290 vmcs_writel(GUEST_SYSENTER_ESP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002291 break;
Jaswinder Singh Rajputaf24a4e2009-05-15 18:42:05 +05302292 case MSR_IA32_TSC:
Will Auld8fe8ab42012-11-29 12:42:12 -08002293 kvm_write_tsc(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002294 break;
Sheng Yang468d4722008-10-09 16:01:55 +08002295 case MSR_IA32_CR_PAT:
2296 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
2297 vmcs_write64(GUEST_IA32_PAT, data);
2298 vcpu->arch.pat = data;
2299 break;
2300 }
Will Auld8fe8ab42012-11-29 12:42:12 -08002301 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002302 break;
Will Auldba904632012-11-29 12:42:50 -08002303 case MSR_IA32_TSC_ADJUST:
2304 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002305 break;
2306 case MSR_TSC_AUX:
2307 if (!vmx->rdtscp_enabled)
2308 return 1;
2309 /* Check reserved bit, higher 32 bits should be zero */
2310 if ((data >> 32) != 0)
2311 return 1;
2312 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002313 default:
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002314 if (vmx_set_vmx_msr(vcpu, msr_index, data))
2315 break;
Rusty Russell8b9cf982007-07-30 16:31:43 +10002316 msr = find_msr_entry(vmx, msr_index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08002317 if (msr) {
2318 msr->data = data;
Avi Kivity2225fd52012-04-18 15:03:04 +03002319 if (msr - vmx->guest_msrs < vmx->save_nmsrs) {
2320 preempt_disable();
Avi Kivity9ee73972012-03-06 14:16:33 +02002321 kvm_set_shared_msr(msr->index, msr->data,
2322 msr->mask);
Avi Kivity2225fd52012-04-18 15:03:04 +03002323 preempt_enable();
2324 }
Avi Kivity3bab1f52006-12-29 16:49:48 -08002325 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002326 }
Will Auld8fe8ab42012-11-29 12:42:12 -08002327 ret = kvm_set_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002328 }
2329
Eddie Dong2cc51562007-05-21 07:28:09 +03002330 return ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002331}
2332
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002333static void vmx_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002334{
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002335 __set_bit(reg, (unsigned long *)&vcpu->arch.regs_avail);
2336 switch (reg) {
2337 case VCPU_REGS_RSP:
2338 vcpu->arch.regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
2339 break;
2340 case VCPU_REGS_RIP:
2341 vcpu->arch.regs[VCPU_REGS_RIP] = vmcs_readl(GUEST_RIP);
2342 break;
Avi Kivity6de4f3ad2009-05-31 22:58:47 +03002343 case VCPU_EXREG_PDPTR:
2344 if (enable_ept)
2345 ept_save_pdptrs(vcpu);
2346 break;
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002347 default:
2348 break;
2349 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002350}
2351
Avi Kivity6aa8b732006-12-10 02:21:36 -08002352static __init int cpu_has_kvm_support(void)
2353{
Eduardo Habkost6210e372008-11-17 19:03:16 -02002354 return cpu_has_vmx();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002355}
2356
2357static __init int vmx_disabled_by_bios(void)
2358{
2359 u64 msr;
2360
2361 rdmsrl(MSR_IA32_FEATURE_CONTROL, msr);
Shane Wangcafd6652010-04-29 12:09:01 -04002362 if (msr & FEATURE_CONTROL_LOCKED) {
Joseph Cihula23f3e992011-02-08 11:45:56 -08002363 /* launched w/ TXT and VMX disabled */
Shane Wangcafd6652010-04-29 12:09:01 -04002364 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
2365 && tboot_enabled())
2366 return 1;
Joseph Cihula23f3e992011-02-08 11:45:56 -08002367 /* launched w/o TXT and VMX only enabled w/ TXT */
Shane Wangcafd6652010-04-29 12:09:01 -04002368 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
Joseph Cihula23f3e992011-02-08 11:45:56 -08002369 && (msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
Shane Wangf9335af2010-11-17 11:40:17 +08002370 && !tboot_enabled()) {
2371 printk(KERN_WARNING "kvm: disable TXT in the BIOS or "
Joseph Cihula23f3e992011-02-08 11:45:56 -08002372 "activate TXT before enabling KVM\n");
Shane Wangcafd6652010-04-29 12:09:01 -04002373 return 1;
Shane Wangf9335af2010-11-17 11:40:17 +08002374 }
Joseph Cihula23f3e992011-02-08 11:45:56 -08002375 /* launched w/o TXT and VMX disabled */
2376 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
2377 && !tboot_enabled())
2378 return 1;
Shane Wangcafd6652010-04-29 12:09:01 -04002379 }
2380
2381 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002382}
2383
Dongxiao Xu7725b892010-05-11 18:29:38 +08002384static void kvm_cpu_vmxon(u64 addr)
2385{
2386 asm volatile (ASM_VMX_VMXON_RAX
2387 : : "a"(&addr), "m"(addr)
2388 : "memory", "cc");
2389}
2390
Alexander Graf10474ae2009-09-15 11:37:46 +02002391static int hardware_enable(void *garbage)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002392{
2393 int cpu = raw_smp_processor_id();
2394 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Shane Wangcafd6652010-04-29 12:09:01 -04002395 u64 old, test_bits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002396
Alexander Graf10474ae2009-09-15 11:37:46 +02002397 if (read_cr4() & X86_CR4_VMXE)
2398 return -EBUSY;
2399
Nadav Har'Eld462b812011-05-24 15:26:10 +03002400 INIT_LIST_HEAD(&per_cpu(loaded_vmcss_on_cpu, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002401
2402 /*
2403 * Now we can enable the vmclear operation in kdump
2404 * since the loaded_vmcss_on_cpu list on this cpu
2405 * has been initialized.
2406 *
2407 * Though the cpu is not in VMX operation now, there
2408 * is no problem to enable the vmclear operation
2409 * for the loaded_vmcss_on_cpu list is empty!
2410 */
2411 crash_enable_local_vmclear(cpu);
2412
Avi Kivity6aa8b732006-12-10 02:21:36 -08002413 rdmsrl(MSR_IA32_FEATURE_CONTROL, old);
Shane Wangcafd6652010-04-29 12:09:01 -04002414
2415 test_bits = FEATURE_CONTROL_LOCKED;
2416 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
2417 if (tboot_enabled())
2418 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX;
2419
2420 if ((old & test_bits) != test_bits) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002421 /* enable and lock */
Shane Wangcafd6652010-04-29 12:09:01 -04002422 wrmsrl(MSR_IA32_FEATURE_CONTROL, old | test_bits);
2423 }
Rusty Russell66aee912007-07-17 23:34:16 +10002424 write_cr4(read_cr4() | X86_CR4_VMXE); /* FIXME: not cpu hotplug safe */
Alexander Graf10474ae2009-09-15 11:37:46 +02002425
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002426 if (vmm_exclusive) {
2427 kvm_cpu_vmxon(phys_addr);
2428 ept_sync_global();
2429 }
Alexander Graf10474ae2009-09-15 11:37:46 +02002430
Avi Kivity3444d7d2010-07-26 18:32:38 +03002431 store_gdt(&__get_cpu_var(host_gdt));
2432
Alexander Graf10474ae2009-09-15 11:37:46 +02002433 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002434}
2435
Nadav Har'Eld462b812011-05-24 15:26:10 +03002436static void vmclear_local_loaded_vmcss(void)
Avi Kivity543e4242008-05-13 16:22:47 +03002437{
2438 int cpu = raw_smp_processor_id();
Nadav Har'Eld462b812011-05-24 15:26:10 +03002439 struct loaded_vmcs *v, *n;
Avi Kivity543e4242008-05-13 16:22:47 +03002440
Nadav Har'Eld462b812011-05-24 15:26:10 +03002441 list_for_each_entry_safe(v, n, &per_cpu(loaded_vmcss_on_cpu, cpu),
2442 loaded_vmcss_on_cpu_link)
2443 __loaded_vmcs_clear(v);
Avi Kivity543e4242008-05-13 16:22:47 +03002444}
2445
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02002446
2447/* Just like cpu_vmxoff(), but with the __kvm_handle_fault_on_reboot()
2448 * tricks.
2449 */
2450static void kvm_cpu_vmxoff(void)
2451{
2452 asm volatile (__ex(ASM_VMX_VMXOFF) : : : "cc");
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02002453}
2454
Avi Kivity6aa8b732006-12-10 02:21:36 -08002455static void hardware_disable(void *garbage)
2456{
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002457 if (vmm_exclusive) {
Nadav Har'Eld462b812011-05-24 15:26:10 +03002458 vmclear_local_loaded_vmcss();
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002459 kvm_cpu_vmxoff();
2460 }
Dongxiao Xu7725b892010-05-11 18:29:38 +08002461 write_cr4(read_cr4() & ~X86_CR4_VMXE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002462}
2463
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002464static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
Mike Dayd77c26f2007-10-08 09:02:08 -04002465 u32 msr, u32 *result)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002466{
2467 u32 vmx_msr_low, vmx_msr_high;
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002468 u32 ctl = ctl_min | ctl_opt;
2469
2470 rdmsr(msr, vmx_msr_low, vmx_msr_high);
2471
2472 ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
2473 ctl |= vmx_msr_low; /* bit == 1 in low word ==> must be one */
2474
2475 /* Ensure minimum (required) set of control bits are supported. */
2476 if (ctl_min & ~ctl)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002477 return -EIO;
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002478
2479 *result = ctl;
2480 return 0;
2481}
2482
Avi Kivity110312c2010-12-21 12:54:20 +02002483static __init bool allow_1_setting(u32 msr, u32 ctl)
2484{
2485 u32 vmx_msr_low, vmx_msr_high;
2486
2487 rdmsr(msr, vmx_msr_low, vmx_msr_high);
2488 return vmx_msr_high & ctl;
2489}
2490
Yang, Sheng002c7f72007-07-31 14:23:01 +03002491static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf)
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002492{
2493 u32 vmx_msr_low, vmx_msr_high;
Sheng Yangd56f5462008-04-25 10:13:16 +08002494 u32 min, opt, min2, opt2;
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002495 u32 _pin_based_exec_control = 0;
2496 u32 _cpu_based_exec_control = 0;
Sheng Yangf78e0e22007-10-29 09:40:42 +08002497 u32 _cpu_based_2nd_exec_control = 0;
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002498 u32 _vmexit_control = 0;
2499 u32 _vmentry_control = 0;
2500
2501 min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING;
Sheng Yangf08864b2008-05-15 18:23:25 +08002502 opt = PIN_BASED_VIRTUAL_NMIS;
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002503 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
2504 &_pin_based_exec_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002505 return -EIO;
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002506
Raghavendra K T10166742012-02-07 23:19:20 +05302507 min = CPU_BASED_HLT_EXITING |
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002508#ifdef CONFIG_X86_64
2509 CPU_BASED_CR8_LOAD_EXITING |
2510 CPU_BASED_CR8_STORE_EXITING |
2511#endif
Sheng Yangd56f5462008-04-25 10:13:16 +08002512 CPU_BASED_CR3_LOAD_EXITING |
2513 CPU_BASED_CR3_STORE_EXITING |
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002514 CPU_BASED_USE_IO_BITMAPS |
2515 CPU_BASED_MOV_DR_EXITING |
Marcelo Tosattia7052892008-09-23 13:18:35 -03002516 CPU_BASED_USE_TSC_OFFSETING |
Sheng Yang59708672009-12-15 13:29:54 +08002517 CPU_BASED_MWAIT_EXITING |
2518 CPU_BASED_MONITOR_EXITING |
Avi Kivityfee84b02011-11-10 14:57:25 +02002519 CPU_BASED_INVLPG_EXITING |
2520 CPU_BASED_RDPMC_EXITING;
Anthony Liguori443381a2010-12-06 10:53:38 -06002521
Sheng Yangf78e0e22007-10-29 09:40:42 +08002522 opt = CPU_BASED_TPR_SHADOW |
Sheng Yang25c5f222008-03-28 13:18:56 +08002523 CPU_BASED_USE_MSR_BITMAPS |
Sheng Yangf78e0e22007-10-29 09:40:42 +08002524 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002525 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
2526 &_cpu_based_exec_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002527 return -EIO;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08002528#ifdef CONFIG_X86_64
2529 if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
2530 _cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
2531 ~CPU_BASED_CR8_STORE_EXITING;
2532#endif
Sheng Yangf78e0e22007-10-29 09:40:42 +08002533 if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
Sheng Yangd56f5462008-04-25 10:13:16 +08002534 min2 = 0;
2535 opt2 = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Sheng Yang2384d2b2008-01-17 15:14:33 +08002536 SECONDARY_EXEC_WBINVD_EXITING |
Sheng Yangd56f5462008-04-25 10:13:16 +08002537 SECONDARY_EXEC_ENABLE_VPID |
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002538 SECONDARY_EXEC_ENABLE_EPT |
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08002539 SECONDARY_EXEC_UNRESTRICTED_GUEST |
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002540 SECONDARY_EXEC_PAUSE_LOOP_EXITING |
Mao, Junjiead756a12012-07-02 01:18:48 +00002541 SECONDARY_EXEC_RDTSCP |
2542 SECONDARY_EXEC_ENABLE_INVPCID;
Sheng Yangd56f5462008-04-25 10:13:16 +08002543 if (adjust_vmx_controls(min2, opt2,
2544 MSR_IA32_VMX_PROCBASED_CTLS2,
Sheng Yangf78e0e22007-10-29 09:40:42 +08002545 &_cpu_based_2nd_exec_control) < 0)
2546 return -EIO;
2547 }
2548#ifndef CONFIG_X86_64
2549 if (!(_cpu_based_2nd_exec_control &
2550 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
2551 _cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
2552#endif
Sheng Yangd56f5462008-04-25 10:13:16 +08002553 if (_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_EPT) {
Marcelo Tosattia7052892008-09-23 13:18:35 -03002554 /* CR3 accesses and invlpg don't need to cause VM Exits when EPT
2555 enabled */
Gleb Natapov5fff7d22009-08-27 18:41:30 +03002556 _cpu_based_exec_control &= ~(CPU_BASED_CR3_LOAD_EXITING |
2557 CPU_BASED_CR3_STORE_EXITING |
2558 CPU_BASED_INVLPG_EXITING);
Sheng Yangd56f5462008-04-25 10:13:16 +08002559 rdmsr(MSR_IA32_VMX_EPT_VPID_CAP,
2560 vmx_capability.ept, vmx_capability.vpid);
2561 }
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002562
2563 min = 0;
2564#ifdef CONFIG_X86_64
2565 min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
2566#endif
Sheng Yang468d4722008-10-09 16:01:55 +08002567 opt = VM_EXIT_SAVE_IA32_PAT | VM_EXIT_LOAD_IA32_PAT;
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002568 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
2569 &_vmexit_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002570 return -EIO;
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002571
Sheng Yang468d4722008-10-09 16:01:55 +08002572 min = 0;
2573 opt = VM_ENTRY_LOAD_IA32_PAT;
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002574 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
2575 &_vmentry_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002576 return -EIO;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002577
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08002578 rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002579
2580 /* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
2581 if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002582 return -EIO;
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002583
2584#ifdef CONFIG_X86_64
2585 /* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
2586 if (vmx_msr_high & (1u<<16))
Yang, Sheng002c7f72007-07-31 14:23:01 +03002587 return -EIO;
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002588#endif
2589
2590 /* Require Write-Back (WB) memory type for VMCS accesses. */
2591 if (((vmx_msr_high >> 18) & 15) != 6)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002592 return -EIO;
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002593
Yang, Sheng002c7f72007-07-31 14:23:01 +03002594 vmcs_conf->size = vmx_msr_high & 0x1fff;
2595 vmcs_conf->order = get_order(vmcs_config.size);
2596 vmcs_conf->revision_id = vmx_msr_low;
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002597
Yang, Sheng002c7f72007-07-31 14:23:01 +03002598 vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
2599 vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
Sheng Yangf78e0e22007-10-29 09:40:42 +08002600 vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
Yang, Sheng002c7f72007-07-31 14:23:01 +03002601 vmcs_conf->vmexit_ctrl = _vmexit_control;
2602 vmcs_conf->vmentry_ctrl = _vmentry_control;
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002603
Avi Kivity110312c2010-12-21 12:54:20 +02002604 cpu_has_load_ia32_efer =
2605 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
2606 VM_ENTRY_LOAD_IA32_EFER)
2607 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
2608 VM_EXIT_LOAD_IA32_EFER);
2609
Gleb Natapov8bf00a52011-10-05 14:01:22 +02002610 cpu_has_load_perf_global_ctrl =
2611 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
2612 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
2613 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
2614 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
2615
2616 /*
2617 * Some cpus support VM_ENTRY_(LOAD|SAVE)_IA32_PERF_GLOBAL_CTRL
2618 * but due to arrata below it can't be used. Workaround is to use
2619 * msr load mechanism to switch IA32_PERF_GLOBAL_CTRL.
2620 *
2621 * VM Exit May Incorrectly Clear IA32_PERF_GLOBAL_CTRL [34:32]
2622 *
2623 * AAK155 (model 26)
2624 * AAP115 (model 30)
2625 * AAT100 (model 37)
2626 * BC86,AAY89,BD102 (model 44)
2627 * BA97 (model 46)
2628 *
2629 */
2630 if (cpu_has_load_perf_global_ctrl && boot_cpu_data.x86 == 0x6) {
2631 switch (boot_cpu_data.x86_model) {
2632 case 26:
2633 case 30:
2634 case 37:
2635 case 44:
2636 case 46:
2637 cpu_has_load_perf_global_ctrl = false;
2638 printk_once(KERN_WARNING"kvm: VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL "
2639 "does not work properly. Using workaround\n");
2640 break;
2641 default:
2642 break;
2643 }
2644 }
2645
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002646 return 0;
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08002647}
Avi Kivity6aa8b732006-12-10 02:21:36 -08002648
2649static struct vmcs *alloc_vmcs_cpu(int cpu)
2650{
2651 int node = cpu_to_node(cpu);
2652 struct page *pages;
2653 struct vmcs *vmcs;
2654
Mel Gorman6484eb32009-06-16 15:31:54 -07002655 pages = alloc_pages_exact_node(node, GFP_KERNEL, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002656 if (!pages)
2657 return NULL;
2658 vmcs = page_address(pages);
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002659 memset(vmcs, 0, vmcs_config.size);
2660 vmcs->revision_id = vmcs_config.revision_id; /* vmcs revision id */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002661 return vmcs;
2662}
2663
2664static struct vmcs *alloc_vmcs(void)
2665{
Ingo Molnard3b2c332007-01-05 16:36:23 -08002666 return alloc_vmcs_cpu(raw_smp_processor_id());
Avi Kivity6aa8b732006-12-10 02:21:36 -08002667}
2668
2669static void free_vmcs(struct vmcs *vmcs)
2670{
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002671 free_pages((unsigned long)vmcs, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002672}
2673
Nadav Har'Eld462b812011-05-24 15:26:10 +03002674/*
2675 * Free a VMCS, but before that VMCLEAR it on the CPU where it was last loaded
2676 */
2677static void free_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
2678{
2679 if (!loaded_vmcs->vmcs)
2680 return;
2681 loaded_vmcs_clear(loaded_vmcs);
2682 free_vmcs(loaded_vmcs->vmcs);
2683 loaded_vmcs->vmcs = NULL;
2684}
2685
Sam Ravnborg39959582007-06-01 00:47:13 -07002686static void free_kvm_area(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002687{
2688 int cpu;
2689
Zachary Amsden3230bb42009-09-29 11:38:37 -10002690 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002691 free_vmcs(per_cpu(vmxarea, cpu));
Zachary Amsden3230bb42009-09-29 11:38:37 -10002692 per_cpu(vmxarea, cpu) = NULL;
2693 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002694}
2695
Avi Kivity6aa8b732006-12-10 02:21:36 -08002696static __init int alloc_kvm_area(void)
2697{
2698 int cpu;
2699
Zachary Amsden3230bb42009-09-29 11:38:37 -10002700 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002701 struct vmcs *vmcs;
2702
2703 vmcs = alloc_vmcs_cpu(cpu);
2704 if (!vmcs) {
2705 free_kvm_area();
2706 return -ENOMEM;
2707 }
2708
2709 per_cpu(vmxarea, cpu) = vmcs;
2710 }
2711 return 0;
2712}
2713
2714static __init int hardware_setup(void)
2715{
Yang, Sheng002c7f72007-07-31 14:23:01 +03002716 if (setup_vmcs_config(&vmcs_config) < 0)
2717 return -EIO;
Joerg Roedel50a37eb2008-01-31 14:57:38 +01002718
2719 if (boot_cpu_has(X86_FEATURE_NX))
2720 kvm_enable_efer_bits(EFER_NX);
2721
Sheng Yang93ba03c2009-04-01 15:52:32 +08002722 if (!cpu_has_vmx_vpid())
2723 enable_vpid = 0;
2724
Sheng Yang4bc9b982010-06-02 14:05:24 +08002725 if (!cpu_has_vmx_ept() ||
2726 !cpu_has_vmx_ept_4levels()) {
Sheng Yang93ba03c2009-04-01 15:52:32 +08002727 enable_ept = 0;
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002728 enable_unrestricted_guest = 0;
Xudong Hao83c3a332012-05-28 19:33:35 +08002729 enable_ept_ad_bits = 0;
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002730 }
2731
Xudong Hao83c3a332012-05-28 19:33:35 +08002732 if (!cpu_has_vmx_ept_ad_bits())
2733 enable_ept_ad_bits = 0;
2734
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002735 if (!cpu_has_vmx_unrestricted_guest())
2736 enable_unrestricted_guest = 0;
Sheng Yang93ba03c2009-04-01 15:52:32 +08002737
2738 if (!cpu_has_vmx_flexpriority())
2739 flexpriority_enabled = 0;
2740
Gleb Natapov95ba8273132009-04-21 17:45:08 +03002741 if (!cpu_has_vmx_tpr_shadow())
2742 kvm_x86_ops->update_cr8_intercept = NULL;
2743
Marcelo Tosatti54dee992009-06-11 12:07:44 -03002744 if (enable_ept && !cpu_has_vmx_ept_2m_page())
2745 kvm_disable_largepages();
2746
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08002747 if (!cpu_has_vmx_ple())
2748 ple_gap = 0;
2749
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002750 if (nested)
2751 nested_vmx_setup_ctls_msrs();
2752
Avi Kivity6aa8b732006-12-10 02:21:36 -08002753 return alloc_kvm_area();
2754}
2755
2756static __exit void hardware_unsetup(void)
2757{
2758 free_kvm_area();
2759}
2760
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002761static void fix_pmode_dataseg(struct kvm_vcpu *vcpu, int seg, struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002762{
Mathias Krause772e0312012-08-30 01:30:19 +02002763 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Avi Kivityc865c432012-08-21 17:07:01 +03002764 struct kvm_segment tmp = *save;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002765
Avi Kivityc865c432012-08-21 17:07:01 +03002766 if (!(vmcs_readl(sf->base) == tmp.base && tmp.s)) {
2767 tmp.base = vmcs_readl(sf->base);
2768 tmp.selector = vmcs_read16(sf->selector);
Gleb Natapova4d33262012-12-11 15:14:10 +02002769 tmp.dpl = tmp.selector & SELECTOR_RPL_MASK;
Avi Kivityc865c432012-08-21 17:07:01 +03002770 tmp.s = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002771 }
Avi Kivityc865c432012-08-21 17:07:01 +03002772 vmx_set_segment(vcpu, &tmp, seg);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002773}
2774
2775static void enter_pmode(struct kvm_vcpu *vcpu)
2776{
2777 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002778 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002779
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002780 vmx->emulation_required = 1;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002781 vmx->rmode.vm86_active = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002782
Avi Kivity2fb92db2011-04-27 19:42:18 +03002783 vmx_segment_cache_clear(vmx);
2784
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002785 vmx_set_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002786
2787 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03002788 flags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
2789 flags |= vmx->rmode.save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002790 vmcs_writel(GUEST_RFLAGS, flags);
2791
Rusty Russell66aee912007-07-17 23:34:16 +10002792 vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
2793 (vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
Avi Kivity6aa8b732006-12-10 02:21:36 -08002794
2795 update_exception_bitmap(vcpu);
2796
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002797 if (emulate_invalid_guest_state)
2798 return;
2799
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002800 fix_pmode_dataseg(vcpu, VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
2801 fix_pmode_dataseg(vcpu, VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
2802 fix_pmode_dataseg(vcpu, VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
2803 fix_pmode_dataseg(vcpu, VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002804
Avi Kivity2fb92db2011-04-27 19:42:18 +03002805 vmx_segment_cache_clear(vmx);
2806
Avi Kivity6aa8b732006-12-10 02:21:36 -08002807 vmcs_write16(GUEST_SS_SELECTOR, 0);
2808 vmcs_write32(GUEST_SS_AR_BYTES, 0x93);
2809
2810 vmcs_write16(GUEST_CS_SELECTOR,
2811 vmcs_read16(GUEST_CS_SELECTOR) & ~SELECTOR_RPL_MASK);
2812 vmcs_write32(GUEST_CS_AR_BYTES, 0x9b);
2813}
2814
Mike Dayd77c26f2007-10-08 09:02:08 -04002815static gva_t rmode_tss_base(struct kvm *kvm)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002816{
Zhang Xiantaobfc6d222007-12-14 10:20:16 +08002817 if (!kvm->arch.tss_addr) {
Marcelo Tosattibc6678a2009-12-23 14:35:21 -02002818 struct kvm_memslots *slots;
Xiao Guangrong28a37542011-11-24 19:04:35 +08002819 struct kvm_memory_slot *slot;
Marcelo Tosattibc6678a2009-12-23 14:35:21 -02002820 gfn_t base_gfn;
2821
Lai Jiangshan90d83dc2010-04-19 17:41:23 +08002822 slots = kvm_memslots(kvm);
Xiao Guangrong28a37542011-11-24 19:04:35 +08002823 slot = id_to_memslot(slots, 0);
2824 base_gfn = slot->base_gfn + slot->npages - 3;
2825
Izik Eiduscbc94022007-10-25 00:29:55 +02002826 return base_gfn << PAGE_SHIFT;
2827 }
Zhang Xiantaobfc6d222007-12-14 10:20:16 +08002828 return kvm->arch.tss_addr;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002829}
2830
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002831static void fix_rmode_seg(int seg, struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002832{
Mathias Krause772e0312012-08-30 01:30:19 +02002833 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Avi Kivity6aa8b732006-12-10 02:21:36 -08002834
Jan Kiszka15b00f32007-11-19 10:21:45 +01002835 vmcs_write16(sf->selector, save->base >> 4);
Gleb Natapov444e8632010-12-27 17:25:04 +02002836 vmcs_write32(sf->base, save->base & 0xffff0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002837 vmcs_write32(sf->limit, 0xffff);
2838 vmcs_write32(sf->ar_bytes, 0xf3);
Gleb Natapov444e8632010-12-27 17:25:04 +02002839 if (save->base & 0xf)
2840 printk_once(KERN_WARNING "kvm: segment base is not paragraph"
2841 " aligned when entering protected mode (seg=%d)",
2842 seg);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002843}
2844
2845static void enter_rmode(struct kvm_vcpu *vcpu)
2846{
2847 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002848 struct vcpu_vmx *vmx = to_vmx(vcpu);
Orit Wassermanb246dd52012-05-31 14:49:22 +03002849 struct kvm_segment var;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002850
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002851 if (enable_unrestricted_guest)
2852 return;
2853
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002854 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
2855 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
2856 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
2857 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
2858 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
Gleb Natapovc6ad11532012-12-12 19:10:51 +02002859 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
2860 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002861
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002862 vmx->emulation_required = 1;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002863 vmx->rmode.vm86_active = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002864
Avi Kivitybaa7e812012-08-21 17:06:58 +03002865
Gleb Natapov776e58e2011-03-13 12:34:27 +02002866 /*
2867 * Very old userspace does not call KVM_SET_TSS_ADDR before entering
2868 * vcpu. Call it here with phys address pointing 16M below 4G.
2869 */
2870 if (!vcpu->kvm->arch.tss_addr) {
2871 printk_once(KERN_WARNING "kvm: KVM_SET_TSS_ADDR need to be "
2872 "called before entering vcpu\n");
2873 srcu_read_unlock(&vcpu->kvm->srcu, vcpu->srcu_idx);
2874 vmx_set_tss_addr(vcpu->kvm, 0xfeffd000);
2875 vcpu->srcu_idx = srcu_read_lock(&vcpu->kvm->srcu);
2876 }
2877
Avi Kivity2fb92db2011-04-27 19:42:18 +03002878 vmx_segment_cache_clear(vmx);
2879
Avi Kivity6aa8b732006-12-10 02:21:36 -08002880 vmcs_writel(GUEST_TR_BASE, rmode_tss_base(vcpu->kvm));
Avi Kivity6aa8b732006-12-10 02:21:36 -08002881 vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002882 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
2883
2884 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03002885 vmx->rmode.save_rflags = flags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002886
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01002887 flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002888
2889 vmcs_writel(GUEST_RFLAGS, flags);
Rusty Russell66aee912007-07-17 23:34:16 +10002890 vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002891 update_exception_bitmap(vcpu);
2892
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002893 if (emulate_invalid_guest_state)
2894 goto continue_rmode;
2895
Orit Wassermanb246dd52012-05-31 14:49:22 +03002896 vmx_get_segment(vcpu, &var, VCPU_SREG_SS);
2897 vmx_set_segment(vcpu, &var, VCPU_SREG_SS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002898
Orit Wassermanb246dd52012-05-31 14:49:22 +03002899 vmx_get_segment(vcpu, &var, VCPU_SREG_CS);
2900 vmx_set_segment(vcpu, &var, VCPU_SREG_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002901
Orit Wassermanb246dd52012-05-31 14:49:22 +03002902 vmx_get_segment(vcpu, &var, VCPU_SREG_ES);
2903 vmx_set_segment(vcpu, &var, VCPU_SREG_ES);
2904
2905 vmx_get_segment(vcpu, &var, VCPU_SREG_DS);
2906 vmx_set_segment(vcpu, &var, VCPU_SREG_DS);
2907
2908 vmx_get_segment(vcpu, &var, VCPU_SREG_GS);
2909 vmx_set_segment(vcpu, &var, VCPU_SREG_GS);
2910
2911 vmx_get_segment(vcpu, &var, VCPU_SREG_FS);
2912 vmx_set_segment(vcpu, &var, VCPU_SREG_FS);
Avi Kivity75880a02007-06-20 11:20:04 +03002913
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002914continue_rmode:
Eddie Dong8668a3c2007-10-10 14:26:45 +08002915 kvm_mmu_reset_context(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002916}
2917
Amit Shah401d10d2009-02-20 22:53:37 +05302918static void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
2919{
2920 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03002921 struct shared_msr_entry *msr = find_msr_entry(vmx, MSR_EFER);
2922
2923 if (!msr)
2924 return;
Amit Shah401d10d2009-02-20 22:53:37 +05302925
Avi Kivity44ea2b12009-09-06 15:55:37 +03002926 /*
2927 * Force kernel_gs_base reloading before EFER changes, as control
2928 * of this msr depends on is_long_mode().
2929 */
2930 vmx_load_host_state(to_vmx(vcpu));
Avi Kivityf6801df2010-01-21 15:31:50 +02002931 vcpu->arch.efer = efer;
Amit Shah401d10d2009-02-20 22:53:37 +05302932 if (efer & EFER_LMA) {
2933 vmcs_write32(VM_ENTRY_CONTROLS,
2934 vmcs_read32(VM_ENTRY_CONTROLS) |
2935 VM_ENTRY_IA32E_MODE);
2936 msr->data = efer;
2937 } else {
2938 vmcs_write32(VM_ENTRY_CONTROLS,
2939 vmcs_read32(VM_ENTRY_CONTROLS) &
2940 ~VM_ENTRY_IA32E_MODE);
2941
2942 msr->data = efer & ~EFER_LME;
2943 }
2944 setup_msrs(vmx);
2945}
2946
Avi Kivity05b3e0c2006-12-13 00:33:45 -08002947#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08002948
2949static void enter_lmode(struct kvm_vcpu *vcpu)
2950{
2951 u32 guest_tr_ar;
2952
Avi Kivity2fb92db2011-04-27 19:42:18 +03002953 vmx_segment_cache_clear(to_vmx(vcpu));
2954
Avi Kivity6aa8b732006-12-10 02:21:36 -08002955 guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
2956 if ((guest_tr_ar & AR_TYPE_MASK) != AR_TYPE_BUSY_64_TSS) {
Jan Kiszkabd801582011-09-12 11:26:22 +02002957 pr_debug_ratelimited("%s: tss fixup for long mode. \n",
2958 __func__);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002959 vmcs_write32(GUEST_TR_AR_BYTES,
2960 (guest_tr_ar & ~AR_TYPE_MASK)
2961 | AR_TYPE_BUSY_64_TSS);
2962 }
Avi Kivityda38f432010-07-06 11:30:49 +03002963 vmx_set_efer(vcpu, vcpu->arch.efer | EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002964}
2965
2966static void exit_lmode(struct kvm_vcpu *vcpu)
2967{
Avi Kivity6aa8b732006-12-10 02:21:36 -08002968 vmcs_write32(VM_ENTRY_CONTROLS,
2969 vmcs_read32(VM_ENTRY_CONTROLS)
Li, Xin B1e4e6e02007-08-01 21:49:10 +03002970 & ~VM_ENTRY_IA32E_MODE);
Avi Kivityda38f432010-07-06 11:30:49 +03002971 vmx_set_efer(vcpu, vcpu->arch.efer & ~EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002972}
2973
2974#endif
2975
Sheng Yang2384d2b2008-01-17 15:14:33 +08002976static void vmx_flush_tlb(struct kvm_vcpu *vcpu)
2977{
Gui Jianfengb9d762f2010-06-07 10:32:29 +08002978 vpid_sync_context(to_vmx(vcpu));
Xiao Guangrongdd180b32010-07-03 16:02:42 +08002979 if (enable_ept) {
2980 if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
2981 return;
Sheng Yang4e1096d2008-07-06 19:16:51 +08002982 ept_sync_context(construct_eptp(vcpu->arch.mmu.root_hpa));
Xiao Guangrongdd180b32010-07-03 16:02:42 +08002983 }
Sheng Yang2384d2b2008-01-17 15:14:33 +08002984}
2985
Avi Kivitye8467fd2009-12-29 18:43:06 +02002986static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu)
2987{
2988 ulong cr0_guest_owned_bits = vcpu->arch.cr0_guest_owned_bits;
2989
2990 vcpu->arch.cr0 &= ~cr0_guest_owned_bits;
2991 vcpu->arch.cr0 |= vmcs_readl(GUEST_CR0) & cr0_guest_owned_bits;
2992}
2993
Avi Kivityaff48ba2010-12-05 18:56:11 +02002994static void vmx_decache_cr3(struct kvm_vcpu *vcpu)
2995{
2996 if (enable_ept && is_paging(vcpu))
2997 vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
2998 __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
2999}
3000
Anthony Liguori25c4c272007-04-27 09:29:21 +03003001static void vmx_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
Avi Kivity399badf2007-01-05 16:36:38 -08003002{
Avi Kivityfc78f512009-12-07 12:16:48 +02003003 ulong cr4_guest_owned_bits = vcpu->arch.cr4_guest_owned_bits;
3004
3005 vcpu->arch.cr4 &= ~cr4_guest_owned_bits;
3006 vcpu->arch.cr4 |= vmcs_readl(GUEST_CR4) & cr4_guest_owned_bits;
Avi Kivity399badf2007-01-05 16:36:38 -08003007}
3008
Sheng Yang14394422008-04-28 12:24:45 +08003009static void ept_load_pdptrs(struct kvm_vcpu *vcpu)
3010{
Avi Kivity6de4f3ad2009-05-31 22:58:47 +03003011 if (!test_bit(VCPU_EXREG_PDPTR,
3012 (unsigned long *)&vcpu->arch.regs_dirty))
3013 return;
3014
Sheng Yang14394422008-04-28 12:24:45 +08003015 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Joerg Roedelff03a072010-09-10 17:30:57 +02003016 vmcs_write64(GUEST_PDPTR0, vcpu->arch.mmu.pdptrs[0]);
3017 vmcs_write64(GUEST_PDPTR1, vcpu->arch.mmu.pdptrs[1]);
3018 vmcs_write64(GUEST_PDPTR2, vcpu->arch.mmu.pdptrs[2]);
3019 vmcs_write64(GUEST_PDPTR3, vcpu->arch.mmu.pdptrs[3]);
Sheng Yang14394422008-04-28 12:24:45 +08003020 }
3021}
3022
Avi Kivity8f5d5492009-05-31 18:41:29 +03003023static void ept_save_pdptrs(struct kvm_vcpu *vcpu)
3024{
3025 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Joerg Roedelff03a072010-09-10 17:30:57 +02003026 vcpu->arch.mmu.pdptrs[0] = vmcs_read64(GUEST_PDPTR0);
3027 vcpu->arch.mmu.pdptrs[1] = vmcs_read64(GUEST_PDPTR1);
3028 vcpu->arch.mmu.pdptrs[2] = vmcs_read64(GUEST_PDPTR2);
3029 vcpu->arch.mmu.pdptrs[3] = vmcs_read64(GUEST_PDPTR3);
Avi Kivity8f5d5492009-05-31 18:41:29 +03003030 }
Avi Kivity6de4f3ad2009-05-31 22:58:47 +03003031
3032 __set_bit(VCPU_EXREG_PDPTR,
3033 (unsigned long *)&vcpu->arch.regs_avail);
3034 __set_bit(VCPU_EXREG_PDPTR,
3035 (unsigned long *)&vcpu->arch.regs_dirty);
Avi Kivity8f5d5492009-05-31 18:41:29 +03003036}
3037
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003038static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
Sheng Yang14394422008-04-28 12:24:45 +08003039
3040static void ept_update_paging_mode_cr0(unsigned long *hw_cr0,
3041 unsigned long cr0,
3042 struct kvm_vcpu *vcpu)
3043{
Marcelo Tosatti5233dd52011-06-06 14:27:47 -03003044 if (!test_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail))
3045 vmx_decache_cr3(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003046 if (!(cr0 & X86_CR0_PG)) {
3047 /* From paging/starting to nonpaging */
3048 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08003049 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) |
Sheng Yang14394422008-04-28 12:24:45 +08003050 (CPU_BASED_CR3_LOAD_EXITING |
3051 CPU_BASED_CR3_STORE_EXITING));
3052 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02003053 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08003054 } else if (!is_paging(vcpu)) {
3055 /* From nonpaging to paging */
3056 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08003057 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) &
Sheng Yang14394422008-04-28 12:24:45 +08003058 ~(CPU_BASED_CR3_LOAD_EXITING |
3059 CPU_BASED_CR3_STORE_EXITING));
3060 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02003061 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08003062 }
Sheng Yang95eb84a2009-08-19 09:52:18 +08003063
3064 if (!(cr0 & X86_CR0_WP))
3065 *hw_cr0 &= ~X86_CR0_WP;
Sheng Yang14394422008-04-28 12:24:45 +08003066}
3067
Avi Kivity6aa8b732006-12-10 02:21:36 -08003068static void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
3069{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003070 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003071 unsigned long hw_cr0;
3072
3073 if (enable_unrestricted_guest)
3074 hw_cr0 = (cr0 & ~KVM_GUEST_CR0_MASK_UNRESTRICTED_GUEST)
3075 | KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST;
3076 else
3077 hw_cr0 = (cr0 & ~KVM_GUEST_CR0_MASK) | KVM_VM_CR0_ALWAYS_ON;
Sheng Yang14394422008-04-28 12:24:45 +08003078
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003079 if (vmx->rmode.vm86_active && (cr0 & X86_CR0_PE))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003080 enter_pmode(vcpu);
3081
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003082 if (!vmx->rmode.vm86_active && !(cr0 & X86_CR0_PE))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003083 enter_rmode(vcpu);
3084
Avi Kivity05b3e0c2006-12-13 00:33:45 -08003085#ifdef CONFIG_X86_64
Avi Kivityf6801df2010-01-21 15:31:50 +02003086 if (vcpu->arch.efer & EFER_LME) {
Rusty Russell707d92f2007-07-17 23:19:08 +10003087 if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003088 enter_lmode(vcpu);
Rusty Russell707d92f2007-07-17 23:19:08 +10003089 if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003090 exit_lmode(vcpu);
3091 }
3092#endif
3093
Avi Kivity089d0342009-03-23 18:26:32 +02003094 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08003095 ept_update_paging_mode_cr0(&hw_cr0, cr0, vcpu);
3096
Avi Kivity02daab22009-12-30 12:40:26 +02003097 if (!vcpu->fpu_active)
Avi Kivity81231c62010-01-24 16:26:40 +02003098 hw_cr0 |= X86_CR0_TS | X86_CR0_MP;
Avi Kivity02daab22009-12-30 12:40:26 +02003099
Avi Kivity6aa8b732006-12-10 02:21:36 -08003100 vmcs_writel(CR0_READ_SHADOW, cr0);
Sheng Yang14394422008-04-28 12:24:45 +08003101 vmcs_writel(GUEST_CR0, hw_cr0);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003102 vcpu->arch.cr0 = cr0;
Avi Kivity69c73022011-03-07 15:26:44 +02003103 __clear_bit(VCPU_EXREG_CPL, (ulong *)&vcpu->arch.regs_avail);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003104}
3105
Sheng Yang14394422008-04-28 12:24:45 +08003106static u64 construct_eptp(unsigned long root_hpa)
3107{
3108 u64 eptp;
3109
3110 /* TODO write the value reading from MSR */
3111 eptp = VMX_EPT_DEFAULT_MT |
3112 VMX_EPT_DEFAULT_GAW << VMX_EPT_GAW_EPTP_SHIFT;
Xudong Haob38f9932012-05-28 19:33:36 +08003113 if (enable_ept_ad_bits)
3114 eptp |= VMX_EPT_AD_ENABLE_BIT;
Sheng Yang14394422008-04-28 12:24:45 +08003115 eptp |= (root_hpa & PAGE_MASK);
3116
3117 return eptp;
3118}
3119
Avi Kivity6aa8b732006-12-10 02:21:36 -08003120static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
3121{
Sheng Yang14394422008-04-28 12:24:45 +08003122 unsigned long guest_cr3;
3123 u64 eptp;
3124
3125 guest_cr3 = cr3;
Avi Kivity089d0342009-03-23 18:26:32 +02003126 if (enable_ept) {
Sheng Yang14394422008-04-28 12:24:45 +08003127 eptp = construct_eptp(cr3);
3128 vmcs_write64(EPT_POINTER, eptp);
Avi Kivity9f8fe502010-12-05 17:30:00 +02003129 guest_cr3 = is_paging(vcpu) ? kvm_read_cr3(vcpu) :
Sheng Yangb927a3c2009-07-21 10:42:48 +08003130 vcpu->kvm->arch.ept_identity_map_addr;
Marcelo Tosatti7c93be42009-10-26 16:48:33 -02003131 ept_load_pdptrs(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003132 }
3133
Sheng Yang2384d2b2008-01-17 15:14:33 +08003134 vmx_flush_tlb(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003135 vmcs_writel(GUEST_CR3, guest_cr3);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003136}
3137
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003138static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003139{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003140 unsigned long hw_cr4 = cr4 | (to_vmx(vcpu)->rmode.vm86_active ?
Sheng Yang14394422008-04-28 12:24:45 +08003141 KVM_RMODE_VM_CR4_ALWAYS_ON : KVM_PMODE_VM_CR4_ALWAYS_ON);
3142
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003143 if (cr4 & X86_CR4_VMXE) {
3144 /*
3145 * To use VMXON (and later other VMX instructions), a guest
3146 * must first be able to turn on cr4.VMXE (see handle_vmon()).
3147 * So basically the check on whether to allow nested VMX
3148 * is here.
3149 */
3150 if (!nested_vmx_allowed(vcpu))
3151 return 1;
3152 } else if (to_vmx(vcpu)->nested.vmxon)
3153 return 1;
3154
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003155 vcpu->arch.cr4 = cr4;
Avi Kivitybc230082009-12-08 12:14:42 +02003156 if (enable_ept) {
3157 if (!is_paging(vcpu)) {
3158 hw_cr4 &= ~X86_CR4_PAE;
3159 hw_cr4 |= X86_CR4_PSE;
3160 } else if (!(cr4 & X86_CR4_PAE)) {
3161 hw_cr4 &= ~X86_CR4_PAE;
3162 }
3163 }
Sheng Yang14394422008-04-28 12:24:45 +08003164
3165 vmcs_writel(CR4_READ_SHADOW, cr4);
3166 vmcs_writel(GUEST_CR4, hw_cr4);
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003167 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003168}
3169
Avi Kivity6aa8b732006-12-10 02:21:36 -08003170static void vmx_get_segment(struct kvm_vcpu *vcpu,
3171 struct kvm_segment *var, int seg)
3172{
Avi Kivitya9179492011-01-03 14:28:52 +02003173 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003174 u32 ar;
3175
Gleb Natapovc6ad11532012-12-12 19:10:51 +02003176 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003177 *var = vmx->rmode.segs[seg];
Avi Kivitya9179492011-01-03 14:28:52 +02003178 if (seg == VCPU_SREG_TR
Avi Kivity2fb92db2011-04-27 19:42:18 +03003179 || var->selector == vmx_read_guest_seg_selector(vmx, seg))
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003180 return;
Avi Kivity1390a282012-08-21 17:07:08 +03003181 var->base = vmx_read_guest_seg_base(vmx, seg);
3182 var->selector = vmx_read_guest_seg_selector(vmx, seg);
3183 return;
Avi Kivitya9179492011-01-03 14:28:52 +02003184 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03003185 var->base = vmx_read_guest_seg_base(vmx, seg);
3186 var->limit = vmx_read_guest_seg_limit(vmx, seg);
3187 var->selector = vmx_read_guest_seg_selector(vmx, seg);
3188 ar = vmx_read_guest_seg_ar(vmx, seg);
Avi Kivity9fd4a3b2009-01-04 23:43:42 +02003189 if ((ar & AR_UNUSABLE_MASK) && !emulate_invalid_guest_state)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003190 ar = 0;
3191 var->type = ar & 15;
3192 var->s = (ar >> 4) & 1;
3193 var->dpl = (ar >> 5) & 3;
3194 var->present = (ar >> 7) & 1;
3195 var->avl = (ar >> 12) & 1;
3196 var->l = (ar >> 13) & 1;
3197 var->db = (ar >> 14) & 1;
3198 var->g = (ar >> 15) & 1;
3199 var->unusable = (ar >> 16) & 1;
3200}
3201
Avi Kivitya9179492011-01-03 14:28:52 +02003202static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
3203{
Avi Kivitya9179492011-01-03 14:28:52 +02003204 struct kvm_segment s;
3205
3206 if (to_vmx(vcpu)->rmode.vm86_active) {
3207 vmx_get_segment(vcpu, &s, seg);
3208 return s.base;
3209 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03003210 return vmx_read_guest_seg_base(to_vmx(vcpu), seg);
Avi Kivitya9179492011-01-03 14:28:52 +02003211}
3212
Avi Kivity69c73022011-03-07 15:26:44 +02003213static int __vmx_get_cpl(struct kvm_vcpu *vcpu)
Izik Eidus2e4d2652008-03-24 19:38:34 +02003214{
Avi Kivity3eeb3282010-01-21 15:31:48 +02003215 if (!is_protmode(vcpu))
Izik Eidus2e4d2652008-03-24 19:38:34 +02003216 return 0;
3217
Avi Kivityf4c63e52011-03-07 14:54:28 +02003218 if (!is_long_mode(vcpu)
3219 && (kvm_get_rflags(vcpu) & X86_EFLAGS_VM)) /* if virtual 8086 */
Izik Eidus2e4d2652008-03-24 19:38:34 +02003220 return 3;
3221
Avi Kivity2fb92db2011-04-27 19:42:18 +03003222 return vmx_read_guest_seg_selector(to_vmx(vcpu), VCPU_SREG_CS) & 3;
Izik Eidus2e4d2652008-03-24 19:38:34 +02003223}
3224
Avi Kivity69c73022011-03-07 15:26:44 +02003225static int vmx_get_cpl(struct kvm_vcpu *vcpu)
3226{
Avi Kivityd881e6f2012-06-06 18:36:48 +03003227 struct vcpu_vmx *vmx = to_vmx(vcpu);
3228
3229 /*
3230 * If we enter real mode with cs.sel & 3 != 0, the normal CPL calculations
3231 * fail; use the cache instead.
3232 */
3233 if (unlikely(vmx->emulation_required && emulate_invalid_guest_state)) {
3234 return vmx->cpl;
3235 }
3236
Avi Kivity69c73022011-03-07 15:26:44 +02003237 if (!test_bit(VCPU_EXREG_CPL, (ulong *)&vcpu->arch.regs_avail)) {
3238 __set_bit(VCPU_EXREG_CPL, (ulong *)&vcpu->arch.regs_avail);
Avi Kivityd881e6f2012-06-06 18:36:48 +03003239 vmx->cpl = __vmx_get_cpl(vcpu);
Avi Kivity69c73022011-03-07 15:26:44 +02003240 }
Avi Kivityd881e6f2012-06-06 18:36:48 +03003241
3242 return vmx->cpl;
Avi Kivity69c73022011-03-07 15:26:44 +02003243}
3244
3245
Avi Kivity653e3102007-05-07 10:55:37 +03003246static u32 vmx_segment_access_rights(struct kvm_segment *var)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003247{
Avi Kivity6aa8b732006-12-10 02:21:36 -08003248 u32 ar;
3249
Avi Kivityf0495f92012-06-07 17:06:10 +03003250 if (var->unusable || !var->present)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003251 ar = 1 << 16;
3252 else {
3253 ar = var->type & 15;
3254 ar |= (var->s & 1) << 4;
3255 ar |= (var->dpl & 3) << 5;
3256 ar |= (var->present & 1) << 7;
3257 ar |= (var->avl & 1) << 12;
3258 ar |= (var->l & 1) << 13;
3259 ar |= (var->db & 1) << 14;
3260 ar |= (var->g & 1) << 15;
3261 }
Avi Kivity653e3102007-05-07 10:55:37 +03003262
3263 return ar;
3264}
3265
3266static void vmx_set_segment(struct kvm_vcpu *vcpu,
3267 struct kvm_segment *var, int seg)
3268{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003269 struct vcpu_vmx *vmx = to_vmx(vcpu);
Mathias Krause772e0312012-08-30 01:30:19 +02003270 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Avi Kivity653e3102007-05-07 10:55:37 +03003271 u32 ar;
3272
Avi Kivity2fb92db2011-04-27 19:42:18 +03003273 vmx_segment_cache_clear(vmx);
3274
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003275 if (vmx->rmode.vm86_active && seg == VCPU_SREG_TR) {
Gleb Natapova8ba6c22011-02-21 12:07:58 +02003276 vmcs_write16(sf->selector, var->selector);
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003277 vmx->rmode.segs[VCPU_SREG_TR] = *var;
Avi Kivity653e3102007-05-07 10:55:37 +03003278 return;
3279 }
3280 vmcs_writel(sf->base, var->base);
3281 vmcs_write32(sf->limit, var->limit);
3282 vmcs_write16(sf->selector, var->selector);
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003283 if (vmx->rmode.vm86_active && var->s) {
Avi Kivityce566802012-08-21 17:07:09 +03003284 vmx->rmode.segs[seg] = *var;
Avi Kivity653e3102007-05-07 10:55:37 +03003285 /*
3286 * Hack real-mode segments into vm86 compatibility.
3287 */
3288 if (var->base == 0xffff0000 && var->selector == 0xf000)
3289 vmcs_writel(sf->base, 0xf0000);
3290 ar = 0xf3;
3291 } else
3292 ar = vmx_segment_access_rights(var);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003293
3294 /*
3295 * Fix the "Accessed" bit in AR field of segment registers for older
3296 * qemu binaries.
3297 * IA32 arch specifies that at the time of processor reset the
3298 * "Accessed" bit in the AR field of segment registers is 1. And qemu
Guo Chao0fa06072012-06-28 15:16:19 +08003299 * is setting it to 0 in the userland code. This causes invalid guest
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003300 * state vmexit when "unrestricted guest" mode is turned on.
3301 * Fix for this setup issue in cpu_reset is being pushed in the qemu
3302 * tree. Newer qemu binaries with that qemu fix would not need this
3303 * kvm hack.
3304 */
3305 if (enable_unrestricted_guest && (seg != VCPU_SREG_LDTR))
3306 ar |= 0x1; /* Accessed */
3307
Avi Kivity6aa8b732006-12-10 02:21:36 -08003308 vmcs_write32(sf->ar_bytes, ar);
Avi Kivity69c73022011-03-07 15:26:44 +02003309 __clear_bit(VCPU_EXREG_CPL, (ulong *)&vcpu->arch.regs_avail);
Orit Wassermanb246dd52012-05-31 14:49:22 +03003310
3311 /*
3312 * Fix segments for real mode guest in hosts that don't have
3313 * "unrestricted_mode" or it was disabled.
3314 * This is done to allow migration of the guests from hosts with
3315 * unrestricted guest like Westmere to older host that don't have
3316 * unrestricted guest like Nehelem.
3317 */
Gleb Natapovbeb853f2012-12-12 19:10:52 +02003318 if (vmx->rmode.vm86_active && var->s)
3319 fix_rmode_seg(seg, &vmx->rmode.segs[seg]);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003320}
3321
Avi Kivity6aa8b732006-12-10 02:21:36 -08003322static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
3323{
Avi Kivity2fb92db2011-04-27 19:42:18 +03003324 u32 ar = vmx_read_guest_seg_ar(to_vmx(vcpu), VCPU_SREG_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003325
3326 *db = (ar >> 14) & 1;
3327 *l = (ar >> 13) & 1;
3328}
3329
Gleb Natapov89a27f42010-02-16 10:51:48 +02003330static void vmx_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003331{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003332 dt->size = vmcs_read32(GUEST_IDTR_LIMIT);
3333 dt->address = vmcs_readl(GUEST_IDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003334}
3335
Gleb Natapov89a27f42010-02-16 10:51:48 +02003336static void vmx_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003337{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003338 vmcs_write32(GUEST_IDTR_LIMIT, dt->size);
3339 vmcs_writel(GUEST_IDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003340}
3341
Gleb Natapov89a27f42010-02-16 10:51:48 +02003342static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003343{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003344 dt->size = vmcs_read32(GUEST_GDTR_LIMIT);
3345 dt->address = vmcs_readl(GUEST_GDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003346}
3347
Gleb Natapov89a27f42010-02-16 10:51:48 +02003348static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003349{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003350 vmcs_write32(GUEST_GDTR_LIMIT, dt->size);
3351 vmcs_writel(GUEST_GDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003352}
3353
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003354static bool rmode_segment_valid(struct kvm_vcpu *vcpu, int seg)
3355{
3356 struct kvm_segment var;
3357 u32 ar;
3358
3359 vmx_get_segment(vcpu, &var, seg);
Gleb Natapov07f42f52012-12-12 19:10:49 +02003360 var.dpl = 0x3;
3361 var.g = 0;
3362 var.db = 0;
Gleb Natapov0647f4a2012-12-12 19:10:50 +02003363 if (seg == VCPU_SREG_CS)
3364 var.type = 0x3;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003365 ar = vmx_segment_access_rights(&var);
3366
3367 if (var.base != (var.selector << 4))
3368 return false;
Avi Kivitye2a610d2012-08-21 17:07:03 +03003369 if (var.limit < 0xffff)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003370 return false;
Gleb Natapov07f42f52012-12-12 19:10:49 +02003371 if (ar != 0xf3)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003372 return false;
3373
3374 return true;
3375}
3376
3377static bool code_segment_valid(struct kvm_vcpu *vcpu)
3378{
3379 struct kvm_segment cs;
3380 unsigned int cs_rpl;
3381
3382 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
3383 cs_rpl = cs.selector & SELECTOR_RPL_MASK;
3384
Avi Kivity1872a3f2009-01-04 23:26:52 +02003385 if (cs.unusable)
3386 return false;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003387 if (~cs.type & (AR_TYPE_CODE_MASK|AR_TYPE_ACCESSES_MASK))
3388 return false;
3389 if (!cs.s)
3390 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003391 if (cs.type & AR_TYPE_WRITEABLE_MASK) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003392 if (cs.dpl > cs_rpl)
3393 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003394 } else {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003395 if (cs.dpl != cs_rpl)
3396 return false;
3397 }
3398 if (!cs.present)
3399 return false;
3400
3401 /* TODO: Add Reserved field check, this'll require a new member in the kvm_segment_field structure */
3402 return true;
3403}
3404
3405static bool stack_segment_valid(struct kvm_vcpu *vcpu)
3406{
3407 struct kvm_segment ss;
3408 unsigned int ss_rpl;
3409
3410 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
3411 ss_rpl = ss.selector & SELECTOR_RPL_MASK;
3412
Avi Kivity1872a3f2009-01-04 23:26:52 +02003413 if (ss.unusable)
3414 return true;
3415 if (ss.type != 3 && ss.type != 7)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003416 return false;
3417 if (!ss.s)
3418 return false;
3419 if (ss.dpl != ss_rpl) /* DPL != RPL */
3420 return false;
3421 if (!ss.present)
3422 return false;
3423
3424 return true;
3425}
3426
3427static bool data_segment_valid(struct kvm_vcpu *vcpu, int seg)
3428{
3429 struct kvm_segment var;
3430 unsigned int rpl;
3431
3432 vmx_get_segment(vcpu, &var, seg);
3433 rpl = var.selector & SELECTOR_RPL_MASK;
3434
Avi Kivity1872a3f2009-01-04 23:26:52 +02003435 if (var.unusable)
3436 return true;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003437 if (!var.s)
3438 return false;
3439 if (!var.present)
3440 return false;
3441 if (~var.type & (AR_TYPE_CODE_MASK|AR_TYPE_WRITEABLE_MASK)) {
3442 if (var.dpl < rpl) /* DPL < RPL */
3443 return false;
3444 }
3445
3446 /* TODO: Add other members to kvm_segment_field to allow checking for other access
3447 * rights flags
3448 */
3449 return true;
3450}
3451
3452static bool tr_valid(struct kvm_vcpu *vcpu)
3453{
3454 struct kvm_segment tr;
3455
3456 vmx_get_segment(vcpu, &tr, VCPU_SREG_TR);
3457
Avi Kivity1872a3f2009-01-04 23:26:52 +02003458 if (tr.unusable)
3459 return false;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003460 if (tr.selector & SELECTOR_TI_MASK) /* TI = 1 */
3461 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003462 if (tr.type != 3 && tr.type != 11) /* TODO: Check if guest is in IA32e mode */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003463 return false;
3464 if (!tr.present)
3465 return false;
3466
3467 return true;
3468}
3469
3470static bool ldtr_valid(struct kvm_vcpu *vcpu)
3471{
3472 struct kvm_segment ldtr;
3473
3474 vmx_get_segment(vcpu, &ldtr, VCPU_SREG_LDTR);
3475
Avi Kivity1872a3f2009-01-04 23:26:52 +02003476 if (ldtr.unusable)
3477 return true;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003478 if (ldtr.selector & SELECTOR_TI_MASK) /* TI = 1 */
3479 return false;
3480 if (ldtr.type != 2)
3481 return false;
3482 if (!ldtr.present)
3483 return false;
3484
3485 return true;
3486}
3487
3488static bool cs_ss_rpl_check(struct kvm_vcpu *vcpu)
3489{
3490 struct kvm_segment cs, ss;
3491
3492 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
3493 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
3494
3495 return ((cs.selector & SELECTOR_RPL_MASK) ==
3496 (ss.selector & SELECTOR_RPL_MASK));
3497}
3498
3499/*
3500 * Check if guest state is valid. Returns true if valid, false if
3501 * not.
3502 * We assume that registers are always usable
3503 */
3504static bool guest_state_valid(struct kvm_vcpu *vcpu)
3505{
3506 /* real mode guest state checks */
Avi Kivity3eeb3282010-01-21 15:31:48 +02003507 if (!is_protmode(vcpu)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003508 if (!rmode_segment_valid(vcpu, VCPU_SREG_CS))
3509 return false;
3510 if (!rmode_segment_valid(vcpu, VCPU_SREG_SS))
3511 return false;
3512 if (!rmode_segment_valid(vcpu, VCPU_SREG_DS))
3513 return false;
3514 if (!rmode_segment_valid(vcpu, VCPU_SREG_ES))
3515 return false;
3516 if (!rmode_segment_valid(vcpu, VCPU_SREG_FS))
3517 return false;
3518 if (!rmode_segment_valid(vcpu, VCPU_SREG_GS))
3519 return false;
3520 } else {
3521 /* protected mode guest state checks */
3522 if (!cs_ss_rpl_check(vcpu))
3523 return false;
3524 if (!code_segment_valid(vcpu))
3525 return false;
3526 if (!stack_segment_valid(vcpu))
3527 return false;
3528 if (!data_segment_valid(vcpu, VCPU_SREG_DS))
3529 return false;
3530 if (!data_segment_valid(vcpu, VCPU_SREG_ES))
3531 return false;
3532 if (!data_segment_valid(vcpu, VCPU_SREG_FS))
3533 return false;
3534 if (!data_segment_valid(vcpu, VCPU_SREG_GS))
3535 return false;
3536 if (!tr_valid(vcpu))
3537 return false;
3538 if (!ldtr_valid(vcpu))
3539 return false;
3540 }
3541 /* TODO:
3542 * - Add checks on RIP
3543 * - Add checks on RFLAGS
3544 */
3545
3546 return true;
3547}
3548
Mike Dayd77c26f2007-10-08 09:02:08 -04003549static int init_rmode_tss(struct kvm *kvm)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003550{
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003551 gfn_t fn;
Izik Eidus195aefd2007-10-01 22:14:18 +02003552 u16 data = 0;
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003553 int r, idx, ret = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003554
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003555 idx = srcu_read_lock(&kvm->srcu);
3556 fn = rmode_tss_base(kvm) >> PAGE_SHIFT;
Izik Eidus195aefd2007-10-01 22:14:18 +02003557 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
3558 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003559 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003560 data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
Sheng Yang464d17c2008-08-13 14:10:33 +08003561 r = kvm_write_guest_page(kvm, fn++, &data,
3562 TSS_IOPB_BASE_OFFSET, sizeof(u16));
Izik Eidus195aefd2007-10-01 22:14:18 +02003563 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003564 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003565 r = kvm_clear_guest_page(kvm, fn++, 0, PAGE_SIZE);
3566 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003567 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003568 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
3569 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003570 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003571 data = ~0;
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003572 r = kvm_write_guest_page(kvm, fn, &data,
3573 RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1,
3574 sizeof(u8));
Izik Eidus195aefd2007-10-01 22:14:18 +02003575 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003576 goto out;
3577
3578 ret = 1;
3579out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003580 srcu_read_unlock(&kvm->srcu, idx);
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003581 return ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003582}
3583
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003584static int init_rmode_identity_map(struct kvm *kvm)
3585{
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003586 int i, idx, r, ret;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003587 pfn_t identity_map_pfn;
3588 u32 tmp;
3589
Avi Kivity089d0342009-03-23 18:26:32 +02003590 if (!enable_ept)
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003591 return 1;
3592 if (unlikely(!kvm->arch.ept_identity_pagetable)) {
3593 printk(KERN_ERR "EPT: identity-mapping pagetable "
3594 "haven't been allocated!\n");
3595 return 0;
3596 }
3597 if (likely(kvm->arch.ept_identity_pagetable_done))
3598 return 1;
3599 ret = 0;
Sheng Yangb927a3c2009-07-21 10:42:48 +08003600 identity_map_pfn = kvm->arch.ept_identity_map_addr >> PAGE_SHIFT;
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003601 idx = srcu_read_lock(&kvm->srcu);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003602 r = kvm_clear_guest_page(kvm, identity_map_pfn, 0, PAGE_SIZE);
3603 if (r < 0)
3604 goto out;
3605 /* Set up identity-mapping pagetable for EPT in real mode */
3606 for (i = 0; i < PT32_ENT_PER_PAGE; i++) {
3607 tmp = (i << 22) + (_PAGE_PRESENT | _PAGE_RW | _PAGE_USER |
3608 _PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_PSE);
3609 r = kvm_write_guest_page(kvm, identity_map_pfn,
3610 &tmp, i * sizeof(tmp), sizeof(tmp));
3611 if (r < 0)
3612 goto out;
3613 }
3614 kvm->arch.ept_identity_pagetable_done = true;
3615 ret = 1;
3616out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003617 srcu_read_unlock(&kvm->srcu, idx);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003618 return ret;
3619}
3620
Avi Kivity6aa8b732006-12-10 02:21:36 -08003621static void seg_setup(int seg)
3622{
Mathias Krause772e0312012-08-30 01:30:19 +02003623 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003624 unsigned int ar;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003625
3626 vmcs_write16(sf->selector, 0);
3627 vmcs_writel(sf->base, 0);
3628 vmcs_write32(sf->limit, 0xffff);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003629 if (enable_unrestricted_guest) {
3630 ar = 0x93;
3631 if (seg == VCPU_SREG_CS)
3632 ar |= 0x08; /* code segment */
3633 } else
3634 ar = 0xf3;
3635
3636 vmcs_write32(sf->ar_bytes, ar);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003637}
3638
Sheng Yangf78e0e22007-10-29 09:40:42 +08003639static int alloc_apic_access_page(struct kvm *kvm)
3640{
Xiao Guangrong44841412012-09-07 14:14:20 +08003641 struct page *page;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003642 struct kvm_userspace_memory_region kvm_userspace_mem;
3643 int r = 0;
3644
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003645 mutex_lock(&kvm->slots_lock);
Zhang Xiantaobfc6d222007-12-14 10:20:16 +08003646 if (kvm->arch.apic_access_page)
Sheng Yangf78e0e22007-10-29 09:40:42 +08003647 goto out;
3648 kvm_userspace_mem.slot = APIC_ACCESS_PAGE_PRIVATE_MEMSLOT;
3649 kvm_userspace_mem.flags = 0;
3650 kvm_userspace_mem.guest_phys_addr = 0xfee00000ULL;
3651 kvm_userspace_mem.memory_size = PAGE_SIZE;
Alex Williamsonf82a8cf2012-12-10 10:33:21 -07003652 r = __kvm_set_memory_region(kvm, &kvm_userspace_mem, false);
Sheng Yangf78e0e22007-10-29 09:40:42 +08003653 if (r)
3654 goto out;
Izik Eidus72dc67a2008-02-10 18:04:15 +02003655
Xiao Guangrong44841412012-09-07 14:14:20 +08003656 page = gfn_to_page(kvm, 0xfee00);
3657 if (is_error_page(page)) {
3658 r = -EFAULT;
3659 goto out;
3660 }
3661
3662 kvm->arch.apic_access_page = page;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003663out:
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003664 mutex_unlock(&kvm->slots_lock);
Sheng Yangf78e0e22007-10-29 09:40:42 +08003665 return r;
3666}
3667
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003668static int alloc_identity_pagetable(struct kvm *kvm)
3669{
Xiao Guangrong44841412012-09-07 14:14:20 +08003670 struct page *page;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003671 struct kvm_userspace_memory_region kvm_userspace_mem;
3672 int r = 0;
3673
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003674 mutex_lock(&kvm->slots_lock);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003675 if (kvm->arch.ept_identity_pagetable)
3676 goto out;
3677 kvm_userspace_mem.slot = IDENTITY_PAGETABLE_PRIVATE_MEMSLOT;
3678 kvm_userspace_mem.flags = 0;
Sheng Yangb927a3c2009-07-21 10:42:48 +08003679 kvm_userspace_mem.guest_phys_addr =
3680 kvm->arch.ept_identity_map_addr;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003681 kvm_userspace_mem.memory_size = PAGE_SIZE;
Alex Williamsonf82a8cf2012-12-10 10:33:21 -07003682 r = __kvm_set_memory_region(kvm, &kvm_userspace_mem, false);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003683 if (r)
3684 goto out;
3685
Xiao Guangrong44841412012-09-07 14:14:20 +08003686 page = gfn_to_page(kvm, kvm->arch.ept_identity_map_addr >> PAGE_SHIFT);
3687 if (is_error_page(page)) {
3688 r = -EFAULT;
3689 goto out;
3690 }
3691
3692 kvm->arch.ept_identity_pagetable = page;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003693out:
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003694 mutex_unlock(&kvm->slots_lock);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003695 return r;
3696}
3697
Sheng Yang2384d2b2008-01-17 15:14:33 +08003698static void allocate_vpid(struct vcpu_vmx *vmx)
3699{
3700 int vpid;
3701
3702 vmx->vpid = 0;
Avi Kivity919818a2009-03-23 18:01:29 +02003703 if (!enable_vpid)
Sheng Yang2384d2b2008-01-17 15:14:33 +08003704 return;
3705 spin_lock(&vmx_vpid_lock);
3706 vpid = find_first_zero_bit(vmx_vpid_bitmap, VMX_NR_VPIDS);
3707 if (vpid < VMX_NR_VPIDS) {
3708 vmx->vpid = vpid;
3709 __set_bit(vpid, vmx_vpid_bitmap);
3710 }
3711 spin_unlock(&vmx_vpid_lock);
3712}
3713
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08003714static void free_vpid(struct vcpu_vmx *vmx)
3715{
3716 if (!enable_vpid)
3717 return;
3718 spin_lock(&vmx_vpid_lock);
3719 if (vmx->vpid != 0)
3720 __clear_bit(vmx->vpid, vmx_vpid_bitmap);
3721 spin_unlock(&vmx_vpid_lock);
3722}
3723
Avi Kivity58972972009-02-24 22:26:47 +02003724static void __vmx_disable_intercept_for_msr(unsigned long *msr_bitmap, u32 msr)
Sheng Yang25c5f222008-03-28 13:18:56 +08003725{
Avi Kivity3e7c73e2009-02-24 21:46:19 +02003726 int f = sizeof(unsigned long);
Sheng Yang25c5f222008-03-28 13:18:56 +08003727
3728 if (!cpu_has_vmx_msr_bitmap())
3729 return;
3730
3731 /*
3732 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
3733 * have the write-low and read-high bitmap offsets the wrong way round.
3734 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
3735 */
Sheng Yang25c5f222008-03-28 13:18:56 +08003736 if (msr <= 0x1fff) {
Avi Kivity3e7c73e2009-02-24 21:46:19 +02003737 __clear_bit(msr, msr_bitmap + 0x000 / f); /* read-low */
3738 __clear_bit(msr, msr_bitmap + 0x800 / f); /* write-low */
Sheng Yang25c5f222008-03-28 13:18:56 +08003739 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
3740 msr &= 0x1fff;
Avi Kivity3e7c73e2009-02-24 21:46:19 +02003741 __clear_bit(msr, msr_bitmap + 0x400 / f); /* read-high */
3742 __clear_bit(msr, msr_bitmap + 0xc00 / f); /* write-high */
Sheng Yang25c5f222008-03-28 13:18:56 +08003743 }
Sheng Yang25c5f222008-03-28 13:18:56 +08003744}
3745
Avi Kivity58972972009-02-24 22:26:47 +02003746static void vmx_disable_intercept_for_msr(u32 msr, bool longmode_only)
3747{
3748 if (!longmode_only)
3749 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy, msr);
3750 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode, msr);
3751}
3752
Avi Kivity6aa8b732006-12-10 02:21:36 -08003753/*
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003754 * Set up the vmcs's constant host-state fields, i.e., host-state fields that
3755 * will not change in the lifetime of the guest.
3756 * Note that host-state that does change is set elsewhere. E.g., host-state
3757 * that is set differently for each CPU is set in vmx_vcpu_load(), not here.
3758 */
3759static void vmx_set_constant_host_state(void)
3760{
3761 u32 low32, high32;
3762 unsigned long tmpl;
3763 struct desc_ptr dt;
3764
Suresh Siddhab1a74bf2012-09-20 11:01:49 -07003765 vmcs_writel(HOST_CR0, read_cr0() & ~X86_CR0_TS); /* 22.2.3 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003766 vmcs_writel(HOST_CR4, read_cr4()); /* 22.2.3, 22.2.5 */
3767 vmcs_writel(HOST_CR3, read_cr3()); /* 22.2.3 FIXME: shadow tables */
3768
3769 vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03003770#ifdef CONFIG_X86_64
3771 /*
3772 * Load null selectors, so we can avoid reloading them in
3773 * __vmx_load_host_state(), in case userspace uses the null selectors
3774 * too (the expected case).
3775 */
3776 vmcs_write16(HOST_DS_SELECTOR, 0);
3777 vmcs_write16(HOST_ES_SELECTOR, 0);
3778#else
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003779 vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
3780 vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03003781#endif
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003782 vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
3783 vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
3784
3785 native_store_idt(&dt);
3786 vmcs_writel(HOST_IDTR_BASE, dt.address); /* 22.2.4 */
3787
Avi Kivity83287ea422012-09-16 15:10:57 +03003788 vmcs_writel(HOST_RIP, vmx_return); /* 22.2.5 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003789
3790 rdmsr(MSR_IA32_SYSENTER_CS, low32, high32);
3791 vmcs_write32(HOST_IA32_SYSENTER_CS, low32);
3792 rdmsrl(MSR_IA32_SYSENTER_EIP, tmpl);
3793 vmcs_writel(HOST_IA32_SYSENTER_EIP, tmpl); /* 22.2.3 */
3794
3795 if (vmcs_config.vmexit_ctrl & VM_EXIT_LOAD_IA32_PAT) {
3796 rdmsr(MSR_IA32_CR_PAT, low32, high32);
3797 vmcs_write64(HOST_IA32_PAT, low32 | ((u64) high32 << 32));
3798 }
3799}
3800
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003801static void set_cr4_guest_host_mask(struct vcpu_vmx *vmx)
3802{
3803 vmx->vcpu.arch.cr4_guest_owned_bits = KVM_CR4_GUEST_OWNED_BITS;
3804 if (enable_ept)
3805 vmx->vcpu.arch.cr4_guest_owned_bits |= X86_CR4_PGE;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03003806 if (is_guest_mode(&vmx->vcpu))
3807 vmx->vcpu.arch.cr4_guest_owned_bits &=
3808 ~get_vmcs12(&vmx->vcpu)->cr4_guest_host_mask;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003809 vmcs_writel(CR4_GUEST_HOST_MASK, ~vmx->vcpu.arch.cr4_guest_owned_bits);
3810}
3811
3812static u32 vmx_exec_control(struct vcpu_vmx *vmx)
3813{
3814 u32 exec_control = vmcs_config.cpu_based_exec_ctrl;
3815 if (!vm_need_tpr_shadow(vmx->vcpu.kvm)) {
3816 exec_control &= ~CPU_BASED_TPR_SHADOW;
3817#ifdef CONFIG_X86_64
3818 exec_control |= CPU_BASED_CR8_STORE_EXITING |
3819 CPU_BASED_CR8_LOAD_EXITING;
3820#endif
3821 }
3822 if (!enable_ept)
3823 exec_control |= CPU_BASED_CR3_STORE_EXITING |
3824 CPU_BASED_CR3_LOAD_EXITING |
3825 CPU_BASED_INVLPG_EXITING;
3826 return exec_control;
3827}
3828
3829static u32 vmx_secondary_exec_control(struct vcpu_vmx *vmx)
3830{
3831 u32 exec_control = vmcs_config.cpu_based_2nd_exec_ctrl;
3832 if (!vm_need_virtualize_apic_accesses(vmx->vcpu.kvm))
3833 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
3834 if (vmx->vpid == 0)
3835 exec_control &= ~SECONDARY_EXEC_ENABLE_VPID;
3836 if (!enable_ept) {
3837 exec_control &= ~SECONDARY_EXEC_ENABLE_EPT;
3838 enable_unrestricted_guest = 0;
Mao, Junjiead756a12012-07-02 01:18:48 +00003839 /* Enable INVPCID for non-ept guests may cause performance regression. */
3840 exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003841 }
3842 if (!enable_unrestricted_guest)
3843 exec_control &= ~SECONDARY_EXEC_UNRESTRICTED_GUEST;
3844 if (!ple_gap)
3845 exec_control &= ~SECONDARY_EXEC_PAUSE_LOOP_EXITING;
3846 return exec_control;
3847}
3848
Xiao Guangrongce88dec2011-07-12 03:33:44 +08003849static void ept_set_mmio_spte_mask(void)
3850{
3851 /*
3852 * EPT Misconfigurations can be generated if the value of bits 2:0
3853 * of an EPT paging-structure entry is 110b (write/execute).
3854 * Also, magic bits (0xffull << 49) is set to quickly identify mmio
3855 * spte.
3856 */
3857 kvm_mmu_set_mmio_spte_mask(0xffull << 49 | 0x6ull);
3858}
3859
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003860/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08003861 * Sets up the vmcs for emulated real mode.
3862 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10003863static int vmx_vcpu_setup(struct vcpu_vmx *vmx)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003864{
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02003865#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08003866 unsigned long a;
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02003867#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08003868 int i;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003869
Avi Kivity6aa8b732006-12-10 02:21:36 -08003870 /* I/O */
Avi Kivity3e7c73e2009-02-24 21:46:19 +02003871 vmcs_write64(IO_BITMAP_A, __pa(vmx_io_bitmap_a));
3872 vmcs_write64(IO_BITMAP_B, __pa(vmx_io_bitmap_b));
Avi Kivity6aa8b732006-12-10 02:21:36 -08003873
Sheng Yang25c5f222008-03-28 13:18:56 +08003874 if (cpu_has_vmx_msr_bitmap())
Avi Kivity58972972009-02-24 22:26:47 +02003875 vmcs_write64(MSR_BITMAP, __pa(vmx_msr_bitmap_legacy));
Sheng Yang25c5f222008-03-28 13:18:56 +08003876
Avi Kivity6aa8b732006-12-10 02:21:36 -08003877 vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
3878
Avi Kivity6aa8b732006-12-10 02:21:36 -08003879 /* Control */
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03003880 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL,
3881 vmcs_config.pin_based_exec_ctrl);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08003882
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003883 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, vmx_exec_control(vmx));
Avi Kivity6aa8b732006-12-10 02:21:36 -08003884
Sheng Yang83ff3b92007-11-21 14:33:25 +08003885 if (cpu_has_secondary_exec_ctrls()) {
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003886 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
3887 vmx_secondary_exec_control(vmx));
Sheng Yang83ff3b92007-11-21 14:33:25 +08003888 }
Sheng Yangf78e0e22007-10-29 09:40:42 +08003889
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08003890 if (ple_gap) {
3891 vmcs_write32(PLE_GAP, ple_gap);
3892 vmcs_write32(PLE_WINDOW, ple_window);
3893 }
3894
Xiao Guangrongc3707952011-07-12 03:28:04 +08003895 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, 0);
3896 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003897 vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
3898
Avi Kivity9581d442010-10-19 16:46:55 +02003899 vmcs_write16(HOST_FS_SELECTOR, 0); /* 22.2.4 */
3900 vmcs_write16(HOST_GS_SELECTOR, 0); /* 22.2.4 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003901 vmx_set_constant_host_state();
Avi Kivity05b3e0c2006-12-13 00:33:45 -08003902#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08003903 rdmsrl(MSR_FS_BASE, a);
3904 vmcs_writel(HOST_FS_BASE, a); /* 22.2.4 */
3905 rdmsrl(MSR_GS_BASE, a);
3906 vmcs_writel(HOST_GS_BASE, a); /* 22.2.4 */
3907#else
3908 vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
3909 vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
3910#endif
3911
Eddie Dong2cc51562007-05-21 07:28:09 +03003912 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
3913 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03003914 vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host));
Eddie Dong2cc51562007-05-21 07:28:09 +03003915 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03003916 vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest));
Avi Kivity6aa8b732006-12-10 02:21:36 -08003917
Sheng Yang468d4722008-10-09 16:01:55 +08003918 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003919 u32 msr_low, msr_high;
3920 u64 host_pat;
Sheng Yang468d4722008-10-09 16:01:55 +08003921 rdmsr(MSR_IA32_CR_PAT, msr_low, msr_high);
3922 host_pat = msr_low | ((u64) msr_high << 32);
3923 /* Write the default value follow host pat */
3924 vmcs_write64(GUEST_IA32_PAT, host_pat);
3925 /* Keep arch.pat sync with GUEST_IA32_PAT */
3926 vmx->vcpu.arch.pat = host_pat;
3927 }
3928
Avi Kivity6aa8b732006-12-10 02:21:36 -08003929 for (i = 0; i < NR_VMX_MSR; ++i) {
3930 u32 index = vmx_msr_index[i];
3931 u32 data_low, data_high;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04003932 int j = vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003933
3934 if (rdmsr_safe(index, &data_low, &data_high) < 0)
3935 continue;
Avi Kivity432bd6c2007-01-31 23:48:13 -08003936 if (wrmsr_safe(index, data_low, data_high) < 0)
3937 continue;
Avi Kivity26bb0982009-09-07 11:14:12 +03003938 vmx->guest_msrs[j].index = i;
3939 vmx->guest_msrs[j].data = 0;
Avi Kivityd5696722009-12-02 12:28:47 +02003940 vmx->guest_msrs[j].mask = -1ull;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04003941 ++vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003942 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003943
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03003944 vmcs_write32(VM_EXIT_CONTROLS, vmcs_config.vmexit_ctrl);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003945
3946 /* 22.2.1, 20.8.1 */
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03003947 vmcs_write32(VM_ENTRY_CONTROLS, vmcs_config.vmentry_ctrl);
3948
Avi Kivitye00c8cf2007-10-21 11:00:39 +02003949 vmcs_writel(CR0_GUEST_HOST_MASK, ~0UL);
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003950 set_cr4_guest_host_mask(vmx);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02003951
3952 return 0;
3953}
3954
3955static int vmx_vcpu_reset(struct kvm_vcpu *vcpu)
3956{
3957 struct vcpu_vmx *vmx = to_vmx(vcpu);
3958 u64 msr;
Xiao Guangrong4b9d3a02010-06-08 10:15:51 +08003959 int ret;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02003960
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003961 vmx->rmode.vm86_active = 0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02003962
Jan Kiszka3b86cd92008-09-26 09:30:57 +02003963 vmx->soft_vnmi_blocked = 0;
3964
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003965 vmx->vcpu.arch.regs[VCPU_REGS_RDX] = get_rdx_init_val();
Avi Kivity2d3ad1f2008-02-24 11:20:43 +02003966 kvm_set_cr8(&vmx->vcpu, 0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02003967 msr = 0xfee00000 | MSR_IA32_APICBASE_ENABLE;
Gleb Natapovc5af89b2009-06-09 15:56:26 +03003968 if (kvm_vcpu_is_bsp(&vmx->vcpu))
Avi Kivitye00c8cf2007-10-21 11:00:39 +02003969 msr |= MSR_IA32_APICBASE_BSP;
3970 kvm_set_apic_base(&vmx->vcpu, msr);
3971
Avi Kivity2fb92db2011-04-27 19:42:18 +03003972 vmx_segment_cache_clear(vmx);
3973
Avi Kivity5706be02008-08-20 15:07:31 +03003974 seg_setup(VCPU_SREG_CS);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02003975 /*
3976 * GUEST_CS_BASE should really be 0xffff0000, but VT vm86 mode
3977 * insists on having GUEST_CS_BASE == GUEST_CS_SELECTOR << 4. Sigh.
3978 */
Gleb Natapovc5af89b2009-06-09 15:56:26 +03003979 if (kvm_vcpu_is_bsp(&vmx->vcpu)) {
Avi Kivitye00c8cf2007-10-21 11:00:39 +02003980 vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
3981 vmcs_writel(GUEST_CS_BASE, 0x000f0000);
3982 } else {
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003983 vmcs_write16(GUEST_CS_SELECTOR, vmx->vcpu.arch.sipi_vector << 8);
3984 vmcs_writel(GUEST_CS_BASE, vmx->vcpu.arch.sipi_vector << 12);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02003985 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02003986
3987 seg_setup(VCPU_SREG_DS);
3988 seg_setup(VCPU_SREG_ES);
3989 seg_setup(VCPU_SREG_FS);
3990 seg_setup(VCPU_SREG_GS);
3991 seg_setup(VCPU_SREG_SS);
3992
3993 vmcs_write16(GUEST_TR_SELECTOR, 0);
3994 vmcs_writel(GUEST_TR_BASE, 0);
3995 vmcs_write32(GUEST_TR_LIMIT, 0xffff);
3996 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
3997
3998 vmcs_write16(GUEST_LDTR_SELECTOR, 0);
3999 vmcs_writel(GUEST_LDTR_BASE, 0);
4000 vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
4001 vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
4002
4003 vmcs_write32(GUEST_SYSENTER_CS, 0);
4004 vmcs_writel(GUEST_SYSENTER_ESP, 0);
4005 vmcs_writel(GUEST_SYSENTER_EIP, 0);
4006
4007 vmcs_writel(GUEST_RFLAGS, 0x02);
Gleb Natapovc5af89b2009-06-09 15:56:26 +03004008 if (kvm_vcpu_is_bsp(&vmx->vcpu))
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03004009 kvm_rip_write(vcpu, 0xfff0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004010 else
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03004011 kvm_rip_write(vcpu, 0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004012
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004013 vmcs_writel(GUEST_GDTR_BASE, 0);
4014 vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
4015
4016 vmcs_writel(GUEST_IDTR_BASE, 0);
4017 vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
4018
Anthony Liguori443381a2010-12-06 10:53:38 -06004019 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004020 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
4021 vmcs_write32(GUEST_PENDING_DBG_EXCEPTIONS, 0);
4022
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004023 /* Special registers */
4024 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
4025
4026 setup_msrs(vmx);
4027
Avi Kivity6aa8b732006-12-10 02:21:36 -08004028 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
4029
Sheng Yangf78e0e22007-10-29 09:40:42 +08004030 if (cpu_has_vmx_tpr_shadow()) {
4031 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
4032 if (vm_need_tpr_shadow(vmx->vcpu.kvm))
4033 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
Takuya Yoshikawaafc20182011-03-05 12:40:20 +09004034 __pa(vmx->vcpu.arch.apic->regs));
Sheng Yangf78e0e22007-10-29 09:40:42 +08004035 vmcs_write32(TPR_THRESHOLD, 0);
4036 }
4037
4038 if (vm_need_virtualize_apic_accesses(vmx->vcpu.kvm))
4039 vmcs_write64(APIC_ACCESS_ADDR,
Zhang Xiantaobfc6d222007-12-14 10:20:16 +08004040 page_to_phys(vmx->vcpu.kvm->arch.apic_access_page));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004041
Sheng Yang2384d2b2008-01-17 15:14:33 +08004042 if (vmx->vpid != 0)
4043 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
4044
Eduardo Habkostfa400522009-10-24 02:49:58 -02004045 vmx->vcpu.arch.cr0 = X86_CR0_NW | X86_CR0_CD | X86_CR0_ET;
Marcelo Tosatti7a4f5ad2012-03-27 19:47:26 -03004046 vcpu->srcu_idx = srcu_read_lock(&vcpu->kvm->srcu);
Avi Kivity4d4ec082009-12-29 18:07:30 +02004047 vmx_set_cr0(&vmx->vcpu, kvm_read_cr0(vcpu)); /* enter rmode */
Marcelo Tosatti7a4f5ad2012-03-27 19:47:26 -03004048 srcu_read_unlock(&vcpu->kvm->srcu, vcpu->srcu_idx);
Rusty Russell8b9cf982007-07-30 16:31:43 +10004049 vmx_set_cr4(&vmx->vcpu, 0);
Rusty Russell8b9cf982007-07-30 16:31:43 +10004050 vmx_set_efer(&vmx->vcpu, 0);
Rusty Russell8b9cf982007-07-30 16:31:43 +10004051 vmx_fpu_activate(&vmx->vcpu);
4052 update_exception_bitmap(&vmx->vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004053
Gui Jianfengb9d762f2010-06-07 10:32:29 +08004054 vpid_sync_context(vmx);
Sheng Yang2384d2b2008-01-17 15:14:33 +08004055
Marcelo Tosatti3200f402008-03-29 20:17:59 -03004056 ret = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004057
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03004058 /* HACK: Don't enable emulation on guest boot/reset */
4059 vmx->emulation_required = 0;
4060
Avi Kivity6aa8b732006-12-10 02:21:36 -08004061 return ret;
4062}
4063
Nadav Har'Elb6f12502011-05-25 23:13:06 +03004064/*
4065 * In nested virtualization, check if L1 asked to exit on external interrupts.
4066 * For most existing hypervisors, this will always return true.
4067 */
4068static bool nested_exit_on_intr(struct kvm_vcpu *vcpu)
4069{
4070 return get_vmcs12(vcpu)->pin_based_vm_exec_control &
4071 PIN_BASED_EXT_INTR_MASK;
4072}
4073
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004074static void enable_irq_window(struct kvm_vcpu *vcpu)
4075{
4076 u32 cpu_based_vm_exec_control;
Nadav Har'Eld6185f22011-09-22 13:52:56 +03004077 if (is_guest_mode(vcpu) && nested_exit_on_intr(vcpu)) {
4078 /*
4079 * We get here if vmx_interrupt_allowed() said we can't
4080 * inject to L1 now because L2 must run. Ask L2 to exit
4081 * right after entry, so we can inject to L1 more promptly.
Nadav Har'Elb6f12502011-05-25 23:13:06 +03004082 */
Nadav Har'Eld6185f22011-09-22 13:52:56 +03004083 kvm_make_request(KVM_REQ_IMMEDIATE_EXIT, vcpu);
Nadav Har'Elb6f12502011-05-25 23:13:06 +03004084 return;
Nadav Har'Eld6185f22011-09-22 13:52:56 +03004085 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004086
4087 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
4088 cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_INTR_PENDING;
4089 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
4090}
4091
4092static void enable_nmi_window(struct kvm_vcpu *vcpu)
4093{
4094 u32 cpu_based_vm_exec_control;
4095
4096 if (!cpu_has_virtual_nmis()) {
4097 enable_irq_window(vcpu);
4098 return;
4099 }
4100
Avi Kivity30bd0c42010-11-01 23:20:48 +02004101 if (vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_STI) {
4102 enable_irq_window(vcpu);
4103 return;
4104 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004105 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
4106 cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_NMI_PENDING;
4107 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
4108}
4109
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004110static void vmx_inject_irq(struct kvm_vcpu *vcpu)
Eddie Dong85f455f2007-07-06 12:20:49 +03004111{
Avi Kivity9c8cba32007-11-22 11:42:59 +02004112 struct vcpu_vmx *vmx = to_vmx(vcpu);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004113 uint32_t intr;
4114 int irq = vcpu->arch.interrupt.nr;
Avi Kivity9c8cba32007-11-22 11:42:59 +02004115
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004116 trace_kvm_inj_virq(irq);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04004117
Avi Kivityfa89a812008-09-01 15:57:51 +03004118 ++vcpu->stat.irq_injections;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004119 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05004120 int inc_eip = 0;
4121 if (vcpu->arch.interrupt.soft)
4122 inc_eip = vcpu->arch.event_exit_inst_len;
4123 if (kvm_inject_realmode_interrupt(vcpu, irq, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02004124 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Eddie Dong85f455f2007-07-06 12:20:49 +03004125 return;
4126 }
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004127 intr = irq | INTR_INFO_VALID_MASK;
4128 if (vcpu->arch.interrupt.soft) {
4129 intr |= INTR_TYPE_SOFT_INTR;
4130 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
4131 vmx->vcpu.arch.event_exit_inst_len);
4132 } else
4133 intr |= INTR_TYPE_EXT_INTR;
4134 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr);
Eddie Dong85f455f2007-07-06 12:20:49 +03004135}
4136
Sheng Yangf08864b2008-05-15 18:23:25 +08004137static void vmx_inject_nmi(struct kvm_vcpu *vcpu)
4138{
Jan Kiszka66a5a342008-09-26 09:30:51 +02004139 struct vcpu_vmx *vmx = to_vmx(vcpu);
4140
Nadav Har'El0b6ac342011-05-25 23:13:36 +03004141 if (is_guest_mode(vcpu))
4142 return;
4143
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004144 if (!cpu_has_virtual_nmis()) {
4145 /*
4146 * Tracking the NMI-blocked state in software is built upon
4147 * finding the next open IRQ window. This, in turn, depends on
4148 * well-behaving guests: They have to keep IRQs disabled at
4149 * least as long as the NMI handler runs. Otherwise we may
4150 * cause NMI nesting, maybe breaking the guest. But as this is
4151 * highly unlikely, we can live with the residual risk.
4152 */
4153 vmx->soft_vnmi_blocked = 1;
4154 vmx->vnmi_blocked_time = 0;
4155 }
4156
Jan Kiszka487b3912008-09-26 09:30:56 +02004157 ++vcpu->stat.nmi_injections;
Avi Kivity9d58b932011-03-07 16:52:07 +02004158 vmx->nmi_known_unmasked = false;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004159 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05004160 if (kvm_inject_realmode_interrupt(vcpu, NMI_VECTOR, 0) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02004161 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka66a5a342008-09-26 09:30:51 +02004162 return;
4163 }
Sheng Yangf08864b2008-05-15 18:23:25 +08004164 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
4165 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR);
Sheng Yangf08864b2008-05-15 18:23:25 +08004166}
4167
Gleb Natapovc4282df2009-04-21 17:45:07 +03004168static int vmx_nmi_allowed(struct kvm_vcpu *vcpu)
Jan Kiszka33f089c2008-09-26 09:30:49 +02004169{
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004170 if (!cpu_has_virtual_nmis() && to_vmx(vcpu)->soft_vnmi_blocked)
Gleb Natapovc4282df2009-04-21 17:45:07 +03004171 return 0;
Jan Kiszka33f089c2008-09-26 09:30:49 +02004172
Gleb Natapovc4282df2009-04-21 17:45:07 +03004173 return !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
Avi Kivity30bd0c42010-11-01 23:20:48 +02004174 (GUEST_INTR_STATE_MOV_SS | GUEST_INTR_STATE_STI
4175 | GUEST_INTR_STATE_NMI));
Jan Kiszka33f089c2008-09-26 09:30:49 +02004176}
4177
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004178static bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu)
4179{
4180 if (!cpu_has_virtual_nmis())
4181 return to_vmx(vcpu)->soft_vnmi_blocked;
Avi Kivity9d58b932011-03-07 16:52:07 +02004182 if (to_vmx(vcpu)->nmi_known_unmasked)
4183 return false;
Avi Kivityc332c832010-05-04 12:24:12 +03004184 return vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_NMI;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004185}
4186
4187static void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
4188{
4189 struct vcpu_vmx *vmx = to_vmx(vcpu);
4190
4191 if (!cpu_has_virtual_nmis()) {
4192 if (vmx->soft_vnmi_blocked != masked) {
4193 vmx->soft_vnmi_blocked = masked;
4194 vmx->vnmi_blocked_time = 0;
4195 }
4196 } else {
Avi Kivity9d58b932011-03-07 16:52:07 +02004197 vmx->nmi_known_unmasked = !masked;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004198 if (masked)
4199 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
4200 GUEST_INTR_STATE_NMI);
4201 else
4202 vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
4203 GUEST_INTR_STATE_NMI);
4204 }
4205}
4206
Gleb Natapov78646122009-03-23 12:12:11 +02004207static int vmx_interrupt_allowed(struct kvm_vcpu *vcpu)
4208{
Nadav Har'Elb6f12502011-05-25 23:13:06 +03004209 if (is_guest_mode(vcpu) && nested_exit_on_intr(vcpu)) {
Nadav Har'El51cfe382011-09-22 13:53:26 +03004210 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
4211 if (to_vmx(vcpu)->nested.nested_run_pending ||
4212 (vmcs12->idt_vectoring_info_field &
4213 VECTORING_INFO_VALID_MASK))
Nadav Har'Elb6f12502011-05-25 23:13:06 +03004214 return 0;
4215 nested_vmx_vmexit(vcpu);
Nadav Har'Elb6f12502011-05-25 23:13:06 +03004216 vmcs12->vm_exit_reason = EXIT_REASON_EXTERNAL_INTERRUPT;
4217 vmcs12->vm_exit_intr_info = 0;
4218 /* fall through to normal code, but now in L1, not L2 */
4219 }
4220
Gleb Natapovc4282df2009-04-21 17:45:07 +03004221 return (vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
4222 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
4223 (GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS));
Gleb Natapov78646122009-03-23 12:12:11 +02004224}
4225
Izik Eiduscbc94022007-10-25 00:29:55 +02004226static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
4227{
4228 int ret;
4229 struct kvm_userspace_memory_region tss_mem = {
Sheng Yang6fe63972008-10-16 17:30:58 +08004230 .slot = TSS_PRIVATE_MEMSLOT,
Izik Eiduscbc94022007-10-25 00:29:55 +02004231 .guest_phys_addr = addr,
4232 .memory_size = PAGE_SIZE * 3,
4233 .flags = 0,
4234 };
4235
Alex Williamsonf82a8cf2012-12-10 10:33:21 -07004236 ret = kvm_set_memory_region(kvm, &tss_mem, false);
Izik Eiduscbc94022007-10-25 00:29:55 +02004237 if (ret)
4238 return ret;
Zhang Xiantaobfc6d222007-12-14 10:20:16 +08004239 kvm->arch.tss_addr = addr;
Gleb Natapov93ea5382011-02-21 12:07:59 +02004240 if (!init_rmode_tss(kvm))
4241 return -ENOMEM;
4242
Izik Eiduscbc94022007-10-25 00:29:55 +02004243 return 0;
4244}
4245
Avi Kivity6aa8b732006-12-10 02:21:36 -08004246static int handle_rmode_exception(struct kvm_vcpu *vcpu,
4247 int vec, u32 err_code)
4248{
Nitin A Kambleb3f37702007-05-17 15:50:34 +03004249 /*
4250 * Instruction with address size override prefix opcode 0x67
4251 * Cause the #SS fault with 0 error code in VM86 mode.
4252 */
4253 if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0)
Andre Przywara51d8b662010-12-21 11:12:02 +01004254 if (emulate_instruction(vcpu, 0) == EMULATE_DONE)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004255 return 1;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004256 /*
4257 * Forward all other exceptions that are valid in real mode.
4258 * FIXME: Breaks guest debugging in real mode, needs to be fixed with
4259 * the required debugging infrastructure rework.
4260 */
4261 switch (vec) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004262 case DB_VECTOR:
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004263 if (vcpu->guest_debug &
4264 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
4265 return 0;
4266 kvm_queue_exception(vcpu, vec);
4267 return 1;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004268 case BP_VECTOR:
Jan Kiszkac573cd22010-02-23 17:47:53 +01004269 /*
4270 * Update instruction length as we may reinject the exception
4271 * from user space while in guest debugging mode.
4272 */
4273 to_vmx(vcpu)->vcpu.arch.event_exit_inst_len =
4274 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004275 if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
4276 return 0;
4277 /* fall through */
4278 case DE_VECTOR:
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004279 case OF_VECTOR:
4280 case BR_VECTOR:
4281 case UD_VECTOR:
4282 case DF_VECTOR:
4283 case SS_VECTOR:
4284 case GP_VECTOR:
4285 case MF_VECTOR:
4286 kvm_queue_exception(vcpu, vec);
4287 return 1;
4288 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004289 return 0;
4290}
4291
Andi Kleena0861c02009-06-08 17:37:09 +08004292/*
4293 * Trigger machine check on the host. We assume all the MSRs are already set up
4294 * by the CPU and that we still run on the same CPU as the MCE occurred on.
4295 * We pass a fake environment to the machine check handler because we want
4296 * the guest to be always treated like user space, no matter what context
4297 * it used internally.
4298 */
4299static void kvm_machine_check(void)
4300{
4301#if defined(CONFIG_X86_MCE) && defined(CONFIG_X86_64)
4302 struct pt_regs regs = {
4303 .cs = 3, /* Fake ring 3 no matter what the guest ran on */
4304 .flags = X86_EFLAGS_IF,
4305 };
4306
4307 do_machine_check(&regs, 0);
4308#endif
4309}
4310
Avi Kivity851ba692009-08-24 11:10:17 +03004311static int handle_machine_check(struct kvm_vcpu *vcpu)
Andi Kleena0861c02009-06-08 17:37:09 +08004312{
4313 /* already handled by vcpu_run */
4314 return 1;
4315}
4316
Avi Kivity851ba692009-08-24 11:10:17 +03004317static int handle_exception(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004318{
Avi Kivity1155f762007-11-22 11:30:47 +02004319 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03004320 struct kvm_run *kvm_run = vcpu->run;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004321 u32 intr_info, ex_no, error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004322 unsigned long cr2, rip, dr6;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004323 u32 vect_info;
4324 enum emulation_result er;
4325
Avi Kivity1155f762007-11-22 11:30:47 +02004326 vect_info = vmx->idt_vectoring_info;
Avi Kivity88786472011-03-07 17:39:45 +02004327 intr_info = vmx->exit_intr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004328
Andi Kleena0861c02009-06-08 17:37:09 +08004329 if (is_machine_check(intr_info))
Avi Kivity851ba692009-08-24 11:10:17 +03004330 return handle_machine_check(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08004331
Jan Kiszkae4a41882008-09-26 09:30:46 +02004332 if ((intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR)
Avi Kivity1b6269d2007-10-09 12:12:19 +02004333 return 1; /* already handled by vmx_vcpu_run() */
Anthony Liguori2ab455c2007-04-27 09:29:49 +03004334
4335 if (is_no_device(intr_info)) {
Avi Kivity5fd86fc2007-05-02 20:40:00 +03004336 vmx_fpu_activate(vcpu);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03004337 return 1;
4338 }
4339
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05004340 if (is_invalid_opcode(intr_info)) {
Andre Przywara51d8b662010-12-21 11:12:02 +01004341 er = emulate_instruction(vcpu, EMULTYPE_TRAP_UD);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05004342 if (er != EMULATE_DONE)
Avi Kivity7ee5d9402007-11-25 15:22:50 +02004343 kvm_queue_exception(vcpu, UD_VECTOR);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05004344 return 1;
4345 }
4346
Avi Kivity6aa8b732006-12-10 02:21:36 -08004347 error_code = 0;
Ryan Harper2e113842008-02-11 10:26:38 -06004348 if (intr_info & INTR_INFO_DELIVER_CODE_MASK)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004349 error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004350
4351 /*
4352 * The #PF with PFEC.RSVD = 1 indicates the guest is accessing
4353 * MMIO, it is better to report an internal error.
4354 * See the comments in vmx_handle_exit.
4355 */
4356 if ((vect_info & VECTORING_INFO_VALID_MASK) &&
4357 !(is_page_fault(intr_info) && !(error_code & PFERR_RSVD_MASK))) {
4358 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
4359 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_SIMUL_EX;
4360 vcpu->run->internal.ndata = 2;
4361 vcpu->run->internal.data[0] = vect_info;
4362 vcpu->run->internal.data[1] = intr_info;
4363 return 0;
4364 }
4365
Avi Kivity6aa8b732006-12-10 02:21:36 -08004366 if (is_page_fault(intr_info)) {
Sheng Yang14394422008-04-28 12:24:45 +08004367 /* EPT won't cause page fault directly */
Julia Lawallcf3ace72011-08-02 12:34:57 +02004368 BUG_ON(enable_ept);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004369 cr2 = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004370 trace_kvm_page_fault(cr2, error_code);
4371
Gleb Natapov3298b752009-05-11 13:35:46 +03004372 if (kvm_event_needs_reinjection(vcpu))
Avi Kivity577bdc42008-07-19 08:57:05 +03004373 kvm_mmu_unprotect_page_virt(vcpu, cr2);
Andre Przywaradc25e892010-12-21 11:12:07 +01004374 return kvm_mmu_page_fault(vcpu, cr2, error_code, NULL, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004375 }
4376
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004377 if (vmx->rmode.vm86_active &&
Avi Kivity6aa8b732006-12-10 02:21:36 -08004378 handle_rmode_exception(vcpu, intr_info & INTR_INFO_VECTOR_MASK,
Avi Kivity72d6e5a2007-06-05 16:15:51 +03004379 error_code)) {
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004380 if (vcpu->arch.halt_request) {
4381 vcpu->arch.halt_request = 0;
Avi Kivity72d6e5a2007-06-05 16:15:51 +03004382 return kvm_emulate_halt(vcpu);
4383 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004384 return 1;
Avi Kivity72d6e5a2007-06-05 16:15:51 +03004385 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004386
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004387 ex_no = intr_info & INTR_INFO_VECTOR_MASK;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004388 switch (ex_no) {
4389 case DB_VECTOR:
4390 dr6 = vmcs_readl(EXIT_QUALIFICATION);
4391 if (!(vcpu->guest_debug &
4392 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))) {
4393 vcpu->arch.dr6 = dr6 | DR6_FIXED_1;
4394 kvm_queue_exception(vcpu, DB_VECTOR);
4395 return 1;
4396 }
4397 kvm_run->debug.arch.dr6 = dr6 | DR6_FIXED_1;
4398 kvm_run->debug.arch.dr7 = vmcs_readl(GUEST_DR7);
4399 /* fall through */
4400 case BP_VECTOR:
Jan Kiszkac573cd22010-02-23 17:47:53 +01004401 /*
4402 * Update instruction length as we may reinject #BP from
4403 * user space while in guest debugging mode. Reading it for
4404 * #DB as well causes no harm, it is not used in that case.
4405 */
4406 vmx->vcpu.arch.event_exit_inst_len =
4407 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004408 kvm_run->exit_reason = KVM_EXIT_DEBUG;
Avi Kivity0a434bb2011-04-28 15:59:33 +03004409 rip = kvm_rip_read(vcpu);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004410 kvm_run->debug.arch.pc = vmcs_readl(GUEST_CS_BASE) + rip;
4411 kvm_run->debug.arch.exception = ex_no;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004412 break;
4413 default:
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004414 kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
4415 kvm_run->ex.exception = ex_no;
4416 kvm_run->ex.error_code = error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004417 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004418 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004419 return 0;
4420}
4421
Avi Kivity851ba692009-08-24 11:10:17 +03004422static int handle_external_interrupt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004423{
Avi Kivity1165f5f2007-04-19 17:27:43 +03004424 ++vcpu->stat.irq_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004425 return 1;
4426}
4427
Avi Kivity851ba692009-08-24 11:10:17 +03004428static int handle_triple_fault(struct kvm_vcpu *vcpu)
Avi Kivity988ad742007-02-12 00:54:36 -08004429{
Avi Kivity851ba692009-08-24 11:10:17 +03004430 vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
Avi Kivity988ad742007-02-12 00:54:36 -08004431 return 0;
4432}
Avi Kivity6aa8b732006-12-10 02:21:36 -08004433
Avi Kivity851ba692009-08-24 11:10:17 +03004434static int handle_io(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004435{
He, Qingbfdaab02007-09-12 14:18:28 +08004436 unsigned long exit_qualification;
Jan Kiszka34c33d12009-02-08 13:28:15 +01004437 int size, in, string;
Avi Kivity039576c2007-03-20 12:46:50 +02004438 unsigned port;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004439
He, Qingbfdaab02007-09-12 14:18:28 +08004440 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity039576c2007-03-20 12:46:50 +02004441 string = (exit_qualification & 16) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03004442 in = (exit_qualification & 8) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03004443
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004444 ++vcpu->stat.io_exits;
4445
4446 if (string || in)
Andre Przywara51d8b662010-12-21 11:12:02 +01004447 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004448
4449 port = exit_qualification >> 16;
4450 size = (exit_qualification & 7) + 1;
Guillaume Thouvenine93f36b2008-10-28 10:51:30 +01004451 skip_emulated_instruction(vcpu);
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004452
4453 return kvm_fast_pio_out(vcpu, size, port);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004454}
4455
Ingo Molnar102d8322007-02-19 14:37:47 +02004456static void
4457vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
4458{
4459 /*
4460 * Patch in the VMCALL instruction:
4461 */
4462 hypercall[0] = 0x0f;
4463 hypercall[1] = 0x01;
4464 hypercall[2] = 0xc1;
Ingo Molnar102d8322007-02-19 14:37:47 +02004465}
4466
Guo Chao0fa06072012-06-28 15:16:19 +08004467/* called to set cr0 as appropriate for a mov-to-cr0 exit. */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004468static int handle_set_cr0(struct kvm_vcpu *vcpu, unsigned long val)
4469{
4470 if (to_vmx(vcpu)->nested.vmxon &&
4471 ((val & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON))
4472 return 1;
4473
4474 if (is_guest_mode(vcpu)) {
4475 /*
4476 * We get here when L2 changed cr0 in a way that did not change
4477 * any of L1's shadowed bits (see nested_vmx_exit_handled_cr),
4478 * but did change L0 shadowed bits. This can currently happen
4479 * with the TS bit: L0 may want to leave TS on (for lazy fpu
4480 * loading) while pretending to allow the guest to change it.
4481 */
4482 if (kvm_set_cr0(vcpu, (val & vcpu->arch.cr0_guest_owned_bits) |
4483 (vcpu->arch.cr0 & ~vcpu->arch.cr0_guest_owned_bits)))
4484 return 1;
4485 vmcs_writel(CR0_READ_SHADOW, val);
4486 return 0;
4487 } else
4488 return kvm_set_cr0(vcpu, val);
4489}
4490
4491static int handle_set_cr4(struct kvm_vcpu *vcpu, unsigned long val)
4492{
4493 if (is_guest_mode(vcpu)) {
4494 if (kvm_set_cr4(vcpu, (val & vcpu->arch.cr4_guest_owned_bits) |
4495 (vcpu->arch.cr4 & ~vcpu->arch.cr4_guest_owned_bits)))
4496 return 1;
4497 vmcs_writel(CR4_READ_SHADOW, val);
4498 return 0;
4499 } else
4500 return kvm_set_cr4(vcpu, val);
4501}
4502
4503/* called to set cr0 as approriate for clts instruction exit. */
4504static void handle_clts(struct kvm_vcpu *vcpu)
4505{
4506 if (is_guest_mode(vcpu)) {
4507 /*
4508 * We get here when L2 did CLTS, and L1 didn't shadow CR0.TS
4509 * but we did (!fpu_active). We need to keep GUEST_CR0.TS on,
4510 * just pretend it's off (also in arch.cr0 for fpu_activate).
4511 */
4512 vmcs_writel(CR0_READ_SHADOW,
4513 vmcs_readl(CR0_READ_SHADOW) & ~X86_CR0_TS);
4514 vcpu->arch.cr0 &= ~X86_CR0_TS;
4515 } else
4516 vmx_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~X86_CR0_TS));
4517}
4518
Avi Kivity851ba692009-08-24 11:10:17 +03004519static int handle_cr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004520{
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004521 unsigned long exit_qualification, val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004522 int cr;
4523 int reg;
Avi Kivity49a9b072010-06-10 17:02:14 +03004524 int err;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004525
He, Qingbfdaab02007-09-12 14:18:28 +08004526 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004527 cr = exit_qualification & 15;
4528 reg = (exit_qualification >> 8) & 15;
4529 switch ((exit_qualification >> 4) & 3) {
4530 case 0: /* mov to cr */
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004531 val = kvm_register_read(vcpu, reg);
4532 trace_kvm_cr_write(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004533 switch (cr) {
4534 case 0:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004535 err = handle_set_cr0(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01004536 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004537 return 1;
4538 case 3:
Avi Kivity23902182010-06-10 17:02:16 +03004539 err = kvm_set_cr3(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01004540 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004541 return 1;
4542 case 4:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004543 err = handle_set_cr4(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01004544 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004545 return 1;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03004546 case 8: {
4547 u8 cr8_prev = kvm_get_cr8(vcpu);
4548 u8 cr8 = kvm_register_read(vcpu, reg);
Andre Przywaraeea1cff2010-12-21 11:12:00 +01004549 err = kvm_set_cr8(vcpu, cr8);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01004550 kvm_complete_insn_gp(vcpu, err);
Gleb Natapov0a5fff192009-04-21 17:45:06 +03004551 if (irqchip_in_kernel(vcpu->kvm))
4552 return 1;
4553 if (cr8_prev <= cr8)
4554 return 1;
Avi Kivity851ba692009-08-24 11:10:17 +03004555 vcpu->run->exit_reason = KVM_EXIT_SET_TPR;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03004556 return 0;
4557 }
Peter Senna Tschudin4b8073e2012-09-18 18:36:14 +02004558 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004559 break;
Anthony Liguori25c4c272007-04-27 09:29:21 +03004560 case 2: /* clts */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004561 handle_clts(vcpu);
Avi Kivity4d4ec082009-12-29 18:07:30 +02004562 trace_kvm_cr_write(0, kvm_read_cr0(vcpu));
Anthony Liguori25c4c272007-04-27 09:29:21 +03004563 skip_emulated_instruction(vcpu);
Avi Kivity6b52d182010-01-21 15:31:47 +02004564 vmx_fpu_activate(vcpu);
Anthony Liguori25c4c272007-04-27 09:29:21 +03004565 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004566 case 1: /*mov from cr*/
4567 switch (cr) {
4568 case 3:
Avi Kivity9f8fe502010-12-05 17:30:00 +02004569 val = kvm_read_cr3(vcpu);
4570 kvm_register_write(vcpu, reg, val);
4571 trace_kvm_cr_read(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004572 skip_emulated_instruction(vcpu);
4573 return 1;
4574 case 8:
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004575 val = kvm_get_cr8(vcpu);
4576 kvm_register_write(vcpu, reg, val);
4577 trace_kvm_cr_read(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004578 skip_emulated_instruction(vcpu);
4579 return 1;
4580 }
4581 break;
4582 case 3: /* lmsw */
Avi Kivitya1f83a72009-12-29 17:33:58 +02004583 val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
Avi Kivity4d4ec082009-12-29 18:07:30 +02004584 trace_kvm_cr_write(0, (kvm_read_cr0(vcpu) & ~0xful) | val);
Avi Kivitya1f83a72009-12-29 17:33:58 +02004585 kvm_lmsw(vcpu, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004586
4587 skip_emulated_instruction(vcpu);
4588 return 1;
4589 default:
4590 break;
4591 }
Avi Kivity851ba692009-08-24 11:10:17 +03004592 vcpu->run->exit_reason = 0;
Christoffer Dalla737f252012-06-03 21:17:48 +03004593 vcpu_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
Avi Kivity6aa8b732006-12-10 02:21:36 -08004594 (int)(exit_qualification >> 4) & 3, cr);
4595 return 0;
4596}
4597
Avi Kivity851ba692009-08-24 11:10:17 +03004598static int handle_dr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004599{
He, Qingbfdaab02007-09-12 14:18:28 +08004600 unsigned long exit_qualification;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004601 int dr, reg;
4602
Jan Kiszkaf2483412010-01-20 18:20:20 +01004603 /* Do not handle if the CPL > 0, will trigger GP on re-entry */
Avi Kivity0a79b002009-09-01 12:03:25 +03004604 if (!kvm_require_cpl(vcpu, 0))
4605 return 1;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004606 dr = vmcs_readl(GUEST_DR7);
4607 if (dr & DR7_GD) {
4608 /*
4609 * As the vm-exit takes precedence over the debug trap, we
4610 * need to emulate the latter, either for the host or the
4611 * guest debugging itself.
4612 */
4613 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
Avi Kivity851ba692009-08-24 11:10:17 +03004614 vcpu->run->debug.arch.dr6 = vcpu->arch.dr6;
4615 vcpu->run->debug.arch.dr7 = dr;
4616 vcpu->run->debug.arch.pc =
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004617 vmcs_readl(GUEST_CS_BASE) +
4618 vmcs_readl(GUEST_RIP);
Avi Kivity851ba692009-08-24 11:10:17 +03004619 vcpu->run->debug.arch.exception = DB_VECTOR;
4620 vcpu->run->exit_reason = KVM_EXIT_DEBUG;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004621 return 0;
4622 } else {
4623 vcpu->arch.dr7 &= ~DR7_GD;
4624 vcpu->arch.dr6 |= DR6_BD;
4625 vmcs_writel(GUEST_DR7, vcpu->arch.dr7);
4626 kvm_queue_exception(vcpu, DB_VECTOR);
4627 return 1;
4628 }
4629 }
4630
He, Qingbfdaab02007-09-12 14:18:28 +08004631 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004632 dr = exit_qualification & DEBUG_REG_ACCESS_NUM;
4633 reg = DEBUG_REG_ACCESS_REG(exit_qualification);
4634 if (exit_qualification & TYPE_MOV_FROM_DR) {
Gleb Natapov020df072010-04-13 10:05:23 +03004635 unsigned long val;
4636 if (!kvm_get_dr(vcpu, dr, &val))
4637 kvm_register_write(vcpu, reg, val);
4638 } else
4639 kvm_set_dr(vcpu, dr, vcpu->arch.regs[reg]);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004640 skip_emulated_instruction(vcpu);
4641 return 1;
4642}
4643
Gleb Natapov020df072010-04-13 10:05:23 +03004644static void vmx_set_dr7(struct kvm_vcpu *vcpu, unsigned long val)
4645{
4646 vmcs_writel(GUEST_DR7, val);
4647}
4648
Avi Kivity851ba692009-08-24 11:10:17 +03004649static int handle_cpuid(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004650{
Avi Kivity06465c52007-02-28 20:46:53 +02004651 kvm_emulate_cpuid(vcpu);
4652 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004653}
4654
Avi Kivity851ba692009-08-24 11:10:17 +03004655static int handle_rdmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004656{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004657 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
Avi Kivity6aa8b732006-12-10 02:21:36 -08004658 u64 data;
4659
4660 if (vmx_get_msr(vcpu, ecx, &data)) {
Avi Kivity59200272010-01-25 19:47:02 +02004661 trace_kvm_msr_read_ex(ecx);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02004662 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004663 return 1;
4664 }
4665
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004666 trace_kvm_msr_read(ecx, data);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04004667
Avi Kivity6aa8b732006-12-10 02:21:36 -08004668 /* FIXME: handling of bits 32:63 of rax, rdx */
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004669 vcpu->arch.regs[VCPU_REGS_RAX] = data & -1u;
4670 vcpu->arch.regs[VCPU_REGS_RDX] = (data >> 32) & -1u;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004671 skip_emulated_instruction(vcpu);
4672 return 1;
4673}
4674
Avi Kivity851ba692009-08-24 11:10:17 +03004675static int handle_wrmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004676{
Will Auld8fe8ab42012-11-29 12:42:12 -08004677 struct msr_data msr;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004678 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
4679 u64 data = (vcpu->arch.regs[VCPU_REGS_RAX] & -1u)
4680 | ((u64)(vcpu->arch.regs[VCPU_REGS_RDX] & -1u) << 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004681
Will Auld8fe8ab42012-11-29 12:42:12 -08004682 msr.data = data;
4683 msr.index = ecx;
4684 msr.host_initiated = false;
4685 if (vmx_set_msr(vcpu, &msr) != 0) {
Avi Kivity59200272010-01-25 19:47:02 +02004686 trace_kvm_msr_write_ex(ecx, data);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02004687 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004688 return 1;
4689 }
4690
Avi Kivity59200272010-01-25 19:47:02 +02004691 trace_kvm_msr_write(ecx, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004692 skip_emulated_instruction(vcpu);
4693 return 1;
4694}
4695
Avi Kivity851ba692009-08-24 11:10:17 +03004696static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08004697{
Avi Kivity3842d132010-07-27 12:30:24 +03004698 kvm_make_request(KVM_REQ_EVENT, vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08004699 return 1;
4700}
4701
Avi Kivity851ba692009-08-24 11:10:17 +03004702static int handle_interrupt_window(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004703{
Eddie Dong85f455f2007-07-06 12:20:49 +03004704 u32 cpu_based_vm_exec_control;
4705
4706 /* clear pending irq */
4707 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
4708 cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
4709 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04004710
Avi Kivity3842d132010-07-27 12:30:24 +03004711 kvm_make_request(KVM_REQ_EVENT, vcpu);
4712
Jan Kiszkaa26bf122008-09-26 09:30:45 +02004713 ++vcpu->stat.irq_window_exits;
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04004714
Dor Laorc1150d82007-01-05 16:36:24 -08004715 /*
4716 * If the user space waits to inject interrupts, exit as soon as
4717 * possible
4718 */
Gleb Natapov80618232009-04-21 17:44:56 +03004719 if (!irqchip_in_kernel(vcpu->kvm) &&
Avi Kivity851ba692009-08-24 11:10:17 +03004720 vcpu->run->request_interrupt_window &&
Gleb Natapov80618232009-04-21 17:44:56 +03004721 !kvm_cpu_has_interrupt(vcpu)) {
Avi Kivity851ba692009-08-24 11:10:17 +03004722 vcpu->run->exit_reason = KVM_EXIT_IRQ_WINDOW_OPEN;
Dor Laorc1150d82007-01-05 16:36:24 -08004723 return 0;
4724 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004725 return 1;
4726}
4727
Avi Kivity851ba692009-08-24 11:10:17 +03004728static int handle_halt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004729{
4730 skip_emulated_instruction(vcpu);
Avi Kivityd3bef152007-06-05 15:53:05 +03004731 return kvm_emulate_halt(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004732}
4733
Avi Kivity851ba692009-08-24 11:10:17 +03004734static int handle_vmcall(struct kvm_vcpu *vcpu)
Ingo Molnarc21415e2007-02-19 14:37:47 +02004735{
Dor Laor510043d2007-02-19 18:25:43 +02004736 skip_emulated_instruction(vcpu);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05004737 kvm_emulate_hypercall(vcpu);
4738 return 1;
Ingo Molnarc21415e2007-02-19 14:37:47 +02004739}
4740
Gleb Natapovec25d5e2010-11-01 15:35:01 +02004741static int handle_invd(struct kvm_vcpu *vcpu)
4742{
Andre Przywara51d8b662010-12-21 11:12:02 +01004743 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovec25d5e2010-11-01 15:35:01 +02004744}
4745
Avi Kivity851ba692009-08-24 11:10:17 +03004746static int handle_invlpg(struct kvm_vcpu *vcpu)
Marcelo Tosattia7052892008-09-23 13:18:35 -03004747{
Sheng Yangf9c617f2009-03-25 10:08:52 +08004748 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosattia7052892008-09-23 13:18:35 -03004749
4750 kvm_mmu_invlpg(vcpu, exit_qualification);
4751 skip_emulated_instruction(vcpu);
4752 return 1;
4753}
4754
Avi Kivityfee84b02011-11-10 14:57:25 +02004755static int handle_rdpmc(struct kvm_vcpu *vcpu)
4756{
4757 int err;
4758
4759 err = kvm_rdpmc(vcpu);
4760 kvm_complete_insn_gp(vcpu, err);
4761
4762 return 1;
4763}
4764
Avi Kivity851ba692009-08-24 11:10:17 +03004765static int handle_wbinvd(struct kvm_vcpu *vcpu)
Eddie Donge5edaa02007-11-11 12:28:35 +02004766{
4767 skip_emulated_instruction(vcpu);
Sheng Yangf5f48ee2010-06-30 12:25:15 +08004768 kvm_emulate_wbinvd(vcpu);
Eddie Donge5edaa02007-11-11 12:28:35 +02004769 return 1;
4770}
4771
Dexuan Cui2acf9232010-06-10 11:27:12 +08004772static int handle_xsetbv(struct kvm_vcpu *vcpu)
4773{
4774 u64 new_bv = kvm_read_edx_eax(vcpu);
4775 u32 index = kvm_register_read(vcpu, VCPU_REGS_RCX);
4776
4777 if (kvm_set_xcr(vcpu, index, new_bv) == 0)
4778 skip_emulated_instruction(vcpu);
4779 return 1;
4780}
4781
Avi Kivity851ba692009-08-24 11:10:17 +03004782static int handle_apic_access(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08004783{
Kevin Tian58fbbf262011-08-30 13:56:17 +03004784 if (likely(fasteoi)) {
4785 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
4786 int access_type, offset;
4787
4788 access_type = exit_qualification & APIC_ACCESS_TYPE;
4789 offset = exit_qualification & APIC_ACCESS_OFFSET;
4790 /*
4791 * Sane guest uses MOV to write EOI, with written value
4792 * not cared. So make a short-circuit here by avoiding
4793 * heavy instruction emulation.
4794 */
4795 if ((access_type == TYPE_LINEAR_APIC_INST_WRITE) &&
4796 (offset == APIC_EOI)) {
4797 kvm_lapic_set_eoi(vcpu);
4798 skip_emulated_instruction(vcpu);
4799 return 1;
4800 }
4801 }
Andre Przywara51d8b662010-12-21 11:12:02 +01004802 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Sheng Yangf78e0e22007-10-29 09:40:42 +08004803}
4804
Avi Kivity851ba692009-08-24 11:10:17 +03004805static int handle_task_switch(struct kvm_vcpu *vcpu)
Izik Eidus37817f22008-03-24 23:14:53 +02004806{
Jan Kiszka60637aa2008-09-26 09:30:47 +02004807 struct vcpu_vmx *vmx = to_vmx(vcpu);
Izik Eidus37817f22008-03-24 23:14:53 +02004808 unsigned long exit_qualification;
Jan Kiszkae269fb22010-04-14 15:51:09 +02004809 bool has_error_code = false;
4810 u32 error_code = 0;
Izik Eidus37817f22008-03-24 23:14:53 +02004811 u16 tss_selector;
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01004812 int reason, type, idt_v, idt_index;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03004813
4814 idt_v = (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK);
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01004815 idt_index = (vmx->idt_vectoring_info & VECTORING_INFO_VECTOR_MASK);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03004816 type = (vmx->idt_vectoring_info & VECTORING_INFO_TYPE_MASK);
Izik Eidus37817f22008-03-24 23:14:53 +02004817
4818 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
4819
4820 reason = (u32)exit_qualification >> 30;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03004821 if (reason == TASK_SWITCH_GATE && idt_v) {
4822 switch (type) {
4823 case INTR_TYPE_NMI_INTR:
4824 vcpu->arch.nmi_injected = false;
Avi Kivity654f06f2011-03-23 15:02:47 +02004825 vmx_set_nmi_mask(vcpu, true);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03004826 break;
4827 case INTR_TYPE_EXT_INTR:
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004828 case INTR_TYPE_SOFT_INTR:
Gleb Natapov64a7ec02009-03-30 16:03:29 +03004829 kvm_clear_interrupt_queue(vcpu);
4830 break;
4831 case INTR_TYPE_HARD_EXCEPTION:
Jan Kiszkae269fb22010-04-14 15:51:09 +02004832 if (vmx->idt_vectoring_info &
4833 VECTORING_INFO_DELIVER_CODE_MASK) {
4834 has_error_code = true;
4835 error_code =
4836 vmcs_read32(IDT_VECTORING_ERROR_CODE);
4837 }
4838 /* fall through */
Gleb Natapov64a7ec02009-03-30 16:03:29 +03004839 case INTR_TYPE_SOFT_EXCEPTION:
4840 kvm_clear_exception_queue(vcpu);
4841 break;
4842 default:
4843 break;
4844 }
Jan Kiszka60637aa2008-09-26 09:30:47 +02004845 }
Izik Eidus37817f22008-03-24 23:14:53 +02004846 tss_selector = exit_qualification;
4847
Gleb Natapov64a7ec02009-03-30 16:03:29 +03004848 if (!idt_v || (type != INTR_TYPE_HARD_EXCEPTION &&
4849 type != INTR_TYPE_EXT_INTR &&
4850 type != INTR_TYPE_NMI_INTR))
4851 skip_emulated_instruction(vcpu);
4852
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01004853 if (kvm_task_switch(vcpu, tss_selector,
4854 type == INTR_TYPE_SOFT_INTR ? idt_index : -1, reason,
4855 has_error_code, error_code) == EMULATE_FAIL) {
Gleb Natapovacb54512010-04-15 21:03:50 +03004856 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
4857 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
4858 vcpu->run->internal.ndata = 0;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004859 return 0;
Gleb Natapovacb54512010-04-15 21:03:50 +03004860 }
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004861
4862 /* clear all local breakpoint enable flags */
4863 vmcs_writel(GUEST_DR7, vmcs_readl(GUEST_DR7) & ~55);
4864
4865 /*
4866 * TODO: What about debug traps on tss switch?
4867 * Are we supposed to inject them and update dr6?
4868 */
4869
4870 return 1;
Izik Eidus37817f22008-03-24 23:14:53 +02004871}
4872
Avi Kivity851ba692009-08-24 11:10:17 +03004873static int handle_ept_violation(struct kvm_vcpu *vcpu)
Sheng Yang14394422008-04-28 12:24:45 +08004874{
Sheng Yangf9c617f2009-03-25 10:08:52 +08004875 unsigned long exit_qualification;
Sheng Yang14394422008-04-28 12:24:45 +08004876 gpa_t gpa;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08004877 u32 error_code;
Sheng Yang14394422008-04-28 12:24:45 +08004878 int gla_validity;
Sheng Yang14394422008-04-28 12:24:45 +08004879
Sheng Yangf9c617f2009-03-25 10:08:52 +08004880 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Sheng Yang14394422008-04-28 12:24:45 +08004881
Sheng Yang14394422008-04-28 12:24:45 +08004882 gla_validity = (exit_qualification >> 7) & 0x3;
4883 if (gla_validity != 0x3 && gla_validity != 0x1 && gla_validity != 0) {
4884 printk(KERN_ERR "EPT: Handling EPT violation failed!\n");
4885 printk(KERN_ERR "EPT: GPA: 0x%lx, GVA: 0x%lx\n",
4886 (long unsigned int)vmcs_read64(GUEST_PHYSICAL_ADDRESS),
Sheng Yangf9c617f2009-03-25 10:08:52 +08004887 vmcs_readl(GUEST_LINEAR_ADDRESS));
Sheng Yang14394422008-04-28 12:24:45 +08004888 printk(KERN_ERR "EPT: Exit qualification is 0x%lx\n",
4889 (long unsigned int)exit_qualification);
Avi Kivity851ba692009-08-24 11:10:17 +03004890 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
4891 vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_VIOLATION;
Avi Kivity596ae892009-06-03 14:12:10 +03004892 return 0;
Sheng Yang14394422008-04-28 12:24:45 +08004893 }
4894
4895 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004896 trace_kvm_page_fault(gpa, exit_qualification);
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08004897
4898 /* It is a write fault? */
4899 error_code = exit_qualification & (1U << 1);
4900 /* ept page table is present? */
4901 error_code |= (exit_qualification >> 3) & 0x1;
4902
4903 return kvm_mmu_page_fault(vcpu, gpa, error_code, NULL, 0);
Sheng Yang14394422008-04-28 12:24:45 +08004904}
4905
Marcelo Tosatti68f89402009-06-11 12:07:43 -03004906static u64 ept_rsvd_mask(u64 spte, int level)
4907{
4908 int i;
4909 u64 mask = 0;
4910
4911 for (i = 51; i > boot_cpu_data.x86_phys_bits; i--)
4912 mask |= (1ULL << i);
4913
4914 if (level > 2)
4915 /* bits 7:3 reserved */
4916 mask |= 0xf8;
4917 else if (level == 2) {
4918 if (spte & (1ULL << 7))
4919 /* 2MB ref, bits 20:12 reserved */
4920 mask |= 0x1ff000;
4921 else
4922 /* bits 6:3 reserved */
4923 mask |= 0x78;
4924 }
4925
4926 return mask;
4927}
4928
4929static void ept_misconfig_inspect_spte(struct kvm_vcpu *vcpu, u64 spte,
4930 int level)
4931{
4932 printk(KERN_ERR "%s: spte 0x%llx level %d\n", __func__, spte, level);
4933
4934 /* 010b (write-only) */
4935 WARN_ON((spte & 0x7) == 0x2);
4936
4937 /* 110b (write/execute) */
4938 WARN_ON((spte & 0x7) == 0x6);
4939
4940 /* 100b (execute-only) and value not supported by logical processor */
4941 if (!cpu_has_vmx_ept_execute_only())
4942 WARN_ON((spte & 0x7) == 0x4);
4943
4944 /* not 000b */
4945 if ((spte & 0x7)) {
4946 u64 rsvd_bits = spte & ept_rsvd_mask(spte, level);
4947
4948 if (rsvd_bits != 0) {
4949 printk(KERN_ERR "%s: rsvd_bits = 0x%llx\n",
4950 __func__, rsvd_bits);
4951 WARN_ON(1);
4952 }
4953
4954 if (level == 1 || (level == 2 && (spte & (1ULL << 7)))) {
4955 u64 ept_mem_type = (spte & 0x38) >> 3;
4956
4957 if (ept_mem_type == 2 || ept_mem_type == 3 ||
4958 ept_mem_type == 7) {
4959 printk(KERN_ERR "%s: ept_mem_type=0x%llx\n",
4960 __func__, ept_mem_type);
4961 WARN_ON(1);
4962 }
4963 }
4964 }
4965}
4966
Avi Kivity851ba692009-08-24 11:10:17 +03004967static int handle_ept_misconfig(struct kvm_vcpu *vcpu)
Marcelo Tosatti68f89402009-06-11 12:07:43 -03004968{
4969 u64 sptes[4];
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004970 int nr_sptes, i, ret;
Marcelo Tosatti68f89402009-06-11 12:07:43 -03004971 gpa_t gpa;
4972
4973 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
4974
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004975 ret = handle_mmio_page_fault_common(vcpu, gpa, true);
4976 if (likely(ret == 1))
4977 return x86_emulate_instruction(vcpu, gpa, 0, NULL, 0) ==
4978 EMULATE_DONE;
4979 if (unlikely(!ret))
4980 return 1;
4981
4982 /* It is the real ept misconfig */
Marcelo Tosatti68f89402009-06-11 12:07:43 -03004983 printk(KERN_ERR "EPT: Misconfiguration.\n");
4984 printk(KERN_ERR "EPT: GPA: 0x%llx\n", gpa);
4985
4986 nr_sptes = kvm_mmu_get_spte_hierarchy(vcpu, gpa, sptes);
4987
4988 for (i = PT64_ROOT_LEVEL; i > PT64_ROOT_LEVEL - nr_sptes; --i)
4989 ept_misconfig_inspect_spte(vcpu, sptes[i-1], i);
4990
Avi Kivity851ba692009-08-24 11:10:17 +03004991 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
4992 vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_MISCONFIG;
Marcelo Tosatti68f89402009-06-11 12:07:43 -03004993
4994 return 0;
4995}
4996
Avi Kivity851ba692009-08-24 11:10:17 +03004997static int handle_nmi_window(struct kvm_vcpu *vcpu)
Sheng Yangf08864b2008-05-15 18:23:25 +08004998{
4999 u32 cpu_based_vm_exec_control;
5000
5001 /* clear pending NMI */
5002 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5003 cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
5004 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
5005 ++vcpu->stat.nmi_window_exits;
Avi Kivity3842d132010-07-27 12:30:24 +03005006 kvm_make_request(KVM_REQ_EVENT, vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08005007
5008 return 1;
5009}
5010
Mohammed Gamal80ced182009-09-01 12:48:18 +02005011static int handle_invalid_guest_state(struct kvm_vcpu *vcpu)
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005012{
Avi Kivity8b3079a2009-01-05 12:10:54 +02005013 struct vcpu_vmx *vmx = to_vmx(vcpu);
5014 enum emulation_result err = EMULATE_DONE;
Mohammed Gamal80ced182009-09-01 12:48:18 +02005015 int ret = 1;
Avi Kivity49e9d552010-09-19 14:34:08 +02005016 u32 cpu_exec_ctrl;
5017 bool intr_window_requested;
Avi Kivityb8405c12012-06-07 17:08:48 +03005018 unsigned count = 130;
Avi Kivity49e9d552010-09-19 14:34:08 +02005019
5020 cpu_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5021 intr_window_requested = cpu_exec_ctrl & CPU_BASED_VIRTUAL_INTR_PENDING;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005022
Avi Kivityb8405c12012-06-07 17:08:48 +03005023 while (!guest_state_valid(vcpu) && count-- != 0) {
Avi Kivitybdea48e2012-06-10 18:07:57 +03005024 if (intr_window_requested && vmx_interrupt_allowed(vcpu))
Avi Kivity49e9d552010-09-19 14:34:08 +02005025 return handle_interrupt_window(&vmx->vcpu);
5026
Avi Kivityde87dcd2012-06-12 20:21:38 +03005027 if (test_bit(KVM_REQ_EVENT, &vcpu->requests))
5028 return 1;
5029
Andre Przywara51d8b662010-12-21 11:12:02 +01005030 err = emulate_instruction(vcpu, 0);
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005031
Mohammed Gamal80ced182009-09-01 12:48:18 +02005032 if (err == EMULATE_DO_MMIO) {
5033 ret = 0;
5034 goto out;
5035 }
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01005036
Avi Kivityde5f70e2012-06-12 20:22:28 +03005037 if (err != EMULATE_DONE) {
5038 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5039 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
5040 vcpu->run->internal.ndata = 0;
Gleb Natapov6d77dbf2010-05-10 11:16:56 +03005041 return 0;
Avi Kivityde5f70e2012-06-12 20:22:28 +03005042 }
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005043
5044 if (signal_pending(current))
Mohammed Gamal80ced182009-09-01 12:48:18 +02005045 goto out;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005046 if (need_resched())
5047 schedule();
5048 }
5049
Avi Kivity7c068e42012-06-10 18:09:27 +03005050 vmx->emulation_required = !guest_state_valid(vcpu);
Mohammed Gamal80ced182009-09-01 12:48:18 +02005051out:
5052 return ret;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005053}
5054
Avi Kivity6aa8b732006-12-10 02:21:36 -08005055/*
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005056 * Indicate a busy-waiting vcpu in spinlock. We do not enable the PAUSE
5057 * exiting, so only get here on cpu with PAUSE-Loop-Exiting.
5058 */
Marcelo Tosatti9fb41ba2009-10-12 19:37:31 -03005059static int handle_pause(struct kvm_vcpu *vcpu)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005060{
5061 skip_emulated_instruction(vcpu);
5062 kvm_vcpu_on_spin(vcpu);
5063
5064 return 1;
5065}
5066
Sheng Yang59708672009-12-15 13:29:54 +08005067static int handle_invalid_op(struct kvm_vcpu *vcpu)
5068{
5069 kvm_queue_exception(vcpu, UD_VECTOR);
5070 return 1;
5071}
5072
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005073/*
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03005074 * To run an L2 guest, we need a vmcs02 based on the L1-specified vmcs12.
5075 * We could reuse a single VMCS for all the L2 guests, but we also want the
5076 * option to allocate a separate vmcs02 for each separate loaded vmcs12 - this
5077 * allows keeping them loaded on the processor, and in the future will allow
5078 * optimizations where prepare_vmcs02 doesn't need to set all the fields on
5079 * every entry if they never change.
5080 * So we keep, in vmx->nested.vmcs02_pool, a cache of size VMCS02_POOL_SIZE
5081 * (>=0) with a vmcs02 for each recently loaded vmcs12s, most recent first.
5082 *
5083 * The following functions allocate and free a vmcs02 in this pool.
5084 */
5085
5086/* Get a VMCS from the pool to use as vmcs02 for the current vmcs12. */
5087static struct loaded_vmcs *nested_get_current_vmcs02(struct vcpu_vmx *vmx)
5088{
5089 struct vmcs02_list *item;
5090 list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
5091 if (item->vmptr == vmx->nested.current_vmptr) {
5092 list_move(&item->list, &vmx->nested.vmcs02_pool);
5093 return &item->vmcs02;
5094 }
5095
5096 if (vmx->nested.vmcs02_num >= max(VMCS02_POOL_SIZE, 1)) {
5097 /* Recycle the least recently used VMCS. */
5098 item = list_entry(vmx->nested.vmcs02_pool.prev,
5099 struct vmcs02_list, list);
5100 item->vmptr = vmx->nested.current_vmptr;
5101 list_move(&item->list, &vmx->nested.vmcs02_pool);
5102 return &item->vmcs02;
5103 }
5104
5105 /* Create a new VMCS */
5106 item = (struct vmcs02_list *)
5107 kmalloc(sizeof(struct vmcs02_list), GFP_KERNEL);
5108 if (!item)
5109 return NULL;
5110 item->vmcs02.vmcs = alloc_vmcs();
5111 if (!item->vmcs02.vmcs) {
5112 kfree(item);
5113 return NULL;
5114 }
5115 loaded_vmcs_init(&item->vmcs02);
5116 item->vmptr = vmx->nested.current_vmptr;
5117 list_add(&(item->list), &(vmx->nested.vmcs02_pool));
5118 vmx->nested.vmcs02_num++;
5119 return &item->vmcs02;
5120}
5121
5122/* Free and remove from pool a vmcs02 saved for a vmcs12 (if there is one) */
5123static void nested_free_vmcs02(struct vcpu_vmx *vmx, gpa_t vmptr)
5124{
5125 struct vmcs02_list *item;
5126 list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
5127 if (item->vmptr == vmptr) {
5128 free_loaded_vmcs(&item->vmcs02);
5129 list_del(&item->list);
5130 kfree(item);
5131 vmx->nested.vmcs02_num--;
5132 return;
5133 }
5134}
5135
5136/*
5137 * Free all VMCSs saved for this vcpu, except the one pointed by
5138 * vmx->loaded_vmcs. These include the VMCSs in vmcs02_pool (except the one
5139 * currently used, if running L2), and vmcs01 when running L2.
5140 */
5141static void nested_free_all_saved_vmcss(struct vcpu_vmx *vmx)
5142{
5143 struct vmcs02_list *item, *n;
5144 list_for_each_entry_safe(item, n, &vmx->nested.vmcs02_pool, list) {
5145 if (vmx->loaded_vmcs != &item->vmcs02)
5146 free_loaded_vmcs(&item->vmcs02);
5147 list_del(&item->list);
5148 kfree(item);
5149 }
5150 vmx->nested.vmcs02_num = 0;
5151
5152 if (vmx->loaded_vmcs != &vmx->vmcs01)
5153 free_loaded_vmcs(&vmx->vmcs01);
5154}
5155
5156/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +03005157 * Emulate the VMXON instruction.
5158 * Currently, we just remember that VMX is active, and do not save or even
5159 * inspect the argument to VMXON (the so-called "VMXON pointer") because we
5160 * do not currently need to store anything in that guest-allocated memory
5161 * region. Consequently, VMCLEAR and VMPTRLD also do not verify that the their
5162 * argument is different from the VMXON pointer (which the spec says they do).
5163 */
5164static int handle_vmon(struct kvm_vcpu *vcpu)
5165{
5166 struct kvm_segment cs;
5167 struct vcpu_vmx *vmx = to_vmx(vcpu);
5168
5169 /* The Intel VMX Instruction Reference lists a bunch of bits that
5170 * are prerequisite to running VMXON, most notably cr4.VMXE must be
5171 * set to 1 (see vmx_set_cr4() for when we allow the guest to set this).
5172 * Otherwise, we should fail with #UD. We test these now:
5173 */
5174 if (!kvm_read_cr4_bits(vcpu, X86_CR4_VMXE) ||
5175 !kvm_read_cr0_bits(vcpu, X86_CR0_PE) ||
5176 (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
5177 kvm_queue_exception(vcpu, UD_VECTOR);
5178 return 1;
5179 }
5180
5181 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
5182 if (is_long_mode(vcpu) && !cs.l) {
5183 kvm_queue_exception(vcpu, UD_VECTOR);
5184 return 1;
5185 }
5186
5187 if (vmx_get_cpl(vcpu)) {
5188 kvm_inject_gp(vcpu, 0);
5189 return 1;
5190 }
5191
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03005192 INIT_LIST_HEAD(&(vmx->nested.vmcs02_pool));
5193 vmx->nested.vmcs02_num = 0;
5194
Nadav Har'Elec378ae2011-05-25 23:02:54 +03005195 vmx->nested.vmxon = true;
5196
5197 skip_emulated_instruction(vcpu);
5198 return 1;
5199}
5200
5201/*
5202 * Intel's VMX Instruction Reference specifies a common set of prerequisites
5203 * for running VMX instructions (except VMXON, whose prerequisites are
5204 * slightly different). It also specifies what exception to inject otherwise.
5205 */
5206static int nested_vmx_check_permission(struct kvm_vcpu *vcpu)
5207{
5208 struct kvm_segment cs;
5209 struct vcpu_vmx *vmx = to_vmx(vcpu);
5210
5211 if (!vmx->nested.vmxon) {
5212 kvm_queue_exception(vcpu, UD_VECTOR);
5213 return 0;
5214 }
5215
5216 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
5217 if ((vmx_get_rflags(vcpu) & X86_EFLAGS_VM) ||
5218 (is_long_mode(vcpu) && !cs.l)) {
5219 kvm_queue_exception(vcpu, UD_VECTOR);
5220 return 0;
5221 }
5222
5223 if (vmx_get_cpl(vcpu)) {
5224 kvm_inject_gp(vcpu, 0);
5225 return 0;
5226 }
5227
5228 return 1;
5229}
5230
5231/*
5232 * Free whatever needs to be freed from vmx->nested when L1 goes down, or
5233 * just stops using VMX.
5234 */
5235static void free_nested(struct vcpu_vmx *vmx)
5236{
5237 if (!vmx->nested.vmxon)
5238 return;
5239 vmx->nested.vmxon = false;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03005240 if (vmx->nested.current_vmptr != -1ull) {
5241 kunmap(vmx->nested.current_vmcs12_page);
5242 nested_release_page(vmx->nested.current_vmcs12_page);
5243 vmx->nested.current_vmptr = -1ull;
5244 vmx->nested.current_vmcs12 = NULL;
5245 }
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03005246 /* Unpin physical memory we referred to in current vmcs02 */
5247 if (vmx->nested.apic_access_page) {
5248 nested_release_page(vmx->nested.apic_access_page);
5249 vmx->nested.apic_access_page = 0;
5250 }
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03005251
5252 nested_free_all_saved_vmcss(vmx);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03005253}
5254
5255/* Emulate the VMXOFF instruction */
5256static int handle_vmoff(struct kvm_vcpu *vcpu)
5257{
5258 if (!nested_vmx_check_permission(vcpu))
5259 return 1;
5260 free_nested(to_vmx(vcpu));
5261 skip_emulated_instruction(vcpu);
5262 return 1;
5263}
5264
5265/*
Nadav Har'El064aea72011-05-25 23:04:56 +03005266 * Decode the memory-address operand of a vmx instruction, as recorded on an
5267 * exit caused by such an instruction (run by a guest hypervisor).
5268 * On success, returns 0. When the operand is invalid, returns 1 and throws
5269 * #UD or #GP.
5270 */
5271static int get_vmx_mem_address(struct kvm_vcpu *vcpu,
5272 unsigned long exit_qualification,
5273 u32 vmx_instruction_info, gva_t *ret)
5274{
5275 /*
5276 * According to Vol. 3B, "Information for VM Exits Due to Instruction
5277 * Execution", on an exit, vmx_instruction_info holds most of the
5278 * addressing components of the operand. Only the displacement part
5279 * is put in exit_qualification (see 3B, "Basic VM-Exit Information").
5280 * For how an actual address is calculated from all these components,
5281 * refer to Vol. 1, "Operand Addressing".
5282 */
5283 int scaling = vmx_instruction_info & 3;
5284 int addr_size = (vmx_instruction_info >> 7) & 7;
5285 bool is_reg = vmx_instruction_info & (1u << 10);
5286 int seg_reg = (vmx_instruction_info >> 15) & 7;
5287 int index_reg = (vmx_instruction_info >> 18) & 0xf;
5288 bool index_is_valid = !(vmx_instruction_info & (1u << 22));
5289 int base_reg = (vmx_instruction_info >> 23) & 0xf;
5290 bool base_is_valid = !(vmx_instruction_info & (1u << 27));
5291
5292 if (is_reg) {
5293 kvm_queue_exception(vcpu, UD_VECTOR);
5294 return 1;
5295 }
5296
5297 /* Addr = segment_base + offset */
5298 /* offset = base + [index * scale] + displacement */
5299 *ret = vmx_get_segment_base(vcpu, seg_reg);
5300 if (base_is_valid)
5301 *ret += kvm_register_read(vcpu, base_reg);
5302 if (index_is_valid)
5303 *ret += kvm_register_read(vcpu, index_reg)<<scaling;
5304 *ret += exit_qualification; /* holds the displacement */
5305
5306 if (addr_size == 1) /* 32 bit */
5307 *ret &= 0xffffffff;
5308
5309 /*
5310 * TODO: throw #GP (and return 1) in various cases that the VM*
5311 * instructions require it - e.g., offset beyond segment limit,
5312 * unusable or unreadable/unwritable segment, non-canonical 64-bit
5313 * address, and so on. Currently these are not checked.
5314 */
5315 return 0;
5316}
5317
5318/*
Nadav Har'El0140cae2011-05-25 23:06:28 +03005319 * The following 3 functions, nested_vmx_succeed()/failValid()/failInvalid(),
5320 * set the success or error code of an emulated VMX instruction, as specified
5321 * by Vol 2B, VMX Instruction Reference, "Conventions".
5322 */
5323static void nested_vmx_succeed(struct kvm_vcpu *vcpu)
5324{
5325 vmx_set_rflags(vcpu, vmx_get_rflags(vcpu)
5326 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
5327 X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_OF));
5328}
5329
5330static void nested_vmx_failInvalid(struct kvm_vcpu *vcpu)
5331{
5332 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
5333 & ~(X86_EFLAGS_PF | X86_EFLAGS_AF | X86_EFLAGS_ZF |
5334 X86_EFLAGS_SF | X86_EFLAGS_OF))
5335 | X86_EFLAGS_CF);
5336}
5337
5338static void nested_vmx_failValid(struct kvm_vcpu *vcpu,
5339 u32 vm_instruction_error)
5340{
5341 if (to_vmx(vcpu)->nested.current_vmptr == -1ull) {
5342 /*
5343 * failValid writes the error number to the current VMCS, which
5344 * can't be done there isn't a current VMCS.
5345 */
5346 nested_vmx_failInvalid(vcpu);
5347 return;
5348 }
5349 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
5350 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
5351 X86_EFLAGS_SF | X86_EFLAGS_OF))
5352 | X86_EFLAGS_ZF);
5353 get_vmcs12(vcpu)->vm_instruction_error = vm_instruction_error;
5354}
5355
Nadav Har'El27d6c862011-05-25 23:06:59 +03005356/* Emulate the VMCLEAR instruction */
5357static int handle_vmclear(struct kvm_vcpu *vcpu)
5358{
5359 struct vcpu_vmx *vmx = to_vmx(vcpu);
5360 gva_t gva;
5361 gpa_t vmptr;
5362 struct vmcs12 *vmcs12;
5363 struct page *page;
5364 struct x86_exception e;
5365
5366 if (!nested_vmx_check_permission(vcpu))
5367 return 1;
5368
5369 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
5370 vmcs_read32(VMX_INSTRUCTION_INFO), &gva))
5371 return 1;
5372
5373 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &vmptr,
5374 sizeof(vmptr), &e)) {
5375 kvm_inject_page_fault(vcpu, &e);
5376 return 1;
5377 }
5378
5379 if (!IS_ALIGNED(vmptr, PAGE_SIZE)) {
5380 nested_vmx_failValid(vcpu, VMXERR_VMCLEAR_INVALID_ADDRESS);
5381 skip_emulated_instruction(vcpu);
5382 return 1;
5383 }
5384
5385 if (vmptr == vmx->nested.current_vmptr) {
5386 kunmap(vmx->nested.current_vmcs12_page);
5387 nested_release_page(vmx->nested.current_vmcs12_page);
5388 vmx->nested.current_vmptr = -1ull;
5389 vmx->nested.current_vmcs12 = NULL;
5390 }
5391
5392 page = nested_get_page(vcpu, vmptr);
5393 if (page == NULL) {
5394 /*
5395 * For accurate processor emulation, VMCLEAR beyond available
5396 * physical memory should do nothing at all. However, it is
5397 * possible that a nested vmx bug, not a guest hypervisor bug,
5398 * resulted in this case, so let's shut down before doing any
5399 * more damage:
5400 */
5401 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
5402 return 1;
5403 }
5404 vmcs12 = kmap(page);
5405 vmcs12->launch_state = 0;
5406 kunmap(page);
5407 nested_release_page(page);
5408
5409 nested_free_vmcs02(vmx, vmptr);
5410
5411 skip_emulated_instruction(vcpu);
5412 nested_vmx_succeed(vcpu);
5413 return 1;
5414}
5415
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03005416static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch);
5417
5418/* Emulate the VMLAUNCH instruction */
5419static int handle_vmlaunch(struct kvm_vcpu *vcpu)
5420{
5421 return nested_vmx_run(vcpu, true);
5422}
5423
5424/* Emulate the VMRESUME instruction */
5425static int handle_vmresume(struct kvm_vcpu *vcpu)
5426{
5427
5428 return nested_vmx_run(vcpu, false);
5429}
5430
Nadav Har'El49f705c2011-05-25 23:08:30 +03005431enum vmcs_field_type {
5432 VMCS_FIELD_TYPE_U16 = 0,
5433 VMCS_FIELD_TYPE_U64 = 1,
5434 VMCS_FIELD_TYPE_U32 = 2,
5435 VMCS_FIELD_TYPE_NATURAL_WIDTH = 3
5436};
5437
5438static inline int vmcs_field_type(unsigned long field)
5439{
5440 if (0x1 & field) /* the *_HIGH fields are all 32 bit */
5441 return VMCS_FIELD_TYPE_U32;
5442 return (field >> 13) & 0x3 ;
5443}
5444
5445static inline int vmcs_field_readonly(unsigned long field)
5446{
5447 return (((field >> 10) & 0x3) == 1);
5448}
5449
5450/*
5451 * Read a vmcs12 field. Since these can have varying lengths and we return
5452 * one type, we chose the biggest type (u64) and zero-extend the return value
5453 * to that size. Note that the caller, handle_vmread, might need to use only
5454 * some of the bits we return here (e.g., on 32-bit guests, only 32 bits of
5455 * 64-bit fields are to be returned).
5456 */
5457static inline bool vmcs12_read_any(struct kvm_vcpu *vcpu,
5458 unsigned long field, u64 *ret)
5459{
5460 short offset = vmcs_field_to_offset(field);
5461 char *p;
5462
5463 if (offset < 0)
5464 return 0;
5465
5466 p = ((char *)(get_vmcs12(vcpu))) + offset;
5467
5468 switch (vmcs_field_type(field)) {
5469 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
5470 *ret = *((natural_width *)p);
5471 return 1;
5472 case VMCS_FIELD_TYPE_U16:
5473 *ret = *((u16 *)p);
5474 return 1;
5475 case VMCS_FIELD_TYPE_U32:
5476 *ret = *((u32 *)p);
5477 return 1;
5478 case VMCS_FIELD_TYPE_U64:
5479 *ret = *((u64 *)p);
5480 return 1;
5481 default:
5482 return 0; /* can never happen. */
5483 }
5484}
5485
5486/*
5487 * VMX instructions which assume a current vmcs12 (i.e., that VMPTRLD was
5488 * used before) all generate the same failure when it is missing.
5489 */
5490static int nested_vmx_check_vmcs12(struct kvm_vcpu *vcpu)
5491{
5492 struct vcpu_vmx *vmx = to_vmx(vcpu);
5493 if (vmx->nested.current_vmptr == -1ull) {
5494 nested_vmx_failInvalid(vcpu);
5495 skip_emulated_instruction(vcpu);
5496 return 0;
5497 }
5498 return 1;
5499}
5500
5501static int handle_vmread(struct kvm_vcpu *vcpu)
5502{
5503 unsigned long field;
5504 u64 field_value;
5505 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5506 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
5507 gva_t gva = 0;
5508
5509 if (!nested_vmx_check_permission(vcpu) ||
5510 !nested_vmx_check_vmcs12(vcpu))
5511 return 1;
5512
5513 /* Decode instruction info and find the field to read */
5514 field = kvm_register_read(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
5515 /* Read the field, zero-extended to a u64 field_value */
5516 if (!vmcs12_read_any(vcpu, field, &field_value)) {
5517 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
5518 skip_emulated_instruction(vcpu);
5519 return 1;
5520 }
5521 /*
5522 * Now copy part of this value to register or memory, as requested.
5523 * Note that the number of bits actually copied is 32 or 64 depending
5524 * on the guest's mode (32 or 64 bit), not on the given field's length.
5525 */
5526 if (vmx_instruction_info & (1u << 10)) {
5527 kvm_register_write(vcpu, (((vmx_instruction_info) >> 3) & 0xf),
5528 field_value);
5529 } else {
5530 if (get_vmx_mem_address(vcpu, exit_qualification,
5531 vmx_instruction_info, &gva))
5532 return 1;
5533 /* _system ok, as nested_vmx_check_permission verified cpl=0 */
5534 kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, gva,
5535 &field_value, (is_long_mode(vcpu) ? 8 : 4), NULL);
5536 }
5537
5538 nested_vmx_succeed(vcpu);
5539 skip_emulated_instruction(vcpu);
5540 return 1;
5541}
5542
5543
5544static int handle_vmwrite(struct kvm_vcpu *vcpu)
5545{
5546 unsigned long field;
5547 gva_t gva;
5548 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5549 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
5550 char *p;
5551 short offset;
5552 /* The value to write might be 32 or 64 bits, depending on L1's long
5553 * mode, and eventually we need to write that into a field of several
5554 * possible lengths. The code below first zero-extends the value to 64
5555 * bit (field_value), and then copies only the approriate number of
5556 * bits into the vmcs12 field.
5557 */
5558 u64 field_value = 0;
5559 struct x86_exception e;
5560
5561 if (!nested_vmx_check_permission(vcpu) ||
5562 !nested_vmx_check_vmcs12(vcpu))
5563 return 1;
5564
5565 if (vmx_instruction_info & (1u << 10))
5566 field_value = kvm_register_read(vcpu,
5567 (((vmx_instruction_info) >> 3) & 0xf));
5568 else {
5569 if (get_vmx_mem_address(vcpu, exit_qualification,
5570 vmx_instruction_info, &gva))
5571 return 1;
5572 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva,
5573 &field_value, (is_long_mode(vcpu) ? 8 : 4), &e)) {
5574 kvm_inject_page_fault(vcpu, &e);
5575 return 1;
5576 }
5577 }
5578
5579
5580 field = kvm_register_read(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
5581 if (vmcs_field_readonly(field)) {
5582 nested_vmx_failValid(vcpu,
5583 VMXERR_VMWRITE_READ_ONLY_VMCS_COMPONENT);
5584 skip_emulated_instruction(vcpu);
5585 return 1;
5586 }
5587
5588 offset = vmcs_field_to_offset(field);
5589 if (offset < 0) {
5590 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
5591 skip_emulated_instruction(vcpu);
5592 return 1;
5593 }
5594 p = ((char *) get_vmcs12(vcpu)) + offset;
5595
5596 switch (vmcs_field_type(field)) {
5597 case VMCS_FIELD_TYPE_U16:
5598 *(u16 *)p = field_value;
5599 break;
5600 case VMCS_FIELD_TYPE_U32:
5601 *(u32 *)p = field_value;
5602 break;
5603 case VMCS_FIELD_TYPE_U64:
5604 *(u64 *)p = field_value;
5605 break;
5606 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
5607 *(natural_width *)p = field_value;
5608 break;
5609 default:
5610 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
5611 skip_emulated_instruction(vcpu);
5612 return 1;
5613 }
5614
5615 nested_vmx_succeed(vcpu);
5616 skip_emulated_instruction(vcpu);
5617 return 1;
5618}
5619
Nadav Har'El63846662011-05-25 23:07:29 +03005620/* Emulate the VMPTRLD instruction */
5621static int handle_vmptrld(struct kvm_vcpu *vcpu)
5622{
5623 struct vcpu_vmx *vmx = to_vmx(vcpu);
5624 gva_t gva;
5625 gpa_t vmptr;
5626 struct x86_exception e;
5627
5628 if (!nested_vmx_check_permission(vcpu))
5629 return 1;
5630
5631 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
5632 vmcs_read32(VMX_INSTRUCTION_INFO), &gva))
5633 return 1;
5634
5635 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &vmptr,
5636 sizeof(vmptr), &e)) {
5637 kvm_inject_page_fault(vcpu, &e);
5638 return 1;
5639 }
5640
5641 if (!IS_ALIGNED(vmptr, PAGE_SIZE)) {
5642 nested_vmx_failValid(vcpu, VMXERR_VMPTRLD_INVALID_ADDRESS);
5643 skip_emulated_instruction(vcpu);
5644 return 1;
5645 }
5646
5647 if (vmx->nested.current_vmptr != vmptr) {
5648 struct vmcs12 *new_vmcs12;
5649 struct page *page;
5650 page = nested_get_page(vcpu, vmptr);
5651 if (page == NULL) {
5652 nested_vmx_failInvalid(vcpu);
5653 skip_emulated_instruction(vcpu);
5654 return 1;
5655 }
5656 new_vmcs12 = kmap(page);
5657 if (new_vmcs12->revision_id != VMCS12_REVISION) {
5658 kunmap(page);
5659 nested_release_page_clean(page);
5660 nested_vmx_failValid(vcpu,
5661 VMXERR_VMPTRLD_INCORRECT_VMCS_REVISION_ID);
5662 skip_emulated_instruction(vcpu);
5663 return 1;
5664 }
5665 if (vmx->nested.current_vmptr != -1ull) {
5666 kunmap(vmx->nested.current_vmcs12_page);
5667 nested_release_page(vmx->nested.current_vmcs12_page);
5668 }
5669
5670 vmx->nested.current_vmptr = vmptr;
5671 vmx->nested.current_vmcs12 = new_vmcs12;
5672 vmx->nested.current_vmcs12_page = page;
5673 }
5674
5675 nested_vmx_succeed(vcpu);
5676 skip_emulated_instruction(vcpu);
5677 return 1;
5678}
5679
Nadav Har'El6a4d7552011-05-25 23:08:00 +03005680/* Emulate the VMPTRST instruction */
5681static int handle_vmptrst(struct kvm_vcpu *vcpu)
5682{
5683 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5684 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
5685 gva_t vmcs_gva;
5686 struct x86_exception e;
5687
5688 if (!nested_vmx_check_permission(vcpu))
5689 return 1;
5690
5691 if (get_vmx_mem_address(vcpu, exit_qualification,
5692 vmx_instruction_info, &vmcs_gva))
5693 return 1;
5694 /* ok to use *_system, as nested_vmx_check_permission verified cpl=0 */
5695 if (kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, vmcs_gva,
5696 (void *)&to_vmx(vcpu)->nested.current_vmptr,
5697 sizeof(u64), &e)) {
5698 kvm_inject_page_fault(vcpu, &e);
5699 return 1;
5700 }
5701 nested_vmx_succeed(vcpu);
5702 skip_emulated_instruction(vcpu);
5703 return 1;
5704}
5705
Nadav Har'El0140cae2011-05-25 23:06:28 +03005706/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08005707 * The exit handlers return 1 if the exit was handled fully and guest execution
5708 * may resume. Otherwise they set the kvm_run parameter to indicate what needs
5709 * to be done to userspace and return 0.
5710 */
Mathias Krause772e0312012-08-30 01:30:19 +02005711static int (*const kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu) = {
Avi Kivity6aa8b732006-12-10 02:21:36 -08005712 [EXIT_REASON_EXCEPTION_NMI] = handle_exception,
5713 [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
Avi Kivity988ad742007-02-12 00:54:36 -08005714 [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault,
Sheng Yangf08864b2008-05-15 18:23:25 +08005715 [EXIT_REASON_NMI_WINDOW] = handle_nmi_window,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005716 [EXIT_REASON_IO_INSTRUCTION] = handle_io,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005717 [EXIT_REASON_CR_ACCESS] = handle_cr,
5718 [EXIT_REASON_DR_ACCESS] = handle_dr,
5719 [EXIT_REASON_CPUID] = handle_cpuid,
5720 [EXIT_REASON_MSR_READ] = handle_rdmsr,
5721 [EXIT_REASON_MSR_WRITE] = handle_wrmsr,
5722 [EXIT_REASON_PENDING_INTERRUPT] = handle_interrupt_window,
5723 [EXIT_REASON_HLT] = handle_halt,
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005724 [EXIT_REASON_INVD] = handle_invd,
Marcelo Tosattia7052892008-09-23 13:18:35 -03005725 [EXIT_REASON_INVLPG] = handle_invlpg,
Avi Kivityfee84b02011-11-10 14:57:25 +02005726 [EXIT_REASON_RDPMC] = handle_rdpmc,
Ingo Molnarc21415e2007-02-19 14:37:47 +02005727 [EXIT_REASON_VMCALL] = handle_vmcall,
Nadav Har'El27d6c862011-05-25 23:06:59 +03005728 [EXIT_REASON_VMCLEAR] = handle_vmclear,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03005729 [EXIT_REASON_VMLAUNCH] = handle_vmlaunch,
Nadav Har'El63846662011-05-25 23:07:29 +03005730 [EXIT_REASON_VMPTRLD] = handle_vmptrld,
Nadav Har'El6a4d7552011-05-25 23:08:00 +03005731 [EXIT_REASON_VMPTRST] = handle_vmptrst,
Nadav Har'El49f705c2011-05-25 23:08:30 +03005732 [EXIT_REASON_VMREAD] = handle_vmread,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03005733 [EXIT_REASON_VMRESUME] = handle_vmresume,
Nadav Har'El49f705c2011-05-25 23:08:30 +03005734 [EXIT_REASON_VMWRITE] = handle_vmwrite,
Nadav Har'Elec378ae2011-05-25 23:02:54 +03005735 [EXIT_REASON_VMOFF] = handle_vmoff,
5736 [EXIT_REASON_VMON] = handle_vmon,
Sheng Yangf78e0e22007-10-29 09:40:42 +08005737 [EXIT_REASON_TPR_BELOW_THRESHOLD] = handle_tpr_below_threshold,
5738 [EXIT_REASON_APIC_ACCESS] = handle_apic_access,
Eddie Donge5edaa02007-11-11 12:28:35 +02005739 [EXIT_REASON_WBINVD] = handle_wbinvd,
Dexuan Cui2acf9232010-06-10 11:27:12 +08005740 [EXIT_REASON_XSETBV] = handle_xsetbv,
Izik Eidus37817f22008-03-24 23:14:53 +02005741 [EXIT_REASON_TASK_SWITCH] = handle_task_switch,
Andi Kleena0861c02009-06-08 17:37:09 +08005742 [EXIT_REASON_MCE_DURING_VMENTRY] = handle_machine_check,
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005743 [EXIT_REASON_EPT_VIOLATION] = handle_ept_violation,
5744 [EXIT_REASON_EPT_MISCONFIG] = handle_ept_misconfig,
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005745 [EXIT_REASON_PAUSE_INSTRUCTION] = handle_pause,
Sheng Yang59708672009-12-15 13:29:54 +08005746 [EXIT_REASON_MWAIT_INSTRUCTION] = handle_invalid_op,
5747 [EXIT_REASON_MONITOR_INSTRUCTION] = handle_invalid_op,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005748};
5749
5750static const int kvm_vmx_max_exit_handlers =
Robert P. J. Day50a34852007-06-03 13:35:29 -04005751 ARRAY_SIZE(kvm_vmx_exit_handlers);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005752
Nadav Har'El644d7112011-05-25 23:12:35 +03005753/*
5754 * Return 1 if we should exit from L2 to L1 to handle an MSR access access,
5755 * rather than handle it ourselves in L0. I.e., check whether L1 expressed
5756 * disinterest in the current event (read or write a specific MSR) by using an
5757 * MSR bitmap. This may be the case even when L0 doesn't use MSR bitmaps.
5758 */
5759static bool nested_vmx_exit_handled_msr(struct kvm_vcpu *vcpu,
5760 struct vmcs12 *vmcs12, u32 exit_reason)
5761{
5762 u32 msr_index = vcpu->arch.regs[VCPU_REGS_RCX];
5763 gpa_t bitmap;
5764
5765 if (!nested_cpu_has(get_vmcs12(vcpu), CPU_BASED_USE_MSR_BITMAPS))
5766 return 1;
5767
5768 /*
5769 * The MSR_BITMAP page is divided into four 1024-byte bitmaps,
5770 * for the four combinations of read/write and low/high MSR numbers.
5771 * First we need to figure out which of the four to use:
5772 */
5773 bitmap = vmcs12->msr_bitmap;
5774 if (exit_reason == EXIT_REASON_MSR_WRITE)
5775 bitmap += 2048;
5776 if (msr_index >= 0xc0000000) {
5777 msr_index -= 0xc0000000;
5778 bitmap += 1024;
5779 }
5780
5781 /* Then read the msr_index'th bit from this bitmap: */
5782 if (msr_index < 1024*8) {
5783 unsigned char b;
5784 kvm_read_guest(vcpu->kvm, bitmap + msr_index/8, &b, 1);
5785 return 1 & (b >> (msr_index & 7));
5786 } else
5787 return 1; /* let L1 handle the wrong parameter */
5788}
5789
5790/*
5791 * Return 1 if we should exit from L2 to L1 to handle a CR access exit,
5792 * rather than handle it ourselves in L0. I.e., check if L1 wanted to
5793 * intercept (via guest_host_mask etc.) the current event.
5794 */
5795static bool nested_vmx_exit_handled_cr(struct kvm_vcpu *vcpu,
5796 struct vmcs12 *vmcs12)
5797{
5798 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5799 int cr = exit_qualification & 15;
5800 int reg = (exit_qualification >> 8) & 15;
5801 unsigned long val = kvm_register_read(vcpu, reg);
5802
5803 switch ((exit_qualification >> 4) & 3) {
5804 case 0: /* mov to cr */
5805 switch (cr) {
5806 case 0:
5807 if (vmcs12->cr0_guest_host_mask &
5808 (val ^ vmcs12->cr0_read_shadow))
5809 return 1;
5810 break;
5811 case 3:
5812 if ((vmcs12->cr3_target_count >= 1 &&
5813 vmcs12->cr3_target_value0 == val) ||
5814 (vmcs12->cr3_target_count >= 2 &&
5815 vmcs12->cr3_target_value1 == val) ||
5816 (vmcs12->cr3_target_count >= 3 &&
5817 vmcs12->cr3_target_value2 == val) ||
5818 (vmcs12->cr3_target_count >= 4 &&
5819 vmcs12->cr3_target_value3 == val))
5820 return 0;
5821 if (nested_cpu_has(vmcs12, CPU_BASED_CR3_LOAD_EXITING))
5822 return 1;
5823 break;
5824 case 4:
5825 if (vmcs12->cr4_guest_host_mask &
5826 (vmcs12->cr4_read_shadow ^ val))
5827 return 1;
5828 break;
5829 case 8:
5830 if (nested_cpu_has(vmcs12, CPU_BASED_CR8_LOAD_EXITING))
5831 return 1;
5832 break;
5833 }
5834 break;
5835 case 2: /* clts */
5836 if ((vmcs12->cr0_guest_host_mask & X86_CR0_TS) &&
5837 (vmcs12->cr0_read_shadow & X86_CR0_TS))
5838 return 1;
5839 break;
5840 case 1: /* mov from cr */
5841 switch (cr) {
5842 case 3:
5843 if (vmcs12->cpu_based_vm_exec_control &
5844 CPU_BASED_CR3_STORE_EXITING)
5845 return 1;
5846 break;
5847 case 8:
5848 if (vmcs12->cpu_based_vm_exec_control &
5849 CPU_BASED_CR8_STORE_EXITING)
5850 return 1;
5851 break;
5852 }
5853 break;
5854 case 3: /* lmsw */
5855 /*
5856 * lmsw can change bits 1..3 of cr0, and only set bit 0 of
5857 * cr0. Other attempted changes are ignored, with no exit.
5858 */
5859 if (vmcs12->cr0_guest_host_mask & 0xe &
5860 (val ^ vmcs12->cr0_read_shadow))
5861 return 1;
5862 if ((vmcs12->cr0_guest_host_mask & 0x1) &&
5863 !(vmcs12->cr0_read_shadow & 0x1) &&
5864 (val & 0x1))
5865 return 1;
5866 break;
5867 }
5868 return 0;
5869}
5870
5871/*
5872 * Return 1 if we should exit from L2 to L1 to handle an exit, or 0 if we
5873 * should handle it ourselves in L0 (and then continue L2). Only call this
5874 * when in is_guest_mode (L2).
5875 */
5876static bool nested_vmx_exit_handled(struct kvm_vcpu *vcpu)
5877{
5878 u32 exit_reason = vmcs_read32(VM_EXIT_REASON);
5879 u32 intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
5880 struct vcpu_vmx *vmx = to_vmx(vcpu);
5881 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
5882
5883 if (vmx->nested.nested_run_pending)
5884 return 0;
5885
5886 if (unlikely(vmx->fail)) {
Jan Kiszkabd801582011-09-12 11:26:22 +02005887 pr_info_ratelimited("%s failed vm entry %x\n", __func__,
5888 vmcs_read32(VM_INSTRUCTION_ERROR));
Nadav Har'El644d7112011-05-25 23:12:35 +03005889 return 1;
5890 }
5891
5892 switch (exit_reason) {
5893 case EXIT_REASON_EXCEPTION_NMI:
5894 if (!is_exception(intr_info))
5895 return 0;
5896 else if (is_page_fault(intr_info))
5897 return enable_ept;
5898 return vmcs12->exception_bitmap &
5899 (1u << (intr_info & INTR_INFO_VECTOR_MASK));
5900 case EXIT_REASON_EXTERNAL_INTERRUPT:
5901 return 0;
5902 case EXIT_REASON_TRIPLE_FAULT:
5903 return 1;
5904 case EXIT_REASON_PENDING_INTERRUPT:
5905 case EXIT_REASON_NMI_WINDOW:
5906 /*
5907 * prepare_vmcs02() set the CPU_BASED_VIRTUAL_INTR_PENDING bit
5908 * (aka Interrupt Window Exiting) only when L1 turned it on,
5909 * so if we got a PENDING_INTERRUPT exit, this must be for L1.
5910 * Same for NMI Window Exiting.
5911 */
5912 return 1;
5913 case EXIT_REASON_TASK_SWITCH:
5914 return 1;
5915 case EXIT_REASON_CPUID:
5916 return 1;
5917 case EXIT_REASON_HLT:
5918 return nested_cpu_has(vmcs12, CPU_BASED_HLT_EXITING);
5919 case EXIT_REASON_INVD:
5920 return 1;
5921 case EXIT_REASON_INVLPG:
5922 return nested_cpu_has(vmcs12, CPU_BASED_INVLPG_EXITING);
5923 case EXIT_REASON_RDPMC:
5924 return nested_cpu_has(vmcs12, CPU_BASED_RDPMC_EXITING);
5925 case EXIT_REASON_RDTSC:
5926 return nested_cpu_has(vmcs12, CPU_BASED_RDTSC_EXITING);
5927 case EXIT_REASON_VMCALL: case EXIT_REASON_VMCLEAR:
5928 case EXIT_REASON_VMLAUNCH: case EXIT_REASON_VMPTRLD:
5929 case EXIT_REASON_VMPTRST: case EXIT_REASON_VMREAD:
5930 case EXIT_REASON_VMRESUME: case EXIT_REASON_VMWRITE:
5931 case EXIT_REASON_VMOFF: case EXIT_REASON_VMON:
5932 /*
5933 * VMX instructions trap unconditionally. This allows L1 to
5934 * emulate them for its L2 guest, i.e., allows 3-level nesting!
5935 */
5936 return 1;
5937 case EXIT_REASON_CR_ACCESS:
5938 return nested_vmx_exit_handled_cr(vcpu, vmcs12);
5939 case EXIT_REASON_DR_ACCESS:
5940 return nested_cpu_has(vmcs12, CPU_BASED_MOV_DR_EXITING);
5941 case EXIT_REASON_IO_INSTRUCTION:
5942 /* TODO: support IO bitmaps */
5943 return 1;
5944 case EXIT_REASON_MSR_READ:
5945 case EXIT_REASON_MSR_WRITE:
5946 return nested_vmx_exit_handled_msr(vcpu, vmcs12, exit_reason);
5947 case EXIT_REASON_INVALID_STATE:
5948 return 1;
5949 case EXIT_REASON_MWAIT_INSTRUCTION:
5950 return nested_cpu_has(vmcs12, CPU_BASED_MWAIT_EXITING);
5951 case EXIT_REASON_MONITOR_INSTRUCTION:
5952 return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_EXITING);
5953 case EXIT_REASON_PAUSE_INSTRUCTION:
5954 return nested_cpu_has(vmcs12, CPU_BASED_PAUSE_EXITING) ||
5955 nested_cpu_has2(vmcs12,
5956 SECONDARY_EXEC_PAUSE_LOOP_EXITING);
5957 case EXIT_REASON_MCE_DURING_VMENTRY:
5958 return 0;
5959 case EXIT_REASON_TPR_BELOW_THRESHOLD:
5960 return 1;
5961 case EXIT_REASON_APIC_ACCESS:
5962 return nested_cpu_has2(vmcs12,
5963 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES);
5964 case EXIT_REASON_EPT_VIOLATION:
5965 case EXIT_REASON_EPT_MISCONFIG:
5966 return 0;
5967 case EXIT_REASON_WBINVD:
5968 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_WBINVD_EXITING);
5969 case EXIT_REASON_XSETBV:
5970 return 1;
5971 default:
5972 return 1;
5973 }
5974}
5975
Avi Kivity586f9602010-11-18 13:09:54 +02005976static void vmx_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2)
5977{
5978 *info1 = vmcs_readl(EXIT_QUALIFICATION);
5979 *info2 = vmcs_read32(VM_EXIT_INTR_INFO);
5980}
5981
Avi Kivity6aa8b732006-12-10 02:21:36 -08005982/*
5983 * The guest has exited. See if we can fix it or if we need userspace
5984 * assistance.
5985 */
Avi Kivity851ba692009-08-24 11:10:17 +03005986static int vmx_handle_exit(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005987{
Avi Kivity29bd8a72007-09-10 17:27:03 +03005988 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08005989 u32 exit_reason = vmx->exit_reason;
Avi Kivity1155f762007-11-22 11:30:47 +02005990 u32 vectoring_info = vmx->idt_vectoring_info;
Avi Kivity29bd8a72007-09-10 17:27:03 +03005991
Mohammed Gamal80ced182009-09-01 12:48:18 +02005992 /* If guest state is invalid, start emulating */
5993 if (vmx->emulation_required && emulate_invalid_guest_state)
5994 return handle_invalid_guest_state(vcpu);
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01005995
Nadav Har'Elb6f12502011-05-25 23:13:06 +03005996 /*
5997 * the KVM_REQ_EVENT optimization bit is only on for one entry, and if
5998 * we did not inject a still-pending event to L1 now because of
5999 * nested_run_pending, we need to re-enable this bit.
6000 */
6001 if (vmx->nested.nested_run_pending)
6002 kvm_make_request(KVM_REQ_EVENT, vcpu);
6003
Nadav Har'El509c75e2011-06-02 11:54:52 +03006004 if (!is_guest_mode(vcpu) && (exit_reason == EXIT_REASON_VMLAUNCH ||
6005 exit_reason == EXIT_REASON_VMRESUME))
Nadav Har'El644d7112011-05-25 23:12:35 +03006006 vmx->nested.nested_run_pending = 1;
6007 else
6008 vmx->nested.nested_run_pending = 0;
6009
6010 if (is_guest_mode(vcpu) && nested_vmx_exit_handled(vcpu)) {
6011 nested_vmx_vmexit(vcpu);
6012 return 1;
6013 }
6014
Mohammed Gamal51207022010-05-31 22:40:54 +03006015 if (exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY) {
6016 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
6017 vcpu->run->fail_entry.hardware_entry_failure_reason
6018 = exit_reason;
6019 return 0;
6020 }
6021
Avi Kivity29bd8a72007-09-10 17:27:03 +03006022 if (unlikely(vmx->fail)) {
Avi Kivity851ba692009-08-24 11:10:17 +03006023 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
6024 vcpu->run->fail_entry.hardware_entry_failure_reason
Avi Kivity29bd8a72007-09-10 17:27:03 +03006025 = vmcs_read32(VM_INSTRUCTION_ERROR);
6026 return 0;
6027 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08006028
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08006029 /*
6030 * Note:
6031 * Do not try to fix EXIT_REASON_EPT_MISCONFIG if it caused by
6032 * delivery event since it indicates guest is accessing MMIO.
6033 * The vm-exit can be triggered again after return to guest that
6034 * will cause infinite loop.
6035 */
Mike Dayd77c26f2007-10-08 09:02:08 -04006036 if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
Sheng Yang14394422008-04-28 12:24:45 +08006037 (exit_reason != EXIT_REASON_EXCEPTION_NMI &&
Jan Kiszka60637aa2008-09-26 09:30:47 +02006038 exit_reason != EXIT_REASON_EPT_VIOLATION &&
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08006039 exit_reason != EXIT_REASON_TASK_SWITCH)) {
6040 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
6041 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_DELIVERY_EV;
6042 vcpu->run->internal.ndata = 2;
6043 vcpu->run->internal.data[0] = vectoring_info;
6044 vcpu->run->internal.data[1] = exit_reason;
6045 return 0;
6046 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006047
Nadav Har'El644d7112011-05-25 23:12:35 +03006048 if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked &&
6049 !(is_guest_mode(vcpu) && nested_cpu_has_virtual_nmis(
6050 get_vmcs12(vcpu), vcpu)))) {
Gleb Natapovc4282df2009-04-21 17:45:07 +03006051 if (vmx_interrupt_allowed(vcpu)) {
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006052 vmx->soft_vnmi_blocked = 0;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006053 } else if (vmx->vnmi_blocked_time > 1000000000LL &&
Jan Kiszka45312202008-12-11 16:54:54 +01006054 vcpu->arch.nmi_pending) {
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006055 /*
6056 * This CPU don't support us in finding the end of an
6057 * NMI-blocked window if the guest runs with IRQs
6058 * disabled. So we pull the trigger after 1 s of
6059 * futile waiting, but inform the user about this.
6060 */
6061 printk(KERN_WARNING "%s: Breaking out of NMI-blocked "
6062 "state on VCPU %d after 1 s timeout\n",
6063 __func__, vcpu->vcpu_id);
6064 vmx->soft_vnmi_blocked = 0;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006065 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006066 }
6067
Avi Kivity6aa8b732006-12-10 02:21:36 -08006068 if (exit_reason < kvm_vmx_max_exit_handlers
6069 && kvm_vmx_exit_handlers[exit_reason])
Avi Kivity851ba692009-08-24 11:10:17 +03006070 return kvm_vmx_exit_handlers[exit_reason](vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006071 else {
Avi Kivity851ba692009-08-24 11:10:17 +03006072 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
6073 vcpu->run->hw.hardware_exit_reason = exit_reason;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006074 }
6075 return 0;
6076}
6077
Gleb Natapov95ba8273132009-04-21 17:45:08 +03006078static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006079{
Gleb Natapov95ba8273132009-04-21 17:45:08 +03006080 if (irr == -1 || tpr < irr) {
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006081 vmcs_write32(TPR_THRESHOLD, 0);
6082 return;
6083 }
6084
Gleb Natapov95ba8273132009-04-21 17:45:08 +03006085 vmcs_write32(TPR_THRESHOLD, irr);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006086}
6087
Avi Kivity51aa01d2010-07-20 14:31:20 +03006088static void vmx_complete_atomic_exit(struct vcpu_vmx *vmx)
Avi Kivitycf393f72008-07-01 16:20:21 +03006089{
Avi Kivity00eba012011-03-07 17:24:54 +02006090 u32 exit_intr_info;
6091
6092 if (!(vmx->exit_reason == EXIT_REASON_MCE_DURING_VMENTRY
6093 || vmx->exit_reason == EXIT_REASON_EXCEPTION_NMI))
6094 return;
6095
Avi Kivityc5ca8e52011-03-07 17:37:37 +02006096 vmx->exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Avi Kivity00eba012011-03-07 17:24:54 +02006097 exit_intr_info = vmx->exit_intr_info;
Andi Kleena0861c02009-06-08 17:37:09 +08006098
6099 /* Handle machine checks before interrupts are enabled */
Avi Kivity00eba012011-03-07 17:24:54 +02006100 if (is_machine_check(exit_intr_info))
Andi Kleena0861c02009-06-08 17:37:09 +08006101 kvm_machine_check();
6102
Gleb Natapov20f65982009-05-11 13:35:55 +03006103 /* We need to handle NMIs before interrupts are enabled */
Avi Kivity00eba012011-03-07 17:24:54 +02006104 if ((exit_intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR &&
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08006105 (exit_intr_info & INTR_INFO_VALID_MASK)) {
6106 kvm_before_handle_nmi(&vmx->vcpu);
Gleb Natapov20f65982009-05-11 13:35:55 +03006107 asm("int $2");
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08006108 kvm_after_handle_nmi(&vmx->vcpu);
6109 }
Avi Kivity51aa01d2010-07-20 14:31:20 +03006110}
Gleb Natapov20f65982009-05-11 13:35:55 +03006111
Avi Kivity51aa01d2010-07-20 14:31:20 +03006112static void vmx_recover_nmi_blocking(struct vcpu_vmx *vmx)
6113{
Avi Kivityc5ca8e52011-03-07 17:37:37 +02006114 u32 exit_intr_info;
Avi Kivity51aa01d2010-07-20 14:31:20 +03006115 bool unblock_nmi;
6116 u8 vector;
6117 bool idtv_info_valid;
6118
6119 idtv_info_valid = vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Gleb Natapov20f65982009-05-11 13:35:55 +03006120
Avi Kivitycf393f72008-07-01 16:20:21 +03006121 if (cpu_has_virtual_nmis()) {
Avi Kivity9d58b932011-03-07 16:52:07 +02006122 if (vmx->nmi_known_unmasked)
6123 return;
Avi Kivityc5ca8e52011-03-07 17:37:37 +02006124 /*
6125 * Can't use vmx->exit_intr_info since we're not sure what
6126 * the exit reason is.
6127 */
6128 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Avi Kivitycf393f72008-07-01 16:20:21 +03006129 unblock_nmi = (exit_intr_info & INTR_INFO_UNBLOCK_NMI) != 0;
6130 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
6131 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03006132 * SDM 3: 27.7.1.2 (September 2008)
Avi Kivitycf393f72008-07-01 16:20:21 +03006133 * Re-set bit "block by NMI" before VM entry if vmexit caused by
6134 * a guest IRET fault.
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03006135 * SDM 3: 23.2.2 (September 2008)
6136 * Bit 12 is undefined in any of the following cases:
6137 * If the VM exit sets the valid bit in the IDT-vectoring
6138 * information field.
6139 * If the VM exit is due to a double fault.
Avi Kivitycf393f72008-07-01 16:20:21 +03006140 */
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03006141 if ((exit_intr_info & INTR_INFO_VALID_MASK) && unblock_nmi &&
6142 vector != DF_VECTOR && !idtv_info_valid)
Avi Kivitycf393f72008-07-01 16:20:21 +03006143 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
6144 GUEST_INTR_STATE_NMI);
Avi Kivity9d58b932011-03-07 16:52:07 +02006145 else
6146 vmx->nmi_known_unmasked =
6147 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO)
6148 & GUEST_INTR_STATE_NMI);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006149 } else if (unlikely(vmx->soft_vnmi_blocked))
6150 vmx->vnmi_blocked_time +=
6151 ktime_to_ns(ktime_sub(ktime_get(), vmx->entry_time));
Avi Kivity51aa01d2010-07-20 14:31:20 +03006152}
6153
Avi Kivity83422e12010-07-20 14:43:23 +03006154static void __vmx_complete_interrupts(struct vcpu_vmx *vmx,
6155 u32 idt_vectoring_info,
6156 int instr_len_field,
6157 int error_code_field)
Avi Kivity51aa01d2010-07-20 14:31:20 +03006158{
Avi Kivity51aa01d2010-07-20 14:31:20 +03006159 u8 vector;
6160 int type;
6161 bool idtv_info_valid;
6162
6163 idtv_info_valid = idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Avi Kivity668f6122008-07-02 09:28:55 +03006164
Gleb Natapov37b96e92009-03-30 16:03:13 +03006165 vmx->vcpu.arch.nmi_injected = false;
6166 kvm_clear_exception_queue(&vmx->vcpu);
6167 kvm_clear_interrupt_queue(&vmx->vcpu);
6168
6169 if (!idtv_info_valid)
6170 return;
6171
Avi Kivity3842d132010-07-27 12:30:24 +03006172 kvm_make_request(KVM_REQ_EVENT, &vmx->vcpu);
6173
Avi Kivity668f6122008-07-02 09:28:55 +03006174 vector = idt_vectoring_info & VECTORING_INFO_VECTOR_MASK;
6175 type = idt_vectoring_info & VECTORING_INFO_TYPE_MASK;
Gleb Natapov37b96e92009-03-30 16:03:13 +03006176
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006177 switch (type) {
Gleb Natapov37b96e92009-03-30 16:03:13 +03006178 case INTR_TYPE_NMI_INTR:
6179 vmx->vcpu.arch.nmi_injected = true;
Avi Kivity668f6122008-07-02 09:28:55 +03006180 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03006181 * SDM 3: 27.7.1.2 (September 2008)
Gleb Natapov37b96e92009-03-30 16:03:13 +03006182 * Clear bit "block by NMI" before VM entry if a NMI
6183 * delivery faulted.
Avi Kivity668f6122008-07-02 09:28:55 +03006184 */
Avi Kivity654f06f2011-03-23 15:02:47 +02006185 vmx_set_nmi_mask(&vmx->vcpu, false);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006186 break;
Gleb Natapov37b96e92009-03-30 16:03:13 +03006187 case INTR_TYPE_SOFT_EXCEPTION:
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006188 vmx->vcpu.arch.event_exit_inst_len =
Avi Kivity83422e12010-07-20 14:43:23 +03006189 vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006190 /* fall through */
6191 case INTR_TYPE_HARD_EXCEPTION:
Avi Kivity35920a32008-07-03 14:50:12 +03006192 if (idt_vectoring_info & VECTORING_INFO_DELIVER_CODE_MASK) {
Avi Kivity83422e12010-07-20 14:43:23 +03006193 u32 err = vmcs_read32(error_code_field);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006194 kvm_queue_exception_e(&vmx->vcpu, vector, err);
Avi Kivity35920a32008-07-03 14:50:12 +03006195 } else
6196 kvm_queue_exception(&vmx->vcpu, vector);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006197 break;
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006198 case INTR_TYPE_SOFT_INTR:
6199 vmx->vcpu.arch.event_exit_inst_len =
Avi Kivity83422e12010-07-20 14:43:23 +03006200 vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006201 /* fall through */
Gleb Natapov37b96e92009-03-30 16:03:13 +03006202 case INTR_TYPE_EXT_INTR:
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006203 kvm_queue_interrupt(&vmx->vcpu, vector,
6204 type == INTR_TYPE_SOFT_INTR);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006205 break;
6206 default:
6207 break;
Avi Kivityf7d92382008-07-03 16:14:28 +03006208 }
Avi Kivitycf393f72008-07-01 16:20:21 +03006209}
6210
Avi Kivity83422e12010-07-20 14:43:23 +03006211static void vmx_complete_interrupts(struct vcpu_vmx *vmx)
6212{
Nadav Har'El66c78ae2011-05-25 23:14:07 +03006213 if (is_guest_mode(&vmx->vcpu))
6214 return;
Avi Kivity83422e12010-07-20 14:43:23 +03006215 __vmx_complete_interrupts(vmx, vmx->idt_vectoring_info,
6216 VM_EXIT_INSTRUCTION_LEN,
6217 IDT_VECTORING_ERROR_CODE);
6218}
6219
Avi Kivityb463a6f2010-07-20 15:06:17 +03006220static void vmx_cancel_injection(struct kvm_vcpu *vcpu)
6221{
Nadav Har'El66c78ae2011-05-25 23:14:07 +03006222 if (is_guest_mode(vcpu))
6223 return;
Avi Kivityb463a6f2010-07-20 15:06:17 +03006224 __vmx_complete_interrupts(to_vmx(vcpu),
6225 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
6226 VM_ENTRY_INSTRUCTION_LEN,
6227 VM_ENTRY_EXCEPTION_ERROR_CODE);
6228
6229 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
6230}
6231
Gleb Natapovd7cd9792011-10-05 14:01:23 +02006232static void atomic_switch_perf_msrs(struct vcpu_vmx *vmx)
6233{
6234 int i, nr_msrs;
6235 struct perf_guest_switch_msr *msrs;
6236
6237 msrs = perf_guest_get_msrs(&nr_msrs);
6238
6239 if (!msrs)
6240 return;
6241
6242 for (i = 0; i < nr_msrs; i++)
6243 if (msrs[i].host == msrs[i].guest)
6244 clear_atomic_switch_msr(vmx, msrs[i].msr);
6245 else
6246 add_atomic_switch_msr(vmx, msrs[i].msr, msrs[i].guest,
6247 msrs[i].host);
6248}
6249
Lai Jiangshana3b5ba42011-02-11 14:29:40 +08006250static void __noclone vmx_vcpu_run(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006251{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04006252 struct vcpu_vmx *vmx = to_vmx(vcpu);
Gleb Natapov2a7921b2012-08-12 16:12:29 +03006253 unsigned long debugctlmsr;
Avi Kivity104f2262010-11-18 13:12:52 +02006254
Nadav Har'El66c78ae2011-05-25 23:14:07 +03006255 if (is_guest_mode(vcpu) && !vmx->nested.nested_run_pending) {
6256 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
6257 if (vmcs12->idt_vectoring_info_field &
6258 VECTORING_INFO_VALID_MASK) {
6259 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
6260 vmcs12->idt_vectoring_info_field);
6261 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
6262 vmcs12->vm_exit_instruction_len);
6263 if (vmcs12->idt_vectoring_info_field &
6264 VECTORING_INFO_DELIVER_CODE_MASK)
6265 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE,
6266 vmcs12->idt_vectoring_error_code);
6267 }
6268 }
6269
Avi Kivity104f2262010-11-18 13:12:52 +02006270 /* Record the guest's net vcpu time for enforced NMI injections. */
6271 if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked))
6272 vmx->entry_time = ktime_get();
6273
6274 /* Don't enter VMX if guest state is invalid, let the exit handler
6275 start emulation until we arrive back to a valid state */
6276 if (vmx->emulation_required && emulate_invalid_guest_state)
6277 return;
6278
6279 if (test_bit(VCPU_REGS_RSP, (unsigned long *)&vcpu->arch.regs_dirty))
6280 vmcs_writel(GUEST_RSP, vcpu->arch.regs[VCPU_REGS_RSP]);
6281 if (test_bit(VCPU_REGS_RIP, (unsigned long *)&vcpu->arch.regs_dirty))
6282 vmcs_writel(GUEST_RIP, vcpu->arch.regs[VCPU_REGS_RIP]);
6283
6284 /* When single-stepping over STI and MOV SS, we must clear the
6285 * corresponding interruptibility bits in the guest state. Otherwise
6286 * vmentry fails as it then expects bit 14 (BS) in pending debug
6287 * exceptions being set, but that's not correct for the guest debugging
6288 * case. */
6289 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
6290 vmx_set_interrupt_shadow(vcpu, 0);
6291
Gleb Natapovd7cd9792011-10-05 14:01:23 +02006292 atomic_switch_perf_msrs(vmx);
Gleb Natapov2a7921b2012-08-12 16:12:29 +03006293 debugctlmsr = get_debugctlmsr();
Gleb Natapovd7cd9792011-10-05 14:01:23 +02006294
Nadav Har'Eld462b812011-05-24 15:26:10 +03006295 vmx->__launched = vmx->loaded_vmcs->launched;
Avi Kivity104f2262010-11-18 13:12:52 +02006296 asm(
Avi Kivity6aa8b732006-12-10 02:21:36 -08006297 /* Store host registers */
Avi Kivityb188c812012-09-16 15:10:58 +03006298 "push %%" _ASM_DX "; push %%" _ASM_BP ";"
6299 "push %%" _ASM_CX " \n\t" /* placeholder for guest rcx */
6300 "push %%" _ASM_CX " \n\t"
6301 "cmp %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Avi Kivity313dbd42008-07-17 18:04:30 +03006302 "je 1f \n\t"
Avi Kivityb188c812012-09-16 15:10:58 +03006303 "mov %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03006304 __ex(ASM_VMX_VMWRITE_RSP_RDX) "\n\t"
Avi Kivity313dbd42008-07-17 18:04:30 +03006305 "1: \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03006306 /* Reload cr2 if changed */
Avi Kivityb188c812012-09-16 15:10:58 +03006307 "mov %c[cr2](%0), %%" _ASM_AX " \n\t"
6308 "mov %%cr2, %%" _ASM_DX " \n\t"
6309 "cmp %%" _ASM_AX ", %%" _ASM_DX " \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03006310 "je 2f \n\t"
Avi Kivityb188c812012-09-16 15:10:58 +03006311 "mov %%" _ASM_AX", %%cr2 \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03006312 "2: \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08006313 /* Check if vmlaunch of vmresume is needed */
Avi Kivitye08aa782007-11-15 18:06:18 +02006314 "cmpl $0, %c[launched](%0) \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08006315 /* Load guest registers. Don't clobber flags. */
Avi Kivityb188c812012-09-16 15:10:58 +03006316 "mov %c[rax](%0), %%" _ASM_AX " \n\t"
6317 "mov %c[rbx](%0), %%" _ASM_BX " \n\t"
6318 "mov %c[rdx](%0), %%" _ASM_DX " \n\t"
6319 "mov %c[rsi](%0), %%" _ASM_SI " \n\t"
6320 "mov %c[rdi](%0), %%" _ASM_DI " \n\t"
6321 "mov %c[rbp](%0), %%" _ASM_BP " \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08006322#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02006323 "mov %c[r8](%0), %%r8 \n\t"
6324 "mov %c[r9](%0), %%r9 \n\t"
6325 "mov %c[r10](%0), %%r10 \n\t"
6326 "mov %c[r11](%0), %%r11 \n\t"
6327 "mov %c[r12](%0), %%r12 \n\t"
6328 "mov %c[r13](%0), %%r13 \n\t"
6329 "mov %c[r14](%0), %%r14 \n\t"
6330 "mov %c[r15](%0), %%r15 \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08006331#endif
Avi Kivityb188c812012-09-16 15:10:58 +03006332 "mov %c[rcx](%0), %%" _ASM_CX " \n\t" /* kills %0 (ecx) */
Avi Kivityc8019492008-07-14 14:44:59 +03006333
Avi Kivity6aa8b732006-12-10 02:21:36 -08006334 /* Enter guest mode */
Avi Kivity83287ea422012-09-16 15:10:57 +03006335 "jne 1f \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03006336 __ex(ASM_VMX_VMLAUNCH) "\n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +03006337 "jmp 2f \n\t"
6338 "1: " __ex(ASM_VMX_VMRESUME) "\n\t"
6339 "2: "
Avi Kivity6aa8b732006-12-10 02:21:36 -08006340 /* Save guest registers, load host registers, keep flags */
Avi Kivityb188c812012-09-16 15:10:58 +03006341 "mov %0, %c[wordsize](%%" _ASM_SP ") \n\t"
Avi Kivity40712fa2011-01-06 18:09:12 +02006342 "pop %0 \n\t"
Avi Kivityb188c812012-09-16 15:10:58 +03006343 "mov %%" _ASM_AX ", %c[rax](%0) \n\t"
6344 "mov %%" _ASM_BX ", %c[rbx](%0) \n\t"
6345 __ASM_SIZE(pop) " %c[rcx](%0) \n\t"
6346 "mov %%" _ASM_DX ", %c[rdx](%0) \n\t"
6347 "mov %%" _ASM_SI ", %c[rsi](%0) \n\t"
6348 "mov %%" _ASM_DI ", %c[rdi](%0) \n\t"
6349 "mov %%" _ASM_BP ", %c[rbp](%0) \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08006350#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02006351 "mov %%r8, %c[r8](%0) \n\t"
6352 "mov %%r9, %c[r9](%0) \n\t"
6353 "mov %%r10, %c[r10](%0) \n\t"
6354 "mov %%r11, %c[r11](%0) \n\t"
6355 "mov %%r12, %c[r12](%0) \n\t"
6356 "mov %%r13, %c[r13](%0) \n\t"
6357 "mov %%r14, %c[r14](%0) \n\t"
6358 "mov %%r15, %c[r15](%0) \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08006359#endif
Avi Kivityb188c812012-09-16 15:10:58 +03006360 "mov %%cr2, %%" _ASM_AX " \n\t"
6361 "mov %%" _ASM_AX ", %c[cr2](%0) \n\t"
Avi Kivityc8019492008-07-14 14:44:59 +03006362
Avi Kivityb188c812012-09-16 15:10:58 +03006363 "pop %%" _ASM_BP "; pop %%" _ASM_DX " \n\t"
Avi Kivitye08aa782007-11-15 18:06:18 +02006364 "setbe %c[fail](%0) \n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +03006365 ".pushsection .rodata \n\t"
6366 ".global vmx_return \n\t"
6367 "vmx_return: " _ASM_PTR " 2b \n\t"
6368 ".popsection"
Avi Kivitye08aa782007-11-15 18:06:18 +02006369 : : "c"(vmx), "d"((unsigned long)HOST_RSP),
Nadav Har'Eld462b812011-05-24 15:26:10 +03006370 [launched]"i"(offsetof(struct vcpu_vmx, __launched)),
Avi Kivitye08aa782007-11-15 18:06:18 +02006371 [fail]"i"(offsetof(struct vcpu_vmx, fail)),
Avi Kivity313dbd42008-07-17 18:04:30 +03006372 [host_rsp]"i"(offsetof(struct vcpu_vmx, host_rsp)),
Zhang Xiantaoad312c72007-12-13 23:50:52 +08006373 [rax]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RAX])),
6374 [rbx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBX])),
6375 [rcx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RCX])),
6376 [rdx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDX])),
6377 [rsi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RSI])),
6378 [rdi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDI])),
6379 [rbp]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBP])),
Avi Kivity05b3e0c2006-12-13 00:33:45 -08006380#ifdef CONFIG_X86_64
Zhang Xiantaoad312c72007-12-13 23:50:52 +08006381 [r8]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R8])),
6382 [r9]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R9])),
6383 [r10]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R10])),
6384 [r11]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R11])),
6385 [r12]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R12])),
6386 [r13]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R13])),
6387 [r14]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R14])),
6388 [r15]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R15])),
Avi Kivity6aa8b732006-12-10 02:21:36 -08006389#endif
Avi Kivity40712fa2011-01-06 18:09:12 +02006390 [cr2]"i"(offsetof(struct vcpu_vmx, vcpu.arch.cr2)),
6391 [wordsize]"i"(sizeof(ulong))
Laurent Vivierc2036302007-10-25 14:18:52 +02006392 : "cc", "memory"
6393#ifdef CONFIG_X86_64
Avi Kivityb188c812012-09-16 15:10:58 +03006394 , "rax", "rbx", "rdi", "rsi"
Laurent Vivierc2036302007-10-25 14:18:52 +02006395 , "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15"
Avi Kivityb188c812012-09-16 15:10:58 +03006396#else
6397 , "eax", "ebx", "edi", "esi"
Laurent Vivierc2036302007-10-25 14:18:52 +02006398#endif
6399 );
Avi Kivity6aa8b732006-12-10 02:21:36 -08006400
Gleb Natapov2a7921b2012-08-12 16:12:29 +03006401 /* MSR_IA32_DEBUGCTLMSR is zeroed on vmexit. Restore it if needed */
6402 if (debugctlmsr)
6403 update_debugctlmsr(debugctlmsr);
6404
Avi Kivityaa67f602012-08-01 16:48:03 +03006405#ifndef CONFIG_X86_64
6406 /*
6407 * The sysexit path does not restore ds/es, so we must set them to
6408 * a reasonable value ourselves.
6409 *
6410 * We can't defer this to vmx_load_host_state() since that function
6411 * may be executed in interrupt context, which saves and restore segments
6412 * around it, nullifying its effect.
6413 */
6414 loadsegment(ds, __USER_DS);
6415 loadsegment(es, __USER_DS);
6416#endif
6417
Avi Kivity6de4f3ad2009-05-31 22:58:47 +03006418 vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP)
Avi Kivity6de12732011-03-07 12:51:22 +02006419 | (1 << VCPU_EXREG_RFLAGS)
Avi Kivity69c73022011-03-07 15:26:44 +02006420 | (1 << VCPU_EXREG_CPL)
Avi Kivityaff48ba2010-12-05 18:56:11 +02006421 | (1 << VCPU_EXREG_PDPTR)
Avi Kivity2fb92db2011-04-27 19:42:18 +03006422 | (1 << VCPU_EXREG_SEGMENTS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02006423 | (1 << VCPU_EXREG_CR3));
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03006424 vcpu->arch.regs_dirty = 0;
6425
Avi Kivity1155f762007-11-22 11:30:47 +02006426 vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
6427
Nadav Har'El66c78ae2011-05-25 23:14:07 +03006428 if (is_guest_mode(vcpu)) {
6429 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
6430 vmcs12->idt_vectoring_info_field = vmx->idt_vectoring_info;
6431 if (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK) {
6432 vmcs12->idt_vectoring_error_code =
6433 vmcs_read32(IDT_VECTORING_ERROR_CODE);
6434 vmcs12->vm_exit_instruction_len =
6435 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
6436 }
6437 }
6438
Nadav Har'Eld462b812011-05-24 15:26:10 +03006439 vmx->loaded_vmcs->launched = 1;
Avi Kivity1b6269d2007-10-09 12:12:19 +02006440
Avi Kivity51aa01d2010-07-20 14:31:20 +03006441 vmx->exit_reason = vmcs_read32(VM_EXIT_REASON);
Jan Kiszka1e2b1dd2011-09-12 10:52:24 +02006442 trace_kvm_exit(vmx->exit_reason, vcpu, KVM_ISA_VMX);
Avi Kivity51aa01d2010-07-20 14:31:20 +03006443
6444 vmx_complete_atomic_exit(vmx);
6445 vmx_recover_nmi_blocking(vmx);
Avi Kivitycf393f72008-07-01 16:20:21 +03006446 vmx_complete_interrupts(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006447}
6448
Avi Kivity6aa8b732006-12-10 02:21:36 -08006449static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
6450{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006451 struct vcpu_vmx *vmx = to_vmx(vcpu);
6452
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08006453 free_vpid(vmx);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006454 free_nested(vmx);
Nadav Har'Eld462b812011-05-24 15:26:10 +03006455 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006456 kfree(vmx->guest_msrs);
6457 kvm_vcpu_uninit(vcpu);
Rusty Russella4770342007-08-01 14:46:11 +10006458 kmem_cache_free(kvm_vcpu_cache, vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006459}
6460
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006461static struct kvm_vcpu *vmx_create_vcpu(struct kvm *kvm, unsigned int id)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006462{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006463 int err;
Rusty Russellc16f8622007-07-30 21:12:19 +10006464 struct vcpu_vmx *vmx = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
Avi Kivity15ad7142007-07-11 18:17:21 +03006465 int cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006466
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04006467 if (!vmx)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006468 return ERR_PTR(-ENOMEM);
6469
Sheng Yang2384d2b2008-01-17 15:14:33 +08006470 allocate_vpid(vmx);
6471
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006472 err = kvm_vcpu_init(&vmx->vcpu, kvm, id);
6473 if (err)
6474 goto free_vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08006475
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04006476 vmx->guest_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
Jan Kiszkabe6d05c2011-04-13 01:27:55 +02006477 err = -ENOMEM;
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006478 if (!vmx->guest_msrs) {
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006479 goto uninit_vcpu;
6480 }
Ingo Molnar965b58a2007-01-05 16:36:23 -08006481
Nadav Har'Eld462b812011-05-24 15:26:10 +03006482 vmx->loaded_vmcs = &vmx->vmcs01;
6483 vmx->loaded_vmcs->vmcs = alloc_vmcs();
6484 if (!vmx->loaded_vmcs->vmcs)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006485 goto free_msrs;
Nadav Har'Eld462b812011-05-24 15:26:10 +03006486 if (!vmm_exclusive)
6487 kvm_cpu_vmxon(__pa(per_cpu(vmxarea, raw_smp_processor_id())));
6488 loaded_vmcs_init(vmx->loaded_vmcs);
6489 if (!vmm_exclusive)
6490 kvm_cpu_vmxoff();
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04006491
Avi Kivity15ad7142007-07-11 18:17:21 +03006492 cpu = get_cpu();
6493 vmx_vcpu_load(&vmx->vcpu, cpu);
Zachary Amsdene48672f2010-08-19 22:07:23 -10006494 vmx->vcpu.cpu = cpu;
Rusty Russell8b9cf982007-07-30 16:31:43 +10006495 err = vmx_vcpu_setup(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006496 vmx_vcpu_put(&vmx->vcpu);
Avi Kivity15ad7142007-07-11 18:17:21 +03006497 put_cpu();
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006498 if (err)
6499 goto free_vmcs;
Marcelo Tosatti5e4a0b32008-02-14 21:21:43 -02006500 if (vm_need_virtualize_apic_accesses(kvm))
Jan Kiszkabe6d05c2011-04-13 01:27:55 +02006501 err = alloc_apic_access_page(kvm);
6502 if (err)
Marcelo Tosatti5e4a0b32008-02-14 21:21:43 -02006503 goto free_vmcs;
Ingo Molnar965b58a2007-01-05 16:36:23 -08006504
Sheng Yangb927a3c2009-07-21 10:42:48 +08006505 if (enable_ept) {
6506 if (!kvm->arch.ept_identity_map_addr)
6507 kvm->arch.ept_identity_map_addr =
6508 VMX_EPT_IDENTITY_PAGETABLE_ADDR;
Gleb Natapov93ea5382011-02-21 12:07:59 +02006509 err = -ENOMEM;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08006510 if (alloc_identity_pagetable(kvm) != 0)
6511 goto free_vmcs;
Gleb Natapov93ea5382011-02-21 12:07:59 +02006512 if (!init_rmode_identity_map(kvm))
6513 goto free_vmcs;
Sheng Yangb927a3c2009-07-21 10:42:48 +08006514 }
Sheng Yangb7ebfb02008-04-25 21:44:52 +08006515
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03006516 vmx->nested.current_vmptr = -1ull;
6517 vmx->nested.current_vmcs12 = NULL;
6518
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006519 return &vmx->vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08006520
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006521free_vmcs:
Xiao Guangrong5f3fbc32012-05-14 14:58:58 +08006522 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006523free_msrs:
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006524 kfree(vmx->guest_msrs);
6525uninit_vcpu:
6526 kvm_vcpu_uninit(&vmx->vcpu);
6527free_vcpu:
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08006528 free_vpid(vmx);
Rusty Russella4770342007-08-01 14:46:11 +10006529 kmem_cache_free(kvm_vcpu_cache, vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006530 return ERR_PTR(err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006531}
6532
Yang, Sheng002c7f72007-07-31 14:23:01 +03006533static void __init vmx_check_processor_compat(void *rtn)
6534{
6535 struct vmcs_config vmcs_conf;
6536
6537 *(int *)rtn = 0;
6538 if (setup_vmcs_config(&vmcs_conf) < 0)
6539 *(int *)rtn = -EIO;
6540 if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
6541 printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
6542 smp_processor_id());
6543 *(int *)rtn = -EIO;
6544 }
6545}
6546
Sheng Yang67253af2008-04-25 10:20:22 +08006547static int get_ept_level(void)
6548{
6549 return VMX_EPT_DEFAULT_GAW + 1;
6550}
6551
Sheng Yang4b12f0d2009-04-27 20:35:42 +08006552static u64 vmx_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
Sheng Yang64d4d522008-10-09 16:01:57 +08006553{
Sheng Yang4b12f0d2009-04-27 20:35:42 +08006554 u64 ret;
6555
Sheng Yang522c68c2009-04-27 20:35:43 +08006556 /* For VT-d and EPT combination
6557 * 1. MMIO: always map as UC
6558 * 2. EPT with VT-d:
6559 * a. VT-d without snooping control feature: can't guarantee the
6560 * result, try to trust guest.
6561 * b. VT-d with snooping control feature: snooping control feature of
6562 * VT-d engine can guarantee the cache correctness. Just set it
6563 * to WB to keep consistent with host. So the same as item 3.
Sheng Yanga19a6d12010-02-09 16:41:53 +08006564 * 3. EPT without VT-d: always map as WB and set IPAT=1 to keep
Sheng Yang522c68c2009-04-27 20:35:43 +08006565 * consistent with host MTRR
6566 */
Sheng Yang4b12f0d2009-04-27 20:35:42 +08006567 if (is_mmio)
6568 ret = MTRR_TYPE_UNCACHABLE << VMX_EPT_MT_EPTE_SHIFT;
Sheng Yang522c68c2009-04-27 20:35:43 +08006569 else if (vcpu->kvm->arch.iommu_domain &&
6570 !(vcpu->kvm->arch.iommu_flags & KVM_IOMMU_CACHE_COHERENCY))
6571 ret = kvm_get_guest_memory_type(vcpu, gfn) <<
6572 VMX_EPT_MT_EPTE_SHIFT;
Sheng Yang4b12f0d2009-04-27 20:35:42 +08006573 else
Sheng Yang522c68c2009-04-27 20:35:43 +08006574 ret = (MTRR_TYPE_WRBACK << VMX_EPT_MT_EPTE_SHIFT)
Sheng Yanga19a6d12010-02-09 16:41:53 +08006575 | VMX_EPT_IPAT_BIT;
Sheng Yang4b12f0d2009-04-27 20:35:42 +08006576
6577 return ret;
Sheng Yang64d4d522008-10-09 16:01:57 +08006578}
6579
Sheng Yang17cc3932010-01-05 19:02:27 +08006580static int vmx_get_lpage_level(void)
Joerg Roedel344f4142009-07-27 16:30:48 +02006581{
Sheng Yang878403b2010-01-05 19:02:29 +08006582 if (enable_ept && !cpu_has_vmx_ept_1g_page())
6583 return PT_DIRECTORY_LEVEL;
6584 else
6585 /* For shadow and EPT supported 1GB page */
6586 return PT_PDPE_LEVEL;
Joerg Roedel344f4142009-07-27 16:30:48 +02006587}
6588
Sheng Yang0e851882009-12-18 16:48:46 +08006589static void vmx_cpuid_update(struct kvm_vcpu *vcpu)
6590{
Sheng Yang4e47c7a2009-12-18 16:48:47 +08006591 struct kvm_cpuid_entry2 *best;
6592 struct vcpu_vmx *vmx = to_vmx(vcpu);
6593 u32 exec_control;
6594
6595 vmx->rdtscp_enabled = false;
6596 if (vmx_rdtscp_supported()) {
6597 exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
6598 if (exec_control & SECONDARY_EXEC_RDTSCP) {
6599 best = kvm_find_cpuid_entry(vcpu, 0x80000001, 0);
6600 if (best && (best->edx & bit(X86_FEATURE_RDTSCP)))
6601 vmx->rdtscp_enabled = true;
6602 else {
6603 exec_control &= ~SECONDARY_EXEC_RDTSCP;
6604 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
6605 exec_control);
6606 }
6607 }
6608 }
Mao, Junjiead756a12012-07-02 01:18:48 +00006609
Mao, Junjiead756a12012-07-02 01:18:48 +00006610 /* Exposing INVPCID only when PCID is exposed */
6611 best = kvm_find_cpuid_entry(vcpu, 0x7, 0);
6612 if (vmx_invpcid_supported() &&
Ren, Yongjie4f9770452012-09-07 07:36:59 +00006613 best && (best->ebx & bit(X86_FEATURE_INVPCID)) &&
Mao, Junjiead756a12012-07-02 01:18:48 +00006614 guest_cpuid_has_pcid(vcpu)) {
Takashi Iwai29282fd2012-11-09 15:20:17 +01006615 exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
Mao, Junjiead756a12012-07-02 01:18:48 +00006616 exec_control |= SECONDARY_EXEC_ENABLE_INVPCID;
6617 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
6618 exec_control);
6619 } else {
Takashi Iwai29282fd2012-11-09 15:20:17 +01006620 if (cpu_has_secondary_exec_ctrls()) {
6621 exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
6622 exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
6623 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
6624 exec_control);
6625 }
Mao, Junjiead756a12012-07-02 01:18:48 +00006626 if (best)
Ren, Yongjie4f9770452012-09-07 07:36:59 +00006627 best->ebx &= ~bit(X86_FEATURE_INVPCID);
Mao, Junjiead756a12012-07-02 01:18:48 +00006628 }
Sheng Yang0e851882009-12-18 16:48:46 +08006629}
6630
Joerg Roedeld4330ef2010-04-22 12:33:11 +02006631static void vmx_set_supported_cpuid(u32 func, struct kvm_cpuid_entry2 *entry)
6632{
Nadav Har'El7b8050f2011-05-25 23:16:10 +03006633 if (func == 1 && nested)
6634 entry->ecx |= bit(X86_FEATURE_VMX);
Joerg Roedeld4330ef2010-04-22 12:33:11 +02006635}
6636
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03006637/*
6638 * prepare_vmcs02 is called when the L1 guest hypervisor runs its nested
6639 * L2 guest. L1 has a vmcs for L2 (vmcs12), and this function "merges" it
6640 * with L0's requirements for its guest (a.k.a. vmsc01), so we can run the L2
6641 * guest in a way that will both be appropriate to L1's requests, and our
6642 * needs. In addition to modifying the active vmcs (which is vmcs02), this
6643 * function also has additional necessary side-effects, like setting various
6644 * vcpu->arch fields.
6645 */
6646static void prepare_vmcs02(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
6647{
6648 struct vcpu_vmx *vmx = to_vmx(vcpu);
6649 u32 exec_control;
6650
6651 vmcs_write16(GUEST_ES_SELECTOR, vmcs12->guest_es_selector);
6652 vmcs_write16(GUEST_CS_SELECTOR, vmcs12->guest_cs_selector);
6653 vmcs_write16(GUEST_SS_SELECTOR, vmcs12->guest_ss_selector);
6654 vmcs_write16(GUEST_DS_SELECTOR, vmcs12->guest_ds_selector);
6655 vmcs_write16(GUEST_FS_SELECTOR, vmcs12->guest_fs_selector);
6656 vmcs_write16(GUEST_GS_SELECTOR, vmcs12->guest_gs_selector);
6657 vmcs_write16(GUEST_LDTR_SELECTOR, vmcs12->guest_ldtr_selector);
6658 vmcs_write16(GUEST_TR_SELECTOR, vmcs12->guest_tr_selector);
6659 vmcs_write32(GUEST_ES_LIMIT, vmcs12->guest_es_limit);
6660 vmcs_write32(GUEST_CS_LIMIT, vmcs12->guest_cs_limit);
6661 vmcs_write32(GUEST_SS_LIMIT, vmcs12->guest_ss_limit);
6662 vmcs_write32(GUEST_DS_LIMIT, vmcs12->guest_ds_limit);
6663 vmcs_write32(GUEST_FS_LIMIT, vmcs12->guest_fs_limit);
6664 vmcs_write32(GUEST_GS_LIMIT, vmcs12->guest_gs_limit);
6665 vmcs_write32(GUEST_LDTR_LIMIT, vmcs12->guest_ldtr_limit);
6666 vmcs_write32(GUEST_TR_LIMIT, vmcs12->guest_tr_limit);
6667 vmcs_write32(GUEST_GDTR_LIMIT, vmcs12->guest_gdtr_limit);
6668 vmcs_write32(GUEST_IDTR_LIMIT, vmcs12->guest_idtr_limit);
6669 vmcs_write32(GUEST_ES_AR_BYTES, vmcs12->guest_es_ar_bytes);
6670 vmcs_write32(GUEST_CS_AR_BYTES, vmcs12->guest_cs_ar_bytes);
6671 vmcs_write32(GUEST_SS_AR_BYTES, vmcs12->guest_ss_ar_bytes);
6672 vmcs_write32(GUEST_DS_AR_BYTES, vmcs12->guest_ds_ar_bytes);
6673 vmcs_write32(GUEST_FS_AR_BYTES, vmcs12->guest_fs_ar_bytes);
6674 vmcs_write32(GUEST_GS_AR_BYTES, vmcs12->guest_gs_ar_bytes);
6675 vmcs_write32(GUEST_LDTR_AR_BYTES, vmcs12->guest_ldtr_ar_bytes);
6676 vmcs_write32(GUEST_TR_AR_BYTES, vmcs12->guest_tr_ar_bytes);
6677 vmcs_writel(GUEST_ES_BASE, vmcs12->guest_es_base);
6678 vmcs_writel(GUEST_CS_BASE, vmcs12->guest_cs_base);
6679 vmcs_writel(GUEST_SS_BASE, vmcs12->guest_ss_base);
6680 vmcs_writel(GUEST_DS_BASE, vmcs12->guest_ds_base);
6681 vmcs_writel(GUEST_FS_BASE, vmcs12->guest_fs_base);
6682 vmcs_writel(GUEST_GS_BASE, vmcs12->guest_gs_base);
6683 vmcs_writel(GUEST_LDTR_BASE, vmcs12->guest_ldtr_base);
6684 vmcs_writel(GUEST_TR_BASE, vmcs12->guest_tr_base);
6685 vmcs_writel(GUEST_GDTR_BASE, vmcs12->guest_gdtr_base);
6686 vmcs_writel(GUEST_IDTR_BASE, vmcs12->guest_idtr_base);
6687
6688 vmcs_write64(GUEST_IA32_DEBUGCTL, vmcs12->guest_ia32_debugctl);
6689 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
6690 vmcs12->vm_entry_intr_info_field);
6691 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE,
6692 vmcs12->vm_entry_exception_error_code);
6693 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
6694 vmcs12->vm_entry_instruction_len);
6695 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO,
6696 vmcs12->guest_interruptibility_info);
6697 vmcs_write32(GUEST_ACTIVITY_STATE, vmcs12->guest_activity_state);
6698 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->guest_sysenter_cs);
6699 vmcs_writel(GUEST_DR7, vmcs12->guest_dr7);
6700 vmcs_writel(GUEST_RFLAGS, vmcs12->guest_rflags);
6701 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS,
6702 vmcs12->guest_pending_dbg_exceptions);
6703 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->guest_sysenter_esp);
6704 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->guest_sysenter_eip);
6705
6706 vmcs_write64(VMCS_LINK_POINTER, -1ull);
6707
6708 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL,
6709 (vmcs_config.pin_based_exec_ctrl |
6710 vmcs12->pin_based_vm_exec_control));
6711
6712 /*
6713 * Whether page-faults are trapped is determined by a combination of
6714 * 3 settings: PFEC_MASK, PFEC_MATCH and EXCEPTION_BITMAP.PF.
6715 * If enable_ept, L0 doesn't care about page faults and we should
6716 * set all of these to L1's desires. However, if !enable_ept, L0 does
6717 * care about (at least some) page faults, and because it is not easy
6718 * (if at all possible?) to merge L0 and L1's desires, we simply ask
6719 * to exit on each and every L2 page fault. This is done by setting
6720 * MASK=MATCH=0 and (see below) EB.PF=1.
6721 * Note that below we don't need special code to set EB.PF beyond the
6722 * "or"ing of the EB of vmcs01 and vmcs12, because when enable_ept,
6723 * vmcs01's EB.PF is 0 so the "or" will take vmcs12's value, and when
6724 * !enable_ept, EB.PF is 1, so the "or" will always be 1.
6725 *
6726 * A problem with this approach (when !enable_ept) is that L1 may be
6727 * injected with more page faults than it asked for. This could have
6728 * caused problems, but in practice existing hypervisors don't care.
6729 * To fix this, we will need to emulate the PFEC checking (on the L1
6730 * page tables), using walk_addr(), when injecting PFs to L1.
6731 */
6732 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK,
6733 enable_ept ? vmcs12->page_fault_error_code_mask : 0);
6734 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH,
6735 enable_ept ? vmcs12->page_fault_error_code_match : 0);
6736
6737 if (cpu_has_secondary_exec_ctrls()) {
6738 u32 exec_control = vmx_secondary_exec_control(vmx);
6739 if (!vmx->rdtscp_enabled)
6740 exec_control &= ~SECONDARY_EXEC_RDTSCP;
6741 /* Take the following fields only from vmcs12 */
6742 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
6743 if (nested_cpu_has(vmcs12,
6744 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS))
6745 exec_control |= vmcs12->secondary_vm_exec_control;
6746
6747 if (exec_control & SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES) {
6748 /*
6749 * Translate L1 physical address to host physical
6750 * address for vmcs02. Keep the page pinned, so this
6751 * physical address remains valid. We keep a reference
6752 * to it so we can release it later.
6753 */
6754 if (vmx->nested.apic_access_page) /* shouldn't happen */
6755 nested_release_page(vmx->nested.apic_access_page);
6756 vmx->nested.apic_access_page =
6757 nested_get_page(vcpu, vmcs12->apic_access_addr);
6758 /*
6759 * If translation failed, no matter: This feature asks
6760 * to exit when accessing the given address, and if it
6761 * can never be accessed, this feature won't do
6762 * anything anyway.
6763 */
6764 if (!vmx->nested.apic_access_page)
6765 exec_control &=
6766 ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
6767 else
6768 vmcs_write64(APIC_ACCESS_ADDR,
6769 page_to_phys(vmx->nested.apic_access_page));
6770 }
6771
6772 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
6773 }
6774
6775
6776 /*
6777 * Set host-state according to L0's settings (vmcs12 is irrelevant here)
6778 * Some constant fields are set here by vmx_set_constant_host_state().
6779 * Other fields are different per CPU, and will be set later when
6780 * vmx_vcpu_load() is called, and when vmx_save_host_state() is called.
6781 */
6782 vmx_set_constant_host_state();
6783
6784 /*
6785 * HOST_RSP is normally set correctly in vmx_vcpu_run() just before
6786 * entry, but only if the current (host) sp changed from the value
6787 * we wrote last (vmx->host_rsp). This cache is no longer relevant
6788 * if we switch vmcs, and rather than hold a separate cache per vmcs,
6789 * here we just force the write to happen on entry.
6790 */
6791 vmx->host_rsp = 0;
6792
6793 exec_control = vmx_exec_control(vmx); /* L0's desires */
6794 exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
6795 exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
6796 exec_control &= ~CPU_BASED_TPR_SHADOW;
6797 exec_control |= vmcs12->cpu_based_vm_exec_control;
6798 /*
6799 * Merging of IO and MSR bitmaps not currently supported.
6800 * Rather, exit every time.
6801 */
6802 exec_control &= ~CPU_BASED_USE_MSR_BITMAPS;
6803 exec_control &= ~CPU_BASED_USE_IO_BITMAPS;
6804 exec_control |= CPU_BASED_UNCOND_IO_EXITING;
6805
6806 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, exec_control);
6807
6808 /* EXCEPTION_BITMAP and CR0_GUEST_HOST_MASK should basically be the
6809 * bitwise-or of what L1 wants to trap for L2, and what we want to
6810 * trap. Note that CR0.TS also needs updating - we do this later.
6811 */
6812 update_exception_bitmap(vcpu);
6813 vcpu->arch.cr0_guest_owned_bits &= ~vmcs12->cr0_guest_host_mask;
6814 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
6815
6816 /* Note: IA32_MODE, LOAD_IA32_EFER are modified by vmx_set_efer below */
6817 vmcs_write32(VM_EXIT_CONTROLS,
6818 vmcs12->vm_exit_controls | vmcs_config.vmexit_ctrl);
6819 vmcs_write32(VM_ENTRY_CONTROLS, vmcs12->vm_entry_controls |
6820 (vmcs_config.vmentry_ctrl & ~VM_ENTRY_IA32E_MODE));
6821
6822 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_PAT)
6823 vmcs_write64(GUEST_IA32_PAT, vmcs12->guest_ia32_pat);
6824 else if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
6825 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
6826
6827
6828 set_cr4_guest_host_mask(vmx);
6829
Nadav Har'El27fc51b2011-08-02 15:54:52 +03006830 if (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETING)
6831 vmcs_write64(TSC_OFFSET,
6832 vmx->nested.vmcs01_tsc_offset + vmcs12->tsc_offset);
6833 else
6834 vmcs_write64(TSC_OFFSET, vmx->nested.vmcs01_tsc_offset);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03006835
6836 if (enable_vpid) {
6837 /*
6838 * Trivially support vpid by letting L2s share their parent
6839 * L1's vpid. TODO: move to a more elaborate solution, giving
6840 * each L2 its own vpid and exposing the vpid feature to L1.
6841 */
6842 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
6843 vmx_flush_tlb(vcpu);
6844 }
6845
6846 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER)
6847 vcpu->arch.efer = vmcs12->guest_ia32_efer;
6848 if (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE)
6849 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
6850 else
6851 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
6852 /* Note: modifies VM_ENTRY/EXIT_CONTROLS and GUEST/HOST_IA32_EFER */
6853 vmx_set_efer(vcpu, vcpu->arch.efer);
6854
6855 /*
6856 * This sets GUEST_CR0 to vmcs12->guest_cr0, with possibly a modified
6857 * TS bit (for lazy fpu) and bits which we consider mandatory enabled.
6858 * The CR0_READ_SHADOW is what L2 should have expected to read given
6859 * the specifications by L1; It's not enough to take
6860 * vmcs12->cr0_read_shadow because on our cr0_guest_host_mask we we
6861 * have more bits than L1 expected.
6862 */
6863 vmx_set_cr0(vcpu, vmcs12->guest_cr0);
6864 vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
6865
6866 vmx_set_cr4(vcpu, vmcs12->guest_cr4);
6867 vmcs_writel(CR4_READ_SHADOW, nested_read_cr4(vmcs12));
6868
6869 /* shadow page tables on either EPT or shadow page tables */
6870 kvm_set_cr3(vcpu, vmcs12->guest_cr3);
6871 kvm_mmu_reset_context(vcpu);
6872
6873 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->guest_rsp);
6874 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->guest_rip);
6875}
6876
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03006877/*
6878 * nested_vmx_run() handles a nested entry, i.e., a VMLAUNCH or VMRESUME on L1
6879 * for running an L2 nested guest.
6880 */
6881static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch)
6882{
6883 struct vmcs12 *vmcs12;
6884 struct vcpu_vmx *vmx = to_vmx(vcpu);
6885 int cpu;
6886 struct loaded_vmcs *vmcs02;
6887
6888 if (!nested_vmx_check_permission(vcpu) ||
6889 !nested_vmx_check_vmcs12(vcpu))
6890 return 1;
6891
6892 skip_emulated_instruction(vcpu);
6893 vmcs12 = get_vmcs12(vcpu);
6894
Nadav Har'El7c177932011-05-25 23:12:04 +03006895 /*
6896 * The nested entry process starts with enforcing various prerequisites
6897 * on vmcs12 as required by the Intel SDM, and act appropriately when
6898 * they fail: As the SDM explains, some conditions should cause the
6899 * instruction to fail, while others will cause the instruction to seem
6900 * to succeed, but return an EXIT_REASON_INVALID_STATE.
6901 * To speed up the normal (success) code path, we should avoid checking
6902 * for misconfigurations which will anyway be caught by the processor
6903 * when using the merged vmcs02.
6904 */
6905 if (vmcs12->launch_state == launch) {
6906 nested_vmx_failValid(vcpu,
6907 launch ? VMXERR_VMLAUNCH_NONCLEAR_VMCS
6908 : VMXERR_VMRESUME_NONLAUNCHED_VMCS);
6909 return 1;
6910 }
6911
6912 if ((vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_MSR_BITMAPS) &&
6913 !IS_ALIGNED(vmcs12->msr_bitmap, PAGE_SIZE)) {
6914 /*TODO: Also verify bits beyond physical address width are 0*/
6915 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
6916 return 1;
6917 }
6918
6919 if (nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES) &&
6920 !IS_ALIGNED(vmcs12->apic_access_addr, PAGE_SIZE)) {
6921 /*TODO: Also verify bits beyond physical address width are 0*/
6922 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
6923 return 1;
6924 }
6925
6926 if (vmcs12->vm_entry_msr_load_count > 0 ||
6927 vmcs12->vm_exit_msr_load_count > 0 ||
6928 vmcs12->vm_exit_msr_store_count > 0) {
Jan Kiszkabd801582011-09-12 11:26:22 +02006929 pr_warn_ratelimited("%s: VMCS MSR_{LOAD,STORE} unsupported\n",
6930 __func__);
Nadav Har'El7c177932011-05-25 23:12:04 +03006931 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
6932 return 1;
6933 }
6934
6935 if (!vmx_control_verify(vmcs12->cpu_based_vm_exec_control,
6936 nested_vmx_procbased_ctls_low, nested_vmx_procbased_ctls_high) ||
6937 !vmx_control_verify(vmcs12->secondary_vm_exec_control,
6938 nested_vmx_secondary_ctls_low, nested_vmx_secondary_ctls_high) ||
6939 !vmx_control_verify(vmcs12->pin_based_vm_exec_control,
6940 nested_vmx_pinbased_ctls_low, nested_vmx_pinbased_ctls_high) ||
6941 !vmx_control_verify(vmcs12->vm_exit_controls,
6942 nested_vmx_exit_ctls_low, nested_vmx_exit_ctls_high) ||
6943 !vmx_control_verify(vmcs12->vm_entry_controls,
6944 nested_vmx_entry_ctls_low, nested_vmx_entry_ctls_high))
6945 {
6946 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
6947 return 1;
6948 }
6949
6950 if (((vmcs12->host_cr0 & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON) ||
6951 ((vmcs12->host_cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON)) {
6952 nested_vmx_failValid(vcpu,
6953 VMXERR_ENTRY_INVALID_HOST_STATE_FIELD);
6954 return 1;
6955 }
6956
6957 if (((vmcs12->guest_cr0 & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON) ||
6958 ((vmcs12->guest_cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON)) {
6959 nested_vmx_entry_failure(vcpu, vmcs12,
6960 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
6961 return 1;
6962 }
6963 if (vmcs12->vmcs_link_pointer != -1ull) {
6964 nested_vmx_entry_failure(vcpu, vmcs12,
6965 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_VMCS_LINK_PTR);
6966 return 1;
6967 }
6968
6969 /*
6970 * We're finally done with prerequisite checking, and can start with
6971 * the nested entry.
6972 */
6973
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03006974 vmcs02 = nested_get_current_vmcs02(vmx);
6975 if (!vmcs02)
6976 return -ENOMEM;
6977
6978 enter_guest_mode(vcpu);
6979
6980 vmx->nested.vmcs01_tsc_offset = vmcs_read64(TSC_OFFSET);
6981
6982 cpu = get_cpu();
6983 vmx->loaded_vmcs = vmcs02;
6984 vmx_vcpu_put(vcpu);
6985 vmx_vcpu_load(vcpu, cpu);
6986 vcpu->cpu = cpu;
6987 put_cpu();
6988
6989 vmcs12->launch_state = 1;
6990
6991 prepare_vmcs02(vcpu, vmcs12);
6992
6993 /*
6994 * Note no nested_vmx_succeed or nested_vmx_fail here. At this point
6995 * we are no longer running L1, and VMLAUNCH/VMRESUME has not yet
6996 * returned as far as L1 is concerned. It will only return (and set
6997 * the success flag) when L2 exits (see nested_vmx_vmexit()).
6998 */
6999 return 1;
7000}
7001
Nadav Har'El4704d0b2011-05-25 23:11:34 +03007002/*
7003 * On a nested exit from L2 to L1, vmcs12.guest_cr0 might not be up-to-date
7004 * because L2 may have changed some cr0 bits directly (CRO_GUEST_HOST_MASK).
7005 * This function returns the new value we should put in vmcs12.guest_cr0.
7006 * It's not enough to just return the vmcs02 GUEST_CR0. Rather,
7007 * 1. Bits that neither L0 nor L1 trapped, were set directly by L2 and are now
7008 * available in vmcs02 GUEST_CR0. (Note: It's enough to check that L0
7009 * didn't trap the bit, because if L1 did, so would L0).
7010 * 2. Bits that L1 asked to trap (and therefore L0 also did) could not have
7011 * been modified by L2, and L1 knows it. So just leave the old value of
7012 * the bit from vmcs12.guest_cr0. Note that the bit from vmcs02 GUEST_CR0
7013 * isn't relevant, because if L0 traps this bit it can set it to anything.
7014 * 3. Bits that L1 didn't trap, but L0 did. L1 believes the guest could have
7015 * changed these bits, and therefore they need to be updated, but L0
7016 * didn't necessarily allow them to be changed in GUEST_CR0 - and rather
7017 * put them in vmcs02 CR0_READ_SHADOW. So take these bits from there.
7018 */
7019static inline unsigned long
7020vmcs12_guest_cr0(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
7021{
7022 return
7023 /*1*/ (vmcs_readl(GUEST_CR0) & vcpu->arch.cr0_guest_owned_bits) |
7024 /*2*/ (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask) |
7025 /*3*/ (vmcs_readl(CR0_READ_SHADOW) & ~(vmcs12->cr0_guest_host_mask |
7026 vcpu->arch.cr0_guest_owned_bits));
7027}
7028
7029static inline unsigned long
7030vmcs12_guest_cr4(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
7031{
7032 return
7033 /*1*/ (vmcs_readl(GUEST_CR4) & vcpu->arch.cr4_guest_owned_bits) |
7034 /*2*/ (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask) |
7035 /*3*/ (vmcs_readl(CR4_READ_SHADOW) & ~(vmcs12->cr4_guest_host_mask |
7036 vcpu->arch.cr4_guest_owned_bits));
7037}
7038
7039/*
7040 * prepare_vmcs12 is part of what we need to do when the nested L2 guest exits
7041 * and we want to prepare to run its L1 parent. L1 keeps a vmcs for L2 (vmcs12),
7042 * and this function updates it to reflect the changes to the guest state while
7043 * L2 was running (and perhaps made some exits which were handled directly by L0
7044 * without going back to L1), and to reflect the exit reason.
7045 * Note that we do not have to copy here all VMCS fields, just those that
7046 * could have changed by the L2 guest or the exit - i.e., the guest-state and
7047 * exit-information fields only. Other fields are modified by L1 with VMWRITE,
7048 * which already writes to vmcs12 directly.
7049 */
7050void prepare_vmcs12(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
7051{
7052 /* update guest state fields: */
7053 vmcs12->guest_cr0 = vmcs12_guest_cr0(vcpu, vmcs12);
7054 vmcs12->guest_cr4 = vmcs12_guest_cr4(vcpu, vmcs12);
7055
7056 kvm_get_dr(vcpu, 7, (unsigned long *)&vmcs12->guest_dr7);
7057 vmcs12->guest_rsp = kvm_register_read(vcpu, VCPU_REGS_RSP);
7058 vmcs12->guest_rip = kvm_register_read(vcpu, VCPU_REGS_RIP);
7059 vmcs12->guest_rflags = vmcs_readl(GUEST_RFLAGS);
7060
7061 vmcs12->guest_es_selector = vmcs_read16(GUEST_ES_SELECTOR);
7062 vmcs12->guest_cs_selector = vmcs_read16(GUEST_CS_SELECTOR);
7063 vmcs12->guest_ss_selector = vmcs_read16(GUEST_SS_SELECTOR);
7064 vmcs12->guest_ds_selector = vmcs_read16(GUEST_DS_SELECTOR);
7065 vmcs12->guest_fs_selector = vmcs_read16(GUEST_FS_SELECTOR);
7066 vmcs12->guest_gs_selector = vmcs_read16(GUEST_GS_SELECTOR);
7067 vmcs12->guest_ldtr_selector = vmcs_read16(GUEST_LDTR_SELECTOR);
7068 vmcs12->guest_tr_selector = vmcs_read16(GUEST_TR_SELECTOR);
7069 vmcs12->guest_es_limit = vmcs_read32(GUEST_ES_LIMIT);
7070 vmcs12->guest_cs_limit = vmcs_read32(GUEST_CS_LIMIT);
7071 vmcs12->guest_ss_limit = vmcs_read32(GUEST_SS_LIMIT);
7072 vmcs12->guest_ds_limit = vmcs_read32(GUEST_DS_LIMIT);
7073 vmcs12->guest_fs_limit = vmcs_read32(GUEST_FS_LIMIT);
7074 vmcs12->guest_gs_limit = vmcs_read32(GUEST_GS_LIMIT);
7075 vmcs12->guest_ldtr_limit = vmcs_read32(GUEST_LDTR_LIMIT);
7076 vmcs12->guest_tr_limit = vmcs_read32(GUEST_TR_LIMIT);
7077 vmcs12->guest_gdtr_limit = vmcs_read32(GUEST_GDTR_LIMIT);
7078 vmcs12->guest_idtr_limit = vmcs_read32(GUEST_IDTR_LIMIT);
7079 vmcs12->guest_es_ar_bytes = vmcs_read32(GUEST_ES_AR_BYTES);
7080 vmcs12->guest_cs_ar_bytes = vmcs_read32(GUEST_CS_AR_BYTES);
7081 vmcs12->guest_ss_ar_bytes = vmcs_read32(GUEST_SS_AR_BYTES);
7082 vmcs12->guest_ds_ar_bytes = vmcs_read32(GUEST_DS_AR_BYTES);
7083 vmcs12->guest_fs_ar_bytes = vmcs_read32(GUEST_FS_AR_BYTES);
7084 vmcs12->guest_gs_ar_bytes = vmcs_read32(GUEST_GS_AR_BYTES);
7085 vmcs12->guest_ldtr_ar_bytes = vmcs_read32(GUEST_LDTR_AR_BYTES);
7086 vmcs12->guest_tr_ar_bytes = vmcs_read32(GUEST_TR_AR_BYTES);
7087 vmcs12->guest_es_base = vmcs_readl(GUEST_ES_BASE);
7088 vmcs12->guest_cs_base = vmcs_readl(GUEST_CS_BASE);
7089 vmcs12->guest_ss_base = vmcs_readl(GUEST_SS_BASE);
7090 vmcs12->guest_ds_base = vmcs_readl(GUEST_DS_BASE);
7091 vmcs12->guest_fs_base = vmcs_readl(GUEST_FS_BASE);
7092 vmcs12->guest_gs_base = vmcs_readl(GUEST_GS_BASE);
7093 vmcs12->guest_ldtr_base = vmcs_readl(GUEST_LDTR_BASE);
7094 vmcs12->guest_tr_base = vmcs_readl(GUEST_TR_BASE);
7095 vmcs12->guest_gdtr_base = vmcs_readl(GUEST_GDTR_BASE);
7096 vmcs12->guest_idtr_base = vmcs_readl(GUEST_IDTR_BASE);
7097
7098 vmcs12->guest_activity_state = vmcs_read32(GUEST_ACTIVITY_STATE);
7099 vmcs12->guest_interruptibility_info =
7100 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
7101 vmcs12->guest_pending_dbg_exceptions =
7102 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS);
7103
7104 /* TODO: These cannot have changed unless we have MSR bitmaps and
7105 * the relevant bit asks not to trap the change */
7106 vmcs12->guest_ia32_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
7107 if (vmcs12->vm_entry_controls & VM_EXIT_SAVE_IA32_PAT)
7108 vmcs12->guest_ia32_pat = vmcs_read64(GUEST_IA32_PAT);
7109 vmcs12->guest_sysenter_cs = vmcs_read32(GUEST_SYSENTER_CS);
7110 vmcs12->guest_sysenter_esp = vmcs_readl(GUEST_SYSENTER_ESP);
7111 vmcs12->guest_sysenter_eip = vmcs_readl(GUEST_SYSENTER_EIP);
7112
7113 /* update exit information fields: */
7114
7115 vmcs12->vm_exit_reason = vmcs_read32(VM_EXIT_REASON);
7116 vmcs12->exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7117
7118 vmcs12->vm_exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
7119 vmcs12->vm_exit_intr_error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
7120 vmcs12->idt_vectoring_info_field =
7121 vmcs_read32(IDT_VECTORING_INFO_FIELD);
7122 vmcs12->idt_vectoring_error_code =
7123 vmcs_read32(IDT_VECTORING_ERROR_CODE);
7124 vmcs12->vm_exit_instruction_len = vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
7125 vmcs12->vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
7126
7127 /* clear vm-entry fields which are to be cleared on exit */
7128 if (!(vmcs12->vm_exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY))
7129 vmcs12->vm_entry_intr_info_field &= ~INTR_INFO_VALID_MASK;
7130}
7131
7132/*
7133 * A part of what we need to when the nested L2 guest exits and we want to
7134 * run its L1 parent, is to reset L1's guest state to the host state specified
7135 * in vmcs12.
7136 * This function is to be called not only on normal nested exit, but also on
7137 * a nested entry failure, as explained in Intel's spec, 3B.23.7 ("VM-Entry
7138 * Failures During or After Loading Guest State").
7139 * This function should be called when the active VMCS is L1's (vmcs01).
7140 */
7141void load_vmcs12_host_state(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
7142{
7143 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER)
7144 vcpu->arch.efer = vmcs12->host_ia32_efer;
7145 if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
7146 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
7147 else
7148 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
7149 vmx_set_efer(vcpu, vcpu->arch.efer);
7150
7151 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->host_rsp);
7152 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->host_rip);
7153 /*
7154 * Note that calling vmx_set_cr0 is important, even if cr0 hasn't
7155 * actually changed, because it depends on the current state of
7156 * fpu_active (which may have changed).
7157 * Note that vmx_set_cr0 refers to efer set above.
7158 */
7159 kvm_set_cr0(vcpu, vmcs12->host_cr0);
7160 /*
7161 * If we did fpu_activate()/fpu_deactivate() during L2's run, we need
7162 * to apply the same changes to L1's vmcs. We just set cr0 correctly,
7163 * but we also need to update cr0_guest_host_mask and exception_bitmap.
7164 */
7165 update_exception_bitmap(vcpu);
7166 vcpu->arch.cr0_guest_owned_bits = (vcpu->fpu_active ? X86_CR0_TS : 0);
7167 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
7168
7169 /*
7170 * Note that CR4_GUEST_HOST_MASK is already set in the original vmcs01
7171 * (KVM doesn't change it)- no reason to call set_cr4_guest_host_mask();
7172 */
7173 vcpu->arch.cr4_guest_owned_bits = ~vmcs_readl(CR4_GUEST_HOST_MASK);
7174 kvm_set_cr4(vcpu, vmcs12->host_cr4);
7175
7176 /* shadow page tables on either EPT or shadow page tables */
7177 kvm_set_cr3(vcpu, vmcs12->host_cr3);
7178 kvm_mmu_reset_context(vcpu);
7179
7180 if (enable_vpid) {
7181 /*
7182 * Trivially support vpid by letting L2s share their parent
7183 * L1's vpid. TODO: move to a more elaborate solution, giving
7184 * each L2 its own vpid and exposing the vpid feature to L1.
7185 */
7186 vmx_flush_tlb(vcpu);
7187 }
7188
7189
7190 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->host_ia32_sysenter_cs);
7191 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->host_ia32_sysenter_esp);
7192 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->host_ia32_sysenter_eip);
7193 vmcs_writel(GUEST_IDTR_BASE, vmcs12->host_idtr_base);
7194 vmcs_writel(GUEST_GDTR_BASE, vmcs12->host_gdtr_base);
7195 vmcs_writel(GUEST_TR_BASE, vmcs12->host_tr_base);
7196 vmcs_writel(GUEST_GS_BASE, vmcs12->host_gs_base);
7197 vmcs_writel(GUEST_FS_BASE, vmcs12->host_fs_base);
7198 vmcs_write16(GUEST_ES_SELECTOR, vmcs12->host_es_selector);
7199 vmcs_write16(GUEST_CS_SELECTOR, vmcs12->host_cs_selector);
7200 vmcs_write16(GUEST_SS_SELECTOR, vmcs12->host_ss_selector);
7201 vmcs_write16(GUEST_DS_SELECTOR, vmcs12->host_ds_selector);
7202 vmcs_write16(GUEST_FS_SELECTOR, vmcs12->host_fs_selector);
7203 vmcs_write16(GUEST_GS_SELECTOR, vmcs12->host_gs_selector);
7204 vmcs_write16(GUEST_TR_SELECTOR, vmcs12->host_tr_selector);
7205
7206 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PAT)
7207 vmcs_write64(GUEST_IA32_PAT, vmcs12->host_ia32_pat);
7208 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
7209 vmcs_write64(GUEST_IA32_PERF_GLOBAL_CTRL,
7210 vmcs12->host_ia32_perf_global_ctrl);
7211}
7212
7213/*
7214 * Emulate an exit from nested guest (L2) to L1, i.e., prepare to run L1
7215 * and modify vmcs12 to make it see what it would expect to see there if
7216 * L2 was its real guest. Must only be called when in L2 (is_guest_mode())
7217 */
7218static void nested_vmx_vmexit(struct kvm_vcpu *vcpu)
7219{
7220 struct vcpu_vmx *vmx = to_vmx(vcpu);
7221 int cpu;
7222 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
7223
7224 leave_guest_mode(vcpu);
7225 prepare_vmcs12(vcpu, vmcs12);
7226
7227 cpu = get_cpu();
7228 vmx->loaded_vmcs = &vmx->vmcs01;
7229 vmx_vcpu_put(vcpu);
7230 vmx_vcpu_load(vcpu, cpu);
7231 vcpu->cpu = cpu;
7232 put_cpu();
7233
7234 /* if no vmcs02 cache requested, remove the one we used */
7235 if (VMCS02_POOL_SIZE == 0)
7236 nested_free_vmcs02(vmx, vmx->nested.current_vmptr);
7237
7238 load_vmcs12_host_state(vcpu, vmcs12);
7239
Nadav Har'El27fc51b2011-08-02 15:54:52 +03007240 /* Update TSC_OFFSET if TSC was changed while L2 ran */
Nadav Har'El4704d0b2011-05-25 23:11:34 +03007241 vmcs_write64(TSC_OFFSET, vmx->nested.vmcs01_tsc_offset);
7242
7243 /* This is needed for same reason as it was needed in prepare_vmcs02 */
7244 vmx->host_rsp = 0;
7245
7246 /* Unpin physical memory we referred to in vmcs02 */
7247 if (vmx->nested.apic_access_page) {
7248 nested_release_page(vmx->nested.apic_access_page);
7249 vmx->nested.apic_access_page = 0;
7250 }
7251
7252 /*
7253 * Exiting from L2 to L1, we're now back to L1 which thinks it just
7254 * finished a VMLAUNCH or VMRESUME instruction, so we need to set the
7255 * success or failure flag accordingly.
7256 */
7257 if (unlikely(vmx->fail)) {
7258 vmx->fail = 0;
7259 nested_vmx_failValid(vcpu, vmcs_read32(VM_INSTRUCTION_ERROR));
7260 } else
7261 nested_vmx_succeed(vcpu);
7262}
7263
Nadav Har'El7c177932011-05-25 23:12:04 +03007264/*
7265 * L1's failure to enter L2 is a subset of a normal exit, as explained in
7266 * 23.7 "VM-entry failures during or after loading guest state" (this also
7267 * lists the acceptable exit-reason and exit-qualification parameters).
7268 * It should only be called before L2 actually succeeded to run, and when
7269 * vmcs01 is current (it doesn't leave_guest_mode() or switch vmcss).
7270 */
7271static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
7272 struct vmcs12 *vmcs12,
7273 u32 reason, unsigned long qualification)
7274{
7275 load_vmcs12_host_state(vcpu, vmcs12);
7276 vmcs12->vm_exit_reason = reason | VMX_EXIT_REASONS_FAILED_VMENTRY;
7277 vmcs12->exit_qualification = qualification;
7278 nested_vmx_succeed(vcpu);
7279}
7280
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02007281static int vmx_check_intercept(struct kvm_vcpu *vcpu,
7282 struct x86_instruction_info *info,
7283 enum x86_intercept_stage stage)
7284{
7285 return X86EMUL_CONTINUE;
7286}
7287
Christian Ehrhardtcbdd1be2007-09-09 15:41:59 +03007288static struct kvm_x86_ops vmx_x86_ops = {
Avi Kivity6aa8b732006-12-10 02:21:36 -08007289 .cpu_has_kvm_support = cpu_has_kvm_support,
7290 .disabled_by_bios = vmx_disabled_by_bios,
7291 .hardware_setup = hardware_setup,
7292 .hardware_unsetup = hardware_unsetup,
Yang, Sheng002c7f72007-07-31 14:23:01 +03007293 .check_processor_compatibility = vmx_check_processor_compat,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007294 .hardware_enable = hardware_enable,
7295 .hardware_disable = hardware_disable,
Sheng Yang04547152009-04-01 15:52:31 +08007296 .cpu_has_accelerated_tpr = report_flexpriority,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007297
7298 .vcpu_create = vmx_create_vcpu,
7299 .vcpu_free = vmx_free_vcpu,
Avi Kivity04d2cc72007-09-10 18:10:54 +03007300 .vcpu_reset = vmx_vcpu_reset,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007301
Avi Kivity04d2cc72007-09-10 18:10:54 +03007302 .prepare_guest_switch = vmx_save_host_state,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007303 .vcpu_load = vmx_vcpu_load,
7304 .vcpu_put = vmx_vcpu_put,
7305
Jan Kiszkac8639012012-09-21 05:42:55 +02007306 .update_db_bp_intercept = update_exception_bitmap,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007307 .get_msr = vmx_get_msr,
7308 .set_msr = vmx_set_msr,
7309 .get_segment_base = vmx_get_segment_base,
7310 .get_segment = vmx_get_segment,
7311 .set_segment = vmx_set_segment,
Izik Eidus2e4d2652008-03-24 19:38:34 +02007312 .get_cpl = vmx_get_cpl,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007313 .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
Avi Kivitye8467fd2009-12-29 18:43:06 +02007314 .decache_cr0_guest_bits = vmx_decache_cr0_guest_bits,
Avi Kivityaff48ba2010-12-05 18:56:11 +02007315 .decache_cr3 = vmx_decache_cr3,
Anthony Liguori25c4c272007-04-27 09:29:21 +03007316 .decache_cr4_guest_bits = vmx_decache_cr4_guest_bits,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007317 .set_cr0 = vmx_set_cr0,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007318 .set_cr3 = vmx_set_cr3,
7319 .set_cr4 = vmx_set_cr4,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007320 .set_efer = vmx_set_efer,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007321 .get_idt = vmx_get_idt,
7322 .set_idt = vmx_set_idt,
7323 .get_gdt = vmx_get_gdt,
7324 .set_gdt = vmx_set_gdt,
Gleb Natapov020df072010-04-13 10:05:23 +03007325 .set_dr7 = vmx_set_dr7,
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03007326 .cache_reg = vmx_cache_reg,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007327 .get_rflags = vmx_get_rflags,
7328 .set_rflags = vmx_set_rflags,
Avi Kivityebcbab42010-02-07 11:56:52 +02007329 .fpu_activate = vmx_fpu_activate,
Avi Kivity02daab22009-12-30 12:40:26 +02007330 .fpu_deactivate = vmx_fpu_deactivate,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007331
7332 .tlb_flush = vmx_flush_tlb,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007333
Avi Kivity6aa8b732006-12-10 02:21:36 -08007334 .run = vmx_vcpu_run,
Avi Kivity6062d012009-03-23 17:35:17 +02007335 .handle_exit = vmx_handle_exit,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007336 .skip_emulated_instruction = skip_emulated_instruction,
Glauber Costa2809f5d2009-05-12 16:21:05 -04007337 .set_interrupt_shadow = vmx_set_interrupt_shadow,
7338 .get_interrupt_shadow = vmx_get_interrupt_shadow,
Ingo Molnar102d8322007-02-19 14:37:47 +02007339 .patch_hypercall = vmx_patch_hypercall,
Eddie Dong2a8067f2007-08-06 16:29:07 +03007340 .set_irq = vmx_inject_irq,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007341 .set_nmi = vmx_inject_nmi,
Avi Kivity298101d2007-11-25 13:41:11 +02007342 .queue_exception = vmx_queue_exception,
Avi Kivityb463a6f2010-07-20 15:06:17 +03007343 .cancel_injection = vmx_cancel_injection,
Gleb Natapov78646122009-03-23 12:12:11 +02007344 .interrupt_allowed = vmx_interrupt_allowed,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007345 .nmi_allowed = vmx_nmi_allowed,
Jan Kiszka3cfc3092009-11-12 01:04:25 +01007346 .get_nmi_mask = vmx_get_nmi_mask,
7347 .set_nmi_mask = vmx_set_nmi_mask,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007348 .enable_nmi_window = enable_nmi_window,
7349 .enable_irq_window = enable_irq_window,
7350 .update_cr8_intercept = update_cr8_intercept,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007351
Izik Eiduscbc94022007-10-25 00:29:55 +02007352 .set_tss_addr = vmx_set_tss_addr,
Sheng Yang67253af2008-04-25 10:20:22 +08007353 .get_tdp_level = get_ept_level,
Sheng Yang4b12f0d2009-04-27 20:35:42 +08007354 .get_mt_mask = vmx_get_mt_mask,
Marcelo Tosatti229456f2009-06-17 09:22:14 -03007355
Avi Kivity586f9602010-11-18 13:09:54 +02007356 .get_exit_info = vmx_get_exit_info,
Avi Kivity586f9602010-11-18 13:09:54 +02007357
Sheng Yang17cc3932010-01-05 19:02:27 +08007358 .get_lpage_level = vmx_get_lpage_level,
Sheng Yang0e851882009-12-18 16:48:46 +08007359
7360 .cpuid_update = vmx_cpuid_update,
Sheng Yang4e47c7a2009-12-18 16:48:47 +08007361
7362 .rdtscp_supported = vmx_rdtscp_supported,
Mao, Junjiead756a12012-07-02 01:18:48 +00007363 .invpcid_supported = vmx_invpcid_supported,
Joerg Roedeld4330ef2010-04-22 12:33:11 +02007364
7365 .set_supported_cpuid = vmx_set_supported_cpuid,
Sheng Yangf5f48ee2010-06-30 12:25:15 +08007366
7367 .has_wbinvd_exit = cpu_has_vmx_wbinvd_exit,
Zachary Amsden99e3e302010-08-19 22:07:17 -10007368
Joerg Roedel4051b182011-03-25 09:44:49 +01007369 .set_tsc_khz = vmx_set_tsc_khz,
Will Auldba904632012-11-29 12:42:50 -08007370 .read_tsc_offset = vmx_read_tsc_offset,
Zachary Amsden99e3e302010-08-19 22:07:17 -10007371 .write_tsc_offset = vmx_write_tsc_offset,
Zachary Amsdene48672f2010-08-19 22:07:23 -10007372 .adjust_tsc_offset = vmx_adjust_tsc_offset,
Joerg Roedel857e4092011-03-25 09:44:50 +01007373 .compute_tsc_offset = vmx_compute_tsc_offset,
Nadav Har'Eld5c17852011-08-02 15:54:20 +03007374 .read_l1_tsc = vmx_read_l1_tsc,
Joerg Roedel1c97f0a2010-09-10 17:30:41 +02007375
7376 .set_tdp_cr3 = vmx_set_cr3,
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02007377
7378 .check_intercept = vmx_check_intercept,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007379};
7380
7381static int __init vmx_init(void)
7382{
Avi Kivity26bb0982009-09-07 11:14:12 +03007383 int r, i;
7384
7385 rdmsrl_safe(MSR_EFER, &host_efer);
7386
7387 for (i = 0; i < NR_VMX_MSR; ++i)
7388 kvm_define_shared_msr(i, vmx_msr_index[i]);
He, Qingfdef3ad2007-04-30 09:45:24 +03007389
Avi Kivity3e7c73e2009-02-24 21:46:19 +02007390 vmx_io_bitmap_a = (unsigned long *)__get_free_page(GFP_KERNEL);
He, Qingfdef3ad2007-04-30 09:45:24 +03007391 if (!vmx_io_bitmap_a)
7392 return -ENOMEM;
7393
Guo Chao2106a542012-06-15 11:31:56 +08007394 r = -ENOMEM;
7395
Avi Kivity3e7c73e2009-02-24 21:46:19 +02007396 vmx_io_bitmap_b = (unsigned long *)__get_free_page(GFP_KERNEL);
Guo Chao2106a542012-06-15 11:31:56 +08007397 if (!vmx_io_bitmap_b)
He, Qingfdef3ad2007-04-30 09:45:24 +03007398 goto out;
He, Qingfdef3ad2007-04-30 09:45:24 +03007399
Avi Kivity58972972009-02-24 22:26:47 +02007400 vmx_msr_bitmap_legacy = (unsigned long *)__get_free_page(GFP_KERNEL);
Guo Chao2106a542012-06-15 11:31:56 +08007401 if (!vmx_msr_bitmap_legacy)
Sheng Yang25c5f222008-03-28 13:18:56 +08007402 goto out1;
Guo Chao2106a542012-06-15 11:31:56 +08007403
Sheng Yang25c5f222008-03-28 13:18:56 +08007404
Avi Kivity58972972009-02-24 22:26:47 +02007405 vmx_msr_bitmap_longmode = (unsigned long *)__get_free_page(GFP_KERNEL);
Guo Chao2106a542012-06-15 11:31:56 +08007406 if (!vmx_msr_bitmap_longmode)
Avi Kivity58972972009-02-24 22:26:47 +02007407 goto out2;
Guo Chao2106a542012-06-15 11:31:56 +08007408
Avi Kivity58972972009-02-24 22:26:47 +02007409
He, Qingfdef3ad2007-04-30 09:45:24 +03007410 /*
7411 * Allow direct access to the PC debug port (it is often used for I/O
7412 * delays, but the vmexits simply slow things down).
7413 */
Avi Kivity3e7c73e2009-02-24 21:46:19 +02007414 memset(vmx_io_bitmap_a, 0xff, PAGE_SIZE);
7415 clear_bit(0x80, vmx_io_bitmap_a);
He, Qingfdef3ad2007-04-30 09:45:24 +03007416
Avi Kivity3e7c73e2009-02-24 21:46:19 +02007417 memset(vmx_io_bitmap_b, 0xff, PAGE_SIZE);
He, Qingfdef3ad2007-04-30 09:45:24 +03007418
Avi Kivity58972972009-02-24 22:26:47 +02007419 memset(vmx_msr_bitmap_legacy, 0xff, PAGE_SIZE);
7420 memset(vmx_msr_bitmap_longmode, 0xff, PAGE_SIZE);
Sheng Yang25c5f222008-03-28 13:18:56 +08007421
Sheng Yang2384d2b2008-01-17 15:14:33 +08007422 set_bit(0, vmx_vpid_bitmap); /* 0 is reserved for host */
7423
Avi Kivity0ee75be2010-04-28 15:39:01 +03007424 r = kvm_init(&vmx_x86_ops, sizeof(struct vcpu_vmx),
7425 __alignof__(struct vcpu_vmx), THIS_MODULE);
He, Qingfdef3ad2007-04-30 09:45:24 +03007426 if (r)
Avi Kivity58972972009-02-24 22:26:47 +02007427 goto out3;
Sheng Yang25c5f222008-03-28 13:18:56 +08007428
Zhang Yanfei8f536b72012-12-06 23:43:34 +08007429#ifdef CONFIG_KEXEC
7430 rcu_assign_pointer(crash_vmclear_loaded_vmcss,
7431 crash_vmclear_local_loaded_vmcss);
7432#endif
7433
Avi Kivity58972972009-02-24 22:26:47 +02007434 vmx_disable_intercept_for_msr(MSR_FS_BASE, false);
7435 vmx_disable_intercept_for_msr(MSR_GS_BASE, false);
7436 vmx_disable_intercept_for_msr(MSR_KERNEL_GS_BASE, true);
7437 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_CS, false);
7438 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_ESP, false);
7439 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_EIP, false);
He, Qingfdef3ad2007-04-30 09:45:24 +03007440
Avi Kivity089d0342009-03-23 18:26:32 +02007441 if (enable_ept) {
Xudong Hao3f6d8c82012-05-22 11:23:15 +08007442 kvm_mmu_set_mask_ptes(0ull,
7443 (enable_ept_ad_bits) ? VMX_EPT_ACCESS_BIT : 0ull,
7444 (enable_ept_ad_bits) ? VMX_EPT_DIRTY_BIT : 0ull,
7445 0ull, VMX_EPT_EXECUTABLE_MASK);
Xiao Guangrongce88dec2011-07-12 03:33:44 +08007446 ept_set_mmio_spte_mask();
Sheng Yang5fdbcb92008-07-16 09:25:40 +08007447 kvm_enable_tdp();
7448 } else
7449 kvm_disable_tdp();
Sheng Yang14394422008-04-28 12:24:45 +08007450
He, Qingfdef3ad2007-04-30 09:45:24 +03007451 return 0;
7452
Avi Kivity58972972009-02-24 22:26:47 +02007453out3:
7454 free_page((unsigned long)vmx_msr_bitmap_longmode);
Sheng Yang25c5f222008-03-28 13:18:56 +08007455out2:
Avi Kivity58972972009-02-24 22:26:47 +02007456 free_page((unsigned long)vmx_msr_bitmap_legacy);
He, Qingfdef3ad2007-04-30 09:45:24 +03007457out1:
Avi Kivity3e7c73e2009-02-24 21:46:19 +02007458 free_page((unsigned long)vmx_io_bitmap_b);
He, Qingfdef3ad2007-04-30 09:45:24 +03007459out:
Avi Kivity3e7c73e2009-02-24 21:46:19 +02007460 free_page((unsigned long)vmx_io_bitmap_a);
He, Qingfdef3ad2007-04-30 09:45:24 +03007461 return r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007462}
7463
7464static void __exit vmx_exit(void)
7465{
Avi Kivity58972972009-02-24 22:26:47 +02007466 free_page((unsigned long)vmx_msr_bitmap_legacy);
7467 free_page((unsigned long)vmx_msr_bitmap_longmode);
Avi Kivity3e7c73e2009-02-24 21:46:19 +02007468 free_page((unsigned long)vmx_io_bitmap_b);
7469 free_page((unsigned long)vmx_io_bitmap_a);
He, Qingfdef3ad2007-04-30 09:45:24 +03007470
Zhang Yanfei8f536b72012-12-06 23:43:34 +08007471#ifdef CONFIG_KEXEC
7472 rcu_assign_pointer(crash_vmclear_loaded_vmcss, NULL);
7473 synchronize_rcu();
7474#endif
7475
Zhang Xiantaocb498ea2007-11-14 20:39:31 +08007476 kvm_exit();
Avi Kivity6aa8b732006-12-10 02:21:36 -08007477}
7478
7479module_init(vmx_init)
7480module_exit(vmx_exit)