blob: d3fbb70a8e8ae2e1b23037ec992fad476bd04aaa [file] [log] [blame]
Govindraj.Rb6126332010-09-27 20:20:49 +05301/*
2 * Driver for OMAP-UART controller.
3 * Based on drivers/serial/8250.c
4 *
5 * Copyright (C) 2010 Texas Instruments.
6 *
7 * Authors:
8 * Govindraj R <govindraj.raja@ti.com>
9 * Thara Gopinath <thara@ti.com>
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or
14 * (at your option) any later version.
15 *
Lucas De Marchi25985ed2011-03-30 22:57:33 -030016 * Note: This driver is made separate from 8250 driver as we cannot
Govindraj.Rb6126332010-09-27 20:20:49 +053017 * over load 8250 driver with omap platform specific configuration for
18 * features like DMA, it makes easier to implement features like DMA and
19 * hardware flow control and software flow control configuration with
20 * this driver as required for the omap-platform.
21 */
22
Thomas Weber364a6ec2011-02-01 08:30:41 +010023#if defined(CONFIG_SERIAL_OMAP_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
24#define SUPPORT_SYSRQ
25#endif
26
Govindraj.Rb6126332010-09-27 20:20:49 +053027#include <linux/module.h>
28#include <linux/init.h>
29#include <linux/console.h>
30#include <linux/serial_reg.h>
31#include <linux/delay.h>
32#include <linux/slab.h>
33#include <linux/tty.h>
34#include <linux/tty_flip.h>
35#include <linux/io.h>
Govindraj.Rb6126332010-09-27 20:20:49 +053036#include <linux/clk.h>
37#include <linux/serial_core.h>
38#include <linux/irq.h>
Govindraj.Rfcdca752011-02-28 18:12:23 +053039#include <linux/pm_runtime.h>
Rajendra Nayakd92b0df2011-12-14 17:25:45 +053040#include <linux/of.h>
NeilBrown9574f362012-07-30 10:30:26 +100041#include <linux/gpio.h>
Govindraj.Rb6126332010-09-27 20:20:49 +053042
Govindraj.Rb6126332010-09-27 20:20:49 +053043#include <plat/dmtimer.h>
44#include <plat/omap-serial.h>
45
Govindraj.R7c77c8d2012-04-03 19:12:34 +053046#define UART_BUILD_REVISION(x, y) (((x) << 8) | (y))
47
48#define OMAP_UART_REV_42 0x0402
49#define OMAP_UART_REV_46 0x0406
50#define OMAP_UART_REV_52 0x0502
51#define OMAP_UART_REV_63 0x0603
52
Rajendra Nayak8fe789d2011-12-14 17:25:44 +053053#define DEFAULT_CLK_SPEED 48000000 /* 48Mhz*/
54
Paul Walmsley0ba5f662012-01-25 19:50:36 -070055/* SCR register bitmasks */
56#define OMAP_UART_SCR_RX_TRIG_GRANU1_MASK (1 << 7)
57
58/* FCR register bitmasks */
59#define OMAP_UART_FCR_RX_FIFO_TRIG_SHIFT 6
60#define OMAP_UART_FCR_RX_FIFO_TRIG_MASK (0x3 << 6)
61
Govindraj.R7c77c8d2012-04-03 19:12:34 +053062/* MVR register bitmasks */
63#define OMAP_UART_MVR_SCHEME_SHIFT 30
64
65#define OMAP_UART_LEGACY_MVR_MAJ_MASK 0xf0
66#define OMAP_UART_LEGACY_MVR_MAJ_SHIFT 4
67#define OMAP_UART_LEGACY_MVR_MIN_MASK 0x0f
68
69#define OMAP_UART_MVR_MAJ_MASK 0x700
70#define OMAP_UART_MVR_MAJ_SHIFT 8
71#define OMAP_UART_MVR_MIN_MASK 0x3f
72
Govindraj.Rb6126332010-09-27 20:20:49 +053073static struct uart_omap_port *ui[OMAP_MAX_HSUART_PORTS];
74
75/* Forward declaration of functions */
Govindraj.R94734742011-11-07 19:00:33 +053076static void serial_omap_mdr1_errataset(struct uart_omap_port *up, u8 mdr1);
Govindraj.Rb6126332010-09-27 20:20:49 +053077
Govindraj.R2fd14962011-11-09 17:41:21 +053078static struct workqueue_struct *serial_omap_uart_wq;
Govindraj.Rb6126332010-09-27 20:20:49 +053079
80static inline unsigned int serial_in(struct uart_omap_port *up, int offset)
81{
82 offset <<= up->port.regshift;
83 return readw(up->port.membase + offset);
84}
85
86static inline void serial_out(struct uart_omap_port *up, int offset, int value)
87{
88 offset <<= up->port.regshift;
89 writew(value, up->port.membase + offset);
90}
91
92static inline void serial_omap_clear_fifos(struct uart_omap_port *up)
93{
94 serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO);
95 serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO |
96 UART_FCR_CLEAR_RCVR | UART_FCR_CLEAR_XMIT);
97 serial_out(up, UART_FCR, 0);
98}
99
Felipe Balbie5b57c02012-08-23 13:32:42 +0300100static int serial_omap_get_context_loss_count(struct uart_omap_port *up)
101{
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300102 struct omap_uart_port_info *pdata = up->dev->platform_data;
Felipe Balbie5b57c02012-08-23 13:32:42 +0300103
104 if (!pdata->get_context_loss_count)
105 return 0;
106
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300107 return pdata->get_context_loss_count(up->dev);
Felipe Balbie5b57c02012-08-23 13:32:42 +0300108}
109
110static void serial_omap_set_forceidle(struct uart_omap_port *up)
111{
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300112 struct omap_uart_port_info *pdata = up->dev->platform_data;
Felipe Balbie5b57c02012-08-23 13:32:42 +0300113
114 if (pdata->set_forceidle)
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300115 pdata->set_forceidle(up->dev);
Felipe Balbie5b57c02012-08-23 13:32:42 +0300116}
117
118static void serial_omap_set_noidle(struct uart_omap_port *up)
119{
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300120 struct omap_uart_port_info *pdata = up->dev->platform_data;
Felipe Balbie5b57c02012-08-23 13:32:42 +0300121
122 if (pdata->set_noidle)
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300123 pdata->set_noidle(up->dev);
Felipe Balbie5b57c02012-08-23 13:32:42 +0300124}
125
126static void serial_omap_enable_wakeup(struct uart_omap_port *up, bool enable)
127{
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300128 struct omap_uart_port_info *pdata = up->dev->platform_data;
Felipe Balbie5b57c02012-08-23 13:32:42 +0300129
130 if (pdata->enable_wakeup)
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300131 pdata->enable_wakeup(up->dev, enable);
Felipe Balbie5b57c02012-08-23 13:32:42 +0300132}
133
Govindraj.Rb6126332010-09-27 20:20:49 +0530134/*
135 * serial_omap_get_divisor - calculate divisor value
136 * @port: uart port info
137 * @baud: baudrate for which divisor needs to be calculated.
138 *
139 * We have written our own function to get the divisor so as to support
140 * 13x mode. 3Mbps Baudrate as an different divisor.
141 * Reference OMAP TRM Chapter 17:
142 * Table 17-1. UART Mode Baud Rates, Divisor Values, and Error Rates
143 * referring to oversampling - divisor value
144 * baudrate 460,800 to 3,686,400 all have divisor 13
145 * except 3,000,000 which has divisor value 16
146 */
147static unsigned int
148serial_omap_get_divisor(struct uart_port *port, unsigned int baud)
149{
150 unsigned int divisor;
151
152 if (baud > OMAP_MODE13X_SPEED && baud != 3000000)
153 divisor = 13;
154 else
155 divisor = 16;
156 return port->uartclk/(baud * divisor);
157}
158
Govindraj.Rb6126332010-09-27 20:20:49 +0530159static void serial_omap_enable_ms(struct uart_port *port)
160{
Felipe Balbic990f352012-08-23 13:32:41 +0300161 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530162
Rajendra Nayakba774332011-12-14 17:25:43 +0530163 dev_dbg(up->port.dev, "serial_omap_enable_ms+%d\n", up->port.line);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530164
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300165 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530166 up->ier |= UART_IER_MSI;
167 serial_out(up, UART_IER, up->ier);
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300168 pm_runtime_put(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530169}
170
171static void serial_omap_stop_tx(struct uart_port *port)
172{
Felipe Balbic990f352012-08-23 13:32:41 +0300173 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530174
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300175 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530176 if (up->ier & UART_IER_THRI) {
177 up->ier &= ~UART_IER_THRI;
178 serial_out(up, UART_IER, up->ier);
179 }
Govindraj.Rfcdca752011-02-28 18:12:23 +0530180
Felipe Balbi49457432012-09-06 15:45:21 +0300181 serial_omap_set_forceidle(up);
Paul Walmsleybe4b0282012-01-25 19:50:52 -0700182
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300183 pm_runtime_mark_last_busy(up->dev);
184 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530185}
186
187static void serial_omap_stop_rx(struct uart_port *port)
188{
Felipe Balbic990f352012-08-23 13:32:41 +0300189 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530190
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300191 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530192 up->ier &= ~UART_IER_RLSI;
193 up->port.read_status_mask &= ~UART_LSR_DR;
194 serial_out(up, UART_IER, up->ier);
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300195 pm_runtime_mark_last_busy(up->dev);
196 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530197}
198
Felipe Balbibf63a082012-09-06 15:45:25 +0300199static void transmit_chars(struct uart_omap_port *up, unsigned int lsr)
Govindraj.Rb6126332010-09-27 20:20:49 +0530200{
201 struct circ_buf *xmit = &up->port.state->xmit;
202 int count;
203
Felipe Balbibf63a082012-09-06 15:45:25 +0300204 if (!(lsr & UART_LSR_THRE))
205 return;
206
Govindraj.Rb6126332010-09-27 20:20:49 +0530207 if (up->port.x_char) {
208 serial_out(up, UART_TX, up->port.x_char);
209 up->port.icount.tx++;
210 up->port.x_char = 0;
211 return;
212 }
213 if (uart_circ_empty(xmit) || uart_tx_stopped(&up->port)) {
214 serial_omap_stop_tx(&up->port);
215 return;
216 }
Greg Kroah-Hartmanaf681ca2012-01-26 11:14:42 -0800217 count = up->port.fifosize / 4;
Govindraj.Rb6126332010-09-27 20:20:49 +0530218 do {
219 serial_out(up, UART_TX, xmit->buf[xmit->tail]);
220 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
221 up->port.icount.tx++;
222 if (uart_circ_empty(xmit))
223 break;
224 } while (--count > 0);
225
226 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
227 uart_write_wakeup(&up->port);
228
229 if (uart_circ_empty(xmit))
230 serial_omap_stop_tx(&up->port);
231}
232
233static inline void serial_omap_enable_ier_thri(struct uart_omap_port *up)
234{
235 if (!(up->ier & UART_IER_THRI)) {
236 up->ier |= UART_IER_THRI;
237 serial_out(up, UART_IER, up->ier);
238 }
239}
240
241static void serial_omap_start_tx(struct uart_port *port)
242{
Felipe Balbic990f352012-08-23 13:32:41 +0300243 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530244
Felipe Balbi49457432012-09-06 15:45:21 +0300245 pm_runtime_get_sync(up->dev);
246 serial_omap_enable_ier_thri(up);
247 serial_omap_set_noidle(up);
248 pm_runtime_mark_last_busy(up->dev);
249 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530250}
251
252static unsigned int check_modem_status(struct uart_omap_port *up)
253{
254 unsigned int status;
255
256 status = serial_in(up, UART_MSR);
257 status |= up->msr_saved_flags;
258 up->msr_saved_flags = 0;
259 if ((status & UART_MSR_ANY_DELTA) == 0)
260 return status;
261
262 if (status & UART_MSR_ANY_DELTA && up->ier & UART_IER_MSI &&
263 up->port.state != NULL) {
264 if (status & UART_MSR_TERI)
265 up->port.icount.rng++;
266 if (status & UART_MSR_DDSR)
267 up->port.icount.dsr++;
268 if (status & UART_MSR_DDCD)
269 uart_handle_dcd_change
270 (&up->port, status & UART_MSR_DCD);
271 if (status & UART_MSR_DCTS)
272 uart_handle_cts_change
273 (&up->port, status & UART_MSR_CTS);
274 wake_up_interruptible(&up->port.state->port.delta_msr_wait);
275 }
276
277 return status;
278}
279
Felipe Balbi72256cb2012-09-06 15:45:24 +0300280static void serial_omap_rlsi(struct uart_omap_port *up, unsigned int lsr)
281{
282 unsigned int flag;
283
284 up->port.icount.rx++;
285 flag = TTY_NORMAL;
286
287 if (lsr & UART_LSR_BI) {
288 flag = TTY_BREAK;
289 lsr &= ~(UART_LSR_FE | UART_LSR_PE);
290 up->port.icount.brk++;
291 /*
292 * We do the SysRQ and SAK checking
293 * here because otherwise the break
294 * may get masked by ignore_status_mask
295 * or read_status_mask.
296 */
297 if (uart_handle_break(&up->port))
298 return;
299
300 }
301
302 if (lsr & UART_LSR_PE) {
303 flag = TTY_PARITY;
304 up->port.icount.parity++;
305 }
306
307 if (lsr & UART_LSR_FE) {
308 flag = TTY_FRAME;
309 up->port.icount.frame++;
310 }
311
312 if (lsr & UART_LSR_OE)
313 up->port.icount.overrun++;
314
315#ifdef CONFIG_SERIAL_OMAP_CONSOLE
316 if (up->port.line == up->port.cons->index) {
317 /* Recover the break flag from console xmit */
318 lsr |= up->lsr_break_flag;
319 }
320#endif
321 uart_insert_char(&up->port, lsr, UART_LSR_OE, 0, flag);
322}
323
324static void serial_omap_rdi(struct uart_omap_port *up, unsigned int lsr)
325{
326 unsigned char ch = 0;
327 unsigned int flag;
328
329 if (!(lsr & UART_LSR_DR))
330 return;
331
332 ch = serial_in(up, UART_RX);
333 flag = TTY_NORMAL;
334 up->port.icount.rx++;
335
336 if (uart_handle_sysrq_char(&up->port, ch))
337 return;
338
339 uart_insert_char(&up->port, lsr, UART_LSR_OE, ch, flag);
340}
341
Govindraj.Rb6126332010-09-27 20:20:49 +0530342/**
343 * serial_omap_irq() - This handles the interrupt from one port
344 * @irq: uart port irq number
345 * @dev_id: uart port info
346 */
347static inline irqreturn_t serial_omap_irq(int irq, void *dev_id)
348{
349 struct uart_omap_port *up = dev_id;
Felipe Balbi72256cb2012-09-06 15:45:24 +0300350 struct tty_struct *tty = up->port.state->port.tty;
Govindraj.Rb6126332010-09-27 20:20:49 +0530351 unsigned int iir, lsr;
Felipe Balbi81b75ae2012-09-06 15:45:23 +0300352 unsigned int type;
Govindraj.Rb6126332010-09-27 20:20:49 +0530353 unsigned long flags;
Felipe Balbi81b75ae2012-09-06 15:45:23 +0300354 irqreturn_t ret = IRQ_NONE;
Felipe Balbi72256cb2012-09-06 15:45:24 +0300355 int max_count = 256;
Govindraj.Rb6126332010-09-27 20:20:49 +0530356
357 spin_lock_irqsave(&up->port.lock, flags);
Felipe Balbi81b75ae2012-09-06 15:45:23 +0300358 pm_runtime_get_sync(up->dev);
Felipe Balbi81b75ae2012-09-06 15:45:23 +0300359
Felipe Balbi72256cb2012-09-06 15:45:24 +0300360 do {
Felipe Balbi81b75ae2012-09-06 15:45:23 +0300361 iir = serial_in(up, UART_IIR);
Felipe Balbi72256cb2012-09-06 15:45:24 +0300362 if (iir & UART_IIR_NO_INT)
363 break;
Govindraj.Rb6126332010-09-27 20:20:49 +0530364
Felipe Balbi72256cb2012-09-06 15:45:24 +0300365 ret = IRQ_HANDLED;
366 lsr = serial_in(up, UART_LSR);
367
368 /* extract IRQ type from IIR register */
369 type = iir & 0x3e;
370
371 switch (type) {
372 case UART_IIR_MSI:
373 check_modem_status(up);
374 break;
375 case UART_IIR_THRI:
Felipe Balbibf63a082012-09-06 15:45:25 +0300376 transmit_chars(up, lsr);
Felipe Balbi72256cb2012-09-06 15:45:24 +0300377 break;
378 case UART_IIR_RX_TIMEOUT:
379 /* FALLTHROUGH */
380 case UART_IIR_RDI:
381 serial_omap_rdi(up, lsr);
382 break;
383 case UART_IIR_RLSI:
384 serial_omap_rlsi(up, lsr);
385 break;
386 case UART_IIR_CTS_RTS_DSR:
387 /* simply try again */
388 break;
389 case UART_IIR_XOFF:
390 /* FALLTHROUGH */
391 default:
392 break;
393 }
394 } while (!(iir & UART_IIR_NO_INT) && max_count--);
395
Govindraj.Rb6126332010-09-27 20:20:49 +0530396 spin_unlock_irqrestore(&up->port.lock, flags);
Felipe Balbi72256cb2012-09-06 15:45:24 +0300397
398 tty_flip_buffer_push(tty);
399
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300400 pm_runtime_mark_last_busy(up->dev);
401 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530402 up->port_activity = jiffies;
Felipe Balbi81b75ae2012-09-06 15:45:23 +0300403
404 return ret;
Govindraj.Rb6126332010-09-27 20:20:49 +0530405}
406
407static unsigned int serial_omap_tx_empty(struct uart_port *port)
408{
Felipe Balbic990f352012-08-23 13:32:41 +0300409 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530410 unsigned long flags = 0;
411 unsigned int ret = 0;
412
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300413 pm_runtime_get_sync(up->dev);
Rajendra Nayakba774332011-12-14 17:25:43 +0530414 dev_dbg(up->port.dev, "serial_omap_tx_empty+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +0530415 spin_lock_irqsave(&up->port.lock, flags);
416 ret = serial_in(up, UART_LSR) & UART_LSR_TEMT ? TIOCSER_TEMT : 0;
417 spin_unlock_irqrestore(&up->port.lock, flags);
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300418 pm_runtime_put(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530419 return ret;
420}
421
422static unsigned int serial_omap_get_mctrl(struct uart_port *port)
423{
Felipe Balbic990f352012-08-23 13:32:41 +0300424 struct uart_omap_port *up = to_uart_omap_port(port);
Shubhrajyoti D514f31d2011-11-21 15:43:28 +0530425 unsigned int status;
Govindraj.Rb6126332010-09-27 20:20:49 +0530426 unsigned int ret = 0;
427
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300428 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530429 status = check_modem_status(up);
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300430 pm_runtime_put(up->dev);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530431
Rajendra Nayakba774332011-12-14 17:25:43 +0530432 dev_dbg(up->port.dev, "serial_omap_get_mctrl+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +0530433
434 if (status & UART_MSR_DCD)
435 ret |= TIOCM_CAR;
436 if (status & UART_MSR_RI)
437 ret |= TIOCM_RNG;
438 if (status & UART_MSR_DSR)
439 ret |= TIOCM_DSR;
440 if (status & UART_MSR_CTS)
441 ret |= TIOCM_CTS;
442 return ret;
443}
444
445static void serial_omap_set_mctrl(struct uart_port *port, unsigned int mctrl)
446{
Felipe Balbic990f352012-08-23 13:32:41 +0300447 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530448 unsigned char mcr = 0;
449
Rajendra Nayakba774332011-12-14 17:25:43 +0530450 dev_dbg(up->port.dev, "serial_omap_set_mctrl+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +0530451 if (mctrl & TIOCM_RTS)
452 mcr |= UART_MCR_RTS;
453 if (mctrl & TIOCM_DTR)
454 mcr |= UART_MCR_DTR;
455 if (mctrl & TIOCM_OUT1)
456 mcr |= UART_MCR_OUT1;
457 if (mctrl & TIOCM_OUT2)
458 mcr |= UART_MCR_OUT2;
459 if (mctrl & TIOCM_LOOP)
460 mcr |= UART_MCR_LOOP;
461
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300462 pm_runtime_get_sync(up->dev);
Govindraj.Rc538d202011-11-07 18:57:03 +0530463 up->mcr = serial_in(up, UART_MCR);
464 up->mcr |= mcr;
465 serial_out(up, UART_MCR, up->mcr);
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300466 pm_runtime_put(up->dev);
NeilBrown9574f362012-07-30 10:30:26 +1000467
468 if (gpio_is_valid(up->DTR_gpio) &&
469 !!(mctrl & TIOCM_DTR) != up->DTR_active) {
470 up->DTR_active = !up->DTR_active;
471 if (gpio_cansleep(up->DTR_gpio))
472 schedule_work(&up->qos_work);
473 else
474 gpio_set_value(up->DTR_gpio,
475 up->DTR_active != up->DTR_inverted);
476 }
Govindraj.Rb6126332010-09-27 20:20:49 +0530477}
478
479static void serial_omap_break_ctl(struct uart_port *port, int break_state)
480{
Felipe Balbic990f352012-08-23 13:32:41 +0300481 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530482 unsigned long flags = 0;
483
Rajendra Nayakba774332011-12-14 17:25:43 +0530484 dev_dbg(up->port.dev, "serial_omap_break_ctl+%d\n", up->port.line);
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300485 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530486 spin_lock_irqsave(&up->port.lock, flags);
487 if (break_state == -1)
488 up->lcr |= UART_LCR_SBC;
489 else
490 up->lcr &= ~UART_LCR_SBC;
491 serial_out(up, UART_LCR, up->lcr);
492 spin_unlock_irqrestore(&up->port.lock, flags);
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300493 pm_runtime_put(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530494}
495
496static int serial_omap_startup(struct uart_port *port)
497{
Felipe Balbic990f352012-08-23 13:32:41 +0300498 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530499 unsigned long flags = 0;
500 int retval;
501
502 /*
503 * Allocate the IRQ
504 */
505 retval = request_irq(up->port.irq, serial_omap_irq, up->port.irqflags,
506 up->name, up);
507 if (retval)
508 return retval;
509
Rajendra Nayakba774332011-12-14 17:25:43 +0530510 dev_dbg(up->port.dev, "serial_omap_startup+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +0530511
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300512 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530513 /*
514 * Clear the FIFO buffers and disable them.
515 * (they will be reenabled in set_termios())
516 */
517 serial_omap_clear_fifos(up);
518 /* For Hardware flow control */
519 serial_out(up, UART_MCR, UART_MCR_RTS);
520
521 /*
522 * Clear the interrupt registers.
523 */
524 (void) serial_in(up, UART_LSR);
525 if (serial_in(up, UART_LSR) & UART_LSR_DR)
526 (void) serial_in(up, UART_RX);
527 (void) serial_in(up, UART_IIR);
528 (void) serial_in(up, UART_MSR);
529
530 /*
531 * Now, initialize the UART
532 */
533 serial_out(up, UART_LCR, UART_LCR_WLEN8);
534 spin_lock_irqsave(&up->port.lock, flags);
535 /*
536 * Most PC uarts need OUT2 raised to enable interrupts.
537 */
538 up->port.mctrl |= TIOCM_OUT2;
539 serial_omap_set_mctrl(&up->port, up->port.mctrl);
540 spin_unlock_irqrestore(&up->port.lock, flags);
541
542 up->msr_saved_flags = 0;
Govindraj.Rb6126332010-09-27 20:20:49 +0530543 /*
544 * Finally, enable interrupts. Note: Modem status interrupts
545 * are set via set_termios(), which will be occurring imminently
546 * anyway, so we don't enable them here.
547 */
548 up->ier = UART_IER_RLSI | UART_IER_RDI;
549 serial_out(up, UART_IER, up->ier);
550
Jarkko Nikula78841462011-01-24 17:51:22 +0200551 /* Enable module level wake up */
552 serial_out(up, UART_OMAP_WER, OMAP_UART_WER_MOD_WKUP);
553
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300554 pm_runtime_mark_last_busy(up->dev);
555 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530556 up->port_activity = jiffies;
557 return 0;
558}
559
560static void serial_omap_shutdown(struct uart_port *port)
561{
Felipe Balbic990f352012-08-23 13:32:41 +0300562 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530563 unsigned long flags = 0;
564
Rajendra Nayakba774332011-12-14 17:25:43 +0530565 dev_dbg(up->port.dev, "serial_omap_shutdown+%d\n", up->port.line);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530566
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300567 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530568 /*
569 * Disable interrupts from this port
570 */
571 up->ier = 0;
572 serial_out(up, UART_IER, 0);
573
574 spin_lock_irqsave(&up->port.lock, flags);
575 up->port.mctrl &= ~TIOCM_OUT2;
576 serial_omap_set_mctrl(&up->port, up->port.mctrl);
577 spin_unlock_irqrestore(&up->port.lock, flags);
578
579 /*
580 * Disable break condition and FIFOs
581 */
582 serial_out(up, UART_LCR, serial_in(up, UART_LCR) & ~UART_LCR_SBC);
583 serial_omap_clear_fifos(up);
584
585 /*
586 * Read data port to reset things, and then free the irq
587 */
588 if (serial_in(up, UART_LSR) & UART_LSR_DR)
589 (void) serial_in(up, UART_RX);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530590
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300591 pm_runtime_put(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530592 free_irq(up->port.irq, up);
593}
594
595static inline void
596serial_omap_configure_xonxoff
597 (struct uart_omap_port *up, struct ktermios *termios)
598{
Govindraj.Rb6126332010-09-27 20:20:49 +0530599 up->lcr = serial_in(up, UART_LCR);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800600 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530601 up->efr = serial_in(up, UART_EFR);
602 serial_out(up, UART_EFR, up->efr & ~UART_EFR_ECB);
603
604 serial_out(up, UART_XON1, termios->c_cc[VSTART]);
605 serial_out(up, UART_XOFF1, termios->c_cc[VSTOP]);
606
607 /* clear SW control mode bits */
Govindraj.Rc538d202011-11-07 18:57:03 +0530608 up->efr &= OMAP_UART_SW_CLR;
Govindraj.Rb6126332010-09-27 20:20:49 +0530609
610 /*
611 * IXON Flag:
612 * Enable XON/XOFF flow control on output.
613 * Transmit XON1, XOFF1
614 */
615 if (termios->c_iflag & IXON)
Govindraj.Rc538d202011-11-07 18:57:03 +0530616 up->efr |= OMAP_UART_SW_TX;
Govindraj.Rb6126332010-09-27 20:20:49 +0530617
618 /*
619 * IXOFF Flag:
620 * Enable XON/XOFF flow control on input.
621 * Receiver compares XON1, XOFF1.
622 */
623 if (termios->c_iflag & IXOFF)
Govindraj.Rc538d202011-11-07 18:57:03 +0530624 up->efr |= OMAP_UART_SW_RX;
Govindraj.Rb6126332010-09-27 20:20:49 +0530625
626 serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800627 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Govindraj.Rb6126332010-09-27 20:20:49 +0530628
629 up->mcr = serial_in(up, UART_MCR);
630
631 /*
632 * IXANY Flag:
633 * Enable any character to restart output.
634 * Operation resumes after receiving any
635 * character after recognition of the XOFF character
636 */
637 if (termios->c_iflag & IXANY)
638 up->mcr |= UART_MCR_XONANY;
639
640 serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800641 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530642 serial_out(up, UART_TI752_TCR, OMAP_UART_TCR_TRIG);
643 /* Enable special char function UARTi.EFR_REG[5] and
644 * load the new software flow control mode IXON or IXOFF
645 * and restore the UARTi.EFR_REG[4] ENHANCED_EN value.
646 */
Govindraj.Rc538d202011-11-07 18:57:03 +0530647 serial_out(up, UART_EFR, up->efr | UART_EFR_SCD);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800648 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Govindraj.Rb6126332010-09-27 20:20:49 +0530649
650 serial_out(up, UART_MCR, up->mcr & ~UART_MCR_TCRTLR);
651 serial_out(up, UART_LCR, up->lcr);
652}
653
Govindraj.R2fd14962011-11-09 17:41:21 +0530654static void serial_omap_uart_qos_work(struct work_struct *work)
655{
656 struct uart_omap_port *up = container_of(work, struct uart_omap_port,
657 qos_work);
658
659 pm_qos_update_request(&up->pm_qos_request, up->latency);
NeilBrown9574f362012-07-30 10:30:26 +1000660 if (gpio_is_valid(up->DTR_gpio))
661 gpio_set_value_cansleep(up->DTR_gpio,
662 up->DTR_active != up->DTR_inverted);
Govindraj.R2fd14962011-11-09 17:41:21 +0530663}
664
Govindraj.Rb6126332010-09-27 20:20:49 +0530665static void
666serial_omap_set_termios(struct uart_port *port, struct ktermios *termios,
667 struct ktermios *old)
668{
Felipe Balbic990f352012-08-23 13:32:41 +0300669 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530670 unsigned char cval = 0;
671 unsigned char efr = 0;
672 unsigned long flags = 0;
673 unsigned int baud, quot;
674
675 switch (termios->c_cflag & CSIZE) {
676 case CS5:
677 cval = UART_LCR_WLEN5;
678 break;
679 case CS6:
680 cval = UART_LCR_WLEN6;
681 break;
682 case CS7:
683 cval = UART_LCR_WLEN7;
684 break;
685 default:
686 case CS8:
687 cval = UART_LCR_WLEN8;
688 break;
689 }
690
691 if (termios->c_cflag & CSTOPB)
692 cval |= UART_LCR_STOP;
693 if (termios->c_cflag & PARENB)
694 cval |= UART_LCR_PARITY;
695 if (!(termios->c_cflag & PARODD))
696 cval |= UART_LCR_EPAR;
697
698 /*
699 * Ask the core to calculate the divisor for us.
700 */
701
702 baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk/13);
703 quot = serial_omap_get_divisor(port, baud);
704
Govindraj.R2fd14962011-11-09 17:41:21 +0530705 /* calculate wakeup latency constraint */
Paul Walmsley19723452012-01-25 19:50:56 -0700706 up->calc_latency = (USEC_PER_SEC * up->port.fifosize) / (baud / 8);
Govindraj.R2fd14962011-11-09 17:41:21 +0530707 up->latency = up->calc_latency;
708 schedule_work(&up->qos_work);
709
Govindraj.Rc538d202011-11-07 18:57:03 +0530710 up->dll = quot & 0xff;
711 up->dlh = quot >> 8;
712 up->mdr1 = UART_OMAP_MDR1_DISABLE;
713
Govindraj.Rb6126332010-09-27 20:20:49 +0530714 up->fcr = UART_FCR_R_TRIG_01 | UART_FCR_T_TRIG_01 |
715 UART_FCR_ENABLE_FIFO;
Govindraj.Rb6126332010-09-27 20:20:49 +0530716
717 /*
718 * Ok, we're now changing the port state. Do it with
719 * interrupts disabled.
720 */
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300721 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530722 spin_lock_irqsave(&up->port.lock, flags);
723
724 /*
725 * Update the per-port timeout.
726 */
727 uart_update_timeout(port, termios->c_cflag, baud);
728
729 up->port.read_status_mask = UART_LSR_OE | UART_LSR_THRE | UART_LSR_DR;
730 if (termios->c_iflag & INPCK)
731 up->port.read_status_mask |= UART_LSR_FE | UART_LSR_PE;
732 if (termios->c_iflag & (BRKINT | PARMRK))
733 up->port.read_status_mask |= UART_LSR_BI;
734
735 /*
736 * Characters to ignore
737 */
738 up->port.ignore_status_mask = 0;
739 if (termios->c_iflag & IGNPAR)
740 up->port.ignore_status_mask |= UART_LSR_PE | UART_LSR_FE;
741 if (termios->c_iflag & IGNBRK) {
742 up->port.ignore_status_mask |= UART_LSR_BI;
743 /*
744 * If we're ignoring parity and break indicators,
745 * ignore overruns too (for real raw support).
746 */
747 if (termios->c_iflag & IGNPAR)
748 up->port.ignore_status_mask |= UART_LSR_OE;
749 }
750
751 /*
752 * ignore all characters if CREAD is not set
753 */
754 if ((termios->c_cflag & CREAD) == 0)
755 up->port.ignore_status_mask |= UART_LSR_DR;
756
757 /*
758 * Modem status interrupts
759 */
760 up->ier &= ~UART_IER_MSI;
761 if (UART_ENABLE_MS(&up->port, termios->c_cflag))
762 up->ier |= UART_IER_MSI;
763 serial_out(up, UART_IER, up->ier);
764 serial_out(up, UART_LCR, cval); /* reset DLAB */
Govindraj.Rc538d202011-11-07 18:57:03 +0530765 up->lcr = cval;
Govindraj.R32212892011-11-07 18:58:55 +0530766 up->scr = OMAP_UART_SCR_TX_EMPTY;
Govindraj.Rb6126332010-09-27 20:20:49 +0530767
768 /* FIFOs and DMA Settings */
769
770 /* FCR can be changed only when the
771 * baud clock is not running
772 * DLL_REG and DLH_REG set to 0.
773 */
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800774 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Govindraj.Rb6126332010-09-27 20:20:49 +0530775 serial_out(up, UART_DLL, 0);
776 serial_out(up, UART_DLM, 0);
777 serial_out(up, UART_LCR, 0);
778
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800779 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530780
781 up->efr = serial_in(up, UART_EFR);
782 serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
783
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800784 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Govindraj.Rb6126332010-09-27 20:20:49 +0530785 up->mcr = serial_in(up, UART_MCR);
786 serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
787 /* FIFO ENABLE, DMA MODE */
Paul Walmsley0ba5f662012-01-25 19:50:36 -0700788
789 up->scr |= OMAP_UART_SCR_RX_TRIG_GRANU1_MASK;
Paul Walmsley0a697b22012-01-21 00:27:40 -0700790
Felipe Balbi49457432012-09-06 15:45:21 +0300791 /* Set receive FIFO threshold to 1 byte */
792 up->fcr &= ~OMAP_UART_FCR_RX_FIFO_TRIG_MASK;
793 up->fcr |= (0x1 << OMAP_UART_FCR_RX_FIFO_TRIG_SHIFT);
Greg Kroah-Hartman8a74e9f2012-01-26 11:15:18 -0800794
Paul Walmsley0ba5f662012-01-25 19:50:36 -0700795 serial_out(up, UART_FCR, up->fcr);
796 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
797
Govindraj.Rc538d202011-11-07 18:57:03 +0530798 serial_out(up, UART_OMAP_SCR, up->scr);
799
Govindraj.Rb6126332010-09-27 20:20:49 +0530800 serial_out(up, UART_EFR, up->efr);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800801 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Govindraj.Rb6126332010-09-27 20:20:49 +0530802 serial_out(up, UART_MCR, up->mcr);
803
804 /* Protocol, Baud Rate, and Interrupt Settings */
805
Govindraj.R94734742011-11-07 19:00:33 +0530806 if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
807 serial_omap_mdr1_errataset(up, up->mdr1);
808 else
809 serial_out(up, UART_OMAP_MDR1, up->mdr1);
810
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800811 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530812
813 up->efr = serial_in(up, UART_EFR);
814 serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
815
816 serial_out(up, UART_LCR, 0);
817 serial_out(up, UART_IER, 0);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800818 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530819
Govindraj.Rc538d202011-11-07 18:57:03 +0530820 serial_out(up, UART_DLL, up->dll); /* LS of divisor */
821 serial_out(up, UART_DLM, up->dlh); /* MS of divisor */
Govindraj.Rb6126332010-09-27 20:20:49 +0530822
823 serial_out(up, UART_LCR, 0);
824 serial_out(up, UART_IER, up->ier);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800825 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530826
827 serial_out(up, UART_EFR, up->efr);
828 serial_out(up, UART_LCR, cval);
829
830 if (baud > 230400 && baud != 3000000)
Govindraj.Rc538d202011-11-07 18:57:03 +0530831 up->mdr1 = UART_OMAP_MDR1_13X_MODE;
Govindraj.Rb6126332010-09-27 20:20:49 +0530832 else
Govindraj.Rc538d202011-11-07 18:57:03 +0530833 up->mdr1 = UART_OMAP_MDR1_16X_MODE;
834
Govindraj.R94734742011-11-07 19:00:33 +0530835 if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
836 serial_omap_mdr1_errataset(up, up->mdr1);
837 else
838 serial_out(up, UART_OMAP_MDR1, up->mdr1);
Govindraj.Rb6126332010-09-27 20:20:49 +0530839
840 /* Hardware Flow Control Configuration */
841
842 if (termios->c_cflag & CRTSCTS) {
843 efr |= (UART_EFR_CTS | UART_EFR_RTS);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800844 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Govindraj.Rb6126332010-09-27 20:20:49 +0530845
846 up->mcr = serial_in(up, UART_MCR);
847 serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
848
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800849 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530850 up->efr = serial_in(up, UART_EFR);
851 serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
852
853 serial_out(up, UART_TI752_TCR, OMAP_UART_TCR_TRIG);
854 serial_out(up, UART_EFR, efr); /* Enable AUTORTS and AUTOCTS */
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800855 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Govindraj.Rb6126332010-09-27 20:20:49 +0530856 serial_out(up, UART_MCR, up->mcr | UART_MCR_RTS);
857 serial_out(up, UART_LCR, cval);
858 }
859
860 serial_omap_set_mctrl(&up->port, up->port.mctrl);
861 /* Software Flow Control Configuration */
Nick Pellyb280a972011-07-15 13:53:08 -0700862 serial_omap_configure_xonxoff(up, termios);
Govindraj.Rb6126332010-09-27 20:20:49 +0530863
864 spin_unlock_irqrestore(&up->port.lock, flags);
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300865 pm_runtime_put(up->dev);
Rajendra Nayakba774332011-12-14 17:25:43 +0530866 dev_dbg(up->port.dev, "serial_omap_set_termios+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +0530867}
868
869static void
870serial_omap_pm(struct uart_port *port, unsigned int state,
871 unsigned int oldstate)
872{
Felipe Balbic990f352012-08-23 13:32:41 +0300873 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530874 unsigned char efr;
875
Rajendra Nayakba774332011-12-14 17:25:43 +0530876 dev_dbg(up->port.dev, "serial_omap_pm+%d\n", up->port.line);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530877
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300878 pm_runtime_get_sync(up->dev);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800879 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530880 efr = serial_in(up, UART_EFR);
881 serial_out(up, UART_EFR, efr | UART_EFR_ECB);
882 serial_out(up, UART_LCR, 0);
883
884 serial_out(up, UART_IER, (state != 0) ? UART_IERX_SLEEP : 0);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800885 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530886 serial_out(up, UART_EFR, efr);
887 serial_out(up, UART_LCR, 0);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530888
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300889 if (!device_may_wakeup(up->dev)) {
Govindraj.Rfcdca752011-02-28 18:12:23 +0530890 if (!state)
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300891 pm_runtime_forbid(up->dev);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530892 else
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300893 pm_runtime_allow(up->dev);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530894 }
895
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300896 pm_runtime_put(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530897}
898
899static void serial_omap_release_port(struct uart_port *port)
900{
901 dev_dbg(port->dev, "serial_omap_release_port+\n");
902}
903
904static int serial_omap_request_port(struct uart_port *port)
905{
906 dev_dbg(port->dev, "serial_omap_request_port+\n");
907 return 0;
908}
909
910static void serial_omap_config_port(struct uart_port *port, int flags)
911{
Felipe Balbic990f352012-08-23 13:32:41 +0300912 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530913
914 dev_dbg(up->port.dev, "serial_omap_config_port+%d\n",
Rajendra Nayakba774332011-12-14 17:25:43 +0530915 up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +0530916 up->port.type = PORT_OMAP;
917}
918
919static int
920serial_omap_verify_port(struct uart_port *port, struct serial_struct *ser)
921{
922 /* we don't want the core code to modify any port params */
923 dev_dbg(port->dev, "serial_omap_verify_port+\n");
924 return -EINVAL;
925}
926
927static const char *
928serial_omap_type(struct uart_port *port)
929{
Felipe Balbic990f352012-08-23 13:32:41 +0300930 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530931
Rajendra Nayakba774332011-12-14 17:25:43 +0530932 dev_dbg(up->port.dev, "serial_omap_type+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +0530933 return up->name;
934}
935
Govindraj.Rb6126332010-09-27 20:20:49 +0530936#define BOTH_EMPTY (UART_LSR_TEMT | UART_LSR_THRE)
937
938static inline void wait_for_xmitr(struct uart_omap_port *up)
939{
940 unsigned int status, tmout = 10000;
941
942 /* Wait up to 10ms for the character(s) to be sent. */
943 do {
944 status = serial_in(up, UART_LSR);
945
946 if (status & UART_LSR_BI)
947 up->lsr_break_flag = UART_LSR_BI;
948
949 if (--tmout == 0)
950 break;
951 udelay(1);
952 } while ((status & BOTH_EMPTY) != BOTH_EMPTY);
953
954 /* Wait up to 1s for flow control if necessary */
955 if (up->port.flags & UPF_CONS_FLOW) {
956 tmout = 1000000;
957 for (tmout = 1000000; tmout; tmout--) {
958 unsigned int msr = serial_in(up, UART_MSR);
959
960 up->msr_saved_flags |= msr & MSR_SAVE_FLAGS;
961 if (msr & UART_MSR_CTS)
962 break;
963
964 udelay(1);
965 }
966 }
967}
968
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +0100969#ifdef CONFIG_CONSOLE_POLL
970
971static void serial_omap_poll_put_char(struct uart_port *port, unsigned char ch)
972{
Felipe Balbic990f352012-08-23 13:32:41 +0300973 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530974
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300975 pm_runtime_get_sync(up->dev);
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +0100976 wait_for_xmitr(up);
977 serial_out(up, UART_TX, ch);
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300978 pm_runtime_put(up->dev);
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +0100979}
980
981static int serial_omap_poll_get_char(struct uart_port *port)
982{
Felipe Balbic990f352012-08-23 13:32:41 +0300983 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530984 unsigned int status;
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +0100985
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300986 pm_runtime_get_sync(up->dev);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530987 status = serial_in(up, UART_LSR);
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +0100988 if (!(status & UART_LSR_DR))
989 return NO_POLL_CHAR;
990
Govindraj.Rfcdca752011-02-28 18:12:23 +0530991 status = serial_in(up, UART_RX);
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300992 pm_runtime_put(up->dev);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530993 return status;
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +0100994}
995
996#endif /* CONFIG_CONSOLE_POLL */
997
998#ifdef CONFIG_SERIAL_OMAP_CONSOLE
999
1000static struct uart_omap_port *serial_omap_console_ports[4];
1001
1002static struct uart_driver serial_omap_reg;
1003
Govindraj.Rb6126332010-09-27 20:20:49 +05301004static void serial_omap_console_putchar(struct uart_port *port, int ch)
1005{
Felipe Balbic990f352012-08-23 13:32:41 +03001006 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +05301007
1008 wait_for_xmitr(up);
1009 serial_out(up, UART_TX, ch);
1010}
1011
1012static void
1013serial_omap_console_write(struct console *co, const char *s,
1014 unsigned int count)
1015{
1016 struct uart_omap_port *up = serial_omap_console_ports[co->index];
1017 unsigned long flags;
1018 unsigned int ier;
1019 int locked = 1;
1020
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001021 pm_runtime_get_sync(up->dev);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301022
Govindraj.Rb6126332010-09-27 20:20:49 +05301023 local_irq_save(flags);
1024 if (up->port.sysrq)
1025 locked = 0;
1026 else if (oops_in_progress)
1027 locked = spin_trylock(&up->port.lock);
1028 else
1029 spin_lock(&up->port.lock);
1030
1031 /*
1032 * First save the IER then disable the interrupts
1033 */
1034 ier = serial_in(up, UART_IER);
1035 serial_out(up, UART_IER, 0);
1036
1037 uart_console_write(&up->port, s, count, serial_omap_console_putchar);
1038
1039 /*
1040 * Finally, wait for transmitter to become empty
1041 * and restore the IER
1042 */
1043 wait_for_xmitr(up);
1044 serial_out(up, UART_IER, ier);
1045 /*
1046 * The receive handling will happen properly because the
1047 * receive ready bit will still be set; it is not cleared
1048 * on read. However, modem control will not, we must
1049 * call it if we have saved something in the saved flags
1050 * while processing with interrupts off.
1051 */
1052 if (up->msr_saved_flags)
1053 check_modem_status(up);
1054
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001055 pm_runtime_mark_last_busy(up->dev);
1056 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +05301057 if (locked)
1058 spin_unlock(&up->port.lock);
1059 local_irq_restore(flags);
1060}
1061
1062static int __init
1063serial_omap_console_setup(struct console *co, char *options)
1064{
1065 struct uart_omap_port *up;
1066 int baud = 115200;
1067 int bits = 8;
1068 int parity = 'n';
1069 int flow = 'n';
1070
1071 if (serial_omap_console_ports[co->index] == NULL)
1072 return -ENODEV;
1073 up = serial_omap_console_ports[co->index];
1074
1075 if (options)
1076 uart_parse_options(options, &baud, &parity, &bits, &flow);
1077
1078 return uart_set_options(&up->port, co, baud, parity, bits, flow);
1079}
1080
1081static struct console serial_omap_console = {
1082 .name = OMAP_SERIAL_NAME,
1083 .write = serial_omap_console_write,
1084 .device = uart_console_device,
1085 .setup = serial_omap_console_setup,
1086 .flags = CON_PRINTBUFFER,
1087 .index = -1,
1088 .data = &serial_omap_reg,
1089};
1090
1091static void serial_omap_add_console_port(struct uart_omap_port *up)
1092{
Rajendra Nayakba774332011-12-14 17:25:43 +05301093 serial_omap_console_ports[up->port.line] = up;
Govindraj.Rb6126332010-09-27 20:20:49 +05301094}
1095
1096#define OMAP_CONSOLE (&serial_omap_console)
1097
1098#else
1099
1100#define OMAP_CONSOLE NULL
1101
1102static inline void serial_omap_add_console_port(struct uart_omap_port *up)
1103{}
1104
1105#endif
1106
1107static struct uart_ops serial_omap_pops = {
1108 .tx_empty = serial_omap_tx_empty,
1109 .set_mctrl = serial_omap_set_mctrl,
1110 .get_mctrl = serial_omap_get_mctrl,
1111 .stop_tx = serial_omap_stop_tx,
1112 .start_tx = serial_omap_start_tx,
1113 .stop_rx = serial_omap_stop_rx,
1114 .enable_ms = serial_omap_enable_ms,
1115 .break_ctl = serial_omap_break_ctl,
1116 .startup = serial_omap_startup,
1117 .shutdown = serial_omap_shutdown,
1118 .set_termios = serial_omap_set_termios,
1119 .pm = serial_omap_pm,
1120 .type = serial_omap_type,
1121 .release_port = serial_omap_release_port,
1122 .request_port = serial_omap_request_port,
1123 .config_port = serial_omap_config_port,
1124 .verify_port = serial_omap_verify_port,
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001125#ifdef CONFIG_CONSOLE_POLL
1126 .poll_put_char = serial_omap_poll_put_char,
1127 .poll_get_char = serial_omap_poll_get_char,
1128#endif
Govindraj.Rb6126332010-09-27 20:20:49 +05301129};
1130
1131static struct uart_driver serial_omap_reg = {
1132 .owner = THIS_MODULE,
1133 .driver_name = "OMAP-SERIAL",
1134 .dev_name = OMAP_SERIAL_NAME,
1135 .nr = OMAP_MAX_HSUART_PORTS,
1136 .cons = OMAP_CONSOLE,
1137};
1138
Shubhrajyoti D3bc4f0d2012-01-16 15:52:36 +05301139#ifdef CONFIG_PM_SLEEP
Govindraj.Rfcdca752011-02-28 18:12:23 +05301140static int serial_omap_suspend(struct device *dev)
Govindraj.Rb6126332010-09-27 20:20:49 +05301141{
Govindraj.Rfcdca752011-02-28 18:12:23 +05301142 struct uart_omap_port *up = dev_get_drvdata(dev);
Govindraj.Rb6126332010-09-27 20:20:49 +05301143
Govindraj.R2fd14962011-11-09 17:41:21 +05301144 if (up) {
Govindraj.Rb6126332010-09-27 20:20:49 +05301145 uart_suspend_port(&serial_omap_reg, &up->port);
Govindraj.R2fd14962011-11-09 17:41:21 +05301146 flush_work_sync(&up->qos_work);
1147 }
1148
Govindraj.Rb6126332010-09-27 20:20:49 +05301149 return 0;
1150}
1151
Govindraj.Rfcdca752011-02-28 18:12:23 +05301152static int serial_omap_resume(struct device *dev)
Govindraj.Rb6126332010-09-27 20:20:49 +05301153{
Govindraj.Rfcdca752011-02-28 18:12:23 +05301154 struct uart_omap_port *up = dev_get_drvdata(dev);
Govindraj.Rb6126332010-09-27 20:20:49 +05301155
1156 if (up)
1157 uart_resume_port(&serial_omap_reg, &up->port);
1158 return 0;
1159}
Govindraj.Rfcdca752011-02-28 18:12:23 +05301160#endif
Govindraj.Rb6126332010-09-27 20:20:49 +05301161
Govindraj.R7c77c8d2012-04-03 19:12:34 +05301162static void omap_serial_fill_features_erratas(struct uart_omap_port *up)
1163{
1164 u32 mvr, scheme;
1165 u16 revision, major, minor;
1166
1167 mvr = serial_in(up, UART_OMAP_MVER);
1168
1169 /* Check revision register scheme */
1170 scheme = mvr >> OMAP_UART_MVR_SCHEME_SHIFT;
1171
1172 switch (scheme) {
1173 case 0: /* Legacy Scheme: OMAP2/3 */
1174 /* MINOR_REV[0:4], MAJOR_REV[4:7] */
1175 major = (mvr & OMAP_UART_LEGACY_MVR_MAJ_MASK) >>
1176 OMAP_UART_LEGACY_MVR_MAJ_SHIFT;
1177 minor = (mvr & OMAP_UART_LEGACY_MVR_MIN_MASK);
1178 break;
1179 case 1:
1180 /* New Scheme: OMAP4+ */
1181 /* MINOR_REV[0:5], MAJOR_REV[8:10] */
1182 major = (mvr & OMAP_UART_MVR_MAJ_MASK) >>
1183 OMAP_UART_MVR_MAJ_SHIFT;
1184 minor = (mvr & OMAP_UART_MVR_MIN_MASK);
1185 break;
1186 default:
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001187 dev_warn(up->dev,
Govindraj.R7c77c8d2012-04-03 19:12:34 +05301188 "Unknown %s revision, defaulting to highest\n",
1189 up->name);
1190 /* highest possible revision */
1191 major = 0xff;
1192 minor = 0xff;
1193 }
1194
1195 /* normalize revision for the driver */
1196 revision = UART_BUILD_REVISION(major, minor);
1197
1198 switch (revision) {
1199 case OMAP_UART_REV_46:
1200 up->errata |= (UART_ERRATA_i202_MDR1_ACCESS |
1201 UART_ERRATA_i291_DMA_FORCEIDLE);
1202 break;
1203 case OMAP_UART_REV_52:
1204 up->errata |= (UART_ERRATA_i202_MDR1_ACCESS |
1205 UART_ERRATA_i291_DMA_FORCEIDLE);
1206 break;
1207 case OMAP_UART_REV_63:
1208 up->errata |= UART_ERRATA_i202_MDR1_ACCESS;
1209 break;
1210 default:
1211 break;
1212 }
1213}
1214
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301215static struct omap_uart_port_info *of_get_uart_port_info(struct device *dev)
1216{
1217 struct omap_uart_port_info *omap_up_info;
1218
1219 omap_up_info = devm_kzalloc(dev, sizeof(*omap_up_info), GFP_KERNEL);
1220 if (!omap_up_info)
1221 return NULL; /* out of memory */
1222
1223 of_property_read_u32(dev->of_node, "clock-frequency",
1224 &omap_up_info->uartclk);
1225 return omap_up_info;
1226}
1227
Govindraj.Rb6126332010-09-27 20:20:49 +05301228static int serial_omap_probe(struct platform_device *pdev)
1229{
1230 struct uart_omap_port *up;
Felipe Balbi49457432012-09-06 15:45:21 +03001231 struct resource *mem, *irq;
Govindraj.Rb6126332010-09-27 20:20:49 +05301232 struct omap_uart_port_info *omap_up_info = pdev->dev.platform_data;
NeilBrown9574f362012-07-30 10:30:26 +10001233 int ret;
Govindraj.Rb6126332010-09-27 20:20:49 +05301234
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301235 if (pdev->dev.of_node)
1236 omap_up_info = of_get_uart_port_info(&pdev->dev);
1237
Govindraj.Rb6126332010-09-27 20:20:49 +05301238 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1239 if (!mem) {
1240 dev_err(&pdev->dev, "no mem resource?\n");
1241 return -ENODEV;
1242 }
1243
1244 irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
1245 if (!irq) {
1246 dev_err(&pdev->dev, "no irq resource?\n");
1247 return -ENODEV;
1248 }
1249
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301250 if (!devm_request_mem_region(&pdev->dev, mem->start, resource_size(mem),
Joe Perches28f65c112011-06-09 09:13:32 -07001251 pdev->dev.driver->name)) {
Govindraj.Rb6126332010-09-27 20:20:49 +05301252 dev_err(&pdev->dev, "memory region already claimed\n");
1253 return -EBUSY;
1254 }
1255
NeilBrown9574f362012-07-30 10:30:26 +10001256 if (gpio_is_valid(omap_up_info->DTR_gpio) &&
1257 omap_up_info->DTR_present) {
1258 ret = gpio_request(omap_up_info->DTR_gpio, "omap-serial");
1259 if (ret < 0)
1260 return ret;
1261 ret = gpio_direction_output(omap_up_info->DTR_gpio,
1262 omap_up_info->DTR_inverted);
1263 if (ret < 0)
1264 return ret;
1265 }
1266
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301267 up = devm_kzalloc(&pdev->dev, sizeof(*up), GFP_KERNEL);
1268 if (!up)
1269 return -ENOMEM;
1270
NeilBrown9574f362012-07-30 10:30:26 +10001271 if (gpio_is_valid(omap_up_info->DTR_gpio) &&
1272 omap_up_info->DTR_present) {
1273 up->DTR_gpio = omap_up_info->DTR_gpio;
1274 up->DTR_inverted = omap_up_info->DTR_inverted;
1275 } else
1276 up->DTR_gpio = -EINVAL;
1277 up->DTR_active = 0;
1278
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001279 up->dev = &pdev->dev;
Govindraj.Rb6126332010-09-27 20:20:49 +05301280 up->port.dev = &pdev->dev;
1281 up->port.type = PORT_OMAP;
1282 up->port.iotype = UPIO_MEM;
1283 up->port.irq = irq->start;
1284
1285 up->port.regshift = 2;
1286 up->port.fifosize = 64;
1287 up->port.ops = &serial_omap_pops;
Govindraj.Rb6126332010-09-27 20:20:49 +05301288
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301289 if (pdev->dev.of_node)
1290 up->port.line = of_alias_get_id(pdev->dev.of_node, "serial");
1291 else
1292 up->port.line = pdev->id;
1293
1294 if (up->port.line < 0) {
1295 dev_err(&pdev->dev, "failed to get alias/pdev id, errno %d\n",
1296 up->port.line);
1297 ret = -ENODEV;
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301298 goto err_port_line;
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301299 }
1300
1301 sprintf(up->name, "OMAP UART%d", up->port.line);
Govindraj.Redd70ad2011-10-11 14:55:41 +05301302 up->port.mapbase = mem->start;
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301303 up->port.membase = devm_ioremap(&pdev->dev, mem->start,
1304 resource_size(mem));
Govindraj.Redd70ad2011-10-11 14:55:41 +05301305 if (!up->port.membase) {
1306 dev_err(&pdev->dev, "can't ioremap UART\n");
1307 ret = -ENOMEM;
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301308 goto err_ioremap;
Govindraj.Redd70ad2011-10-11 14:55:41 +05301309 }
1310
Govindraj.Rb6126332010-09-27 20:20:49 +05301311 up->port.flags = omap_up_info->flags;
Govindraj.Rb6126332010-09-27 20:20:49 +05301312 up->port.uartclk = omap_up_info->uartclk;
Rajendra Nayak8fe789d2011-12-14 17:25:44 +05301313 if (!up->port.uartclk) {
1314 up->port.uartclk = DEFAULT_CLK_SPEED;
1315 dev_warn(&pdev->dev, "No clock speed specified: using default:"
1316 "%d\n", DEFAULT_CLK_SPEED);
1317 }
Govindraj.Rb6126332010-09-27 20:20:49 +05301318
Govindraj.R2fd14962011-11-09 17:41:21 +05301319 up->latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
1320 up->calc_latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
1321 pm_qos_add_request(&up->pm_qos_request,
1322 PM_QOS_CPU_DMA_LATENCY, up->latency);
1323 serial_omap_uart_wq = create_singlethread_workqueue(up->name);
1324 INIT_WORK(&up->qos_work, serial_omap_uart_qos_work);
1325
Govindraj.Rfcdca752011-02-28 18:12:23 +05301326 pm_runtime_use_autosuspend(&pdev->dev);
1327 pm_runtime_set_autosuspend_delay(&pdev->dev,
Deepak Kc86845db2011-11-09 17:33:38 +05301328 omap_up_info->autosuspend_timeout);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301329
1330 pm_runtime_irq_safe(&pdev->dev);
1331 pm_runtime_enable(&pdev->dev);
1332 pm_runtime_get_sync(&pdev->dev);
1333
Govindraj.R7c77c8d2012-04-03 19:12:34 +05301334 omap_serial_fill_features_erratas(up);
1335
Rajendra Nayakba774332011-12-14 17:25:43 +05301336 ui[up->port.line] = up;
Govindraj.Rb6126332010-09-27 20:20:49 +05301337 serial_omap_add_console_port(up);
1338
1339 ret = uart_add_one_port(&serial_omap_reg, &up->port);
1340 if (ret != 0)
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301341 goto err_add_port;
Govindraj.Rb6126332010-09-27 20:20:49 +05301342
Govindraj.Rfcdca752011-02-28 18:12:23 +05301343 pm_runtime_put(&pdev->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +05301344 platform_set_drvdata(pdev, up);
1345 return 0;
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301346
1347err_add_port:
1348 pm_runtime_put(&pdev->dev);
1349 pm_runtime_disable(&pdev->dev);
1350err_ioremap:
1351err_port_line:
Govindraj.Rb6126332010-09-27 20:20:49 +05301352 dev_err(&pdev->dev, "[UART%d]: failure [%s]: %d\n",
1353 pdev->id, __func__, ret);
Govindraj.Rb6126332010-09-27 20:20:49 +05301354 return ret;
1355}
1356
1357static int serial_omap_remove(struct platform_device *dev)
1358{
1359 struct uart_omap_port *up = platform_get_drvdata(dev);
1360
Govindraj.Rb6126332010-09-27 20:20:49 +05301361 if (up) {
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001362 pm_runtime_disable(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +05301363 uart_remove_one_port(&serial_omap_reg, &up->port);
Govindraj.R2fd14962011-11-09 17:41:21 +05301364 pm_qos_remove_request(&up->pm_qos_request);
Govindraj.Rb6126332010-09-27 20:20:49 +05301365 }
Govindraj.Rfcdca752011-02-28 18:12:23 +05301366
1367 platform_set_drvdata(dev, NULL);
Govindraj.Rb6126332010-09-27 20:20:49 +05301368 return 0;
1369}
1370
Govindraj.R94734742011-11-07 19:00:33 +05301371/*
1372 * Work Around for Errata i202 (2430, 3430, 3630, 4430 and 4460)
1373 * The access to uart register after MDR1 Access
1374 * causes UART to corrupt data.
1375 *
1376 * Need a delay =
1377 * 5 L4 clock cycles + 5 UART functional clock cycle (@48MHz = ~0.2uS)
1378 * give 10 times as much
1379 */
1380static void serial_omap_mdr1_errataset(struct uart_omap_port *up, u8 mdr1)
1381{
1382 u8 timeout = 255;
1383
1384 serial_out(up, UART_OMAP_MDR1, mdr1);
1385 udelay(2);
1386 serial_out(up, UART_FCR, up->fcr | UART_FCR_CLEAR_XMIT |
1387 UART_FCR_CLEAR_RCVR);
1388 /*
1389 * Wait for FIFO to empty: when empty, RX_FIFO_E bit is 0 and
1390 * TX_FIFO_E bit is 1.
1391 */
1392 while (UART_LSR_THRE != (serial_in(up, UART_LSR) &
1393 (UART_LSR_THRE | UART_LSR_DR))) {
1394 timeout--;
1395 if (!timeout) {
1396 /* Should *never* happen. we warn and carry on */
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001397 dev_crit(up->dev, "Errata i202: timedout %x\n",
Govindraj.R94734742011-11-07 19:00:33 +05301398 serial_in(up, UART_LSR));
1399 break;
1400 }
1401 udelay(1);
1402 }
1403}
1404
Shubhrajyoti Db5148852012-01-16 15:52:37 +05301405#ifdef CONFIG_PM_RUNTIME
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301406static void serial_omap_restore_context(struct uart_omap_port *up)
1407{
Govindraj.R94734742011-11-07 19:00:33 +05301408 if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
1409 serial_omap_mdr1_errataset(up, UART_OMAP_MDR1_DISABLE);
1410 else
1411 serial_out(up, UART_OMAP_MDR1, UART_OMAP_MDR1_DISABLE);
1412
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301413 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
1414 serial_out(up, UART_EFR, UART_EFR_ECB);
1415 serial_out(up, UART_LCR, 0x0); /* Operational mode */
1416 serial_out(up, UART_IER, 0x0);
1417 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
Govindraj.Rc538d202011-11-07 18:57:03 +05301418 serial_out(up, UART_DLL, up->dll);
1419 serial_out(up, UART_DLM, up->dlh);
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301420 serial_out(up, UART_LCR, 0x0); /* Operational mode */
1421 serial_out(up, UART_IER, up->ier);
1422 serial_out(up, UART_FCR, up->fcr);
1423 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
1424 serial_out(up, UART_MCR, up->mcr);
1425 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
Govindraj.Rc538d202011-11-07 18:57:03 +05301426 serial_out(up, UART_OMAP_SCR, up->scr);
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301427 serial_out(up, UART_EFR, up->efr);
1428 serial_out(up, UART_LCR, up->lcr);
Govindraj.R94734742011-11-07 19:00:33 +05301429 if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
1430 serial_omap_mdr1_errataset(up, up->mdr1);
1431 else
1432 serial_out(up, UART_OMAP_MDR1, up->mdr1);
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301433}
1434
Govindraj.Rfcdca752011-02-28 18:12:23 +05301435static int serial_omap_runtime_suspend(struct device *dev)
1436{
Govindraj.Rec3bebc2011-10-11 19:11:27 +05301437 struct uart_omap_port *up = dev_get_drvdata(dev);
1438 struct omap_uart_port_info *pdata = dev->platform_data;
1439
1440 if (!up)
1441 return -EINVAL;
1442
Felipe Balbie5b57c02012-08-23 13:32:42 +03001443 if (!pdata)
Govindraj.R62f3ec52011-10-13 14:11:09 +05301444 return 0;
1445
Felipe Balbie5b57c02012-08-23 13:32:42 +03001446 up->context_loss_cnt = serial_omap_get_context_loss_count(up);
Govindraj.Rec3bebc2011-10-11 19:11:27 +05301447
Govindraj.R62f3ec52011-10-13 14:11:09 +05301448 if (device_may_wakeup(dev)) {
1449 if (!up->wakeups_enabled) {
Felipe Balbie5b57c02012-08-23 13:32:42 +03001450 serial_omap_enable_wakeup(up, true);
Govindraj.R62f3ec52011-10-13 14:11:09 +05301451 up->wakeups_enabled = true;
1452 }
1453 } else {
1454 if (up->wakeups_enabled) {
Felipe Balbie5b57c02012-08-23 13:32:42 +03001455 serial_omap_enable_wakeup(up, false);
Govindraj.R62f3ec52011-10-13 14:11:09 +05301456 up->wakeups_enabled = false;
1457 }
1458 }
1459
Govindraj.R2fd14962011-11-09 17:41:21 +05301460 up->latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
1461 schedule_work(&up->qos_work);
1462
Govindraj.Rfcdca752011-02-28 18:12:23 +05301463 return 0;
1464}
1465
1466static int serial_omap_runtime_resume(struct device *dev)
1467{
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301468 struct uart_omap_port *up = dev_get_drvdata(dev);
Govindraj.Rec3bebc2011-10-11 19:11:27 +05301469 struct omap_uart_port_info *pdata = dev->platform_data;
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301470
Cousson, Benoita5f43132012-02-28 18:22:12 +01001471 if (up && pdata) {
Felipe Balbie5b57c02012-08-23 13:32:42 +03001472 u32 loss_cnt = serial_omap_get_context_loss_count(up);
Govindraj.Rec3bebc2011-10-11 19:11:27 +05301473
1474 if (up->context_loss_cnt != loss_cnt)
1475 serial_omap_restore_context(up);
Govindraj.R94734742011-11-07 19:00:33 +05301476
Govindraj.R2fd14962011-11-09 17:41:21 +05301477 up->latency = up->calc_latency;
1478 schedule_work(&up->qos_work);
Govindraj.Rec3bebc2011-10-11 19:11:27 +05301479 }
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301480
Govindraj.Rfcdca752011-02-28 18:12:23 +05301481 return 0;
1482}
1483#endif
1484
1485static const struct dev_pm_ops serial_omap_dev_pm_ops = {
1486 SET_SYSTEM_SLEEP_PM_OPS(serial_omap_suspend, serial_omap_resume)
1487 SET_RUNTIME_PM_OPS(serial_omap_runtime_suspend,
1488 serial_omap_runtime_resume, NULL)
1489};
1490
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301491#if defined(CONFIG_OF)
1492static const struct of_device_id omap_serial_of_match[] = {
1493 { .compatible = "ti,omap2-uart" },
1494 { .compatible = "ti,omap3-uart" },
1495 { .compatible = "ti,omap4-uart" },
1496 {},
1497};
1498MODULE_DEVICE_TABLE(of, omap_serial_of_match);
1499#endif
1500
Govindraj.Rb6126332010-09-27 20:20:49 +05301501static struct platform_driver serial_omap_driver = {
1502 .probe = serial_omap_probe,
1503 .remove = serial_omap_remove,
Govindraj.Rb6126332010-09-27 20:20:49 +05301504 .driver = {
1505 .name = DRIVER_NAME,
Govindraj.Rfcdca752011-02-28 18:12:23 +05301506 .pm = &serial_omap_dev_pm_ops,
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301507 .of_match_table = of_match_ptr(omap_serial_of_match),
Govindraj.Rb6126332010-09-27 20:20:49 +05301508 },
1509};
1510
1511static int __init serial_omap_init(void)
1512{
1513 int ret;
1514
1515 ret = uart_register_driver(&serial_omap_reg);
1516 if (ret != 0)
1517 return ret;
1518 ret = platform_driver_register(&serial_omap_driver);
1519 if (ret != 0)
1520 uart_unregister_driver(&serial_omap_reg);
1521 return ret;
1522}
1523
1524static void __exit serial_omap_exit(void)
1525{
1526 platform_driver_unregister(&serial_omap_driver);
1527 uart_unregister_driver(&serial_omap_reg);
1528}
1529
1530module_init(serial_omap_init);
1531module_exit(serial_omap_exit);
1532
1533MODULE_DESCRIPTION("OMAP High Speed UART driver");
1534MODULE_LICENSE("GPL");
1535MODULE_AUTHOR("Texas Instruments Inc");