blob: fee2dd8791d01ba4e3f46e782b7ed3d7db1b0fd7 [file] [log] [blame]
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001/* linux/arch/arm/mach-exynos4/clock.c
Changhwan Younc8bef142010-07-27 17:52:39 +09002 *
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09003 * Copyright (c) 2010-2011 Samsung Electronics Co., Ltd.
4 * http://www.samsung.com
Changhwan Younc8bef142010-07-27 17:52:39 +09005 *
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09006 * EXYNOS4 - Clock support
Changhwan Younc8bef142010-07-27 17:52:39 +09007 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11*/
12
13#include <linux/kernel.h>
14#include <linux/err.h>
15#include <linux/io.h>
16
17#include <plat/cpu-freq.h>
18#include <plat/clock.h>
19#include <plat/cpu.h>
20#include <plat/pll.h>
21#include <plat/s5p-clock.h>
22#include <plat/clock-clksrc.h>
23
24#include <mach/map.h>
25#include <mach/regs-clock.h>
KyongHo Chob0b6ff02011-03-07 09:10:24 +090026#include <mach/sysmmu.h>
Changhwan Younc8bef142010-07-27 17:52:39 +090027
28static struct clk clk_sclk_hdmi27m = {
29 .name = "sclk_hdmi27m",
Changhwan Younc8bef142010-07-27 17:52:39 +090030 .rate = 27000000,
31};
32
Jongpill Leeb99380e2010-08-18 22:16:45 +090033static struct clk clk_sclk_hdmiphy = {
34 .name = "sclk_hdmiphy",
Jongpill Leeb99380e2010-08-18 22:16:45 +090035};
36
37static struct clk clk_sclk_usbphy0 = {
38 .name = "sclk_usbphy0",
Jongpill Leeb99380e2010-08-18 22:16:45 +090039 .rate = 27000000,
40};
41
42static struct clk clk_sclk_usbphy1 = {
43 .name = "sclk_usbphy1",
Jongpill Leeb99380e2010-08-18 22:16:45 +090044};
45
Boojin Kimbf856fb2011-09-02 09:44:36 +090046static struct clk dummy_apb_pclk = {
47 .name = "apb_pclk",
48 .id = -1,
49};
50
Kukjin Kimb3ed3a12011-02-14 16:08:04 +090051static int exynos4_clksrc_mask_top_ctrl(struct clk *clk, int enable)
Jongpill Lee37e01722010-08-18 22:33:43 +090052{
53 return s5p_gatectrl(S5P_CLKSRC_MASK_TOP, clk, enable);
54}
55
Kukjin Kimb3ed3a12011-02-14 16:08:04 +090056static int exynos4_clksrc_mask_cam_ctrl(struct clk *clk, int enable)
Jongpill Lee33f469d2010-08-18 22:54:48 +090057{
58 return s5p_gatectrl(S5P_CLKSRC_MASK_CAM, clk, enable);
59}
60
Kukjin Kimb3ed3a12011-02-14 16:08:04 +090061static int exynos4_clksrc_mask_lcd0_ctrl(struct clk *clk, int enable)
Jongpill Lee33f469d2010-08-18 22:54:48 +090062{
63 return s5p_gatectrl(S5P_CLKSRC_MASK_LCD0, clk, enable);
64}
65
Kukjin Kimb3ed3a12011-02-14 16:08:04 +090066static int exynos4_clksrc_mask_lcd1_ctrl(struct clk *clk, int enable)
Jongpill Lee33f469d2010-08-18 22:54:48 +090067{
68 return s5p_gatectrl(S5P_CLKSRC_MASK_LCD1, clk, enable);
69}
70
Kukjin Kimb3ed3a12011-02-14 16:08:04 +090071static int exynos4_clksrc_mask_fsys_ctrl(struct clk *clk, int enable)
Jongpill Lee340ea1e2010-08-18 22:39:26 +090072{
73 return s5p_gatectrl(S5P_CLKSRC_MASK_FSYS, clk, enable);
74}
75
Kukjin Kimb3ed3a12011-02-14 16:08:04 +090076static int exynos4_clksrc_mask_peril0_ctrl(struct clk *clk, int enable)
Jongpill Lee3297c2e2010-08-27 17:53:26 +090077{
78 return s5p_gatectrl(S5P_CLKSRC_MASK_PERIL0, clk, enable);
79}
80
Kukjin Kimb3ed3a12011-02-14 16:08:04 +090081static int exynos4_clksrc_mask_peril1_ctrl(struct clk *clk, int enable)
Jongpill Lee33f469d2010-08-18 22:54:48 +090082{
83 return s5p_gatectrl(S5P_CLKSRC_MASK_PERIL1, clk, enable);
84}
85
KyongHo Chob0b6ff02011-03-07 09:10:24 +090086static int exynos4_clk_ip_mfc_ctrl(struct clk *clk, int enable)
87{
88 return s5p_gatectrl(S5P_CLKGATE_IP_MFC, clk, enable);
89}
90
Kukjin Kimb3ed3a12011-02-14 16:08:04 +090091static int exynos4_clk_ip_cam_ctrl(struct clk *clk, int enable)
Jongpill Lee82260bf2010-08-18 22:49:24 +090092{
93 return s5p_gatectrl(S5P_CLKGATE_IP_CAM, clk, enable);
94}
95
KyongHo Chob0b6ff02011-03-07 09:10:24 +090096static int exynos4_clk_ip_tv_ctrl(struct clk *clk, int enable)
97{
98 return s5p_gatectrl(S5P_CLKGATE_IP_TV, clk, enable);
99}
100
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900101static int exynos4_clk_ip_image_ctrl(struct clk *clk, int enable)
Jongpill Lee82260bf2010-08-18 22:49:24 +0900102{
103 return s5p_gatectrl(S5P_CLKGATE_IP_IMAGE, clk, enable);
104}
105
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900106static int exynos4_clk_ip_lcd0_ctrl(struct clk *clk, int enable)
Jongpill Lee82260bf2010-08-18 22:49:24 +0900107{
108 return s5p_gatectrl(S5P_CLKGATE_IP_LCD0, clk, enable);
109}
110
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900111static int exynos4_clk_ip_lcd1_ctrl(struct clk *clk, int enable)
Jongpill Lee82260bf2010-08-18 22:49:24 +0900112{
113 return s5p_gatectrl(S5P_CLKGATE_IP_LCD1, clk, enable);
114}
115
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900116static int exynos4_clk_ip_fsys_ctrl(struct clk *clk, int enable)
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900117{
118 return s5p_gatectrl(S5P_CLKGATE_IP_FSYS, clk, enable);
119}
120
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900121static int exynos4_clk_ip_peril_ctrl(struct clk *clk, int enable)
Jongpill Lee5a847b42010-08-27 16:50:47 +0900122{
123 return s5p_gatectrl(S5P_CLKGATE_IP_PERIL, clk, enable);
124}
125
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900126static int exynos4_clk_ip_perir_ctrl(struct clk *clk, int enable)
Jongpill Lee82260bf2010-08-18 22:49:24 +0900127{
128 return s5p_gatectrl(S5P_CLKGATE_IP_PERIR, clk, enable);
129}
130
Changhwan Younc8bef142010-07-27 17:52:39 +0900131/* Core list of CMU_CPU side */
132
133static struct clksrc_clk clk_mout_apll = {
134 .clk = {
135 .name = "mout_apll",
Changhwan Younc8bef142010-07-27 17:52:39 +0900136 },
137 .sources = &clk_src_apll,
138 .reg_src = { .reg = S5P_CLKSRC_CPU, .shift = 0, .size = 1 },
Jongpill Lee3ff31022010-08-18 22:20:31 +0900139};
140
141static struct clksrc_clk clk_sclk_apll = {
142 .clk = {
143 .name = "sclk_apll",
Jongpill Lee3ff31022010-08-18 22:20:31 +0900144 .parent = &clk_mout_apll.clk,
145 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900146 .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 24, .size = 3 },
147};
148
149static struct clksrc_clk clk_mout_epll = {
150 .clk = {
151 .name = "mout_epll",
Changhwan Younc8bef142010-07-27 17:52:39 +0900152 },
153 .sources = &clk_src_epll,
154 .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 4, .size = 1 },
155};
156
157static struct clksrc_clk clk_mout_mpll = {
158 .clk = {
159 .name = "mout_mpll",
Changhwan Younc8bef142010-07-27 17:52:39 +0900160 },
161 .sources = &clk_src_mpll,
162 .reg_src = { .reg = S5P_CLKSRC_CPU, .shift = 8, .size = 1 },
163};
164
165static struct clk *clkset_moutcore_list[] = {
Jaecheol Lee8f3b9cf2010-09-18 10:50:46 +0900166 [0] = &clk_mout_apll.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900167 [1] = &clk_mout_mpll.clk,
168};
169
170static struct clksrc_sources clkset_moutcore = {
171 .sources = clkset_moutcore_list,
172 .nr_sources = ARRAY_SIZE(clkset_moutcore_list),
173};
174
175static struct clksrc_clk clk_moutcore = {
176 .clk = {
177 .name = "moutcore",
Changhwan Younc8bef142010-07-27 17:52:39 +0900178 },
179 .sources = &clkset_moutcore,
180 .reg_src = { .reg = S5P_CLKSRC_CPU, .shift = 16, .size = 1 },
181};
182
183static struct clksrc_clk clk_coreclk = {
184 .clk = {
185 .name = "core_clk",
Changhwan Younc8bef142010-07-27 17:52:39 +0900186 .parent = &clk_moutcore.clk,
187 },
188 .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 0, .size = 3 },
189};
190
191static struct clksrc_clk clk_armclk = {
192 .clk = {
193 .name = "armclk",
Changhwan Younc8bef142010-07-27 17:52:39 +0900194 .parent = &clk_coreclk.clk,
195 },
196};
197
198static struct clksrc_clk clk_aclk_corem0 = {
199 .clk = {
200 .name = "aclk_corem0",
Changhwan Younc8bef142010-07-27 17:52:39 +0900201 .parent = &clk_coreclk.clk,
202 },
203 .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 4, .size = 3 },
204};
205
206static struct clksrc_clk clk_aclk_cores = {
207 .clk = {
208 .name = "aclk_cores",
Changhwan Younc8bef142010-07-27 17:52:39 +0900209 .parent = &clk_coreclk.clk,
210 },
211 .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 4, .size = 3 },
212};
213
214static struct clksrc_clk clk_aclk_corem1 = {
215 .clk = {
216 .name = "aclk_corem1",
Changhwan Younc8bef142010-07-27 17:52:39 +0900217 .parent = &clk_coreclk.clk,
218 },
219 .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 8, .size = 3 },
220};
221
222static struct clksrc_clk clk_periphclk = {
223 .clk = {
224 .name = "periphclk",
Changhwan Younc8bef142010-07-27 17:52:39 +0900225 .parent = &clk_coreclk.clk,
226 },
227 .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 12, .size = 3 },
228};
229
Changhwan Younc8bef142010-07-27 17:52:39 +0900230/* Core list of CMU_CORE side */
231
232static struct clk *clkset_corebus_list[] = {
233 [0] = &clk_mout_mpll.clk,
Jongpill Lee3ff31022010-08-18 22:20:31 +0900234 [1] = &clk_sclk_apll.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900235};
236
237static struct clksrc_sources clkset_mout_corebus = {
238 .sources = clkset_corebus_list,
239 .nr_sources = ARRAY_SIZE(clkset_corebus_list),
240};
241
242static struct clksrc_clk clk_mout_corebus = {
243 .clk = {
244 .name = "mout_corebus",
Changhwan Younc8bef142010-07-27 17:52:39 +0900245 },
246 .sources = &clkset_mout_corebus,
Sunyoung Kang7af36b92010-09-18 10:59:31 +0900247 .reg_src = { .reg = S5P_CLKSRC_DMC, .shift = 4, .size = 1 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900248};
249
250static struct clksrc_clk clk_sclk_dmc = {
251 .clk = {
252 .name = "sclk_dmc",
Changhwan Younc8bef142010-07-27 17:52:39 +0900253 .parent = &clk_mout_corebus.clk,
254 },
Sunyoung Kang7af36b92010-09-18 10:59:31 +0900255 .reg_div = { .reg = S5P_CLKDIV_DMC0, .shift = 12, .size = 3 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900256};
257
258static struct clksrc_clk clk_aclk_cored = {
259 .clk = {
260 .name = "aclk_cored",
Changhwan Younc8bef142010-07-27 17:52:39 +0900261 .parent = &clk_sclk_dmc.clk,
262 },
Sunyoung Kang7af36b92010-09-18 10:59:31 +0900263 .reg_div = { .reg = S5P_CLKDIV_DMC0, .shift = 16, .size = 3 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900264};
265
266static struct clksrc_clk clk_aclk_corep = {
267 .clk = {
268 .name = "aclk_corep",
Changhwan Younc8bef142010-07-27 17:52:39 +0900269 .parent = &clk_aclk_cored.clk,
270 },
Sunyoung Kang7af36b92010-09-18 10:59:31 +0900271 .reg_div = { .reg = S5P_CLKDIV_DMC0, .shift = 20, .size = 3 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900272};
273
274static struct clksrc_clk clk_aclk_acp = {
275 .clk = {
276 .name = "aclk_acp",
Changhwan Younc8bef142010-07-27 17:52:39 +0900277 .parent = &clk_mout_corebus.clk,
278 },
Sunyoung Kang7af36b92010-09-18 10:59:31 +0900279 .reg_div = { .reg = S5P_CLKDIV_DMC0, .shift = 0, .size = 3 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900280};
281
282static struct clksrc_clk clk_pclk_acp = {
283 .clk = {
284 .name = "pclk_acp",
Changhwan Younc8bef142010-07-27 17:52:39 +0900285 .parent = &clk_aclk_acp.clk,
286 },
Sunyoung Kang7af36b92010-09-18 10:59:31 +0900287 .reg_div = { .reg = S5P_CLKDIV_DMC0, .shift = 4, .size = 3 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900288};
289
290/* Core list of CMU_TOP side */
291
292static struct clk *clkset_aclk_top_list[] = {
293 [0] = &clk_mout_mpll.clk,
Jongpill Lee3ff31022010-08-18 22:20:31 +0900294 [1] = &clk_sclk_apll.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900295};
296
Kukjin Kim9e235522010-08-18 22:06:02 +0900297static struct clksrc_sources clkset_aclk = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900298 .sources = clkset_aclk_top_list,
299 .nr_sources = ARRAY_SIZE(clkset_aclk_top_list),
300};
301
302static struct clksrc_clk clk_aclk_200 = {
303 .clk = {
304 .name = "aclk_200",
Changhwan Younc8bef142010-07-27 17:52:39 +0900305 },
Kukjin Kim9e235522010-08-18 22:06:02 +0900306 .sources = &clkset_aclk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900307 .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 12, .size = 1 },
308 .reg_div = { .reg = S5P_CLKDIV_TOP, .shift = 0, .size = 3 },
309};
310
Changhwan Younc8bef142010-07-27 17:52:39 +0900311static struct clksrc_clk clk_aclk_100 = {
312 .clk = {
313 .name = "aclk_100",
Changhwan Younc8bef142010-07-27 17:52:39 +0900314 },
Kukjin Kim9e235522010-08-18 22:06:02 +0900315 .sources = &clkset_aclk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900316 .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 16, .size = 1 },
317 .reg_div = { .reg = S5P_CLKDIV_TOP, .shift = 4, .size = 4 },
318};
319
Changhwan Younc8bef142010-07-27 17:52:39 +0900320static struct clksrc_clk clk_aclk_160 = {
321 .clk = {
322 .name = "aclk_160",
Changhwan Younc8bef142010-07-27 17:52:39 +0900323 },
Kukjin Kim9e235522010-08-18 22:06:02 +0900324 .sources = &clkset_aclk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900325 .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 20, .size = 1 },
326 .reg_div = { .reg = S5P_CLKDIV_TOP, .shift = 8, .size = 3 },
327};
328
Changhwan Younc8bef142010-07-27 17:52:39 +0900329static struct clksrc_clk clk_aclk_133 = {
330 .clk = {
331 .name = "aclk_133",
Changhwan Younc8bef142010-07-27 17:52:39 +0900332 },
Kukjin Kim9e235522010-08-18 22:06:02 +0900333 .sources = &clkset_aclk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900334 .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 24, .size = 1 },
335 .reg_div = { .reg = S5P_CLKDIV_TOP, .shift = 12, .size = 3 },
336};
337
338static struct clk *clkset_vpllsrc_list[] = {
339 [0] = &clk_fin_vpll,
340 [1] = &clk_sclk_hdmi27m,
341};
342
343static struct clksrc_sources clkset_vpllsrc = {
344 .sources = clkset_vpllsrc_list,
345 .nr_sources = ARRAY_SIZE(clkset_vpllsrc_list),
346};
347
348static struct clksrc_clk clk_vpllsrc = {
349 .clk = {
350 .name = "vpll_src",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900351 .enable = exynos4_clksrc_mask_top_ctrl,
Jongpill Lee37e01722010-08-18 22:33:43 +0900352 .ctrlbit = (1 << 0),
Changhwan Younc8bef142010-07-27 17:52:39 +0900353 },
354 .sources = &clkset_vpllsrc,
355 .reg_src = { .reg = S5P_CLKSRC_TOP1, .shift = 0, .size = 1 },
356};
357
358static struct clk *clkset_sclk_vpll_list[] = {
359 [0] = &clk_vpllsrc.clk,
360 [1] = &clk_fout_vpll,
361};
362
363static struct clksrc_sources clkset_sclk_vpll = {
364 .sources = clkset_sclk_vpll_list,
365 .nr_sources = ARRAY_SIZE(clkset_sclk_vpll_list),
366};
367
368static struct clksrc_clk clk_sclk_vpll = {
369 .clk = {
370 .name = "sclk_vpll",
Changhwan Younc8bef142010-07-27 17:52:39 +0900371 },
372 .sources = &clkset_sclk_vpll,
373 .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 8, .size = 1 },
374};
375
Kukjin Kim957c4612011-01-04 17:58:22 +0900376static struct clk init_clocks_off[] = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900377 {
378 .name = "timers",
Changhwan Younc8bef142010-07-27 17:52:39 +0900379 .parent = &clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900380 .enable = exynos4_clk_ip_peril_ctrl,
Changhwan Younc8bef142010-07-27 17:52:39 +0900381 .ctrlbit = (1<<24),
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900382 }, {
Jongpill Lee82260bf2010-08-18 22:49:24 +0900383 .name = "csis",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900384 .devname = "s5p-mipi-csis.0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900385 .enable = exynos4_clk_ip_cam_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900386 .ctrlbit = (1 << 4),
387 }, {
388 .name = "csis",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900389 .devname = "s5p-mipi-csis.1",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900390 .enable = exynos4_clk_ip_cam_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900391 .ctrlbit = (1 << 5),
392 }, {
393 .name = "fimc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900394 .devname = "exynos4-fimc.0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900395 .enable = exynos4_clk_ip_cam_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900396 .ctrlbit = (1 << 0),
397 }, {
398 .name = "fimc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900399 .devname = "exynos4-fimc.1",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900400 .enable = exynos4_clk_ip_cam_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900401 .ctrlbit = (1 << 1),
402 }, {
403 .name = "fimc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900404 .devname = "exynos4-fimc.2",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900405 .enable = exynos4_clk_ip_cam_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900406 .ctrlbit = (1 << 2),
407 }, {
408 .name = "fimc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900409 .devname = "exynos4-fimc.3",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900410 .enable = exynos4_clk_ip_cam_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900411 .ctrlbit = (1 << 3),
412 }, {
413 .name = "fimd",
Jingoo Han268a7ef2011-07-21 15:42:38 +0900414 .devname = "exynos4-fb.0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900415 .enable = exynos4_clk_ip_lcd0_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900416 .ctrlbit = (1 << 0),
417 }, {
418 .name = "fimd",
Jingoo Han268a7ef2011-07-21 15:42:38 +0900419 .devname = "exynos4-fb.1",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900420 .enable = exynos4_clk_ip_lcd1_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900421 .ctrlbit = (1 << 0),
422 }, {
Abhilash Kesavan40360212011-03-15 18:35:24 +0900423 .name = "sataphy",
Abhilash Kesavan40360212011-03-15 18:35:24 +0900424 .parent = &clk_aclk_133.clk,
425 .enable = exynos4_clk_ip_fsys_ctrl,
426 .ctrlbit = (1 << 3),
427 }, {
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900428 .name = "hsmmc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900429 .devname = "s3c-sdhci.0",
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900430 .parent = &clk_aclk_133.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900431 .enable = exynos4_clk_ip_fsys_ctrl,
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900432 .ctrlbit = (1 << 5),
433 }, {
434 .name = "hsmmc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900435 .devname = "s3c-sdhci.1",
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900436 .parent = &clk_aclk_133.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900437 .enable = exynos4_clk_ip_fsys_ctrl,
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900438 .ctrlbit = (1 << 6),
439 }, {
440 .name = "hsmmc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900441 .devname = "s3c-sdhci.2",
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900442 .parent = &clk_aclk_133.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900443 .enable = exynos4_clk_ip_fsys_ctrl,
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900444 .ctrlbit = (1 << 7),
445 }, {
446 .name = "hsmmc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900447 .devname = "s3c-sdhci.3",
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900448 .parent = &clk_aclk_133.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900449 .enable = exynos4_clk_ip_fsys_ctrl,
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900450 .ctrlbit = (1 << 8),
451 }, {
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900452 .name = "dwmmc",
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900453 .parent = &clk_aclk_133.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900454 .enable = exynos4_clk_ip_fsys_ctrl,
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900455 .ctrlbit = (1 << 9),
Jongpill Lee82260bf2010-08-18 22:49:24 +0900456 }, {
457 .name = "sata",
Abhilash Kesavan40360212011-03-15 18:35:24 +0900458 .parent = &clk_aclk_133.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900459 .enable = exynos4_clk_ip_fsys_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900460 .ctrlbit = (1 << 10),
461 }, {
Boojin Kimbf856fb2011-09-02 09:44:36 +0900462 .name = "dma",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900463 .devname = "s3c-pl330.0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900464 .enable = exynos4_clk_ip_fsys_ctrl,
Jassi Brar3055c6d2010-12-21 09:54:35 +0900465 .ctrlbit = (1 << 0),
466 }, {
Boojin Kimbf856fb2011-09-02 09:44:36 +0900467 .name = "dma",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900468 .devname = "s3c-pl330.1",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900469 .enable = exynos4_clk_ip_fsys_ctrl,
Jassi Brar3055c6d2010-12-21 09:54:35 +0900470 .ctrlbit = (1 << 1),
471 }, {
Jongpill Lee82260bf2010-08-18 22:49:24 +0900472 .name = "adc",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900473 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900474 .ctrlbit = (1 << 15),
475 }, {
Naveen Krishna Chf9d7bcb2011-02-22 17:13:42 +0900476 .name = "keypad",
Naveen Krishna Chf9d7bcb2011-02-22 17:13:42 +0900477 .enable = exynos4_clk_ip_perir_ctrl,
478 .ctrlbit = (1 << 16),
479 }, {
Changhwan Youncdff6e62010-09-20 15:25:51 +0900480 .name = "rtc",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900481 .enable = exynos4_clk_ip_perir_ctrl,
Changhwan Youncdff6e62010-09-20 15:25:51 +0900482 .ctrlbit = (1 << 15),
483 }, {
Jongpill Lee82260bf2010-08-18 22:49:24 +0900484 .name = "watchdog",
Inderpal Singhf5fb4a22011-03-08 07:13:45 +0900485 .parent = &clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900486 .enable = exynos4_clk_ip_perir_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900487 .ctrlbit = (1 << 14),
488 }, {
489 .name = "usbhost",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900490 .enable = exynos4_clk_ip_fsys_ctrl ,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900491 .ctrlbit = (1 << 12),
492 }, {
493 .name = "otg",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900494 .enable = exynos4_clk_ip_fsys_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900495 .ctrlbit = (1 << 13),
496 }, {
497 .name = "spi",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900498 .devname = "s3c64xx-spi.0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900499 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900500 .ctrlbit = (1 << 16),
501 }, {
502 .name = "spi",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900503 .devname = "s3c64xx-spi.1",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900504 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900505 .ctrlbit = (1 << 17),
506 }, {
507 .name = "spi",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900508 .devname = "s3c64xx-spi.2",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900509 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900510 .ctrlbit = (1 << 18),
511 }, {
Jassi Brar2d270432010-12-21 09:57:03 +0900512 .name = "iis",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900513 .devname = "samsung-i2s.0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900514 .enable = exynos4_clk_ip_peril_ctrl,
Jassi Brar2d270432010-12-21 09:57:03 +0900515 .ctrlbit = (1 << 19),
516 }, {
517 .name = "iis",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900518 .devname = "samsung-i2s.1",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900519 .enable = exynos4_clk_ip_peril_ctrl,
Jassi Brar2d270432010-12-21 09:57:03 +0900520 .ctrlbit = (1 << 20),
521 }, {
522 .name = "iis",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900523 .devname = "samsung-i2s.2",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900524 .enable = exynos4_clk_ip_peril_ctrl,
Jassi Brar2d270432010-12-21 09:57:03 +0900525 .ctrlbit = (1 << 21),
526 }, {
Jassi Braraa227552010-12-21 09:54:57 +0900527 .name = "ac97",
528 .id = -1,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900529 .enable = exynos4_clk_ip_peril_ctrl,
Jassi Braraa227552010-12-21 09:54:57 +0900530 .ctrlbit = (1 << 27),
531 }, {
Jongpill Lee82260bf2010-08-18 22:49:24 +0900532 .name = "fimg2d",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900533 .enable = exynos4_clk_ip_image_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900534 .ctrlbit = (1 << 0),
535 }, {
Kamil Debski0f75a962011-07-21 16:42:30 +0900536 .name = "mfc",
537 .devname = "s5p-mfc",
538 .enable = exynos4_clk_ip_mfc_ctrl,
539 .ctrlbit = (1 << 0),
540 }, {
Jongpill Lee82260bf2010-08-18 22:49:24 +0900541 .name = "i2c",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900542 .devname = "s3c2440-i2c.0",
Jongpill Lee82260bf2010-08-18 22:49:24 +0900543 .parent = &clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900544 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900545 .ctrlbit = (1 << 6),
546 }, {
547 .name = "i2c",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900548 .devname = "s3c2440-i2c.1",
Jongpill Lee82260bf2010-08-18 22:49:24 +0900549 .parent = &clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900550 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900551 .ctrlbit = (1 << 7),
552 }, {
553 .name = "i2c",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900554 .devname = "s3c2440-i2c.2",
Jongpill Lee82260bf2010-08-18 22:49:24 +0900555 .parent = &clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900556 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900557 .ctrlbit = (1 << 8),
558 }, {
559 .name = "i2c",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900560 .devname = "s3c2440-i2c.3",
Jongpill Lee82260bf2010-08-18 22:49:24 +0900561 .parent = &clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900562 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900563 .ctrlbit = (1 << 9),
564 }, {
565 .name = "i2c",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900566 .devname = "s3c2440-i2c.4",
Jongpill Lee82260bf2010-08-18 22:49:24 +0900567 .parent = &clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900568 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900569 .ctrlbit = (1 << 10),
570 }, {
571 .name = "i2c",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900572 .devname = "s3c2440-i2c.5",
Jongpill Lee82260bf2010-08-18 22:49:24 +0900573 .parent = &clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900574 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900575 .ctrlbit = (1 << 11),
576 }, {
577 .name = "i2c",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900578 .devname = "s3c2440-i2c.6",
Jongpill Lee82260bf2010-08-18 22:49:24 +0900579 .parent = &clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900580 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900581 .ctrlbit = (1 << 12),
582 }, {
583 .name = "i2c",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900584 .devname = "s3c2440-i2c.7",
Jongpill Lee82260bf2010-08-18 22:49:24 +0900585 .parent = &clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900586 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900587 .ctrlbit = (1 << 13),
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900588 }, {
589 .name = "SYSMMU_MDMA",
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900590 .enable = exynos4_clk_ip_image_ctrl,
591 .ctrlbit = (1 << 5),
592 }, {
593 .name = "SYSMMU_FIMC0",
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900594 .enable = exynos4_clk_ip_cam_ctrl,
595 .ctrlbit = (1 << 7),
596 }, {
597 .name = "SYSMMU_FIMC1",
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900598 .enable = exynos4_clk_ip_cam_ctrl,
599 .ctrlbit = (1 << 8),
600 }, {
601 .name = "SYSMMU_FIMC2",
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900602 .enable = exynos4_clk_ip_cam_ctrl,
603 .ctrlbit = (1 << 9),
604 }, {
605 .name = "SYSMMU_FIMC3",
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900606 .enable = exynos4_clk_ip_cam_ctrl,
607 .ctrlbit = (1 << 10),
608 }, {
609 .name = "SYSMMU_JPEG",
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900610 .enable = exynos4_clk_ip_cam_ctrl,
611 .ctrlbit = (1 << 11),
612 }, {
613 .name = "SYSMMU_FIMD0",
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900614 .enable = exynos4_clk_ip_lcd0_ctrl,
615 .ctrlbit = (1 << 4),
616 }, {
617 .name = "SYSMMU_FIMD1",
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900618 .enable = exynos4_clk_ip_lcd1_ctrl,
619 .ctrlbit = (1 << 4),
620 }, {
621 .name = "SYSMMU_PCIe",
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900622 .enable = exynos4_clk_ip_fsys_ctrl,
623 .ctrlbit = (1 << 18),
624 }, {
625 .name = "SYSMMU_G2D",
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900626 .enable = exynos4_clk_ip_image_ctrl,
627 .ctrlbit = (1 << 3),
628 }, {
629 .name = "SYSMMU_ROTATOR",
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900630 .enable = exynos4_clk_ip_image_ctrl,
631 .ctrlbit = (1 << 4),
632 }, {
633 .name = "SYSMMU_TV",
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900634 .enable = exynos4_clk_ip_tv_ctrl,
635 .ctrlbit = (1 << 4),
636 }, {
637 .name = "SYSMMU_MFC_L",
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900638 .enable = exynos4_clk_ip_mfc_ctrl,
639 .ctrlbit = (1 << 1),
640 }, {
641 .name = "SYSMMU_MFC_R",
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900642 .enable = exynos4_clk_ip_mfc_ctrl,
643 .ctrlbit = (1 << 2),
644 }
Changhwan Younc8bef142010-07-27 17:52:39 +0900645};
646
647static struct clk init_clocks[] = {
Jongpill Lee5a847b42010-08-27 16:50:47 +0900648 {
649 .name = "uart",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900650 .devname = "s5pv210-uart.0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900651 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee5a847b42010-08-27 16:50:47 +0900652 .ctrlbit = (1 << 0),
653 }, {
654 .name = "uart",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900655 .devname = "s5pv210-uart.1",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900656 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee5a847b42010-08-27 16:50:47 +0900657 .ctrlbit = (1 << 1),
658 }, {
659 .name = "uart",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900660 .devname = "s5pv210-uart.2",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900661 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee5a847b42010-08-27 16:50:47 +0900662 .ctrlbit = (1 << 2),
663 }, {
664 .name = "uart",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900665 .devname = "s5pv210-uart.3",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900666 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee5a847b42010-08-27 16:50:47 +0900667 .ctrlbit = (1 << 3),
668 }, {
669 .name = "uart",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900670 .devname = "s5pv210-uart.4",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900671 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee5a847b42010-08-27 16:50:47 +0900672 .ctrlbit = (1 << 4),
673 }, {
674 .name = "uart",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900675 .devname = "s5pv210-uart.5",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900676 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee5a847b42010-08-27 16:50:47 +0900677 .ctrlbit = (1 << 5),
678 }
Changhwan Younc8bef142010-07-27 17:52:39 +0900679};
680
681static struct clk *clkset_group_list[] = {
682 [0] = &clk_ext_xtal_mux,
683 [1] = &clk_xusbxti,
684 [2] = &clk_sclk_hdmi27m,
Jongpill Leeb99380e2010-08-18 22:16:45 +0900685 [3] = &clk_sclk_usbphy0,
686 [4] = &clk_sclk_usbphy1,
687 [5] = &clk_sclk_hdmiphy,
Changhwan Younc8bef142010-07-27 17:52:39 +0900688 [6] = &clk_mout_mpll.clk,
689 [7] = &clk_mout_epll.clk,
690 [8] = &clk_sclk_vpll.clk,
691};
692
693static struct clksrc_sources clkset_group = {
694 .sources = clkset_group_list,
695 .nr_sources = ARRAY_SIZE(clkset_group_list),
696};
697
Jongpill Lee06cba8d2010-08-18 22:51:23 +0900698static struct clk *clkset_mout_g2d0_list[] = {
699 [0] = &clk_mout_mpll.clk,
700 [1] = &clk_sclk_apll.clk,
701};
702
703static struct clksrc_sources clkset_mout_g2d0 = {
704 .sources = clkset_mout_g2d0_list,
705 .nr_sources = ARRAY_SIZE(clkset_mout_g2d0_list),
706};
707
708static struct clksrc_clk clk_mout_g2d0 = {
709 .clk = {
710 .name = "mout_g2d0",
Jongpill Lee06cba8d2010-08-18 22:51:23 +0900711 },
712 .sources = &clkset_mout_g2d0,
713 .reg_src = { .reg = S5P_CLKSRC_IMAGE, .shift = 0, .size = 1 },
714};
715
716static struct clk *clkset_mout_g2d1_list[] = {
717 [0] = &clk_mout_epll.clk,
718 [1] = &clk_sclk_vpll.clk,
719};
720
721static struct clksrc_sources clkset_mout_g2d1 = {
722 .sources = clkset_mout_g2d1_list,
723 .nr_sources = ARRAY_SIZE(clkset_mout_g2d1_list),
724};
725
726static struct clksrc_clk clk_mout_g2d1 = {
727 .clk = {
728 .name = "mout_g2d1",
Jongpill Lee06cba8d2010-08-18 22:51:23 +0900729 },
730 .sources = &clkset_mout_g2d1,
731 .reg_src = { .reg = S5P_CLKSRC_IMAGE, .shift = 4, .size = 1 },
732};
733
734static struct clk *clkset_mout_g2d_list[] = {
735 [0] = &clk_mout_g2d0.clk,
736 [1] = &clk_mout_g2d1.clk,
737};
738
739static struct clksrc_sources clkset_mout_g2d = {
740 .sources = clkset_mout_g2d_list,
741 .nr_sources = ARRAY_SIZE(clkset_mout_g2d_list),
742};
743
Kamil Debski0f75a962011-07-21 16:42:30 +0900744static struct clk *clkset_mout_mfc0_list[] = {
745 [0] = &clk_mout_mpll.clk,
746 [1] = &clk_sclk_apll.clk,
747};
748
749static struct clksrc_sources clkset_mout_mfc0 = {
750 .sources = clkset_mout_mfc0_list,
751 .nr_sources = ARRAY_SIZE(clkset_mout_mfc0_list),
752};
753
754static struct clksrc_clk clk_mout_mfc0 = {
755 .clk = {
756 .name = "mout_mfc0",
757 },
758 .sources = &clkset_mout_mfc0,
759 .reg_src = { .reg = S5P_CLKSRC_MFC, .shift = 0, .size = 1 },
760};
761
762static struct clk *clkset_mout_mfc1_list[] = {
763 [0] = &clk_mout_epll.clk,
764 [1] = &clk_sclk_vpll.clk,
765};
766
767static struct clksrc_sources clkset_mout_mfc1 = {
768 .sources = clkset_mout_mfc1_list,
769 .nr_sources = ARRAY_SIZE(clkset_mout_mfc1_list),
770};
771
772static struct clksrc_clk clk_mout_mfc1 = {
773 .clk = {
774 .name = "mout_mfc1",
775 },
776 .sources = &clkset_mout_mfc1,
777 .reg_src = { .reg = S5P_CLKSRC_MFC, .shift = 4, .size = 1 },
778};
779
780static struct clk *clkset_mout_mfc_list[] = {
781 [0] = &clk_mout_mfc0.clk,
782 [1] = &clk_mout_mfc1.clk,
783};
784
785static struct clksrc_sources clkset_mout_mfc = {
786 .sources = clkset_mout_mfc_list,
787 .nr_sources = ARRAY_SIZE(clkset_mout_mfc_list),
788};
789
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900790static struct clksrc_clk clk_dout_mmc0 = {
791 .clk = {
792 .name = "dout_mmc0",
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900793 },
794 .sources = &clkset_group,
795 .reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 0, .size = 4 },
796 .reg_div = { .reg = S5P_CLKDIV_FSYS1, .shift = 0, .size = 4 },
797};
798
799static struct clksrc_clk clk_dout_mmc1 = {
800 .clk = {
801 .name = "dout_mmc1",
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900802 },
803 .sources = &clkset_group,
804 .reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 4, .size = 4 },
805 .reg_div = { .reg = S5P_CLKDIV_FSYS1, .shift = 16, .size = 4 },
806};
807
808static struct clksrc_clk clk_dout_mmc2 = {
809 .clk = {
810 .name = "dout_mmc2",
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900811 },
812 .sources = &clkset_group,
813 .reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 8, .size = 4 },
814 .reg_div = { .reg = S5P_CLKDIV_FSYS2, .shift = 0, .size = 4 },
815};
816
817static struct clksrc_clk clk_dout_mmc3 = {
818 .clk = {
819 .name = "dout_mmc3",
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900820 },
821 .sources = &clkset_group,
822 .reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 12, .size = 4 },
823 .reg_div = { .reg = S5P_CLKDIV_FSYS2, .shift = 16, .size = 4 },
824};
825
826static struct clksrc_clk clk_dout_mmc4 = {
827 .clk = {
828 .name = "dout_mmc4",
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900829 },
830 .sources = &clkset_group,
831 .reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 16, .size = 4 },
832 .reg_div = { .reg = S5P_CLKDIV_FSYS3, .shift = 0, .size = 4 },
833};
834
Changhwan Younc8bef142010-07-27 17:52:39 +0900835static struct clksrc_clk clksrcs[] = {
836 {
837 .clk = {
838 .name = "uclk1",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900839 .devname = "s5pv210-uart.0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900840 .enable = exynos4_clksrc_mask_peril0_ctrl,
Jongpill Lee5a847b42010-08-27 16:50:47 +0900841 .ctrlbit = (1 << 0),
Changhwan Younc8bef142010-07-27 17:52:39 +0900842 },
843 .sources = &clkset_group,
844 .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 0, .size = 4 },
845 .reg_div = { .reg = S5P_CLKDIV_PERIL0, .shift = 0, .size = 4 },
846 }, {
847 .clk = {
848 .name = "uclk1",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900849 .devname = "s5pv210-uart.1",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900850 .enable = exynos4_clksrc_mask_peril0_ctrl,
Jongpill Lee3297c2e2010-08-27 17:53:26 +0900851 .ctrlbit = (1 << 4),
Changhwan Younc8bef142010-07-27 17:52:39 +0900852 },
853 .sources = &clkset_group,
854 .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 4, .size = 4 },
855 .reg_div = { .reg = S5P_CLKDIV_PERIL0, .shift = 4, .size = 4 },
856 }, {
857 .clk = {
858 .name = "uclk1",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900859 .devname = "s5pv210-uart.2",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900860 .enable = exynos4_clksrc_mask_peril0_ctrl,
Jongpill Lee3297c2e2010-08-27 17:53:26 +0900861 .ctrlbit = (1 << 8),
Changhwan Younc8bef142010-07-27 17:52:39 +0900862 },
863 .sources = &clkset_group,
864 .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 8, .size = 4 },
865 .reg_div = { .reg = S5P_CLKDIV_PERIL0, .shift = 8, .size = 4 },
866 }, {
867 .clk = {
868 .name = "uclk1",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900869 .devname = "s5pv210-uart.3",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900870 .enable = exynos4_clksrc_mask_peril0_ctrl,
Jongpill Lee3297c2e2010-08-27 17:53:26 +0900871 .ctrlbit = (1 << 12),
Changhwan Younc8bef142010-07-27 17:52:39 +0900872 },
873 .sources = &clkset_group,
874 .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 12, .size = 4 },
875 .reg_div = { .reg = S5P_CLKDIV_PERIL0, .shift = 12, .size = 4 },
876 }, {
877 .clk = {
878 .name = "sclk_pwm",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900879 .enable = exynos4_clksrc_mask_peril0_ctrl,
Changhwan Younc8bef142010-07-27 17:52:39 +0900880 .ctrlbit = (1 << 24),
881 },
882 .sources = &clkset_group,
883 .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 24, .size = 4 },
884 .reg_div = { .reg = S5P_CLKDIV_PERIL3, .shift = 0, .size = 4 },
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900885 }, {
886 .clk = {
Jongpill Lee33f469d2010-08-18 22:54:48 +0900887 .name = "sclk_csis",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900888 .devname = "s5p-mipi-csis.0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900889 .enable = exynos4_clksrc_mask_cam_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +0900890 .ctrlbit = (1 << 24),
891 },
892 .sources = &clkset_group,
893 .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 24, .size = 4 },
894 .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 24, .size = 4 },
895 }, {
896 .clk = {
897 .name = "sclk_csis",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900898 .devname = "s5p-mipi-csis.1",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900899 .enable = exynos4_clksrc_mask_cam_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +0900900 .ctrlbit = (1 << 28),
901 },
902 .sources = &clkset_group,
903 .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 28, .size = 4 },
904 .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 28, .size = 4 },
905 }, {
906 .clk = {
907 .name = "sclk_cam",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900908 .devname = "exynos4-fimc.0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900909 .enable = exynos4_clksrc_mask_cam_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +0900910 .ctrlbit = (1 << 16),
911 },
912 .sources = &clkset_group,
913 .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 16, .size = 4 },
914 .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 16, .size = 4 },
915 }, {
916 .clk = {
917 .name = "sclk_cam",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900918 .devname = "exynos4-fimc.1",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900919 .enable = exynos4_clksrc_mask_cam_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +0900920 .ctrlbit = (1 << 20),
921 },
922 .sources = &clkset_group,
923 .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 20, .size = 4 },
924 .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 20, .size = 4 },
925 }, {
926 .clk = {
927 .name = "sclk_fimc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900928 .devname = "exynos4-fimc.0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900929 .enable = exynos4_clksrc_mask_cam_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +0900930 .ctrlbit = (1 << 0),
931 },
932 .sources = &clkset_group,
933 .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 0, .size = 4 },
934 .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 0, .size = 4 },
935 }, {
936 .clk = {
937 .name = "sclk_fimc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900938 .devname = "exynos4-fimc.1",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900939 .enable = exynos4_clksrc_mask_cam_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +0900940 .ctrlbit = (1 << 4),
941 },
942 .sources = &clkset_group,
943 .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 4, .size = 4 },
944 .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 4, .size = 4 },
945 }, {
946 .clk = {
947 .name = "sclk_fimc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900948 .devname = "exynos4-fimc.2",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900949 .enable = exynos4_clksrc_mask_cam_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +0900950 .ctrlbit = (1 << 8),
951 },
952 .sources = &clkset_group,
953 .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 8, .size = 4 },
954 .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 8, .size = 4 },
955 }, {
956 .clk = {
957 .name = "sclk_fimc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900958 .devname = "exynos4-fimc.3",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900959 .enable = exynos4_clksrc_mask_cam_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +0900960 .ctrlbit = (1 << 12),
961 },
962 .sources = &clkset_group,
963 .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 12, .size = 4 },
964 .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 12, .size = 4 },
965 }, {
966 .clk = {
967 .name = "sclk_fimd",
Jingoo Han268a7ef2011-07-21 15:42:38 +0900968 .devname = "exynos4-fb.0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900969 .enable = exynos4_clksrc_mask_lcd0_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +0900970 .ctrlbit = (1 << 0),
971 },
972 .sources = &clkset_group,
973 .reg_src = { .reg = S5P_CLKSRC_LCD0, .shift = 0, .size = 4 },
974 .reg_div = { .reg = S5P_CLKDIV_LCD0, .shift = 0, .size = 4 },
975 }, {
976 .clk = {
977 .name = "sclk_fimd",
Jingoo Han268a7ef2011-07-21 15:42:38 +0900978 .devname = "exynos4-fb.1",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900979 .enable = exynos4_clksrc_mask_lcd1_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +0900980 .ctrlbit = (1 << 0),
981 },
982 .sources = &clkset_group,
983 .reg_src = { .reg = S5P_CLKSRC_LCD1, .shift = 0, .size = 4 },
984 .reg_div = { .reg = S5P_CLKDIV_LCD1, .shift = 0, .size = 4 },
985 }, {
986 .clk = {
987 .name = "sclk_sata",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900988 .enable = exynos4_clksrc_mask_fsys_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +0900989 .ctrlbit = (1 << 24),
990 },
991 .sources = &clkset_mout_corebus,
992 .reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 24, .size = 1 },
993 .reg_div = { .reg = S5P_CLKDIV_FSYS0, .shift = 20, .size = 4 },
994 }, {
995 .clk = {
996 .name = "sclk_spi",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900997 .devname = "s3c64xx-spi.0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900998 .enable = exynos4_clksrc_mask_peril1_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +0900999 .ctrlbit = (1 << 16),
1000 },
1001 .sources = &clkset_group,
1002 .reg_src = { .reg = S5P_CLKSRC_PERIL1, .shift = 16, .size = 4 },
1003 .reg_div = { .reg = S5P_CLKDIV_PERIL1, .shift = 0, .size = 4 },
1004 }, {
1005 .clk = {
1006 .name = "sclk_spi",
Thomas Abrahambadc4f22011-06-14 19:12:27 +09001007 .devname = "s3c64xx-spi.1",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001008 .enable = exynos4_clksrc_mask_peril1_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +09001009 .ctrlbit = (1 << 20),
1010 },
1011 .sources = &clkset_group,
1012 .reg_src = { .reg = S5P_CLKSRC_PERIL1, .shift = 20, .size = 4 },
1013 .reg_div = { .reg = S5P_CLKDIV_PERIL1, .shift = 16, .size = 4 },
1014 }, {
1015 .clk = {
1016 .name = "sclk_spi",
Thomas Abrahambadc4f22011-06-14 19:12:27 +09001017 .devname = "s3c64xx-spi.2",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001018 .enable = exynos4_clksrc_mask_peril1_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +09001019 .ctrlbit = (1 << 24),
1020 },
1021 .sources = &clkset_group,
1022 .reg_src = { .reg = S5P_CLKSRC_PERIL1, .shift = 24, .size = 4 },
1023 .reg_div = { .reg = S5P_CLKDIV_PERIL2, .shift = 0, .size = 4 },
1024 }, {
1025 .clk = {
1026 .name = "sclk_fimg2d",
Jongpill Lee33f469d2010-08-18 22:54:48 +09001027 },
1028 .sources = &clkset_mout_g2d,
1029 .reg_src = { .reg = S5P_CLKSRC_IMAGE, .shift = 8, .size = 1 },
1030 .reg_div = { .reg = S5P_CLKDIV_IMAGE, .shift = 0, .size = 4 },
1031 }, {
1032 .clk = {
Kamil Debski0f75a962011-07-21 16:42:30 +09001033 .name = "sclk_mfc",
1034 .devname = "s5p-mfc",
1035 },
1036 .sources = &clkset_mout_mfc,
1037 .reg_src = { .reg = S5P_CLKSRC_MFC, .shift = 8, .size = 1 },
1038 .reg_div = { .reg = S5P_CLKDIV_MFC, .shift = 0, .size = 4 },
1039 }, {
1040 .clk = {
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001041 .name = "sclk_mmc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +09001042 .devname = "s3c-sdhci.0",
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001043 .parent = &clk_dout_mmc0.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001044 .enable = exynos4_clksrc_mask_fsys_ctrl,
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001045 .ctrlbit = (1 << 0),
1046 },
1047 .reg_div = { .reg = S5P_CLKDIV_FSYS1, .shift = 8, .size = 8 },
1048 }, {
1049 .clk = {
1050 .name = "sclk_mmc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +09001051 .devname = "s3c-sdhci.1",
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001052 .parent = &clk_dout_mmc1.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001053 .enable = exynos4_clksrc_mask_fsys_ctrl,
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001054 .ctrlbit = (1 << 4),
1055 },
1056 .reg_div = { .reg = S5P_CLKDIV_FSYS1, .shift = 24, .size = 8 },
1057 }, {
1058 .clk = {
1059 .name = "sclk_mmc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +09001060 .devname = "s3c-sdhci.2",
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001061 .parent = &clk_dout_mmc2.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001062 .enable = exynos4_clksrc_mask_fsys_ctrl,
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001063 .ctrlbit = (1 << 8),
1064 },
1065 .reg_div = { .reg = S5P_CLKDIV_FSYS2, .shift = 8, .size = 8 },
1066 }, {
1067 .clk = {
1068 .name = "sclk_mmc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +09001069 .devname = "s3c-sdhci.3",
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001070 .parent = &clk_dout_mmc3.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001071 .enable = exynos4_clksrc_mask_fsys_ctrl,
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001072 .ctrlbit = (1 << 12),
1073 },
1074 .reg_div = { .reg = S5P_CLKDIV_FSYS2, .shift = 24, .size = 8 },
1075 }, {
1076 .clk = {
Thomas Abrahambadc4f22011-06-14 19:12:27 +09001077 .name = "sclk_dwmmc",
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001078 .parent = &clk_dout_mmc4.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001079 .enable = exynos4_clksrc_mask_fsys_ctrl,
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001080 .ctrlbit = (1 << 16),
1081 },
1082 .reg_div = { .reg = S5P_CLKDIV_FSYS3, .shift = 8, .size = 8 },
1083 }
Changhwan Younc8bef142010-07-27 17:52:39 +09001084};
1085
1086/* Clock initialization code */
1087static struct clksrc_clk *sysclks[] = {
1088 &clk_mout_apll,
Jongpill Lee3ff31022010-08-18 22:20:31 +09001089 &clk_sclk_apll,
Changhwan Younc8bef142010-07-27 17:52:39 +09001090 &clk_mout_epll,
1091 &clk_mout_mpll,
1092 &clk_moutcore,
1093 &clk_coreclk,
1094 &clk_armclk,
1095 &clk_aclk_corem0,
1096 &clk_aclk_cores,
1097 &clk_aclk_corem1,
1098 &clk_periphclk,
Changhwan Younc8bef142010-07-27 17:52:39 +09001099 &clk_mout_corebus,
1100 &clk_sclk_dmc,
1101 &clk_aclk_cored,
1102 &clk_aclk_corep,
1103 &clk_aclk_acp,
1104 &clk_pclk_acp,
1105 &clk_vpllsrc,
1106 &clk_sclk_vpll,
1107 &clk_aclk_200,
1108 &clk_aclk_100,
1109 &clk_aclk_160,
1110 &clk_aclk_133,
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001111 &clk_dout_mmc0,
1112 &clk_dout_mmc1,
1113 &clk_dout_mmc2,
1114 &clk_dout_mmc3,
1115 &clk_dout_mmc4,
Kamil Debski0f75a962011-07-21 16:42:30 +09001116 &clk_mout_mfc0,
1117 &clk_mout_mfc1,
Changhwan Younc8bef142010-07-27 17:52:39 +09001118};
1119
Jaecheol Lee877d1b52010-12-23 14:25:31 +09001120static int xtal_rate;
1121
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001122static unsigned long exynos4_fout_apll_get_rate(struct clk *clk)
Jaecheol Lee877d1b52010-12-23 14:25:31 +09001123{
1124 return s5p_get_pll45xx(xtal_rate, __raw_readl(S5P_APLL_CON0), pll_4508);
1125}
1126
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001127static struct clk_ops exynos4_fout_apll_ops = {
1128 .get_rate = exynos4_fout_apll_get_rate,
Jaecheol Lee877d1b52010-12-23 14:25:31 +09001129};
1130
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001131void __init_or_cpufreq exynos4_setup_clocks(void)
Changhwan Younc8bef142010-07-27 17:52:39 +09001132{
1133 struct clk *xtal_clk;
1134 unsigned long apll;
1135 unsigned long mpll;
1136 unsigned long epll;
1137 unsigned long vpll;
1138 unsigned long vpllsrc;
1139 unsigned long xtal;
1140 unsigned long armclk;
Changhwan Younc8bef142010-07-27 17:52:39 +09001141 unsigned long sclk_dmc;
Jongpill Lee228ef982010-08-18 22:24:53 +09001142 unsigned long aclk_200;
1143 unsigned long aclk_100;
1144 unsigned long aclk_160;
1145 unsigned long aclk_133;
Changhwan Younc8bef142010-07-27 17:52:39 +09001146 unsigned int ptr;
1147
1148 printk(KERN_DEBUG "%s: registering clocks\n", __func__);
1149
1150 xtal_clk = clk_get(NULL, "xtal");
1151 BUG_ON(IS_ERR(xtal_clk));
1152
1153 xtal = clk_get_rate(xtal_clk);
Jaecheol Lee877d1b52010-12-23 14:25:31 +09001154
1155 xtal_rate = xtal;
1156
Changhwan Younc8bef142010-07-27 17:52:39 +09001157 clk_put(xtal_clk);
1158
1159 printk(KERN_DEBUG "%s: xtal is %ld\n", __func__, xtal);
1160
1161 apll = s5p_get_pll45xx(xtal, __raw_readl(S5P_APLL_CON0), pll_4508);
1162 mpll = s5p_get_pll45xx(xtal, __raw_readl(S5P_MPLL_CON0), pll_4508);
1163 epll = s5p_get_pll46xx(xtal, __raw_readl(S5P_EPLL_CON0),
Jongpill Lee4d235f72010-08-18 22:13:49 +09001164 __raw_readl(S5P_EPLL_CON1), pll_4600);
Changhwan Younc8bef142010-07-27 17:52:39 +09001165
1166 vpllsrc = clk_get_rate(&clk_vpllsrc.clk);
1167 vpll = s5p_get_pll46xx(vpllsrc, __raw_readl(S5P_VPLL_CON0),
Jongpill Lee4d235f72010-08-18 22:13:49 +09001168 __raw_readl(S5P_VPLL_CON1), pll_4650);
Changhwan Younc8bef142010-07-27 17:52:39 +09001169
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001170 clk_fout_apll.ops = &exynos4_fout_apll_ops;
Changhwan Younc8bef142010-07-27 17:52:39 +09001171 clk_fout_mpll.rate = mpll;
1172 clk_fout_epll.rate = epll;
1173 clk_fout_vpll.rate = vpll;
1174
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001175 printk(KERN_INFO "EXYNOS4: PLL settings, A=%ld, M=%ld, E=%ld V=%ld",
Changhwan Younc8bef142010-07-27 17:52:39 +09001176 apll, mpll, epll, vpll);
1177
1178 armclk = clk_get_rate(&clk_armclk.clk);
Changhwan Younc8bef142010-07-27 17:52:39 +09001179 sclk_dmc = clk_get_rate(&clk_sclk_dmc.clk);
Changhwan Younc8bef142010-07-27 17:52:39 +09001180
Jongpill Lee228ef982010-08-18 22:24:53 +09001181 aclk_200 = clk_get_rate(&clk_aclk_200.clk);
1182 aclk_100 = clk_get_rate(&clk_aclk_100.clk);
1183 aclk_160 = clk_get_rate(&clk_aclk_160.clk);
1184 aclk_133 = clk_get_rate(&clk_aclk_133.clk);
1185
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001186 printk(KERN_INFO "EXYNOS4: ARMCLK=%ld, DMC=%ld, ACLK200=%ld\n"
Jongpill Lee228ef982010-08-18 22:24:53 +09001187 "ACLK100=%ld, ACLK160=%ld, ACLK133=%ld\n",
1188 armclk, sclk_dmc, aclk_200,
1189 aclk_100, aclk_160, aclk_133);
Changhwan Younc8bef142010-07-27 17:52:39 +09001190
1191 clk_f.rate = armclk;
1192 clk_h.rate = sclk_dmc;
Jongpill Lee228ef982010-08-18 22:24:53 +09001193 clk_p.rate = aclk_100;
Changhwan Younc8bef142010-07-27 17:52:39 +09001194
1195 for (ptr = 0; ptr < ARRAY_SIZE(clksrcs); ptr++)
1196 s3c_set_clksrc(&clksrcs[ptr], true);
1197}
1198
1199static struct clk *clks[] __initdata = {
1200 /* Nothing here yet */
1201};
1202
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001203void __init exynos4_register_clocks(void)
Changhwan Younc8bef142010-07-27 17:52:39 +09001204{
Changhwan Younc8bef142010-07-27 17:52:39 +09001205 int ptr;
1206
Kukjin Kim957c4612011-01-04 17:58:22 +09001207 s3c24xx_register_clocks(clks, ARRAY_SIZE(clks));
Changhwan Younc8bef142010-07-27 17:52:39 +09001208
1209 for (ptr = 0; ptr < ARRAY_SIZE(sysclks); ptr++)
1210 s3c_register_clksrc(sysclks[ptr], 1);
1211
1212 s3c_register_clksrc(clksrcs, ARRAY_SIZE(clksrcs));
1213 s3c_register_clocks(init_clocks, ARRAY_SIZE(init_clocks));
1214
Kukjin Kim957c4612011-01-04 17:58:22 +09001215 s3c_register_clocks(init_clocks_off, ARRAY_SIZE(init_clocks_off));
1216 s3c_disable_clocks(init_clocks_off, ARRAY_SIZE(init_clocks_off));
Changhwan Younc8bef142010-07-27 17:52:39 +09001217
Boojin Kimbf856fb2011-09-02 09:44:36 +09001218 s3c24xx_register_clock(&dummy_apb_pclk);
1219
Changhwan Younc8bef142010-07-27 17:52:39 +09001220 s3c_pwmclk_init();
1221}