blob: d76411882481cbfe2443edf94177d96592fe1018 [file] [log] [blame]
Vineet Guptaac4c2442013-01-18 15:12:16 +05301/*
2 * Copyright (C) 2004, 2007-2010, 2011-2012 Synopsys, Inc. (www.synopsys.com)
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 */
8
9#ifndef _ASM_ARC_ARCREGS_H
10#define _ASM_ARC_ARCREGS_H
11
12#ifdef __KERNEL__
13
Vineet Guptabacdf482013-01-18 15:12:18 +053014/* Build Configuration Registers */
15#define ARC_REG_VECBASE_BCR 0x68
16
Vineet Guptaac4c2442013-01-18 15:12:16 +053017/* status32 Bits Positions */
18#define STATUS_H_BIT 0 /* CPU Halted */
19#define STATUS_E1_BIT 1 /* Int 1 enable */
20#define STATUS_E2_BIT 2 /* Int 2 enable */
21#define STATUS_A1_BIT 3 /* Int 1 active */
22#define STATUS_A2_BIT 4 /* Int 2 active */
23#define STATUS_AE_BIT 5 /* Exception active */
24#define STATUS_DE_BIT 6 /* PC is in delay slot */
25#define STATUS_U_BIT 7 /* User/Kernel mode */
26#define STATUS_L_BIT 12 /* Loop inhibit */
27
28/* These masks correspond to the status word(STATUS_32) bits */
29#define STATUS_H_MASK (1<<STATUS_H_BIT)
30#define STATUS_E1_MASK (1<<STATUS_E1_BIT)
31#define STATUS_E2_MASK (1<<STATUS_E2_BIT)
32#define STATUS_A1_MASK (1<<STATUS_A1_BIT)
33#define STATUS_A2_MASK (1<<STATUS_A2_BIT)
34#define STATUS_AE_MASK (1<<STATUS_AE_BIT)
35#define STATUS_DE_MASK (1<<STATUS_DE_BIT)
36#define STATUS_U_MASK (1<<STATUS_U_BIT)
37#define STATUS_L_MASK (1<<STATUS_L_BIT)
38
39/* Auxiliary registers */
40#define AUX_IDENTITY 4
41#define AUX_INTR_VEC_BASE 0x25
42#define AUX_IRQ_LEV 0x200 /* IRQ Priority: L1 or L2 */
43#define AUX_IRQ_HINT 0x201 /* For generating Soft Interrupts */
44#define AUX_IRQ_LV12 0x43 /* interrupt level register */
45
46#define AUX_IENABLE 0x40c
47#define AUX_ITRIGGER 0x40d
48#define AUX_IPULSE 0x415
49
Vineet Guptabf90e1e2013-01-18 15:12:18 +053050/*
51 * Floating Pt Registers
52 * Status regs are read-only (build-time) so need not be saved/restored
53 */
54#define ARC_AUX_FP_STAT 0x300
55#define ARC_AUX_DPFP_1L 0x301
56#define ARC_AUX_DPFP_1H 0x302
57#define ARC_AUX_DPFP_2L 0x303
58#define ARC_AUX_DPFP_2H 0x304
59#define ARC_AUX_DPFP_STAT 0x305
60
Vineet Guptaac4c2442013-01-18 15:12:16 +053061#ifndef __ASSEMBLY__
62
63/*
64 ******************************************************************
65 * Inline ASM macros to read/write AUX Regs
66 * Essentially invocation of lr/sr insns from "C"
67 */
68
69#if 1
70
71#define read_aux_reg(reg) __builtin_arc_lr(reg)
72
73/* gcc builtin sr needs reg param to be long immediate */
74#define write_aux_reg(reg_immed, val) \
75 __builtin_arc_sr((unsigned int)val, reg_immed)
76
77#else
78
79#define read_aux_reg(reg) \
80({ \
81 unsigned int __ret; \
82 __asm__ __volatile__( \
83 " lr %0, [%1]" \
84 : "=r"(__ret) \
85 : "i"(reg)); \
86 __ret; \
87})
88
89/*
90 * Aux Reg address is specified as long immediate by caller
91 * e.g.
92 * write_aux_reg(0x69, some_val);
93 * This generates tightest code.
94 */
95#define write_aux_reg(reg_imm, val) \
96({ \
97 __asm__ __volatile__( \
98 " sr %0, [%1] \n" \
99 : \
100 : "ir"(val), "i"(reg_imm)); \
101})
102
103/*
104 * Aux Reg address is specified in a variable
105 * * e.g.
106 * reg_num = 0x69
107 * write_aux_reg2(reg_num, some_val);
108 * This has to generate glue code to load the reg num from
109 * memory to a reg hence not recommended.
110 */
111#define write_aux_reg2(reg_in_var, val) \
112({ \
113 unsigned int tmp; \
114 \
115 __asm__ __volatile__( \
116 " ld %0, [%2] \n\t" \
117 " sr %1, [%0] \n\t" \
118 : "=&r"(tmp) \
119 : "r"(val), "memory"(&reg_in_var)); \
120})
121
122#endif
123
Vineet Guptabf90e1e2013-01-18 15:12:18 +0530124#ifdef CONFIG_ARC_FPU_SAVE_RESTORE
125/* These DPFP regs need to be saved/restored across ctx-sw */
126struct arc_fpu {
127 struct {
128 unsigned int l, h;
129 } aux_dpfp[2];
130};
131#endif
132
Vineet Guptaac4c2442013-01-18 15:12:16 +0530133#endif /* __ASEMBLY__ */
134
135#endif /* __KERNEL__ */
136
137#endif /* _ASM_ARC_ARCREGS_H */