blob: f64e17fa3e96503e639b17f235b1a62fbe4844be [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * Copyright (C) 1994, 1995, 1996, 1997, 2000, 2001 by Ralf Baechle
7 * Copyright (C) 2000 Silicon Graphics, Inc.
8 * Modified for further R[236]000 support by Paul M. Antoine, 1996.
9 * Kevin D. Kissell, kevink@mips.com and Carsten Langgaard, carstenl@mips.com
Ralf Baechlea3692022007-07-10 17:33:02 +010010 * Copyright (C) 2000, 07 MIPS Technologies, Inc.
Ralf Baechle41943182005-05-05 16:45:59 +000011 * Copyright (C) 2003, 2004 Maciej W. Rozycki
Linus Torvalds1da177e2005-04-16 15:20:36 -070012 */
13#ifndef _ASM_MIPSREGS_H
14#define _ASM_MIPSREGS_H
15
Linus Torvalds1da177e2005-04-16 15:20:36 -070016#include <linux/linkage.h>
17#include <asm/hazards.h>
Marc St-Jean9267a302007-06-14 15:55:31 -060018#include <asm/war.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070019
20/*
21 * The following macros are especially useful for __asm__
22 * inline assembler.
23 */
24#ifndef __STR
25#define __STR(x) #x
26#endif
27#ifndef STR
28#define STR(x) __STR(x)
29#endif
30
31/*
32 * Configure language
33 */
34#ifdef __ASSEMBLY__
35#define _ULCAST_
36#else
37#define _ULCAST_ (unsigned long)
38#endif
39
40/*
41 * Coprocessor 0 register names
42 */
43#define CP0_INDEX $0
44#define CP0_RANDOM $1
45#define CP0_ENTRYLO0 $2
46#define CP0_ENTRYLO1 $3
47#define CP0_CONF $3
48#define CP0_CONTEXT $4
49#define CP0_PAGEMASK $5
50#define CP0_WIRED $6
51#define CP0_INFO $7
52#define CP0_BADVADDR $8
53#define CP0_COUNT $9
54#define CP0_ENTRYHI $10
55#define CP0_COMPARE $11
56#define CP0_STATUS $12
57#define CP0_CAUSE $13
58#define CP0_EPC $14
59#define CP0_PRID $15
60#define CP0_CONFIG $16
61#define CP0_LLADDR $17
62#define CP0_WATCHLO $18
63#define CP0_WATCHHI $19
64#define CP0_XCONTEXT $20
65#define CP0_FRAMEMASK $21
66#define CP0_DIAGNOSTIC $22
67#define CP0_DEBUG $23
68#define CP0_DEPC $24
69#define CP0_PERFORMANCE $25
70#define CP0_ECC $26
71#define CP0_CACHEERR $27
72#define CP0_TAGLO $28
73#define CP0_TAGHI $29
74#define CP0_ERROREPC $30
75#define CP0_DESAVE $31
76
77/*
78 * R4640/R4650 cp0 register names. These registers are listed
79 * here only for completeness; without MMU these CPUs are not useable
80 * by Linux. A future ELKS port might take make Linux run on them
81 * though ...
82 */
83#define CP0_IBASE $0
84#define CP0_IBOUND $1
85#define CP0_DBASE $2
86#define CP0_DBOUND $3
87#define CP0_CALG $17
88#define CP0_IWATCH $18
89#define CP0_DWATCH $19
90
91/*
92 * Coprocessor 0 Set 1 register names
93 */
94#define CP0_S1_DERRADDR0 $26
95#define CP0_S1_DERRADDR1 $27
96#define CP0_S1_INTCONTROL $20
97
98/*
Ralf Baechle7a0fc582005-07-13 19:47:28 +000099 * Coprocessor 0 Set 2 register names
100 */
101#define CP0_S2_SRSCTL $12 /* MIPSR2 */
102
103/*
104 * Coprocessor 0 Set 3 register names
105 */
106#define CP0_S3_SRSMAP $12 /* MIPSR2 */
107
108/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700109 * TX39 Series
110 */
111#define CP0_TX39_CACHE $7
112
113/*
114 * Coprocessor 1 (FPU) register names
115 */
116#define CP1_REVISION $0
117#define CP1_STATUS $31
118
119/*
120 * FPU Status Register Values
121 */
122/*
123 * Status Register Values
124 */
125
Ralf Baechle70342282013-01-22 12:59:30 +0100126#define FPU_CSR_FLUSH 0x01000000 /* flush denormalised results to 0 */
127#define FPU_CSR_COND 0x00800000 /* $fcc0 */
128#define FPU_CSR_COND0 0x00800000 /* $fcc0 */
129#define FPU_CSR_COND1 0x02000000 /* $fcc1 */
130#define FPU_CSR_COND2 0x04000000 /* $fcc2 */
131#define FPU_CSR_COND3 0x08000000 /* $fcc3 */
132#define FPU_CSR_COND4 0x10000000 /* $fcc4 */
133#define FPU_CSR_COND5 0x20000000 /* $fcc5 */
134#define FPU_CSR_COND6 0x40000000 /* $fcc6 */
135#define FPU_CSR_COND7 0x80000000 /* $fcc7 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700136
137/*
Shane McDonald95e8f632010-05-06 23:26:57 -0600138 * Bits 18 - 20 of the FPU Status Register will be read as 0,
139 * and should be written as zero.
140 */
141#define FPU_CSR_RSVD 0x001c0000
142
143/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700144 * X the exception cause indicator
145 * E the exception enable
146 * S the sticky/flag bit
147*/
Ralf Baechle70342282013-01-22 12:59:30 +0100148#define FPU_CSR_ALL_X 0x0003f000
149#define FPU_CSR_UNI_X 0x00020000
150#define FPU_CSR_INV_X 0x00010000
151#define FPU_CSR_DIV_X 0x00008000
152#define FPU_CSR_OVF_X 0x00004000
153#define FPU_CSR_UDF_X 0x00002000
154#define FPU_CSR_INE_X 0x00001000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700155
Ralf Baechle70342282013-01-22 12:59:30 +0100156#define FPU_CSR_ALL_E 0x00000f80
157#define FPU_CSR_INV_E 0x00000800
158#define FPU_CSR_DIV_E 0x00000400
159#define FPU_CSR_OVF_E 0x00000200
160#define FPU_CSR_UDF_E 0x00000100
161#define FPU_CSR_INE_E 0x00000080
Linus Torvalds1da177e2005-04-16 15:20:36 -0700162
Ralf Baechle70342282013-01-22 12:59:30 +0100163#define FPU_CSR_ALL_S 0x0000007c
164#define FPU_CSR_INV_S 0x00000040
165#define FPU_CSR_DIV_S 0x00000020
166#define FPU_CSR_OVF_S 0x00000010
167#define FPU_CSR_UDF_S 0x00000008
168#define FPU_CSR_INE_S 0x00000004
Linus Torvalds1da177e2005-04-16 15:20:36 -0700169
Shane McDonald95e8f632010-05-06 23:26:57 -0600170/* Bits 0 and 1 of FPU Status Register specify the rounding mode */
171#define FPU_CSR_RM 0x00000003
Ralf Baechle70342282013-01-22 12:59:30 +0100172#define FPU_CSR_RN 0x0 /* nearest */
173#define FPU_CSR_RZ 0x1 /* towards zero */
174#define FPU_CSR_RU 0x2 /* towards +Infinity */
175#define FPU_CSR_RD 0x3 /* towards -Infinity */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700176
177
178/*
179 * Values for PageMask register
180 */
181#ifdef CONFIG_CPU_VR41XX
182
183/* Why doesn't stupidity hurt ... */
184
185#define PM_1K 0x00000000
186#define PM_4K 0x00001800
187#define PM_16K 0x00007800
188#define PM_64K 0x0001f800
189#define PM_256K 0x0007f800
190
191#else
192
193#define PM_4K 0x00000000
Ralf Baechlec52399b2009-04-02 14:07:10 +0200194#define PM_8K 0x00002000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700195#define PM_16K 0x00006000
Ralf Baechlec52399b2009-04-02 14:07:10 +0200196#define PM_32K 0x0000e000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700197#define PM_64K 0x0001e000
Ralf Baechlec52399b2009-04-02 14:07:10 +0200198#define PM_128K 0x0003e000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700199#define PM_256K 0x0007e000
Ralf Baechlec52399b2009-04-02 14:07:10 +0200200#define PM_512K 0x000fe000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700201#define PM_1M 0x001fe000
Ralf Baechlec52399b2009-04-02 14:07:10 +0200202#define PM_2M 0x003fe000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700203#define PM_4M 0x007fe000
Ralf Baechlec52399b2009-04-02 14:07:10 +0200204#define PM_8M 0x00ffe000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700205#define PM_16M 0x01ffe000
Ralf Baechlec52399b2009-04-02 14:07:10 +0200206#define PM_32M 0x03ffe000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700207#define PM_64M 0x07ffe000
208#define PM_256M 0x1fffe000
Shinya Kuribayashi542c1022008-10-24 01:27:57 +0900209#define PM_1G 0x7fffe000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700210
211#endif
212
213/*
214 * Default page size for a given kernel configuration
215 */
216#ifdef CONFIG_PAGE_SIZE_4KB
Ralf Baechle70342282013-01-22 12:59:30 +0100217#define PM_DEFAULT_MASK PM_4K
Ralf Baechlec52399b2009-04-02 14:07:10 +0200218#elif defined(CONFIG_PAGE_SIZE_8KB)
Ralf Baechle70342282013-01-22 12:59:30 +0100219#define PM_DEFAULT_MASK PM_8K
Linus Torvalds1da177e2005-04-16 15:20:36 -0700220#elif defined(CONFIG_PAGE_SIZE_16KB)
Ralf Baechle70342282013-01-22 12:59:30 +0100221#define PM_DEFAULT_MASK PM_16K
Ralf Baechlec52399b2009-04-02 14:07:10 +0200222#elif defined(CONFIG_PAGE_SIZE_32KB)
Ralf Baechle70342282013-01-22 12:59:30 +0100223#define PM_DEFAULT_MASK PM_32K
Linus Torvalds1da177e2005-04-16 15:20:36 -0700224#elif defined(CONFIG_PAGE_SIZE_64KB)
Ralf Baechle70342282013-01-22 12:59:30 +0100225#define PM_DEFAULT_MASK PM_64K
Linus Torvalds1da177e2005-04-16 15:20:36 -0700226#else
227#error Bad page size configuration!
228#endif
229
David Daneydd794392009-05-27 17:47:43 -0700230/*
231 * Default huge tlb size for a given kernel configuration
232 */
233#ifdef CONFIG_PAGE_SIZE_4KB
234#define PM_HUGE_MASK PM_1M
235#elif defined(CONFIG_PAGE_SIZE_8KB)
236#define PM_HUGE_MASK PM_4M
237#elif defined(CONFIG_PAGE_SIZE_16KB)
238#define PM_HUGE_MASK PM_16M
239#elif defined(CONFIG_PAGE_SIZE_32KB)
240#define PM_HUGE_MASK PM_64M
241#elif defined(CONFIG_PAGE_SIZE_64KB)
242#define PM_HUGE_MASK PM_256M
David Daneyaa1762f2012-10-17 00:48:10 +0200243#elif defined(CONFIG_MIPS_HUGE_TLB_SUPPORT)
David Daneydd794392009-05-27 17:47:43 -0700244#error Bad page size configuration for hugetlbfs!
245#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700246
247/*
248 * Values used for computation of new tlb entries
249 */
250#define PL_4K 12
251#define PL_16K 14
252#define PL_64K 16
253#define PL_256K 18
254#define PL_1M 20
255#define PL_4M 22
256#define PL_16M 24
257#define PL_64M 26
258#define PL_256M 28
259
260/*
David Daney9fe2e9d2010-02-10 15:12:45 -0800261 * PageGrain bits
262 */
Ralf Baechle70342282013-01-22 12:59:30 +0100263#define PG_RIE (_ULCAST_(1) << 31)
264#define PG_XIE (_ULCAST_(1) << 30)
265#define PG_ELPA (_ULCAST_(1) << 29)
266#define PG_ESP (_ULCAST_(1) << 28)
David Daney9fe2e9d2010-02-10 15:12:45 -0800267
268/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700269 * R4x00 interrupt enable / cause bits
270 */
Ralf Baechle70342282013-01-22 12:59:30 +0100271#define IE_SW0 (_ULCAST_(1) << 8)
272#define IE_SW1 (_ULCAST_(1) << 9)
273#define IE_IRQ0 (_ULCAST_(1) << 10)
274#define IE_IRQ1 (_ULCAST_(1) << 11)
275#define IE_IRQ2 (_ULCAST_(1) << 12)
276#define IE_IRQ3 (_ULCAST_(1) << 13)
277#define IE_IRQ4 (_ULCAST_(1) << 14)
278#define IE_IRQ5 (_ULCAST_(1) << 15)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700279
280/*
281 * R4x00 interrupt cause bits
282 */
Ralf Baechle70342282013-01-22 12:59:30 +0100283#define C_SW0 (_ULCAST_(1) << 8)
284#define C_SW1 (_ULCAST_(1) << 9)
285#define C_IRQ0 (_ULCAST_(1) << 10)
286#define C_IRQ1 (_ULCAST_(1) << 11)
287#define C_IRQ2 (_ULCAST_(1) << 12)
288#define C_IRQ3 (_ULCAST_(1) << 13)
289#define C_IRQ4 (_ULCAST_(1) << 14)
290#define C_IRQ5 (_ULCAST_(1) << 15)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700291
292/*
293 * Bitfields in the R4xx0 cp0 status register
294 */
295#define ST0_IE 0x00000001
296#define ST0_EXL 0x00000002
297#define ST0_ERL 0x00000004
298#define ST0_KSU 0x00000018
299# define KSU_USER 0x00000010
300# define KSU_SUPERVISOR 0x00000008
301# define KSU_KERNEL 0x00000000
302#define ST0_UX 0x00000020
303#define ST0_SX 0x00000040
Ralf Baechle70342282013-01-22 12:59:30 +0100304#define ST0_KX 0x00000080
Linus Torvalds1da177e2005-04-16 15:20:36 -0700305#define ST0_DE 0x00010000
306#define ST0_CE 0x00020000
307
308/*
309 * Setting c0_status.co enables Hit_Writeback and Hit_Writeback_Invalidate
310 * cacheops in userspace. This bit exists only on RM7000 and RM9000
311 * processors.
312 */
313#define ST0_CO 0x08000000
314
315/*
316 * Bitfields in the R[23]000 cp0 status register.
317 */
Ralf Baechle70342282013-01-22 12:59:30 +0100318#define ST0_IEC 0x00000001
Linus Torvalds1da177e2005-04-16 15:20:36 -0700319#define ST0_KUC 0x00000002
320#define ST0_IEP 0x00000004
321#define ST0_KUP 0x00000008
322#define ST0_IEO 0x00000010
323#define ST0_KUO 0x00000020
324/* bits 6 & 7 are reserved on R[23]000 */
325#define ST0_ISC 0x00010000
326#define ST0_SWC 0x00020000
327#define ST0_CM 0x00080000
328
329/*
330 * Bits specific to the R4640/R4650
331 */
Ralf Baechle70342282013-01-22 12:59:30 +0100332#define ST0_UM (_ULCAST_(1) << 4)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700333#define ST0_IL (_ULCAST_(1) << 23)
334#define ST0_DL (_ULCAST_(1) << 24)
335
336/*
Thiemo Seufer3301edc2006-05-15 18:24:57 +0100337 * Enable the MIPS MDMX and DSP ASEs
Ralf Baechlee50c0a8f2005-05-31 11:49:19 +0000338 */
339#define ST0_MX 0x01000000
340
341/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700342 * Bitfields in the TX39 family CP0 Configuration Register 3
343 */
344#define TX39_CONF_ICS_SHIFT 19
345#define TX39_CONF_ICS_MASK 0x00380000
Ralf Baechle70342282013-01-22 12:59:30 +0100346#define TX39_CONF_ICS_1KB 0x00000000
347#define TX39_CONF_ICS_2KB 0x00080000
348#define TX39_CONF_ICS_4KB 0x00100000
349#define TX39_CONF_ICS_8KB 0x00180000
350#define TX39_CONF_ICS_16KB 0x00200000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700351
352#define TX39_CONF_DCS_SHIFT 16
353#define TX39_CONF_DCS_MASK 0x00070000
Ralf Baechle70342282013-01-22 12:59:30 +0100354#define TX39_CONF_DCS_1KB 0x00000000
355#define TX39_CONF_DCS_2KB 0x00010000
356#define TX39_CONF_DCS_4KB 0x00020000
357#define TX39_CONF_DCS_8KB 0x00030000
358#define TX39_CONF_DCS_16KB 0x00040000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359
Ralf Baechle70342282013-01-22 12:59:30 +0100360#define TX39_CONF_CWFON 0x00004000
361#define TX39_CONF_WBON 0x00002000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700362#define TX39_CONF_RF_SHIFT 10
363#define TX39_CONF_RF_MASK 0x00000c00
364#define TX39_CONF_DOZE 0x00000200
365#define TX39_CONF_HALT 0x00000100
366#define TX39_CONF_LOCK 0x00000080
367#define TX39_CONF_ICE 0x00000020
368#define TX39_CONF_DCE 0x00000010
369#define TX39_CONF_IRSIZE_SHIFT 2
370#define TX39_CONF_IRSIZE_MASK 0x0000000c
371#define TX39_CONF_DRSIZE_SHIFT 0
372#define TX39_CONF_DRSIZE_MASK 0x00000003
373
374/*
375 * Status register bits available in all MIPS CPUs.
376 */
377#define ST0_IM 0x0000ff00
Ralf Baechle70342282013-01-22 12:59:30 +0100378#define STATUSB_IP0 8
379#define STATUSF_IP0 (_ULCAST_(1) << 8)
380#define STATUSB_IP1 9
381#define STATUSF_IP1 (_ULCAST_(1) << 9)
382#define STATUSB_IP2 10
383#define STATUSF_IP2 (_ULCAST_(1) << 10)
384#define STATUSB_IP3 11
385#define STATUSF_IP3 (_ULCAST_(1) << 11)
386#define STATUSB_IP4 12
387#define STATUSF_IP4 (_ULCAST_(1) << 12)
388#define STATUSB_IP5 13
389#define STATUSF_IP5 (_ULCAST_(1) << 13)
390#define STATUSB_IP6 14
391#define STATUSF_IP6 (_ULCAST_(1) << 14)
392#define STATUSB_IP7 15
393#define STATUSF_IP7 (_ULCAST_(1) << 15)
394#define STATUSB_IP8 0
395#define STATUSF_IP8 (_ULCAST_(1) << 0)
396#define STATUSB_IP9 1
397#define STATUSF_IP9 (_ULCAST_(1) << 1)
398#define STATUSB_IP10 2
399#define STATUSF_IP10 (_ULCAST_(1) << 2)
400#define STATUSB_IP11 3
401#define STATUSF_IP11 (_ULCAST_(1) << 3)
402#define STATUSB_IP12 4
403#define STATUSF_IP12 (_ULCAST_(1) << 4)
404#define STATUSB_IP13 5
405#define STATUSF_IP13 (_ULCAST_(1) << 5)
406#define STATUSB_IP14 6
407#define STATUSF_IP14 (_ULCAST_(1) << 6)
408#define STATUSB_IP15 7
409#define STATUSF_IP15 (_ULCAST_(1) << 7)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700410#define ST0_CH 0x00040000
David Daney96ffa022010-07-23 18:41:46 -0700411#define ST0_NMI 0x00080000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700412#define ST0_SR 0x00100000
413#define ST0_TS 0x00200000
414#define ST0_BEV 0x00400000
415#define ST0_RE 0x02000000
416#define ST0_FR 0x04000000
417#define ST0_CU 0xf0000000
418#define ST0_CU0 0x10000000
419#define ST0_CU1 0x20000000
420#define ST0_CU2 0x40000000
421#define ST0_CU3 0x80000000
422#define ST0_XX 0x80000000 /* MIPS IV naming */
423
424/*
David VomLehn010c1082009-12-21 17:49:22 -0800425 * Bitfields and bit numbers in the coprocessor 0 IntCtl register. (MIPSR2)
426 *
427 * Refer to your MIPS R4xx0 manual, chapter 5 for explanation.
428 */
429#define INTCTLB_IPPCI 26
430#define INTCTLF_IPPCI (_ULCAST_(7) << INTCTLB_IPPCI)
431#define INTCTLB_IPTI 29
432#define INTCTLF_IPTI (_ULCAST_(7) << INTCTLB_IPTI)
433
434/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700435 * Bitfields and bit numbers in the coprocessor 0 cause register.
436 *
437 * Refer to your MIPS R4xx0 manual, chapter 5 for explanation.
438 */
Ralf Baechle70342282013-01-22 12:59:30 +0100439#define CAUSEB_EXCCODE 2
440#define CAUSEF_EXCCODE (_ULCAST_(31) << 2)
441#define CAUSEB_IP 8
442#define CAUSEF_IP (_ULCAST_(255) << 8)
443#define CAUSEB_IP0 8
444#define CAUSEF_IP0 (_ULCAST_(1) << 8)
445#define CAUSEB_IP1 9
446#define CAUSEF_IP1 (_ULCAST_(1) << 9)
447#define CAUSEB_IP2 10
448#define CAUSEF_IP2 (_ULCAST_(1) << 10)
449#define CAUSEB_IP3 11
450#define CAUSEF_IP3 (_ULCAST_(1) << 11)
451#define CAUSEB_IP4 12
452#define CAUSEF_IP4 (_ULCAST_(1) << 12)
453#define CAUSEB_IP5 13
454#define CAUSEF_IP5 (_ULCAST_(1) << 13)
455#define CAUSEB_IP6 14
456#define CAUSEF_IP6 (_ULCAST_(1) << 14)
457#define CAUSEB_IP7 15
458#define CAUSEF_IP7 (_ULCAST_(1) << 15)
459#define CAUSEB_IV 23
460#define CAUSEF_IV (_ULCAST_(1) << 23)
461#define CAUSEB_PCI 26
462#define CAUSEF_PCI (_ULCAST_(1) << 26)
463#define CAUSEB_CE 28
464#define CAUSEF_CE (_ULCAST_(3) << 28)
465#define CAUSEB_TI 30
466#define CAUSEF_TI (_ULCAST_(1) << 30)
467#define CAUSEB_BD 31
468#define CAUSEF_BD (_ULCAST_(1) << 31)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700469
470/*
471 * Bits in the coprocessor 0 config register.
472 */
473/* Generic bits. */
474#define CONF_CM_CACHABLE_NO_WA 0
475#define CONF_CM_CACHABLE_WA 1
476#define CONF_CM_UNCACHED 2
477#define CONF_CM_CACHABLE_NONCOHERENT 3
478#define CONF_CM_CACHABLE_CE 4
479#define CONF_CM_CACHABLE_COW 5
480#define CONF_CM_CACHABLE_CUW 6
481#define CONF_CM_CACHABLE_ACCELERATED 7
482#define CONF_CM_CMASK 7
483#define CONF_BE (_ULCAST_(1) << 15)
484
485/* Bits common to various processors. */
Ralf Baechle70342282013-01-22 12:59:30 +0100486#define CONF_CU (_ULCAST_(1) << 3)
487#define CONF_DB (_ULCAST_(1) << 4)
488#define CONF_IB (_ULCAST_(1) << 5)
489#define CONF_DC (_ULCAST_(7) << 6)
490#define CONF_IC (_ULCAST_(7) << 9)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700491#define CONF_EB (_ULCAST_(1) << 13)
492#define CONF_EM (_ULCAST_(1) << 14)
493#define CONF_SM (_ULCAST_(1) << 16)
494#define CONF_SC (_ULCAST_(1) << 17)
495#define CONF_EW (_ULCAST_(3) << 18)
496#define CONF_EP (_ULCAST_(15)<< 24)
497#define CONF_EC (_ULCAST_(7) << 28)
498#define CONF_CM (_ULCAST_(1) << 31)
499
Ralf Baechle70342282013-01-22 12:59:30 +0100500/* Bits specific to the R4xx0. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700501#define R4K_CONF_SW (_ULCAST_(1) << 20)
502#define R4K_CONF_SS (_ULCAST_(1) << 21)
Ralf Baechlee20368d2005-06-21 13:52:33 +0000503#define R4K_CONF_SB (_ULCAST_(3) << 22)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700504
Ralf Baechle70342282013-01-22 12:59:30 +0100505/* Bits specific to the R5000. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700506#define R5K_CONF_SE (_ULCAST_(1) << 12)
507#define R5K_CONF_SS (_ULCAST_(3) << 20)
508
Ralf Baechle70342282013-01-22 12:59:30 +0100509/* Bits specific to the RM7000. */
510#define RM7K_CONF_SE (_ULCAST_(1) << 3)
Maciej W. Rozyckic6ad7b72005-06-20 13:09:49 +0000511#define RM7K_CONF_TE (_ULCAST_(1) << 12)
512#define RM7K_CONF_CLK (_ULCAST_(1) << 16)
513#define RM7K_CONF_TC (_ULCAST_(1) << 17)
514#define RM7K_CONF_SI (_ULCAST_(3) << 20)
515#define RM7K_CONF_SC (_ULCAST_(1) << 31)
Thiemo Seuferba5187d2005-04-25 16:36:23 +0000516
Ralf Baechle70342282013-01-22 12:59:30 +0100517/* Bits specific to the R10000. */
518#define R10K_CONF_DN (_ULCAST_(3) << 3)
519#define R10K_CONF_CT (_ULCAST_(1) << 5)
520#define R10K_CONF_PE (_ULCAST_(1) << 6)
521#define R10K_CONF_PM (_ULCAST_(3) << 7)
522#define R10K_CONF_EC (_ULCAST_(15)<< 9)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700523#define R10K_CONF_SB (_ULCAST_(1) << 13)
524#define R10K_CONF_SK (_ULCAST_(1) << 14)
525#define R10K_CONF_SS (_ULCAST_(7) << 16)
526#define R10K_CONF_SC (_ULCAST_(7) << 19)
527#define R10K_CONF_DC (_ULCAST_(7) << 26)
528#define R10K_CONF_IC (_ULCAST_(7) << 29)
529
Ralf Baechle70342282013-01-22 12:59:30 +0100530/* Bits specific to the VR41xx. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700531#define VR41_CONF_CS (_ULCAST_(1) << 12)
Yoichi Yuasa2874fe52006-07-08 00:42:12 +0900532#define VR41_CONF_P4K (_ULCAST_(1) << 13)
Yoichi Yuasa4e8ab362006-07-04 22:59:41 +0900533#define VR41_CONF_BP (_ULCAST_(1) << 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700534#define VR41_CONF_M16 (_ULCAST_(1) << 20)
535#define VR41_CONF_AD (_ULCAST_(1) << 23)
536
Ralf Baechle70342282013-01-22 12:59:30 +0100537/* Bits specific to the R30xx. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700538#define R30XX_CONF_FDM (_ULCAST_(1) << 19)
539#define R30XX_CONF_REV (_ULCAST_(1) << 22)
540#define R30XX_CONF_AC (_ULCAST_(1) << 23)
541#define R30XX_CONF_RF (_ULCAST_(1) << 24)
542#define R30XX_CONF_HALT (_ULCAST_(1) << 25)
543#define R30XX_CONF_FPINT (_ULCAST_(7) << 26)
544#define R30XX_CONF_DBR (_ULCAST_(1) << 29)
545#define R30XX_CONF_SB (_ULCAST_(1) << 30)
546#define R30XX_CONF_LOCK (_ULCAST_(1) << 31)
547
548/* Bits specific to the TX49. */
549#define TX49_CONF_DC (_ULCAST_(1) << 16)
550#define TX49_CONF_IC (_ULCAST_(1) << 17) /* conflict with CONF_SC */
551#define TX49_CONF_HALT (_ULCAST_(1) << 18)
552#define TX49_CONF_CWFON (_ULCAST_(1) << 27)
553
Ralf Baechle70342282013-01-22 12:59:30 +0100554/* Bits specific to the MIPS32/64 PRA. */
555#define MIPS_CONF_MT (_ULCAST_(7) << 7)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700556#define MIPS_CONF_AR (_ULCAST_(7) << 10)
557#define MIPS_CONF_AT (_ULCAST_(3) << 13)
558#define MIPS_CONF_M (_ULCAST_(1) << 31)
559
560/*
Ralf Baechle41943182005-05-05 16:45:59 +0000561 * Bits in the MIPS32/64 PRA coprocessor 0 config registers 1 and above.
562 */
Ralf Baechle70342282013-01-22 12:59:30 +0100563#define MIPS_CONF1_FP (_ULCAST_(1) << 0)
564#define MIPS_CONF1_EP (_ULCAST_(1) << 1)
565#define MIPS_CONF1_CA (_ULCAST_(1) << 2)
566#define MIPS_CONF1_WR (_ULCAST_(1) << 3)
567#define MIPS_CONF1_PC (_ULCAST_(1) << 4)
568#define MIPS_CONF1_MD (_ULCAST_(1) << 5)
569#define MIPS_CONF1_C2 (_ULCAST_(1) << 6)
570#define MIPS_CONF1_DA (_ULCAST_(7) << 7)
Ralf Baechle41943182005-05-05 16:45:59 +0000571#define MIPS_CONF1_DL (_ULCAST_(7) << 10)
572#define MIPS_CONF1_DS (_ULCAST_(7) << 13)
573#define MIPS_CONF1_IA (_ULCAST_(7) << 16)
574#define MIPS_CONF1_IL (_ULCAST_(7) << 19)
575#define MIPS_CONF1_IS (_ULCAST_(7) << 22)
576#define MIPS_CONF1_TLBS (_ULCAST_(63)<< 25)
577
Ralf Baechle70342282013-01-22 12:59:30 +0100578#define MIPS_CONF2_SA (_ULCAST_(15)<< 0)
579#define MIPS_CONF2_SL (_ULCAST_(15)<< 4)
580#define MIPS_CONF2_SS (_ULCAST_(15)<< 8)
Ralf Baechle41943182005-05-05 16:45:59 +0000581#define MIPS_CONF2_SU (_ULCAST_(15)<< 12)
582#define MIPS_CONF2_TA (_ULCAST_(15)<< 16)
583#define MIPS_CONF2_TL (_ULCAST_(15)<< 20)
584#define MIPS_CONF2_TS (_ULCAST_(15)<< 24)
585#define MIPS_CONF2_TU (_ULCAST_(7) << 28)
586
Ralf Baechle70342282013-01-22 12:59:30 +0100587#define MIPS_CONF3_TL (_ULCAST_(1) << 0)
588#define MIPS_CONF3_SM (_ULCAST_(1) << 1)
589#define MIPS_CONF3_MT (_ULCAST_(1) << 2)
590#define MIPS_CONF3_SP (_ULCAST_(1) << 4)
591#define MIPS_CONF3_VINT (_ULCAST_(1) << 5)
592#define MIPS_CONF3_VEIC (_ULCAST_(1) << 6)
593#define MIPS_CONF3_LPA (_ULCAST_(1) << 7)
Ralf Baechlee50c0a8f2005-05-31 11:49:19 +0000594#define MIPS_CONF3_DSP (_ULCAST_(1) << 10)
Steven J. Hillee80f7c72012-08-03 10:26:04 -0500595#define MIPS_CONF3_DSP2P (_ULCAST_(1) << 11)
Steven J. Hillb2ab4f02012-09-13 16:47:58 -0500596#define MIPS_CONF3_RXI (_ULCAST_(1) << 12)
Ralf Baechlea3692022007-07-10 17:33:02 +0100597#define MIPS_CONF3_ULRI (_ULCAST_(1) << 13)
Steven J. Hillf8fa4812012-12-07 03:51:35 +0000598#define MIPS_CONF3_ISA (_ULCAST_(3) << 14)
David Daney1e7decd2013-02-16 23:42:43 +0100599#define MIPS_CONF3_VZ (_ULCAST_(1) << 23)
Ralf Baechle41943182005-05-05 16:45:59 +0000600
David Daney1b362e32010-01-22 14:41:15 -0800601#define MIPS_CONF4_MMUSIZEEXT (_ULCAST_(255) << 0)
602#define MIPS_CONF4_MMUEXTDEF (_ULCAST_(3) << 14)
603#define MIPS_CONF4_MMUEXTDEF_MMUSIZEEXT (_ULCAST_(1) << 14)
604
Steven J. Hill006a8512012-06-26 04:11:03 +0000605#define MIPS_CONF6_SYND (_ULCAST_(1) << 13)
606
Ralf Baechle4b3e9752007-06-21 00:22:34 +0100607#define MIPS_CONF7_WII (_ULCAST_(1) << 31)
608
Marc St-Jean9267a302007-06-14 15:55:31 -0600609#define MIPS_CONF7_RPS (_ULCAST_(1) << 2)
610
611
Ralf Baechle41943182005-05-05 16:45:59 +0000612/*
613 * Bits in the MIPS32/64 coprocessor 1 (FPU) revision register.
614 */
615#define MIPS_FPIR_S (_ULCAST_(1) << 16)
616#define MIPS_FPIR_D (_ULCAST_(1) << 17)
617#define MIPS_FPIR_PS (_ULCAST_(1) << 18)
618#define MIPS_FPIR_3D (_ULCAST_(1) << 19)
619#define MIPS_FPIR_W (_ULCAST_(1) << 20)
620#define MIPS_FPIR_L (_ULCAST_(1) << 21)
621#define MIPS_FPIR_F64 (_ULCAST_(1) << 22)
622
Linus Torvalds1da177e2005-04-16 15:20:36 -0700623#ifndef __ASSEMBLY__
624
625/*
Steven J. Hillbfd08ba2013-02-05 16:52:03 -0600626 * Macros for handling the ISA mode bit for microMIPS.
627 */
628#define get_isa16_mode(x) ((x) & 0x1)
629#define msk_isa16_mode(x) ((x) & ~0x1)
630#define set_isa16_mode(x) do { (x) |= 0x1; } while(0)
631
632/*
633 * microMIPS instructions can be 16-bit or 32-bit in length. This
634 * returns a 1 if the instruction is 16-bit and a 0 if 32-bit.
635 */
636static inline int mm_insn_16bit(u16 insn)
637{
638 u16 opcode = (insn >> 10) & 0x7;
639
640 return (opcode >= 1 && opcode <= 3) ? 1 : 0;
641}
642
643/*
Ralf Baechle70342282013-01-22 12:59:30 +0100644 * Functions to access the R10000 performance counters. These are basically
Linus Torvalds1da177e2005-04-16 15:20:36 -0700645 * mfc0 and mtc0 instructions from and to coprocessor register with a 5-bit
646 * performance counter number encoded into bits 1 ... 5 of the instruction.
647 * Only performance counters 0 to 1 actually exist, so for a non-R10000 aware
648 * disassembler these will look like an access to sel 0 or 1.
649 */
650#define read_r10k_perf_cntr(counter) \
651({ \
652 unsigned int __res; \
653 __asm__ __volatile__( \
654 "mfpc\t%0, %1" \
Ralf Baechle70342282013-01-22 12:59:30 +0100655 : "=r" (__res) \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700656 : "i" (counter)); \
657 \
Ralf Baechle70342282013-01-22 12:59:30 +0100658 __res; \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700659})
660
Ralf Baechle70342282013-01-22 12:59:30 +0100661#define write_r10k_perf_cntr(counter,val) \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700662do { \
663 __asm__ __volatile__( \
664 "mtpc\t%0, %1" \
665 : \
666 : "r" (val), "i" (counter)); \
667} while (0)
668
669#define read_r10k_perf_event(counter) \
670({ \
671 unsigned int __res; \
672 __asm__ __volatile__( \
673 "mfps\t%0, %1" \
Ralf Baechle70342282013-01-22 12:59:30 +0100674 : "=r" (__res) \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700675 : "i" (counter)); \
676 \
Ralf Baechle70342282013-01-22 12:59:30 +0100677 __res; \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700678})
679
Ralf Baechle70342282013-01-22 12:59:30 +0100680#define write_r10k_perf_cntl(counter,val) \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700681do { \
682 __asm__ __volatile__( \
683 "mtps\t%0, %1" \
684 : \
685 : "r" (val), "i" (counter)); \
686} while (0)
687
688
689/*
690 * Macros to access the system control coprocessor
691 */
692
693#define __read_32bit_c0_register(source, sel) \
694({ int __res; \
695 if (sel == 0) \
696 __asm__ __volatile__( \
697 "mfc0\t%0, " #source "\n\t" \
698 : "=r" (__res)); \
699 else \
700 __asm__ __volatile__( \
701 ".set\tmips32\n\t" \
702 "mfc0\t%0, " #source ", " #sel "\n\t" \
703 ".set\tmips0\n\t" \
704 : "=r" (__res)); \
705 __res; \
706})
707
708#define __read_64bit_c0_register(source, sel) \
709({ unsigned long long __res; \
710 if (sizeof(unsigned long) == 4) \
711 __res = __read_64bit_c0_split(source, sel); \
712 else if (sel == 0) \
713 __asm__ __volatile__( \
714 ".set\tmips3\n\t" \
715 "dmfc0\t%0, " #source "\n\t" \
716 ".set\tmips0" \
717 : "=r" (__res)); \
718 else \
719 __asm__ __volatile__( \
720 ".set\tmips64\n\t" \
721 "dmfc0\t%0, " #source ", " #sel "\n\t" \
722 ".set\tmips0" \
723 : "=r" (__res)); \
724 __res; \
725})
726
727#define __write_32bit_c0_register(register, sel, value) \
728do { \
729 if (sel == 0) \
730 __asm__ __volatile__( \
731 "mtc0\t%z0, " #register "\n\t" \
Ralf Baechle0952e292005-08-17 10:03:03 +0000732 : : "Jr" ((unsigned int)(value))); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700733 else \
734 __asm__ __volatile__( \
735 ".set\tmips32\n\t" \
736 "mtc0\t%z0, " #register ", " #sel "\n\t" \
737 ".set\tmips0" \
Ralf Baechle0952e292005-08-17 10:03:03 +0000738 : : "Jr" ((unsigned int)(value))); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700739} while (0)
740
741#define __write_64bit_c0_register(register, sel, value) \
742do { \
743 if (sizeof(unsigned long) == 4) \
744 __write_64bit_c0_split(register, sel, value); \
745 else if (sel == 0) \
746 __asm__ __volatile__( \
747 ".set\tmips3\n\t" \
748 "dmtc0\t%z0, " #register "\n\t" \
749 ".set\tmips0" \
750 : : "Jr" (value)); \
751 else \
752 __asm__ __volatile__( \
753 ".set\tmips64\n\t" \
754 "dmtc0\t%z0, " #register ", " #sel "\n\t" \
755 ".set\tmips0" \
756 : : "Jr" (value)); \
757} while (0)
758
759#define __read_ulong_c0_register(reg, sel) \
760 ((sizeof(unsigned long) == 4) ? \
761 (unsigned long) __read_32bit_c0_register(reg, sel) : \
762 (unsigned long) __read_64bit_c0_register(reg, sel))
763
764#define __write_ulong_c0_register(reg, sel, val) \
765do { \
766 if (sizeof(unsigned long) == 4) \
767 __write_32bit_c0_register(reg, sel, val); \
768 else \
769 __write_64bit_c0_register(reg, sel, val); \
770} while (0)
771
772/*
773 * On RM7000/RM9000 these are uses to access cop0 set 1 registers
774 */
775#define __read_32bit_c0_ctrl_register(source) \
776({ int __res; \
777 __asm__ __volatile__( \
778 "cfc0\t%0, " #source "\n\t" \
779 : "=r" (__res)); \
780 __res; \
781})
782
783#define __write_32bit_c0_ctrl_register(register, value) \
784do { \
785 __asm__ __volatile__( \
786 "ctc0\t%z0, " #register "\n\t" \
Ralf Baechle0952e292005-08-17 10:03:03 +0000787 : : "Jr" ((unsigned int)(value))); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700788} while (0)
789
790/*
791 * These versions are only needed for systems with more than 38 bits of
792 * physical address space running the 32-bit kernel. That's none atm :-)
793 */
794#define __read_64bit_c0_split(source, sel) \
795({ \
Atsushi Nemoto87d43dd2007-07-11 23:30:40 +0900796 unsigned long long __val; \
797 unsigned long __flags; \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700798 \
Atsushi Nemoto87d43dd2007-07-11 23:30:40 +0900799 local_irq_save(__flags); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700800 if (sel == 0) \
801 __asm__ __volatile__( \
802 ".set\tmips64\n\t" \
803 "dmfc0\t%M0, " #source "\n\t" \
804 "dsll\t%L0, %M0, 32\n\t" \
Ralf Baechle0b543522009-04-30 02:16:19 +0200805 "dsra\t%M0, %M0, 32\n\t" \
806 "dsra\t%L0, %L0, 32\n\t" \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700807 ".set\tmips0" \
Atsushi Nemoto87d43dd2007-07-11 23:30:40 +0900808 : "=r" (__val)); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700809 else \
810 __asm__ __volatile__( \
811 ".set\tmips64\n\t" \
812 "dmfc0\t%M0, " #source ", " #sel "\n\t" \
813 "dsll\t%L0, %M0, 32\n\t" \
Ralf Baechle0b543522009-04-30 02:16:19 +0200814 "dsra\t%M0, %M0, 32\n\t" \
815 "dsra\t%L0, %L0, 32\n\t" \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700816 ".set\tmips0" \
Atsushi Nemoto87d43dd2007-07-11 23:30:40 +0900817 : "=r" (__val)); \
818 local_irq_restore(__flags); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700819 \
Atsushi Nemoto87d43dd2007-07-11 23:30:40 +0900820 __val; \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700821})
822
823#define __write_64bit_c0_split(source, sel, val) \
824do { \
Atsushi Nemoto87d43dd2007-07-11 23:30:40 +0900825 unsigned long __flags; \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700826 \
Atsushi Nemoto87d43dd2007-07-11 23:30:40 +0900827 local_irq_save(__flags); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700828 if (sel == 0) \
829 __asm__ __volatile__( \
830 ".set\tmips64\n\t" \
831 "dsll\t%L0, %L0, 32\n\t" \
832 "dsrl\t%L0, %L0, 32\n\t" \
833 "dsll\t%M0, %M0, 32\n\t" \
834 "or\t%L0, %L0, %M0\n\t" \
835 "dmtc0\t%L0, " #source "\n\t" \
836 ".set\tmips0" \
837 : : "r" (val)); \
838 else \
839 __asm__ __volatile__( \
840 ".set\tmips64\n\t" \
841 "dsll\t%L0, %L0, 32\n\t" \
842 "dsrl\t%L0, %L0, 32\n\t" \
843 "dsll\t%M0, %M0, 32\n\t" \
844 "or\t%L0, %L0, %M0\n\t" \
845 "dmtc0\t%L0, " #source ", " #sel "\n\t" \
846 ".set\tmips0" \
847 : : "r" (val)); \
Atsushi Nemoto87d43dd2007-07-11 23:30:40 +0900848 local_irq_restore(__flags); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700849} while (0)
850
851#define read_c0_index() __read_32bit_c0_register($0, 0)
852#define write_c0_index(val) __write_32bit_c0_register($0, 0, val)
853
Ralf Baechle272bace2008-05-26 09:35:47 +0100854#define read_c0_random() __read_32bit_c0_register($1, 0)
855#define write_c0_random(val) __write_32bit_c0_register($1, 0, val)
856
Linus Torvalds1da177e2005-04-16 15:20:36 -0700857#define read_c0_entrylo0() __read_ulong_c0_register($2, 0)
858#define write_c0_entrylo0(val) __write_ulong_c0_register($2, 0, val)
859
860#define read_c0_entrylo1() __read_ulong_c0_register($3, 0)
861#define write_c0_entrylo1(val) __write_ulong_c0_register($3, 0, val)
862
863#define read_c0_conf() __read_32bit_c0_register($3, 0)
864#define write_c0_conf(val) __write_32bit_c0_register($3, 0, val)
865
866#define read_c0_context() __read_ulong_c0_register($4, 0)
867#define write_c0_context(val) __write_ulong_c0_register($4, 0, val)
868
Ralf Baechlea3692022007-07-10 17:33:02 +0100869#define read_c0_userlocal() __read_ulong_c0_register($4, 2)
Ralf Baechle70342282013-01-22 12:59:30 +0100870#define write_c0_userlocal(val) __write_ulong_c0_register($4, 2, val)
Ralf Baechlea3692022007-07-10 17:33:02 +0100871
Linus Torvalds1da177e2005-04-16 15:20:36 -0700872#define read_c0_pagemask() __read_32bit_c0_register($5, 0)
873#define write_c0_pagemask(val) __write_32bit_c0_register($5, 0, val)
874
David Daney9fe2e9d2010-02-10 15:12:45 -0800875#define read_c0_pagegrain() __read_32bit_c0_register($5, 1)
Ralf Baechle70342282013-01-22 12:59:30 +0100876#define write_c0_pagegrain(val) __write_32bit_c0_register($5, 1, val)
David Daney9fe2e9d2010-02-10 15:12:45 -0800877
Linus Torvalds1da177e2005-04-16 15:20:36 -0700878#define read_c0_wired() __read_32bit_c0_register($6, 0)
879#define write_c0_wired(val) __write_32bit_c0_register($6, 0, val)
880
881#define read_c0_info() __read_32bit_c0_register($7, 0)
882
Ralf Baechle70342282013-01-22 12:59:30 +0100883#define read_c0_cache() __read_32bit_c0_register($7, 0) /* TX39xx */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700884#define write_c0_cache(val) __write_32bit_c0_register($7, 0, val)
885
Ralf Baechle15c4f672006-03-29 18:51:06 +0100886#define read_c0_badvaddr() __read_ulong_c0_register($8, 0)
887#define write_c0_badvaddr(val) __write_ulong_c0_register($8, 0, val)
888
Linus Torvalds1da177e2005-04-16 15:20:36 -0700889#define read_c0_count() __read_32bit_c0_register($9, 0)
890#define write_c0_count(val) __write_32bit_c0_register($9, 0, val)
891
Pete Popovbdf21b12005-07-14 17:47:57 +0000892#define read_c0_count2() __read_32bit_c0_register($9, 6) /* pnx8550 */
893#define write_c0_count2(val) __write_32bit_c0_register($9, 6, val)
894
895#define read_c0_count3() __read_32bit_c0_register($9, 7) /* pnx8550 */
896#define write_c0_count3(val) __write_32bit_c0_register($9, 7, val)
897
Linus Torvalds1da177e2005-04-16 15:20:36 -0700898#define read_c0_entryhi() __read_ulong_c0_register($10, 0)
899#define write_c0_entryhi(val) __write_ulong_c0_register($10, 0, val)
900
901#define read_c0_compare() __read_32bit_c0_register($11, 0)
902#define write_c0_compare(val) __write_32bit_c0_register($11, 0, val)
903
Pete Popovbdf21b12005-07-14 17:47:57 +0000904#define read_c0_compare2() __read_32bit_c0_register($11, 6) /* pnx8550 */
905#define write_c0_compare2(val) __write_32bit_c0_register($11, 6, val)
906
907#define read_c0_compare3() __read_32bit_c0_register($11, 7) /* pnx8550 */
908#define write_c0_compare3(val) __write_32bit_c0_register($11, 7, val)
909
Linus Torvalds1da177e2005-04-16 15:20:36 -0700910#define read_c0_status() __read_32bit_c0_register($12, 0)
Ralf Baechle41c594a2006-04-05 09:45:45 +0100911#ifdef CONFIG_MIPS_MT_SMTC
912#define write_c0_status(val) \
913do { \
914 __write_32bit_c0_register($12, 0, val); \
915 __ehb(); \
916} while (0)
917#else
918/*
919 * Legacy non-SMTC code, which may be hazardous
920 * but which might not support EHB
921 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700922#define write_c0_status(val) __write_32bit_c0_register($12, 0, val)
Ralf Baechle41c594a2006-04-05 09:45:45 +0100923#endif /* CONFIG_MIPS_MT_SMTC */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700924
925#define read_c0_cause() __read_32bit_c0_register($13, 0)
926#define write_c0_cause(val) __write_32bit_c0_register($13, 0, val)
927
928#define read_c0_epc() __read_ulong_c0_register($14, 0)
929#define write_c0_epc(val) __write_ulong_c0_register($14, 0, val)
930
931#define read_c0_prid() __read_32bit_c0_register($15, 0)
932
933#define read_c0_config() __read_32bit_c0_register($16, 0)
934#define read_c0_config1() __read_32bit_c0_register($16, 1)
935#define read_c0_config2() __read_32bit_c0_register($16, 2)
936#define read_c0_config3() __read_32bit_c0_register($16, 3)
Ralf Baechle0efe2762005-02-06 21:24:55 +0000937#define read_c0_config4() __read_32bit_c0_register($16, 4)
938#define read_c0_config5() __read_32bit_c0_register($16, 5)
939#define read_c0_config6() __read_32bit_c0_register($16, 6)
940#define read_c0_config7() __read_32bit_c0_register($16, 7)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700941#define write_c0_config(val) __write_32bit_c0_register($16, 0, val)
942#define write_c0_config1(val) __write_32bit_c0_register($16, 1, val)
943#define write_c0_config2(val) __write_32bit_c0_register($16, 2, val)
944#define write_c0_config3(val) __write_32bit_c0_register($16, 3, val)
Ralf Baechle0efe2762005-02-06 21:24:55 +0000945#define write_c0_config4(val) __write_32bit_c0_register($16, 4, val)
946#define write_c0_config5(val) __write_32bit_c0_register($16, 5, val)
947#define write_c0_config6(val) __write_32bit_c0_register($16, 6, val)
948#define write_c0_config7(val) __write_32bit_c0_register($16, 7, val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700949
950/*
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300951 * The WatchLo register. There may be up to 8 of them.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700952 */
953#define read_c0_watchlo0() __read_ulong_c0_register($18, 0)
954#define read_c0_watchlo1() __read_ulong_c0_register($18, 1)
955#define read_c0_watchlo2() __read_ulong_c0_register($18, 2)
956#define read_c0_watchlo3() __read_ulong_c0_register($18, 3)
957#define read_c0_watchlo4() __read_ulong_c0_register($18, 4)
958#define read_c0_watchlo5() __read_ulong_c0_register($18, 5)
959#define read_c0_watchlo6() __read_ulong_c0_register($18, 6)
960#define read_c0_watchlo7() __read_ulong_c0_register($18, 7)
961#define write_c0_watchlo0(val) __write_ulong_c0_register($18, 0, val)
962#define write_c0_watchlo1(val) __write_ulong_c0_register($18, 1, val)
963#define write_c0_watchlo2(val) __write_ulong_c0_register($18, 2, val)
964#define write_c0_watchlo3(val) __write_ulong_c0_register($18, 3, val)
965#define write_c0_watchlo4(val) __write_ulong_c0_register($18, 4, val)
966#define write_c0_watchlo5(val) __write_ulong_c0_register($18, 5, val)
967#define write_c0_watchlo6(val) __write_ulong_c0_register($18, 6, val)
968#define write_c0_watchlo7(val) __write_ulong_c0_register($18, 7, val)
969
970/*
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300971 * The WatchHi register. There may be up to 8 of them.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700972 */
973#define read_c0_watchhi0() __read_32bit_c0_register($19, 0)
974#define read_c0_watchhi1() __read_32bit_c0_register($19, 1)
975#define read_c0_watchhi2() __read_32bit_c0_register($19, 2)
976#define read_c0_watchhi3() __read_32bit_c0_register($19, 3)
977#define read_c0_watchhi4() __read_32bit_c0_register($19, 4)
978#define read_c0_watchhi5() __read_32bit_c0_register($19, 5)
979#define read_c0_watchhi6() __read_32bit_c0_register($19, 6)
980#define read_c0_watchhi7() __read_32bit_c0_register($19, 7)
981
982#define write_c0_watchhi0(val) __write_32bit_c0_register($19, 0, val)
983#define write_c0_watchhi1(val) __write_32bit_c0_register($19, 1, val)
984#define write_c0_watchhi2(val) __write_32bit_c0_register($19, 2, val)
985#define write_c0_watchhi3(val) __write_32bit_c0_register($19, 3, val)
986#define write_c0_watchhi4(val) __write_32bit_c0_register($19, 4, val)
987#define write_c0_watchhi5(val) __write_32bit_c0_register($19, 5, val)
988#define write_c0_watchhi6(val) __write_32bit_c0_register($19, 6, val)
989#define write_c0_watchhi7(val) __write_32bit_c0_register($19, 7, val)
990
991#define read_c0_xcontext() __read_ulong_c0_register($20, 0)
992#define write_c0_xcontext(val) __write_ulong_c0_register($20, 0, val)
993
994#define read_c0_intcontrol() __read_32bit_c0_ctrl_register($20)
995#define write_c0_intcontrol(val) __write_32bit_c0_ctrl_register($20, val)
996
997#define read_c0_framemask() __read_32bit_c0_register($21, 0)
Ralf Baechle70342282013-01-22 12:59:30 +0100998#define write_c0_framemask(val) __write_32bit_c0_register($21, 0, val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700999
Linus Torvalds1da177e2005-04-16 15:20:36 -07001000#define read_c0_diag() __read_32bit_c0_register($22, 0)
1001#define write_c0_diag(val) __write_32bit_c0_register($22, 0, val)
1002
1003#define read_c0_diag1() __read_32bit_c0_register($22, 1)
1004#define write_c0_diag1(val) __write_32bit_c0_register($22, 1, val)
1005
1006#define read_c0_diag2() __read_32bit_c0_register($22, 2)
1007#define write_c0_diag2(val) __write_32bit_c0_register($22, 2, val)
1008
1009#define read_c0_diag3() __read_32bit_c0_register($22, 3)
1010#define write_c0_diag3(val) __write_32bit_c0_register($22, 3, val)
1011
1012#define read_c0_diag4() __read_32bit_c0_register($22, 4)
1013#define write_c0_diag4(val) __write_32bit_c0_register($22, 4, val)
1014
1015#define read_c0_diag5() __read_32bit_c0_register($22, 5)
1016#define write_c0_diag5(val) __write_32bit_c0_register($22, 5, val)
1017
1018#define read_c0_debug() __read_32bit_c0_register($23, 0)
1019#define write_c0_debug(val) __write_32bit_c0_register($23, 0, val)
1020
1021#define read_c0_depc() __read_ulong_c0_register($24, 0)
1022#define write_c0_depc(val) __write_ulong_c0_register($24, 0, val)
1023
1024/*
1025 * MIPS32 / MIPS64 performance counters
1026 */
1027#define read_c0_perfctrl0() __read_32bit_c0_register($25, 0)
Ralf Baechle70342282013-01-22 12:59:30 +01001028#define write_c0_perfctrl0(val) __write_32bit_c0_register($25, 0, val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001029#define read_c0_perfcntr0() __read_32bit_c0_register($25, 1)
Ralf Baechle70342282013-01-22 12:59:30 +01001030#define write_c0_perfcntr0(val) __write_32bit_c0_register($25, 1, val)
David Daney4d36f592011-09-24 02:29:55 +02001031#define read_c0_perfcntr0_64() __read_64bit_c0_register($25, 1)
1032#define write_c0_perfcntr0_64(val) __write_64bit_c0_register($25, 1, val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001033#define read_c0_perfctrl1() __read_32bit_c0_register($25, 2)
Ralf Baechle70342282013-01-22 12:59:30 +01001034#define write_c0_perfctrl1(val) __write_32bit_c0_register($25, 2, val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001035#define read_c0_perfcntr1() __read_32bit_c0_register($25, 3)
Ralf Baechle70342282013-01-22 12:59:30 +01001036#define write_c0_perfcntr1(val) __write_32bit_c0_register($25, 3, val)
David Daney4d36f592011-09-24 02:29:55 +02001037#define read_c0_perfcntr1_64() __read_64bit_c0_register($25, 3)
1038#define write_c0_perfcntr1_64(val) __write_64bit_c0_register($25, 3, val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001039#define read_c0_perfctrl2() __read_32bit_c0_register($25, 4)
Ralf Baechle70342282013-01-22 12:59:30 +01001040#define write_c0_perfctrl2(val) __write_32bit_c0_register($25, 4, val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001041#define read_c0_perfcntr2() __read_32bit_c0_register($25, 5)
Ralf Baechle70342282013-01-22 12:59:30 +01001042#define write_c0_perfcntr2(val) __write_32bit_c0_register($25, 5, val)
David Daney4d36f592011-09-24 02:29:55 +02001043#define read_c0_perfcntr2_64() __read_64bit_c0_register($25, 5)
1044#define write_c0_perfcntr2_64(val) __write_64bit_c0_register($25, 5, val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001045#define read_c0_perfctrl3() __read_32bit_c0_register($25, 6)
Ralf Baechle70342282013-01-22 12:59:30 +01001046#define write_c0_perfctrl3(val) __write_32bit_c0_register($25, 6, val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001047#define read_c0_perfcntr3() __read_32bit_c0_register($25, 7)
Ralf Baechle70342282013-01-22 12:59:30 +01001048#define write_c0_perfcntr3(val) __write_32bit_c0_register($25, 7, val)
David Daney4d36f592011-09-24 02:29:55 +02001049#define read_c0_perfcntr3_64() __read_64bit_c0_register($25, 7)
1050#define write_c0_perfcntr3_64(val) __write_64bit_c0_register($25, 7, val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001051
Linus Torvalds1da177e2005-04-16 15:20:36 -07001052#define read_c0_ecc() __read_32bit_c0_register($26, 0)
1053#define write_c0_ecc(val) __write_32bit_c0_register($26, 0, val)
1054
1055#define read_c0_derraddr0() __read_ulong_c0_register($26, 1)
Ralf Baechle70342282013-01-22 12:59:30 +01001056#define write_c0_derraddr0(val) __write_ulong_c0_register($26, 1, val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001057
1058#define read_c0_cacheerr() __read_32bit_c0_register($27, 0)
1059
1060#define read_c0_derraddr1() __read_ulong_c0_register($27, 1)
Ralf Baechle70342282013-01-22 12:59:30 +01001061#define write_c0_derraddr1(val) __write_ulong_c0_register($27, 1, val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001062
1063#define read_c0_taglo() __read_32bit_c0_register($28, 0)
1064#define write_c0_taglo(val) __write_32bit_c0_register($28, 0, val)
1065
Ralf Baechle41c594a2006-04-05 09:45:45 +01001066#define read_c0_dtaglo() __read_32bit_c0_register($28, 2)
1067#define write_c0_dtaglo(val) __write_32bit_c0_register($28, 2, val)
1068
Kevin Cernekeeaf231172010-10-16 14:22:32 -07001069#define read_c0_ddatalo() __read_32bit_c0_register($28, 3)
1070#define write_c0_ddatalo(val) __write_32bit_c0_register($28, 3, val)
1071
1072#define read_c0_staglo() __read_32bit_c0_register($28, 4)
1073#define write_c0_staglo(val) __write_32bit_c0_register($28, 4, val)
1074
Linus Torvalds1da177e2005-04-16 15:20:36 -07001075#define read_c0_taghi() __read_32bit_c0_register($29, 0)
1076#define write_c0_taghi(val) __write_32bit_c0_register($29, 0, val)
1077
1078#define read_c0_errorepc() __read_ulong_c0_register($30, 0)
1079#define write_c0_errorepc(val) __write_ulong_c0_register($30, 0, val)
1080
Ralf Baechle7a0fc582005-07-13 19:47:28 +00001081/* MIPSR2 */
Ralf Baechle21a151d2007-10-11 23:46:15 +01001082#define read_c0_hwrena() __read_32bit_c0_register($7, 0)
Ralf Baechle7a0fc582005-07-13 19:47:28 +00001083#define write_c0_hwrena(val) __write_32bit_c0_register($7, 0, val)
1084
1085#define read_c0_intctl() __read_32bit_c0_register($12, 1)
1086#define write_c0_intctl(val) __write_32bit_c0_register($12, 1, val)
1087
1088#define read_c0_srsctl() __read_32bit_c0_register($12, 2)
1089#define write_c0_srsctl(val) __write_32bit_c0_register($12, 2, val)
1090
1091#define read_c0_srsmap() __read_32bit_c0_register($12, 3)
1092#define write_c0_srsmap(val) __write_32bit_c0_register($12, 3, val)
1093
Ralf Baechle21a151d2007-10-11 23:46:15 +01001094#define read_c0_ebase() __read_32bit_c0_register($15, 1)
Ralf Baechle7a0fc582005-07-13 19:47:28 +00001095#define write_c0_ebase(val) __write_32bit_c0_register($15, 1, val)
1096
David Daneyed918c22008-12-11 15:33:24 -08001097
1098/* Cavium OCTEON (cnMIPS) */
1099#define read_c0_cvmcount() __read_ulong_c0_register($9, 6)
1100#define write_c0_cvmcount(val) __write_ulong_c0_register($9, 6, val)
1101
1102#define read_c0_cvmctl() __read_64bit_c0_register($9, 7)
1103#define write_c0_cvmctl(val) __write_64bit_c0_register($9, 7, val)
1104
1105#define read_c0_cvmmemctl() __read_64bit_c0_register($11, 7)
Ralf Baechle70342282013-01-22 12:59:30 +01001106#define write_c0_cvmmemctl(val) __write_64bit_c0_register($11, 7, val)
David Daneyed918c22008-12-11 15:33:24 -08001107/*
Ralf Baechle70342282013-01-22 12:59:30 +01001108 * The cacheerr registers are not standardized. On OCTEON, they are
David Daneyed918c22008-12-11 15:33:24 -08001109 * 64 bits wide.
1110 */
1111#define read_octeon_c0_icacheerr() __read_64bit_c0_register($27, 0)
1112#define write_octeon_c0_icacheerr(val) __write_64bit_c0_register($27, 0, val)
1113
1114#define read_octeon_c0_dcacheerr() __read_64bit_c0_register($27, 1)
1115#define write_octeon_c0_dcacheerr(val) __write_64bit_c0_register($27, 1, val)
1116
Kevin Cernekeeaf231172010-10-16 14:22:32 -07001117/* BMIPS3300 */
1118#define read_c0_brcm_config_0() __read_32bit_c0_register($22, 0)
1119#define write_c0_brcm_config_0(val) __write_32bit_c0_register($22, 0, val)
1120
1121#define read_c0_brcm_bus_pll() __read_32bit_c0_register($22, 4)
1122#define write_c0_brcm_bus_pll(val) __write_32bit_c0_register($22, 4, val)
1123
1124#define read_c0_brcm_reset() __read_32bit_c0_register($22, 5)
1125#define write_c0_brcm_reset(val) __write_32bit_c0_register($22, 5, val)
1126
Kevin Cernekee020232f2011-11-16 01:25:44 +00001127/* BMIPS43xx */
Kevin Cernekeeaf231172010-10-16 14:22:32 -07001128#define read_c0_brcm_cmt_intr() __read_32bit_c0_register($22, 1)
1129#define write_c0_brcm_cmt_intr(val) __write_32bit_c0_register($22, 1, val)
1130
1131#define read_c0_brcm_cmt_ctrl() __read_32bit_c0_register($22, 2)
1132#define write_c0_brcm_cmt_ctrl(val) __write_32bit_c0_register($22, 2, val)
1133
1134#define read_c0_brcm_cmt_local() __read_32bit_c0_register($22, 3)
1135#define write_c0_brcm_cmt_local(val) __write_32bit_c0_register($22, 3, val)
1136
1137#define read_c0_brcm_config_1() __read_32bit_c0_register($22, 5)
1138#define write_c0_brcm_config_1(val) __write_32bit_c0_register($22, 5, val)
1139
1140#define read_c0_brcm_cbr() __read_32bit_c0_register($22, 6)
1141#define write_c0_brcm_cbr(val) __write_32bit_c0_register($22, 6, val)
1142
1143/* BMIPS5000 */
1144#define read_c0_brcm_config() __read_32bit_c0_register($22, 0)
1145#define write_c0_brcm_config(val) __write_32bit_c0_register($22, 0, val)
1146
1147#define read_c0_brcm_mode() __read_32bit_c0_register($22, 1)
1148#define write_c0_brcm_mode(val) __write_32bit_c0_register($22, 1, val)
1149
1150#define read_c0_brcm_action() __read_32bit_c0_register($22, 2)
1151#define write_c0_brcm_action(val) __write_32bit_c0_register($22, 2, val)
1152
1153#define read_c0_brcm_edsp() __read_32bit_c0_register($22, 3)
1154#define write_c0_brcm_edsp(val) __write_32bit_c0_register($22, 3, val)
1155
1156#define read_c0_brcm_bootvec() __read_32bit_c0_register($22, 4)
1157#define write_c0_brcm_bootvec(val) __write_32bit_c0_register($22, 4, val)
1158
1159#define read_c0_brcm_sleepcount() __read_32bit_c0_register($22, 7)
1160#define write_c0_brcm_sleepcount(val) __write_32bit_c0_register($22, 7, val)
1161
Linus Torvalds1da177e2005-04-16 15:20:36 -07001162/*
1163 * Macros to access the floating point coprocessor control registers
1164 */
Steven J. Hillb9688312013-01-12 23:29:27 +00001165#define read_32bit_cp1_register(source) \
1166({ \
1167 int __res; \
1168 \
1169 __asm__ __volatile__( \
1170 " .set push \n" \
1171 " .set reorder \n" \
1172 " # gas fails to assemble cfc1 for some archs, \n" \
1173 " # like Octeon. \n" \
1174 " .set mips1 \n" \
1175 " cfc1 %0,"STR(source)" \n" \
1176 " .set pop \n" \
1177 : "=r" (__res)); \
1178 __res; \
1179})
Linus Torvalds1da177e2005-04-16 15:20:36 -07001180
Steven J. Hill32a7ede2013-01-03 19:01:52 +00001181#ifdef HAVE_AS_DSP
1182#define rddsp(mask) \
1183({ \
1184 unsigned int __dspctl; \
1185 \
1186 __asm__ __volatile__( \
Florian Fainelli63c2b682013-03-18 15:56:10 +00001187 " .set push \n" \
1188 " .set dsp \n" \
Steven J. Hill32a7ede2013-01-03 19:01:52 +00001189 " rddsp %0, %x1 \n" \
Florian Fainelli63c2b682013-03-18 15:56:10 +00001190 " .set pop \n" \
Steven J. Hill32a7ede2013-01-03 19:01:52 +00001191 : "=r" (__dspctl) \
1192 : "i" (mask)); \
1193 __dspctl; \
1194})
1195
1196#define wrdsp(val, mask) \
1197do { \
1198 __asm__ __volatile__( \
Florian Fainelli63c2b682013-03-18 15:56:10 +00001199 " .set push \n" \
1200 " .set dsp \n" \
Steven J. Hill32a7ede2013-01-03 19:01:52 +00001201 " wrdsp %0, %x1 \n" \
Florian Fainelli63c2b682013-03-18 15:56:10 +00001202 " .set pop \n" \
Steven J. Hill32a7ede2013-01-03 19:01:52 +00001203 : \
1204 : "r" (val), "i" (mask)); \
1205} while (0)
1206
Florian Fainelli63c2b682013-03-18 15:56:10 +00001207#define mflo0() \
1208({ \
1209 long mflo0; \
1210 __asm__( \
1211 " .set push \n" \
1212 " .set dsp \n" \
1213 " mflo %0, $ac0 \n" \
1214 " .set pop \n" \
1215 : "=r" (mflo0)); \
1216 mflo0; \
1217})
Steven J. Hill32a7ede2013-01-03 19:01:52 +00001218
Florian Fainelli63c2b682013-03-18 15:56:10 +00001219#define mflo1() \
1220({ \
1221 long mflo1; \
1222 __asm__( \
1223 " .set push \n" \
1224 " .set dsp \n" \
1225 " mflo %0, $ac1 \n" \
1226 " .set pop \n" \
1227 : "=r" (mflo1)); \
1228 mflo1; \
1229})
Steven J. Hill32a7ede2013-01-03 19:01:52 +00001230
Florian Fainelli63c2b682013-03-18 15:56:10 +00001231#define mflo2() \
1232({ \
1233 long mflo2; \
1234 __asm__( \
1235 " .set push \n" \
1236 " .set dsp \n" \
1237 " mflo %0, $ac2 \n" \
1238 " .set pop \n" \
1239 : "=r" (mflo2)); \
1240 mflo2; \
1241})
Steven J. Hill32a7ede2013-01-03 19:01:52 +00001242
Florian Fainelli63c2b682013-03-18 15:56:10 +00001243#define mflo3() \
1244({ \
1245 long mflo3; \
1246 __asm__( \
1247 " .set push \n" \
1248 " .set dsp \n" \
1249 " mflo %0, $ac3 \n" \
1250 " .set pop \n" \
1251 : "=r" (mflo3)); \
1252 mflo3; \
1253})
1254
1255#define mfhi0() \
1256({ \
1257 long mfhi0; \
1258 __asm__( \
1259 " .set push \n" \
1260 " .set dsp \n" \
1261 " mfhi %0, $ac0 \n" \
1262 " .set pop \n" \
1263 : "=r" (mfhi0)); \
1264 mfhi0; \
1265})
1266
1267#define mfhi1() \
1268({ \
1269 long mfhi1; \
1270 __asm__( \
1271 " .set push \n" \
1272 " .set dsp \n" \
1273 " mfhi %0, $ac1 \n" \
1274 " .set pop \n" \
1275 : "=r" (mfhi1)); \
1276 mfhi1; \
1277})
1278
1279#define mfhi2() \
1280({ \
1281 long mfhi2; \
1282 __asm__( \
1283 " .set push \n" \
1284 " .set dsp \n" \
1285 " mfhi %0, $ac2 \n" \
1286 " .set pop \n" \
1287 : "=r" (mfhi2)); \
1288 mfhi2; \
1289})
1290
1291#define mfhi3() \
1292({ \
1293 long mfhi3; \
1294 __asm__( \
1295 " .set push \n" \
1296 " .set dsp \n" \
1297 " mfhi %0, $ac3 \n" \
1298 " .set pop \n" \
1299 : "=r" (mfhi3)); \
1300 mfhi3; \
1301})
1302
1303
1304#define mtlo0(x) \
1305({ \
1306 __asm__( \
1307 " .set push \n" \
1308 " .set dsp \n" \
1309 " mtlo %0, $ac0 \n" \
1310 " .set pop \n" \
1311 : \
1312 : "r" (x)); \
1313})
1314
1315#define mtlo1(x) \
1316({ \
1317 __asm__( \
1318 " .set push \n" \
1319 " .set dsp \n" \
1320 " mtlo %0, $ac1 \n" \
1321 " .set pop \n" \
1322 : \
1323 : "r" (x)); \
1324})
1325
1326#define mtlo2(x) \
1327({ \
1328 __asm__( \
1329 " .set push \n" \
1330 " .set dsp \n" \
1331 " mtlo %0, $ac2 \n" \
1332 " .set pop \n" \
1333 : \
1334 : "r" (x)); \
1335})
1336
1337#define mtlo3(x) \
1338({ \
1339 __asm__( \
1340 " .set push \n" \
1341 " .set dsp \n" \
1342 " mtlo %0, $ac3 \n" \
1343 " .set pop \n" \
1344 : \
1345 : "r" (x)); \
1346})
1347
1348#define mthi0(x) \
1349({ \
1350 __asm__( \
1351 " .set push \n" \
1352 " .set dsp \n" \
1353 " mthi %0, $ac0 \n" \
1354 " .set pop \n" \
1355 : \
1356 : "r" (x)); \
1357})
1358
1359#define mthi1(x) \
1360({ \
1361 __asm__( \
1362 " .set push \n" \
1363 " .set dsp \n" \
1364 " mthi %0, $ac1 \n" \
1365 " .set pop \n" \
1366 : \
1367 : "r" (x)); \
1368})
1369
1370#define mthi2(x) \
1371({ \
1372 __asm__( \
1373 " .set push \n" \
1374 " .set dsp \n" \
1375 " mthi %0, $ac2 \n" \
1376 " .set pop \n" \
1377 : \
1378 : "r" (x)); \
1379})
1380
1381#define mthi3(x) \
1382({ \
1383 __asm__( \
1384 " .set push \n" \
1385 " .set dsp \n" \
1386 " mthi %0, $ac3 \n" \
1387 " .set pop \n" \
1388 : \
1389 : "r" (x)); \
1390})
Steven J. Hill32a7ede2013-01-03 19:01:52 +00001391
1392#else
1393
Steven J. Hilld0c1b472012-12-07 03:53:29 +00001394#ifdef CONFIG_CPU_MICROMIPS
1395#define rddsp(mask) \
1396({ \
1397 unsigned int __res; \
1398 \
1399 __asm__ __volatile__( \
1400 " .set push \n" \
1401 " .set noat \n" \
1402 " # rddsp $1, %x1 \n" \
1403 " .hword ((0x0020067c | (%x1 << 14)) >> 16) \n" \
1404 " .hword ((0x0020067c | (%x1 << 14)) & 0xffff) \n" \
1405 " move %0, $1 \n" \
1406 " .set pop \n" \
1407 : "=r" (__res) \
1408 : "i" (mask)); \
1409 __res; \
1410})
1411
1412#define wrdsp(val, mask) \
1413do { \
1414 __asm__ __volatile__( \
1415 " .set push \n" \
1416 " .set noat \n" \
1417 " move $1, %0 \n" \
1418 " # wrdsp $1, %x1 \n" \
1419 " .hword ((0x0020167c | (%x1 << 14)) >> 16) \n" \
1420 " .hword ((0x0020167c | (%x1 << 14)) & 0xffff) \n" \
1421 " .set pop \n" \
1422 : \
1423 : "r" (val), "i" (mask)); \
1424} while (0)
1425
1426#define _umips_dsp_mfxxx(ins) \
1427({ \
1428 unsigned long __treg; \
1429 \
1430 __asm__ __volatile__( \
1431 " .set push \n" \
1432 " .set noat \n" \
1433 " .hword 0x0001 \n" \
1434 " .hword %x1 \n" \
1435 " move %0, $1 \n" \
1436 " .set pop \n" \
1437 : "=r" (__treg) \
1438 : "i" (ins)); \
1439 __treg; \
1440})
1441
1442#define _umips_dsp_mtxxx(val, ins) \
1443do { \
1444 __asm__ __volatile__( \
1445 " .set push \n" \
1446 " .set noat \n" \
1447 " move $1, %0 \n" \
1448 " .hword 0x0001 \n" \
1449 " .hword %x1 \n" \
1450 " .set pop \n" \
1451 : \
1452 : "r" (val), "i" (ins)); \
1453} while (0)
1454
1455#define _umips_dsp_mflo(reg) _umips_dsp_mfxxx((reg << 14) | 0x107c)
1456#define _umips_dsp_mfhi(reg) _umips_dsp_mfxxx((reg << 14) | 0x007c)
1457
1458#define _umips_dsp_mtlo(val, reg) _umips_dsp_mtxxx(val, ((reg << 14) | 0x307c))
1459#define _umips_dsp_mthi(val, reg) _umips_dsp_mtxxx(val, ((reg << 14) | 0x207c))
1460
1461#define mflo0() _umips_dsp_mflo(0)
1462#define mflo1() _umips_dsp_mflo(1)
1463#define mflo2() _umips_dsp_mflo(2)
1464#define mflo3() _umips_dsp_mflo(3)
1465
1466#define mfhi0() _umips_dsp_mfhi(0)
1467#define mfhi1() _umips_dsp_mfhi(1)
1468#define mfhi2() _umips_dsp_mfhi(2)
1469#define mfhi3() _umips_dsp_mfhi(3)
1470
1471#define mtlo0(x) _umips_dsp_mtlo(x, 0)
1472#define mtlo1(x) _umips_dsp_mtlo(x, 1)
1473#define mtlo2(x) _umips_dsp_mtlo(x, 2)
1474#define mtlo3(x) _umips_dsp_mtlo(x, 3)
1475
1476#define mthi0(x) _umips_dsp_mthi(x, 0)
1477#define mthi1(x) _umips_dsp_mthi(x, 1)
1478#define mthi2(x) _umips_dsp_mthi(x, 2)
1479#define mthi3(x) _umips_dsp_mthi(x, 3)
1480
1481#else /* !CONFIG_CPU_MICROMIPS */
Ralf Baechlee50c0a8f2005-05-31 11:49:19 +00001482#define rddsp(mask) \
1483({ \
1484 unsigned int __res; \
1485 \
1486 __asm__ __volatile__( \
1487 " .set push \n" \
1488 " .set noat \n" \
1489 " # rddsp $1, %x1 \n" \
1490 " .word 0x7c000cb8 | (%x1 << 16) \n" \
1491 " move %0, $1 \n" \
1492 " .set pop \n" \
1493 : "=r" (__res) \
1494 : "i" (mask)); \
1495 __res; \
1496})
1497
1498#define wrdsp(val, mask) \
1499do { \
Ralf Baechlee50c0a8f2005-05-31 11:49:19 +00001500 __asm__ __volatile__( \
1501 " .set push \n" \
1502 " .set noat \n" \
1503 " move $1, %0 \n" \
1504 " # wrdsp $1, %x1 \n" \
Ralf Baechle26487952005-12-07 17:52:40 +00001505 " .word 0x7c2004f8 | (%x1 << 11) \n" \
Ralf Baechlee50c0a8f2005-05-31 11:49:19 +00001506 " .set pop \n" \
1507 : \
1508 : "r" (val), "i" (mask)); \
Ralf Baechlee50c0a8f2005-05-31 11:49:19 +00001509} while (0)
1510
Steven J. Hill4cb764b2012-12-07 03:53:52 +00001511#define _dsp_mfxxx(ins) \
Ralf Baechlee50c0a8f2005-05-31 11:49:19 +00001512({ \
1513 unsigned long __treg; \
1514 \
1515 __asm__ __volatile__( \
Steven J. Hill4cb764b2012-12-07 03:53:52 +00001516 " .set push \n" \
1517 " .set noat \n" \
1518 " .word (0x00000810 | %1) \n" \
1519 " move %0, $1 \n" \
1520 " .set pop \n" \
1521 : "=r" (__treg) \
1522 : "i" (ins)); \
Ralf Baechlee50c0a8f2005-05-31 11:49:19 +00001523 __treg; \
1524})
1525
Steven J. Hill4cb764b2012-12-07 03:53:52 +00001526#define _dsp_mtxxx(val, ins) \
Ralf Baechlee50c0a8f2005-05-31 11:49:19 +00001527do { \
1528 __asm__ __volatile__( \
1529 " .set push \n" \
1530 " .set noat \n" \
1531 " move $1, %0 \n" \
Steven J. Hill4cb764b2012-12-07 03:53:52 +00001532 " .word (0x00200011 | %1) \n" \
Ralf Baechlee50c0a8f2005-05-31 11:49:19 +00001533 " .set pop \n" \
1534 : \
Steven J. Hill4cb764b2012-12-07 03:53:52 +00001535 : "r" (val), "i" (ins)); \
Ralf Baechlee50c0a8f2005-05-31 11:49:19 +00001536} while (0)
1537
Steven J. Hill4cb764b2012-12-07 03:53:52 +00001538#define _dsp_mflo(reg) _dsp_mfxxx((reg << 21) | 0x0002)
1539#define _dsp_mfhi(reg) _dsp_mfxxx((reg << 21) | 0x0000)
Ralf Baechlee50c0a8f2005-05-31 11:49:19 +00001540
Steven J. Hill4cb764b2012-12-07 03:53:52 +00001541#define _dsp_mtlo(val, reg) _dsp_mtxxx(val, ((reg << 11) | 0x0002))
1542#define _dsp_mthi(val, reg) _dsp_mtxxx(val, ((reg << 11) | 0x0000))
Ralf Baechlee50c0a8f2005-05-31 11:49:19 +00001543
Steven J. Hill4cb764b2012-12-07 03:53:52 +00001544#define mflo0() _dsp_mflo(0)
1545#define mflo1() _dsp_mflo(1)
1546#define mflo2() _dsp_mflo(2)
1547#define mflo3() _dsp_mflo(3)
Ralf Baechlee50c0a8f2005-05-31 11:49:19 +00001548
Steven J. Hill4cb764b2012-12-07 03:53:52 +00001549#define mfhi0() _dsp_mfhi(0)
1550#define mfhi1() _dsp_mfhi(1)
1551#define mfhi2() _dsp_mfhi(2)
1552#define mfhi3() _dsp_mfhi(3)
Ralf Baechlee50c0a8f2005-05-31 11:49:19 +00001553
Steven J. Hill4cb764b2012-12-07 03:53:52 +00001554#define mtlo0(x) _dsp_mtlo(x, 0)
1555#define mtlo1(x) _dsp_mtlo(x, 1)
1556#define mtlo2(x) _dsp_mtlo(x, 2)
1557#define mtlo3(x) _dsp_mtlo(x, 3)
Ralf Baechlee50c0a8f2005-05-31 11:49:19 +00001558
Steven J. Hill4cb764b2012-12-07 03:53:52 +00001559#define mthi0(x) _dsp_mthi(x, 0)
1560#define mthi1(x) _dsp_mthi(x, 1)
1561#define mthi2(x) _dsp_mthi(x, 2)
1562#define mthi3(x) _dsp_mthi(x, 3)
Ralf Baechlee50c0a8f2005-05-31 11:49:19 +00001563
Steven J. Hilld0c1b472012-12-07 03:53:29 +00001564#endif /* CONFIG_CPU_MICROMIPS */
Ralf Baechlee50c0a8f2005-05-31 11:49:19 +00001565#endif
1566
Linus Torvalds1da177e2005-04-16 15:20:36 -07001567/*
1568 * TLB operations.
1569 *
1570 * It is responsibility of the caller to take care of any TLB hazards.
1571 */
1572static inline void tlb_probe(void)
1573{
1574 __asm__ __volatile__(
1575 ".set noreorder\n\t"
1576 "tlbp\n\t"
1577 ".set reorder");
1578}
1579
1580static inline void tlb_read(void)
1581{
Marc St-Jean9267a302007-06-14 15:55:31 -06001582#if MIPS34K_MISSED_ITLB_WAR
1583 int res = 0;
1584
1585 __asm__ __volatile__(
1586 " .set push \n"
1587 " .set noreorder \n"
1588 " .set noat \n"
1589 " .set mips32r2 \n"
1590 " .word 0x41610001 # dvpe $1 \n"
1591 " move %0, $1 \n"
1592 " ehb \n"
1593 " .set pop \n"
1594 : "=r" (res));
1595
1596 instruction_hazard();
1597#endif
1598
Linus Torvalds1da177e2005-04-16 15:20:36 -07001599 __asm__ __volatile__(
1600 ".set noreorder\n\t"
1601 "tlbr\n\t"
1602 ".set reorder");
Marc St-Jean9267a302007-06-14 15:55:31 -06001603
1604#if MIPS34K_MISSED_ITLB_WAR
1605 if ((res & _ULCAST_(1)))
1606 __asm__ __volatile__(
1607 " .set push \n"
1608 " .set noreorder \n"
1609 " .set noat \n"
1610 " .set mips32r2 \n"
1611 " .word 0x41600021 # evpe \n"
1612 " ehb \n"
1613 " .set pop \n");
1614#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001615}
1616
1617static inline void tlb_write_indexed(void)
1618{
1619 __asm__ __volatile__(
1620 ".set noreorder\n\t"
1621 "tlbwi\n\t"
1622 ".set reorder");
1623}
1624
1625static inline void tlb_write_random(void)
1626{
1627 __asm__ __volatile__(
1628 ".set noreorder\n\t"
1629 "tlbwr\n\t"
1630 ".set reorder");
1631}
1632
1633/*
1634 * Manipulate bits in a c0 register.
1635 */
Ralf Baechle41c594a2006-04-05 09:45:45 +01001636#ifndef CONFIG_MIPS_MT_SMTC
1637/*
1638 * SMTC Linux requires shutting-down microthread scheduling
1639 * during CP0 register read-modify-write sequences.
1640 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001641#define __BUILD_SET_C0(name) \
1642static inline unsigned int \
1643set_c0_##name(unsigned int set) \
1644{ \
Ralf Baechle89e18eb2009-03-23 22:14:55 +01001645 unsigned int res, new; \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001646 \
1647 res = read_c0_##name(); \
Ralf Baechle89e18eb2009-03-23 22:14:55 +01001648 new = res | set; \
1649 write_c0_##name(new); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001650 \
1651 return res; \
1652} \
1653 \
1654static inline unsigned int \
1655clear_c0_##name(unsigned int clear) \
1656{ \
Ralf Baechle89e18eb2009-03-23 22:14:55 +01001657 unsigned int res, new; \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001658 \
1659 res = read_c0_##name(); \
Ralf Baechle89e18eb2009-03-23 22:14:55 +01001660 new = res & ~clear; \
1661 write_c0_##name(new); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001662 \
1663 return res; \
1664} \
1665 \
1666static inline unsigned int \
Ralf Baechle89e18eb2009-03-23 22:14:55 +01001667change_c0_##name(unsigned int change, unsigned int val) \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001668{ \
Ralf Baechle89e18eb2009-03-23 22:14:55 +01001669 unsigned int res, new; \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001670 \
1671 res = read_c0_##name(); \
Ralf Baechle89e18eb2009-03-23 22:14:55 +01001672 new = res & ~change; \
1673 new |= (val & change); \
1674 write_c0_##name(new); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001675 \
1676 return res; \
1677}
1678
Ralf Baechle41c594a2006-04-05 09:45:45 +01001679#else /* SMTC versions that manage MT scheduling */
1680
Ralf Baechle192ef362006-07-07 14:07:18 +01001681#include <linux/irqflags.h>
Ralf Baechle41c594a2006-04-05 09:45:45 +01001682
1683/*
1684 * This is a duplicate of dmt() in mipsmtregs.h to avoid problems with
1685 * header file recursion.
1686 */
1687static inline unsigned int __dmt(void)
1688{
1689 int res;
1690
1691 __asm__ __volatile__(
1692 " .set push \n"
1693 " .set mips32r2 \n"
1694 " .set noat \n"
1695 " .word 0x41610BC1 # dmt $1 \n"
1696 " ehb \n"
1697 " move %0, $1 \n"
1698 " .set pop \n"
1699 : "=r" (res));
1700
1701 instruction_hazard();
1702
1703 return res;
1704}
1705
1706#define __VPECONTROL_TE_SHIFT 15
1707#define __VPECONTROL_TE (1UL << __VPECONTROL_TE_SHIFT)
1708
1709#define __EMT_ENABLE __VPECONTROL_TE
1710
1711static inline void __emt(unsigned int previous)
1712{
1713 if ((previous & __EMT_ENABLE))
1714 __asm__ __volatile__(
Ralf Baechle41c594a2006-04-05 09:45:45 +01001715 " .set mips32r2 \n"
1716 " .word 0x41600be1 # emt \n"
1717 " ehb \n"
Ralf Baechle1bd5e162006-06-03 21:59:51 +01001718 " .set mips0 \n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001719}
1720
1721static inline void __ehb(void)
1722{
1723 __asm__ __volatile__(
Ralf Baechle4277ff52006-06-03 22:40:15 +01001724 " .set mips32r2 \n"
1725 " ehb \n" " .set mips0 \n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001726}
1727
1728/*
1729 * Note that local_irq_save/restore affect TC-specific IXMT state,
1730 * not Status.IE as in non-SMTC kernel.
1731 */
1732
1733#define __BUILD_SET_C0(name) \
1734static inline unsigned int \
1735set_c0_##name(unsigned int set) \
1736{ \
1737 unsigned int res; \
Kevin D. Kissellc34e6e82009-03-31 12:59:24 +02001738 unsigned int new; \
Ralf Baechle41c594a2006-04-05 09:45:45 +01001739 unsigned int omt; \
Ralf Baechleb7e42262008-10-01 21:52:41 +01001740 unsigned long flags; \
Ralf Baechle41c594a2006-04-05 09:45:45 +01001741 \
1742 local_irq_save(flags); \
1743 omt = __dmt(); \
1744 res = read_c0_##name(); \
Kevin D. Kissellc34e6e82009-03-31 12:59:24 +02001745 new = res | set; \
1746 write_c0_##name(new); \
Ralf Baechle41c594a2006-04-05 09:45:45 +01001747 __emt(omt); \
1748 local_irq_restore(flags); \
1749 \
1750 return res; \
1751} \
1752 \
1753static inline unsigned int \
1754clear_c0_##name(unsigned int clear) \
1755{ \
1756 unsigned int res; \
Kevin D. Kissellc34e6e82009-03-31 12:59:24 +02001757 unsigned int new; \
Ralf Baechle41c594a2006-04-05 09:45:45 +01001758 unsigned int omt; \
Ralf Baechleb7e42262008-10-01 21:52:41 +01001759 unsigned long flags; \
Ralf Baechle41c594a2006-04-05 09:45:45 +01001760 \
1761 local_irq_save(flags); \
1762 omt = __dmt(); \
1763 res = read_c0_##name(); \
Kevin D. Kissellc34e6e82009-03-31 12:59:24 +02001764 new = res & ~clear; \
1765 write_c0_##name(new); \
Ralf Baechle41c594a2006-04-05 09:45:45 +01001766 __emt(omt); \
1767 local_irq_restore(flags); \
1768 \
1769 return res; \
1770} \
1771 \
1772static inline unsigned int \
Kevin D. Kissellc34e6e82009-03-31 12:59:24 +02001773change_c0_##name(unsigned int change, unsigned int newbits) \
Ralf Baechle41c594a2006-04-05 09:45:45 +01001774{ \
1775 unsigned int res; \
Kevin D. Kissellc34e6e82009-03-31 12:59:24 +02001776 unsigned int new; \
Ralf Baechle41c594a2006-04-05 09:45:45 +01001777 unsigned int omt; \
Ralf Baechleb7e42262008-10-01 21:52:41 +01001778 unsigned long flags; \
Ralf Baechle41c594a2006-04-05 09:45:45 +01001779 \
1780 local_irq_save(flags); \
1781 \
1782 omt = __dmt(); \
1783 res = read_c0_##name(); \
Kevin D. Kissellc34e6e82009-03-31 12:59:24 +02001784 new = res & ~change; \
1785 new |= (newbits & change); \
1786 write_c0_##name(new); \
Ralf Baechle41c594a2006-04-05 09:45:45 +01001787 __emt(omt); \
1788 local_irq_restore(flags); \
1789 \
1790 return res; \
1791}
1792#endif
1793
Linus Torvalds1da177e2005-04-16 15:20:36 -07001794__BUILD_SET_C0(status)
1795__BUILD_SET_C0(cause)
1796__BUILD_SET_C0(config)
1797__BUILD_SET_C0(intcontrol)
Ralf Baechle7a0fc582005-07-13 19:47:28 +00001798__BUILD_SET_C0(intctl)
1799__BUILD_SET_C0(srsmap)
Kevin Cernekee020232f2011-11-16 01:25:44 +00001800__BUILD_SET_C0(brcm_config_0)
1801__BUILD_SET_C0(brcm_bus_pll)
1802__BUILD_SET_C0(brcm_reset)
1803__BUILD_SET_C0(brcm_cmt_intr)
1804__BUILD_SET_C0(brcm_cmt_ctrl)
1805__BUILD_SET_C0(brcm_config)
1806__BUILD_SET_C0(brcm_mode)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001807
1808#endif /* !__ASSEMBLY__ */
1809
1810#endif /* _ASM_MIPSREGS_H */