blob: 44952c371d3312ec26e97ebda07c99375780845f [file] [log] [blame]
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001/******************************************************************************
2 *
Wey-Yi Guy4e318262011-12-27 11:21:32 -08003 * Copyright(c) 2003 - 2012 Intel Corporation. All rights reserved.
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07004 *
5 * Portions of this file are derived from the ipw3945 project, as well
6 * as portions of the ieee80211 subsystem header files.
7 *
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of version 2 of the GNU General Public License as
10 * published by the Free Software Foundation.
11 *
12 * This program is distributed in the hope that it will be useful, but WITHOUT
13 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
14 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
15 * more details.
16 *
17 * You should have received a copy of the GNU General Public License along with
18 * this program; if not, write to the Free Software Foundation, Inc.,
19 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
20 *
21 * The full GNU General Public License is included in this distribution in the
22 * file called LICENSE.
23 *
24 * Contact Information:
25 * Intel Linux Wireless <ilw@linux.intel.com>
26 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
27 *
28 *****************************************************************************/
29#ifndef __iwl_trans_int_pcie_h__
30#define __iwl_trans_int_pcie_h__
31
Emmanuel Grumbacha72b8b02011-08-25 23:11:13 -070032#include <linux/spinlock.h>
33#include <linux/interrupt.h>
34#include <linux/skbuff.h>
Emmanuel Grumbach522376d2011-09-06 09:31:19 -070035#include <linux/pci.h>
Emmanuel Grumbacha72b8b02011-08-25 23:11:13 -070036
Emmanuel Grumbachdda61a42011-08-25 23:11:11 -070037#include "iwl-fh.h"
Emmanuel Grumbacha72b8b02011-08-25 23:11:13 -070038#include "iwl-csr.h"
39#include "iwl-shared.h"
40#include "iwl-trans.h"
41#include "iwl-debug.h"
42#include "iwl-io.h"
Emmanuel Grumbach02e38352012-02-09 16:08:15 +020043#include "iwl-op-mode.h"
Emmanuel Grumbacha72b8b02011-08-25 23:11:13 -070044
45struct iwl_tx_queue;
46struct iwl_queue;
47struct iwl_host_cmd;
Emmanuel Grumbachdda61a42011-08-25 23:11:11 -070048
Emmanuel Grumbachab697a92011-07-11 07:35:34 -070049/*This file includes the declaration that are internal to the
50 * trans_pcie layer */
51
Johannes Berg48a2d662012-03-05 11:24:39 -080052struct iwl_rx_mem_buffer {
53 dma_addr_t page_dma;
54 struct page *page;
55 struct list_head list;
56};
57
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -070058/**
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -070059 * struct isr_statistics - interrupt statistics
60 *
61 */
62struct isr_statistics {
63 u32 hw;
64 u32 sw;
65 u32 err_code;
66 u32 sch;
67 u32 alive;
68 u32 rfkill;
69 u32 ctkill;
70 u32 wakeup;
71 u32 rx;
72 u32 tx;
73 u32 unhandled;
74};
75
76/**
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -070077 * struct iwl_rx_queue - Rx queue
78 * @bd: driver's pointer to buffer of receive buffer descriptors (rbd)
79 * @bd_dma: bus address of buffer of receive buffer descriptors (rbd)
80 * @pool:
81 * @queue:
82 * @read: Shared index to newest available Rx buffer
83 * @write: Shared index to oldest written Rx packet
84 * @free_count: Number of pre-allocated buffers in rx_free
85 * @write_actual:
86 * @rx_free: list of free SKBs for use
87 * @rx_used: List of Rx buffers with no SKB
88 * @need_update: flag to indicate we need to update read/write index
89 * @rb_stts: driver's pointer to receive buffer status
90 * @rb_stts_dma: bus address of receive buffer status
91 * @lock:
92 *
93 * NOTE: rx_free and rx_used are used as a FIFO for iwl_rx_mem_buffers
94 */
95struct iwl_rx_queue {
96 __le32 *bd;
97 dma_addr_t bd_dma;
98 struct iwl_rx_mem_buffer pool[RX_QUEUE_SIZE + RX_FREE_BUFFERS];
99 struct iwl_rx_mem_buffer *queue[RX_QUEUE_SIZE];
100 u32 read;
101 u32 write;
102 u32 free_count;
103 u32 write_actual;
104 struct list_head rx_free;
105 struct list_head rx_used;
106 int need_update;
107 struct iwl_rb_status *rb_stts;
108 dma_addr_t rb_stts_dma;
109 spinlock_t lock;
110};
111
Emmanuel Grumbacha72b8b02011-08-25 23:11:13 -0700112struct iwl_dma_ptr {
113 dma_addr_t dma;
114 void *addr;
115 size_t size;
116};
117
Johannes Bergbffc66c2012-03-05 11:24:42 -0800118/**
119 * iwl_queue_inc_wrap - increment queue index, wrap back to beginning
120 * @index -- current index
121 * @n_bd -- total number of entries in queue (must be power of 2)
122 */
123static inline int iwl_queue_inc_wrap(int index, int n_bd)
124{
125 return ++index & (n_bd - 1);
126}
127
128/**
129 * iwl_queue_dec_wrap - decrement queue index, wrap back to end
130 * @index -- current index
131 * @n_bd -- total number of entries in queue (must be power of 2)
132 */
133static inline int iwl_queue_dec_wrap(int index, int n_bd)
134{
135 return --index & (n_bd - 1);
136}
137
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -0700138/*
139 * This queue number is required for proper operation
140 * because the ucode will stop/start the scheduler as
141 * required.
142 */
143#define IWL_IPAN_MCAST_QUEUE 8
144
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700145struct iwl_cmd_meta {
146 /* only for SYNC commands, iff the reply skb is wanted */
147 struct iwl_host_cmd *source;
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700148
149 u32 flags;
150
151 DEFINE_DMA_UNMAP_ADDR(mapping);
152 DEFINE_DMA_UNMAP_LEN(len);
153};
154
155/*
156 * Generic queue structure
157 *
158 * Contains common data for Rx and Tx queues.
159 *
160 * Note the difference between n_bd and n_window: the hardware
161 * always assumes 256 descriptors, so n_bd is always 256 (unless
162 * there might be HW changes in the future). For the normal TX
163 * queues, n_window, which is the size of the software queue data
164 * is also 256; however, for the command queue, n_window is only
165 * 32 since we don't need so many commands pending. Since the HW
166 * still uses 256 BDs for DMA though, n_bd stays 256. As a result,
167 * the software buffers (in the variables @meta, @txb in struct
168 * iwl_tx_queue) only have 32 entries, while the HW buffers (@tfds
169 * in the same struct) have 256.
170 * This means that we end up with the following:
171 * HW entries: | 0 | ... | N * 32 | ... | N * 32 + 31 | ... | 255 |
172 * SW entries: | 0 | ... | 31 |
173 * where N is a number between 0 and 7. This means that the SW
174 * data is a window overlayed over the HW queue.
175 */
176struct iwl_queue {
177 int n_bd; /* number of BDs in this queue */
178 int write_ptr; /* 1-st empty entry (index) host_w*/
179 int read_ptr; /* last used entry (index) host_r*/
180 /* use for monitoring and recovering the stuck queue */
181 dma_addr_t dma_addr; /* physical addr for BD's */
182 int n_window; /* safe queue window */
183 u32 id;
184 int low_mark; /* low watermark, resume queue if free
185 * space more than this */
186 int high_mark; /* high watermark, stop queue if free
187 * space less than this */
188};
189
190/**
191 * struct iwl_tx_queue - Tx Queue for DMA
192 * @q: generic Rx/Tx queue descriptor
193 * @bd: base of circular buffer of TFDs
194 * @cmd: array of command/TX buffer pointers
195 * @meta: array of meta data for each command/tx buffer
196 * @dma_addr_cmd: physical address of cmd/tx buffer array
197 * @txb: array of per-TFD driver data
Johannes Berg015c15e2012-03-05 11:24:24 -0800198 * lock: queue lock
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700199 * @time_stamp: time (in jiffies) of last read_ptr change
200 * @need_update: indicates need to update read/write index
201 * @sched_retry: indicates queue is high-throughput aggregation (HT AGG) enabled
202 * @sta_id: valid if sched_retry is set
203 * @tid: valid if sched_retry is set
204 *
205 * A Tx queue consists of circular buffer of BDs (a.k.a. TFDs, transmit frame
206 * descriptors) and required locking structures.
207 */
208#define TFD_TX_CMD_SLOTS 256
209#define TFD_CMD_SLOTS 32
210
211struct iwl_tx_queue {
212 struct iwl_queue q;
213 struct iwl_tfd *tfds;
214 struct iwl_device_cmd **cmd;
215 struct iwl_cmd_meta *meta;
216 struct sk_buff **skbs;
Johannes Berg015c15e2012-03-05 11:24:24 -0800217 spinlock_t lock;
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700218 unsigned long time_stamp;
219 u8 need_update;
220 u8 sched_retry;
221 u8 active;
222 u8 swq_id;
223
224 u16 sta_id;
225 u16 tid;
226};
227
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700228/**
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -0700229 * struct iwl_trans_pcie - PCIe transport specific data
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700230 * @rxq: all the RX queue data
231 * @rx_replenish: work that will be called when buffers need to be allocated
232 * @trans: pointer to the generic transport area
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +0200233 * @irq_requested: true when the irq has been requested
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700234 * @scd_base_addr: scheduler sram base address in SRAM
235 * @scd_bc_tbls: pointer to the byte count table of the scheduler
Emmanuel Grumbach9d6b2cb2011-08-25 23:11:12 -0700236 * @kw: keep warm address
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -0700237 * @ac_to_fifo: to what fifo is a specifc AC mapped ?
238 * @ac_to_queue: to what tx queue is a specifc AC mapped ?
239 * @mcast_queue:
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700240 * @txq: Tx DMA processing queues
241 * @txq_ctx_active_msk: what queue is active
242 * queue_stopped: tracks what queue is stopped
243 * queue_stop_count: tracks what SW queue is stopped
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -0800244 * @pci_dev: basic pci-network driver stuff
245 * @hw_base: pci hardware address support
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -0700246 */
247struct iwl_trans_pcie {
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700248 struct iwl_rx_queue rxq;
249 struct work_struct rx_replenish;
250 struct iwl_trans *trans;
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700251
252 /* INT ICT Table */
253 __le32 *ict_tbl;
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700254 dma_addr_t ict_tbl_dma;
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700255 int ict_index;
256 u32 inta;
257 bool use_ict;
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +0200258 bool irq_requested;
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700259 struct tasklet_struct irq_tasklet;
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -0700260 struct isr_statistics isr_stats;
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700261
Johannes Berg7b114882012-02-05 13:55:11 -0800262 spinlock_t irq_lock;
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700263 u32 inta_mask;
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700264 u32 scd_base_addr;
265 struct iwl_dma_ptr scd_bc_tbls;
Emmanuel Grumbach9d6b2cb2011-08-25 23:11:12 -0700266 struct iwl_dma_ptr kw;
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -0700267
268 const u8 *ac_to_fifo[NUM_IWL_RXON_CTX];
269 const u8 *ac_to_queue[NUM_IWL_RXON_CTX];
270 u8 mcast_queue[NUM_IWL_RXON_CTX];
Emmanuel Grumbach76bc10f2011-11-21 13:25:31 +0200271 u8 agg_txq[IWLAGN_STATION_COUNT][IWL_MAX_TID_COUNT];
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700272
273 struct iwl_tx_queue *txq;
274 unsigned long txq_ctx_active_msk;
275#define IWL_MAX_HW_QUEUES 32
276 unsigned long queue_stopped[BITS_TO_LONGS(IWL_MAX_HW_QUEUES)];
277 atomic_t queue_stop_count[4];
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -0800278
279 /* PCI bus related data */
280 struct pci_dev *pci_dev;
281 void __iomem *hw_base;
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -0700282};
283
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700284#define IWL_TRANS_GET_PCIE_TRANS(_iwl_trans) \
285 ((struct iwl_trans_pcie *) ((_iwl_trans)->trans_specific))
286
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700287/*****************************************************
288* RX
289******************************************************/
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700290void iwl_bg_rx_replenish(struct work_struct *data);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700291void iwl_irq_tasklet(struct iwl_trans *trans);
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700292void iwlagn_rx_replenish(struct iwl_trans *trans);
293void iwl_rx_queue_update_write_ptr(struct iwl_trans *trans,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700294 struct iwl_rx_queue *q);
295
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700296/*****************************************************
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700297* ICT
298******************************************************/
Emmanuel Grumbached6a3802012-01-02 16:10:08 +0200299void iwl_reset_ict(struct iwl_trans *trans);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700300void iwl_disable_ict(struct iwl_trans *trans);
301int iwl_alloc_isr_ict(struct iwl_trans *trans);
302void iwl_free_isr_ict(struct iwl_trans *trans);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700303irqreturn_t iwl_isr_ict(int irq, void *data);
304
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700305/*****************************************************
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700306* TX / HCMD
307******************************************************/
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700308void iwl_txq_update_write_ptr(struct iwl_trans *trans,
309 struct iwl_tx_queue *txq);
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700310int iwlagn_txq_attach_buf_to_tfd(struct iwl_trans *trans,
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700311 struct iwl_tx_queue *txq,
312 dma_addr_t addr, u16 len, u8 reset);
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700313int iwl_queue_init(struct iwl_queue *q, int count, int slots_num, u32 id);
314int iwl_trans_pcie_send_cmd(struct iwl_trans *trans, struct iwl_host_cmd *cmd);
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700315void iwl_tx_cmd_complete(struct iwl_trans *trans,
Johannes Berg48a2d662012-03-05 11:24:39 -0800316 struct iwl_rx_cmd_buffer *rxb, int handler_status);
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700317void iwl_trans_txq_update_byte_cnt_tbl(struct iwl_trans *trans,
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300318 struct iwl_tx_queue *txq,
319 u16 byte_cnt);
Emmanuel Grumbach7f01d562011-08-25 23:11:27 -0700320int iwl_trans_pcie_tx_agg_disable(struct iwl_trans *trans,
Emmanuel Grumbachbc237732011-11-21 13:25:31 +0200321 int sta_id, int tid);
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700322void iwl_trans_set_wr_ptrs(struct iwl_trans *trans, int txq_id, u32 index);
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -0700323void iwl_trans_tx_queue_set_status(struct iwl_trans *trans,
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300324 struct iwl_tx_queue *txq,
325 int tx_fifo_id, int scd_retry);
Emmanuel Grumbach3c69b592011-11-21 13:25:31 +0200326int iwl_trans_pcie_tx_agg_alloc(struct iwl_trans *trans, int sta_id, int tid);
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -0700327void iwl_trans_pcie_tx_agg_setup(struct iwl_trans *trans,
328 enum iwl_rxon_context_id ctx,
Emmanuel Grumbach822e8b22011-11-21 13:25:31 +0200329 int sta_id, int tid, int frame_limit, u16 ssn);
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700330void iwlagn_txq_free_tfd(struct iwl_trans *trans, struct iwl_tx_queue *txq,
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700331 int index, enum dma_data_direction dma_dir);
Emmanuel Grumbach464021f2011-08-25 23:11:26 -0700332int iwl_tx_queue_reclaim(struct iwl_trans *trans, int txq_id, int index,
333 struct sk_buff_head *skbs);
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700334int iwl_queue_space(const struct iwl_queue *q);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700335
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -0700336/*****************************************************
337* Error handling
338******************************************************/
Emmanuel Grumbach6bb78842011-08-25 23:11:09 -0700339int iwl_dump_nic_event_log(struct iwl_trans *trans, bool full_log,
340 char **buf, bool display);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -0700341int iwl_dump_fh(struct iwl_trans *trans, char **buf, bool display);
342void iwl_dump_csr(struct iwl_trans *trans);
343
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700344/*****************************************************
345* Helpers
346******************************************************/
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700347static inline void iwl_disable_interrupts(struct iwl_trans *trans)
348{
349 clear_bit(STATUS_INT_ENABLED, &trans->shrd->status);
350
351 /* disable interrupts from uCode/NIC to host */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200352 iwl_write32(trans, CSR_INT_MASK, 0x00000000);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700353
354 /* acknowledge/clear/reset any interrupts still pending
355 * from uCode or flow handler (Rx/Tx DMA) */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200356 iwl_write32(trans, CSR_INT, 0xffffffff);
357 iwl_write32(trans, CSR_FH_INT_STATUS, 0xffffffff);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700358 IWL_DEBUG_ISR(trans, "Disabled interrupts\n");
359}
360
361static inline void iwl_enable_interrupts(struct iwl_trans *trans)
362{
363 struct iwl_trans_pcie *trans_pcie =
364 IWL_TRANS_GET_PCIE_TRANS(trans);
365
366 IWL_DEBUG_ISR(trans, "Enabling interrupts\n");
367 set_bit(STATUS_INT_ENABLED, &trans->shrd->status);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200368 iwl_write32(trans, CSR_INT_MASK, trans_pcie->inta_mask);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700369}
370
Emmanuel Grumbache20d43412011-08-25 23:11:31 -0700371/*
372 * we have 8 bits used like this:
373 *
374 * 7 6 5 4 3 2 1 0
375 * | | | | | | | |
376 * | | | | | | +-+-------- AC queue (0-3)
377 * | | | | | |
378 * | +-+-+-+-+------------ HW queue ID
379 * |
380 * +---------------------- unused
381 */
382static inline void iwl_set_swq_id(struct iwl_tx_queue *txq, u8 ac, u8 hwq)
383{
384 BUG_ON(ac > 3); /* only have 2 bits */
385 BUG_ON(hwq > 31); /* only use 5 bits */
386
387 txq->swq_id = (hwq << 2) | ac;
388}
389
Emmanuel Grumbach1daf04b2011-11-17 16:05:10 -0800390static inline u8 iwl_get_queue_ac(struct iwl_tx_queue *txq)
391{
392 return txq->swq_id & 0x3;
393}
394
Emmanuel Grumbache20d43412011-08-25 23:11:31 -0700395static inline void iwl_wake_queue(struct iwl_trans *trans,
Emmanuel Grumbach81a3de12011-11-10 06:55:24 -0800396 struct iwl_tx_queue *txq, const char *msg)
Emmanuel Grumbache20d43412011-08-25 23:11:31 -0700397{
398 u8 queue = txq->swq_id;
399 u8 ac = queue & 3;
400 u8 hwq = (queue >> 2) & 0x1f;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700401 struct iwl_trans_pcie *trans_pcie =
402 IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbache20d43412011-08-25 23:11:31 -0700403
Emmanuel Grumbach81a3de12011-11-10 06:55:24 -0800404 if (test_and_clear_bit(hwq, trans_pcie->queue_stopped)) {
405 if (atomic_dec_return(&trans_pcie->queue_stop_count[ac]) <= 0) {
Emmanuel Grumbach02e38352012-02-09 16:08:15 +0200406 iwl_op_mode_queue_not_full(trans->op_mode, ac);
Emmanuel Grumbach81a3de12011-11-10 06:55:24 -0800407 IWL_DEBUG_TX_QUEUES(trans, "Wake hwq %d ac %d. %s",
408 hwq, ac, msg);
409 } else {
410 IWL_DEBUG_TX_QUEUES(trans, "Don't wake hwq %d ac %d"
411 " stop count %d. %s",
412 hwq, ac, atomic_read(&trans_pcie->
413 queue_stop_count[ac]), msg);
414 }
415 }
Emmanuel Grumbache20d43412011-08-25 23:11:31 -0700416}
417
418static inline void iwl_stop_queue(struct iwl_trans *trans,
Emmanuel Grumbach81a3de12011-11-10 06:55:24 -0800419 struct iwl_tx_queue *txq, const char *msg)
Emmanuel Grumbache20d43412011-08-25 23:11:31 -0700420{
421 u8 queue = txq->swq_id;
422 u8 ac = queue & 3;
423 u8 hwq = (queue >> 2) & 0x1f;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700424 struct iwl_trans_pcie *trans_pcie =
425 IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbache20d43412011-08-25 23:11:31 -0700426
Emmanuel Grumbach81a3de12011-11-10 06:55:24 -0800427 if (!test_and_set_bit(hwq, trans_pcie->queue_stopped)) {
428 if (atomic_inc_return(&trans_pcie->queue_stop_count[ac]) > 0) {
Emmanuel Grumbach02e38352012-02-09 16:08:15 +0200429 iwl_op_mode_queue_full(trans->op_mode, ac);
Emmanuel Grumbach81a3de12011-11-10 06:55:24 -0800430 IWL_DEBUG_TX_QUEUES(trans, "Stop hwq %d ac %d"
431 " stop count %d. %s",
432 hwq, ac, atomic_read(&trans_pcie->
433 queue_stop_count[ac]), msg);
434 } else {
435 IWL_DEBUG_TX_QUEUES(trans, "Don't stop hwq %d ac %d"
436 " stop count %d. %s",
437 hwq, ac, atomic_read(&trans_pcie->
438 queue_stop_count[ac]), msg);
439 }
440 } else {
441 IWL_DEBUG_TX_QUEUES(trans, "stop hwq %d, but it is stopped/ %s",
442 hwq, msg);
443 }
Emmanuel Grumbache20d43412011-08-25 23:11:31 -0700444}
445
446#ifdef ieee80211_stop_queue
447#undef ieee80211_stop_queue
448#endif
449
450#define ieee80211_stop_queue DO_NOT_USE_ieee80211_stop_queue
451
452#ifdef ieee80211_wake_queue
453#undef ieee80211_wake_queue
454#endif
455
456#define ieee80211_wake_queue DO_NOT_USE_ieee80211_wake_queue
457
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700458static inline void iwl_txq_ctx_activate(struct iwl_trans_pcie *trans_pcie,
459 int txq_id)
460{
461 set_bit(txq_id, &trans_pcie->txq_ctx_active_msk);
462}
463
464static inline void iwl_txq_ctx_deactivate(struct iwl_trans_pcie *trans_pcie,
465 int txq_id)
466{
467 clear_bit(txq_id, &trans_pcie->txq_ctx_active_msk);
468}
469
470static inline int iwl_queue_used(const struct iwl_queue *q, int i)
471{
472 return q->write_ptr >= q->read_ptr ?
473 (i >= q->read_ptr && i < q->write_ptr) :
474 !(i < q->read_ptr && i >= q->write_ptr);
475}
476
477static inline u8 get_cmd_index(struct iwl_queue *q, u32 index)
478{
479 return index & (q->n_window - 1);
480}
481
Emmanuel Grumbach7a10e3e2011-09-06 09:31:21 -0700482#define IWL_TX_FIFO_BK 0 /* shared */
483#define IWL_TX_FIFO_BE 1
484#define IWL_TX_FIFO_VI 2 /* shared */
485#define IWL_TX_FIFO_VO 3
486#define IWL_TX_FIFO_BK_IPAN IWL_TX_FIFO_BK
487#define IWL_TX_FIFO_BE_IPAN 4
488#define IWL_TX_FIFO_VI_IPAN IWL_TX_FIFO_VI
489#define IWL_TX_FIFO_VO_IPAN 5
490/* re-uses the VO FIFO, uCode will properly flush/schedule */
491#define IWL_TX_FIFO_AUX 5
492#define IWL_TX_FIFO_UNUSED -1
493
494/* AUX (TX during scan dwell) queue */
495#define IWL_AUX_QUEUE 10
496
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700497#endif /* __iwl_trans_int_pcie_h__ */