blob: 7c9d0b16d7e567468a572380762ed1da4c3b011d [file] [log] [blame]
Andy Fleming2654d632006-08-18 18:04:34 -05001/*
2 * MPC8555 CDS Device Tree Source
3 *
Kumar Gala32f960e2008-04-17 01:28:15 -05004 * Copyright 2006, 2008 Freescale Semiconductor Inc.
Andy Fleming2654d632006-08-18 18:04:34 -05005 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License as published by the
8 * Free Software Foundation; either version 2 of the License, or (at your
9 * option) any later version.
10 */
11
Kumar Gala32f960e2008-04-17 01:28:15 -050012/dts-v1/;
Andy Fleming2654d632006-08-18 18:04:34 -050013
14/ {
15 model = "MPC8555CDS";
Kumar Gala52094872007-02-17 16:04:23 -060016 compatible = "MPC8555CDS", "MPC85xxCDS";
Andy Fleming2654d632006-08-18 18:04:34 -050017 #address-cells = <1>;
18 #size-cells = <1>;
Andy Fleming2654d632006-08-18 18:04:34 -050019
Kumar Galaea082fa2007-12-12 01:46:12 -060020 aliases {
21 ethernet0 = &enet0;
22 ethernet1 = &enet1;
23 serial0 = &serial0;
24 serial1 = &serial1;
25 pci0 = &pci0;
26 pci1 = &pci1;
27 };
28
Andy Fleming2654d632006-08-18 18:04:34 -050029 cpus {
Andy Fleming2654d632006-08-18 18:04:34 -050030 #address-cells = <1>;
31 #size-cells = <0>;
Andy Fleming2654d632006-08-18 18:04:34 -050032
33 PowerPC,8555@0 {
34 device_type = "cpu";
Kumar Gala32f960e2008-04-17 01:28:15 -050035 reg = <0x0>;
36 d-cache-line-size = <32>; // 32 bytes
37 i-cache-line-size = <32>; // 32 bytes
38 d-cache-size = <0x8000>; // L1, 32K
39 i-cache-size = <0x8000>; // L1, 32K
Andy Fleming2654d632006-08-18 18:04:34 -050040 timebase-frequency = <0>; // 33 MHz, from uboot
41 bus-frequency = <0>; // 166 MHz
42 clock-frequency = <0>; // 825 MHz, from uboot
Kumar Galac0540652008-05-30 13:43:43 -050043 next-level-cache = <&L2>;
Andy Fleming2654d632006-08-18 18:04:34 -050044 };
45 };
46
47 memory {
48 device_type = "memory";
Kumar Gala32f960e2008-04-17 01:28:15 -050049 reg = <0x0 0x8000000>; // 128M at 0x0
Andy Fleming2654d632006-08-18 18:04:34 -050050 };
51
52 soc8555@e0000000 {
53 #address-cells = <1>;
54 #size-cells = <1>;
Andy Fleming2654d632006-08-18 18:04:34 -050055 device_type = "soc";
Kumar Gala32f960e2008-04-17 01:28:15 -050056 ranges = <0x0 0xe0000000 0x100000>;
57 reg = <0xe0000000 0x1000>; // CCSRBAR 1M
Andy Fleming2654d632006-08-18 18:04:34 -050058 bus-frequency = <0>;
59
Kumar Gala4da421d2007-05-15 13:20:05 -050060 memory-controller@2000 {
61 compatible = "fsl,8555-memory-controller";
Kumar Gala32f960e2008-04-17 01:28:15 -050062 reg = <0x2000 0x1000>;
Kumar Gala4da421d2007-05-15 13:20:05 -050063 interrupt-parent = <&mpic>;
Kumar Gala32f960e2008-04-17 01:28:15 -050064 interrupts = <18 2>;
Kumar Gala4da421d2007-05-15 13:20:05 -050065 };
66
Kumar Galac0540652008-05-30 13:43:43 -050067 L2: l2-cache-controller@20000 {
Kumar Gala4da421d2007-05-15 13:20:05 -050068 compatible = "fsl,8555-l2-cache-controller";
Kumar Gala32f960e2008-04-17 01:28:15 -050069 reg = <0x20000 0x1000>;
70 cache-line-size = <32>; // 32 bytes
71 cache-size = <0x40000>; // L2, 256K
Kumar Gala4da421d2007-05-15 13:20:05 -050072 interrupt-parent = <&mpic>;
Kumar Gala32f960e2008-04-17 01:28:15 -050073 interrupts = <16 2>;
Kumar Gala4da421d2007-05-15 13:20:05 -050074 };
75
Andy Fleming2654d632006-08-18 18:04:34 -050076 i2c@3000 {
Kumar Galaec9686c2007-12-11 23:17:24 -060077 #address-cells = <1>;
78 #size-cells = <0>;
79 cell-index = <0>;
Andy Fleming2654d632006-08-18 18:04:34 -050080 compatible = "fsl-i2c";
Kumar Gala32f960e2008-04-17 01:28:15 -050081 reg = <0x3000 0x100>;
82 interrupts = <43 2>;
Kumar Gala52094872007-02-17 16:04:23 -060083 interrupt-parent = <&mpic>;
Andy Fleming2654d632006-08-18 18:04:34 -050084 dfsrr;
85 };
86
87 mdio@24520 {
88 #address-cells = <1>;
89 #size-cells = <0>;
Kumar Galae77b28e2007-12-12 00:28:35 -060090 compatible = "fsl,gianfar-mdio";
Kumar Gala32f960e2008-04-17 01:28:15 -050091 reg = <0x24520 0x20>;
Kumar Galae77b28e2007-12-12 00:28:35 -060092
Kumar Gala52094872007-02-17 16:04:23 -060093 phy0: ethernet-phy@0 {
94 interrupt-parent = <&mpic>;
Kumar Gala58fe2552007-07-03 03:05:58 -050095 interrupts = <5 1>;
Kumar Gala32f960e2008-04-17 01:28:15 -050096 reg = <0x0>;
Andy Fleming2654d632006-08-18 18:04:34 -050097 device_type = "ethernet-phy";
98 };
Kumar Gala52094872007-02-17 16:04:23 -060099 phy1: ethernet-phy@1 {
100 interrupt-parent = <&mpic>;
Kumar Gala58fe2552007-07-03 03:05:58 -0500101 interrupts = <5 1>;
Kumar Gala32f960e2008-04-17 01:28:15 -0500102 reg = <0x1>;
Andy Fleming2654d632006-08-18 18:04:34 -0500103 device_type = "ethernet-phy";
104 };
105 };
106
Kumar Galae77b28e2007-12-12 00:28:35 -0600107 enet0: ethernet@24000 {
108 cell-index = <0>;
Andy Fleming2654d632006-08-18 18:04:34 -0500109 device_type = "network";
110 model = "TSEC";
111 compatible = "gianfar";
Kumar Gala32f960e2008-04-17 01:28:15 -0500112 reg = <0x24000 0x1000>;
Timur Tabieae98262007-06-22 14:33:15 -0500113 local-mac-address = [ 00 00 00 00 00 00 ];
Kumar Gala32f960e2008-04-17 01:28:15 -0500114 interrupts = <29 2 30 2 34 2>;
Kumar Gala52094872007-02-17 16:04:23 -0600115 interrupt-parent = <&mpic>;
116 phy-handle = <&phy0>;
Andy Fleming2654d632006-08-18 18:04:34 -0500117 };
118
Kumar Galae77b28e2007-12-12 00:28:35 -0600119 enet1: ethernet@25000 {
120 cell-index = <1>;
Andy Fleming2654d632006-08-18 18:04:34 -0500121 device_type = "network";
122 model = "TSEC";
123 compatible = "gianfar";
Kumar Gala32f960e2008-04-17 01:28:15 -0500124 reg = <0x25000 0x1000>;
Timur Tabieae98262007-06-22 14:33:15 -0500125 local-mac-address = [ 00 00 00 00 00 00 ];
Kumar Gala32f960e2008-04-17 01:28:15 -0500126 interrupts = <35 2 36 2 40 2>;
Kumar Gala52094872007-02-17 16:04:23 -0600127 interrupt-parent = <&mpic>;
128 phy-handle = <&phy1>;
Andy Fleming2654d632006-08-18 18:04:34 -0500129 };
130
Kumar Galaea082fa2007-12-12 01:46:12 -0600131 serial0: serial@4500 {
132 cell-index = <0>;
Andy Fleming2654d632006-08-18 18:04:34 -0500133 device_type = "serial";
134 compatible = "ns16550";
Kumar Gala32f960e2008-04-17 01:28:15 -0500135 reg = <0x4500 0x100>; // reg base, size
Andy Fleming2654d632006-08-18 18:04:34 -0500136 clock-frequency = <0>; // should we fill in in uboot?
Kumar Gala32f960e2008-04-17 01:28:15 -0500137 interrupts = <42 2>;
Kumar Gala52094872007-02-17 16:04:23 -0600138 interrupt-parent = <&mpic>;
Andy Fleming2654d632006-08-18 18:04:34 -0500139 };
140
Kumar Galaea082fa2007-12-12 01:46:12 -0600141 serial1: serial@4600 {
142 cell-index = <1>;
Andy Fleming2654d632006-08-18 18:04:34 -0500143 device_type = "serial";
144 compatible = "ns16550";
Kumar Gala32f960e2008-04-17 01:28:15 -0500145 reg = <0x4600 0x100>; // reg base, size
Andy Fleming2654d632006-08-18 18:04:34 -0500146 clock-frequency = <0>; // should we fill in in uboot?
Kumar Gala32f960e2008-04-17 01:28:15 -0500147 interrupts = <42 2>;
Kumar Gala52094872007-02-17 16:04:23 -0600148 interrupt-parent = <&mpic>;
Andy Fleming2654d632006-08-18 18:04:34 -0500149 };
150
Kumar Gala52094872007-02-17 16:04:23 -0600151 mpic: pic@40000 {
Andy Fleming2654d632006-08-18 18:04:34 -0500152 interrupt-controller;
153 #address-cells = <0>;
154 #interrupt-cells = <2>;
Kumar Gala32f960e2008-04-17 01:28:15 -0500155 reg = <0x40000 0x40000>;
Andy Fleming2654d632006-08-18 18:04:34 -0500156 compatible = "chrp,open-pic";
157 device_type = "open-pic";
Andy Fleming2654d632006-08-18 18:04:34 -0500158 };
Scott Woodab9683c2007-10-08 16:08:52 -0500159
160 cpm@919c0 {
161 #address-cells = <1>;
162 #size-cells = <1>;
163 compatible = "fsl,mpc8555-cpm", "fsl,cpm2";
Kumar Gala32f960e2008-04-17 01:28:15 -0500164 reg = <0x919c0 0x30>;
Scott Woodab9683c2007-10-08 16:08:52 -0500165 ranges;
166
167 muram@80000 {
168 #address-cells = <1>;
169 #size-cells = <1>;
Kumar Gala32f960e2008-04-17 01:28:15 -0500170 ranges = <0x0 0x80000 0x10000>;
Scott Woodab9683c2007-10-08 16:08:52 -0500171
172 data@0 {
173 compatible = "fsl,cpm-muram-data";
Kumar Gala32f960e2008-04-17 01:28:15 -0500174 reg = <0x0 0x2000 0x9000 0x1000>;
Scott Woodab9683c2007-10-08 16:08:52 -0500175 };
176 };
177
178 brg@919f0 {
179 compatible = "fsl,mpc8555-brg",
180 "fsl,cpm2-brg",
181 "fsl,cpm-brg";
Kumar Gala32f960e2008-04-17 01:28:15 -0500182 reg = <0x919f0 0x10 0x915f0 0x10>;
Scott Woodab9683c2007-10-08 16:08:52 -0500183 };
184
185 cpmpic: pic@90c00 {
186 interrupt-controller;
187 #address-cells = <0>;
188 #interrupt-cells = <2>;
Kumar Gala32f960e2008-04-17 01:28:15 -0500189 interrupts = <46 2>;
Scott Woodab9683c2007-10-08 16:08:52 -0500190 interrupt-parent = <&mpic>;
Kumar Gala32f960e2008-04-17 01:28:15 -0500191 reg = <0x90c00 0x80>;
Scott Woodab9683c2007-10-08 16:08:52 -0500192 compatible = "fsl,mpc8555-cpm-pic", "fsl,cpm2-pic";
193 };
194 };
Andy Fleming2654d632006-08-18 18:04:34 -0500195 };
Kumar Gala1b3c5cd2007-09-12 18:23:46 -0500196
Kumar Galaea082fa2007-12-12 01:46:12 -0600197 pci0: pci@e0008000 {
198 cell-index = <0>;
Kumar Gala32f960e2008-04-17 01:28:15 -0500199 interrupt-map-mask = <0x1f800 0x0 0x0 0x7>;
Kumar Gala1b3c5cd2007-09-12 18:23:46 -0500200 interrupt-map = <
201
202 /* IDSEL 0x10 */
Kumar Gala32f960e2008-04-17 01:28:15 -0500203 0x8000 0x0 0x0 0x1 &mpic 0x0 0x1
204 0x8000 0x0 0x0 0x2 &mpic 0x1 0x1
205 0x8000 0x0 0x0 0x3 &mpic 0x2 0x1
206 0x8000 0x0 0x0 0x4 &mpic 0x3 0x1
Kumar Gala1b3c5cd2007-09-12 18:23:46 -0500207
208 /* IDSEL 0x11 */
Kumar Gala32f960e2008-04-17 01:28:15 -0500209 0x8800 0x0 0x0 0x1 &mpic 0x0 0x1
210 0x8800 0x0 0x0 0x2 &mpic 0x1 0x1
211 0x8800 0x0 0x0 0x3 &mpic 0x2 0x1
212 0x8800 0x0 0x0 0x4 &mpic 0x3 0x1
Kumar Gala1b3c5cd2007-09-12 18:23:46 -0500213
214 /* IDSEL 0x12 (Slot 1) */
Kumar Gala32f960e2008-04-17 01:28:15 -0500215 0x9000 0x0 0x0 0x1 &mpic 0x0 0x1
216 0x9000 0x0 0x0 0x2 &mpic 0x1 0x1
217 0x9000 0x0 0x0 0x3 &mpic 0x2 0x1
218 0x9000 0x0 0x0 0x4 &mpic 0x3 0x1
Kumar Gala1b3c5cd2007-09-12 18:23:46 -0500219
220 /* IDSEL 0x13 (Slot 2) */
Kumar Gala32f960e2008-04-17 01:28:15 -0500221 0x9800 0x0 0x0 0x1 &mpic 0x1 0x1
222 0x9800 0x0 0x0 0x2 &mpic 0x2 0x1
223 0x9800 0x0 0x0 0x3 &mpic 0x3 0x1
224 0x9800 0x0 0x0 0x4 &mpic 0x0 0x1
Kumar Gala1b3c5cd2007-09-12 18:23:46 -0500225
226 /* IDSEL 0x14 (Slot 3) */
Kumar Gala32f960e2008-04-17 01:28:15 -0500227 0xa000 0x0 0x0 0x1 &mpic 0x2 0x1
228 0xa000 0x0 0x0 0x2 &mpic 0x3 0x1
229 0xa000 0x0 0x0 0x3 &mpic 0x0 0x1
230 0xa000 0x0 0x0 0x4 &mpic 0x1 0x1
Kumar Gala1b3c5cd2007-09-12 18:23:46 -0500231
232 /* IDSEL 0x15 (Slot 4) */
Kumar Gala32f960e2008-04-17 01:28:15 -0500233 0xa800 0x0 0x0 0x1 &mpic 0x3 0x1
234 0xa800 0x0 0x0 0x2 &mpic 0x0 0x1
235 0xa800 0x0 0x0 0x3 &mpic 0x1 0x1
236 0xa800 0x0 0x0 0x4 &mpic 0x2 0x1
Kumar Gala1b3c5cd2007-09-12 18:23:46 -0500237
238 /* Bus 1 (Tundra Bridge) */
239 /* IDSEL 0x12 (ISA bridge) */
Kumar Gala32f960e2008-04-17 01:28:15 -0500240 0x19000 0x0 0x0 0x1 &mpic 0x0 0x1
241 0x19000 0x0 0x0 0x2 &mpic 0x1 0x1
242 0x19000 0x0 0x0 0x3 &mpic 0x2 0x1
243 0x19000 0x0 0x0 0x4 &mpic 0x3 0x1>;
Kumar Gala1b3c5cd2007-09-12 18:23:46 -0500244 interrupt-parent = <&mpic>;
Kumar Gala32f960e2008-04-17 01:28:15 -0500245 interrupts = <24 2>;
Kumar Gala1b3c5cd2007-09-12 18:23:46 -0500246 bus-range = <0 0>;
Kumar Gala32f960e2008-04-17 01:28:15 -0500247 ranges = <0x2000000 0x0 0x80000000 0x80000000 0x0 0x20000000
248 0x1000000 0x0 0x0 0xe2000000 0x0 0x100000>;
249 clock-frequency = <66666666>;
Kumar Gala1b3c5cd2007-09-12 18:23:46 -0500250 #interrupt-cells = <1>;
251 #size-cells = <2>;
252 #address-cells = <3>;
Kumar Gala32f960e2008-04-17 01:28:15 -0500253 reg = <0xe0008000 0x1000>;
Kumar Gala1b3c5cd2007-09-12 18:23:46 -0500254 compatible = "fsl,mpc8540-pci";
255 device_type = "pci";
256
257 i8259@19000 {
258 interrupt-controller;
259 device_type = "interrupt-controller";
Kumar Gala32f960e2008-04-17 01:28:15 -0500260 reg = <0x19000 0x0 0x0 0x0 0x1>;
Kumar Gala1b3c5cd2007-09-12 18:23:46 -0500261 #address-cells = <0>;
262 #interrupt-cells = <2>;
263 compatible = "chrp,iic";
264 interrupts = <1>;
Kumar Galaea082fa2007-12-12 01:46:12 -0600265 interrupt-parent = <&pci0>;
Kumar Gala1b3c5cd2007-09-12 18:23:46 -0500266 };
267 };
268
Kumar Galaea082fa2007-12-12 01:46:12 -0600269 pci1: pci@e0009000 {
270 cell-index = <1>;
Kumar Gala32f960e2008-04-17 01:28:15 -0500271 interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
Kumar Gala1b3c5cd2007-09-12 18:23:46 -0500272 interrupt-map = <
273
274 /* IDSEL 0x15 */
Kumar Gala32f960e2008-04-17 01:28:15 -0500275 0xa800 0x0 0x0 0x1 &mpic 0xb 0x1
276 0xa800 0x0 0x0 0x2 &mpic 0xb 0x1
277 0xa800 0x0 0x0 0x3 &mpic 0xb 0x1
278 0xa800 0x0 0x0 0x4 &mpic 0xb 0x1>;
Kumar Gala1b3c5cd2007-09-12 18:23:46 -0500279 interrupt-parent = <&mpic>;
Kumar Gala32f960e2008-04-17 01:28:15 -0500280 interrupts = <25 2>;
Kumar Gala1b3c5cd2007-09-12 18:23:46 -0500281 bus-range = <0 0>;
Kumar Gala32f960e2008-04-17 01:28:15 -0500282 ranges = <0x2000000 0x0 0xa0000000 0xa0000000 0x0 0x20000000
283 0x1000000 0x0 0x0 0xe3000000 0x0 0x100000>;
284 clock-frequency = <66666666>;
Kumar Gala1b3c5cd2007-09-12 18:23:46 -0500285 #interrupt-cells = <1>;
286 #size-cells = <2>;
287 #address-cells = <3>;
Kumar Gala32f960e2008-04-17 01:28:15 -0500288 reg = <0xe0009000 0x1000>;
Kumar Gala1b3c5cd2007-09-12 18:23:46 -0500289 compatible = "fsl,mpc8540-pci";
290 device_type = "pci";
291 };
Andy Fleming2654d632006-08-18 18:04:34 -0500292};