Andy Fleming | 2654d63 | 2006-08-18 18:04:34 -0500 | [diff] [blame] | 1 | /* |
| 2 | * MPC8555 CDS Device Tree Source |
| 3 | * |
Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 4 | * Copyright 2006, 2008 Freescale Semiconductor Inc. |
Andy Fleming | 2654d63 | 2006-08-18 18:04:34 -0500 | [diff] [blame] | 5 | * |
| 6 | * This program is free software; you can redistribute it and/or modify it |
| 7 | * under the terms of the GNU General Public License as published by the |
| 8 | * Free Software Foundation; either version 2 of the License, or (at your |
| 9 | * option) any later version. |
| 10 | */ |
| 11 | |
Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 12 | /dts-v1/; |
Andy Fleming | 2654d63 | 2006-08-18 18:04:34 -0500 | [diff] [blame] | 13 | |
| 14 | / { |
| 15 | model = "MPC8555CDS"; |
Kumar Gala | 5209487 | 2007-02-17 16:04:23 -0600 | [diff] [blame] | 16 | compatible = "MPC8555CDS", "MPC85xxCDS"; |
Andy Fleming | 2654d63 | 2006-08-18 18:04:34 -0500 | [diff] [blame] | 17 | #address-cells = <1>; |
| 18 | #size-cells = <1>; |
Andy Fleming | 2654d63 | 2006-08-18 18:04:34 -0500 | [diff] [blame] | 19 | |
Kumar Gala | ea082fa | 2007-12-12 01:46:12 -0600 | [diff] [blame] | 20 | aliases { |
| 21 | ethernet0 = &enet0; |
| 22 | ethernet1 = &enet1; |
| 23 | serial0 = &serial0; |
| 24 | serial1 = &serial1; |
| 25 | pci0 = &pci0; |
| 26 | pci1 = &pci1; |
| 27 | }; |
| 28 | |
Andy Fleming | 2654d63 | 2006-08-18 18:04:34 -0500 | [diff] [blame] | 29 | cpus { |
Andy Fleming | 2654d63 | 2006-08-18 18:04:34 -0500 | [diff] [blame] | 30 | #address-cells = <1>; |
| 31 | #size-cells = <0>; |
Andy Fleming | 2654d63 | 2006-08-18 18:04:34 -0500 | [diff] [blame] | 32 | |
| 33 | PowerPC,8555@0 { |
| 34 | device_type = "cpu"; |
Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 35 | reg = <0x0>; |
| 36 | d-cache-line-size = <32>; // 32 bytes |
| 37 | i-cache-line-size = <32>; // 32 bytes |
| 38 | d-cache-size = <0x8000>; // L1, 32K |
| 39 | i-cache-size = <0x8000>; // L1, 32K |
Andy Fleming | 2654d63 | 2006-08-18 18:04:34 -0500 | [diff] [blame] | 40 | timebase-frequency = <0>; // 33 MHz, from uboot |
| 41 | bus-frequency = <0>; // 166 MHz |
| 42 | clock-frequency = <0>; // 825 MHz, from uboot |
Kumar Gala | c054065 | 2008-05-30 13:43:43 -0500 | [diff] [blame^] | 43 | next-level-cache = <&L2>; |
Andy Fleming | 2654d63 | 2006-08-18 18:04:34 -0500 | [diff] [blame] | 44 | }; |
| 45 | }; |
| 46 | |
| 47 | memory { |
| 48 | device_type = "memory"; |
Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 49 | reg = <0x0 0x8000000>; // 128M at 0x0 |
Andy Fleming | 2654d63 | 2006-08-18 18:04:34 -0500 | [diff] [blame] | 50 | }; |
| 51 | |
| 52 | soc8555@e0000000 { |
| 53 | #address-cells = <1>; |
| 54 | #size-cells = <1>; |
Andy Fleming | 2654d63 | 2006-08-18 18:04:34 -0500 | [diff] [blame] | 55 | device_type = "soc"; |
Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 56 | ranges = <0x0 0xe0000000 0x100000>; |
| 57 | reg = <0xe0000000 0x1000>; // CCSRBAR 1M |
Andy Fleming | 2654d63 | 2006-08-18 18:04:34 -0500 | [diff] [blame] | 58 | bus-frequency = <0>; |
| 59 | |
Kumar Gala | 4da421d | 2007-05-15 13:20:05 -0500 | [diff] [blame] | 60 | memory-controller@2000 { |
| 61 | compatible = "fsl,8555-memory-controller"; |
Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 62 | reg = <0x2000 0x1000>; |
Kumar Gala | 4da421d | 2007-05-15 13:20:05 -0500 | [diff] [blame] | 63 | interrupt-parent = <&mpic>; |
Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 64 | interrupts = <18 2>; |
Kumar Gala | 4da421d | 2007-05-15 13:20:05 -0500 | [diff] [blame] | 65 | }; |
| 66 | |
Kumar Gala | c054065 | 2008-05-30 13:43:43 -0500 | [diff] [blame^] | 67 | L2: l2-cache-controller@20000 { |
Kumar Gala | 4da421d | 2007-05-15 13:20:05 -0500 | [diff] [blame] | 68 | compatible = "fsl,8555-l2-cache-controller"; |
Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 69 | reg = <0x20000 0x1000>; |
| 70 | cache-line-size = <32>; // 32 bytes |
| 71 | cache-size = <0x40000>; // L2, 256K |
Kumar Gala | 4da421d | 2007-05-15 13:20:05 -0500 | [diff] [blame] | 72 | interrupt-parent = <&mpic>; |
Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 73 | interrupts = <16 2>; |
Kumar Gala | 4da421d | 2007-05-15 13:20:05 -0500 | [diff] [blame] | 74 | }; |
| 75 | |
Andy Fleming | 2654d63 | 2006-08-18 18:04:34 -0500 | [diff] [blame] | 76 | i2c@3000 { |
Kumar Gala | ec9686c | 2007-12-11 23:17:24 -0600 | [diff] [blame] | 77 | #address-cells = <1>; |
| 78 | #size-cells = <0>; |
| 79 | cell-index = <0>; |
Andy Fleming | 2654d63 | 2006-08-18 18:04:34 -0500 | [diff] [blame] | 80 | compatible = "fsl-i2c"; |
Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 81 | reg = <0x3000 0x100>; |
| 82 | interrupts = <43 2>; |
Kumar Gala | 5209487 | 2007-02-17 16:04:23 -0600 | [diff] [blame] | 83 | interrupt-parent = <&mpic>; |
Andy Fleming | 2654d63 | 2006-08-18 18:04:34 -0500 | [diff] [blame] | 84 | dfsrr; |
| 85 | }; |
| 86 | |
| 87 | mdio@24520 { |
| 88 | #address-cells = <1>; |
| 89 | #size-cells = <0>; |
Kumar Gala | e77b28e | 2007-12-12 00:28:35 -0600 | [diff] [blame] | 90 | compatible = "fsl,gianfar-mdio"; |
Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 91 | reg = <0x24520 0x20>; |
Kumar Gala | e77b28e | 2007-12-12 00:28:35 -0600 | [diff] [blame] | 92 | |
Kumar Gala | 5209487 | 2007-02-17 16:04:23 -0600 | [diff] [blame] | 93 | phy0: ethernet-phy@0 { |
| 94 | interrupt-parent = <&mpic>; |
Kumar Gala | 58fe255 | 2007-07-03 03:05:58 -0500 | [diff] [blame] | 95 | interrupts = <5 1>; |
Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 96 | reg = <0x0>; |
Andy Fleming | 2654d63 | 2006-08-18 18:04:34 -0500 | [diff] [blame] | 97 | device_type = "ethernet-phy"; |
| 98 | }; |
Kumar Gala | 5209487 | 2007-02-17 16:04:23 -0600 | [diff] [blame] | 99 | phy1: ethernet-phy@1 { |
| 100 | interrupt-parent = <&mpic>; |
Kumar Gala | 58fe255 | 2007-07-03 03:05:58 -0500 | [diff] [blame] | 101 | interrupts = <5 1>; |
Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 102 | reg = <0x1>; |
Andy Fleming | 2654d63 | 2006-08-18 18:04:34 -0500 | [diff] [blame] | 103 | device_type = "ethernet-phy"; |
| 104 | }; |
| 105 | }; |
| 106 | |
Kumar Gala | e77b28e | 2007-12-12 00:28:35 -0600 | [diff] [blame] | 107 | enet0: ethernet@24000 { |
| 108 | cell-index = <0>; |
Andy Fleming | 2654d63 | 2006-08-18 18:04:34 -0500 | [diff] [blame] | 109 | device_type = "network"; |
| 110 | model = "TSEC"; |
| 111 | compatible = "gianfar"; |
Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 112 | reg = <0x24000 0x1000>; |
Timur Tabi | eae9826 | 2007-06-22 14:33:15 -0500 | [diff] [blame] | 113 | local-mac-address = [ 00 00 00 00 00 00 ]; |
Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 114 | interrupts = <29 2 30 2 34 2>; |
Kumar Gala | 5209487 | 2007-02-17 16:04:23 -0600 | [diff] [blame] | 115 | interrupt-parent = <&mpic>; |
| 116 | phy-handle = <&phy0>; |
Andy Fleming | 2654d63 | 2006-08-18 18:04:34 -0500 | [diff] [blame] | 117 | }; |
| 118 | |
Kumar Gala | e77b28e | 2007-12-12 00:28:35 -0600 | [diff] [blame] | 119 | enet1: ethernet@25000 { |
| 120 | cell-index = <1>; |
Andy Fleming | 2654d63 | 2006-08-18 18:04:34 -0500 | [diff] [blame] | 121 | device_type = "network"; |
| 122 | model = "TSEC"; |
| 123 | compatible = "gianfar"; |
Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 124 | reg = <0x25000 0x1000>; |
Timur Tabi | eae9826 | 2007-06-22 14:33:15 -0500 | [diff] [blame] | 125 | local-mac-address = [ 00 00 00 00 00 00 ]; |
Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 126 | interrupts = <35 2 36 2 40 2>; |
Kumar Gala | 5209487 | 2007-02-17 16:04:23 -0600 | [diff] [blame] | 127 | interrupt-parent = <&mpic>; |
| 128 | phy-handle = <&phy1>; |
Andy Fleming | 2654d63 | 2006-08-18 18:04:34 -0500 | [diff] [blame] | 129 | }; |
| 130 | |
Kumar Gala | ea082fa | 2007-12-12 01:46:12 -0600 | [diff] [blame] | 131 | serial0: serial@4500 { |
| 132 | cell-index = <0>; |
Andy Fleming | 2654d63 | 2006-08-18 18:04:34 -0500 | [diff] [blame] | 133 | device_type = "serial"; |
| 134 | compatible = "ns16550"; |
Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 135 | reg = <0x4500 0x100>; // reg base, size |
Andy Fleming | 2654d63 | 2006-08-18 18:04:34 -0500 | [diff] [blame] | 136 | clock-frequency = <0>; // should we fill in in uboot? |
Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 137 | interrupts = <42 2>; |
Kumar Gala | 5209487 | 2007-02-17 16:04:23 -0600 | [diff] [blame] | 138 | interrupt-parent = <&mpic>; |
Andy Fleming | 2654d63 | 2006-08-18 18:04:34 -0500 | [diff] [blame] | 139 | }; |
| 140 | |
Kumar Gala | ea082fa | 2007-12-12 01:46:12 -0600 | [diff] [blame] | 141 | serial1: serial@4600 { |
| 142 | cell-index = <1>; |
Andy Fleming | 2654d63 | 2006-08-18 18:04:34 -0500 | [diff] [blame] | 143 | device_type = "serial"; |
| 144 | compatible = "ns16550"; |
Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 145 | reg = <0x4600 0x100>; // reg base, size |
Andy Fleming | 2654d63 | 2006-08-18 18:04:34 -0500 | [diff] [blame] | 146 | clock-frequency = <0>; // should we fill in in uboot? |
Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 147 | interrupts = <42 2>; |
Kumar Gala | 5209487 | 2007-02-17 16:04:23 -0600 | [diff] [blame] | 148 | interrupt-parent = <&mpic>; |
Andy Fleming | 2654d63 | 2006-08-18 18:04:34 -0500 | [diff] [blame] | 149 | }; |
| 150 | |
Kumar Gala | 5209487 | 2007-02-17 16:04:23 -0600 | [diff] [blame] | 151 | mpic: pic@40000 { |
Andy Fleming | 2654d63 | 2006-08-18 18:04:34 -0500 | [diff] [blame] | 152 | interrupt-controller; |
| 153 | #address-cells = <0>; |
| 154 | #interrupt-cells = <2>; |
Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 155 | reg = <0x40000 0x40000>; |
Andy Fleming | 2654d63 | 2006-08-18 18:04:34 -0500 | [diff] [blame] | 156 | compatible = "chrp,open-pic"; |
| 157 | device_type = "open-pic"; |
Andy Fleming | 2654d63 | 2006-08-18 18:04:34 -0500 | [diff] [blame] | 158 | }; |
Scott Wood | ab9683c | 2007-10-08 16:08:52 -0500 | [diff] [blame] | 159 | |
| 160 | cpm@919c0 { |
| 161 | #address-cells = <1>; |
| 162 | #size-cells = <1>; |
| 163 | compatible = "fsl,mpc8555-cpm", "fsl,cpm2"; |
Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 164 | reg = <0x919c0 0x30>; |
Scott Wood | ab9683c | 2007-10-08 16:08:52 -0500 | [diff] [blame] | 165 | ranges; |
| 166 | |
| 167 | muram@80000 { |
| 168 | #address-cells = <1>; |
| 169 | #size-cells = <1>; |
Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 170 | ranges = <0x0 0x80000 0x10000>; |
Scott Wood | ab9683c | 2007-10-08 16:08:52 -0500 | [diff] [blame] | 171 | |
| 172 | data@0 { |
| 173 | compatible = "fsl,cpm-muram-data"; |
Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 174 | reg = <0x0 0x2000 0x9000 0x1000>; |
Scott Wood | ab9683c | 2007-10-08 16:08:52 -0500 | [diff] [blame] | 175 | }; |
| 176 | }; |
| 177 | |
| 178 | brg@919f0 { |
| 179 | compatible = "fsl,mpc8555-brg", |
| 180 | "fsl,cpm2-brg", |
| 181 | "fsl,cpm-brg"; |
Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 182 | reg = <0x919f0 0x10 0x915f0 0x10>; |
Scott Wood | ab9683c | 2007-10-08 16:08:52 -0500 | [diff] [blame] | 183 | }; |
| 184 | |
| 185 | cpmpic: pic@90c00 { |
| 186 | interrupt-controller; |
| 187 | #address-cells = <0>; |
| 188 | #interrupt-cells = <2>; |
Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 189 | interrupts = <46 2>; |
Scott Wood | ab9683c | 2007-10-08 16:08:52 -0500 | [diff] [blame] | 190 | interrupt-parent = <&mpic>; |
Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 191 | reg = <0x90c00 0x80>; |
Scott Wood | ab9683c | 2007-10-08 16:08:52 -0500 | [diff] [blame] | 192 | compatible = "fsl,mpc8555-cpm-pic", "fsl,cpm2-pic"; |
| 193 | }; |
| 194 | }; |
Andy Fleming | 2654d63 | 2006-08-18 18:04:34 -0500 | [diff] [blame] | 195 | }; |
Kumar Gala | 1b3c5cd | 2007-09-12 18:23:46 -0500 | [diff] [blame] | 196 | |
Kumar Gala | ea082fa | 2007-12-12 01:46:12 -0600 | [diff] [blame] | 197 | pci0: pci@e0008000 { |
| 198 | cell-index = <0>; |
Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 199 | interrupt-map-mask = <0x1f800 0x0 0x0 0x7>; |
Kumar Gala | 1b3c5cd | 2007-09-12 18:23:46 -0500 | [diff] [blame] | 200 | interrupt-map = < |
| 201 | |
| 202 | /* IDSEL 0x10 */ |
Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 203 | 0x8000 0x0 0x0 0x1 &mpic 0x0 0x1 |
| 204 | 0x8000 0x0 0x0 0x2 &mpic 0x1 0x1 |
| 205 | 0x8000 0x0 0x0 0x3 &mpic 0x2 0x1 |
| 206 | 0x8000 0x0 0x0 0x4 &mpic 0x3 0x1 |
Kumar Gala | 1b3c5cd | 2007-09-12 18:23:46 -0500 | [diff] [blame] | 207 | |
| 208 | /* IDSEL 0x11 */ |
Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 209 | 0x8800 0x0 0x0 0x1 &mpic 0x0 0x1 |
| 210 | 0x8800 0x0 0x0 0x2 &mpic 0x1 0x1 |
| 211 | 0x8800 0x0 0x0 0x3 &mpic 0x2 0x1 |
| 212 | 0x8800 0x0 0x0 0x4 &mpic 0x3 0x1 |
Kumar Gala | 1b3c5cd | 2007-09-12 18:23:46 -0500 | [diff] [blame] | 213 | |
| 214 | /* IDSEL 0x12 (Slot 1) */ |
Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 215 | 0x9000 0x0 0x0 0x1 &mpic 0x0 0x1 |
| 216 | 0x9000 0x0 0x0 0x2 &mpic 0x1 0x1 |
| 217 | 0x9000 0x0 0x0 0x3 &mpic 0x2 0x1 |
| 218 | 0x9000 0x0 0x0 0x4 &mpic 0x3 0x1 |
Kumar Gala | 1b3c5cd | 2007-09-12 18:23:46 -0500 | [diff] [blame] | 219 | |
| 220 | /* IDSEL 0x13 (Slot 2) */ |
Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 221 | 0x9800 0x0 0x0 0x1 &mpic 0x1 0x1 |
| 222 | 0x9800 0x0 0x0 0x2 &mpic 0x2 0x1 |
| 223 | 0x9800 0x0 0x0 0x3 &mpic 0x3 0x1 |
| 224 | 0x9800 0x0 0x0 0x4 &mpic 0x0 0x1 |
Kumar Gala | 1b3c5cd | 2007-09-12 18:23:46 -0500 | [diff] [blame] | 225 | |
| 226 | /* IDSEL 0x14 (Slot 3) */ |
Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 227 | 0xa000 0x0 0x0 0x1 &mpic 0x2 0x1 |
| 228 | 0xa000 0x0 0x0 0x2 &mpic 0x3 0x1 |
| 229 | 0xa000 0x0 0x0 0x3 &mpic 0x0 0x1 |
| 230 | 0xa000 0x0 0x0 0x4 &mpic 0x1 0x1 |
Kumar Gala | 1b3c5cd | 2007-09-12 18:23:46 -0500 | [diff] [blame] | 231 | |
| 232 | /* IDSEL 0x15 (Slot 4) */ |
Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 233 | 0xa800 0x0 0x0 0x1 &mpic 0x3 0x1 |
| 234 | 0xa800 0x0 0x0 0x2 &mpic 0x0 0x1 |
| 235 | 0xa800 0x0 0x0 0x3 &mpic 0x1 0x1 |
| 236 | 0xa800 0x0 0x0 0x4 &mpic 0x2 0x1 |
Kumar Gala | 1b3c5cd | 2007-09-12 18:23:46 -0500 | [diff] [blame] | 237 | |
| 238 | /* Bus 1 (Tundra Bridge) */ |
| 239 | /* IDSEL 0x12 (ISA bridge) */ |
Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 240 | 0x19000 0x0 0x0 0x1 &mpic 0x0 0x1 |
| 241 | 0x19000 0x0 0x0 0x2 &mpic 0x1 0x1 |
| 242 | 0x19000 0x0 0x0 0x3 &mpic 0x2 0x1 |
| 243 | 0x19000 0x0 0x0 0x4 &mpic 0x3 0x1>; |
Kumar Gala | 1b3c5cd | 2007-09-12 18:23:46 -0500 | [diff] [blame] | 244 | interrupt-parent = <&mpic>; |
Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 245 | interrupts = <24 2>; |
Kumar Gala | 1b3c5cd | 2007-09-12 18:23:46 -0500 | [diff] [blame] | 246 | bus-range = <0 0>; |
Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 247 | ranges = <0x2000000 0x0 0x80000000 0x80000000 0x0 0x20000000 |
| 248 | 0x1000000 0x0 0x0 0xe2000000 0x0 0x100000>; |
| 249 | clock-frequency = <66666666>; |
Kumar Gala | 1b3c5cd | 2007-09-12 18:23:46 -0500 | [diff] [blame] | 250 | #interrupt-cells = <1>; |
| 251 | #size-cells = <2>; |
| 252 | #address-cells = <3>; |
Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 253 | reg = <0xe0008000 0x1000>; |
Kumar Gala | 1b3c5cd | 2007-09-12 18:23:46 -0500 | [diff] [blame] | 254 | compatible = "fsl,mpc8540-pci"; |
| 255 | device_type = "pci"; |
| 256 | |
| 257 | i8259@19000 { |
| 258 | interrupt-controller; |
| 259 | device_type = "interrupt-controller"; |
Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 260 | reg = <0x19000 0x0 0x0 0x0 0x1>; |
Kumar Gala | 1b3c5cd | 2007-09-12 18:23:46 -0500 | [diff] [blame] | 261 | #address-cells = <0>; |
| 262 | #interrupt-cells = <2>; |
| 263 | compatible = "chrp,iic"; |
| 264 | interrupts = <1>; |
Kumar Gala | ea082fa | 2007-12-12 01:46:12 -0600 | [diff] [blame] | 265 | interrupt-parent = <&pci0>; |
Kumar Gala | 1b3c5cd | 2007-09-12 18:23:46 -0500 | [diff] [blame] | 266 | }; |
| 267 | }; |
| 268 | |
Kumar Gala | ea082fa | 2007-12-12 01:46:12 -0600 | [diff] [blame] | 269 | pci1: pci@e0009000 { |
| 270 | cell-index = <1>; |
Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 271 | interrupt-map-mask = <0xf800 0x0 0x0 0x7>; |
Kumar Gala | 1b3c5cd | 2007-09-12 18:23:46 -0500 | [diff] [blame] | 272 | interrupt-map = < |
| 273 | |
| 274 | /* IDSEL 0x15 */ |
Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 275 | 0xa800 0x0 0x0 0x1 &mpic 0xb 0x1 |
| 276 | 0xa800 0x0 0x0 0x2 &mpic 0xb 0x1 |
| 277 | 0xa800 0x0 0x0 0x3 &mpic 0xb 0x1 |
| 278 | 0xa800 0x0 0x0 0x4 &mpic 0xb 0x1>; |
Kumar Gala | 1b3c5cd | 2007-09-12 18:23:46 -0500 | [diff] [blame] | 279 | interrupt-parent = <&mpic>; |
Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 280 | interrupts = <25 2>; |
Kumar Gala | 1b3c5cd | 2007-09-12 18:23:46 -0500 | [diff] [blame] | 281 | bus-range = <0 0>; |
Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 282 | ranges = <0x2000000 0x0 0xa0000000 0xa0000000 0x0 0x20000000 |
| 283 | 0x1000000 0x0 0x0 0xe3000000 0x0 0x100000>; |
| 284 | clock-frequency = <66666666>; |
Kumar Gala | 1b3c5cd | 2007-09-12 18:23:46 -0500 | [diff] [blame] | 285 | #interrupt-cells = <1>; |
| 286 | #size-cells = <2>; |
| 287 | #address-cells = <3>; |
Kumar Gala | 32f960e | 2008-04-17 01:28:15 -0500 | [diff] [blame] | 288 | reg = <0xe0009000 0x1000>; |
Kumar Gala | 1b3c5cd | 2007-09-12 18:23:46 -0500 | [diff] [blame] | 289 | compatible = "fsl,mpc8540-pci"; |
| 290 | device_type = "pci"; |
| 291 | }; |
Andy Fleming | 2654d63 | 2006-08-18 18:04:34 -0500 | [diff] [blame] | 292 | }; |