blob: a42dc1f6c56a7638e3e2d3ca732b4fc95fc43c1f [file] [log] [blame]
Hong Xucce783c2012-04-17 14:26:29 +08001/*
2 * at91sam9n12.dtsi - Device Tree include file for AT91SAM9N12 SoC
3 *
4 * Copyright (C) 2012 Atmel,
5 * 2012 Hong Xu <hong.xu@atmel.com>
6 *
7 * Licensed under GPLv2 or later.
8 */
9
Jean-Christophe PLAGNIOL-VILLARD6db64d22013-05-15 01:21:50 +080010#include "skeleton.dtsi"
Ludovic Desrochesd4ae89c2013-05-30 18:08:22 +020011#include <dt-bindings/dma/at91.h>
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +080012#include <dt-bindings/pinctrl/at91.h>
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +080013#include <dt-bindings/interrupt-controller/irq.h>
Jean-Christophe PLAGNIOL-VILLARD92f86292013-04-24 08:34:25 +080014#include <dt-bindings/gpio/gpio.h>
Hong Xucce783c2012-04-17 14:26:29 +080015
16/ {
17 model = "Atmel AT91SAM9N12 SoC";
18 compatible = "atmel,at91sam9n12";
19 interrupt-parent = <&aic>;
20
21 aliases {
22 serial0 = &dbgu;
23 serial1 = &usart0;
24 serial2 = &usart1;
25 serial3 = &usart2;
26 serial4 = &usart3;
27 gpio0 = &pioA;
28 gpio1 = &pioB;
29 gpio2 = &pioC;
30 gpio3 = &pioD;
31 tcb0 = &tcb0;
32 tcb1 = &tcb1;
Ludovic Desroches05dcd362012-09-12 08:42:16 +020033 i2c0 = &i2c0;
34 i2c1 = &i2c1;
Bo Shen544ae6b2013-01-11 15:08:30 +010035 ssc0 = &ssc0;
Hong Xucce783c2012-04-17 14:26:29 +080036 };
37 cpus {
38 cpu@0 {
39 compatible = "arm,arm926ejs";
40 };
41 };
42
43 memory {
44 reg = <0x20000000 0x10000000>;
45 };
46
47 ahb {
48 compatible = "simple-bus";
49 #address-cells = <1>;
50 #size-cells = <1>;
51 ranges;
52
53 apb {
54 compatible = "simple-bus";
55 #address-cells = <1>;
56 #size-cells = <1>;
57 ranges;
58
59 aic: interrupt-controller@fffff000 {
Ludovic Desrochesf8a073e2012-06-20 16:13:30 +020060 #interrupt-cells = <3>;
Hong Xucce783c2012-04-17 14:26:29 +080061 compatible = "atmel,at91rm9200-aic";
62 interrupt-controller;
63 reg = <0xfffff000 0x200>;
64 };
65
66 ramc0: ramc@ffffe800 {
67 compatible = "atmel,at91sam9g45-ddramc";
68 reg = <0xffffe800 0x200>;
69 };
70
71 pmc: pmc@fffffc00 {
72 compatible = "atmel,at91rm9200-pmc";
73 reg = <0xfffffc00 0x100>;
74 };
75
76 rstc@fffffe00 {
77 compatible = "atmel,at91sam9g45-rstc";
78 reg = <0xfffffe00 0x10>;
79 };
80
81 pit: timer@fffffe30 {
82 compatible = "atmel,at91sam9260-pit";
83 reg = <0xfffffe30 0xf>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +080084 interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
Hong Xucce783c2012-04-17 14:26:29 +080085 };
86
87 shdwc@fffffe10 {
88 compatible = "atmel,at91sam9x5-shdwc";
89 reg = <0xfffffe10 0x10>;
90 };
91
Ludovic Desroches98731372012-11-19 12:23:36 +010092 mmc0: mmc@f0008000 {
93 compatible = "atmel,hsmci";
94 reg = <0xf0008000 0x600>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +080095 interrupts = <12 IRQ_TYPE_LEVEL_HIGH 0>;
Ludovic Desrochesd4ae89c2013-05-30 18:08:22 +020096 dmas = <&dma 1 AT91_DMA_CFG_PER_ID(0)>;
Ludovic Desroches05c1bc92013-04-16 15:03:10 +020097 dma-names = "rxtx";
Ludovic Desroches98731372012-11-19 12:23:36 +010098 #address-cells = <1>;
99 #size-cells = <0>;
100 status = "disabled";
101 };
102
Hong Xucce783c2012-04-17 14:26:29 +0800103 tcb0: timer@f8008000 {
104 compatible = "atmel,at91sam9x5-tcb";
105 reg = <0xf8008000 0x100>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800106 interrupts = <17 IRQ_TYPE_LEVEL_HIGH 0>;
Hong Xucce783c2012-04-17 14:26:29 +0800107 };
108
109 tcb1: timer@f800c000 {
110 compatible = "atmel,at91sam9x5-tcb";
111 reg = <0xf800c000 0x100>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800112 interrupts = <17 IRQ_TYPE_LEVEL_HIGH 0>;
Hong Xucce783c2012-04-17 14:26:29 +0800113 };
114
115 dma: dma-controller@ffffec00 {
116 compatible = "atmel,at91sam9g45-dma";
117 reg = <0xffffec00 0x200>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800118 interrupts = <20 IRQ_TYPE_LEVEL_HIGH 0>;
Ludovic Desroches980ce7d2013-04-16 15:03:06 +0200119 #dma-cells = <2>;
Hong Xucce783c2012-04-17 14:26:29 +0800120 };
121
Jean-Christophe PLAGNIOL-VILLARDe4541ff2012-07-04 17:20:46 +0800122 pinctrl@fffff400 {
123 #address-cells = <1>;
124 #size-cells = <1>;
Jean-Christophe PLAGNIOL-VILLARD5314ec82012-07-05 16:56:09 +0800125 compatible = "atmel,at91sam9x5-pinctrl", "atmel,at91rm9200-pinctrl", "simple-bus";
Jean-Christophe PLAGNIOL-VILLARDe4541ff2012-07-04 17:20:46 +0800126 ranges = <0xfffff400 0xfffff400 0x800>;
Hong Xucce783c2012-04-17 14:26:29 +0800127
Jean-Christophe PLAGNIOL-VILLARD5314ec82012-07-05 16:56:09 +0800128 atmel,mux-mask = <
129 /* A B C */
130 0xffffffff 0xffe07983 0x00000000 /* pioA */
131 0x00040000 0x00047e0f 0x00000000 /* pioB */
132 0xfdffffff 0x07c00000 0xb83fffff /* pioC */
133 0x003fffff 0x003f8000 0x00000000 /* pioD */
134 >;
135
136 /* shared pinctrl settings */
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800137 dbgu {
138 pinctrl_dbgu: dbgu-0 {
139 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800140 <AT91_PIOA 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA9 periph A */
141 AT91_PIOA 10 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA10 periph with pullup */
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800142 };
143 };
144
Jean-Christophe PLAGNIOL-VILLARD9e3129e2012-11-19 06:40:01 +0800145 usart0 {
146 pinctrl_usart0: usart0-0 {
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800147 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800148 <AT91_PIOA 1 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA1 periph A with pullup */
149 AT91_PIOA 0 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA0 periph A */
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800150 };
151
Jean-Christophe PLAGNIOL-VILLARDc58c0c52012-11-19 07:30:01 +0800152 pinctrl_usart0_rts: usart0_rts-0 {
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800153 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800154 <AT91_PIOA 2 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA2 periph A */
Jean-Christophe PLAGNIOL-VILLARDc58c0c52012-11-19 07:30:01 +0800155 };
156
157 pinctrl_usart0_cts: usart0_cts-0 {
158 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800159 <AT91_PIOA 3 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA3 periph A */
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800160 };
161 };
162
Jean-Christophe PLAGNIOL-VILLARD9e3129e2012-11-19 06:40:01 +0800163 usart1 {
164 pinctrl_usart1: usart1-0 {
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800165 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800166 <AT91_PIOA 6 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA6 periph A with pullup */
167 AT91_PIOA 5 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA5 periph A */
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800168 };
169 };
170
Jean-Christophe PLAGNIOL-VILLARD9e3129e2012-11-19 06:40:01 +0800171 usart2 {
172 pinctrl_usart2: usart2-0 {
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800173 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800174 <AT91_PIOA 8 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA8 periph A with pullup */
175 AT91_PIOA 7 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA7 periph A */
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800176 };
177
Jean-Christophe PLAGNIOL-VILLARDc58c0c52012-11-19 07:30:01 +0800178 pinctrl_usart2_rts: usart2_rts-0 {
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800179 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800180 <AT91_PIOB 0 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB0 periph B */
Jean-Christophe PLAGNIOL-VILLARDc58c0c52012-11-19 07:30:01 +0800181 };
182
183 pinctrl_usart2_cts: usart2_cts-0 {
184 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800185 <AT91_PIOB 1 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB1 periph B */
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800186 };
187 };
188
Jean-Christophe PLAGNIOL-VILLARD9e3129e2012-11-19 06:40:01 +0800189 usart3 {
190 pinctrl_usart3: usart3-0 {
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800191 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800192 <AT91_PIOC 23 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* PC23 periph B with pullup */
193 AT91_PIOC 22 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PC22 periph B */
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800194 };
195
Jean-Christophe PLAGNIOL-VILLARDc58c0c52012-11-19 07:30:01 +0800196 pinctrl_usart3_rts: usart3_rts-0 {
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800197 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800198 <AT91_PIOC 24 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PC24 periph B */
Jean-Christophe PLAGNIOL-VILLARDc58c0c52012-11-19 07:30:01 +0800199 };
200
201 pinctrl_usart3_cts: usart3_cts-0 {
202 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800203 <AT91_PIOC 25 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PC25 periph B */
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800204 };
205 };
206
Jean-Christophe PLAGNIOL-VILLARD9e3129e2012-11-19 06:40:01 +0800207 uart0 {
208 pinctrl_uart0: uart0-0 {
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800209 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800210 <AT91_PIOC 9 AT91_PERIPH_C AT91_PINCTRL_PULL_UP /* PC9 periph C with pullup */
211 AT91_PIOC 8 AT91_PERIPH_C AT91_PINCTRL_NONE>; /* PC8 periph C */
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800212 };
213 };
214
Jean-Christophe PLAGNIOL-VILLARD9e3129e2012-11-19 06:40:01 +0800215 uart1 {
216 pinctrl_uart1: uart1-0 {
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800217 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800218 <AT91_PIOC 16 AT91_PERIPH_C AT91_PINCTRL_PULL_UP /* PC17 periph C with pullup */
219 AT91_PIOC 17 AT91_PERIPH_C AT91_PINCTRL_NONE>; /* PC16 periph C */
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800220 };
221 };
Jean-Christophe PLAGNIOL-VILLARD5314ec82012-07-05 16:56:09 +0800222
Jean-Christophe PLAGNIOL-VILLARD7a38d452012-07-12 23:36:52 +0800223 nand {
224 pinctrl_nand: nand-0 {
225 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800226 <AT91_PIOD 5 AT91_PERIPH_GPIO AT91_PINCTRL_PULL_UP /* PD5 gpio RDY pin pull_up*/
227 AT91_PIOD 4 AT91_PERIPH_GPIO AT91_PINCTRL_PULL_UP>; /* PD4 gpio enable pin pull_up */
Jean-Christophe PLAGNIOL-VILLARD7a38d452012-07-12 23:36:52 +0800228 };
229 };
230
Jean-Christophe PLAGNIOL-VILLARDd4fe9ac2012-11-16 08:24:17 +0800231 mmc0 {
232 pinctrl_mmc0_slot0_clk_cmd_dat0: mmc0_slot0_clk_cmd_dat0-0 {
233 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800234 <AT91_PIOA 17 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA17 periph A */
235 AT91_PIOA 16 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA16 periph A with pullup */
236 AT91_PIOA 15 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA15 periph A with pullup */
Jean-Christophe PLAGNIOL-VILLARDd4fe9ac2012-11-16 08:24:17 +0800237 };
238
239 pinctrl_mmc0_slot0_dat1_3: mmc0_slot0_dat1_3-0 {
240 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800241 <AT91_PIOA 18 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA18 periph A with pullup */
242 AT91_PIOA 19 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA19 periph A with pullup */
243 AT91_PIOA 20 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA20 periph A with pullup */
Jean-Christophe PLAGNIOL-VILLARDd4fe9ac2012-11-16 08:24:17 +0800244 };
245
246 pinctrl_mmc0_slot0_dat4_7: mmc0_slot0_dat4_7-0 {
247 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800248 <AT91_PIOA 11 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* PA11 periph B with pullup */
249 AT91_PIOA 12 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* PA12 periph B with pullup */
250 AT91_PIOA 13 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* PA13 periph B with pullup */
251 AT91_PIOA 14 AT91_PERIPH_B AT91_PINCTRL_PULL_UP>; /* PA14 periph B with pullup */
Jean-Christophe PLAGNIOL-VILLARDd4fe9ac2012-11-16 08:24:17 +0800252 };
253 };
254
Bo Shen544ae6b2013-01-11 15:08:30 +0100255 ssc0 {
256 pinctrl_ssc0_tx: ssc0_tx-0 {
257 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800258 <AT91_PIOA 24 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA24 periph B */
259 AT91_PIOA 25 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA25 periph B */
260 AT91_PIOA 26 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PA26 periph B */
Bo Shen544ae6b2013-01-11 15:08:30 +0100261 };
262
263 pinctrl_ssc0_rx: ssc0_rx-0 {
264 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800265 <AT91_PIOA 27 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA27 periph B */
266 AT91_PIOA 28 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA28 periph B */
267 AT91_PIOA 29 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PA29 periph B */
Bo Shen544ae6b2013-01-11 15:08:30 +0100268 };
269 };
270
Wenyou Yanga68b7282013-04-03 14:03:52 +0800271 spi0 {
272 pinctrl_spi0: spi0-0 {
273 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800274 <AT91_PIOA 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA11 periph A SPI0_MISO pin */
275 AT91_PIOA 12 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA12 periph A SPI0_MOSI pin */
276 AT91_PIOA 13 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA13 periph A SPI0_SPCK pin */
Wenyou Yanga68b7282013-04-03 14:03:52 +0800277 };
278 };
279
280 spi1 {
281 pinctrl_spi1: spi1-0 {
282 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800283 <AT91_PIOA 21 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA21 periph B SPI1_MISO pin */
284 AT91_PIOA 22 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA22 periph B SPI1_MOSI pin */
285 AT91_PIOA 23 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PA23 periph B SPI1_SPCK pin */
Wenyou Yanga68b7282013-04-03 14:03:52 +0800286 };
287 };
288
Boris BREZILLON028633c2013-05-24 10:05:56 +0000289 tcb0 {
290 pinctrl_tcb0_tclk0: tcb0_tclk0-0 {
291 atmel,pins = <AT91_PIOA 24 AT91_PERIPH_A AT91_PINCTRL_NONE>;
292 };
293
294 pinctrl_tcb0_tclk1: tcb0_tclk1-0 {
295 atmel,pins = <AT91_PIOA 25 AT91_PERIPH_A AT91_PINCTRL_NONE>;
296 };
297
298 pinctrl_tcb0_tclk2: tcb0_tclk2-0 {
299 atmel,pins = <AT91_PIOA 26 AT91_PERIPH_A AT91_PINCTRL_NONE>;
300 };
301
302 pinctrl_tcb0_tioa0: tcb0_tioa0-0 {
303 atmel,pins = <AT91_PIOA 21 AT91_PERIPH_A AT91_PINCTRL_NONE>;
304 };
305
306 pinctrl_tcb0_tioa1: tcb0_tioa1-0 {
307 atmel,pins = <AT91_PIOA 22 AT91_PERIPH_A AT91_PINCTRL_NONE>;
308 };
309
310 pinctrl_tcb0_tioa2: tcb0_tioa2-0 {
311 atmel,pins = <AT91_PIOA 23 AT91_PERIPH_A AT91_PINCTRL_NONE>;
312 };
313
314 pinctrl_tcb0_tiob0: tcb0_tiob0-0 {
315 atmel,pins = <AT91_PIOA 27 AT91_PERIPH_A AT91_PINCTRL_NONE>;
316 };
317
318 pinctrl_tcb0_tiob1: tcb0_tiob1-0 {
319 atmel,pins = <AT91_PIOA 28 AT91_PERIPH_A AT91_PINCTRL_NONE>;
320 };
321
322 pinctrl_tcb0_tiob2: tcb0_tiob2-0 {
323 atmel,pins = <AT91_PIOA 29 AT91_PERIPH_A AT91_PINCTRL_NONE>;
324 };
325 };
326
327 tcb1 {
328 pinctrl_tcb1_tclk0: tcb1_tclk0-0 {
329 atmel,pins = <AT91_PIOC 4 AT91_PERIPH_C AT91_PINCTRL_NONE>;
330 };
331
332 pinctrl_tcb1_tclk1: tcb1_tclk1-0 {
333 atmel,pins = <AT91_PIOC 7 AT91_PERIPH_C AT91_PINCTRL_NONE>;
334 };
335
336 pinctrl_tcb1_tclk2: tcb1_tclk2-0 {
337 atmel,pins = <AT91_PIOC 14 AT91_PERIPH_C AT91_PINCTRL_NONE>;
338 };
339
340 pinctrl_tcb1_tioa0: tcb1_tioa0-0 {
341 atmel,pins = <AT91_PIOC 2 AT91_PERIPH_C AT91_PINCTRL_NONE>;
342 };
343
344 pinctrl_tcb1_tioa1: tcb1_tioa1-0 {
345 atmel,pins = <AT91_PIOC 5 AT91_PERIPH_C AT91_PINCTRL_NONE>;
346 };
347
348 pinctrl_tcb1_tioa2: tcb1_tioa2-0 {
349 atmel,pins = <AT91_PIOC 12 AT91_PERIPH_C AT91_PINCTRL_NONE>;
350 };
351
352 pinctrl_tcb1_tiob0: tcb1_tiob0-0 {
353 atmel,pins = <AT91_PIOC 3 AT91_PERIPH_C AT91_PINCTRL_NONE>;
354 };
355
356 pinctrl_tcb1_tiob1: tcb1_tiob1-0 {
357 atmel,pins = <AT91_PIOC 6 AT91_PERIPH_C AT91_PINCTRL_NONE>;
358 };
359
360 pinctrl_tcb1_tiob2: tcb1_tiob2-0 {
361 atmel,pins = <AT91_PIOC 13 AT91_PERIPH_C AT91_PINCTRL_NONE>;
362 };
363 };
364
Jean-Christophe PLAGNIOL-VILLARDe4541ff2012-07-04 17:20:46 +0800365 pioA: gpio@fffff400 {
366 compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
367 reg = <0xfffff400 0x200>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800368 interrupts = <2 IRQ_TYPE_LEVEL_HIGH 1>;
Jean-Christophe PLAGNIOL-VILLARDe4541ff2012-07-04 17:20:46 +0800369 #gpio-cells = <2>;
370 gpio-controller;
371 interrupt-controller;
372 #interrupt-cells = <2>;
373 };
Hong Xucce783c2012-04-17 14:26:29 +0800374
Jean-Christophe PLAGNIOL-VILLARDe4541ff2012-07-04 17:20:46 +0800375 pioB: gpio@fffff600 {
376 compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
377 reg = <0xfffff600 0x200>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800378 interrupts = <2 IRQ_TYPE_LEVEL_HIGH 1>;
Jean-Christophe PLAGNIOL-VILLARDe4541ff2012-07-04 17:20:46 +0800379 #gpio-cells = <2>;
380 gpio-controller;
381 interrupt-controller;
382 #interrupt-cells = <2>;
383 };
Hong Xucce783c2012-04-17 14:26:29 +0800384
Jean-Christophe PLAGNIOL-VILLARDe4541ff2012-07-04 17:20:46 +0800385 pioC: gpio@fffff800 {
386 compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
387 reg = <0xfffff800 0x200>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800388 interrupts = <3 IRQ_TYPE_LEVEL_HIGH 1>;
Jean-Christophe PLAGNIOL-VILLARDe4541ff2012-07-04 17:20:46 +0800389 #gpio-cells = <2>;
390 gpio-controller;
391 interrupt-controller;
392 #interrupt-cells = <2>;
393 };
394
395 pioD: gpio@fffffa00 {
396 compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
397 reg = <0xfffffa00 0x200>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800398 interrupts = <3 IRQ_TYPE_LEVEL_HIGH 1>;
Jean-Christophe PLAGNIOL-VILLARDe4541ff2012-07-04 17:20:46 +0800399 #gpio-cells = <2>;
400 gpio-controller;
401 interrupt-controller;
402 #interrupt-cells = <2>;
403 };
Hong Xucce783c2012-04-17 14:26:29 +0800404 };
405
406 dbgu: serial@fffff200 {
407 compatible = "atmel,at91sam9260-usart";
408 reg = <0xfffff200 0x200>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800409 interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800410 pinctrl-names = "default";
411 pinctrl-0 = <&pinctrl_dbgu>;
Hong Xucce783c2012-04-17 14:26:29 +0800412 status = "disabled";
413 };
414
Bo Shen544ae6b2013-01-11 15:08:30 +0100415 ssc0: ssc@f0010000 {
416 compatible = "atmel,at91sam9g45-ssc";
417 reg = <0xf0010000 0x4000>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800418 interrupts = <28 IRQ_TYPE_LEVEL_HIGH 5>;
Bo Shen544ae6b2013-01-11 15:08:30 +0100419 pinctrl-names = "default";
420 pinctrl-0 = <&pinctrl_ssc0_tx &pinctrl_ssc0_rx>;
421 status = "disabled";
422 };
423
Hong Xucce783c2012-04-17 14:26:29 +0800424 usart0: serial@f801c000 {
425 compatible = "atmel,at91sam9260-usart";
426 reg = <0xf801c000 0x4000>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800427 interrupts = <5 IRQ_TYPE_LEVEL_HIGH 5>;
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800428 pinctrl-names = "default";
Jean-Christophe PLAGNIOL-VILLARD9e3129e2012-11-19 06:40:01 +0800429 pinctrl-0 = <&pinctrl_usart0>;
Hong Xucce783c2012-04-17 14:26:29 +0800430 status = "disabled";
431 };
432
433 usart1: serial@f8020000 {
434 compatible = "atmel,at91sam9260-usart";
435 reg = <0xf8020000 0x4000>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800436 interrupts = <6 IRQ_TYPE_LEVEL_HIGH 5>;
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800437 pinctrl-names = "default";
Jean-Christophe PLAGNIOL-VILLARD9e3129e2012-11-19 06:40:01 +0800438 pinctrl-0 = <&pinctrl_usart1>;
Hong Xucce783c2012-04-17 14:26:29 +0800439 status = "disabled";
440 };
441
442 usart2: serial@f8024000 {
443 compatible = "atmel,at91sam9260-usart";
444 reg = <0xf8024000 0x4000>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800445 interrupts = <7 IRQ_TYPE_LEVEL_HIGH 5>;
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800446 pinctrl-names = "default";
Jean-Christophe PLAGNIOL-VILLARD9e3129e2012-11-19 06:40:01 +0800447 pinctrl-0 = <&pinctrl_usart2>;
Hong Xucce783c2012-04-17 14:26:29 +0800448 status = "disabled";
449 };
450
451 usart3: serial@f8028000 {
452 compatible = "atmel,at91sam9260-usart";
453 reg = <0xf8028000 0x4000>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800454 interrupts = <8 IRQ_TYPE_LEVEL_HIGH 5>;
Jean-Christophe PLAGNIOL-VILLARDec6754a2012-07-05 16:56:09 +0800455 pinctrl-names = "default";
Jean-Christophe PLAGNIOL-VILLARD9e3129e2012-11-19 06:40:01 +0800456 pinctrl-0 = <&pinctrl_usart3>;
Hong Xucce783c2012-04-17 14:26:29 +0800457 status = "disabled";
458 };
Ludovic Desroches05dcd362012-09-12 08:42:16 +0200459
460 i2c0: i2c@f8010000 {
461 compatible = "atmel,at91sam9x5-i2c";
462 reg = <0xf8010000 0x100>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800463 interrupts = <9 IRQ_TYPE_LEVEL_HIGH 6>;
Ludovic Desrochesd4ae89c2013-05-30 18:08:22 +0200464 dmas = <&dma 1 AT91_DMA_CFG_PER_ID(13)>,
465 <&dma 1 AT91_DMA_CFG_PER_ID(14)>;
Ludovic Desrochesd9a63a42013-04-16 15:03:08 +0200466 dma-names = "tx", "rx";
Ludovic Desroches05dcd362012-09-12 08:42:16 +0200467 #address-cells = <1>;
468 #size-cells = <0>;
469 status = "disabled";
470 };
471
472 i2c1: i2c@f8014000 {
473 compatible = "atmel,at91sam9x5-i2c";
474 reg = <0xf8014000 0x100>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800475 interrupts = <10 IRQ_TYPE_LEVEL_HIGH 6>;
Ludovic Desrochesd4ae89c2013-05-30 18:08:22 +0200476 dmas = <&dma 1 AT91_DMA_CFG_PER_ID(15)>,
477 <&dma 1 AT91_DMA_CFG_PER_ID(16)>;
Ludovic Desrochesd9a63a42013-04-16 15:03:08 +0200478 dma-names = "tx", "rx";
Ludovic Desroches05dcd362012-09-12 08:42:16 +0200479 #address-cells = <1>;
480 #size-cells = <0>;
481 status = "disabled";
482 };
Richard Genoudd50f88a2013-04-03 14:02:18 +0800483
484 spi0: spi@f0000000 {
485 #address-cells = <1>;
486 #size-cells = <0>;
487 compatible = "atmel,at91rm9200-spi";
488 reg = <0xf0000000 0x100>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800489 interrupts = <13 IRQ_TYPE_LEVEL_HIGH 3>;
Nicolas Ferrec07b0002013-06-24 12:21:29 +0200490 dmas = <&dma 1 AT91_DMA_CFG_PER_ID(1)>,
491 <&dma 1 AT91_DMA_CFG_PER_ID(2)>;
492 dma-names = "tx", "rx";
Wenyou Yanga68b7282013-04-03 14:03:52 +0800493 pinctrl-names = "default";
494 pinctrl-0 = <&pinctrl_spi0>;
Richard Genoudd50f88a2013-04-03 14:02:18 +0800495 status = "disabled";
496 };
497
498 spi1: spi@f0004000 {
499 #address-cells = <1>;
500 #size-cells = <0>;
501 compatible = "atmel,at91rm9200-spi";
502 reg = <0xf0004000 0x100>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800503 interrupts = <14 IRQ_TYPE_LEVEL_HIGH 3>;
Nicolas Ferrec07b0002013-06-24 12:21:29 +0200504 dmas = <&dma 1 AT91_DMA_CFG_PER_ID(3)>,
505 <&dma 1 AT91_DMA_CFG_PER_ID(4)>;
506 dma-names = "tx", "rx";
Wenyou Yanga68b7282013-04-03 14:03:52 +0800507 pinctrl-names = "default";
508 pinctrl-0 = <&pinctrl_spi1>;
Richard Genoudd50f88a2013-04-03 14:02:18 +0800509 status = "disabled";
510 };
Wenyou Yang136d3552013-05-31 11:10:02 +0800511
512 watchdog@fffffe40 {
513 compatible = "atmel,at91sam9260-wdt";
514 reg = <0xfffffe40 0x10>;
515 status = "disabled";
516 };
Hong Xucce783c2012-04-17 14:26:29 +0800517 };
518
519 nand0: nand@40000000 {
520 compatible = "atmel,at91rm9200-nand";
521 #address-cells = <1>;
522 #size-cells = <1>;
523 reg = < 0x40000000 0x10000000
524 0xffffe000 0x00000600
525 0xffffe600 0x00000200
Josh Wuc18c6b22013-01-23 20:47:10 +0800526 0x00108000 0x00018000
Hong Xucce783c2012-04-17 14:26:29 +0800527 >;
Josh Wuc18c6b22013-01-23 20:47:10 +0800528 atmel,pmecc-lookup-table-offset = <0x0 0x8000>;
Hong Xucce783c2012-04-17 14:26:29 +0800529 atmel,nand-addr-offset = <21>;
530 atmel,nand-cmd-offset = <22>;
Jean-Christophe PLAGNIOL-VILLARD7a38d452012-07-12 23:36:52 +0800531 pinctrl-names = "default";
532 pinctrl-0 = <&pinctrl_nand>;
Jean-Christophe PLAGNIOL-VILLARD92f86292013-04-24 08:34:25 +0800533 gpios = <&pioD 5 GPIO_ACTIVE_HIGH
534 &pioD 4 GPIO_ACTIVE_HIGH
Hong Xucce783c2012-04-17 14:26:29 +0800535 0
536 >;
537 status = "disabled";
538 };
539
540 usb0: ohci@00500000 {
541 compatible = "atmel,at91rm9200-ohci", "usb-ohci";
542 reg = <0x00500000 0x00100000>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800543 interrupts = <22 IRQ_TYPE_LEVEL_HIGH 2>;
Hong Xucce783c2012-04-17 14:26:29 +0800544 status = "disabled";
545 };
546 };
547
548 i2c@0 {
549 compatible = "i2c-gpio";
Jean-Christophe PLAGNIOL-VILLARD92f86292013-04-24 08:34:25 +0800550 gpios = <&pioA 30 GPIO_ACTIVE_HIGH /* sda */
551 &pioA 31 GPIO_ACTIVE_HIGH /* scl */
Hong Xucce783c2012-04-17 14:26:29 +0800552 >;
553 i2c-gpio,sda-open-drain;
554 i2c-gpio,scl-open-drain;
555 i2c-gpio,delay-us = <2>; /* ~100 kHz */
556 #address-cells = <1>;
557 #size-cells = <0>;
558 status = "disabled";
559 };
560};