| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* | 
|  | 2 | *  linux/arch/arm/mm/proc-v6.S | 
|  | 3 | * | 
|  | 4 | *  Copyright (C) 2001 Deep Blue Solutions Ltd. | 
| Hyok S. Choi | d090ddd | 2006-06-28 14:10:01 +0100 | [diff] [blame] | 5 | *  Modified by Catalin Marinas for noMMU support | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 6 | * | 
|  | 7 | * This program is free software; you can redistribute it and/or modify | 
|  | 8 | * it under the terms of the GNU General Public License version 2 as | 
|  | 9 | * published by the Free Software Foundation. | 
|  | 10 | * | 
|  | 11 | *  This is the "shell" of the ARMv6 processor support. | 
|  | 12 | */ | 
| Tim Abbott | 991da17 | 2009-04-27 14:02:22 -0400 | [diff] [blame] | 13 | #include <linux/init.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 14 | #include <linux/linkage.h> | 
|  | 15 | #include <asm/assembler.h> | 
| Sam Ravnborg | e6ae744 | 2005-09-09 21:08:59 +0200 | [diff] [blame] | 16 | #include <asm/asm-offsets.h> | 
| Russell King | 5ec9407 | 2008-09-07 19:15:31 +0100 | [diff] [blame] | 17 | #include <asm/hwcap.h> | 
| Russell King | 74945c8 | 2006-03-16 14:44:36 +0000 | [diff] [blame] | 18 | #include <asm/pgtable-hwdef.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 19 | #include <asm/pgtable.h> | 
|  | 20 |  | 
|  | 21 | #include "proc-macros.S" | 
|  | 22 |  | 
|  | 23 | #define D_CACHE_LINE_SIZE	32 | 
|  | 24 |  | 
| Russell King | 3747b36 | 2006-03-27 16:59:07 +0100 | [diff] [blame] | 25 | #define TTB_C		(1 << 0) | 
|  | 26 | #define TTB_S		(1 << 1) | 
|  | 27 | #define TTB_IMP		(1 << 2) | 
|  | 28 | #define TTB_RGN_NC	(0 << 3) | 
|  | 29 | #define TTB_RGN_WBWA	(1 << 3) | 
|  | 30 | #define TTB_RGN_WT	(2 << 3) | 
|  | 31 | #define TTB_RGN_WB	(3 << 3) | 
|  | 32 |  | 
| Russell King | f00ec48 | 2010-09-04 10:47:48 +0100 | [diff] [blame] | 33 | #define TTB_FLAGS_UP	TTB_RGN_WBWA | 
|  | 34 | #define PMD_FLAGS_UP	PMD_SECT_WB | 
|  | 35 | #define TTB_FLAGS_SMP	TTB_RGN_WBWA|TTB_S | 
|  | 36 | #define PMD_FLAGS_SMP	PMD_SECT_WBWA|PMD_SECT_S | 
| Russell King | f2131d3 | 2007-02-08 20:46:20 +0000 | [diff] [blame] | 37 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 38 | ENTRY(cpu_v6_proc_init) | 
|  | 39 | mov	pc, lr | 
|  | 40 |  | 
|  | 41 | ENTRY(cpu_v6_proc_fin) | 
| Tony Lindgren | 67c5587a | 2005-10-19 23:00:56 +0100 | [diff] [blame] | 42 | mrc	p15, 0, r0, c1, c0, 0		@ ctrl register | 
|  | 43 | bic	r0, r0, #0x1000			@ ...i............ | 
|  | 44 | bic	r0, r0, #0x0006			@ .............ca. | 
|  | 45 | mcr	p15, 0, r0, c1, c0, 0		@ disable caches | 
| Russell King | 9ca03a2 | 2010-07-26 12:22:12 +0100 | [diff] [blame] | 46 | mov	pc, lr | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 47 |  | 
|  | 48 | /* | 
|  | 49 | *	cpu_v6_reset(loc) | 
|  | 50 | * | 
|  | 51 | *	Perform a soft reset of the system.  Put the CPU into the | 
|  | 52 | *	same state as it would be if it had been reset, and branch | 
|  | 53 | *	to what would be the reset vector. | 
|  | 54 | * | 
|  | 55 | *	- loc   - location to jump to for soft reset | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 56 | */ | 
|  | 57 | .align	5 | 
| Will Deacon | 1a4baaf | 2011-11-15 13:25:04 +0000 | [diff] [blame] | 58 | .pushsection	.idmap.text, "ax" | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 59 | ENTRY(cpu_v6_reset) | 
| Will Deacon | f4daf06 | 2011-06-06 12:27:34 +0100 | [diff] [blame] | 60 | mrc	p15, 0, r1, c1, c0, 0		@ ctrl register | 
|  | 61 | bic	r1, r1, #0x1			@ ...............m | 
|  | 62 | mcr	p15, 0, r1, c1, c0, 0		@ disable MMU | 
|  | 63 | mov	r1, #0 | 
|  | 64 | mcr	p15, 0, r1, c7, c5, 4		@ ISB | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 65 | mov	pc, r0 | 
| Will Deacon | 1a4baaf | 2011-11-15 13:25:04 +0000 | [diff] [blame] | 66 | ENDPROC(cpu_v6_reset) | 
|  | 67 | .popsection | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 68 |  | 
|  | 69 | /* | 
|  | 70 | *	cpu_v6_do_idle() | 
|  | 71 | * | 
|  | 72 | *	Idle the processor (eg, wait for interrupt). | 
|  | 73 | * | 
|  | 74 | *	IRQs are already disabled. | 
|  | 75 | */ | 
|  | 76 | ENTRY(cpu_v6_do_idle) | 
| Catalin Marinas | 8553cb6 | 2008-11-10 14:14:11 +0000 | [diff] [blame] | 77 | mov	r1, #0 | 
|  | 78 | mcr	p15, 0, r1, c7, c10, 4		@ DWB - WFI may enter a low-power mode | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 79 | mcr	p15, 0, r1, c7, c0, 4		@ wait for interrupt | 
|  | 80 | mov	pc, lr | 
|  | 81 |  | 
|  | 82 | ENTRY(cpu_v6_dcache_clean_area) | 
|  | 83 | #ifndef TLB_CAN_READ_FROM_L1_CACHE | 
|  | 84 | 1:	mcr	p15, 0, r0, c7, c10, 1		@ clean D entry | 
|  | 85 | add	r0, r0, #D_CACHE_LINE_SIZE | 
|  | 86 | subs	r1, r1, #D_CACHE_LINE_SIZE | 
|  | 87 | bhi	1b | 
|  | 88 | #endif | 
|  | 89 | mov	pc, lr | 
|  | 90 |  | 
|  | 91 | /* | 
| Nicolas Pitre | 2b6e204 | 2012-11-07 21:22:08 +0100 | [diff] [blame] | 92 | *	cpu_v6_switch_mm(pgd_phys, tsk) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 93 | * | 
|  | 94 | *	Set the translation table base pointer to be pgd_phys | 
|  | 95 | * | 
|  | 96 | *	- pgd_phys - physical address of new TTB | 
|  | 97 | * | 
|  | 98 | *	It is assumed that: | 
|  | 99 | *	- we are not using split page tables | 
|  | 100 | */ | 
|  | 101 | ENTRY(cpu_v6_switch_mm) | 
| Hyok S. Choi | d090ddd | 2006-06-28 14:10:01 +0100 | [diff] [blame] | 102 | #ifdef CONFIG_MMU | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 103 | mov	r2, #0 | 
|  | 104 | ldr	r1, [r1, #MM_CONTEXT_ID]	@ get mm->context.id | 
| Russell King | f00ec48 | 2010-09-04 10:47:48 +0100 | [diff] [blame] | 105 | ALT_SMP(orr	r0, r0, #TTB_FLAGS_SMP) | 
|  | 106 | ALT_UP(orr	r0, r0, #TTB_FLAGS_UP) | 
| Russell King | d93742f | 2005-08-15 16:53:38 +0100 | [diff] [blame] | 107 | mcr	p15, 0, r2, c7, c5, 6		@ flush BTAC/BTB | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 108 | mcr	p15, 0, r2, c7, c10, 4		@ drain write buffer | 
|  | 109 | mcr	p15, 0, r0, c2, c0, 0		@ set TTB 0 | 
| Will Deacon | 575320d | 2012-07-06 15:43:03 +0100 | [diff] [blame] | 110 | #ifdef CONFIG_PID_IN_CONTEXTIDR | 
|  | 111 | mrc	p15, 0, r2, c13, c0, 1		@ read current context ID | 
|  | 112 | bic	r2, r2, #0xff			@ extract the PID | 
|  | 113 | and	r1, r1, #0xff | 
|  | 114 | orr	r1, r1, r2			@ insert into new context ID | 
|  | 115 | #endif | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 116 | mcr	p15, 0, r1, c13, c0, 1		@ set context ID | 
| Hyok S. Choi | d090ddd | 2006-06-28 14:10:01 +0100 | [diff] [blame] | 117 | #endif | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 118 | mov	pc, lr | 
|  | 119 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 120 | /* | 
| Russell King | ad1ae2f | 2006-12-13 14:34:43 +0000 | [diff] [blame] | 121 | *	cpu_v6_set_pte_ext(ptep, pte, ext) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 122 | * | 
|  | 123 | *	Set a level 2 translation table entry. | 
|  | 124 | * | 
|  | 125 | *	- ptep  - pointer to level 2 translation table entry | 
|  | 126 | *		  (hardware version is stored at -1024 bytes) | 
|  | 127 | *	- pte   - PTE value to store | 
| Russell King | ad1ae2f | 2006-12-13 14:34:43 +0000 | [diff] [blame] | 128 | *	- ext	- value for extended PTE bits | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 129 | */ | 
| Russell King | 639b0ae | 2008-09-06 21:07:45 +0100 | [diff] [blame] | 130 | armv6_mt_table cpu_v6 | 
|  | 131 |  | 
| Russell King | ad1ae2f | 2006-12-13 14:34:43 +0000 | [diff] [blame] | 132 | ENTRY(cpu_v6_set_pte_ext) | 
| Hyok S. Choi | d090ddd | 2006-06-28 14:10:01 +0100 | [diff] [blame] | 133 | #ifdef CONFIG_MMU | 
| Russell King | 639b0ae | 2008-09-06 21:07:45 +0100 | [diff] [blame] | 134 | armv6_set_pte_ext cpu_v6 | 
| Hyok S. Choi | d090ddd | 2006-06-28 14:10:01 +0100 | [diff] [blame] | 135 | #endif | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 136 | mov	pc, lr | 
|  | 137 |  | 
| Russell King | f6b0fa0 | 2011-02-06 15:48:39 +0000 | [diff] [blame] | 138 | /* Suspend/resume support: taken from arch/arm/mach-s3c64xx/sleep.S */ | 
|  | 139 | .globl	cpu_v6_suspend_size | 
| Russell King | 1aede68 | 2011-08-28 10:30:34 +0100 | [diff] [blame] | 140 | .equ	cpu_v6_suspend_size, 4 * 6 | 
| Russell King | 29ea23f | 2011-04-02 10:08:55 +0100 | [diff] [blame] | 141 | #ifdef CONFIG_PM_SLEEP | 
| Russell King | f6b0fa0 | 2011-02-06 15:48:39 +0000 | [diff] [blame] | 142 | ENTRY(cpu_v6_do_suspend) | 
| Russell King | 1aede68 | 2011-08-28 10:30:34 +0100 | [diff] [blame] | 143 | stmfd	sp!, {r4 - r9, lr} | 
| Russell King | f6b0fa0 | 2011-02-06 15:48:39 +0000 | [diff] [blame] | 144 | mrc	p15, 0, r4, c13, c0, 0	@ FCSE/PID | 
| Russell King | 1aede68 | 2011-08-28 10:30:34 +0100 | [diff] [blame] | 145 | mrc	p15, 0, r5, c3, c0, 0	@ Domain ID | 
|  | 146 | mrc	p15, 0, r6, c2, c0, 1	@ Translation table base 1 | 
|  | 147 | mrc	p15, 0, r7, c1, c0, 1	@ auxiliary control register | 
|  | 148 | mrc	p15, 0, r8, c1, c0, 2	@ co-processor access control | 
|  | 149 | mrc	p15, 0, r9, c1, c0, 0	@ control register | 
|  | 150 | stmia	r0, {r4 - r9} | 
|  | 151 | ldmfd	sp!, {r4- r9, pc} | 
| Russell King | f6b0fa0 | 2011-02-06 15:48:39 +0000 | [diff] [blame] | 152 | ENDPROC(cpu_v6_do_suspend) | 
|  | 153 |  | 
|  | 154 | ENTRY(cpu_v6_do_resume) | 
|  | 155 | mov	ip, #0 | 
|  | 156 | mcr	p15, 0, ip, c7, c14, 0	@ clean+invalidate D cache | 
|  | 157 | mcr	p15, 0, ip, c7, c5, 0	@ invalidate I cache | 
|  | 158 | mcr	p15, 0, ip, c7, c15, 0	@ clean+invalidate cache | 
|  | 159 | mcr	p15, 0, ip, c7, c10, 4	@ drain write buffer | 
| Russell King | 1aede68 | 2011-08-28 10:30:34 +0100 | [diff] [blame] | 160 | mcr	p15, 0, ip, c13, c0, 1	@ set reserved context ID | 
|  | 161 | ldmia	r0, {r4 - r9} | 
| Russell King | f6b0fa0 | 2011-02-06 15:48:39 +0000 | [diff] [blame] | 162 | mcr	p15, 0, r4, c13, c0, 0	@ FCSE/PID | 
| Russell King | 1aede68 | 2011-08-28 10:30:34 +0100 | [diff] [blame] | 163 | mcr	p15, 0, r5, c3, c0, 0	@ Domain ID | 
| Russell King | de8e71c | 2011-08-27 22:39:09 +0100 | [diff] [blame] | 164 | ALT_SMP(orr	r1, r1, #TTB_FLAGS_SMP) | 
|  | 165 | ALT_UP(orr	r1, r1, #TTB_FLAGS_UP) | 
|  | 166 | mcr	p15, 0, r1, c2, c0, 0	@ Translation table base 0 | 
| Russell King | 1aede68 | 2011-08-28 10:30:34 +0100 | [diff] [blame] | 167 | mcr	p15, 0, r6, c2, c0, 1	@ Translation table base 1 | 
|  | 168 | mcr	p15, 0, r7, c1, c0, 1	@ auxiliary control register | 
|  | 169 | mcr	p15, 0, r8, c1, c0, 2	@ co-processor access control | 
| Russell King | f6b0fa0 | 2011-02-06 15:48:39 +0000 | [diff] [blame] | 170 | mcr	p15, 0, ip, c2, c0, 2	@ TTB control register | 
|  | 171 | mcr	p15, 0, ip, c7, c5, 4	@ ISB | 
| Russell King | 1aede68 | 2011-08-28 10:30:34 +0100 | [diff] [blame] | 172 | mov	r0, r9			@ control register | 
| Russell King | f6b0fa0 | 2011-02-06 15:48:39 +0000 | [diff] [blame] | 173 | b	cpu_resume_mmu | 
|  | 174 | ENDPROC(cpu_v6_do_resume) | 
| Russell King | f6b0fa0 | 2011-02-06 15:48:39 +0000 | [diff] [blame] | 175 | #endif | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 176 |  | 
| Dave Martin | 7b7dc6e | 2011-06-23 17:25:46 +0100 | [diff] [blame] | 177 | string	cpu_v6_name, "ARMv6-compatible processor" | 
| Saeed Bishara | edabd38 | 2009-08-06 15:12:43 +0300 | [diff] [blame] | 178 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 179 | .align | 
|  | 180 |  | 
| Russell King | 5085f3f | 2010-10-01 15:37:05 +0100 | [diff] [blame] | 181 | __CPUINIT | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 182 |  | 
|  | 183 | /* | 
|  | 184 | *	__v6_setup | 
|  | 185 | * | 
|  | 186 | *	Initialise TLB, Caches, and MMU state ready to switch the MMU | 
|  | 187 | *	on.  Return in r0 the new CP15 C1 control register setting. | 
|  | 188 | * | 
|  | 189 | *	We automatically detect if we have a Harvard cache, and use the | 
|  | 190 | *	Harvard cache control instructions insead of the unified cache | 
|  | 191 | *	control instructions. | 
|  | 192 | * | 
|  | 193 | *	This should be able to cover all ARMv6 cores. | 
|  | 194 | * | 
|  | 195 | *	It is assumed that: | 
|  | 196 | *	- cache type register is implemented | 
|  | 197 | */ | 
|  | 198 | __v6_setup: | 
| Russell King | 862184fe | 2005-11-07 21:05:42 +0000 | [diff] [blame] | 199 | #ifdef CONFIG_SMP | 
| Russell King | f00ec48 | 2010-09-04 10:47:48 +0100 | [diff] [blame] | 200 | ALT_SMP(mrc	p15, 0, r0, c1, c0, 1)	@ Enable SMP/nAMP mode | 
|  | 201 | ALT_UP(nop) | 
| Russell King | 862184fe | 2005-11-07 21:05:42 +0000 | [diff] [blame] | 202 | orr	r0, r0, #0x20 | 
| Russell King | f00ec48 | 2010-09-04 10:47:48 +0100 | [diff] [blame] | 203 | ALT_SMP(mcr	p15, 0, r0, c1, c0, 1) | 
|  | 204 | ALT_UP(nop) | 
| Russell King | 862184fe | 2005-11-07 21:05:42 +0000 | [diff] [blame] | 205 | #endif | 
| Russell King | 862184fe | 2005-11-07 21:05:42 +0000 | [diff] [blame] | 206 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 207 | mov	r0, #0 | 
|  | 208 | mcr	p15, 0, r0, c7, c14, 0		@ clean+invalidate D cache | 
|  | 209 | mcr	p15, 0, r0, c7, c5, 0		@ invalidate I cache | 
|  | 210 | mcr	p15, 0, r0, c7, c15, 0		@ clean+invalidate cache | 
|  | 211 | mcr	p15, 0, r0, c7, c10, 4		@ drain write buffer | 
| Hyok S. Choi | d090ddd | 2006-06-28 14:10:01 +0100 | [diff] [blame] | 212 | #ifdef CONFIG_MMU | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 213 | mcr	p15, 0, r0, c8, c7, 0		@ invalidate I + D TLBs | 
|  | 214 | mcr	p15, 0, r0, c2, c0, 2		@ TTB control register | 
| Russell King | f00ec48 | 2010-09-04 10:47:48 +0100 | [diff] [blame] | 215 | ALT_SMP(orr	r4, r4, #TTB_FLAGS_SMP) | 
|  | 216 | ALT_UP(orr	r4, r4, #TTB_FLAGS_UP) | 
| Catalin Marinas | d427958 | 2011-05-26 11:22:44 +0100 | [diff] [blame] | 217 | ALT_SMP(orr	r8, r8, #TTB_FLAGS_SMP) | 
|  | 218 | ALT_UP(orr	r8, r8, #TTB_FLAGS_UP) | 
|  | 219 | mcr	p15, 0, r8, c2, c0, 1		@ load TTB1 | 
| Hyok S. Choi | d090ddd | 2006-06-28 14:10:01 +0100 | [diff] [blame] | 220 | #endif /* CONFIG_MMU */ | 
| Russell King | 22b1908 | 2006-06-29 15:09:57 +0100 | [diff] [blame] | 221 | adr	r5, v6_crval | 
|  | 222 | ldmia	r5, {r5, r6} | 
| Catalin Marinas | 2658485 | 2009-05-30 14:00:18 +0100 | [diff] [blame] | 223 | #ifdef CONFIG_CPU_ENDIAN_BE8 | 
|  | 224 | orr	r6, r6, #1 << 25		@ big-endian page tables | 
|  | 225 | #endif | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 226 | mrc	p15, 0, r0, c1, c0, 0		@ read control register | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 227 | bic	r0, r0, r5			@ clear bits them | 
| Russell King | 22b1908 | 2006-06-29 15:09:57 +0100 | [diff] [blame] | 228 | orr	r0, r0, r6			@ set them | 
| Catalin Marinas | 145e10e | 2011-08-15 11:04:41 +0100 | [diff] [blame] | 229 | #ifdef CONFIG_ARM_ERRATA_364296 | 
|  | 230 | /* | 
|  | 231 | * Workaround for the 364296 ARM1136 r0p2 erratum (possible cache data | 
|  | 232 | * corruption with hit-under-miss enabled). The conditional code below | 
|  | 233 | * (setting the undocumented bit 31 in the auxiliary control register | 
|  | 234 | * and the FI bit in the control register) disables hit-under-miss | 
|  | 235 | * without putting the processor into full low interrupt latency mode. | 
|  | 236 | */ | 
|  | 237 | ldr	r6, =0x4107b362			@ id for ARM1136 r0p2 | 
|  | 238 | mrc	p15, 0, r5, c0, c0, 0		@ get processor id | 
|  | 239 | teq	r5, r6				@ check for the faulty core | 
|  | 240 | mrceq	p15, 0, r5, c1, c0, 1		@ load aux control reg | 
|  | 241 | orreq	r5, r5, #(1 << 31)		@ set the undocumented bit 31 | 
|  | 242 | mcreq	p15, 0, r5, c1, c0, 1		@ write aux control reg | 
|  | 243 | orreq	r0, r0, #(1 << 21)		@ low interrupt latency configuration | 
|  | 244 | #endif | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 245 | mov	pc, lr				@ return to head.S:__ret | 
|  | 246 |  | 
|  | 247 | /* | 
|  | 248 | *         V X F   I D LR | 
|  | 249 | * .... ...E PUI. .T.T 4RVI ZFRS BLDP WCAM | 
|  | 250 | * rrrr rrrx xxx0 0101 xxxx xxxx x111 xxxx < forced | 
|  | 251 | *         0 110       0011 1.00 .111 1101 < we want | 
|  | 252 | */ | 
| Russell King | 22b1908 | 2006-06-29 15:09:57 +0100 | [diff] [blame] | 253 | .type	v6_crval, #object | 
|  | 254 | v6_crval: | 
|  | 255 | crval	clear=0x01e0fb7f, mmuset=0x00c0387d, ucset=0x00c0187c | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 256 |  | 
| Russell King | 5085f3f | 2010-10-01 15:37:05 +0100 | [diff] [blame] | 257 | __INITDATA | 
|  | 258 |  | 
| Dave Martin | 7b7dc6e | 2011-06-23 17:25:46 +0100 | [diff] [blame] | 259 | @ define struct processor (see <asm/proc-fns.h> and proc-macros.S) | 
|  | 260 | define_processor_functions v6, dabort=v6_early_abort, pabort=v6_pabort, suspend=1 | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 261 |  | 
| Russell King | 5085f3f | 2010-10-01 15:37:05 +0100 | [diff] [blame] | 262 | .section ".rodata" | 
|  | 263 |  | 
| Dave Martin | 7b7dc6e | 2011-06-23 17:25:46 +0100 | [diff] [blame] | 264 | string	cpu_arch_name, "armv6" | 
|  | 265 | string	cpu_elf_name, "v6" | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 266 | .align | 
|  | 267 |  | 
| Ben Dooks | 02b7dd1 | 2005-09-20 16:35:03 +0100 | [diff] [blame] | 268 | .section ".proc.info.init", #alloc, #execinstr | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 269 |  | 
|  | 270 | /* | 
|  | 271 | * Match any ARMv6 processor core. | 
|  | 272 | */ | 
|  | 273 | .type	__v6_proc_info, #object | 
|  | 274 | __v6_proc_info: | 
|  | 275 | .long	0x0007b000 | 
|  | 276 | .long	0x0007f000 | 
| Russell King | f00ec48 | 2010-09-04 10:47:48 +0100 | [diff] [blame] | 277 | ALT_SMP(.long \ | 
|  | 278 | PMD_TYPE_SECT | \ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 279 | PMD_SECT_AP_WRITE | \ | 
| Russell King | 4b46d64 | 2009-11-01 17:44:24 +0000 | [diff] [blame] | 280 | PMD_SECT_AP_READ | \ | 
| Russell King | f00ec48 | 2010-09-04 10:47:48 +0100 | [diff] [blame] | 281 | PMD_FLAGS_SMP) | 
|  | 282 | ALT_UP(.long \ | 
|  | 283 | PMD_TYPE_SECT | \ | 
|  | 284 | PMD_SECT_AP_WRITE | \ | 
|  | 285 | PMD_SECT_AP_READ | \ | 
|  | 286 | PMD_FLAGS_UP) | 
| Russell King | 8799ee9 | 2006-06-29 18:24:21 +0100 | [diff] [blame] | 287 | .long   PMD_TYPE_SECT | \ | 
|  | 288 | PMD_SECT_XN | \ | 
|  | 289 | PMD_SECT_AP_WRITE | \ | 
|  | 290 | PMD_SECT_AP_READ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 291 | b	__v6_setup | 
|  | 292 | .long	cpu_arch_name | 
|  | 293 | .long	cpu_elf_name | 
| Tony Lindgren | f159f4e | 2010-07-05 14:53:10 +0100 | [diff] [blame] | 294 | /* See also feat_v6_fixup() for HWCAP_TLS */ | 
|  | 295 | .long	HWCAP_SWP|HWCAP_HALF|HWCAP_THUMB|HWCAP_FAST_MULT|HWCAP_EDSP|HWCAP_JAVA|HWCAP_TLS | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 296 | .long	cpu_v6_name | 
|  | 297 | .long	v6_processor_functions | 
|  | 298 | .long	v6wbi_tlb_fns | 
|  | 299 | .long	v6_user_fns | 
|  | 300 | .long	v6_cache_fns | 
|  | 301 | .size	__v6_proc_info, . - __v6_proc_info |