| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* | 
|  | 2 | * arch/sh/mm/tlb-sh3.c | 
|  | 3 | * | 
|  | 4 | * SH-3 specific TLB operations | 
|  | 5 | * | 
|  | 6 | * Copyright (C) 1999  Niibe Yutaka | 
|  | 7 | * Copyright (C) 2002  Paul Mundt | 
|  | 8 | * | 
|  | 9 | * Released under the terms of the GNU GPL v2.0. | 
|  | 10 | */ | 
| Paul Mundt | 39e688a | 2007-03-05 19:46:47 +0900 | [diff] [blame] | 11 | #include <linux/signal.h> | 
|  | 12 | #include <linux/sched.h> | 
|  | 13 | #include <linux/kernel.h> | 
|  | 14 | #include <linux/errno.h> | 
|  | 15 | #include <linux/string.h> | 
|  | 16 | #include <linux/types.h> | 
|  | 17 | #include <linux/ptrace.h> | 
|  | 18 | #include <linux/mman.h> | 
|  | 19 | #include <linux/mm.h> | 
|  | 20 | #include <linux/smp.h> | 
| Paul Mundt | 39e688a | 2007-03-05 19:46:47 +0900 | [diff] [blame] | 21 | #include <linux/interrupt.h> | 
|  | 22 |  | 
| Paul Mundt | 39e688a | 2007-03-05 19:46:47 +0900 | [diff] [blame] | 23 | #include <asm/io.h> | 
|  | 24 | #include <asm/uaccess.h> | 
|  | 25 | #include <asm/pgalloc.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 26 | #include <asm/mmu_context.h> | 
| Paul Mundt | 39e688a | 2007-03-05 19:46:47 +0900 | [diff] [blame] | 27 | #include <asm/cacheflush.h> | 
|  | 28 |  | 
| Paul Mundt | 9cef749 | 2009-07-29 00:12:17 +0900 | [diff] [blame] | 29 | void __update_tlb(struct vm_area_struct *vma, unsigned long address, pte_t pte) | 
| Paul Mundt | 39e688a | 2007-03-05 19:46:47 +0900 | [diff] [blame] | 30 | { | 
| Paul Mundt | 9cef749 | 2009-07-29 00:12:17 +0900 | [diff] [blame] | 31 | unsigned long flags, pteval, vpn; | 
| Paul Mundt | 39e688a | 2007-03-05 19:46:47 +0900 | [diff] [blame] | 32 |  | 
| Paul Mundt | 9cef749 | 2009-07-29 00:12:17 +0900 | [diff] [blame] | 33 | /* | 
|  | 34 | * Handle debugger faulting in for debugee. | 
|  | 35 | */ | 
| Paul Mundt | 3ed6e12 | 2009-07-29 22:06:58 +0900 | [diff] [blame] | 36 | if (vma && current->active_mm != vma->vm_mm) | 
| Paul Mundt | 39e688a | 2007-03-05 19:46:47 +0900 | [diff] [blame] | 37 | return; | 
|  | 38 |  | 
| Paul Mundt | 39e688a | 2007-03-05 19:46:47 +0900 | [diff] [blame] | 39 | local_irq_save(flags); | 
|  | 40 |  | 
|  | 41 | /* Set PTEH register */ | 
|  | 42 | vpn = (address & MMU_VPN_MASK) | get_asid(); | 
| Paul Mundt | 9d56dd3 | 2010-01-26 12:58:40 +0900 | [diff] [blame] | 43 | __raw_writel(vpn, MMU_PTEH); | 
| Paul Mundt | 39e688a | 2007-03-05 19:46:47 +0900 | [diff] [blame] | 44 |  | 
|  | 45 | pteval = pte_val(pte); | 
|  | 46 |  | 
|  | 47 | /* Set PTEL register */ | 
|  | 48 | pteval &= _PAGE_FLAGS_HARDWARE_MASK; /* drop software flags */ | 
|  | 49 | /* conveniently, we want all the software flags to be 0 anyway */ | 
| Paul Mundt | 9d56dd3 | 2010-01-26 12:58:40 +0900 | [diff] [blame] | 50 | __raw_writel(pteval, MMU_PTEL); | 
| Paul Mundt | 39e688a | 2007-03-05 19:46:47 +0900 | [diff] [blame] | 51 |  | 
|  | 52 | /* Load the TLB */ | 
|  | 53 | asm volatile("ldtlb": /* no output */ : /* no input */ : "memory"); | 
|  | 54 | local_irq_restore(flags); | 
|  | 55 | } | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 56 |  | 
| Paul Mundt | ea9af69 | 2006-12-25 19:28:54 +0900 | [diff] [blame] | 57 | void local_flush_tlb_one(unsigned long asid, unsigned long page) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 58 | { | 
|  | 59 | unsigned long addr, data; | 
|  | 60 | int i, ways = MMU_NTLB_WAYS; | 
|  | 61 |  | 
|  | 62 | /* | 
|  | 63 | * NOTE: PTEH.ASID should be set to this MM | 
|  | 64 | *       _AND_ we need to write ASID to the array. | 
|  | 65 | * | 
|  | 66 | * It would be simple if we didn't need to set PTEH.ASID... | 
|  | 67 | */ | 
|  | 68 | addr = MMU_TLB_ADDRESS_ARRAY | (page & 0x1F000); | 
|  | 69 | data = (page & 0xfffe0000) | asid; /* VALID bit is off */ | 
| Paul Mundt | 0d6d82b | 2005-11-07 00:58:28 -0800 | [diff] [blame] | 70 |  | 
| Paul Mundt | 11c1965 | 2006-12-25 10:19:56 +0900 | [diff] [blame] | 71 | if ((current_cpu_data.flags & CPU_HAS_MMU_PAGE_ASSOC)) { | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 72 | addr |= MMU_PAGE_ASSOC_BIT; | 
|  | 73 | ways = 1;	/* we already know the way .. */ | 
|  | 74 | } | 
|  | 75 |  | 
|  | 76 | for (i = 0; i < ways; i++) | 
| Paul Mundt | 9d56dd3 | 2010-01-26 12:58:40 +0900 | [diff] [blame] | 77 | __raw_writel(data, addr + (i << 8)); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 78 | } | 
| Paul Mundt | be97d75 | 2010-04-02 16:13:27 +0900 | [diff] [blame] | 79 |  | 
|  | 80 | void local_flush_tlb_all(void) | 
|  | 81 | { | 
|  | 82 | unsigned long flags, status; | 
|  | 83 |  | 
|  | 84 | /* | 
|  | 85 | * Flush all the TLB. | 
|  | 86 | * | 
|  | 87 | * Write to the MMU control register's bit: | 
|  | 88 | *	TF-bit for SH-3, TI-bit for SH-4. | 
|  | 89 | *      It's same position, bit #2. | 
|  | 90 | */ | 
|  | 91 | local_irq_save(flags); | 
|  | 92 | status = __raw_readl(MMUCR); | 
|  | 93 | status |= 0x04; | 
|  | 94 | __raw_writel(status, MMUCR); | 
|  | 95 | ctrl_barrier(); | 
|  | 96 | local_irq_restore(flags); | 
|  | 97 | } |