blob: ca7c1dd61938ab42ef820c98663eb278ba61ac15 [file] [log] [blame]
James Smartda0436e2009-05-22 14:51:39 -04001/*******************************************************************
2 * This file is part of the Emulex Linux Device Driver for *
3 * Fibre Channel Host Bus Adapters. *
4 * Copyright (C) 2009 Emulex. All rights reserved. *
5 * EMULEX and SLI are trademarks of Emulex. *
6 * www.emulex.com *
7 * *
8 * This program is free software; you can redistribute it and/or *
9 * modify it under the terms of version 2 of the GNU General *
10 * Public License as published by the Free Software Foundation. *
11 * This program is distributed in the hope that it will be useful. *
12 * ALL EXPRESS OR IMPLIED CONDITIONS, REPRESENTATIONS AND *
13 * WARRANTIES, INCLUDING ANY IMPLIED WARRANTY OF MERCHANTABILITY, *
14 * FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT, ARE *
15 * DISCLAIMED, EXCEPT TO THE EXTENT THAT SUCH DISCLAIMERS ARE HELD *
16 * TO BE LEGALLY INVALID. See the GNU General Public License for *
17 * more details, a copy of which can be found in the file COPYING *
18 * included with this package. *
19 *******************************************************************/
20
21/* Macros to deal with bit fields. Each bit field must have 3 #defines
22 * associated with it (_SHIFT, _MASK, and _WORD).
23 * EG. For a bit field that is in the 7th bit of the "field4" field of a
24 * structure and is 2 bits in size the following #defines must exist:
25 * struct temp {
26 * uint32_t field1;
27 * uint32_t field2;
28 * uint32_t field3;
29 * uint32_t field4;
30 * #define example_bit_field_SHIFT 7
31 * #define example_bit_field_MASK 0x03
32 * #define example_bit_field_WORD field4
33 * uint32_t field5;
34 * };
35 * Then the macros below may be used to get or set the value of that field.
36 * EG. To get the value of the bit field from the above example:
37 * struct temp t1;
38 * value = bf_get(example_bit_field, &t1);
39 * And then to set that bit field:
40 * bf_set(example_bit_field, &t1, 2);
41 * Or clear that bit field:
42 * bf_set(example_bit_field, &t1, 0);
43 */
James Smartcb5172e2010-03-15 11:25:07 -040044#define bf_get_le32(name, ptr) \
45 ((le32_to_cpu((ptr)->name##_WORD) >> name##_SHIFT) & name##_MASK)
James Smartda0436e2009-05-22 14:51:39 -040046#define bf_get(name, ptr) \
47 (((ptr)->name##_WORD >> name##_SHIFT) & name##_MASK)
James Smartcb5172e2010-03-15 11:25:07 -040048#define bf_set_le32(name, ptr, value) \
49 ((ptr)->name##_WORD = cpu_to_le32(((((value) & \
50 name##_MASK) << name##_SHIFT) | (le32_to_cpu((ptr)->name##_WORD) & \
51 ~(name##_MASK << name##_SHIFT)))))
James Smartda0436e2009-05-22 14:51:39 -040052#define bf_set(name, ptr, value) \
53 ((ptr)->name##_WORD = ((((value) & name##_MASK) << name##_SHIFT) | \
54 ((ptr)->name##_WORD & ~(name##_MASK << name##_SHIFT))))
55
56struct dma_address {
57 uint32_t addr_lo;
58 uint32_t addr_hi;
59};
60
James Smart8fa38512009-07-19 10:01:03 -040061struct lpfc_sli_intf {
62 uint32_t word0;
James Smart28baac72010-02-12 14:42:03 -050063#define lpfc_sli_intf_valid_SHIFT 29
64#define lpfc_sli_intf_valid_MASK 0x00000007
65#define lpfc_sli_intf_valid_WORD word0
James Smart8fa38512009-07-19 10:01:03 -040066#define LPFC_SLI_INTF_VALID 6
James Smart085c6472010-11-20 23:11:37 -050067#define lpfc_sli_intf_sli_hint2_SHIFT 24
68#define lpfc_sli_intf_sli_hint2_MASK 0x0000001F
69#define lpfc_sli_intf_sli_hint2_WORD word0
70#define LPFC_SLI_INTF_SLI_HINT2_NONE 0
71#define lpfc_sli_intf_sli_hint1_SHIFT 16
72#define lpfc_sli_intf_sli_hint1_MASK 0x000000FF
73#define lpfc_sli_intf_sli_hint1_WORD word0
74#define LPFC_SLI_INTF_SLI_HINT1_NONE 0
75#define LPFC_SLI_INTF_SLI_HINT1_1 1
76#define LPFC_SLI_INTF_SLI_HINT1_2 2
77#define lpfc_sli_intf_if_type_SHIFT 12
78#define lpfc_sli_intf_if_type_MASK 0x0000000F
79#define lpfc_sli_intf_if_type_WORD word0
80#define LPFC_SLI_INTF_IF_TYPE_0 0
81#define LPFC_SLI_INTF_IF_TYPE_1 1
82#define LPFC_SLI_INTF_IF_TYPE_2 2
James Smart28baac72010-02-12 14:42:03 -050083#define lpfc_sli_intf_sli_family_SHIFT 8
James Smart085c6472010-11-20 23:11:37 -050084#define lpfc_sli_intf_sli_family_MASK 0x0000000F
James Smart28baac72010-02-12 14:42:03 -050085#define lpfc_sli_intf_sli_family_WORD word0
James Smart085c6472010-11-20 23:11:37 -050086#define LPFC_SLI_INTF_FAMILY_BE2 0x0
87#define LPFC_SLI_INTF_FAMILY_BE3 0x1
88#define LPFC_SLI_INTF_FAMILY_LNCR_A0 0xa
89#define LPFC_SLI_INTF_FAMILY_LNCR_B0 0xb
James Smart28baac72010-02-12 14:42:03 -050090#define lpfc_sli_intf_slirev_SHIFT 4
91#define lpfc_sli_intf_slirev_MASK 0x0000000F
92#define lpfc_sli_intf_slirev_WORD word0
93#define LPFC_SLI_INTF_REV_SLI3 3
94#define LPFC_SLI_INTF_REV_SLI4 4
James Smart085c6472010-11-20 23:11:37 -050095#define lpfc_sli_intf_func_type_SHIFT 0
96#define lpfc_sli_intf_func_type_MASK 0x00000001
97#define lpfc_sli_intf_func_type_WORD word0
98#define LPFC_SLI_INTF_IF_TYPE_PHYS 0
99#define LPFC_SLI_INTF_IF_TYPE_VIRT 1
James Smart8fa38512009-07-19 10:01:03 -0400100};
101
James Smartda0436e2009-05-22 14:51:39 -0400102#define LPFC_SLI4_MBX_EMBED true
103#define LPFC_SLI4_MBX_NEMBED false
104
105#define LPFC_SLI4_MB_WORD_COUNT 64
106#define LPFC_MAX_MQ_PAGE 8
107#define LPFC_MAX_WQ_PAGE 8
108#define LPFC_MAX_CQ_PAGE 4
109#define LPFC_MAX_EQ_PAGE 8
110
111#define LPFC_VIR_FUNC_MAX 32 /* Maximum number of virtual functions */
112#define LPFC_PCI_FUNC_MAX 5 /* Maximum number of PCI functions */
113#define LPFC_VFR_PAGE_SIZE 0x1000 /* 4KB BAR2 per-VF register page size */
114
115/* Define SLI4 Alignment requirements. */
116#define LPFC_ALIGN_16_BYTE 16
117#define LPFC_ALIGN_64_BYTE 64
118
119/* Define SLI4 specific definitions. */
120#define LPFC_MQ_CQE_BYTE_OFFSET 256
121#define LPFC_MBX_CMD_HDR_LENGTH 16
122#define LPFC_MBX_ERROR_RANGE 0x4000
123#define LPFC_BMBX_BIT1_ADDR_HI 0x2
124#define LPFC_BMBX_BIT1_ADDR_LO 0
125#define LPFC_RPI_HDR_COUNT 64
126#define LPFC_HDR_TEMPLATE_SIZE 4096
127#define LPFC_RPI_ALLOC_ERROR 0xFFFF
128#define LPFC_FCF_RECORD_WD_CNT 132
129#define LPFC_ENTIRE_FCF_DATABASE 0
130#define LPFC_DFLT_FCF_INDEX 0
131
132/* Virtual function numbers */
133#define LPFC_VF0 0
134#define LPFC_VF1 1
135#define LPFC_VF2 2
136#define LPFC_VF3 3
137#define LPFC_VF4 4
138#define LPFC_VF5 5
139#define LPFC_VF6 6
140#define LPFC_VF7 7
141#define LPFC_VF8 8
142#define LPFC_VF9 9
143#define LPFC_VF10 10
144#define LPFC_VF11 11
145#define LPFC_VF12 12
146#define LPFC_VF13 13
147#define LPFC_VF14 14
148#define LPFC_VF15 15
149#define LPFC_VF16 16
150#define LPFC_VF17 17
151#define LPFC_VF18 18
152#define LPFC_VF19 19
153#define LPFC_VF20 20
154#define LPFC_VF21 21
155#define LPFC_VF22 22
156#define LPFC_VF23 23
157#define LPFC_VF24 24
158#define LPFC_VF25 25
159#define LPFC_VF26 26
160#define LPFC_VF27 27
161#define LPFC_VF28 28
162#define LPFC_VF29 29
163#define LPFC_VF30 30
164#define LPFC_VF31 31
165
166/* PCI function numbers */
167#define LPFC_PCI_FUNC0 0
168#define LPFC_PCI_FUNC1 1
169#define LPFC_PCI_FUNC2 2
170#define LPFC_PCI_FUNC3 3
171#define LPFC_PCI_FUNC4 4
172
James Smartc0c11512011-05-24 11:41:34 -0400173/* SLI4 interface type-2 control register offsets */
174#define LPFC_CTL_PORT_SEM_OFFSET 0x400
175#define LPFC_CTL_PORT_STA_OFFSET 0x404
176#define LPFC_CTL_PORT_CTL_OFFSET 0x408
177#define LPFC_CTL_PORT_ER1_OFFSET 0x40C
178#define LPFC_CTL_PORT_ER2_OFFSET 0x410
179#define LPFC_CTL_PDEV_CTL_OFFSET 0x414
180
181/* Some SLI4 interface type-2 PDEV_CTL register bits */
182#define LPFC_CTL_PDEV_CTL_DRST 0x00000001
183#define LPFC_CTL_PDEV_CTL_FRST 0x00000002
184#define LPFC_CTL_PDEV_CTL_DD 0x00000004
185#define LPFC_CTL_PDEV_CTL_LC 0x00000008
186#define LPFC_CTL_PDEV_CTL_FRL_ALL 0x00
187#define LPFC_CTL_PDEV_CTL_FRL_FC_FCOE 0x10
188#define LPFC_CTL_PDEV_CTL_FRL_NIC 0x20
189
190#define LPFC_FW_DUMP_REQUEST (LPFC_CTL_PDEV_CTL_DD | LPFC_CTL_PDEV_CTL_FRST)
191
James Smartda0436e2009-05-22 14:51:39 -0400192/* Active interrupt test count */
193#define LPFC_ACT_INTR_CNT 4
194
195/* Delay Multiplier constant */
196#define LPFC_DMULT_CONST 651042
197#define LPFC_MIM_IMAX 636
198#define LPFC_FP_DEF_IMAX 10000
199#define LPFC_SP_DEF_IMAX 10000
200
James Smart28baac72010-02-12 14:42:03 -0500201/* PORT_CAPABILITIES constants. */
202#define LPFC_MAX_SUPPORTED_PAGES 8
203
James Smartda0436e2009-05-22 14:51:39 -0400204struct ulp_bde64 {
205 union ULP_BDE_TUS {
206 uint32_t w;
207 struct {
208#ifdef __BIG_ENDIAN_BITFIELD
209 uint32_t bdeFlags:8; /* BDE Flags 0 IS A SUPPORTED
210 VALUE !! */
211 uint32_t bdeSize:24; /* Size of buffer (in bytes) */
212#else /* __LITTLE_ENDIAN_BITFIELD */
213 uint32_t bdeSize:24; /* Size of buffer (in bytes) */
214 uint32_t bdeFlags:8; /* BDE Flags 0 IS A SUPPORTED
215 VALUE !! */
216#endif
217#define BUFF_TYPE_BDE_64 0x00 /* BDE (Host_resident) */
218#define BUFF_TYPE_BDE_IMMED 0x01 /* Immediate Data BDE */
219#define BUFF_TYPE_BDE_64P 0x02 /* BDE (Port-resident) */
220#define BUFF_TYPE_BDE_64I 0x08 /* Input BDE (Host-resident) */
221#define BUFF_TYPE_BDE_64IP 0x0A /* Input BDE (Port-resident) */
222#define BUFF_TYPE_BLP_64 0x40 /* BLP (Host-resident) */
223#define BUFF_TYPE_BLP_64P 0x42 /* BLP (Port-resident) */
224 } f;
225 } tus;
226 uint32_t addrLow;
227 uint32_t addrHigh;
228};
229
230struct lpfc_sli4_flags {
231 uint32_t word0;
232#define lpfc_fip_flag_SHIFT 0
233#define lpfc_fip_flag_MASK 0x00000001
234#define lpfc_fip_flag_WORD word0
235};
236
James Smart546fc852011-03-11 16:06:29 -0500237struct sli4_bls_rsp {
James Smart5ffc2662009-11-18 15:39:44 -0500238 uint32_t word0_rsvd; /* Word0 must be reserved */
239 uint32_t word1;
240#define lpfc_abts_orig_SHIFT 0
241#define lpfc_abts_orig_MASK 0x00000001
242#define lpfc_abts_orig_WORD word1
243#define LPFC_ABTS_UNSOL_RSP 1
244#define LPFC_ABTS_UNSOL_INT 0
245 uint32_t word2;
246#define lpfc_abts_rxid_SHIFT 0
247#define lpfc_abts_rxid_MASK 0x0000FFFF
248#define lpfc_abts_rxid_WORD word2
249#define lpfc_abts_oxid_SHIFT 16
250#define lpfc_abts_oxid_MASK 0x0000FFFF
251#define lpfc_abts_oxid_WORD word2
252 uint32_t word3;
James Smart546fc852011-03-11 16:06:29 -0500253#define lpfc_vndr_code_SHIFT 0
254#define lpfc_vndr_code_MASK 0x000000FF
255#define lpfc_vndr_code_WORD word3
256#define lpfc_rsn_expln_SHIFT 8
257#define lpfc_rsn_expln_MASK 0x000000FF
258#define lpfc_rsn_expln_WORD word3
259#define lpfc_rsn_code_SHIFT 16
260#define lpfc_rsn_code_MASK 0x000000FF
261#define lpfc_rsn_code_WORD word3
262
James Smart5ffc2662009-11-18 15:39:44 -0500263 uint32_t word4;
264 uint32_t word5_rsvd; /* Word5 must be reserved */
265};
266
James Smartda0436e2009-05-22 14:51:39 -0400267/* event queue entry structure */
268struct lpfc_eqe {
269 uint32_t word0;
270#define lpfc_eqe_resource_id_SHIFT 16
271#define lpfc_eqe_resource_id_MASK 0x000000FF
272#define lpfc_eqe_resource_id_WORD word0
273#define lpfc_eqe_minor_code_SHIFT 4
274#define lpfc_eqe_minor_code_MASK 0x00000FFF
275#define lpfc_eqe_minor_code_WORD word0
276#define lpfc_eqe_major_code_SHIFT 1
277#define lpfc_eqe_major_code_MASK 0x00000007
278#define lpfc_eqe_major_code_WORD word0
279#define lpfc_eqe_valid_SHIFT 0
280#define lpfc_eqe_valid_MASK 0x00000001
281#define lpfc_eqe_valid_WORD word0
282};
283
284/* completion queue entry structure (common fields for all cqe types) */
285struct lpfc_cqe {
286 uint32_t reserved0;
287 uint32_t reserved1;
288 uint32_t reserved2;
289 uint32_t word3;
290#define lpfc_cqe_valid_SHIFT 31
291#define lpfc_cqe_valid_MASK 0x00000001
292#define lpfc_cqe_valid_WORD word3
293#define lpfc_cqe_code_SHIFT 16
294#define lpfc_cqe_code_MASK 0x000000FF
295#define lpfc_cqe_code_WORD word3
296};
297
298/* Completion Queue Entry Status Codes */
299#define CQE_STATUS_SUCCESS 0x0
300#define CQE_STATUS_FCP_RSP_FAILURE 0x1
301#define CQE_STATUS_REMOTE_STOP 0x2
302#define CQE_STATUS_LOCAL_REJECT 0x3
303#define CQE_STATUS_NPORT_RJT 0x4
304#define CQE_STATUS_FABRIC_RJT 0x5
305#define CQE_STATUS_NPORT_BSY 0x6
306#define CQE_STATUS_FABRIC_BSY 0x7
307#define CQE_STATUS_INTERMED_RSP 0x8
308#define CQE_STATUS_LS_RJT 0x9
309#define CQE_STATUS_CMD_REJECT 0xb
310#define CQE_STATUS_FCP_TGT_LENCHECK 0xc
311#define CQE_STATUS_NEED_BUFF_ENTRY 0xf
312
313/* Status returned by hardware (valid only if status = CQE_STATUS_SUCCESS). */
314#define CQE_HW_STATUS_NO_ERR 0x0
315#define CQE_HW_STATUS_UNDERRUN 0x1
316#define CQE_HW_STATUS_OVERRUN 0x2
317
318/* Completion Queue Entry Codes */
319#define CQE_CODE_COMPL_WQE 0x1
320#define CQE_CODE_RELEASE_WQE 0x2
321#define CQE_CODE_RECEIVE 0x4
322#define CQE_CODE_XRI_ABORTED 0x5
323
324/* completion queue entry for wqe completions */
325struct lpfc_wcqe_complete {
326 uint32_t word0;
327#define lpfc_wcqe_c_request_tag_SHIFT 16
328#define lpfc_wcqe_c_request_tag_MASK 0x0000FFFF
329#define lpfc_wcqe_c_request_tag_WORD word0
330#define lpfc_wcqe_c_status_SHIFT 8
331#define lpfc_wcqe_c_status_MASK 0x000000FF
332#define lpfc_wcqe_c_status_WORD word0
333#define lpfc_wcqe_c_hw_status_SHIFT 0
334#define lpfc_wcqe_c_hw_status_MASK 0x000000FF
335#define lpfc_wcqe_c_hw_status_WORD word0
336 uint32_t total_data_placed;
337 uint32_t parameter;
338 uint32_t word3;
339#define lpfc_wcqe_c_valid_SHIFT lpfc_cqe_valid_SHIFT
340#define lpfc_wcqe_c_valid_MASK lpfc_cqe_valid_MASK
341#define lpfc_wcqe_c_valid_WORD lpfc_cqe_valid_WORD
342#define lpfc_wcqe_c_xb_SHIFT 28
343#define lpfc_wcqe_c_xb_MASK 0x00000001
344#define lpfc_wcqe_c_xb_WORD word3
345#define lpfc_wcqe_c_pv_SHIFT 27
346#define lpfc_wcqe_c_pv_MASK 0x00000001
347#define lpfc_wcqe_c_pv_WORD word3
348#define lpfc_wcqe_c_priority_SHIFT 24
349#define lpfc_wcqe_c_priority_MASK 0x00000007
350#define lpfc_wcqe_c_priority_WORD word3
351#define lpfc_wcqe_c_code_SHIFT lpfc_cqe_code_SHIFT
352#define lpfc_wcqe_c_code_MASK lpfc_cqe_code_MASK
353#define lpfc_wcqe_c_code_WORD lpfc_cqe_code_WORD
354};
355
356/* completion queue entry for wqe release */
357struct lpfc_wcqe_release {
358 uint32_t reserved0;
359 uint32_t reserved1;
360 uint32_t word2;
361#define lpfc_wcqe_r_wq_id_SHIFT 16
362#define lpfc_wcqe_r_wq_id_MASK 0x0000FFFF
363#define lpfc_wcqe_r_wq_id_WORD word2
364#define lpfc_wcqe_r_wqe_index_SHIFT 0
365#define lpfc_wcqe_r_wqe_index_MASK 0x0000FFFF
366#define lpfc_wcqe_r_wqe_index_WORD word2
367 uint32_t word3;
368#define lpfc_wcqe_r_valid_SHIFT lpfc_cqe_valid_SHIFT
369#define lpfc_wcqe_r_valid_MASK lpfc_cqe_valid_MASK
370#define lpfc_wcqe_r_valid_WORD lpfc_cqe_valid_WORD
371#define lpfc_wcqe_r_code_SHIFT lpfc_cqe_code_SHIFT
372#define lpfc_wcqe_r_code_MASK lpfc_cqe_code_MASK
373#define lpfc_wcqe_r_code_WORD lpfc_cqe_code_WORD
374};
375
376struct sli4_wcqe_xri_aborted {
377 uint32_t word0;
378#define lpfc_wcqe_xa_status_SHIFT 8
379#define lpfc_wcqe_xa_status_MASK 0x000000FF
380#define lpfc_wcqe_xa_status_WORD word0
381 uint32_t parameter;
382 uint32_t word2;
383#define lpfc_wcqe_xa_remote_xid_SHIFT 16
384#define lpfc_wcqe_xa_remote_xid_MASK 0x0000FFFF
385#define lpfc_wcqe_xa_remote_xid_WORD word2
386#define lpfc_wcqe_xa_xri_SHIFT 0
387#define lpfc_wcqe_xa_xri_MASK 0x0000FFFF
388#define lpfc_wcqe_xa_xri_WORD word2
389 uint32_t word3;
390#define lpfc_wcqe_xa_valid_SHIFT lpfc_cqe_valid_SHIFT
391#define lpfc_wcqe_xa_valid_MASK lpfc_cqe_valid_MASK
392#define lpfc_wcqe_xa_valid_WORD lpfc_cqe_valid_WORD
393#define lpfc_wcqe_xa_ia_SHIFT 30
394#define lpfc_wcqe_xa_ia_MASK 0x00000001
395#define lpfc_wcqe_xa_ia_WORD word3
396#define CQE_XRI_ABORTED_IA_REMOTE 0
397#define CQE_XRI_ABORTED_IA_LOCAL 1
398#define lpfc_wcqe_xa_br_SHIFT 29
399#define lpfc_wcqe_xa_br_MASK 0x00000001
400#define lpfc_wcqe_xa_br_WORD word3
401#define CQE_XRI_ABORTED_BR_BA_ACC 0
402#define CQE_XRI_ABORTED_BR_BA_RJT 1
403#define lpfc_wcqe_xa_eo_SHIFT 28
404#define lpfc_wcqe_xa_eo_MASK 0x00000001
405#define lpfc_wcqe_xa_eo_WORD word3
406#define CQE_XRI_ABORTED_EO_REMOTE 0
407#define CQE_XRI_ABORTED_EO_LOCAL 1
408#define lpfc_wcqe_xa_code_SHIFT lpfc_cqe_code_SHIFT
409#define lpfc_wcqe_xa_code_MASK lpfc_cqe_code_MASK
410#define lpfc_wcqe_xa_code_WORD lpfc_cqe_code_WORD
411};
412
413/* completion queue entry structure for rqe completion */
414struct lpfc_rcqe {
415 uint32_t word0;
416#define lpfc_rcqe_bindex_SHIFT 16
417#define lpfc_rcqe_bindex_MASK 0x0000FFF
418#define lpfc_rcqe_bindex_WORD word0
419#define lpfc_rcqe_status_SHIFT 8
420#define lpfc_rcqe_status_MASK 0x000000FF
421#define lpfc_rcqe_status_WORD word0
422#define FC_STATUS_RQ_SUCCESS 0x10 /* Async receive successful */
423#define FC_STATUS_RQ_BUF_LEN_EXCEEDED 0x11 /* payload truncated */
424#define FC_STATUS_INSUFF_BUF_NEED_BUF 0x12 /* Insufficient buffers */
425#define FC_STATUS_INSUFF_BUF_FRM_DISC 0x13 /* Frame Discard */
426 uint32_t reserved1;
427 uint32_t word2;
428#define lpfc_rcqe_length_SHIFT 16
429#define lpfc_rcqe_length_MASK 0x0000FFFF
430#define lpfc_rcqe_length_WORD word2
431#define lpfc_rcqe_rq_id_SHIFT 6
432#define lpfc_rcqe_rq_id_MASK 0x000003FF
433#define lpfc_rcqe_rq_id_WORD word2
434#define lpfc_rcqe_fcf_id_SHIFT 0
435#define lpfc_rcqe_fcf_id_MASK 0x0000003F
436#define lpfc_rcqe_fcf_id_WORD word2
437 uint32_t word3;
438#define lpfc_rcqe_valid_SHIFT lpfc_cqe_valid_SHIFT
439#define lpfc_rcqe_valid_MASK lpfc_cqe_valid_MASK
440#define lpfc_rcqe_valid_WORD lpfc_cqe_valid_WORD
441#define lpfc_rcqe_port_SHIFT 30
442#define lpfc_rcqe_port_MASK 0x00000001
443#define lpfc_rcqe_port_WORD word3
444#define lpfc_rcqe_hdr_length_SHIFT 24
445#define lpfc_rcqe_hdr_length_MASK 0x0000001F
446#define lpfc_rcqe_hdr_length_WORD word3
447#define lpfc_rcqe_code_SHIFT lpfc_cqe_code_SHIFT
448#define lpfc_rcqe_code_MASK lpfc_cqe_code_MASK
449#define lpfc_rcqe_code_WORD lpfc_cqe_code_WORD
450#define lpfc_rcqe_eof_SHIFT 8
451#define lpfc_rcqe_eof_MASK 0x000000FF
452#define lpfc_rcqe_eof_WORD word3
453#define FCOE_EOFn 0x41
454#define FCOE_EOFt 0x42
455#define FCOE_EOFni 0x49
456#define FCOE_EOFa 0x50
457#define lpfc_rcqe_sof_SHIFT 0
458#define lpfc_rcqe_sof_MASK 0x000000FF
459#define lpfc_rcqe_sof_WORD word3
460#define FCOE_SOFi2 0x2d
461#define FCOE_SOFi3 0x2e
462#define FCOE_SOFn2 0x35
463#define FCOE_SOFn3 0x36
464};
465
James Smartda0436e2009-05-22 14:51:39 -0400466struct lpfc_rqe {
467 uint32_t address_hi;
468 uint32_t address_lo;
469};
470
471/* buffer descriptors */
472struct lpfc_bde4 {
473 uint32_t addr_hi;
474 uint32_t addr_lo;
475 uint32_t word2;
476#define lpfc_bde4_last_SHIFT 31
477#define lpfc_bde4_last_MASK 0x00000001
478#define lpfc_bde4_last_WORD word2
479#define lpfc_bde4_sge_offset_SHIFT 0
480#define lpfc_bde4_sge_offset_MASK 0x000003FF
481#define lpfc_bde4_sge_offset_WORD word2
482 uint32_t word3;
483#define lpfc_bde4_length_SHIFT 0
484#define lpfc_bde4_length_MASK 0x000000FF
485#define lpfc_bde4_length_WORD word3
486};
487
488struct lpfc_register {
489 uint32_t word0;
490};
491
James Smart085c6472010-11-20 23:11:37 -0500492/* The following BAR0 Registers apply to SLI4 if_type 0 UCNAs. */
James Smartda0436e2009-05-22 14:51:39 -0400493#define LPFC_UERR_STATUS_HI 0x00A4
494#define LPFC_UERR_STATUS_LO 0x00A0
James Smarta747c9c2009-11-18 15:41:10 -0500495#define LPFC_UE_MASK_HI 0x00AC
496#define LPFC_UE_MASK_LO 0x00A8
James Smartda0436e2009-05-22 14:51:39 -0400497
James Smart2fcee4b2010-12-15 17:57:46 -0500498/* The following BAR0 register sets are defined for if_type 0 and 2 UCNAs. */
499#define LPFC_SLI_INTF 0x0058
James Smartda0436e2009-05-22 14:51:39 -0400500
James Smart2fcee4b2010-12-15 17:57:46 -0500501#define LPFC_SLIPORT_IF2_SMPHR 0x0400
502#define lpfc_port_smphr_perr_SHIFT 31
503#define lpfc_port_smphr_perr_MASK 0x1
504#define lpfc_port_smphr_perr_WORD word0
505#define lpfc_port_smphr_sfi_SHIFT 30
506#define lpfc_port_smphr_sfi_MASK 0x1
507#define lpfc_port_smphr_sfi_WORD word0
508#define lpfc_port_smphr_nip_SHIFT 29
509#define lpfc_port_smphr_nip_MASK 0x1
510#define lpfc_port_smphr_nip_WORD word0
511#define lpfc_port_smphr_ipc_SHIFT 28
512#define lpfc_port_smphr_ipc_MASK 0x1
513#define lpfc_port_smphr_ipc_WORD word0
514#define lpfc_port_smphr_scr1_SHIFT 27
515#define lpfc_port_smphr_scr1_MASK 0x1
516#define lpfc_port_smphr_scr1_WORD word0
517#define lpfc_port_smphr_scr2_SHIFT 26
518#define lpfc_port_smphr_scr2_MASK 0x1
519#define lpfc_port_smphr_scr2_WORD word0
520#define lpfc_port_smphr_host_scratch_SHIFT 16
521#define lpfc_port_smphr_host_scratch_MASK 0xFF
522#define lpfc_port_smphr_host_scratch_WORD word0
523#define lpfc_port_smphr_port_status_SHIFT 0
524#define lpfc_port_smphr_port_status_MASK 0xFFFF
525#define lpfc_port_smphr_port_status_WORD word0
526
James Smartda0436e2009-05-22 14:51:39 -0400527#define LPFC_POST_STAGE_POWER_ON_RESET 0x0000
528#define LPFC_POST_STAGE_AWAITING_HOST_RDY 0x0001
529#define LPFC_POST_STAGE_HOST_RDY 0x0002
530#define LPFC_POST_STAGE_BE_RESET 0x0003
531#define LPFC_POST_STAGE_SEEPROM_CS_START 0x0100
532#define LPFC_POST_STAGE_SEEPROM_CS_DONE 0x0101
533#define LPFC_POST_STAGE_DDR_CONFIG_START 0x0200
534#define LPFC_POST_STAGE_DDR_CONFIG_DONE 0x0201
535#define LPFC_POST_STAGE_DDR_CALIBRATE_START 0x0300
536#define LPFC_POST_STAGE_DDR_CALIBRATE_DONE 0x0301
537#define LPFC_POST_STAGE_DDR_TEST_START 0x0400
538#define LPFC_POST_STAGE_DDR_TEST_DONE 0x0401
539#define LPFC_POST_STAGE_REDBOOT_INIT_START 0x0600
540#define LPFC_POST_STAGE_REDBOOT_INIT_DONE 0x0601
541#define LPFC_POST_STAGE_FW_IMAGE_LOAD_START 0x0700
542#define LPFC_POST_STAGE_FW_IMAGE_LOAD_DONE 0x0701
543#define LPFC_POST_STAGE_ARMFW_START 0x0800
544#define LPFC_POST_STAGE_DHCP_QUERY_START 0x0900
545#define LPFC_POST_STAGE_DHCP_QUERY_DONE 0x0901
546#define LPFC_POST_STAGE_BOOT_TARGET_DISCOVERY_START 0x0A00
547#define LPFC_POST_STAGE_BOOT_TARGET_DISCOVERY_DONE 0x0A01
548#define LPFC_POST_STAGE_RC_OPTION_SET 0x0B00
549#define LPFC_POST_STAGE_SWITCH_LINK 0x0B01
550#define LPFC_POST_STAGE_SEND_ICDS_MESSAGE 0x0B02
551#define LPFC_POST_STAGE_PERFROM_TFTP 0x0B03
552#define LPFC_POST_STAGE_PARSE_XML 0x0B04
553#define LPFC_POST_STAGE_DOWNLOAD_IMAGE 0x0B05
554#define LPFC_POST_STAGE_FLASH_IMAGE 0x0B06
555#define LPFC_POST_STAGE_RC_DONE 0x0B07
556#define LPFC_POST_STAGE_REBOOT_SYSTEM 0x0B08
557#define LPFC_POST_STAGE_MAC_ADDRESS 0x0C00
James Smart2fcee4b2010-12-15 17:57:46 -0500558#define LPFC_POST_STAGE_PORT_READY 0xC000
559#define LPFC_POST_STAGE_PORT_UE 0xF000
James Smart085c6472010-11-20 23:11:37 -0500560
561#define LPFC_SLIPORT_STATUS 0x0404
562#define lpfc_sliport_status_err_SHIFT 31
563#define lpfc_sliport_status_err_MASK 0x1
564#define lpfc_sliport_status_err_WORD word0
565#define lpfc_sliport_status_end_SHIFT 30
566#define lpfc_sliport_status_end_MASK 0x1
567#define lpfc_sliport_status_end_WORD word0
568#define lpfc_sliport_status_oti_SHIFT 29
569#define lpfc_sliport_status_oti_MASK 0x1
570#define lpfc_sliport_status_oti_WORD word0
571#define lpfc_sliport_status_rn_SHIFT 24
572#define lpfc_sliport_status_rn_MASK 0x1
573#define lpfc_sliport_status_rn_WORD word0
574#define lpfc_sliport_status_rdy_SHIFT 23
575#define lpfc_sliport_status_rdy_MASK 0x1
576#define lpfc_sliport_status_rdy_WORD word0
James Smart2fcee4b2010-12-15 17:57:46 -0500577#define MAX_IF_TYPE_2_RESETS 1000
James Smart085c6472010-11-20 23:11:37 -0500578
James Smart2fcee4b2010-12-15 17:57:46 -0500579#define LPFC_SLIPORT_CNTRL 0x0408
James Smart085c6472010-11-20 23:11:37 -0500580#define lpfc_sliport_ctrl_end_SHIFT 30
581#define lpfc_sliport_ctrl_end_MASK 0x1
582#define lpfc_sliport_ctrl_end_WORD word0
583#define LPFC_SLIPORT_LITTLE_ENDIAN 0
584#define LPFC_SLIPORT_BIG_ENDIAN 1
585#define lpfc_sliport_ctrl_ip_SHIFT 27
586#define lpfc_sliport_ctrl_ip_MASK 0x1
587#define lpfc_sliport_ctrl_ip_WORD word0
James Smart2fcee4b2010-12-15 17:57:46 -0500588#define LPFC_SLIPORT_INIT_PORT 1
James Smart085c6472010-11-20 23:11:37 -0500589
James Smart2fcee4b2010-12-15 17:57:46 -0500590#define LPFC_SLIPORT_ERR_1 0x040C
591#define LPFC_SLIPORT_ERR_2 0x0410
James Smart085c6472010-11-20 23:11:37 -0500592
James Smart2fcee4b2010-12-15 17:57:46 -0500593/* The following Registers apply to SLI4 if_type 0 UCNAs. They typically
594 * reside in BAR 2.
595 */
596#define LPFC_SLIPORT_IF0_SMPHR 0x00AC
597
James Smartda0436e2009-05-22 14:51:39 -0400598#define LPFC_IMR_MASK_ALL 0xFFFFFFFF
599#define LPFC_ISCR_CLEAR_ALL 0xFFFFFFFF
600
601#define LPFC_HST_ISR0 0x0C18
602#define LPFC_HST_ISR1 0x0C1C
603#define LPFC_HST_ISR2 0x0C20
604#define LPFC_HST_ISR3 0x0C24
605#define LPFC_HST_ISR4 0x0C28
606
607#define LPFC_HST_IMR0 0x0C48
608#define LPFC_HST_IMR1 0x0C4C
609#define LPFC_HST_IMR2 0x0C50
610#define LPFC_HST_IMR3 0x0C54
611#define LPFC_HST_IMR4 0x0C58
612
613#define LPFC_HST_ISCR0 0x0C78
614#define LPFC_HST_ISCR1 0x0C7C
615#define LPFC_HST_ISCR2 0x0C80
616#define LPFC_HST_ISCR3 0x0C84
617#define LPFC_HST_ISCR4 0x0C88
618
619#define LPFC_SLI4_INTR0 BIT0
620#define LPFC_SLI4_INTR1 BIT1
621#define LPFC_SLI4_INTR2 BIT2
622#define LPFC_SLI4_INTR3 BIT3
623#define LPFC_SLI4_INTR4 BIT4
624#define LPFC_SLI4_INTR5 BIT5
625#define LPFC_SLI4_INTR6 BIT6
626#define LPFC_SLI4_INTR7 BIT7
627#define LPFC_SLI4_INTR8 BIT8
628#define LPFC_SLI4_INTR9 BIT9
629#define LPFC_SLI4_INTR10 BIT10
630#define LPFC_SLI4_INTR11 BIT11
631#define LPFC_SLI4_INTR12 BIT12
632#define LPFC_SLI4_INTR13 BIT13
633#define LPFC_SLI4_INTR14 BIT14
634#define LPFC_SLI4_INTR15 BIT15
635#define LPFC_SLI4_INTR16 BIT16
636#define LPFC_SLI4_INTR17 BIT17
637#define LPFC_SLI4_INTR18 BIT18
638#define LPFC_SLI4_INTR19 BIT19
639#define LPFC_SLI4_INTR20 BIT20
640#define LPFC_SLI4_INTR21 BIT21
641#define LPFC_SLI4_INTR22 BIT22
642#define LPFC_SLI4_INTR23 BIT23
643#define LPFC_SLI4_INTR24 BIT24
644#define LPFC_SLI4_INTR25 BIT25
645#define LPFC_SLI4_INTR26 BIT26
646#define LPFC_SLI4_INTR27 BIT27
647#define LPFC_SLI4_INTR28 BIT28
648#define LPFC_SLI4_INTR29 BIT29
649#define LPFC_SLI4_INTR30 BIT30
650#define LPFC_SLI4_INTR31 BIT31
651
James Smart085c6472010-11-20 23:11:37 -0500652/*
653 * The Doorbell registers defined here exist in different BAR
654 * register sets depending on the UCNA Port's reported if_type
655 * value. For UCNA ports running SLI4 and if_type 0, they reside in
James Smart2fcee4b2010-12-15 17:57:46 -0500656 * BAR4. For UCNA ports running SLI4 and if_type 2, they reside in
James Smart085c6472010-11-20 23:11:37 -0500657 * BAR0. The offsets are the same so the driver must account for
658 * any base address difference.
659 */
James Smartda0436e2009-05-22 14:51:39 -0400660#define LPFC_RQ_DOORBELL 0x00A0
661#define lpfc_rq_doorbell_num_posted_SHIFT 16
662#define lpfc_rq_doorbell_num_posted_MASK 0x3FFF
663#define lpfc_rq_doorbell_num_posted_WORD word0
664#define LPFC_RQ_POST_BATCH 8 /* RQEs to post at one time */
665#define lpfc_rq_doorbell_id_SHIFT 0
James Smart085c6472010-11-20 23:11:37 -0500666#define lpfc_rq_doorbell_id_MASK 0xFFFF
James Smartda0436e2009-05-22 14:51:39 -0400667#define lpfc_rq_doorbell_id_WORD word0
668
669#define LPFC_WQ_DOORBELL 0x0040
670#define lpfc_wq_doorbell_num_posted_SHIFT 24
671#define lpfc_wq_doorbell_num_posted_MASK 0x00FF
672#define lpfc_wq_doorbell_num_posted_WORD word0
673#define lpfc_wq_doorbell_index_SHIFT 16
674#define lpfc_wq_doorbell_index_MASK 0x00FF
675#define lpfc_wq_doorbell_index_WORD word0
676#define lpfc_wq_doorbell_id_SHIFT 0
677#define lpfc_wq_doorbell_id_MASK 0xFFFF
678#define lpfc_wq_doorbell_id_WORD word0
679
680#define LPFC_EQCQ_DOORBELL 0x0120
James Smart085c6472010-11-20 23:11:37 -0500681#define lpfc_eqcq_doorbell_se_SHIFT 31
682#define lpfc_eqcq_doorbell_se_MASK 0x0001
683#define lpfc_eqcq_doorbell_se_WORD word0
684#define LPFC_EQCQ_SOLICIT_ENABLE_OFF 0
685#define LPFC_EQCQ_SOLICIT_ENABLE_ON 1
James Smartda0436e2009-05-22 14:51:39 -0400686#define lpfc_eqcq_doorbell_arm_SHIFT 29
687#define lpfc_eqcq_doorbell_arm_MASK 0x0001
688#define lpfc_eqcq_doorbell_arm_WORD word0
689#define lpfc_eqcq_doorbell_num_released_SHIFT 16
690#define lpfc_eqcq_doorbell_num_released_MASK 0x1FFF
691#define lpfc_eqcq_doorbell_num_released_WORD word0
692#define lpfc_eqcq_doorbell_qt_SHIFT 10
693#define lpfc_eqcq_doorbell_qt_MASK 0x0001
694#define lpfc_eqcq_doorbell_qt_WORD word0
695#define LPFC_QUEUE_TYPE_COMPLETION 0
696#define LPFC_QUEUE_TYPE_EVENT 1
697#define lpfc_eqcq_doorbell_eqci_SHIFT 9
698#define lpfc_eqcq_doorbell_eqci_MASK 0x0001
699#define lpfc_eqcq_doorbell_eqci_WORD word0
700#define lpfc_eqcq_doorbell_cqid_SHIFT 0
701#define lpfc_eqcq_doorbell_cqid_MASK 0x03FF
702#define lpfc_eqcq_doorbell_cqid_WORD word0
703#define lpfc_eqcq_doorbell_eqid_SHIFT 0
704#define lpfc_eqcq_doorbell_eqid_MASK 0x01FF
705#define lpfc_eqcq_doorbell_eqid_WORD word0
706
707#define LPFC_BMBX 0x0160
708#define lpfc_bmbx_addr_SHIFT 2
709#define lpfc_bmbx_addr_MASK 0x3FFFFFFF
710#define lpfc_bmbx_addr_WORD word0
711#define lpfc_bmbx_hi_SHIFT 1
712#define lpfc_bmbx_hi_MASK 0x0001
713#define lpfc_bmbx_hi_WORD word0
714#define lpfc_bmbx_rdy_SHIFT 0
715#define lpfc_bmbx_rdy_MASK 0x0001
716#define lpfc_bmbx_rdy_WORD word0
717
718#define LPFC_MQ_DOORBELL 0x0140
719#define lpfc_mq_doorbell_num_posted_SHIFT 16
720#define lpfc_mq_doorbell_num_posted_MASK 0x3FFF
721#define lpfc_mq_doorbell_num_posted_WORD word0
722#define lpfc_mq_doorbell_id_SHIFT 0
James Smart085c6472010-11-20 23:11:37 -0500723#define lpfc_mq_doorbell_id_MASK 0xFFFF
James Smartda0436e2009-05-22 14:51:39 -0400724#define lpfc_mq_doorbell_id_WORD word0
725
726struct lpfc_sli4_cfg_mhdr {
727 uint32_t word1;
728#define lpfc_mbox_hdr_emb_SHIFT 0
729#define lpfc_mbox_hdr_emb_MASK 0x00000001
730#define lpfc_mbox_hdr_emb_WORD word1
731#define lpfc_mbox_hdr_sge_cnt_SHIFT 3
732#define lpfc_mbox_hdr_sge_cnt_MASK 0x0000001F
733#define lpfc_mbox_hdr_sge_cnt_WORD word1
734 uint32_t payload_length;
735 uint32_t tag_lo;
736 uint32_t tag_hi;
737 uint32_t reserved5;
738};
739
740union lpfc_sli4_cfg_shdr {
741 struct {
742 uint32_t word6;
James Smart5a6f1332011-03-11 16:05:35 -0500743#define lpfc_mbox_hdr_opcode_SHIFT 0
744#define lpfc_mbox_hdr_opcode_MASK 0x000000FF
745#define lpfc_mbox_hdr_opcode_WORD word6
746#define lpfc_mbox_hdr_subsystem_SHIFT 8
747#define lpfc_mbox_hdr_subsystem_MASK 0x000000FF
748#define lpfc_mbox_hdr_subsystem_WORD word6
749#define lpfc_mbox_hdr_port_number_SHIFT 16
750#define lpfc_mbox_hdr_port_number_MASK 0x000000FF
751#define lpfc_mbox_hdr_port_number_WORD word6
752#define lpfc_mbox_hdr_domain_SHIFT 24
753#define lpfc_mbox_hdr_domain_MASK 0x000000FF
754#define lpfc_mbox_hdr_domain_WORD word6
James Smartda0436e2009-05-22 14:51:39 -0400755 uint32_t timeout;
756 uint32_t request_length;
James Smart5a6f1332011-03-11 16:05:35 -0500757 uint32_t word9;
758#define lpfc_mbox_hdr_version_SHIFT 0
759#define lpfc_mbox_hdr_version_MASK 0x000000FF
760#define lpfc_mbox_hdr_version_WORD word9
761#define LPFC_Q_CREATE_VERSION_2 2
762#define LPFC_Q_CREATE_VERSION_1 1
763#define LPFC_Q_CREATE_VERSION_0 0
James Smartda0436e2009-05-22 14:51:39 -0400764 } request;
765 struct {
766 uint32_t word6;
767#define lpfc_mbox_hdr_opcode_SHIFT 0
768#define lpfc_mbox_hdr_opcode_MASK 0x000000FF
769#define lpfc_mbox_hdr_opcode_WORD word6
770#define lpfc_mbox_hdr_subsystem_SHIFT 8
771#define lpfc_mbox_hdr_subsystem_MASK 0x000000FF
772#define lpfc_mbox_hdr_subsystem_WORD word6
773#define lpfc_mbox_hdr_domain_SHIFT 24
774#define lpfc_mbox_hdr_domain_MASK 0x000000FF
775#define lpfc_mbox_hdr_domain_WORD word6
776 uint32_t word7;
777#define lpfc_mbox_hdr_status_SHIFT 0
778#define lpfc_mbox_hdr_status_MASK 0x000000FF
779#define lpfc_mbox_hdr_status_WORD word7
780#define lpfc_mbox_hdr_add_status_SHIFT 8
781#define lpfc_mbox_hdr_add_status_MASK 0x000000FF
782#define lpfc_mbox_hdr_add_status_WORD word7
783 uint32_t response_length;
784 uint32_t actual_response_length;
785 } response;
786};
787
788/* Mailbox structures */
789struct mbox_header {
790 struct lpfc_sli4_cfg_mhdr cfg_mhdr;
791 union lpfc_sli4_cfg_shdr cfg_shdr;
792};
793
794/* Subsystem Definitions */
795#define LPFC_MBOX_SUBSYSTEM_COMMON 0x1
796#define LPFC_MBOX_SUBSYSTEM_FCOE 0xC
797
798/* Device Specific Definitions */
799
800/* The HOST ENDIAN defines are in Big Endian format. */
801#define HOST_ENDIAN_LOW_WORD0 0xFF3412FF
802#define HOST_ENDIAN_HIGH_WORD1 0xFF7856FF
803
804/* Common Opcodes */
805#define LPFC_MBOX_OPCODE_CQ_CREATE 0x0C
806#define LPFC_MBOX_OPCODE_EQ_CREATE 0x0D
807#define LPFC_MBOX_OPCODE_MQ_CREATE 0x15
808#define LPFC_MBOX_OPCODE_GET_CNTL_ATTRIBUTES 0x20
809#define LPFC_MBOX_OPCODE_NOP 0x21
810#define LPFC_MBOX_OPCODE_MQ_DESTROY 0x35
811#define LPFC_MBOX_OPCODE_CQ_DESTROY 0x36
812#define LPFC_MBOX_OPCODE_EQ_DESTROY 0x37
James Smart6669f9b2009-10-02 15:16:45 -0400813#define LPFC_MBOX_OPCODE_QUERY_FW_CFG 0x3A
James Smartda0436e2009-05-22 14:51:39 -0400814#define LPFC_MBOX_OPCODE_FUNCTION_RESET 0x3D
James Smartb19a0612010-04-06 14:48:51 -0400815#define LPFC_MBOX_OPCODE_MQ_CREATE_EXT 0x5A
James Smartfedd3b72011-02-16 12:39:24 -0500816#define LPFC_MBOX_OPCODE_GET_SLI4_PARAMETERS 0xB5
James Smartda0436e2009-05-22 14:51:39 -0400817
818/* FCoE Opcodes */
819#define LPFC_MBOX_OPCODE_FCOE_WQ_CREATE 0x01
820#define LPFC_MBOX_OPCODE_FCOE_WQ_DESTROY 0x02
821#define LPFC_MBOX_OPCODE_FCOE_POST_SGL_PAGES 0x03
822#define LPFC_MBOX_OPCODE_FCOE_REMOVE_SGL_PAGES 0x04
823#define LPFC_MBOX_OPCODE_FCOE_RQ_CREATE 0x05
824#define LPFC_MBOX_OPCODE_FCOE_RQ_DESTROY 0x06
825#define LPFC_MBOX_OPCODE_FCOE_READ_FCF_TABLE 0x08
826#define LPFC_MBOX_OPCODE_FCOE_ADD_FCF 0x09
827#define LPFC_MBOX_OPCODE_FCOE_DELETE_FCF 0x0A
828#define LPFC_MBOX_OPCODE_FCOE_POST_HDR_TEMPLATE 0x0B
James Smartecfd03c2010-02-12 14:41:27 -0500829#define LPFC_MBOX_OPCODE_FCOE_REDISCOVER_FCF 0x10
James Smartda0436e2009-05-22 14:51:39 -0400830
831/* Mailbox command structures */
832struct eq_context {
833 uint32_t word0;
834#define lpfc_eq_context_size_SHIFT 31
835#define lpfc_eq_context_size_MASK 0x00000001
836#define lpfc_eq_context_size_WORD word0
837#define LPFC_EQE_SIZE_4 0x0
838#define LPFC_EQE_SIZE_16 0x1
839#define lpfc_eq_context_valid_SHIFT 29
840#define lpfc_eq_context_valid_MASK 0x00000001
841#define lpfc_eq_context_valid_WORD word0
842 uint32_t word1;
843#define lpfc_eq_context_count_SHIFT 26
844#define lpfc_eq_context_count_MASK 0x00000003
845#define lpfc_eq_context_count_WORD word1
846#define LPFC_EQ_CNT_256 0x0
847#define LPFC_EQ_CNT_512 0x1
848#define LPFC_EQ_CNT_1024 0x2
849#define LPFC_EQ_CNT_2048 0x3
850#define LPFC_EQ_CNT_4096 0x4
851 uint32_t word2;
852#define lpfc_eq_context_delay_multi_SHIFT 13
853#define lpfc_eq_context_delay_multi_MASK 0x000003FF
854#define lpfc_eq_context_delay_multi_WORD word2
855 uint32_t reserved3;
856};
857
858struct sgl_page_pairs {
859 uint32_t sgl_pg0_addr_lo;
860 uint32_t sgl_pg0_addr_hi;
861 uint32_t sgl_pg1_addr_lo;
862 uint32_t sgl_pg1_addr_hi;
863};
864
865struct lpfc_mbx_post_sgl_pages {
866 struct mbox_header header;
867 uint32_t word0;
868#define lpfc_post_sgl_pages_xri_SHIFT 0
869#define lpfc_post_sgl_pages_xri_MASK 0x0000FFFF
870#define lpfc_post_sgl_pages_xri_WORD word0
871#define lpfc_post_sgl_pages_xricnt_SHIFT 16
872#define lpfc_post_sgl_pages_xricnt_MASK 0x0000FFFF
873#define lpfc_post_sgl_pages_xricnt_WORD word0
874 struct sgl_page_pairs sgl_pg_pairs[1];
875};
876
877/* word0 of page-1 struct shares the same SHIFT/MASK/WORD defines as above */
878struct lpfc_mbx_post_uembed_sgl_page1 {
879 union lpfc_sli4_cfg_shdr cfg_shdr;
880 uint32_t word0;
881 struct sgl_page_pairs sgl_pg_pairs;
882};
883
884struct lpfc_mbx_sge {
885 uint32_t pa_lo;
886 uint32_t pa_hi;
887 uint32_t length;
888};
889
890struct lpfc_mbx_nembed_cmd {
891 struct lpfc_sli4_cfg_mhdr cfg_mhdr;
892#define LPFC_SLI4_MBX_SGE_MAX_PAGES 19
893 struct lpfc_mbx_sge sge[LPFC_SLI4_MBX_SGE_MAX_PAGES];
894};
895
896struct lpfc_mbx_nembed_sge_virt {
897 void *addr[LPFC_SLI4_MBX_SGE_MAX_PAGES];
898};
899
900struct lpfc_mbx_eq_create {
901 struct mbox_header header;
902 union {
903 struct {
904 uint32_t word0;
905#define lpfc_mbx_eq_create_num_pages_SHIFT 0
906#define lpfc_mbx_eq_create_num_pages_MASK 0x0000FFFF
907#define lpfc_mbx_eq_create_num_pages_WORD word0
908 struct eq_context context;
909 struct dma_address page[LPFC_MAX_EQ_PAGE];
910 } request;
911 struct {
912 uint32_t word0;
913#define lpfc_mbx_eq_create_q_id_SHIFT 0
914#define lpfc_mbx_eq_create_q_id_MASK 0x0000FFFF
915#define lpfc_mbx_eq_create_q_id_WORD word0
916 } response;
917 } u;
918};
919
920struct lpfc_mbx_eq_destroy {
921 struct mbox_header header;
922 union {
923 struct {
924 uint32_t word0;
925#define lpfc_mbx_eq_destroy_q_id_SHIFT 0
926#define lpfc_mbx_eq_destroy_q_id_MASK 0x0000FFFF
927#define lpfc_mbx_eq_destroy_q_id_WORD word0
928 } request;
929 struct {
930 uint32_t word0;
931 } response;
932 } u;
933};
934
935struct lpfc_mbx_nop {
936 struct mbox_header header;
937 uint32_t context[2];
938};
939
940struct cq_context {
941 uint32_t word0;
942#define lpfc_cq_context_event_SHIFT 31
943#define lpfc_cq_context_event_MASK 0x00000001
944#define lpfc_cq_context_event_WORD word0
945#define lpfc_cq_context_valid_SHIFT 29
946#define lpfc_cq_context_valid_MASK 0x00000001
947#define lpfc_cq_context_valid_WORD word0
948#define lpfc_cq_context_count_SHIFT 27
949#define lpfc_cq_context_count_MASK 0x00000003
950#define lpfc_cq_context_count_WORD word0
951#define LPFC_CQ_CNT_256 0x0
952#define LPFC_CQ_CNT_512 0x1
953#define LPFC_CQ_CNT_1024 0x2
954 uint32_t word1;
James Smart5a6f1332011-03-11 16:05:35 -0500955#define lpfc_cq_eq_id_SHIFT 22 /* Version 0 Only */
James Smartda0436e2009-05-22 14:51:39 -0400956#define lpfc_cq_eq_id_MASK 0x000000FF
957#define lpfc_cq_eq_id_WORD word1
James Smart5a6f1332011-03-11 16:05:35 -0500958#define lpfc_cq_eq_id_2_SHIFT 0 /* Version 2 Only */
959#define lpfc_cq_eq_id_2_MASK 0x0000FFFF
960#define lpfc_cq_eq_id_2_WORD word1
James Smartda0436e2009-05-22 14:51:39 -0400961 uint32_t reserved0;
962 uint32_t reserved1;
963};
964
965struct lpfc_mbx_cq_create {
966 struct mbox_header header;
967 union {
968 struct {
969 uint32_t word0;
James Smart5a6f1332011-03-11 16:05:35 -0500970#define lpfc_mbx_cq_create_page_size_SHIFT 16 /* Version 2 Only */
971#define lpfc_mbx_cq_create_page_size_MASK 0x000000FF
972#define lpfc_mbx_cq_create_page_size_WORD word0
James Smartda0436e2009-05-22 14:51:39 -0400973#define lpfc_mbx_cq_create_num_pages_SHIFT 0
974#define lpfc_mbx_cq_create_num_pages_MASK 0x0000FFFF
975#define lpfc_mbx_cq_create_num_pages_WORD word0
976 struct cq_context context;
977 struct dma_address page[LPFC_MAX_CQ_PAGE];
978 } request;
979 struct {
980 uint32_t word0;
981#define lpfc_mbx_cq_create_q_id_SHIFT 0
982#define lpfc_mbx_cq_create_q_id_MASK 0x0000FFFF
983#define lpfc_mbx_cq_create_q_id_WORD word0
984 } response;
985 } u;
986};
987
988struct lpfc_mbx_cq_destroy {
989 struct mbox_header header;
990 union {
991 struct {
992 uint32_t word0;
993#define lpfc_mbx_cq_destroy_q_id_SHIFT 0
994#define lpfc_mbx_cq_destroy_q_id_MASK 0x0000FFFF
995#define lpfc_mbx_cq_destroy_q_id_WORD word0
996 } request;
997 struct {
998 uint32_t word0;
999 } response;
1000 } u;
1001};
1002
1003struct wq_context {
1004 uint32_t reserved0;
1005 uint32_t reserved1;
1006 uint32_t reserved2;
1007 uint32_t reserved3;
1008};
1009
1010struct lpfc_mbx_wq_create {
1011 struct mbox_header header;
1012 union {
James Smart5a6f1332011-03-11 16:05:35 -05001013 struct { /* Version 0 Request */
James Smartda0436e2009-05-22 14:51:39 -04001014 uint32_t word0;
1015#define lpfc_mbx_wq_create_num_pages_SHIFT 0
1016#define lpfc_mbx_wq_create_num_pages_MASK 0x0000FFFF
1017#define lpfc_mbx_wq_create_num_pages_WORD word0
1018#define lpfc_mbx_wq_create_cq_id_SHIFT 16
1019#define lpfc_mbx_wq_create_cq_id_MASK 0x0000FFFF
1020#define lpfc_mbx_wq_create_cq_id_WORD word0
1021 struct dma_address page[LPFC_MAX_WQ_PAGE];
1022 } request;
James Smart5a6f1332011-03-11 16:05:35 -05001023 struct { /* Version 1 Request */
1024 uint32_t word0; /* Word 0 is the same as in v0 */
1025 uint32_t word1;
1026#define lpfc_mbx_wq_create_page_size_SHIFT 0
1027#define lpfc_mbx_wq_create_page_size_MASK 0x000000FF
1028#define lpfc_mbx_wq_create_page_size_WORD word1
1029#define lpfc_mbx_wq_create_wqe_size_SHIFT 8
1030#define lpfc_mbx_wq_create_wqe_size_MASK 0x0000000F
1031#define lpfc_mbx_wq_create_wqe_size_WORD word1
1032#define LPFC_WQ_WQE_SIZE_64 0x5
1033#define LPFC_WQ_WQE_SIZE_128 0x6
1034#define lpfc_mbx_wq_create_wqe_count_SHIFT 16
1035#define lpfc_mbx_wq_create_wqe_count_MASK 0x0000FFFF
1036#define lpfc_mbx_wq_create_wqe_count_WORD word1
1037 uint32_t word2;
1038 struct dma_address page[LPFC_MAX_WQ_PAGE-1];
1039 } request_1;
James Smartda0436e2009-05-22 14:51:39 -04001040 struct {
1041 uint32_t word0;
1042#define lpfc_mbx_wq_create_q_id_SHIFT 0
1043#define lpfc_mbx_wq_create_q_id_MASK 0x0000FFFF
1044#define lpfc_mbx_wq_create_q_id_WORD word0
1045 } response;
1046 } u;
1047};
1048
1049struct lpfc_mbx_wq_destroy {
1050 struct mbox_header header;
1051 union {
1052 struct {
1053 uint32_t word0;
1054#define lpfc_mbx_wq_destroy_q_id_SHIFT 0
1055#define lpfc_mbx_wq_destroy_q_id_MASK 0x0000FFFF
1056#define lpfc_mbx_wq_destroy_q_id_WORD word0
1057 } request;
1058 struct {
1059 uint32_t word0;
1060 } response;
1061 } u;
1062};
1063
1064#define LPFC_HDR_BUF_SIZE 128
James Smarteeead812009-12-21 17:01:23 -05001065#define LPFC_DATA_BUF_SIZE 2048
James Smartda0436e2009-05-22 14:51:39 -04001066struct rq_context {
1067 uint32_t word0;
James Smart5a6f1332011-03-11 16:05:35 -05001068#define lpfc_rq_context_rqe_count_SHIFT 16 /* Version 0 Only */
1069#define lpfc_rq_context_rqe_count_MASK 0x0000000F
1070#define lpfc_rq_context_rqe_count_WORD word0
James Smartda0436e2009-05-22 14:51:39 -04001071#define LPFC_RQ_RING_SIZE_512 9 /* 512 entries */
1072#define LPFC_RQ_RING_SIZE_1024 10 /* 1024 entries */
1073#define LPFC_RQ_RING_SIZE_2048 11 /* 2048 entries */
1074#define LPFC_RQ_RING_SIZE_4096 12 /* 4096 entries */
James Smart5a6f1332011-03-11 16:05:35 -05001075#define lpfc_rq_context_rqe_count_1_SHIFT 16 /* Version 1 Only */
1076#define lpfc_rq_context_rqe_count_1_MASK 0x0000FFFF
1077#define lpfc_rq_context_rqe_count_1_WORD word0
1078#define lpfc_rq_context_rqe_size_SHIFT 8 /* Version 1 Only */
1079#define lpfc_rq_context_rqe_size_MASK 0x0000000F
1080#define lpfc_rq_context_rqe_size_WORD word0
James Smartc31098c2011-04-16 11:03:33 -04001081#define LPFC_RQE_SIZE_8 2
1082#define LPFC_RQE_SIZE_16 3
1083#define LPFC_RQE_SIZE_32 4
1084#define LPFC_RQE_SIZE_64 5
1085#define LPFC_RQE_SIZE_128 6
James Smart5a6f1332011-03-11 16:05:35 -05001086#define lpfc_rq_context_page_size_SHIFT 0 /* Version 1 Only */
1087#define lpfc_rq_context_page_size_MASK 0x000000FF
1088#define lpfc_rq_context_page_size_WORD word0
James Smartda0436e2009-05-22 14:51:39 -04001089 uint32_t reserved1;
1090 uint32_t word2;
1091#define lpfc_rq_context_cq_id_SHIFT 16
1092#define lpfc_rq_context_cq_id_MASK 0x000003FF
1093#define lpfc_rq_context_cq_id_WORD word2
1094#define lpfc_rq_context_buf_size_SHIFT 0
1095#define lpfc_rq_context_buf_size_MASK 0x0000FFFF
1096#define lpfc_rq_context_buf_size_WORD word2
James Smart5a6f1332011-03-11 16:05:35 -05001097 uint32_t buffer_size; /* Version 1 Only */
James Smartda0436e2009-05-22 14:51:39 -04001098};
1099
1100struct lpfc_mbx_rq_create {
1101 struct mbox_header header;
1102 union {
1103 struct {
1104 uint32_t word0;
1105#define lpfc_mbx_rq_create_num_pages_SHIFT 0
1106#define lpfc_mbx_rq_create_num_pages_MASK 0x0000FFFF
1107#define lpfc_mbx_rq_create_num_pages_WORD word0
1108 struct rq_context context;
1109 struct dma_address page[LPFC_MAX_WQ_PAGE];
1110 } request;
1111 struct {
1112 uint32_t word0;
1113#define lpfc_mbx_rq_create_q_id_SHIFT 0
1114#define lpfc_mbx_rq_create_q_id_MASK 0x0000FFFF
1115#define lpfc_mbx_rq_create_q_id_WORD word0
1116 } response;
1117 } u;
1118};
1119
1120struct lpfc_mbx_rq_destroy {
1121 struct mbox_header header;
1122 union {
1123 struct {
1124 uint32_t word0;
1125#define lpfc_mbx_rq_destroy_q_id_SHIFT 0
1126#define lpfc_mbx_rq_destroy_q_id_MASK 0x0000FFFF
1127#define lpfc_mbx_rq_destroy_q_id_WORD word0
1128 } request;
1129 struct {
1130 uint32_t word0;
1131 } response;
1132 } u;
1133};
1134
1135struct mq_context {
1136 uint32_t word0;
James Smart5a6f1332011-03-11 16:05:35 -05001137#define lpfc_mq_context_cq_id_SHIFT 22 /* Version 0 Only */
James Smartda0436e2009-05-22 14:51:39 -04001138#define lpfc_mq_context_cq_id_MASK 0x000003FF
1139#define lpfc_mq_context_cq_id_WORD word0
James Smart5a6f1332011-03-11 16:05:35 -05001140#define lpfc_mq_context_ring_size_SHIFT 16
1141#define lpfc_mq_context_ring_size_MASK 0x0000000F
1142#define lpfc_mq_context_ring_size_WORD word0
1143#define LPFC_MQ_RING_SIZE_16 0x5
1144#define LPFC_MQ_RING_SIZE_32 0x6
1145#define LPFC_MQ_RING_SIZE_64 0x7
1146#define LPFC_MQ_RING_SIZE_128 0x8
James Smartda0436e2009-05-22 14:51:39 -04001147 uint32_t word1;
1148#define lpfc_mq_context_valid_SHIFT 31
1149#define lpfc_mq_context_valid_MASK 0x00000001
1150#define lpfc_mq_context_valid_WORD word1
1151 uint32_t reserved2;
1152 uint32_t reserved3;
1153};
1154
1155struct lpfc_mbx_mq_create {
1156 struct mbox_header header;
1157 union {
1158 struct {
1159 uint32_t word0;
1160#define lpfc_mbx_mq_create_num_pages_SHIFT 0
1161#define lpfc_mbx_mq_create_num_pages_MASK 0x0000FFFF
1162#define lpfc_mbx_mq_create_num_pages_WORD word0
1163 struct mq_context context;
1164 struct dma_address page[LPFC_MAX_MQ_PAGE];
1165 } request;
1166 struct {
1167 uint32_t word0;
1168#define lpfc_mbx_mq_create_q_id_SHIFT 0
1169#define lpfc_mbx_mq_create_q_id_MASK 0x0000FFFF
1170#define lpfc_mbx_mq_create_q_id_WORD word0
1171 } response;
1172 } u;
1173};
1174
James Smartb19a0612010-04-06 14:48:51 -04001175struct lpfc_mbx_mq_create_ext {
1176 struct mbox_header header;
1177 union {
1178 struct {
1179 uint32_t word0;
James Smart5a6f1332011-03-11 16:05:35 -05001180#define lpfc_mbx_mq_create_ext_num_pages_SHIFT 0
1181#define lpfc_mbx_mq_create_ext_num_pages_MASK 0x0000FFFF
1182#define lpfc_mbx_mq_create_ext_num_pages_WORD word0
1183#define lpfc_mbx_mq_create_ext_cq_id_SHIFT 16 /* Version 1 Only */
1184#define lpfc_mbx_mq_create_ext_cq_id_MASK 0x0000FFFF
1185#define lpfc_mbx_mq_create_ext_cq_id_WORD word0
James Smartb19a0612010-04-06 14:48:51 -04001186 uint32_t async_evt_bmap;
1187#define lpfc_mbx_mq_create_ext_async_evt_link_SHIFT LPFC_TRAILER_CODE_LINK
1188#define lpfc_mbx_mq_create_ext_async_evt_link_MASK 0x00000001
1189#define lpfc_mbx_mq_create_ext_async_evt_link_WORD async_evt_bmap
James Smart70f3c072010-12-15 17:57:33 -05001190#define lpfc_mbx_mq_create_ext_async_evt_fip_SHIFT LPFC_TRAILER_CODE_FCOE
1191#define lpfc_mbx_mq_create_ext_async_evt_fip_MASK 0x00000001
1192#define lpfc_mbx_mq_create_ext_async_evt_fip_WORD async_evt_bmap
James Smartb19a0612010-04-06 14:48:51 -04001193#define lpfc_mbx_mq_create_ext_async_evt_group5_SHIFT LPFC_TRAILER_CODE_GRP5
1194#define lpfc_mbx_mq_create_ext_async_evt_group5_MASK 0x00000001
1195#define lpfc_mbx_mq_create_ext_async_evt_group5_WORD async_evt_bmap
James Smart70f3c072010-12-15 17:57:33 -05001196#define lpfc_mbx_mq_create_ext_async_evt_fc_SHIFT LPFC_TRAILER_CODE_FC
1197#define lpfc_mbx_mq_create_ext_async_evt_fc_MASK 0x00000001
1198#define lpfc_mbx_mq_create_ext_async_evt_fc_WORD async_evt_bmap
1199#define lpfc_mbx_mq_create_ext_async_evt_sli_SHIFT LPFC_TRAILER_CODE_SLI
1200#define lpfc_mbx_mq_create_ext_async_evt_sli_MASK 0x00000001
1201#define lpfc_mbx_mq_create_ext_async_evt_sli_WORD async_evt_bmap
James Smartb19a0612010-04-06 14:48:51 -04001202 struct mq_context context;
1203 struct dma_address page[LPFC_MAX_MQ_PAGE];
1204 } request;
1205 struct {
1206 uint32_t word0;
1207#define lpfc_mbx_mq_create_q_id_SHIFT 0
1208#define lpfc_mbx_mq_create_q_id_MASK 0x0000FFFF
1209#define lpfc_mbx_mq_create_q_id_WORD word0
1210 } response;
1211 } u;
1212#define LPFC_ASYNC_EVENT_LINK_STATE 0x2
1213#define LPFC_ASYNC_EVENT_FCF_STATE 0x4
1214#define LPFC_ASYNC_EVENT_GROUP5 0x20
1215};
1216
James Smartda0436e2009-05-22 14:51:39 -04001217struct lpfc_mbx_mq_destroy {
1218 struct mbox_header header;
1219 union {
1220 struct {
1221 uint32_t word0;
1222#define lpfc_mbx_mq_destroy_q_id_SHIFT 0
1223#define lpfc_mbx_mq_destroy_q_id_MASK 0x0000FFFF
1224#define lpfc_mbx_mq_destroy_q_id_WORD word0
1225 } request;
1226 struct {
1227 uint32_t word0;
1228 } response;
1229 } u;
1230};
1231
1232struct lpfc_mbx_post_hdr_tmpl {
1233 struct mbox_header header;
1234 uint32_t word10;
1235#define lpfc_mbx_post_hdr_tmpl_rpi_offset_SHIFT 0
1236#define lpfc_mbx_post_hdr_tmpl_rpi_offset_MASK 0x0000FFFF
1237#define lpfc_mbx_post_hdr_tmpl_rpi_offset_WORD word10
1238#define lpfc_mbx_post_hdr_tmpl_page_cnt_SHIFT 16
1239#define lpfc_mbx_post_hdr_tmpl_page_cnt_MASK 0x0000FFFF
1240#define lpfc_mbx_post_hdr_tmpl_page_cnt_WORD word10
1241 uint32_t rpi_paddr_lo;
1242 uint32_t rpi_paddr_hi;
1243};
1244
1245struct sli4_sge { /* SLI-4 */
1246 uint32_t addr_hi;
1247 uint32_t addr_lo;
1248
1249 uint32_t word2;
1250#define lpfc_sli4_sge_offset_SHIFT 0 /* Offset of buffer - Not used*/
James Smart05580562011-05-24 11:40:48 -04001251#define lpfc_sli4_sge_offset_MASK 0x1FFFFFFF
James Smartda0436e2009-05-22 14:51:39 -04001252#define lpfc_sli4_sge_offset_WORD word2
1253#define lpfc_sli4_sge_last_SHIFT 31 /* Last SEG in the SGL sets
1254 this flag !! */
1255#define lpfc_sli4_sge_last_MASK 0x00000001
1256#define lpfc_sli4_sge_last_WORD word2
James Smart28baac72010-02-12 14:42:03 -05001257 uint32_t sge_len;
James Smartda0436e2009-05-22 14:51:39 -04001258};
1259
1260struct fcf_record {
1261 uint32_t max_rcv_size;
1262 uint32_t fka_adv_period;
1263 uint32_t fip_priority;
1264 uint32_t word3;
1265#define lpfc_fcf_record_mac_0_SHIFT 0
1266#define lpfc_fcf_record_mac_0_MASK 0x000000FF
1267#define lpfc_fcf_record_mac_0_WORD word3
1268#define lpfc_fcf_record_mac_1_SHIFT 8
1269#define lpfc_fcf_record_mac_1_MASK 0x000000FF
1270#define lpfc_fcf_record_mac_1_WORD word3
1271#define lpfc_fcf_record_mac_2_SHIFT 16
1272#define lpfc_fcf_record_mac_2_MASK 0x000000FF
1273#define lpfc_fcf_record_mac_2_WORD word3
1274#define lpfc_fcf_record_mac_3_SHIFT 24
1275#define lpfc_fcf_record_mac_3_MASK 0x000000FF
1276#define lpfc_fcf_record_mac_3_WORD word3
1277 uint32_t word4;
1278#define lpfc_fcf_record_mac_4_SHIFT 0
1279#define lpfc_fcf_record_mac_4_MASK 0x000000FF
1280#define lpfc_fcf_record_mac_4_WORD word4
1281#define lpfc_fcf_record_mac_5_SHIFT 8
1282#define lpfc_fcf_record_mac_5_MASK 0x000000FF
1283#define lpfc_fcf_record_mac_5_WORD word4
1284#define lpfc_fcf_record_fcf_avail_SHIFT 16
1285#define lpfc_fcf_record_fcf_avail_MASK 0x000000FF
James Smart0c287582009-06-10 17:22:56 -04001286#define lpfc_fcf_record_fcf_avail_WORD word4
James Smartda0436e2009-05-22 14:51:39 -04001287#define lpfc_fcf_record_mac_addr_prov_SHIFT 24
1288#define lpfc_fcf_record_mac_addr_prov_MASK 0x000000FF
1289#define lpfc_fcf_record_mac_addr_prov_WORD word4
1290#define LPFC_FCF_FPMA 1 /* Fabric Provided MAC Address */
1291#define LPFC_FCF_SPMA 2 /* Server Provided MAC Address */
1292 uint32_t word5;
1293#define lpfc_fcf_record_fab_name_0_SHIFT 0
1294#define lpfc_fcf_record_fab_name_0_MASK 0x000000FF
1295#define lpfc_fcf_record_fab_name_0_WORD word5
1296#define lpfc_fcf_record_fab_name_1_SHIFT 8
1297#define lpfc_fcf_record_fab_name_1_MASK 0x000000FF
1298#define lpfc_fcf_record_fab_name_1_WORD word5
1299#define lpfc_fcf_record_fab_name_2_SHIFT 16
1300#define lpfc_fcf_record_fab_name_2_MASK 0x000000FF
1301#define lpfc_fcf_record_fab_name_2_WORD word5
1302#define lpfc_fcf_record_fab_name_3_SHIFT 24
1303#define lpfc_fcf_record_fab_name_3_MASK 0x000000FF
1304#define lpfc_fcf_record_fab_name_3_WORD word5
1305 uint32_t word6;
1306#define lpfc_fcf_record_fab_name_4_SHIFT 0
1307#define lpfc_fcf_record_fab_name_4_MASK 0x000000FF
1308#define lpfc_fcf_record_fab_name_4_WORD word6
1309#define lpfc_fcf_record_fab_name_5_SHIFT 8
1310#define lpfc_fcf_record_fab_name_5_MASK 0x000000FF
1311#define lpfc_fcf_record_fab_name_5_WORD word6
1312#define lpfc_fcf_record_fab_name_6_SHIFT 16
1313#define lpfc_fcf_record_fab_name_6_MASK 0x000000FF
1314#define lpfc_fcf_record_fab_name_6_WORD word6
1315#define lpfc_fcf_record_fab_name_7_SHIFT 24
1316#define lpfc_fcf_record_fab_name_7_MASK 0x000000FF
1317#define lpfc_fcf_record_fab_name_7_WORD word6
1318 uint32_t word7;
1319#define lpfc_fcf_record_fc_map_0_SHIFT 0
1320#define lpfc_fcf_record_fc_map_0_MASK 0x000000FF
1321#define lpfc_fcf_record_fc_map_0_WORD word7
1322#define lpfc_fcf_record_fc_map_1_SHIFT 8
1323#define lpfc_fcf_record_fc_map_1_MASK 0x000000FF
1324#define lpfc_fcf_record_fc_map_1_WORD word7
1325#define lpfc_fcf_record_fc_map_2_SHIFT 16
1326#define lpfc_fcf_record_fc_map_2_MASK 0x000000FF
1327#define lpfc_fcf_record_fc_map_2_WORD word7
1328#define lpfc_fcf_record_fcf_valid_SHIFT 24
1329#define lpfc_fcf_record_fcf_valid_MASK 0x000000FF
1330#define lpfc_fcf_record_fcf_valid_WORD word7
1331 uint32_t word8;
1332#define lpfc_fcf_record_fcf_index_SHIFT 0
1333#define lpfc_fcf_record_fcf_index_MASK 0x0000FFFF
1334#define lpfc_fcf_record_fcf_index_WORD word8
1335#define lpfc_fcf_record_fcf_state_SHIFT 16
1336#define lpfc_fcf_record_fcf_state_MASK 0x0000FFFF
1337#define lpfc_fcf_record_fcf_state_WORD word8
1338 uint8_t vlan_bitmap[512];
James Smart8fa38512009-07-19 10:01:03 -04001339 uint32_t word137;
1340#define lpfc_fcf_record_switch_name_0_SHIFT 0
1341#define lpfc_fcf_record_switch_name_0_MASK 0x000000FF
1342#define lpfc_fcf_record_switch_name_0_WORD word137
1343#define lpfc_fcf_record_switch_name_1_SHIFT 8
1344#define lpfc_fcf_record_switch_name_1_MASK 0x000000FF
1345#define lpfc_fcf_record_switch_name_1_WORD word137
1346#define lpfc_fcf_record_switch_name_2_SHIFT 16
1347#define lpfc_fcf_record_switch_name_2_MASK 0x000000FF
1348#define lpfc_fcf_record_switch_name_2_WORD word137
1349#define lpfc_fcf_record_switch_name_3_SHIFT 24
1350#define lpfc_fcf_record_switch_name_3_MASK 0x000000FF
1351#define lpfc_fcf_record_switch_name_3_WORD word137
1352 uint32_t word138;
1353#define lpfc_fcf_record_switch_name_4_SHIFT 0
1354#define lpfc_fcf_record_switch_name_4_MASK 0x000000FF
1355#define lpfc_fcf_record_switch_name_4_WORD word138
1356#define lpfc_fcf_record_switch_name_5_SHIFT 8
1357#define lpfc_fcf_record_switch_name_5_MASK 0x000000FF
1358#define lpfc_fcf_record_switch_name_5_WORD word138
1359#define lpfc_fcf_record_switch_name_6_SHIFT 16
1360#define lpfc_fcf_record_switch_name_6_MASK 0x000000FF
1361#define lpfc_fcf_record_switch_name_6_WORD word138
1362#define lpfc_fcf_record_switch_name_7_SHIFT 24
1363#define lpfc_fcf_record_switch_name_7_MASK 0x000000FF
1364#define lpfc_fcf_record_switch_name_7_WORD word138
James Smartda0436e2009-05-22 14:51:39 -04001365};
1366
1367struct lpfc_mbx_read_fcf_tbl {
1368 union lpfc_sli4_cfg_shdr cfg_shdr;
1369 union {
1370 struct {
1371 uint32_t word10;
1372#define lpfc_mbx_read_fcf_tbl_indx_SHIFT 0
1373#define lpfc_mbx_read_fcf_tbl_indx_MASK 0x0000FFFF
1374#define lpfc_mbx_read_fcf_tbl_indx_WORD word10
1375 } request;
1376 struct {
1377 uint32_t eventag;
1378 } response;
1379 } u;
1380 uint32_t word11;
1381#define lpfc_mbx_read_fcf_tbl_nxt_vindx_SHIFT 0
1382#define lpfc_mbx_read_fcf_tbl_nxt_vindx_MASK 0x0000FFFF
1383#define lpfc_mbx_read_fcf_tbl_nxt_vindx_WORD word11
1384};
1385
1386struct lpfc_mbx_add_fcf_tbl_entry {
1387 union lpfc_sli4_cfg_shdr cfg_shdr;
1388 uint32_t word10;
1389#define lpfc_mbx_add_fcf_tbl_fcfi_SHIFT 0
1390#define lpfc_mbx_add_fcf_tbl_fcfi_MASK 0x0000FFFF
1391#define lpfc_mbx_add_fcf_tbl_fcfi_WORD word10
1392 struct lpfc_mbx_sge fcf_sge;
1393};
1394
1395struct lpfc_mbx_del_fcf_tbl_entry {
1396 struct mbox_header header;
1397 uint32_t word10;
1398#define lpfc_mbx_del_fcf_tbl_count_SHIFT 0
1399#define lpfc_mbx_del_fcf_tbl_count_MASK 0x0000FFFF
1400#define lpfc_mbx_del_fcf_tbl_count_WORD word10
1401#define lpfc_mbx_del_fcf_tbl_index_SHIFT 16
1402#define lpfc_mbx_del_fcf_tbl_index_MASK 0x0000FFFF
1403#define lpfc_mbx_del_fcf_tbl_index_WORD word10
1404};
1405
James Smartecfd03c2010-02-12 14:41:27 -05001406struct lpfc_mbx_redisc_fcf_tbl {
1407 struct mbox_header header;
1408 uint32_t word10;
1409#define lpfc_mbx_redisc_fcf_count_SHIFT 0
1410#define lpfc_mbx_redisc_fcf_count_MASK 0x0000FFFF
1411#define lpfc_mbx_redisc_fcf_count_WORD word10
1412 uint32_t resvd;
1413 uint32_t word12;
1414#define lpfc_mbx_redisc_fcf_index_SHIFT 0
1415#define lpfc_mbx_redisc_fcf_index_MASK 0x0000FFFF
1416#define lpfc_mbx_redisc_fcf_index_WORD word12
1417};
1418
James Smart6669f9b2009-10-02 15:16:45 -04001419struct lpfc_mbx_query_fw_cfg {
1420 struct mbox_header header;
1421 uint32_t config_number;
1422 uint32_t asic_rev;
1423 uint32_t phys_port;
1424 uint32_t function_mode;
1425/* firmware Function Mode */
1426#define lpfc_function_mode_toe_SHIFT 0
1427#define lpfc_function_mode_toe_MASK 0x00000001
1428#define lpfc_function_mode_toe_WORD function_mode
1429#define lpfc_function_mode_nic_SHIFT 1
1430#define lpfc_function_mode_nic_MASK 0x00000001
1431#define lpfc_function_mode_nic_WORD function_mode
1432#define lpfc_function_mode_rdma_SHIFT 2
1433#define lpfc_function_mode_rdma_MASK 0x00000001
1434#define lpfc_function_mode_rdma_WORD function_mode
1435#define lpfc_function_mode_vm_SHIFT 3
1436#define lpfc_function_mode_vm_MASK 0x00000001
1437#define lpfc_function_mode_vm_WORD function_mode
1438#define lpfc_function_mode_iscsi_i_SHIFT 4
1439#define lpfc_function_mode_iscsi_i_MASK 0x00000001
1440#define lpfc_function_mode_iscsi_i_WORD function_mode
1441#define lpfc_function_mode_iscsi_t_SHIFT 5
1442#define lpfc_function_mode_iscsi_t_MASK 0x00000001
1443#define lpfc_function_mode_iscsi_t_WORD function_mode
1444#define lpfc_function_mode_fcoe_i_SHIFT 6
1445#define lpfc_function_mode_fcoe_i_MASK 0x00000001
1446#define lpfc_function_mode_fcoe_i_WORD function_mode
1447#define lpfc_function_mode_fcoe_t_SHIFT 7
1448#define lpfc_function_mode_fcoe_t_MASK 0x00000001
1449#define lpfc_function_mode_fcoe_t_WORD function_mode
1450#define lpfc_function_mode_dal_SHIFT 8
1451#define lpfc_function_mode_dal_MASK 0x00000001
1452#define lpfc_function_mode_dal_WORD function_mode
1453#define lpfc_function_mode_lro_SHIFT 9
1454#define lpfc_function_mode_lro_MASK 0x00000001
James Smart70f3c072010-12-15 17:57:33 -05001455#define lpfc_function_mode_lro_WORD function_mode
James Smart6669f9b2009-10-02 15:16:45 -04001456#define lpfc_function_mode_flex10_SHIFT 10
1457#define lpfc_function_mode_flex10_MASK 0x00000001
1458#define lpfc_function_mode_flex10_WORD function_mode
1459#define lpfc_function_mode_ncsi_SHIFT 11
1460#define lpfc_function_mode_ncsi_MASK 0x00000001
1461#define lpfc_function_mode_ncsi_WORD function_mode
1462};
1463
James Smartda0436e2009-05-22 14:51:39 -04001464/* Status field for embedded SLI_CONFIG mailbox command */
1465#define STATUS_SUCCESS 0x0
1466#define STATUS_FAILED 0x1
1467#define STATUS_ILLEGAL_REQUEST 0x2
1468#define STATUS_ILLEGAL_FIELD 0x3
1469#define STATUS_INSUFFICIENT_BUFFER 0x4
1470#define STATUS_UNAUTHORIZED_REQUEST 0x5
1471#define STATUS_FLASHROM_SAVE_FAILED 0x17
1472#define STATUS_FLASHROM_RESTORE_FAILED 0x18
1473#define STATUS_ICCBINDEX_ALLOC_FAILED 0x1a
1474#define STATUS_IOCTLHANDLE_ALLOC_FAILED 0x1b
1475#define STATUS_INVALID_PHY_ADDR_FROM_OSM 0x1c
1476#define STATUS_INVALID_PHY_ADDR_LEN_FROM_OSM 0x1d
1477#define STATUS_ASSERT_FAILED 0x1e
1478#define STATUS_INVALID_SESSION 0x1f
1479#define STATUS_INVALID_CONNECTION 0x20
1480#define STATUS_BTL_PATH_EXCEEDS_OSM_LIMIT 0x21
1481#define STATUS_BTL_NO_FREE_SLOT_PATH 0x24
1482#define STATUS_BTL_NO_FREE_SLOT_TGTID 0x25
1483#define STATUS_OSM_DEVSLOT_NOT_FOUND 0x26
1484#define STATUS_FLASHROM_READ_FAILED 0x27
1485#define STATUS_POLL_IOCTL_TIMEOUT 0x28
1486#define STATUS_ERROR_ACITMAIN 0x2a
1487#define STATUS_REBOOT_REQUIRED 0x2c
1488#define STATUS_FCF_IN_USE 0x3a
James Smartdef9c7a2009-12-21 17:02:28 -05001489#define STATUS_FCF_TABLE_EMPTY 0x43
James Smartda0436e2009-05-22 14:51:39 -04001490
1491struct lpfc_mbx_sli4_config {
1492 struct mbox_header header;
1493};
1494
1495struct lpfc_mbx_init_vfi {
1496 uint32_t word1;
1497#define lpfc_init_vfi_vr_SHIFT 31
1498#define lpfc_init_vfi_vr_MASK 0x00000001
1499#define lpfc_init_vfi_vr_WORD word1
1500#define lpfc_init_vfi_vt_SHIFT 30
1501#define lpfc_init_vfi_vt_MASK 0x00000001
1502#define lpfc_init_vfi_vt_WORD word1
1503#define lpfc_init_vfi_vf_SHIFT 29
1504#define lpfc_init_vfi_vf_MASK 0x00000001
1505#define lpfc_init_vfi_vf_WORD word1
James Smart76a95d72010-11-20 23:11:48 -05001506#define lpfc_init_vfi_vp_SHIFT 28
1507#define lpfc_init_vfi_vp_MASK 0x00000001
1508#define lpfc_init_vfi_vp_WORD word1
James Smartda0436e2009-05-22 14:51:39 -04001509#define lpfc_init_vfi_vfi_SHIFT 0
1510#define lpfc_init_vfi_vfi_MASK 0x0000FFFF
1511#define lpfc_init_vfi_vfi_WORD word1
1512 uint32_t word2;
James Smart76a95d72010-11-20 23:11:48 -05001513#define lpfc_init_vfi_vpi_SHIFT 16
1514#define lpfc_init_vfi_vpi_MASK 0x0000FFFF
1515#define lpfc_init_vfi_vpi_WORD word2
James Smartda0436e2009-05-22 14:51:39 -04001516#define lpfc_init_vfi_fcfi_SHIFT 0
1517#define lpfc_init_vfi_fcfi_MASK 0x0000FFFF
1518#define lpfc_init_vfi_fcfi_WORD word2
1519 uint32_t word3;
1520#define lpfc_init_vfi_pri_SHIFT 13
1521#define lpfc_init_vfi_pri_MASK 0x00000007
1522#define lpfc_init_vfi_pri_WORD word3
1523#define lpfc_init_vfi_vf_id_SHIFT 1
1524#define lpfc_init_vfi_vf_id_MASK 0x00000FFF
1525#define lpfc_init_vfi_vf_id_WORD word3
1526 uint32_t word4;
1527#define lpfc_init_vfi_hop_count_SHIFT 24
1528#define lpfc_init_vfi_hop_count_MASK 0x000000FF
1529#define lpfc_init_vfi_hop_count_WORD word4
1530};
1531
1532struct lpfc_mbx_reg_vfi {
1533 uint32_t word1;
1534#define lpfc_reg_vfi_vp_SHIFT 28
1535#define lpfc_reg_vfi_vp_MASK 0x00000001
1536#define lpfc_reg_vfi_vp_WORD word1
1537#define lpfc_reg_vfi_vfi_SHIFT 0
1538#define lpfc_reg_vfi_vfi_MASK 0x0000FFFF
1539#define lpfc_reg_vfi_vfi_WORD word1
1540 uint32_t word2;
1541#define lpfc_reg_vfi_vpi_SHIFT 16
1542#define lpfc_reg_vfi_vpi_MASK 0x0000FFFF
1543#define lpfc_reg_vfi_vpi_WORD word2
1544#define lpfc_reg_vfi_fcfi_SHIFT 0
1545#define lpfc_reg_vfi_fcfi_MASK 0x0000FFFF
1546#define lpfc_reg_vfi_fcfi_WORD word2
James Smartc8685952009-11-18 15:39:16 -05001547 uint32_t wwn[2];
James Smartda0436e2009-05-22 14:51:39 -04001548 struct ulp_bde64 bde;
James Smartb19a0612010-04-06 14:48:51 -04001549 uint32_t e_d_tov;
1550 uint32_t r_a_tov;
James Smartda0436e2009-05-22 14:51:39 -04001551 uint32_t word10;
1552#define lpfc_reg_vfi_nport_id_SHIFT 0
1553#define lpfc_reg_vfi_nport_id_MASK 0x00FFFFFF
1554#define lpfc_reg_vfi_nport_id_WORD word10
1555};
1556
1557struct lpfc_mbx_init_vpi {
1558 uint32_t word1;
1559#define lpfc_init_vpi_vfi_SHIFT 16
1560#define lpfc_init_vpi_vfi_MASK 0x0000FFFF
1561#define lpfc_init_vpi_vfi_WORD word1
1562#define lpfc_init_vpi_vpi_SHIFT 0
1563#define lpfc_init_vpi_vpi_MASK 0x0000FFFF
1564#define lpfc_init_vpi_vpi_WORD word1
1565};
1566
1567struct lpfc_mbx_read_vpi {
1568 uint32_t word1_rsvd;
1569 uint32_t word2;
1570#define lpfc_mbx_read_vpi_vnportid_SHIFT 0
1571#define lpfc_mbx_read_vpi_vnportid_MASK 0x00FFFFFF
1572#define lpfc_mbx_read_vpi_vnportid_WORD word2
1573 uint32_t word3_rsvd;
1574 uint32_t word4;
1575#define lpfc_mbx_read_vpi_acq_alpa_SHIFT 0
1576#define lpfc_mbx_read_vpi_acq_alpa_MASK 0x000000FF
1577#define lpfc_mbx_read_vpi_acq_alpa_WORD word4
1578#define lpfc_mbx_read_vpi_pb_SHIFT 15
1579#define lpfc_mbx_read_vpi_pb_MASK 0x00000001
1580#define lpfc_mbx_read_vpi_pb_WORD word4
1581#define lpfc_mbx_read_vpi_spec_alpa_SHIFT 16
1582#define lpfc_mbx_read_vpi_spec_alpa_MASK 0x000000FF
1583#define lpfc_mbx_read_vpi_spec_alpa_WORD word4
1584#define lpfc_mbx_read_vpi_ns_SHIFT 30
1585#define lpfc_mbx_read_vpi_ns_MASK 0x00000001
1586#define lpfc_mbx_read_vpi_ns_WORD word4
1587#define lpfc_mbx_read_vpi_hl_SHIFT 31
1588#define lpfc_mbx_read_vpi_hl_MASK 0x00000001
1589#define lpfc_mbx_read_vpi_hl_WORD word4
1590 uint32_t word5_rsvd;
1591 uint32_t word6;
1592#define lpfc_mbx_read_vpi_vpi_SHIFT 0
1593#define lpfc_mbx_read_vpi_vpi_MASK 0x0000FFFF
1594#define lpfc_mbx_read_vpi_vpi_WORD word6
1595 uint32_t word7;
1596#define lpfc_mbx_read_vpi_mac_0_SHIFT 0
1597#define lpfc_mbx_read_vpi_mac_0_MASK 0x000000FF
1598#define lpfc_mbx_read_vpi_mac_0_WORD word7
1599#define lpfc_mbx_read_vpi_mac_1_SHIFT 8
1600#define lpfc_mbx_read_vpi_mac_1_MASK 0x000000FF
1601#define lpfc_mbx_read_vpi_mac_1_WORD word7
1602#define lpfc_mbx_read_vpi_mac_2_SHIFT 16
1603#define lpfc_mbx_read_vpi_mac_2_MASK 0x000000FF
1604#define lpfc_mbx_read_vpi_mac_2_WORD word7
1605#define lpfc_mbx_read_vpi_mac_3_SHIFT 24
1606#define lpfc_mbx_read_vpi_mac_3_MASK 0x000000FF
1607#define lpfc_mbx_read_vpi_mac_3_WORD word7
1608 uint32_t word8;
1609#define lpfc_mbx_read_vpi_mac_4_SHIFT 0
1610#define lpfc_mbx_read_vpi_mac_4_MASK 0x000000FF
1611#define lpfc_mbx_read_vpi_mac_4_WORD word8
1612#define lpfc_mbx_read_vpi_mac_5_SHIFT 8
1613#define lpfc_mbx_read_vpi_mac_5_MASK 0x000000FF
1614#define lpfc_mbx_read_vpi_mac_5_WORD word8
1615#define lpfc_mbx_read_vpi_vlan_tag_SHIFT 16
1616#define lpfc_mbx_read_vpi_vlan_tag_MASK 0x00000FFF
1617#define lpfc_mbx_read_vpi_vlan_tag_WORD word8
1618#define lpfc_mbx_read_vpi_vv_SHIFT 28
1619#define lpfc_mbx_read_vpi_vv_MASK 0x0000001
1620#define lpfc_mbx_read_vpi_vv_WORD word8
1621};
1622
1623struct lpfc_mbx_unreg_vfi {
1624 uint32_t word1_rsvd;
1625 uint32_t word2;
1626#define lpfc_unreg_vfi_vfi_SHIFT 0
1627#define lpfc_unreg_vfi_vfi_MASK 0x0000FFFF
1628#define lpfc_unreg_vfi_vfi_WORD word2
1629};
1630
1631struct lpfc_mbx_resume_rpi {
1632 uint32_t word1;
James Smart8fa38512009-07-19 10:01:03 -04001633#define lpfc_resume_rpi_index_SHIFT 0
1634#define lpfc_resume_rpi_index_MASK 0x0000FFFF
1635#define lpfc_resume_rpi_index_WORD word1
1636#define lpfc_resume_rpi_ii_SHIFT 30
1637#define lpfc_resume_rpi_ii_MASK 0x00000003
1638#define lpfc_resume_rpi_ii_WORD word1
1639#define RESUME_INDEX_RPI 0
1640#define RESUME_INDEX_VPI 1
1641#define RESUME_INDEX_VFI 2
1642#define RESUME_INDEX_FCFI 3
James Smartda0436e2009-05-22 14:51:39 -04001643 uint32_t event_tag;
James Smartda0436e2009-05-22 14:51:39 -04001644};
1645
1646#define REG_FCF_INVALID_QID 0xFFFF
1647struct lpfc_mbx_reg_fcfi {
1648 uint32_t word1;
1649#define lpfc_reg_fcfi_info_index_SHIFT 0
1650#define lpfc_reg_fcfi_info_index_MASK 0x0000FFFF
1651#define lpfc_reg_fcfi_info_index_WORD word1
1652#define lpfc_reg_fcfi_fcfi_SHIFT 16
1653#define lpfc_reg_fcfi_fcfi_MASK 0x0000FFFF
1654#define lpfc_reg_fcfi_fcfi_WORD word1
1655 uint32_t word2;
1656#define lpfc_reg_fcfi_rq_id1_SHIFT 0
1657#define lpfc_reg_fcfi_rq_id1_MASK 0x0000FFFF
1658#define lpfc_reg_fcfi_rq_id1_WORD word2
1659#define lpfc_reg_fcfi_rq_id0_SHIFT 16
1660#define lpfc_reg_fcfi_rq_id0_MASK 0x0000FFFF
1661#define lpfc_reg_fcfi_rq_id0_WORD word2
1662 uint32_t word3;
1663#define lpfc_reg_fcfi_rq_id3_SHIFT 0
1664#define lpfc_reg_fcfi_rq_id3_MASK 0x0000FFFF
1665#define lpfc_reg_fcfi_rq_id3_WORD word3
1666#define lpfc_reg_fcfi_rq_id2_SHIFT 16
1667#define lpfc_reg_fcfi_rq_id2_MASK 0x0000FFFF
1668#define lpfc_reg_fcfi_rq_id2_WORD word3
1669 uint32_t word4;
1670#define lpfc_reg_fcfi_type_match0_SHIFT 24
1671#define lpfc_reg_fcfi_type_match0_MASK 0x000000FF
1672#define lpfc_reg_fcfi_type_match0_WORD word4
1673#define lpfc_reg_fcfi_type_mask0_SHIFT 16
1674#define lpfc_reg_fcfi_type_mask0_MASK 0x000000FF
1675#define lpfc_reg_fcfi_type_mask0_WORD word4
1676#define lpfc_reg_fcfi_rctl_match0_SHIFT 8
1677#define lpfc_reg_fcfi_rctl_match0_MASK 0x000000FF
1678#define lpfc_reg_fcfi_rctl_match0_WORD word4
1679#define lpfc_reg_fcfi_rctl_mask0_SHIFT 0
1680#define lpfc_reg_fcfi_rctl_mask0_MASK 0x000000FF
1681#define lpfc_reg_fcfi_rctl_mask0_WORD word4
1682 uint32_t word5;
1683#define lpfc_reg_fcfi_type_match1_SHIFT 24
1684#define lpfc_reg_fcfi_type_match1_MASK 0x000000FF
1685#define lpfc_reg_fcfi_type_match1_WORD word5
1686#define lpfc_reg_fcfi_type_mask1_SHIFT 16
1687#define lpfc_reg_fcfi_type_mask1_MASK 0x000000FF
1688#define lpfc_reg_fcfi_type_mask1_WORD word5
1689#define lpfc_reg_fcfi_rctl_match1_SHIFT 8
1690#define lpfc_reg_fcfi_rctl_match1_MASK 0x000000FF
1691#define lpfc_reg_fcfi_rctl_match1_WORD word5
1692#define lpfc_reg_fcfi_rctl_mask1_SHIFT 0
1693#define lpfc_reg_fcfi_rctl_mask1_MASK 0x000000FF
1694#define lpfc_reg_fcfi_rctl_mask1_WORD word5
1695 uint32_t word6;
1696#define lpfc_reg_fcfi_type_match2_SHIFT 24
1697#define lpfc_reg_fcfi_type_match2_MASK 0x000000FF
1698#define lpfc_reg_fcfi_type_match2_WORD word6
1699#define lpfc_reg_fcfi_type_mask2_SHIFT 16
1700#define lpfc_reg_fcfi_type_mask2_MASK 0x000000FF
1701#define lpfc_reg_fcfi_type_mask2_WORD word6
1702#define lpfc_reg_fcfi_rctl_match2_SHIFT 8
1703#define lpfc_reg_fcfi_rctl_match2_MASK 0x000000FF
1704#define lpfc_reg_fcfi_rctl_match2_WORD word6
1705#define lpfc_reg_fcfi_rctl_mask2_SHIFT 0
1706#define lpfc_reg_fcfi_rctl_mask2_MASK 0x000000FF
1707#define lpfc_reg_fcfi_rctl_mask2_WORD word6
1708 uint32_t word7;
1709#define lpfc_reg_fcfi_type_match3_SHIFT 24
1710#define lpfc_reg_fcfi_type_match3_MASK 0x000000FF
1711#define lpfc_reg_fcfi_type_match3_WORD word7
1712#define lpfc_reg_fcfi_type_mask3_SHIFT 16
1713#define lpfc_reg_fcfi_type_mask3_MASK 0x000000FF
1714#define lpfc_reg_fcfi_type_mask3_WORD word7
1715#define lpfc_reg_fcfi_rctl_match3_SHIFT 8
1716#define lpfc_reg_fcfi_rctl_match3_MASK 0x000000FF
1717#define lpfc_reg_fcfi_rctl_match3_WORD word7
1718#define lpfc_reg_fcfi_rctl_mask3_SHIFT 0
1719#define lpfc_reg_fcfi_rctl_mask3_MASK 0x000000FF
1720#define lpfc_reg_fcfi_rctl_mask3_WORD word7
1721 uint32_t word8;
1722#define lpfc_reg_fcfi_mam_SHIFT 13
1723#define lpfc_reg_fcfi_mam_MASK 0x00000003
1724#define lpfc_reg_fcfi_mam_WORD word8
1725#define LPFC_MAM_BOTH 0 /* Both SPMA and FPMA */
1726#define LPFC_MAM_SPMA 1 /* Server Provided MAC Address */
1727#define LPFC_MAM_FPMA 2 /* Fabric Provided MAC Address */
1728#define lpfc_reg_fcfi_vv_SHIFT 12
1729#define lpfc_reg_fcfi_vv_MASK 0x00000001
1730#define lpfc_reg_fcfi_vv_WORD word8
1731#define lpfc_reg_fcfi_vlan_tag_SHIFT 0
1732#define lpfc_reg_fcfi_vlan_tag_MASK 0x00000FFF
1733#define lpfc_reg_fcfi_vlan_tag_WORD word8
1734};
1735
1736struct lpfc_mbx_unreg_fcfi {
1737 uint32_t word1_rsv;
1738 uint32_t word2;
1739#define lpfc_unreg_fcfi_SHIFT 0
1740#define lpfc_unreg_fcfi_MASK 0x0000FFFF
1741#define lpfc_unreg_fcfi_WORD word2
1742};
1743
1744struct lpfc_mbx_read_rev {
1745 uint32_t word1;
1746#define lpfc_mbx_rd_rev_sli_lvl_SHIFT 16
1747#define lpfc_mbx_rd_rev_sli_lvl_MASK 0x0000000F
1748#define lpfc_mbx_rd_rev_sli_lvl_WORD word1
1749#define lpfc_mbx_rd_rev_fcoe_SHIFT 20
1750#define lpfc_mbx_rd_rev_fcoe_MASK 0x00000001
1751#define lpfc_mbx_rd_rev_fcoe_WORD word1
James Smart45ed1192009-10-02 15:17:02 -04001752#define lpfc_mbx_rd_rev_cee_ver_SHIFT 21
1753#define lpfc_mbx_rd_rev_cee_ver_MASK 0x00000003
1754#define lpfc_mbx_rd_rev_cee_ver_WORD word1
1755#define LPFC_PREDCBX_CEE_MODE 0
1756#define LPFC_DCBX_CEE_MODE 1
James Smartda0436e2009-05-22 14:51:39 -04001757#define lpfc_mbx_rd_rev_vpd_SHIFT 29
1758#define lpfc_mbx_rd_rev_vpd_MASK 0x00000001
1759#define lpfc_mbx_rd_rev_vpd_WORD word1
1760 uint32_t first_hw_rev;
1761 uint32_t second_hw_rev;
1762 uint32_t word4_rsvd;
1763 uint32_t third_hw_rev;
1764 uint32_t word6;
1765#define lpfc_mbx_rd_rev_fcph_low_SHIFT 0
1766#define lpfc_mbx_rd_rev_fcph_low_MASK 0x000000FF
1767#define lpfc_mbx_rd_rev_fcph_low_WORD word6
1768#define lpfc_mbx_rd_rev_fcph_high_SHIFT 8
1769#define lpfc_mbx_rd_rev_fcph_high_MASK 0x000000FF
1770#define lpfc_mbx_rd_rev_fcph_high_WORD word6
1771#define lpfc_mbx_rd_rev_ftr_lvl_low_SHIFT 16
1772#define lpfc_mbx_rd_rev_ftr_lvl_low_MASK 0x000000FF
1773#define lpfc_mbx_rd_rev_ftr_lvl_low_WORD word6
1774#define lpfc_mbx_rd_rev_ftr_lvl_high_SHIFT 24
1775#define lpfc_mbx_rd_rev_ftr_lvl_high_MASK 0x000000FF
1776#define lpfc_mbx_rd_rev_ftr_lvl_high_WORD word6
1777 uint32_t word7_rsvd;
1778 uint32_t fw_id_rev;
1779 uint8_t fw_name[16];
1780 uint32_t ulp_fw_id_rev;
1781 uint8_t ulp_fw_name[16];
1782 uint32_t word18_47_rsvd[30];
1783 uint32_t word48;
1784#define lpfc_mbx_rd_rev_avail_len_SHIFT 0
1785#define lpfc_mbx_rd_rev_avail_len_MASK 0x00FFFFFF
1786#define lpfc_mbx_rd_rev_avail_len_WORD word48
1787 uint32_t vpd_paddr_low;
1788 uint32_t vpd_paddr_high;
1789 uint32_t avail_vpd_len;
1790 uint32_t rsvd_52_63[12];
1791};
1792
1793struct lpfc_mbx_read_config {
1794 uint32_t word1;
1795#define lpfc_mbx_rd_conf_max_bbc_SHIFT 0
1796#define lpfc_mbx_rd_conf_max_bbc_MASK 0x000000FF
1797#define lpfc_mbx_rd_conf_max_bbc_WORD word1
1798#define lpfc_mbx_rd_conf_init_bbc_SHIFT 8
1799#define lpfc_mbx_rd_conf_init_bbc_MASK 0x000000FF
1800#define lpfc_mbx_rd_conf_init_bbc_WORD word1
1801 uint32_t word2;
1802#define lpfc_mbx_rd_conf_nport_did_SHIFT 0
1803#define lpfc_mbx_rd_conf_nport_did_MASK 0x00FFFFFF
1804#define lpfc_mbx_rd_conf_nport_did_WORD word2
1805#define lpfc_mbx_rd_conf_topology_SHIFT 24
1806#define lpfc_mbx_rd_conf_topology_MASK 0x000000FF
1807#define lpfc_mbx_rd_conf_topology_WORD word2
1808 uint32_t word3;
1809#define lpfc_mbx_rd_conf_ao_SHIFT 0
1810#define lpfc_mbx_rd_conf_ao_MASK 0x00000001
1811#define lpfc_mbx_rd_conf_ao_WORD word3
1812#define lpfc_mbx_rd_conf_bb_scn_SHIFT 8
1813#define lpfc_mbx_rd_conf_bb_scn_MASK 0x0000000F
1814#define lpfc_mbx_rd_conf_bb_scn_WORD word3
1815#define lpfc_mbx_rd_conf_cbb_scn_SHIFT 12
1816#define lpfc_mbx_rd_conf_cbb_scn_MASK 0x0000000F
1817#define lpfc_mbx_rd_conf_cbb_scn_WORD word3
1818#define lpfc_mbx_rd_conf_mc_SHIFT 29
1819#define lpfc_mbx_rd_conf_mc_MASK 0x00000001
1820#define lpfc_mbx_rd_conf_mc_WORD word3
1821 uint32_t word4;
1822#define lpfc_mbx_rd_conf_e_d_tov_SHIFT 0
1823#define lpfc_mbx_rd_conf_e_d_tov_MASK 0x0000FFFF
1824#define lpfc_mbx_rd_conf_e_d_tov_WORD word4
1825 uint32_t word5;
1826#define lpfc_mbx_rd_conf_lp_tov_SHIFT 0
1827#define lpfc_mbx_rd_conf_lp_tov_MASK 0x0000FFFF
1828#define lpfc_mbx_rd_conf_lp_tov_WORD word5
1829 uint32_t word6;
1830#define lpfc_mbx_rd_conf_r_a_tov_SHIFT 0
1831#define lpfc_mbx_rd_conf_r_a_tov_MASK 0x0000FFFF
1832#define lpfc_mbx_rd_conf_r_a_tov_WORD word6
1833 uint32_t word7;
1834#define lpfc_mbx_rd_conf_r_t_tov_SHIFT 0
1835#define lpfc_mbx_rd_conf_r_t_tov_MASK 0x000000FF
1836#define lpfc_mbx_rd_conf_r_t_tov_WORD word7
1837 uint32_t word8;
1838#define lpfc_mbx_rd_conf_al_tov_SHIFT 0
1839#define lpfc_mbx_rd_conf_al_tov_MASK 0x0000000F
1840#define lpfc_mbx_rd_conf_al_tov_WORD word8
1841 uint32_t word9;
1842#define lpfc_mbx_rd_conf_lmt_SHIFT 0
1843#define lpfc_mbx_rd_conf_lmt_MASK 0x0000FFFF
1844#define lpfc_mbx_rd_conf_lmt_WORD word9
1845 uint32_t word10;
1846#define lpfc_mbx_rd_conf_max_alpa_SHIFT 0
1847#define lpfc_mbx_rd_conf_max_alpa_MASK 0x000000FF
1848#define lpfc_mbx_rd_conf_max_alpa_WORD word10
1849 uint32_t word11_rsvd;
1850 uint32_t word12;
1851#define lpfc_mbx_rd_conf_xri_base_SHIFT 0
1852#define lpfc_mbx_rd_conf_xri_base_MASK 0x0000FFFF
1853#define lpfc_mbx_rd_conf_xri_base_WORD word12
1854#define lpfc_mbx_rd_conf_xri_count_SHIFT 16
1855#define lpfc_mbx_rd_conf_xri_count_MASK 0x0000FFFF
1856#define lpfc_mbx_rd_conf_xri_count_WORD word12
1857 uint32_t word13;
1858#define lpfc_mbx_rd_conf_rpi_base_SHIFT 0
1859#define lpfc_mbx_rd_conf_rpi_base_MASK 0x0000FFFF
1860#define lpfc_mbx_rd_conf_rpi_base_WORD word13
1861#define lpfc_mbx_rd_conf_rpi_count_SHIFT 16
1862#define lpfc_mbx_rd_conf_rpi_count_MASK 0x0000FFFF
1863#define lpfc_mbx_rd_conf_rpi_count_WORD word13
1864 uint32_t word14;
1865#define lpfc_mbx_rd_conf_vpi_base_SHIFT 0
1866#define lpfc_mbx_rd_conf_vpi_base_MASK 0x0000FFFF
1867#define lpfc_mbx_rd_conf_vpi_base_WORD word14
1868#define lpfc_mbx_rd_conf_vpi_count_SHIFT 16
1869#define lpfc_mbx_rd_conf_vpi_count_MASK 0x0000FFFF
1870#define lpfc_mbx_rd_conf_vpi_count_WORD word14
1871 uint32_t word15;
1872#define lpfc_mbx_rd_conf_vfi_base_SHIFT 0
1873#define lpfc_mbx_rd_conf_vfi_base_MASK 0x0000FFFF
1874#define lpfc_mbx_rd_conf_vfi_base_WORD word15
1875#define lpfc_mbx_rd_conf_vfi_count_SHIFT 16
1876#define lpfc_mbx_rd_conf_vfi_count_MASK 0x0000FFFF
1877#define lpfc_mbx_rd_conf_vfi_count_WORD word15
1878 uint32_t word16;
1879#define lpfc_mbx_rd_conf_fcfi_base_SHIFT 0
1880#define lpfc_mbx_rd_conf_fcfi_base_MASK 0x0000FFFF
1881#define lpfc_mbx_rd_conf_fcfi_base_WORD word16
1882#define lpfc_mbx_rd_conf_fcfi_count_SHIFT 16
1883#define lpfc_mbx_rd_conf_fcfi_count_MASK 0x0000FFFF
1884#define lpfc_mbx_rd_conf_fcfi_count_WORD word16
1885 uint32_t word17;
1886#define lpfc_mbx_rd_conf_rq_count_SHIFT 0
1887#define lpfc_mbx_rd_conf_rq_count_MASK 0x0000FFFF
1888#define lpfc_mbx_rd_conf_rq_count_WORD word17
1889#define lpfc_mbx_rd_conf_eq_count_SHIFT 16
1890#define lpfc_mbx_rd_conf_eq_count_MASK 0x0000FFFF
1891#define lpfc_mbx_rd_conf_eq_count_WORD word17
1892 uint32_t word18;
1893#define lpfc_mbx_rd_conf_wq_count_SHIFT 0
1894#define lpfc_mbx_rd_conf_wq_count_MASK 0x0000FFFF
1895#define lpfc_mbx_rd_conf_wq_count_WORD word18
1896#define lpfc_mbx_rd_conf_cq_count_SHIFT 16
1897#define lpfc_mbx_rd_conf_cq_count_MASK 0x0000FFFF
1898#define lpfc_mbx_rd_conf_cq_count_WORD word18
1899};
1900
1901struct lpfc_mbx_request_features {
1902 uint32_t word1;
1903#define lpfc_mbx_rq_ftr_qry_SHIFT 0
1904#define lpfc_mbx_rq_ftr_qry_MASK 0x00000001
1905#define lpfc_mbx_rq_ftr_qry_WORD word1
1906 uint32_t word2;
1907#define lpfc_mbx_rq_ftr_rq_iaab_SHIFT 0
1908#define lpfc_mbx_rq_ftr_rq_iaab_MASK 0x00000001
1909#define lpfc_mbx_rq_ftr_rq_iaab_WORD word2
1910#define lpfc_mbx_rq_ftr_rq_npiv_SHIFT 1
1911#define lpfc_mbx_rq_ftr_rq_npiv_MASK 0x00000001
1912#define lpfc_mbx_rq_ftr_rq_npiv_WORD word2
1913#define lpfc_mbx_rq_ftr_rq_dif_SHIFT 2
1914#define lpfc_mbx_rq_ftr_rq_dif_MASK 0x00000001
1915#define lpfc_mbx_rq_ftr_rq_dif_WORD word2
1916#define lpfc_mbx_rq_ftr_rq_vf_SHIFT 3
1917#define lpfc_mbx_rq_ftr_rq_vf_MASK 0x00000001
1918#define lpfc_mbx_rq_ftr_rq_vf_WORD word2
1919#define lpfc_mbx_rq_ftr_rq_fcpi_SHIFT 4
1920#define lpfc_mbx_rq_ftr_rq_fcpi_MASK 0x00000001
1921#define lpfc_mbx_rq_ftr_rq_fcpi_WORD word2
1922#define lpfc_mbx_rq_ftr_rq_fcpt_SHIFT 5
1923#define lpfc_mbx_rq_ftr_rq_fcpt_MASK 0x00000001
1924#define lpfc_mbx_rq_ftr_rq_fcpt_WORD word2
1925#define lpfc_mbx_rq_ftr_rq_fcpc_SHIFT 6
1926#define lpfc_mbx_rq_ftr_rq_fcpc_MASK 0x00000001
1927#define lpfc_mbx_rq_ftr_rq_fcpc_WORD word2
1928#define lpfc_mbx_rq_ftr_rq_ifip_SHIFT 7
1929#define lpfc_mbx_rq_ftr_rq_ifip_MASK 0x00000001
1930#define lpfc_mbx_rq_ftr_rq_ifip_WORD word2
James Smartfedd3b72011-02-16 12:39:24 -05001931#define lpfc_mbx_rq_ftr_rq_perfh_SHIFT 11
1932#define lpfc_mbx_rq_ftr_rq_perfh_MASK 0x00000001
1933#define lpfc_mbx_rq_ftr_rq_perfh_WORD word2
James Smartda0436e2009-05-22 14:51:39 -04001934 uint32_t word3;
1935#define lpfc_mbx_rq_ftr_rsp_iaab_SHIFT 0
1936#define lpfc_mbx_rq_ftr_rsp_iaab_MASK 0x00000001
1937#define lpfc_mbx_rq_ftr_rsp_iaab_WORD word3
1938#define lpfc_mbx_rq_ftr_rsp_npiv_SHIFT 1
1939#define lpfc_mbx_rq_ftr_rsp_npiv_MASK 0x00000001
1940#define lpfc_mbx_rq_ftr_rsp_npiv_WORD word3
1941#define lpfc_mbx_rq_ftr_rsp_dif_SHIFT 2
1942#define lpfc_mbx_rq_ftr_rsp_dif_MASK 0x00000001
1943#define lpfc_mbx_rq_ftr_rsp_dif_WORD word3
1944#define lpfc_mbx_rq_ftr_rsp_vf_SHIFT 3
1945#define lpfc_mbx_rq_ftr_rsp_vf__MASK 0x00000001
1946#define lpfc_mbx_rq_ftr_rsp_vf_WORD word3
1947#define lpfc_mbx_rq_ftr_rsp_fcpi_SHIFT 4
1948#define lpfc_mbx_rq_ftr_rsp_fcpi_MASK 0x00000001
1949#define lpfc_mbx_rq_ftr_rsp_fcpi_WORD word3
1950#define lpfc_mbx_rq_ftr_rsp_fcpt_SHIFT 5
1951#define lpfc_mbx_rq_ftr_rsp_fcpt_MASK 0x00000001
1952#define lpfc_mbx_rq_ftr_rsp_fcpt_WORD word3
1953#define lpfc_mbx_rq_ftr_rsp_fcpc_SHIFT 6
1954#define lpfc_mbx_rq_ftr_rsp_fcpc_MASK 0x00000001
1955#define lpfc_mbx_rq_ftr_rsp_fcpc_WORD word3
1956#define lpfc_mbx_rq_ftr_rsp_ifip_SHIFT 7
1957#define lpfc_mbx_rq_ftr_rsp_ifip_MASK 0x00000001
1958#define lpfc_mbx_rq_ftr_rsp_ifip_WORD word3
James Smartfedd3b72011-02-16 12:39:24 -05001959#define lpfc_mbx_rq_ftr_rsp_perfh_SHIFT 11
1960#define lpfc_mbx_rq_ftr_rsp_perfh_MASK 0x00000001
1961#define lpfc_mbx_rq_ftr_rsp_perfh_WORD word3
James Smartda0436e2009-05-22 14:51:39 -04001962};
1963
James Smart28baac72010-02-12 14:42:03 -05001964struct lpfc_mbx_supp_pages {
1965 uint32_t word1;
1966#define qs_SHIFT 0
1967#define qs_MASK 0x00000001
1968#define qs_WORD word1
1969#define wr_SHIFT 1
1970#define wr_MASK 0x00000001
1971#define wr_WORD word1
1972#define pf_SHIFT 8
1973#define pf_MASK 0x000000ff
1974#define pf_WORD word1
1975#define cpn_SHIFT 16
1976#define cpn_MASK 0x000000ff
1977#define cpn_WORD word1
1978 uint32_t word2;
1979#define list_offset_SHIFT 0
1980#define list_offset_MASK 0x000000ff
1981#define list_offset_WORD word2
1982#define next_offset_SHIFT 8
1983#define next_offset_MASK 0x000000ff
1984#define next_offset_WORD word2
1985#define elem_cnt_SHIFT 16
1986#define elem_cnt_MASK 0x000000ff
1987#define elem_cnt_WORD word2
1988 uint32_t word3;
1989#define pn_0_SHIFT 24
1990#define pn_0_MASK 0x000000ff
1991#define pn_0_WORD word3
1992#define pn_1_SHIFT 16
1993#define pn_1_MASK 0x000000ff
1994#define pn_1_WORD word3
1995#define pn_2_SHIFT 8
1996#define pn_2_MASK 0x000000ff
1997#define pn_2_WORD word3
1998#define pn_3_SHIFT 0
1999#define pn_3_MASK 0x000000ff
2000#define pn_3_WORD word3
2001 uint32_t word4;
2002#define pn_4_SHIFT 24
2003#define pn_4_MASK 0x000000ff
2004#define pn_4_WORD word4
2005#define pn_5_SHIFT 16
2006#define pn_5_MASK 0x000000ff
2007#define pn_5_WORD word4
2008#define pn_6_SHIFT 8
2009#define pn_6_MASK 0x000000ff
2010#define pn_6_WORD word4
2011#define pn_7_SHIFT 0
2012#define pn_7_MASK 0x000000ff
2013#define pn_7_WORD word4
2014 uint32_t rsvd[27];
2015#define LPFC_SUPP_PAGES 0
2016#define LPFC_BLOCK_GUARD_PROFILES 1
2017#define LPFC_SLI4_PARAMETERS 2
2018};
2019
James Smartfedd3b72011-02-16 12:39:24 -05002020struct lpfc_mbx_pc_sli4_params {
James Smart28baac72010-02-12 14:42:03 -05002021 uint32_t word1;
2022#define qs_SHIFT 0
2023#define qs_MASK 0x00000001
2024#define qs_WORD word1
2025#define wr_SHIFT 1
2026#define wr_MASK 0x00000001
2027#define wr_WORD word1
2028#define pf_SHIFT 8
2029#define pf_MASK 0x000000ff
2030#define pf_WORD word1
2031#define cpn_SHIFT 16
2032#define cpn_MASK 0x000000ff
2033#define cpn_WORD word1
2034 uint32_t word2;
2035#define if_type_SHIFT 0
2036#define if_type_MASK 0x00000007
2037#define if_type_WORD word2
2038#define sli_rev_SHIFT 4
2039#define sli_rev_MASK 0x0000000f
2040#define sli_rev_WORD word2
2041#define sli_family_SHIFT 8
2042#define sli_family_MASK 0x000000ff
2043#define sli_family_WORD word2
2044#define featurelevel_1_SHIFT 16
2045#define featurelevel_1_MASK 0x000000ff
2046#define featurelevel_1_WORD word2
2047#define featurelevel_2_SHIFT 24
2048#define featurelevel_2_MASK 0x0000001f
2049#define featurelevel_2_WORD word2
2050 uint32_t word3;
2051#define fcoe_SHIFT 0
2052#define fcoe_MASK 0x00000001
2053#define fcoe_WORD word3
2054#define fc_SHIFT 1
2055#define fc_MASK 0x00000001
2056#define fc_WORD word3
2057#define nic_SHIFT 2
2058#define nic_MASK 0x00000001
2059#define nic_WORD word3
2060#define iscsi_SHIFT 3
2061#define iscsi_MASK 0x00000001
2062#define iscsi_WORD word3
2063#define rdma_SHIFT 4
2064#define rdma_MASK 0x00000001
2065#define rdma_WORD word3
2066 uint32_t sge_supp_len;
James Smartcb5172e2010-03-15 11:25:07 -04002067#define SLI4_PAGE_SIZE 4096
James Smart28baac72010-02-12 14:42:03 -05002068 uint32_t word5;
2069#define if_page_sz_SHIFT 0
2070#define if_page_sz_MASK 0x0000ffff
2071#define if_page_sz_WORD word5
2072#define loopbk_scope_SHIFT 24
2073#define loopbk_scope_MASK 0x0000000f
2074#define loopbk_scope_WORD word5
2075#define rq_db_window_SHIFT 28
2076#define rq_db_window_MASK 0x0000000f
2077#define rq_db_window_WORD word5
2078 uint32_t word6;
2079#define eq_pages_SHIFT 0
2080#define eq_pages_MASK 0x0000000f
2081#define eq_pages_WORD word6
2082#define eqe_size_SHIFT 8
2083#define eqe_size_MASK 0x000000ff
2084#define eqe_size_WORD word6
2085 uint32_t word7;
2086#define cq_pages_SHIFT 0
2087#define cq_pages_MASK 0x0000000f
2088#define cq_pages_WORD word7
2089#define cqe_size_SHIFT 8
2090#define cqe_size_MASK 0x000000ff
2091#define cqe_size_WORD word7
2092 uint32_t word8;
2093#define mq_pages_SHIFT 0
2094#define mq_pages_MASK 0x0000000f
2095#define mq_pages_WORD word8
2096#define mqe_size_SHIFT 8
2097#define mqe_size_MASK 0x000000ff
2098#define mqe_size_WORD word8
2099#define mq_elem_cnt_SHIFT 16
2100#define mq_elem_cnt_MASK 0x000000ff
2101#define mq_elem_cnt_WORD word8
2102 uint32_t word9;
2103#define wq_pages_SHIFT 0
2104#define wq_pages_MASK 0x0000ffff
2105#define wq_pages_WORD word9
2106#define wqe_size_SHIFT 8
2107#define wqe_size_MASK 0x000000ff
2108#define wqe_size_WORD word9
2109 uint32_t word10;
2110#define rq_pages_SHIFT 0
2111#define rq_pages_MASK 0x0000ffff
2112#define rq_pages_WORD word10
2113#define rqe_size_SHIFT 8
2114#define rqe_size_MASK 0x000000ff
2115#define rqe_size_WORD word10
2116 uint32_t word11;
2117#define hdr_pages_SHIFT 0
2118#define hdr_pages_MASK 0x0000000f
2119#define hdr_pages_WORD word11
2120#define hdr_size_SHIFT 8
2121#define hdr_size_MASK 0x0000000f
2122#define hdr_size_WORD word11
2123#define hdr_pp_align_SHIFT 16
2124#define hdr_pp_align_MASK 0x0000ffff
2125#define hdr_pp_align_WORD word11
2126 uint32_t word12;
2127#define sgl_pages_SHIFT 0
2128#define sgl_pages_MASK 0x0000000f
2129#define sgl_pages_WORD word12
2130#define sgl_pp_align_SHIFT 16
2131#define sgl_pp_align_MASK 0x0000ffff
2132#define sgl_pp_align_WORD word12
2133 uint32_t rsvd_13_63[51];
2134};
James Smart9589b062011-04-16 11:03:17 -04002135#define SLI4_PAGE_ALIGN(addr) (((addr)+((SLI4_PAGE_SIZE)-1)) \
2136 &(~((SLI4_PAGE_SIZE)-1)))
James Smart28baac72010-02-12 14:42:03 -05002137
James Smartfedd3b72011-02-16 12:39:24 -05002138struct lpfc_sli4_parameters {
2139 uint32_t word0;
2140#define cfg_prot_type_SHIFT 0
2141#define cfg_prot_type_MASK 0x000000FF
2142#define cfg_prot_type_WORD word0
2143 uint32_t word1;
2144#define cfg_ft_SHIFT 0
2145#define cfg_ft_MASK 0x00000001
2146#define cfg_ft_WORD word1
2147#define cfg_sli_rev_SHIFT 4
2148#define cfg_sli_rev_MASK 0x0000000f
2149#define cfg_sli_rev_WORD word1
2150#define cfg_sli_family_SHIFT 8
2151#define cfg_sli_family_MASK 0x0000000f
2152#define cfg_sli_family_WORD word1
2153#define cfg_if_type_SHIFT 12
2154#define cfg_if_type_MASK 0x0000000f
2155#define cfg_if_type_WORD word1
2156#define cfg_sli_hint_1_SHIFT 16
2157#define cfg_sli_hint_1_MASK 0x000000ff
2158#define cfg_sli_hint_1_WORD word1
2159#define cfg_sli_hint_2_SHIFT 24
2160#define cfg_sli_hint_2_MASK 0x0000001f
2161#define cfg_sli_hint_2_WORD word1
2162 uint32_t word2;
2163 uint32_t word3;
2164 uint32_t word4;
2165#define cfg_cqv_SHIFT 14
2166#define cfg_cqv_MASK 0x00000003
2167#define cfg_cqv_WORD word4
2168 uint32_t word5;
2169 uint32_t word6;
2170#define cfg_mqv_SHIFT 14
2171#define cfg_mqv_MASK 0x00000003
2172#define cfg_mqv_WORD word6
2173 uint32_t word7;
2174 uint32_t word8;
2175#define cfg_wqv_SHIFT 14
2176#define cfg_wqv_MASK 0x00000003
2177#define cfg_wqv_WORD word8
2178 uint32_t word9;
2179 uint32_t word10;
2180#define cfg_rqv_SHIFT 14
2181#define cfg_rqv_MASK 0x00000003
2182#define cfg_rqv_WORD word10
2183 uint32_t word11;
2184#define cfg_rq_db_window_SHIFT 28
2185#define cfg_rq_db_window_MASK 0x0000000f
2186#define cfg_rq_db_window_WORD word11
2187 uint32_t word12;
2188#define cfg_fcoe_SHIFT 0
2189#define cfg_fcoe_MASK 0x00000001
2190#define cfg_fcoe_WORD word12
2191#define cfg_phwq_SHIFT 15
2192#define cfg_phwq_MASK 0x00000001
2193#define cfg_phwq_WORD word12
2194#define cfg_loopbk_scope_SHIFT 28
2195#define cfg_loopbk_scope_MASK 0x0000000f
2196#define cfg_loopbk_scope_WORD word12
2197 uint32_t sge_supp_len;
2198 uint32_t word14;
2199#define cfg_sgl_page_cnt_SHIFT 0
2200#define cfg_sgl_page_cnt_MASK 0x0000000f
2201#define cfg_sgl_page_cnt_WORD word14
2202#define cfg_sgl_page_size_SHIFT 8
2203#define cfg_sgl_page_size_MASK 0x000000ff
2204#define cfg_sgl_page_size_WORD word14
2205#define cfg_sgl_pp_align_SHIFT 16
2206#define cfg_sgl_pp_align_MASK 0x000000ff
2207#define cfg_sgl_pp_align_WORD word14
2208 uint32_t word15;
2209 uint32_t word16;
2210 uint32_t word17;
2211 uint32_t word18;
2212 uint32_t word19;
2213};
2214
2215struct lpfc_mbx_get_sli4_parameters {
2216 struct mbox_header header;
2217 struct lpfc_sli4_parameters sli4_parameters;
2218};
2219
James Smartda0436e2009-05-22 14:51:39 -04002220/* Mailbox Completion Queue Error Messages */
2221#define MB_CQE_STATUS_SUCCESS 0x0
2222#define MB_CQE_STATUS_INSUFFICIENT_PRIVILEGES 0x1
2223#define MB_CQE_STATUS_INVALID_PARAMETER 0x2
2224#define MB_CQE_STATUS_INSUFFICIENT_RESOURCES 0x3
2225#define MB_CEQ_STATUS_QUEUE_FLUSHING 0x4
2226#define MB_CQE_STATUS_DMA_FAILED 0x5
2227
2228/* mailbox queue entry structure */
2229struct lpfc_mqe {
2230 uint32_t word0;
2231#define lpfc_mqe_status_SHIFT 16
2232#define lpfc_mqe_status_MASK 0x0000FFFF
2233#define lpfc_mqe_status_WORD word0
2234#define lpfc_mqe_command_SHIFT 8
2235#define lpfc_mqe_command_MASK 0x000000FF
2236#define lpfc_mqe_command_WORD word0
2237 union {
2238 uint32_t mb_words[LPFC_SLI4_MB_WORD_COUNT - 1];
2239 /* sli4 mailbox commands */
2240 struct lpfc_mbx_sli4_config sli4_config;
2241 struct lpfc_mbx_init_vfi init_vfi;
2242 struct lpfc_mbx_reg_vfi reg_vfi;
2243 struct lpfc_mbx_reg_vfi unreg_vfi;
2244 struct lpfc_mbx_init_vpi init_vpi;
2245 struct lpfc_mbx_resume_rpi resume_rpi;
2246 struct lpfc_mbx_read_fcf_tbl read_fcf_tbl;
2247 struct lpfc_mbx_add_fcf_tbl_entry add_fcf_entry;
2248 struct lpfc_mbx_del_fcf_tbl_entry del_fcf_entry;
James Smartecfd03c2010-02-12 14:41:27 -05002249 struct lpfc_mbx_redisc_fcf_tbl redisc_fcf_tbl;
James Smartda0436e2009-05-22 14:51:39 -04002250 struct lpfc_mbx_reg_fcfi reg_fcfi;
2251 struct lpfc_mbx_unreg_fcfi unreg_fcfi;
2252 struct lpfc_mbx_mq_create mq_create;
James Smartb19a0612010-04-06 14:48:51 -04002253 struct lpfc_mbx_mq_create_ext mq_create_ext;
James Smartda0436e2009-05-22 14:51:39 -04002254 struct lpfc_mbx_eq_create eq_create;
2255 struct lpfc_mbx_cq_create cq_create;
2256 struct lpfc_mbx_wq_create wq_create;
2257 struct lpfc_mbx_rq_create rq_create;
2258 struct lpfc_mbx_mq_destroy mq_destroy;
2259 struct lpfc_mbx_eq_destroy eq_destroy;
2260 struct lpfc_mbx_cq_destroy cq_destroy;
2261 struct lpfc_mbx_wq_destroy wq_destroy;
2262 struct lpfc_mbx_rq_destroy rq_destroy;
2263 struct lpfc_mbx_post_sgl_pages post_sgl_pages;
2264 struct lpfc_mbx_nembed_cmd nembed_cmd;
2265 struct lpfc_mbx_read_rev read_rev;
2266 struct lpfc_mbx_read_vpi read_vpi;
2267 struct lpfc_mbx_read_config rd_config;
2268 struct lpfc_mbx_request_features req_ftrs;
2269 struct lpfc_mbx_post_hdr_tmpl hdr_tmpl;
James Smart6669f9b2009-10-02 15:16:45 -04002270 struct lpfc_mbx_query_fw_cfg query_fw_cfg;
James Smart28baac72010-02-12 14:42:03 -05002271 struct lpfc_mbx_supp_pages supp_pages;
James Smartfedd3b72011-02-16 12:39:24 -05002272 struct lpfc_mbx_pc_sli4_params sli4_params;
2273 struct lpfc_mbx_get_sli4_parameters get_sli4_parameters;
James Smartda0436e2009-05-22 14:51:39 -04002274 struct lpfc_mbx_nop nop;
2275 } un;
2276};
2277
2278struct lpfc_mcqe {
2279 uint32_t word0;
2280#define lpfc_mcqe_status_SHIFT 0
2281#define lpfc_mcqe_status_MASK 0x0000FFFF
2282#define lpfc_mcqe_status_WORD word0
2283#define lpfc_mcqe_ext_status_SHIFT 16
2284#define lpfc_mcqe_ext_status_MASK 0x0000FFFF
2285#define lpfc_mcqe_ext_status_WORD word0
2286 uint32_t mcqe_tag0;
2287 uint32_t mcqe_tag1;
2288 uint32_t trailer;
2289#define lpfc_trailer_valid_SHIFT 31
2290#define lpfc_trailer_valid_MASK 0x00000001
2291#define lpfc_trailer_valid_WORD trailer
2292#define lpfc_trailer_async_SHIFT 30
2293#define lpfc_trailer_async_MASK 0x00000001
2294#define lpfc_trailer_async_WORD trailer
2295#define lpfc_trailer_hpi_SHIFT 29
2296#define lpfc_trailer_hpi_MASK 0x00000001
2297#define lpfc_trailer_hpi_WORD trailer
2298#define lpfc_trailer_completed_SHIFT 28
2299#define lpfc_trailer_completed_MASK 0x00000001
2300#define lpfc_trailer_completed_WORD trailer
2301#define lpfc_trailer_consumed_SHIFT 27
2302#define lpfc_trailer_consumed_MASK 0x00000001
2303#define lpfc_trailer_consumed_WORD trailer
2304#define lpfc_trailer_type_SHIFT 16
2305#define lpfc_trailer_type_MASK 0x000000FF
2306#define lpfc_trailer_type_WORD trailer
2307#define lpfc_trailer_code_SHIFT 8
2308#define lpfc_trailer_code_MASK 0x000000FF
2309#define lpfc_trailer_code_WORD trailer
2310#define LPFC_TRAILER_CODE_LINK 0x1
2311#define LPFC_TRAILER_CODE_FCOE 0x2
2312#define LPFC_TRAILER_CODE_DCBX 0x3
James Smartb19a0612010-04-06 14:48:51 -04002313#define LPFC_TRAILER_CODE_GRP5 0x5
James Smart76a95d72010-11-20 23:11:48 -05002314#define LPFC_TRAILER_CODE_FC 0x10
James Smart70f3c072010-12-15 17:57:33 -05002315#define LPFC_TRAILER_CODE_SLI 0x11
James Smartda0436e2009-05-22 14:51:39 -04002316};
2317
2318struct lpfc_acqe_link {
2319 uint32_t word0;
2320#define lpfc_acqe_link_speed_SHIFT 24
2321#define lpfc_acqe_link_speed_MASK 0x000000FF
2322#define lpfc_acqe_link_speed_WORD word0
2323#define LPFC_ASYNC_LINK_SPEED_ZERO 0x0
2324#define LPFC_ASYNC_LINK_SPEED_10MBPS 0x1
2325#define LPFC_ASYNC_LINK_SPEED_100MBPS 0x2
2326#define LPFC_ASYNC_LINK_SPEED_1GBPS 0x3
2327#define LPFC_ASYNC_LINK_SPEED_10GBPS 0x4
2328#define lpfc_acqe_link_duplex_SHIFT 16
2329#define lpfc_acqe_link_duplex_MASK 0x000000FF
2330#define lpfc_acqe_link_duplex_WORD word0
2331#define LPFC_ASYNC_LINK_DUPLEX_NONE 0x0
2332#define LPFC_ASYNC_LINK_DUPLEX_HALF 0x1
2333#define LPFC_ASYNC_LINK_DUPLEX_FULL 0x2
2334#define lpfc_acqe_link_status_SHIFT 8
2335#define lpfc_acqe_link_status_MASK 0x000000FF
2336#define lpfc_acqe_link_status_WORD word0
2337#define LPFC_ASYNC_LINK_STATUS_DOWN 0x0
2338#define LPFC_ASYNC_LINK_STATUS_UP 0x1
2339#define LPFC_ASYNC_LINK_STATUS_LOGICAL_DOWN 0x2
2340#define LPFC_ASYNC_LINK_STATUS_LOGICAL_UP 0x3
James Smart70f3c072010-12-15 17:57:33 -05002341#define lpfc_acqe_link_type_SHIFT 6
2342#define lpfc_acqe_link_type_MASK 0x00000003
2343#define lpfc_acqe_link_type_WORD word0
2344#define lpfc_acqe_link_number_SHIFT 0
2345#define lpfc_acqe_link_number_MASK 0x0000003F
2346#define lpfc_acqe_link_number_WORD word0
James Smartda0436e2009-05-22 14:51:39 -04002347 uint32_t word1;
2348#define lpfc_acqe_link_fault_SHIFT 0
2349#define lpfc_acqe_link_fault_MASK 0x000000FF
2350#define lpfc_acqe_link_fault_WORD word1
2351#define LPFC_ASYNC_LINK_FAULT_NONE 0x0
2352#define LPFC_ASYNC_LINK_FAULT_LOCAL 0x1
2353#define LPFC_ASYNC_LINK_FAULT_REMOTE 0x2
James Smart70f3c072010-12-15 17:57:33 -05002354#define lpfc_acqe_logical_link_speed_SHIFT 16
2355#define lpfc_acqe_logical_link_speed_MASK 0x0000FFFF
2356#define lpfc_acqe_logical_link_speed_WORD word1
James Smartda0436e2009-05-22 14:51:39 -04002357 uint32_t event_tag;
2358 uint32_t trailer;
James Smart70f3c072010-12-15 17:57:33 -05002359#define LPFC_LINK_EVENT_TYPE_PHYSICAL 0x0
2360#define LPFC_LINK_EVENT_TYPE_VIRTUAL 0x1
James Smartda0436e2009-05-22 14:51:39 -04002361};
2362
James Smart70f3c072010-12-15 17:57:33 -05002363struct lpfc_acqe_fip {
James Smart6669f9b2009-10-02 15:16:45 -04002364 uint32_t index;
James Smartda0436e2009-05-22 14:51:39 -04002365 uint32_t word1;
James Smart70f3c072010-12-15 17:57:33 -05002366#define lpfc_acqe_fip_fcf_count_SHIFT 0
2367#define lpfc_acqe_fip_fcf_count_MASK 0x0000FFFF
2368#define lpfc_acqe_fip_fcf_count_WORD word1
2369#define lpfc_acqe_fip_event_type_SHIFT 16
2370#define lpfc_acqe_fip_event_type_MASK 0x0000FFFF
2371#define lpfc_acqe_fip_event_type_WORD word1
James Smartda0436e2009-05-22 14:51:39 -04002372 uint32_t event_tag;
2373 uint32_t trailer;
James Smart70f3c072010-12-15 17:57:33 -05002374#define LPFC_FIP_EVENT_TYPE_NEW_FCF 0x1
2375#define LPFC_FIP_EVENT_TYPE_FCF_TABLE_FULL 0x2
2376#define LPFC_FIP_EVENT_TYPE_FCF_DEAD 0x3
2377#define LPFC_FIP_EVENT_TYPE_CVL 0x4
2378#define LPFC_FIP_EVENT_TYPE_FCF_PARAM_MOD 0x5
James Smartda0436e2009-05-22 14:51:39 -04002379};
2380
2381struct lpfc_acqe_dcbx {
2382 uint32_t tlv_ttl;
2383 uint32_t reserved;
2384 uint32_t event_tag;
2385 uint32_t trailer;
2386};
2387
James Smartb19a0612010-04-06 14:48:51 -04002388struct lpfc_acqe_grp5 {
2389 uint32_t word0;
James Smart70f3c072010-12-15 17:57:33 -05002390#define lpfc_acqe_grp5_type_SHIFT 6
2391#define lpfc_acqe_grp5_type_MASK 0x00000003
2392#define lpfc_acqe_grp5_type_WORD word0
2393#define lpfc_acqe_grp5_number_SHIFT 0
2394#define lpfc_acqe_grp5_number_MASK 0x0000003F
2395#define lpfc_acqe_grp5_number_WORD word0
James Smartb19a0612010-04-06 14:48:51 -04002396 uint32_t word1;
2397#define lpfc_acqe_grp5_llink_spd_SHIFT 16
2398#define lpfc_acqe_grp5_llink_spd_MASK 0x0000FFFF
2399#define lpfc_acqe_grp5_llink_spd_WORD word1
2400 uint32_t event_tag;
2401 uint32_t trailer;
2402};
2403
James Smart70f3c072010-12-15 17:57:33 -05002404struct lpfc_acqe_fc_la {
2405 uint32_t word0;
2406#define lpfc_acqe_fc_la_speed_SHIFT 24
2407#define lpfc_acqe_fc_la_speed_MASK 0x000000FF
2408#define lpfc_acqe_fc_la_speed_WORD word0
2409#define LPFC_FC_LA_SPEED_UNKOWN 0x0
2410#define LPFC_FC_LA_SPEED_1G 0x1
2411#define LPFC_FC_LA_SPEED_2G 0x2
2412#define LPFC_FC_LA_SPEED_4G 0x4
2413#define LPFC_FC_LA_SPEED_8G 0x8
2414#define LPFC_FC_LA_SPEED_10G 0xA
2415#define LPFC_FC_LA_SPEED_16G 0x10
2416#define lpfc_acqe_fc_la_topology_SHIFT 16
2417#define lpfc_acqe_fc_la_topology_MASK 0x000000FF
2418#define lpfc_acqe_fc_la_topology_WORD word0
2419#define LPFC_FC_LA_TOP_UNKOWN 0x0
2420#define LPFC_FC_LA_TOP_P2P 0x1
2421#define LPFC_FC_LA_TOP_FCAL 0x2
2422#define LPFC_FC_LA_TOP_INTERNAL_LOOP 0x3
2423#define LPFC_FC_LA_TOP_SERDES_LOOP 0x4
2424#define lpfc_acqe_fc_la_att_type_SHIFT 8
2425#define lpfc_acqe_fc_la_att_type_MASK 0x000000FF
2426#define lpfc_acqe_fc_la_att_type_WORD word0
2427#define LPFC_FC_LA_TYPE_LINK_UP 0x1
2428#define LPFC_FC_LA_TYPE_LINK_DOWN 0x2
2429#define LPFC_FC_LA_TYPE_NO_HARD_ALPA 0x3
2430#define lpfc_acqe_fc_la_port_type_SHIFT 6
2431#define lpfc_acqe_fc_la_port_type_MASK 0x00000003
2432#define lpfc_acqe_fc_la_port_type_WORD word0
2433#define LPFC_LINK_TYPE_ETHERNET 0x0
2434#define LPFC_LINK_TYPE_FC 0x1
2435#define lpfc_acqe_fc_la_port_number_SHIFT 0
2436#define lpfc_acqe_fc_la_port_number_MASK 0x0000003F
2437#define lpfc_acqe_fc_la_port_number_WORD word0
2438 uint32_t word1;
2439#define lpfc_acqe_fc_la_llink_spd_SHIFT 16
2440#define lpfc_acqe_fc_la_llink_spd_MASK 0x0000FFFF
2441#define lpfc_acqe_fc_la_llink_spd_WORD word1
2442#define lpfc_acqe_fc_la_fault_SHIFT 0
2443#define lpfc_acqe_fc_la_fault_MASK 0x000000FF
2444#define lpfc_acqe_fc_la_fault_WORD word1
2445#define LPFC_FC_LA_FAULT_NONE 0x0
2446#define LPFC_FC_LA_FAULT_LOCAL 0x1
2447#define LPFC_FC_LA_FAULT_REMOTE 0x2
2448 uint32_t event_tag;
2449 uint32_t trailer;
2450#define LPFC_FC_LA_EVENT_TYPE_FC_LINK 0x1
2451#define LPFC_FC_LA_EVENT_TYPE_SHARED_LINK 0x2
2452};
2453
2454struct lpfc_acqe_sli {
2455 uint32_t event_data1;
2456 uint32_t event_data2;
2457 uint32_t reserved;
2458 uint32_t trailer;
2459#define LPFC_SLI_EVENT_TYPE_PORT_ERROR 0x1
2460#define LPFC_SLI_EVENT_TYPE_OVER_TEMP 0x2
2461#define LPFC_SLI_EVENT_TYPE_NORM_TEMP 0x3
2462#define LPFC_SLI_EVENT_TYPE_NVLOG_POST 0x4
2463#define LPFC_SLI_EVENT_TYPE_DIAG_DUMP 0x5
2464};
2465
James Smartda0436e2009-05-22 14:51:39 -04002466/*
2467 * Define the bootstrap mailbox (bmbx) region used to communicate
2468 * mailbox command between the host and port. The mailbox consists
2469 * of a payload area of 256 bytes and a completion queue of length
2470 * 16 bytes.
2471 */
2472struct lpfc_bmbx_create {
2473 struct lpfc_mqe mqe;
2474 struct lpfc_mcqe mcqe;
2475};
2476
2477#define SGL_ALIGN_SZ 64
2478#define SGL_PAGE_SIZE 4096
2479/* align SGL addr on a size boundary - adjust address up */
James Smart5ffc2662009-11-18 15:39:44 -05002480#define NO_XRI ((uint16_t)-1)
2481
James Smartda0436e2009-05-22 14:51:39 -04002482struct wqe_common {
2483 uint32_t word6;
James Smart6669f9b2009-10-02 15:16:45 -04002484#define wqe_xri_tag_SHIFT 0
2485#define wqe_xri_tag_MASK 0x0000FFFF
2486#define wqe_xri_tag_WORD word6
James Smartda0436e2009-05-22 14:51:39 -04002487#define wqe_ctxt_tag_SHIFT 16
2488#define wqe_ctxt_tag_MASK 0x0000FFFF
2489#define wqe_ctxt_tag_WORD word6
2490 uint32_t word7;
2491#define wqe_ct_SHIFT 2
2492#define wqe_ct_MASK 0x00000003
2493#define wqe_ct_WORD word7
2494#define wqe_status_SHIFT 4
2495#define wqe_status_MASK 0x0000000f
2496#define wqe_status_WORD word7
2497#define wqe_cmnd_SHIFT 8
2498#define wqe_cmnd_MASK 0x000000ff
2499#define wqe_cmnd_WORD word7
2500#define wqe_class_SHIFT 16
2501#define wqe_class_MASK 0x00000007
2502#define wqe_class_WORD word7
2503#define wqe_pu_SHIFT 20
2504#define wqe_pu_MASK 0x00000003
2505#define wqe_pu_WORD word7
2506#define wqe_erp_SHIFT 22
2507#define wqe_erp_MASK 0x00000001
2508#define wqe_erp_WORD word7
2509#define wqe_lnk_SHIFT 23
2510#define wqe_lnk_MASK 0x00000001
2511#define wqe_lnk_WORD word7
2512#define wqe_tmo_SHIFT 24
2513#define wqe_tmo_MASK 0x000000ff
2514#define wqe_tmo_WORD word7
2515 uint32_t abort_tag; /* word 8 in WQE */
2516 uint32_t word9;
2517#define wqe_reqtag_SHIFT 0
2518#define wqe_reqtag_MASK 0x0000FFFF
2519#define wqe_reqtag_WORD word9
James Smartc31098c2011-04-16 11:03:33 -04002520#define wqe_temp_rpi_SHIFT 16
2521#define wqe_temp_rpi_MASK 0x0000FFFF
2522#define wqe_temp_rpi_WORD word9
James Smartda0436e2009-05-22 14:51:39 -04002523#define wqe_rcvoxid_SHIFT 16
James Smartf0d9bcc2010-10-22 11:07:09 -04002524#define wqe_rcvoxid_MASK 0x0000FFFF
2525#define wqe_rcvoxid_WORD word9
James Smartda0436e2009-05-22 14:51:39 -04002526 uint32_t word10;
James Smartf0d9bcc2010-10-22 11:07:09 -04002527#define wqe_ebde_cnt_SHIFT 0
James Smart2fcee4b2010-12-15 17:57:46 -05002528#define wqe_ebde_cnt_MASK 0x0000000f
James Smartf0d9bcc2010-10-22 11:07:09 -04002529#define wqe_ebde_cnt_WORD word10
2530#define wqe_lenloc_SHIFT 7
2531#define wqe_lenloc_MASK 0x00000003
2532#define wqe_lenloc_WORD word10
2533#define LPFC_WQE_LENLOC_NONE 0
2534#define LPFC_WQE_LENLOC_WORD3 1
2535#define LPFC_WQE_LENLOC_WORD12 2
2536#define LPFC_WQE_LENLOC_WORD4 3
2537#define wqe_qosd_SHIFT 9
2538#define wqe_qosd_MASK 0x00000001
2539#define wqe_qosd_WORD word10
2540#define wqe_xbl_SHIFT 11
2541#define wqe_xbl_MASK 0x00000001
2542#define wqe_xbl_WORD word10
2543#define wqe_iod_SHIFT 13
2544#define wqe_iod_MASK 0x00000001
2545#define wqe_iod_WORD word10
2546#define LPFC_WQE_IOD_WRITE 0
2547#define LPFC_WQE_IOD_READ 1
2548#define wqe_dbde_SHIFT 14
2549#define wqe_dbde_MASK 0x00000001
2550#define wqe_dbde_WORD word10
2551#define wqe_wqes_SHIFT 15
2552#define wqe_wqes_MASK 0x00000001
2553#define wqe_wqes_WORD word10
James Smartfedd3b72011-02-16 12:39:24 -05002554/* Note that this field overlaps above fields */
2555#define wqe_wqid_SHIFT 1
James Smart9589b062011-04-16 11:03:17 -04002556#define wqe_wqid_MASK 0x00007fff
James Smartfedd3b72011-02-16 12:39:24 -05002557#define wqe_wqid_WORD word10
James Smartda0436e2009-05-22 14:51:39 -04002558#define wqe_pri_SHIFT 16
2559#define wqe_pri_MASK 0x00000007
2560#define wqe_pri_WORD word10
2561#define wqe_pv_SHIFT 19
2562#define wqe_pv_MASK 0x00000001
2563#define wqe_pv_WORD word10
2564#define wqe_xc_SHIFT 21
2565#define wqe_xc_MASK 0x00000001
2566#define wqe_xc_WORD word10
2567#define wqe_ccpe_SHIFT 23
2568#define wqe_ccpe_MASK 0x00000001
2569#define wqe_ccpe_WORD word10
2570#define wqe_ccp_SHIFT 24
James Smartf0d9bcc2010-10-22 11:07:09 -04002571#define wqe_ccp_MASK 0x000000ff
2572#define wqe_ccp_WORD word10
James Smartda0436e2009-05-22 14:51:39 -04002573 uint32_t word11;
James Smartf0d9bcc2010-10-22 11:07:09 -04002574#define wqe_cmd_type_SHIFT 0
2575#define wqe_cmd_type_MASK 0x0000000f
2576#define wqe_cmd_type_WORD word11
2577#define wqe_els_id_SHIFT 4
2578#define wqe_els_id_MASK 0x00000003
2579#define wqe_els_id_WORD word11
2580#define LPFC_ELS_ID_FLOGI 3
2581#define LPFC_ELS_ID_FDISC 2
2582#define LPFC_ELS_ID_LOGO 1
2583#define LPFC_ELS_ID_DEFAULT 0
2584#define wqe_wqec_SHIFT 7
2585#define wqe_wqec_MASK 0x00000001
2586#define wqe_wqec_WORD word11
2587#define wqe_cqid_SHIFT 16
2588#define wqe_cqid_MASK 0x0000ffff
2589#define wqe_cqid_WORD word11
2590#define LPFC_WQE_CQ_ID_DEFAULT 0xffff
James Smartda0436e2009-05-22 14:51:39 -04002591};
2592
2593struct wqe_did {
2594 uint32_t word5;
2595#define wqe_els_did_SHIFT 0
2596#define wqe_els_did_MASK 0x00FFFFFF
2597#define wqe_els_did_WORD word5
James Smart6669f9b2009-10-02 15:16:45 -04002598#define wqe_xmit_bls_pt_SHIFT 28
2599#define wqe_xmit_bls_pt_MASK 0x00000003
2600#define wqe_xmit_bls_pt_WORD word5
James Smartda0436e2009-05-22 14:51:39 -04002601#define wqe_xmit_bls_ar_SHIFT 30
2602#define wqe_xmit_bls_ar_MASK 0x00000001
2603#define wqe_xmit_bls_ar_WORD word5
2604#define wqe_xmit_bls_xo_SHIFT 31
2605#define wqe_xmit_bls_xo_MASK 0x00000001
2606#define wqe_xmit_bls_xo_WORD word5
2607};
2608
James Smartf0d9bcc2010-10-22 11:07:09 -04002609struct lpfc_wqe_generic{
2610 struct ulp_bde64 bde;
2611 uint32_t word3;
2612 uint32_t word4;
2613 uint32_t word5;
2614 struct wqe_common wqe_com;
2615 uint32_t payload[4];
2616};
2617
James Smartda0436e2009-05-22 14:51:39 -04002618struct els_request64_wqe {
2619 struct ulp_bde64 bde;
2620 uint32_t payload_len;
2621 uint32_t word4;
2622#define els_req64_sid_SHIFT 0
2623#define els_req64_sid_MASK 0x00FFFFFF
2624#define els_req64_sid_WORD word4
2625#define els_req64_sp_SHIFT 24
2626#define els_req64_sp_MASK 0x00000001
2627#define els_req64_sp_WORD word4
2628#define els_req64_vf_SHIFT 25
2629#define els_req64_vf_MASK 0x00000001
2630#define els_req64_vf_WORD word4
2631 struct wqe_did wqe_dest;
2632 struct wqe_common wqe_com; /* words 6-11 */
2633 uint32_t word12;
2634#define els_req64_vfid_SHIFT 1
2635#define els_req64_vfid_MASK 0x00000FFF
2636#define els_req64_vfid_WORD word12
2637#define els_req64_pri_SHIFT 13
2638#define els_req64_pri_MASK 0x00000007
2639#define els_req64_pri_WORD word12
2640 uint32_t word13;
2641#define els_req64_hopcnt_SHIFT 24
2642#define els_req64_hopcnt_MASK 0x000000ff
2643#define els_req64_hopcnt_WORD word13
2644 uint32_t reserved[2];
2645};
2646
2647struct xmit_els_rsp64_wqe {
2648 struct ulp_bde64 bde;
James Smartf0d9bcc2010-10-22 11:07:09 -04002649 uint32_t response_payload_len;
James Smartda0436e2009-05-22 14:51:39 -04002650 uint32_t rsvd4;
James Smartf0d9bcc2010-10-22 11:07:09 -04002651 struct wqe_did wqe_dest;
James Smartda0436e2009-05-22 14:51:39 -04002652 struct wqe_common wqe_com; /* words 6-11 */
James Smartc31098c2011-04-16 11:03:33 -04002653 uint32_t word12;
2654#define wqe_rsp_temp_rpi_SHIFT 0
2655#define wqe_rsp_temp_rpi_MASK 0x0000FFFF
2656#define wqe_rsp_temp_rpi_WORD word12
2657 uint32_t rsvd_13_15[3];
James Smartda0436e2009-05-22 14:51:39 -04002658};
2659
2660struct xmit_bls_rsp64_wqe {
2661 uint32_t payload0;
James Smart6669f9b2009-10-02 15:16:45 -04002662/* Payload0 for BA_ACC */
2663#define xmit_bls_rsp64_acc_seq_id_SHIFT 16
2664#define xmit_bls_rsp64_acc_seq_id_MASK 0x000000ff
2665#define xmit_bls_rsp64_acc_seq_id_WORD payload0
2666#define xmit_bls_rsp64_acc_seq_id_vald_SHIFT 24
2667#define xmit_bls_rsp64_acc_seq_id_vald_MASK 0x000000ff
2668#define xmit_bls_rsp64_acc_seq_id_vald_WORD payload0
2669/* Payload0 for BA_RJT */
2670#define xmit_bls_rsp64_rjt_vspec_SHIFT 0
2671#define xmit_bls_rsp64_rjt_vspec_MASK 0x000000ff
2672#define xmit_bls_rsp64_rjt_vspec_WORD payload0
2673#define xmit_bls_rsp64_rjt_expc_SHIFT 8
2674#define xmit_bls_rsp64_rjt_expc_MASK 0x000000ff
2675#define xmit_bls_rsp64_rjt_expc_WORD payload0
2676#define xmit_bls_rsp64_rjt_rsnc_SHIFT 16
2677#define xmit_bls_rsp64_rjt_rsnc_MASK 0x000000ff
2678#define xmit_bls_rsp64_rjt_rsnc_WORD payload0
James Smartda0436e2009-05-22 14:51:39 -04002679 uint32_t word1;
2680#define xmit_bls_rsp64_rxid_SHIFT 0
2681#define xmit_bls_rsp64_rxid_MASK 0x0000ffff
2682#define xmit_bls_rsp64_rxid_WORD word1
2683#define xmit_bls_rsp64_oxid_SHIFT 16
2684#define xmit_bls_rsp64_oxid_MASK 0x0000ffff
2685#define xmit_bls_rsp64_oxid_WORD word1
2686 uint32_t word2;
James Smart6669f9b2009-10-02 15:16:45 -04002687#define xmit_bls_rsp64_seqcnthi_SHIFT 0
James Smartda0436e2009-05-22 14:51:39 -04002688#define xmit_bls_rsp64_seqcnthi_MASK 0x0000ffff
2689#define xmit_bls_rsp64_seqcnthi_WORD word2
James Smart6669f9b2009-10-02 15:16:45 -04002690#define xmit_bls_rsp64_seqcntlo_SHIFT 16
2691#define xmit_bls_rsp64_seqcntlo_MASK 0x0000ffff
2692#define xmit_bls_rsp64_seqcntlo_WORD word2
James Smartda0436e2009-05-22 14:51:39 -04002693 uint32_t rsrvd3;
2694 uint32_t rsrvd4;
2695 struct wqe_did wqe_dest;
2696 struct wqe_common wqe_com; /* words 6-11 */
2697 uint32_t rsvd_12_15[4];
2698};
James Smart6669f9b2009-10-02 15:16:45 -04002699
James Smartda0436e2009-05-22 14:51:39 -04002700struct wqe_rctl_dfctl {
2701 uint32_t word5;
2702#define wqe_si_SHIFT 2
2703#define wqe_si_MASK 0x000000001
2704#define wqe_si_WORD word5
2705#define wqe_la_SHIFT 3
2706#define wqe_la_MASK 0x000000001
2707#define wqe_la_WORD word5
2708#define wqe_ls_SHIFT 7
2709#define wqe_ls_MASK 0x000000001
2710#define wqe_ls_WORD word5
2711#define wqe_dfctl_SHIFT 8
2712#define wqe_dfctl_MASK 0x0000000ff
2713#define wqe_dfctl_WORD word5
2714#define wqe_type_SHIFT 16
2715#define wqe_type_MASK 0x0000000ff
2716#define wqe_type_WORD word5
2717#define wqe_rctl_SHIFT 24
2718#define wqe_rctl_MASK 0x0000000ff
2719#define wqe_rctl_WORD word5
2720};
2721
2722struct xmit_seq64_wqe {
2723 struct ulp_bde64 bde;
James Smartf0d9bcc2010-10-22 11:07:09 -04002724 uint32_t rsvd3;
James Smartda0436e2009-05-22 14:51:39 -04002725 uint32_t relative_offset;
2726 struct wqe_rctl_dfctl wge_ctl;
2727 struct wqe_common wqe_com; /* words 6-11 */
James Smartda0436e2009-05-22 14:51:39 -04002728 uint32_t xmit_len;
2729 uint32_t rsvd_12_15[3];
2730};
2731struct xmit_bcast64_wqe {
2732 struct ulp_bde64 bde;
James Smartf0d9bcc2010-10-22 11:07:09 -04002733 uint32_t seq_payload_len;
James Smartda0436e2009-05-22 14:51:39 -04002734 uint32_t rsvd4;
2735 struct wqe_rctl_dfctl wge_ctl; /* word 5 */
2736 struct wqe_common wqe_com; /* words 6-11 */
2737 uint32_t rsvd_12_15[4];
2738};
2739
2740struct gen_req64_wqe {
2741 struct ulp_bde64 bde;
James Smartf0d9bcc2010-10-22 11:07:09 -04002742 uint32_t request_payload_len;
2743 uint32_t relative_offset;
James Smartda0436e2009-05-22 14:51:39 -04002744 struct wqe_rctl_dfctl wge_ctl; /* word 5 */
2745 struct wqe_common wqe_com; /* words 6-11 */
2746 uint32_t rsvd_12_15[4];
2747};
2748
2749struct create_xri_wqe {
2750 uint32_t rsrvd[5]; /* words 0-4 */
2751 struct wqe_did wqe_dest; /* word 5 */
2752 struct wqe_common wqe_com; /* words 6-11 */
2753 uint32_t rsvd_12_15[4]; /* word 12-15 */
2754};
2755
2756#define T_REQUEST_TAG 3
2757#define T_XRI_TAG 1
2758
2759struct abort_cmd_wqe {
2760 uint32_t rsrvd[3];
2761 uint32_t word3;
2762#define abort_cmd_ia_SHIFT 0
2763#define abort_cmd_ia_MASK 0x000000001
2764#define abort_cmd_ia_WORD word3
2765#define abort_cmd_criteria_SHIFT 8
2766#define abort_cmd_criteria_MASK 0x0000000ff
2767#define abort_cmd_criteria_WORD word3
2768 uint32_t rsrvd4;
2769 uint32_t rsrvd5;
2770 struct wqe_common wqe_com; /* words 6-11 */
2771 uint32_t rsvd_12_15[4]; /* word 12-15 */
2772};
2773
2774struct fcp_iwrite64_wqe {
2775 struct ulp_bde64 bde;
James Smartf0d9bcc2010-10-22 11:07:09 -04002776 uint32_t payload_offset_len;
James Smartda0436e2009-05-22 14:51:39 -04002777 uint32_t total_xfer_len;
2778 uint32_t initial_xfer_len;
2779 struct wqe_common wqe_com; /* words 6-11 */
James Smartfedd3b72011-02-16 12:39:24 -05002780 uint32_t rsrvd12;
2781 struct ulp_bde64 ph_bde; /* words 13-15 */
James Smartda0436e2009-05-22 14:51:39 -04002782};
2783
2784struct fcp_iread64_wqe {
2785 struct ulp_bde64 bde;
James Smartf0d9bcc2010-10-22 11:07:09 -04002786 uint32_t payload_offset_len; /* word 3 */
James Smartda0436e2009-05-22 14:51:39 -04002787 uint32_t total_xfer_len; /* word 4 */
2788 uint32_t rsrvd5; /* word 5 */
2789 struct wqe_common wqe_com; /* words 6-11 */
James Smartfedd3b72011-02-16 12:39:24 -05002790 uint32_t rsrvd12;
2791 struct ulp_bde64 ph_bde; /* words 13-15 */
James Smartda0436e2009-05-22 14:51:39 -04002792};
2793
2794struct fcp_icmnd64_wqe {
James Smartf0d9bcc2010-10-22 11:07:09 -04002795 struct ulp_bde64 bde; /* words 0-2 */
2796 uint32_t rsrvd3; /* word 3 */
2797 uint32_t rsrvd4; /* word 4 */
2798 uint32_t rsrvd5; /* word 5 */
James Smartda0436e2009-05-22 14:51:39 -04002799 struct wqe_common wqe_com; /* words 6-11 */
James Smartf0d9bcc2010-10-22 11:07:09 -04002800 uint32_t rsvd_12_15[4]; /* word 12-15 */
James Smartda0436e2009-05-22 14:51:39 -04002801};
2802
2803
2804union lpfc_wqe {
2805 uint32_t words[16];
2806 struct lpfc_wqe_generic generic;
2807 struct fcp_icmnd64_wqe fcp_icmd;
2808 struct fcp_iread64_wqe fcp_iread;
2809 struct fcp_iwrite64_wqe fcp_iwrite;
2810 struct abort_cmd_wqe abort_cmd;
2811 struct create_xri_wqe create_xri;
2812 struct xmit_bcast64_wqe xmit_bcast64;
2813 struct xmit_seq64_wqe xmit_sequence;
2814 struct xmit_bls_rsp64_wqe xmit_bls_rsp;
2815 struct xmit_els_rsp64_wqe xmit_els_rsp;
2816 struct els_request64_wqe els_req;
2817 struct gen_req64_wqe gen_req;
2818};
2819
2820#define FCP_COMMAND 0x0
2821#define FCP_COMMAND_DATA_OUT 0x1
2822#define ELS_COMMAND_NON_FIP 0xC
2823#define ELS_COMMAND_FIP 0xD
2824#define OTHER_COMMAND 0x8
2825