blob: 56f77df1ffacf9cceae1bb9140956fc44aa472df [file] [log] [blame]
Tony Lindgrenb824efa2006-04-02 17:46:20 +01001/*
2 * linux/arch/arm/mach-omap2/prcm.c
3 *
4 * OMAP 24xx Power Reset and Clock Management (PRCM) functions
5 *
6 * Copyright (C) 2005 Nokia Corporation
7 *
8 * Written by Tony Lindgren <tony.lindgren@nokia.com>
9 *
Rajendra Nayakc171a252008-09-26 17:48:31 +053010 * Copyright (C) 2007 Texas Instruments, Inc.
11 * Rajendra Nayak <rnayak@ti.com>
12 *
Tony Lindgrenb824efa2006-04-02 17:46:20 +010013 * Some pieces of code Copyright (C) 2005 Texas Instruments, Inc.
14 *
15 * This program is free software; you can redistribute it and/or modify
16 * it under the terms of the GNU General Public License version 2 as
17 * published by the Free Software Foundation.
18 */
Tony Lindgrenb824efa2006-04-02 17:46:20 +010019#include <linux/module.h>
20#include <linux/init.h>
21#include <linux/clk.h>
Tony Lindgrena58caad2008-07-03 12:24:44 +030022#include <linux/io.h>
Paul Walmsley72350b22009-07-24 19:44:03 -060023#include <linux/delay.h>
Tony Lindgrenb824efa2006-04-02 17:46:20 +010024
Tony Lindgrence491cf2009-10-20 09:40:47 -070025#include <plat/common.h>
26#include <plat/prcm.h>
Rajendra Nayakc171a252008-09-26 17:48:31 +053027#include <plat/irqs.h>
28#include <plat/control.h>
Paul Walmsley44595982008-03-18 10:04:51 +020029
Tony Lindgrena58caad2008-07-03 12:24:44 +030030#include "clock.h"
Rajendra Nayakc171a252008-09-26 17:48:31 +053031#include "cm.h"
Paul Walmsley44595982008-03-18 10:04:51 +020032#include "prm.h"
33#include "prm-regbits-24xx.h"
Tony Lindgrenb824efa2006-04-02 17:46:20 +010034
Tony Lindgrena58caad2008-07-03 12:24:44 +030035static void __iomem *prm_base;
36static void __iomem *cm_base;
37
Paul Walmsley72350b22009-07-24 19:44:03 -060038#define MAX_MODULE_ENABLE_WAIT 100000
39
Rajendra Nayakc171a252008-09-26 17:48:31 +053040struct omap3_prcm_regs {
41 u32 control_padconf_sys_nirq;
42 u32 iva2_cm_clksel2;
43 u32 cm_sysconfig;
44 u32 sgx_cm_clksel;
45 u32 wkup_cm_clksel;
46 u32 dss_cm_clksel;
47 u32 cam_cm_clksel;
48 u32 per_cm_clksel;
49 u32 emu_cm_clksel;
50 u32 emu_cm_clkstctrl;
51 u32 pll_cm_autoidle2;
52 u32 pll_cm_clksel4;
53 u32 pll_cm_clksel5;
54 u32 pll_cm_clken;
55 u32 pll_cm_clken2;
56 u32 cm_polctrl;
57 u32 iva2_cm_fclken;
58 u32 iva2_cm_clken_pll;
59 u32 core_cm_fclken1;
60 u32 core_cm_fclken3;
61 u32 sgx_cm_fclken;
62 u32 wkup_cm_fclken;
63 u32 dss_cm_fclken;
64 u32 cam_cm_fclken;
65 u32 per_cm_fclken;
66 u32 usbhost_cm_fclken;
67 u32 core_cm_iclken1;
68 u32 core_cm_iclken2;
69 u32 core_cm_iclken3;
70 u32 sgx_cm_iclken;
71 u32 wkup_cm_iclken;
72 u32 dss_cm_iclken;
73 u32 cam_cm_iclken;
74 u32 per_cm_iclken;
75 u32 usbhost_cm_iclken;
76 u32 iva2_cm_autiidle2;
77 u32 mpu_cm_autoidle2;
78 u32 pll_cm_autoidle;
79 u32 iva2_cm_clkstctrl;
80 u32 mpu_cm_clkstctrl;
81 u32 core_cm_clkstctrl;
82 u32 sgx_cm_clkstctrl;
83 u32 dss_cm_clkstctrl;
84 u32 cam_cm_clkstctrl;
85 u32 per_cm_clkstctrl;
86 u32 neon_cm_clkstctrl;
87 u32 usbhost_cm_clkstctrl;
88 u32 core_cm_autoidle1;
89 u32 core_cm_autoidle2;
90 u32 core_cm_autoidle3;
91 u32 wkup_cm_autoidle;
92 u32 dss_cm_autoidle;
93 u32 cam_cm_autoidle;
94 u32 per_cm_autoidle;
95 u32 usbhost_cm_autoidle;
96 u32 sgx_cm_sleepdep;
97 u32 dss_cm_sleepdep;
98 u32 cam_cm_sleepdep;
99 u32 per_cm_sleepdep;
100 u32 usbhost_cm_sleepdep;
101 u32 cm_clkout_ctrl;
102 u32 prm_clkout_ctrl;
103 u32 sgx_pm_wkdep;
104 u32 dss_pm_wkdep;
105 u32 cam_pm_wkdep;
106 u32 per_pm_wkdep;
107 u32 neon_pm_wkdep;
108 u32 usbhost_pm_wkdep;
109 u32 core_pm_mpugrpsel1;
110 u32 iva2_pm_ivagrpsel1;
111 u32 core_pm_mpugrpsel3;
112 u32 core_pm_ivagrpsel3;
113 u32 wkup_pm_mpugrpsel;
114 u32 wkup_pm_ivagrpsel;
115 u32 per_pm_mpugrpsel;
116 u32 per_pm_ivagrpsel;
117 u32 wkup_pm_wken;
118};
119
120struct omap3_prcm_regs prcm_context;
121
Tony Lindgrenb824efa2006-04-02 17:46:20 +0100122u32 omap_prcm_get_reset_sources(void)
123{
Tony Lindgrenff00fcc2008-07-03 12:24:44 +0300124 /* XXX This presumably needs modification for 34XX */
Paul Walmsley44595982008-03-18 10:04:51 +0200125 return prm_read_mod_reg(WKUP_MOD, RM_RSTST) & 0x7f;
Tony Lindgrenb824efa2006-04-02 17:46:20 +0100126}
127EXPORT_SYMBOL(omap_prcm_get_reset_sources);
128
129/* Resets clock rates and reboots the system. Only called from system.h */
130void omap_prcm_arch_reset(char mode)
131{
Tony Lindgrenff00fcc2008-07-03 12:24:44 +0300132 s16 prcm_offs;
Tony Lindgrenae78dcf2006-09-25 12:41:20 +0300133 omap2_clk_prepare_for_reboot();
Paul Walmsley44595982008-03-18 10:04:51 +0200134
Tony Lindgrenff00fcc2008-07-03 12:24:44 +0300135 if (cpu_is_omap24xx())
136 prcm_offs = WKUP_MOD;
137 else if (cpu_is_omap34xx())
138 prcm_offs = OMAP3430_GR_MOD;
139 else
140 WARN_ON(1);
141
142 prm_set_mod_reg_bits(OMAP_RST_DPLL3, prcm_offs, RM_RSTCTRL);
Tony Lindgrenb824efa2006-04-02 17:46:20 +0100143}
Tony Lindgrena58caad2008-07-03 12:24:44 +0300144
145static inline u32 __omap_prcm_read(void __iomem *base, s16 module, u16 reg)
146{
147 BUG_ON(!base);
148 return __raw_readl(base + module + reg);
149}
150
151static inline void __omap_prcm_write(u32 value, void __iomem *base,
152 s16 module, u16 reg)
153{
154 BUG_ON(!base);
155 __raw_writel(value, base + module + reg);
156}
157
158/* Read a register in a PRM module */
159u32 prm_read_mod_reg(s16 module, u16 idx)
160{
161 return __omap_prcm_read(prm_base, module, idx);
162}
163EXPORT_SYMBOL(prm_read_mod_reg);
164
165/* Write into a register in a PRM module */
166void prm_write_mod_reg(u32 val, s16 module, u16 idx)
167{
168 __omap_prcm_write(val, prm_base, module, idx);
169}
170EXPORT_SYMBOL(prm_write_mod_reg);
171
Tony Lindgrenff00fcc2008-07-03 12:24:44 +0300172/* Read-modify-write a register in a PRM module. Caller must lock */
173u32 prm_rmw_mod_reg_bits(u32 mask, u32 bits, s16 module, s16 idx)
174{
175 u32 v;
176
177 v = prm_read_mod_reg(module, idx);
178 v &= ~mask;
179 v |= bits;
180 prm_write_mod_reg(v, module, idx);
181
182 return v;
183}
184EXPORT_SYMBOL(prm_rmw_mod_reg_bits);
185
Tony Lindgrena58caad2008-07-03 12:24:44 +0300186/* Read a register in a CM module */
187u32 cm_read_mod_reg(s16 module, u16 idx)
188{
189 return __omap_prcm_read(cm_base, module, idx);
190}
191EXPORT_SYMBOL(cm_read_mod_reg);
192
193/* Write into a register in a CM module */
194void cm_write_mod_reg(u32 val, s16 module, u16 idx)
195{
196 __omap_prcm_write(val, cm_base, module, idx);
197}
198EXPORT_SYMBOL(cm_write_mod_reg);
199
Tony Lindgrenff00fcc2008-07-03 12:24:44 +0300200/* Read-modify-write a register in a CM module. Caller must lock */
201u32 cm_rmw_mod_reg_bits(u32 mask, u32 bits, s16 module, s16 idx)
202{
203 u32 v;
204
205 v = cm_read_mod_reg(module, idx);
206 v &= ~mask;
207 v |= bits;
208 cm_write_mod_reg(v, module, idx);
209
210 return v;
211}
212EXPORT_SYMBOL(cm_rmw_mod_reg_bits);
213
Paul Walmsley72350b22009-07-24 19:44:03 -0600214/**
215 * omap2_cm_wait_idlest - wait for IDLEST bit to indicate module readiness
216 * @reg: physical address of module IDLEST register
217 * @mask: value to mask against to determine if the module is active
218 * @name: name of the clock (for printk)
219 *
220 * Returns 1 if the module indicated readiness in time, or 0 if it
221 * failed to enable in roughly MAX_MODULE_ENABLE_WAIT microseconds.
222 */
223int omap2_cm_wait_idlest(void __iomem *reg, u32 mask, const char *name)
224{
225 int i = 0;
226 int ena = 0;
227
228 /*
229 * 24xx uses 0 to indicate not ready, and 1 to indicate ready.
230 * 34xx reverses this, just to keep us on our toes
231 */
232 if (cpu_is_omap24xx())
233 ena = mask;
234 else if (cpu_is_omap34xx())
235 ena = 0;
236 else
237 BUG();
238
239 /* Wait for lock */
240 while (((__raw_readl(reg) & mask) != ena) &&
241 (i++ < MAX_MODULE_ENABLE_WAIT))
242 udelay(1);
243
244 if (i < MAX_MODULE_ENABLE_WAIT)
245 pr_debug("cm: Module associated with clock %s ready after %d "
246 "loops\n", name, i);
247 else
248 pr_err("cm: Module associated with clock %s didn't enable in "
249 "%d tries\n", name, MAX_MODULE_ENABLE_WAIT);
250
251 return (i < MAX_MODULE_ENABLE_WAIT) ? 1 : 0;
252};
253
Tony Lindgrena58caad2008-07-03 12:24:44 +0300254void __init omap2_set_globals_prcm(struct omap_globals *omap2_globals)
255{
256 prm_base = omap2_globals->prm;
257 cm_base = omap2_globals->cm;
258}
Rajendra Nayakc171a252008-09-26 17:48:31 +0530259
260#ifdef CONFIG_ARCH_OMAP3
261void omap3_prcm_save_context(void)
262{
263 prcm_context.control_padconf_sys_nirq =
264 omap_ctrl_readl(OMAP343X_CONTROL_PADCONF_SYSNIRQ);
265 prcm_context.iva2_cm_clksel2 =
266 cm_read_mod_reg(OMAP3430_IVA2_MOD, CM_CLKSEL2);
267 prcm_context.cm_sysconfig = __raw_readl(OMAP3430_CM_SYSCONFIG);
268 prcm_context.sgx_cm_clksel =
269 cm_read_mod_reg(OMAP3430ES2_SGX_MOD, CM_CLKSEL);
270 prcm_context.wkup_cm_clksel = cm_read_mod_reg(WKUP_MOD, CM_CLKSEL);
271 prcm_context.dss_cm_clksel =
272 cm_read_mod_reg(OMAP3430_DSS_MOD, CM_CLKSEL);
273 prcm_context.cam_cm_clksel =
274 cm_read_mod_reg(OMAP3430_CAM_MOD, CM_CLKSEL);
275 prcm_context.per_cm_clksel =
276 cm_read_mod_reg(OMAP3430_PER_MOD, CM_CLKSEL);
277 prcm_context.emu_cm_clksel =
278 cm_read_mod_reg(OMAP3430_EMU_MOD, CM_CLKSEL1);
279 prcm_context.emu_cm_clkstctrl =
280 cm_read_mod_reg(OMAP3430_EMU_MOD, CM_CLKSTCTRL);
281 prcm_context.pll_cm_autoidle2 =
282 cm_read_mod_reg(PLL_MOD, CM_AUTOIDLE2);
283 prcm_context.pll_cm_clksel4 =
284 cm_read_mod_reg(PLL_MOD, OMAP3430ES2_CM_CLKSEL4);
285 prcm_context.pll_cm_clksel5 =
286 cm_read_mod_reg(PLL_MOD, OMAP3430ES2_CM_CLKSEL5);
287 prcm_context.pll_cm_clken =
288 cm_read_mod_reg(PLL_MOD, CM_CLKEN);
289 prcm_context.pll_cm_clken2 =
290 cm_read_mod_reg(PLL_MOD, OMAP3430ES2_CM_CLKEN2);
291 prcm_context.cm_polctrl = __raw_readl(OMAP3430_CM_POLCTRL);
292 prcm_context.iva2_cm_fclken =
293 cm_read_mod_reg(OMAP3430_IVA2_MOD, CM_FCLKEN);
294 prcm_context.iva2_cm_clken_pll = cm_read_mod_reg(OMAP3430_IVA2_MOD,
295 OMAP3430_CM_CLKEN_PLL);
296 prcm_context.core_cm_fclken1 =
297 cm_read_mod_reg(CORE_MOD, CM_FCLKEN1);
298 prcm_context.core_cm_fclken3 =
299 cm_read_mod_reg(CORE_MOD, OMAP3430ES2_CM_FCLKEN3);
300 prcm_context.sgx_cm_fclken =
301 cm_read_mod_reg(OMAP3430ES2_SGX_MOD, CM_FCLKEN);
302 prcm_context.wkup_cm_fclken =
303 cm_read_mod_reg(WKUP_MOD, CM_FCLKEN);
304 prcm_context.dss_cm_fclken =
305 cm_read_mod_reg(OMAP3430_DSS_MOD, CM_FCLKEN);
306 prcm_context.cam_cm_fclken =
307 cm_read_mod_reg(OMAP3430_CAM_MOD, CM_FCLKEN);
308 prcm_context.per_cm_fclken =
309 cm_read_mod_reg(OMAP3430_PER_MOD, CM_FCLKEN);
310 prcm_context.usbhost_cm_fclken =
311 cm_read_mod_reg(OMAP3430ES2_USBHOST_MOD, CM_FCLKEN);
312 prcm_context.core_cm_iclken1 =
313 cm_read_mod_reg(CORE_MOD, CM_ICLKEN1);
314 prcm_context.core_cm_iclken2 =
315 cm_read_mod_reg(CORE_MOD, CM_ICLKEN2);
316 prcm_context.core_cm_iclken3 =
317 cm_read_mod_reg(CORE_MOD, CM_ICLKEN3);
318 prcm_context.sgx_cm_iclken =
319 cm_read_mod_reg(OMAP3430ES2_SGX_MOD, CM_ICLKEN);
320 prcm_context.wkup_cm_iclken =
321 cm_read_mod_reg(WKUP_MOD, CM_ICLKEN);
322 prcm_context.dss_cm_iclken =
323 cm_read_mod_reg(OMAP3430_DSS_MOD, CM_ICLKEN);
324 prcm_context.cam_cm_iclken =
325 cm_read_mod_reg(OMAP3430_CAM_MOD, CM_ICLKEN);
326 prcm_context.per_cm_iclken =
327 cm_read_mod_reg(OMAP3430_PER_MOD, CM_ICLKEN);
328 prcm_context.usbhost_cm_iclken =
329 cm_read_mod_reg(OMAP3430ES2_USBHOST_MOD, CM_ICLKEN);
330 prcm_context.iva2_cm_autiidle2 =
331 cm_read_mod_reg(OMAP3430_IVA2_MOD, CM_AUTOIDLE2);
332 prcm_context.mpu_cm_autoidle2 =
333 cm_read_mod_reg(MPU_MOD, CM_AUTOIDLE2);
334 prcm_context.pll_cm_autoidle =
335 cm_read_mod_reg(PLL_MOD, CM_AUTOIDLE);
336 prcm_context.iva2_cm_clkstctrl =
337 cm_read_mod_reg(OMAP3430_IVA2_MOD, CM_CLKSTCTRL);
338 prcm_context.mpu_cm_clkstctrl =
339 cm_read_mod_reg(MPU_MOD, CM_CLKSTCTRL);
340 prcm_context.core_cm_clkstctrl =
341 cm_read_mod_reg(CORE_MOD, CM_CLKSTCTRL);
342 prcm_context.sgx_cm_clkstctrl =
343 cm_read_mod_reg(OMAP3430ES2_SGX_MOD, CM_CLKSTCTRL);
344 prcm_context.dss_cm_clkstctrl =
345 cm_read_mod_reg(OMAP3430_DSS_MOD, CM_CLKSTCTRL);
346 prcm_context.cam_cm_clkstctrl =
347 cm_read_mod_reg(OMAP3430_CAM_MOD, CM_CLKSTCTRL);
348 prcm_context.per_cm_clkstctrl =
349 cm_read_mod_reg(OMAP3430_PER_MOD, CM_CLKSTCTRL);
350 prcm_context.neon_cm_clkstctrl =
351 cm_read_mod_reg(OMAP3430_NEON_MOD, CM_CLKSTCTRL);
352 prcm_context.usbhost_cm_clkstctrl =
353 cm_read_mod_reg(OMAP3430ES2_USBHOST_MOD, CM_CLKSTCTRL);
354 prcm_context.core_cm_autoidle1 =
355 cm_read_mod_reg(CORE_MOD, CM_AUTOIDLE1);
356 prcm_context.core_cm_autoidle2 =
357 cm_read_mod_reg(CORE_MOD, CM_AUTOIDLE2);
358 prcm_context.core_cm_autoidle3 =
359 cm_read_mod_reg(CORE_MOD, CM_AUTOIDLE3);
360 prcm_context.wkup_cm_autoidle =
361 cm_read_mod_reg(WKUP_MOD, CM_AUTOIDLE);
362 prcm_context.dss_cm_autoidle =
363 cm_read_mod_reg(OMAP3430_DSS_MOD, CM_AUTOIDLE);
364 prcm_context.cam_cm_autoidle =
365 cm_read_mod_reg(OMAP3430_CAM_MOD, CM_AUTOIDLE);
366 prcm_context.per_cm_autoidle =
367 cm_read_mod_reg(OMAP3430_PER_MOD, CM_AUTOIDLE);
368 prcm_context.usbhost_cm_autoidle =
369 cm_read_mod_reg(OMAP3430ES2_USBHOST_MOD, CM_AUTOIDLE);
370 prcm_context.sgx_cm_sleepdep =
371 cm_read_mod_reg(OMAP3430ES2_SGX_MOD, OMAP3430_CM_SLEEPDEP);
372 prcm_context.dss_cm_sleepdep =
373 cm_read_mod_reg(OMAP3430_DSS_MOD, OMAP3430_CM_SLEEPDEP);
374 prcm_context.cam_cm_sleepdep =
375 cm_read_mod_reg(OMAP3430_CAM_MOD, OMAP3430_CM_SLEEPDEP);
376 prcm_context.per_cm_sleepdep =
377 cm_read_mod_reg(OMAP3430_PER_MOD, OMAP3430_CM_SLEEPDEP);
378 prcm_context.usbhost_cm_sleepdep =
379 cm_read_mod_reg(OMAP3430ES2_USBHOST_MOD, OMAP3430_CM_SLEEPDEP);
380 prcm_context.cm_clkout_ctrl = cm_read_mod_reg(OMAP3430_CCR_MOD,
381 OMAP3_CM_CLKOUT_CTRL_OFFSET);
382 prcm_context.prm_clkout_ctrl = prm_read_mod_reg(OMAP3430_CCR_MOD,
383 OMAP3_PRM_CLKOUT_CTRL_OFFSET);
384 prcm_context.sgx_pm_wkdep =
385 prm_read_mod_reg(OMAP3430ES2_SGX_MOD, PM_WKDEP);
386 prcm_context.dss_pm_wkdep =
387 prm_read_mod_reg(OMAP3430_DSS_MOD, PM_WKDEP);
388 prcm_context.cam_pm_wkdep =
389 prm_read_mod_reg(OMAP3430_CAM_MOD, PM_WKDEP);
390 prcm_context.per_pm_wkdep =
391 prm_read_mod_reg(OMAP3430_PER_MOD, PM_WKDEP);
392 prcm_context.neon_pm_wkdep =
393 prm_read_mod_reg(OMAP3430_NEON_MOD, PM_WKDEP);
394 prcm_context.usbhost_pm_wkdep =
395 prm_read_mod_reg(OMAP3430ES2_USBHOST_MOD, PM_WKDEP);
396 prcm_context.core_pm_mpugrpsel1 =
397 prm_read_mod_reg(CORE_MOD, OMAP3430_PM_MPUGRPSEL1);
398 prcm_context.iva2_pm_ivagrpsel1 =
399 prm_read_mod_reg(OMAP3430_IVA2_MOD, OMAP3430_PM_IVAGRPSEL1);
400 prcm_context.core_pm_mpugrpsel3 =
401 prm_read_mod_reg(CORE_MOD, OMAP3430ES2_PM_MPUGRPSEL3);
402 prcm_context.core_pm_ivagrpsel3 =
403 prm_read_mod_reg(CORE_MOD, OMAP3430ES2_PM_IVAGRPSEL3);
404 prcm_context.wkup_pm_mpugrpsel =
405 prm_read_mod_reg(WKUP_MOD, OMAP3430_PM_MPUGRPSEL);
406 prcm_context.wkup_pm_ivagrpsel =
407 prm_read_mod_reg(WKUP_MOD, OMAP3430_PM_IVAGRPSEL);
408 prcm_context.per_pm_mpugrpsel =
409 prm_read_mod_reg(OMAP3430_PER_MOD, OMAP3430_PM_MPUGRPSEL);
410 prcm_context.per_pm_ivagrpsel =
411 prm_read_mod_reg(OMAP3430_PER_MOD, OMAP3430_PM_IVAGRPSEL);
412 prcm_context.wkup_pm_wken = prm_read_mod_reg(WKUP_MOD, PM_WKEN);
413 return;
414}
415
416void omap3_prcm_restore_context(void)
417{
418 omap_ctrl_writel(prcm_context.control_padconf_sys_nirq,
419 OMAP343X_CONTROL_PADCONF_SYSNIRQ);
420 cm_write_mod_reg(prcm_context.iva2_cm_clksel2, OMAP3430_IVA2_MOD,
421 CM_CLKSEL2);
422 __raw_writel(prcm_context.cm_sysconfig, OMAP3430_CM_SYSCONFIG);
423 cm_write_mod_reg(prcm_context.sgx_cm_clksel, OMAP3430ES2_SGX_MOD,
424 CM_CLKSEL);
425 cm_write_mod_reg(prcm_context.wkup_cm_clksel, WKUP_MOD, CM_CLKSEL);
426 cm_write_mod_reg(prcm_context.dss_cm_clksel, OMAP3430_DSS_MOD,
427 CM_CLKSEL);
428 cm_write_mod_reg(prcm_context.cam_cm_clksel, OMAP3430_CAM_MOD,
429 CM_CLKSEL);
430 cm_write_mod_reg(prcm_context.per_cm_clksel, OMAP3430_PER_MOD,
431 CM_CLKSEL);
432 cm_write_mod_reg(prcm_context.emu_cm_clksel, OMAP3430_EMU_MOD,
433 CM_CLKSEL1);
434 cm_write_mod_reg(prcm_context.emu_cm_clkstctrl, OMAP3430_EMU_MOD,
435 CM_CLKSTCTRL);
436 cm_write_mod_reg(prcm_context.pll_cm_autoidle2, PLL_MOD,
437 CM_AUTOIDLE2);
438 cm_write_mod_reg(prcm_context.pll_cm_clksel4, PLL_MOD,
439 OMAP3430ES2_CM_CLKSEL4);
440 cm_write_mod_reg(prcm_context.pll_cm_clksel5, PLL_MOD,
441 OMAP3430ES2_CM_CLKSEL5);
442 cm_write_mod_reg(prcm_context.pll_cm_clken, PLL_MOD, CM_CLKEN);
443 cm_write_mod_reg(prcm_context.pll_cm_clken2, PLL_MOD,
444 OMAP3430ES2_CM_CLKEN2);
445 __raw_writel(prcm_context.cm_polctrl, OMAP3430_CM_POLCTRL);
446 cm_write_mod_reg(prcm_context.iva2_cm_fclken, OMAP3430_IVA2_MOD,
447 CM_FCLKEN);
448 cm_write_mod_reg(prcm_context.iva2_cm_clken_pll, OMAP3430_IVA2_MOD,
449 OMAP3430_CM_CLKEN_PLL);
450 cm_write_mod_reg(prcm_context.core_cm_fclken1, CORE_MOD, CM_FCLKEN1);
451 cm_write_mod_reg(prcm_context.core_cm_fclken3, CORE_MOD,
452 OMAP3430ES2_CM_FCLKEN3);
453 cm_write_mod_reg(prcm_context.sgx_cm_fclken, OMAP3430ES2_SGX_MOD,
454 CM_FCLKEN);
455 cm_write_mod_reg(prcm_context.wkup_cm_fclken, WKUP_MOD, CM_FCLKEN);
456 cm_write_mod_reg(prcm_context.dss_cm_fclken, OMAP3430_DSS_MOD,
457 CM_FCLKEN);
458 cm_write_mod_reg(prcm_context.cam_cm_fclken, OMAP3430_CAM_MOD,
459 CM_FCLKEN);
460 cm_write_mod_reg(prcm_context.per_cm_fclken, OMAP3430_PER_MOD,
461 CM_FCLKEN);
462 cm_write_mod_reg(prcm_context.usbhost_cm_fclken,
463 OMAP3430ES2_USBHOST_MOD, CM_FCLKEN);
464 cm_write_mod_reg(prcm_context.core_cm_iclken1, CORE_MOD, CM_ICLKEN1);
465 cm_write_mod_reg(prcm_context.core_cm_iclken2, CORE_MOD, CM_ICLKEN2);
466 cm_write_mod_reg(prcm_context.core_cm_iclken3, CORE_MOD, CM_ICLKEN3);
467 cm_write_mod_reg(prcm_context.sgx_cm_iclken, OMAP3430ES2_SGX_MOD,
468 CM_ICLKEN);
469 cm_write_mod_reg(prcm_context.wkup_cm_iclken, WKUP_MOD, CM_ICLKEN);
470 cm_write_mod_reg(prcm_context.dss_cm_iclken, OMAP3430_DSS_MOD,
471 CM_ICLKEN);
472 cm_write_mod_reg(prcm_context.cam_cm_iclken, OMAP3430_CAM_MOD,
473 CM_ICLKEN);
474 cm_write_mod_reg(prcm_context.per_cm_iclken, OMAP3430_PER_MOD,
475 CM_ICLKEN);
476 cm_write_mod_reg(prcm_context.usbhost_cm_iclken,
477 OMAP3430ES2_USBHOST_MOD, CM_ICLKEN);
478 cm_write_mod_reg(prcm_context.iva2_cm_autiidle2, OMAP3430_IVA2_MOD,
479 CM_AUTOIDLE2);
480 cm_write_mod_reg(prcm_context.mpu_cm_autoidle2, MPU_MOD, CM_AUTOIDLE2);
481 cm_write_mod_reg(prcm_context.pll_cm_autoidle, PLL_MOD, CM_AUTOIDLE);
482 cm_write_mod_reg(prcm_context.iva2_cm_clkstctrl, OMAP3430_IVA2_MOD,
483 CM_CLKSTCTRL);
484 cm_write_mod_reg(prcm_context.mpu_cm_clkstctrl, MPU_MOD, CM_CLKSTCTRL);
485 cm_write_mod_reg(prcm_context.core_cm_clkstctrl, CORE_MOD,
486 CM_CLKSTCTRL);
487 cm_write_mod_reg(prcm_context.sgx_cm_clkstctrl, OMAP3430ES2_SGX_MOD,
488 CM_CLKSTCTRL);
489 cm_write_mod_reg(prcm_context.dss_cm_clkstctrl, OMAP3430_DSS_MOD,
490 CM_CLKSTCTRL);
491 cm_write_mod_reg(prcm_context.cam_cm_clkstctrl, OMAP3430_CAM_MOD,
492 CM_CLKSTCTRL);
493 cm_write_mod_reg(prcm_context.per_cm_clkstctrl, OMAP3430_PER_MOD,
494 CM_CLKSTCTRL);
495 cm_write_mod_reg(prcm_context.neon_cm_clkstctrl, OMAP3430_NEON_MOD,
496 CM_CLKSTCTRL);
497 cm_write_mod_reg(prcm_context.usbhost_cm_clkstctrl,
498 OMAP3430ES2_USBHOST_MOD, CM_CLKSTCTRL);
499 cm_write_mod_reg(prcm_context.core_cm_autoidle1, CORE_MOD,
500 CM_AUTOIDLE1);
501 cm_write_mod_reg(prcm_context.core_cm_autoidle2, CORE_MOD,
502 CM_AUTOIDLE2);
503 cm_write_mod_reg(prcm_context.core_cm_autoidle3, CORE_MOD,
504 CM_AUTOIDLE3);
505 cm_write_mod_reg(prcm_context.wkup_cm_autoidle, WKUP_MOD, CM_AUTOIDLE);
506 cm_write_mod_reg(prcm_context.dss_cm_autoidle, OMAP3430_DSS_MOD,
507 CM_AUTOIDLE);
508 cm_write_mod_reg(prcm_context.cam_cm_autoidle, OMAP3430_CAM_MOD,
509 CM_AUTOIDLE);
510 cm_write_mod_reg(prcm_context.per_cm_autoidle, OMAP3430_PER_MOD,
511 CM_AUTOIDLE);
512 cm_write_mod_reg(prcm_context.usbhost_cm_autoidle,
513 OMAP3430ES2_USBHOST_MOD, CM_AUTOIDLE);
514 cm_write_mod_reg(prcm_context.sgx_cm_sleepdep, OMAP3430ES2_SGX_MOD,
515 OMAP3430_CM_SLEEPDEP);
516 cm_write_mod_reg(prcm_context.dss_cm_sleepdep, OMAP3430_DSS_MOD,
517 OMAP3430_CM_SLEEPDEP);
518 cm_write_mod_reg(prcm_context.cam_cm_sleepdep, OMAP3430_CAM_MOD,
519 OMAP3430_CM_SLEEPDEP);
520 cm_write_mod_reg(prcm_context.per_cm_sleepdep, OMAP3430_PER_MOD,
521 OMAP3430_CM_SLEEPDEP);
522 cm_write_mod_reg(prcm_context.usbhost_cm_sleepdep,
523 OMAP3430ES2_USBHOST_MOD, OMAP3430_CM_SLEEPDEP);
524 cm_write_mod_reg(prcm_context.cm_clkout_ctrl, OMAP3430_CCR_MOD,
525 OMAP3_CM_CLKOUT_CTRL_OFFSET);
526 prm_write_mod_reg(prcm_context.prm_clkout_ctrl, OMAP3430_CCR_MOD,
527 OMAP3_PRM_CLKOUT_CTRL_OFFSET);
528 prm_write_mod_reg(prcm_context.sgx_pm_wkdep, OMAP3430ES2_SGX_MOD,
529 PM_WKDEP);
530 prm_write_mod_reg(prcm_context.dss_pm_wkdep, OMAP3430_DSS_MOD,
531 PM_WKDEP);
532 prm_write_mod_reg(prcm_context.cam_pm_wkdep, OMAP3430_CAM_MOD,
533 PM_WKDEP);
534 prm_write_mod_reg(prcm_context.per_pm_wkdep, OMAP3430_PER_MOD,
535 PM_WKDEP);
536 prm_write_mod_reg(prcm_context.neon_pm_wkdep, OMAP3430_NEON_MOD,
537 PM_WKDEP);
538 prm_write_mod_reg(prcm_context.usbhost_pm_wkdep,
539 OMAP3430ES2_USBHOST_MOD, PM_WKDEP);
540 prm_write_mod_reg(prcm_context.core_pm_mpugrpsel1, CORE_MOD,
541 OMAP3430_PM_MPUGRPSEL1);
542 prm_write_mod_reg(prcm_context.iva2_pm_ivagrpsel1, OMAP3430_IVA2_MOD,
543 OMAP3430_PM_IVAGRPSEL1);
544 prm_write_mod_reg(prcm_context.core_pm_mpugrpsel3, CORE_MOD,
545 OMAP3430ES2_PM_MPUGRPSEL3);
546 prm_write_mod_reg(prcm_context.core_pm_ivagrpsel3, CORE_MOD,
547 OMAP3430ES2_PM_IVAGRPSEL3);
548 prm_write_mod_reg(prcm_context.wkup_pm_mpugrpsel, WKUP_MOD,
549 OMAP3430_PM_MPUGRPSEL);
550 prm_write_mod_reg(prcm_context.wkup_pm_ivagrpsel, WKUP_MOD,
551 OMAP3430_PM_IVAGRPSEL);
552 prm_write_mod_reg(prcm_context.per_pm_mpugrpsel, OMAP3430_PER_MOD,
553 OMAP3430_PM_MPUGRPSEL);
554 prm_write_mod_reg(prcm_context.per_pm_ivagrpsel, OMAP3430_PER_MOD,
555 OMAP3430_PM_IVAGRPSEL);
556 prm_write_mod_reg(prcm_context.wkup_pm_wken, WKUP_MOD, PM_WKEN);
557 return;
558}
559#endif