blob: 4c6079f24958a478d86a8bf2e48fef23cf9cb9db [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
Ralf Baechle36ccf1c2006-02-14 21:04:54 +00006 * Copyright (C) 1994 - 1999, 2000, 01, 06 Ralf Baechle
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 * Copyright (C) 1995, 1996 Paul M. Antoine
8 * Copyright (C) 1998 Ulf Carlsson
9 * Copyright (C) 1999 Silicon Graphics, Inc.
10 * Kevin D. Kissell, kevink@mips.com and Carsten Langgaard, carstenl@mips.com
11 * Copyright (C) 2000, 01 MIPS Technologies, Inc.
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +010012 * Copyright (C) 2002, 2003, 2004, 2005, 2007 Maciej W. Rozycki
Linus Torvalds1da177e2005-04-16 15:20:36 -070013 */
Ralf Baechle8e8a52e2007-05-31 14:00:19 +010014#include <linux/bug.h>
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +010015#include <linux/compiler.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070016#include <linux/init.h>
17#include <linux/mm.h>
18#include <linux/module.h>
19#include <linux/sched.h>
20#include <linux/smp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070021#include <linux/spinlock.h>
22#include <linux/kallsyms.h>
Ralf Baechlee01402b2005-07-14 15:57:16 +000023#include <linux/bootmem.h>
Maxime Bizond4fd1982006-07-20 18:52:02 +020024#include <linux/interrupt.h>
Ralf Baechle39b8d522008-04-28 17:14:26 +010025#include <linux/ptrace.h>
Jason Wessel88547002008-07-29 15:58:53 -050026#include <linux/kgdb.h>
27#include <linux/kdebug.h>
David Daneyc1bf2072010-08-03 11:22:20 -070028#include <linux/kprobes.h>
Ralf Baechle69f3a7d2009-11-24 01:24:58 +000029#include <linux/notifier.h>
Jason Wessel5dd11d52010-05-20 21:04:26 -050030#include <linux/kdb.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070031
32#include <asm/bootinfo.h>
33#include <asm/branch.h>
34#include <asm/break.h>
Ralf Baechle69f3a7d2009-11-24 01:24:58 +000035#include <asm/cop2.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include <asm/cpu.h>
Ralf Baechlee50c0a8f2005-05-31 11:49:19 +000037#include <asm/dsp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070038#include <asm/fpu.h>
Ralf Baechleba3049e2008-10-28 17:38:42 +000039#include <asm/fpu_emulator.h>
Ralf Baechle340ee4b2005-08-17 17:44:08 +000040#include <asm/mipsregs.h>
41#include <asm/mipsmtregs.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070042#include <asm/module.h>
43#include <asm/pgtable.h>
44#include <asm/ptrace.h>
45#include <asm/sections.h>
46#include <asm/system.h>
47#include <asm/tlbdebug.h>
48#include <asm/traps.h>
49#include <asm/uaccess.h>
David Daneyb67b2b72008-09-23 00:08:45 -070050#include <asm/watch.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070051#include <asm/mmu_context.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070052#include <asm/types.h>
Atsushi Nemoto1df0f0f2006-09-26 23:44:01 +090053#include <asm/stacktrace.h>
David Daneyf9bb4cf2008-12-11 15:33:23 -080054#include <asm/irq.h>
Florian Fainelli92bbe1b2010-01-28 15:22:37 +010055#include <asm/uasm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070056
Atsushi Nemotoc65a5482007-11-12 02:05:18 +090057extern void check_wait(void);
58extern asmlinkage void r4k_wait(void);
59extern asmlinkage void rollback_handle_int(void);
Ralf Baechlee4ac58a2006-04-03 17:56:36 +010060extern asmlinkage void handle_int(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -070061extern asmlinkage void handle_tlbm(void);
62extern asmlinkage void handle_tlbl(void);
63extern asmlinkage void handle_tlbs(void);
64extern asmlinkage void handle_adel(void);
65extern asmlinkage void handle_ades(void);
66extern asmlinkage void handle_ibe(void);
67extern asmlinkage void handle_dbe(void);
68extern asmlinkage void handle_sys(void);
69extern asmlinkage void handle_bp(void);
70extern asmlinkage void handle_ri(void);
Atsushi Nemoto5b104962006-09-11 17:50:29 +090071extern asmlinkage void handle_ri_rdhwr_vivt(void);
72extern asmlinkage void handle_ri_rdhwr(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -070073extern asmlinkage void handle_cpu(void);
74extern asmlinkage void handle_ov(void);
75extern asmlinkage void handle_tr(void);
76extern asmlinkage void handle_fpe(void);
77extern asmlinkage void handle_mdmx(void);
78extern asmlinkage void handle_watch(void);
Ralf Baechle340ee4b2005-08-17 17:44:08 +000079extern asmlinkage void handle_mt(void);
Ralf Baechlee50c0a8f2005-05-31 11:49:19 +000080extern asmlinkage void handle_dsp(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -070081extern asmlinkage void handle_mcheck(void);
82extern asmlinkage void handle_reserved(void);
83
Ralf Baechle12616ed2005-10-18 10:26:46 +010084extern int fpu_emulator_cop1Handler(struct pt_regs *xcp,
Atsushi Nemotoe04582b2006-10-09 00:10:01 +090085 struct mips_fpu_struct *ctx, int has_fpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -070086
87void (*board_be_init)(void);
88int (*board_be_handler)(struct pt_regs *regs, int is_fixup);
Ralf Baechlee01402b2005-07-14 15:57:16 +000089void (*board_nmi_handler_setup)(void);
90void (*board_ejtag_handler_setup)(void);
91void (*board_bind_eic_interrupt)(int irq, int regset);
Linus Torvalds1da177e2005-04-16 15:20:36 -070092
Linus Torvalds1da177e2005-04-16 15:20:36 -070093
Franck Bui-Huu4d157d52006-08-03 09:29:21 +020094static void show_raw_backtrace(unsigned long reg29)
Atsushi Nemotoe889d782006-07-25 23:51:36 +090095{
Ralf Baechle39b8d522008-04-28 17:14:26 +010096 unsigned long *sp = (unsigned long *)(reg29 & ~3);
Atsushi Nemotoe889d782006-07-25 23:51:36 +090097 unsigned long addr;
98
99 printk("Call Trace:");
100#ifdef CONFIG_KALLSYMS
101 printk("\n");
102#endif
Thomas Bogendoerfer10220c82008-05-12 17:58:48 +0200103 while (!kstack_end(sp)) {
104 unsigned long __user *p =
105 (unsigned long __user *)(unsigned long)sp++;
106 if (__get_user(addr, p)) {
107 printk(" (Bad stack address)");
108 break;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100109 }
Thomas Bogendoerfer10220c82008-05-12 17:58:48 +0200110 if (__kernel_text_address(addr))
111 print_ip_sym(addr);
Atsushi Nemotoe889d782006-07-25 23:51:36 +0900112 }
Thomas Bogendoerfer10220c82008-05-12 17:58:48 +0200113 printk("\n");
Atsushi Nemotoe889d782006-07-25 23:51:36 +0900114}
115
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900116#ifdef CONFIG_KALLSYMS
Atsushi Nemoto1df0f0f2006-09-26 23:44:01 +0900117int raw_show_trace;
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900118static int __init set_raw_show_trace(char *str)
119{
120 raw_show_trace = 1;
121 return 1;
122}
123__setup("raw_show_trace", set_raw_show_trace);
Atsushi Nemoto1df0f0f2006-09-26 23:44:01 +0900124#endif
Franck Bui-Huu4d157d52006-08-03 09:29:21 +0200125
Ralf Baechleeae23f22007-10-14 23:27:21 +0100126static void show_backtrace(struct task_struct *task, const struct pt_regs *regs)
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900127{
Franck Bui-Huu4d157d52006-08-03 09:29:21 +0200128 unsigned long sp = regs->regs[29];
129 unsigned long ra = regs->regs[31];
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900130 unsigned long pc = regs->cp0_epc;
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900131
132 if (raw_show_trace || !__kernel_text_address(pc)) {
Franck Bui-Huu87151ae2006-08-03 09:29:17 +0200133 show_raw_backtrace(sp);
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900134 return;
135 }
136 printk("Call Trace:\n");
Franck Bui-Huu4d157d52006-08-03 09:29:21 +0200137 do {
Franck Bui-Huu87151ae2006-08-03 09:29:17 +0200138 print_ip_sym(pc);
Atsushi Nemoto19246002006-09-29 18:02:51 +0900139 pc = unwind_stack(task, &sp, pc, &ra);
Franck Bui-Huu4d157d52006-08-03 09:29:21 +0200140 } while (pc);
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900141 printk("\n");
142}
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900143
Linus Torvalds1da177e2005-04-16 15:20:36 -0700144/*
145 * This routine abuses get_user()/put_user() to reference pointers
146 * with at least a bit of error checking ...
147 */
Ralf Baechleeae23f22007-10-14 23:27:21 +0100148static void show_stacktrace(struct task_struct *task,
149 const struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700150{
151 const int field = 2 * sizeof(unsigned long);
152 long stackdata;
153 int i;
Atsushi Nemoto5e0373b2007-07-13 23:02:42 +0900154 unsigned long __user *sp = (unsigned long __user *)regs->regs[29];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700155
156 printk("Stack :");
157 i = 0;
158 while ((unsigned long) sp & (PAGE_SIZE - 1)) {
159 if (i && ((i % (64 / field)) == 0))
160 printk("\n ");
161 if (i > 39) {
162 printk(" ...");
163 break;
164 }
165
166 if (__get_user(stackdata, sp++)) {
167 printk(" (Bad stack address)");
168 break;
169 }
170
171 printk(" %0*lx", field, stackdata);
172 i++;
173 }
174 printk("\n");
Franck Bui-Huu87151ae2006-08-03 09:29:17 +0200175 show_backtrace(task, regs);
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900176}
177
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900178void show_stack(struct task_struct *task, unsigned long *sp)
179{
180 struct pt_regs regs;
181 if (sp) {
182 regs.regs[29] = (unsigned long)sp;
183 regs.regs[31] = 0;
184 regs.cp0_epc = 0;
185 } else {
186 if (task && task != current) {
187 regs.regs[29] = task->thread.reg29;
188 regs.regs[31] = 0;
189 regs.cp0_epc = task->thread.reg31;
Jason Wessel5dd11d52010-05-20 21:04:26 -0500190#ifdef CONFIG_KGDB_KDB
191 } else if (atomic_read(&kgdb_active) != -1 &&
192 kdb_current_regs) {
193 memcpy(&regs, kdb_current_regs, sizeof(regs));
194#endif /* CONFIG_KGDB_KDB */
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900195 } else {
196 prepare_frametrace(&regs);
197 }
198 }
199 show_stacktrace(task, &regs);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700200}
201
202/*
203 * The architecture-independent dump_stack generator
204 */
205void dump_stack(void)
206{
Franck Bui-Huu1666a6f2006-08-03 09:29:19 +0200207 struct pt_regs regs;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700208
Franck Bui-Huu1666a6f2006-08-03 09:29:19 +0200209 prepare_frametrace(&regs);
210 show_backtrace(current, &regs);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700211}
212
213EXPORT_SYMBOL(dump_stack);
214
Atsushi Nemotoe1bb8282007-07-13 23:51:46 +0900215static void show_code(unsigned int __user *pc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700216{
217 long i;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100218 unsigned short __user *pc16 = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700219
220 printk("\nCode:");
221
Ralf Baechle39b8d522008-04-28 17:14:26 +0100222 if ((unsigned long)pc & 1)
223 pc16 = (unsigned short __user *)((unsigned long)pc & ~1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700224 for(i = -3 ; i < 6 ; i++) {
225 unsigned int insn;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100226 if (pc16 ? __get_user(insn, pc16 + i) : __get_user(insn, pc + i)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700227 printk(" (Bad address in epc)\n");
228 break;
229 }
Ralf Baechle39b8d522008-04-28 17:14:26 +0100230 printk("%c%0*x%c", (i?' ':'<'), pc16 ? 4 : 8, insn, (i?' ':'>'));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700231 }
232}
233
Ralf Baechleeae23f22007-10-14 23:27:21 +0100234static void __show_regs(const struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700235{
236 const int field = 2 * sizeof(unsigned long);
237 unsigned int cause = regs->cp0_cause;
238 int i;
239
240 printk("Cpu %d\n", smp_processor_id());
241
242 /*
243 * Saved main processor registers
244 */
245 for (i = 0; i < 32; ) {
246 if ((i % 4) == 0)
247 printk("$%2d :", i);
248 if (i == 0)
249 printk(" %0*lx", field, 0UL);
250 else if (i == 26 || i == 27)
251 printk(" %*s", field, "");
252 else
253 printk(" %0*lx", field, regs->regs[i]);
254
255 i++;
256 if ((i % 4) == 0)
257 printk("\n");
258 }
259
Franck Bui-Huu9693a852007-02-02 17:41:47 +0100260#ifdef CONFIG_CPU_HAS_SMARTMIPS
261 printk("Acx : %0*lx\n", field, regs->acx);
262#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700263 printk("Hi : %0*lx\n", field, regs->hi);
264 printk("Lo : %0*lx\n", field, regs->lo);
265
266 /*
267 * Saved cp0 registers
268 */
Ralf Baechleb012cff2008-07-15 18:44:33 +0100269 printk("epc : %0*lx %pS\n", field, regs->cp0_epc,
270 (void *) regs->cp0_epc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700271 printk(" %s\n", print_tainted());
Ralf Baechleb012cff2008-07-15 18:44:33 +0100272 printk("ra : %0*lx %pS\n", field, regs->regs[31],
273 (void *) regs->regs[31]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700274
275 printk("Status: %08x ", (uint32_t) regs->cp0_status);
276
Maciej W. Rozycki3b2396d2005-06-22 20:43:29 +0000277 if (current_cpu_data.isa_level == MIPS_CPU_ISA_I) {
278 if (regs->cp0_status & ST0_KUO)
279 printk("KUo ");
280 if (regs->cp0_status & ST0_IEO)
281 printk("IEo ");
282 if (regs->cp0_status & ST0_KUP)
283 printk("KUp ");
284 if (regs->cp0_status & ST0_IEP)
285 printk("IEp ");
286 if (regs->cp0_status & ST0_KUC)
287 printk("KUc ");
288 if (regs->cp0_status & ST0_IEC)
289 printk("IEc ");
290 } else {
291 if (regs->cp0_status & ST0_KX)
292 printk("KX ");
293 if (regs->cp0_status & ST0_SX)
294 printk("SX ");
295 if (regs->cp0_status & ST0_UX)
296 printk("UX ");
297 switch (regs->cp0_status & ST0_KSU) {
298 case KSU_USER:
299 printk("USER ");
300 break;
301 case KSU_SUPERVISOR:
302 printk("SUPERVISOR ");
303 break;
304 case KSU_KERNEL:
305 printk("KERNEL ");
306 break;
307 default:
308 printk("BAD_MODE ");
309 break;
310 }
311 if (regs->cp0_status & ST0_ERL)
312 printk("ERL ");
313 if (regs->cp0_status & ST0_EXL)
314 printk("EXL ");
315 if (regs->cp0_status & ST0_IE)
316 printk("IE ");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700317 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700318 printk("\n");
319
320 printk("Cause : %08x\n", cause);
321
322 cause = (cause & CAUSEF_EXCCODE) >> CAUSEB_EXCCODE;
323 if (1 <= cause && cause <= 5)
324 printk("BadVA : %0*lx\n", field, regs->cp0_badvaddr);
325
Ralf Baechle9966db252007-10-11 23:46:17 +0100326 printk("PrId : %08x (%s)\n", read_c0_prid(),
327 cpu_name_string());
Linus Torvalds1da177e2005-04-16 15:20:36 -0700328}
329
Ralf Baechleeae23f22007-10-14 23:27:21 +0100330/*
331 * FIXME: really the generic show_regs should take a const pointer argument.
332 */
333void show_regs(struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700334{
Ralf Baechleeae23f22007-10-14 23:27:21 +0100335 __show_regs((struct pt_regs *)regs);
336}
337
David Daneyc1bf2072010-08-03 11:22:20 -0700338void show_registers(struct pt_regs *regs)
Ralf Baechleeae23f22007-10-14 23:27:21 +0100339{
Ralf Baechle39b8d522008-04-28 17:14:26 +0100340 const int field = 2 * sizeof(unsigned long);
341
Ralf Baechleeae23f22007-10-14 23:27:21 +0100342 __show_regs(regs);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700343 print_modules();
Ralf Baechle39b8d522008-04-28 17:14:26 +0100344 printk("Process %s (pid: %d, threadinfo=%p, task=%p, tls=%0*lx)\n",
345 current->comm, current->pid, current_thread_info(), current,
346 field, current_thread_info()->tp_value);
347 if (cpu_has_userlocal) {
348 unsigned long tls;
349
350 tls = read_c0_userlocal();
351 if (tls != current_thread_info()->tp_value)
352 printk("*HwTLS: %0*lx\n", field, tls);
353 }
354
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900355 show_stacktrace(current, regs);
Atsushi Nemotoe1bb8282007-07-13 23:51:46 +0900356 show_code((unsigned int __user *) regs->cp0_epc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700357 printk("\n");
358}
359
360static DEFINE_SPINLOCK(die_lock);
361
Yury Polyanskiyce384d82010-04-26 00:53:10 -0400362void __noreturn die(const char * str, struct pt_regs * regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700363{
364 static int die_counter;
Yury Polyanskiyce384d82010-04-26 00:53:10 -0400365 int sig = SIGSEGV;
Ralf Baechle41c594a2006-04-05 09:45:45 +0100366#ifdef CONFIG_MIPS_MT_SMTC
367 unsigned long dvpret = dvpe();
368#endif /* CONFIG_MIPS_MT_SMTC */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700369
Jason Wessel5dd11d52010-05-20 21:04:26 -0500370 notify_die(DIE_OOPS, str, (struct pt_regs *)regs, SIGSEGV, 0, 0);
371
Linus Torvalds1da177e2005-04-16 15:20:36 -0700372 console_verbose();
373 spin_lock_irq(&die_lock);
Ralf Baechle41c594a2006-04-05 09:45:45 +0100374 bust_spinlocks(1);
375#ifdef CONFIG_MIPS_MT_SMTC
376 mips_mt_regdump(dvpret);
377#endif /* CONFIG_MIPS_MT_SMTC */
Yury Polyanskiyce384d82010-04-26 00:53:10 -0400378
379 if (notify_die(DIE_OOPS, str, regs, 0, current->thread.trap_no, SIGSEGV) == NOTIFY_STOP)
380 sig = 0;
381
Ralf Baechle178086c2005-10-13 17:07:54 +0100382 printk("%s[#%d]:\n", str, ++die_counter);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700383 show_registers(regs);
Pavel Emelianovbcdcd8e2007-07-17 04:03:42 -0700384 add_taint(TAINT_DIE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700385 spin_unlock_irq(&die_lock);
Maxime Bizond4fd1982006-07-20 18:52:02 +0200386
387 if (in_interrupt())
388 panic("Fatal exception in interrupt");
389
390 if (panic_on_oops) {
391 printk(KERN_EMERG "Fatal exception: panic in 5 seconds\n");
392 ssleep(5);
393 panic("Fatal exception");
394 }
395
Yury Polyanskiyce384d82010-04-26 00:53:10 -0400396 do_exit(sig);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700397}
398
Thomas Bogendoerfer05106172008-08-04 19:44:34 +0200399extern struct exception_table_entry __start___dbe_table[];
400extern struct exception_table_entry __stop___dbe_table[];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700401
Ralf Baechleb6dcec92007-02-18 15:57:09 +0000402__asm__(
403" .section __dbe_table, \"a\"\n"
404" .previous \n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700405
406/* Given an address, look for it in the exception tables. */
407static const struct exception_table_entry *search_dbe_tables(unsigned long addr)
408{
409 const struct exception_table_entry *e;
410
411 e = search_extable(__start___dbe_table, __stop___dbe_table - 1, addr);
412 if (!e)
413 e = search_module_dbetables(addr);
414 return e;
415}
416
417asmlinkage void do_be(struct pt_regs *regs)
418{
419 const int field = 2 * sizeof(unsigned long);
420 const struct exception_table_entry *fixup = NULL;
421 int data = regs->cp0_cause & 4;
422 int action = MIPS_BE_FATAL;
423
424 /* XXX For now. Fixme, this searches the wrong table ... */
425 if (data && !user_mode(regs))
426 fixup = search_dbe_tables(exception_epc(regs));
427
428 if (fixup)
429 action = MIPS_BE_FIXUP;
430
431 if (board_be_handler)
Atsushi Nemoto28fc5822007-07-13 01:49:49 +0900432 action = board_be_handler(regs, fixup != NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700433
434 switch (action) {
435 case MIPS_BE_DISCARD:
436 return;
437 case MIPS_BE_FIXUP:
438 if (fixup) {
439 regs->cp0_epc = fixup->nextinsn;
440 return;
441 }
442 break;
443 default:
444 break;
445 }
446
447 /*
448 * Assume it would be too dangerous to continue ...
449 */
450 printk(KERN_ALERT "%s bus error, epc == %0*lx, ra == %0*lx\n",
451 data ? "Data" : "Instruction",
452 field, regs->cp0_epc, field, regs->regs[31]);
Jason Wessel88547002008-07-29 15:58:53 -0500453 if (notify_die(DIE_OOPS, "bus error", regs, SIGBUS, 0, 0)
454 == NOTIFY_STOP)
455 return;
456
Linus Torvalds1da177e2005-04-16 15:20:36 -0700457 die_if_kernel("Oops", regs);
458 force_sig(SIGBUS, current);
459}
460
Linus Torvalds1da177e2005-04-16 15:20:36 -0700461/*
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100462 * ll/sc, rdhwr, sync emulation
Linus Torvalds1da177e2005-04-16 15:20:36 -0700463 */
464
465#define OPCODE 0xfc000000
466#define BASE 0x03e00000
467#define RT 0x001f0000
468#define OFFSET 0x0000ffff
469#define LL 0xc0000000
470#define SC 0xe0000000
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100471#define SPEC0 0x00000000
Ralf Baechle3c370262005-04-13 17:43:59 +0000472#define SPEC3 0x7c000000
473#define RD 0x0000f800
474#define FUNC 0x0000003f
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100475#define SYNC 0x0000000f
Ralf Baechle3c370262005-04-13 17:43:59 +0000476#define RDHWR 0x0000003b
Linus Torvalds1da177e2005-04-16 15:20:36 -0700477
478/*
479 * The ll_bit is cleared by r*_switch.S
480 */
481
Ralf Baechlef1e39a42009-09-17 02:25:05 +0200482unsigned int ll_bit;
483struct task_struct *ll_task;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700484
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100485static inline int simulate_ll(struct pt_regs *regs, unsigned int opcode)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700486{
Ralf Baechlefe00f942005-03-01 19:22:29 +0000487 unsigned long value, __user *vaddr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700488 long offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700489
490 /*
491 * analyse the ll instruction that just caused a ri exception
492 * and put the referenced address to addr.
493 */
494
495 /* sign extend offset */
496 offset = opcode & OFFSET;
497 offset <<= 16;
498 offset >>= 16;
499
Ralf Baechlefe00f942005-03-01 19:22:29 +0000500 vaddr = (unsigned long __user *)
501 ((unsigned long)(regs->regs[(opcode & BASE) >> 21]) + offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700502
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100503 if ((unsigned long)vaddr & 3)
504 return SIGBUS;
505 if (get_user(value, vaddr))
506 return SIGSEGV;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700507
508 preempt_disable();
509
510 if (ll_task == NULL || ll_task == current) {
511 ll_bit = 1;
512 } else {
513 ll_bit = 0;
514 }
515 ll_task = current;
516
517 preempt_enable();
518
519 regs->regs[(opcode & RT) >> 16] = value;
520
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100521 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700522}
523
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100524static inline int simulate_sc(struct pt_regs *regs, unsigned int opcode)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700525{
Ralf Baechlefe00f942005-03-01 19:22:29 +0000526 unsigned long __user *vaddr;
527 unsigned long reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700528 long offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700529
530 /*
531 * analyse the sc instruction that just caused a ri exception
532 * and put the referenced address to addr.
533 */
534
535 /* sign extend offset */
536 offset = opcode & OFFSET;
537 offset <<= 16;
538 offset >>= 16;
539
Ralf Baechlefe00f942005-03-01 19:22:29 +0000540 vaddr = (unsigned long __user *)
541 ((unsigned long)(regs->regs[(opcode & BASE) >> 21]) + offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700542 reg = (opcode & RT) >> 16;
543
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100544 if ((unsigned long)vaddr & 3)
545 return SIGBUS;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700546
547 preempt_disable();
548
549 if (ll_bit == 0 || ll_task != current) {
550 regs->regs[reg] = 0;
551 preempt_enable();
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100552 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700553 }
554
555 preempt_enable();
556
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100557 if (put_user(regs->regs[reg], vaddr))
558 return SIGSEGV;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700559
560 regs->regs[reg] = 1;
561
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100562 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700563}
564
565/*
566 * ll uses the opcode of lwc0 and sc uses the opcode of swc0. That is both
567 * opcodes are supposed to result in coprocessor unusable exceptions if
568 * executed on ll/sc-less processors. That's the theory. In practice a
569 * few processors such as NEC's VR4100 throw reserved instruction exceptions
570 * instead, so we're doing the emulation thing in both exception handlers.
571 */
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100572static int simulate_llsc(struct pt_regs *regs, unsigned int opcode)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700573{
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100574 if ((opcode & OPCODE) == LL)
575 return simulate_ll(regs, opcode);
576 if ((opcode & OPCODE) == SC)
577 return simulate_sc(regs, opcode);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700578
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100579 return -1; /* Must be something else ... */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700580}
581
Ralf Baechle3c370262005-04-13 17:43:59 +0000582/*
583 * Simulate trapping 'rdhwr' instructions to provide user accessible
Chris Dearman1f5826b2006-05-08 18:02:16 +0100584 * registers not implemented in hardware.
Ralf Baechle3c370262005-04-13 17:43:59 +0000585 */
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100586static int simulate_rdhwr(struct pt_regs *regs, unsigned int opcode)
Ralf Baechle3c370262005-04-13 17:43:59 +0000587{
Al Virodc8f6022006-01-12 01:06:07 -0800588 struct thread_info *ti = task_thread_info(current);
Ralf Baechle3c370262005-04-13 17:43:59 +0000589
590 if ((opcode & OPCODE) == SPEC3 && (opcode & FUNC) == RDHWR) {
591 int rd = (opcode & RD) >> 11;
592 int rt = (opcode & RT) >> 16;
593 switch (rd) {
Chris Dearman1f5826b2006-05-08 18:02:16 +0100594 case 0: /* CPU number */
595 regs->regs[rt] = smp_processor_id();
596 return 0;
597 case 1: /* SYNCI length */
598 regs->regs[rt] = min(current_cpu_data.dcache.linesz,
599 current_cpu_data.icache.linesz);
600 return 0;
601 case 2: /* Read count register */
602 regs->regs[rt] = read_c0_count();
603 return 0;
604 case 3: /* Count register resolution */
605 switch (current_cpu_data.cputype) {
606 case CPU_20KC:
607 case CPU_25KF:
608 regs->regs[rt] = 1;
609 break;
Ralf Baechle3c370262005-04-13 17:43:59 +0000610 default:
Chris Dearman1f5826b2006-05-08 18:02:16 +0100611 regs->regs[rt] = 2;
612 }
613 return 0;
614 case 29:
615 regs->regs[rt] = ti->tp_value;
616 return 0;
617 default:
618 return -1;
Ralf Baechle3c370262005-04-13 17:43:59 +0000619 }
620 }
621
Daniel Jacobowitz56ebd512005-11-26 22:34:41 -0500622 /* Not ours. */
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100623 return -1;
624}
Ralf Baechlee5679882006-11-30 01:14:47 +0000625
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100626static int simulate_sync(struct pt_regs *regs, unsigned int opcode)
627{
628 if ((opcode & OPCODE) == SPEC0 && (opcode & FUNC) == SYNC)
629 return 0;
630
631 return -1; /* Must be something else ... */
Ralf Baechle3c370262005-04-13 17:43:59 +0000632}
633
Linus Torvalds1da177e2005-04-16 15:20:36 -0700634asmlinkage void do_ov(struct pt_regs *regs)
635{
636 siginfo_t info;
637
Ralf Baechle36ccf1c2006-02-14 21:04:54 +0000638 die_if_kernel("Integer overflow", regs);
639
Linus Torvalds1da177e2005-04-16 15:20:36 -0700640 info.si_code = FPE_INTOVF;
641 info.si_signo = SIGFPE;
642 info.si_errno = 0;
Ralf Baechlefe00f942005-03-01 19:22:29 +0000643 info.si_addr = (void __user *) regs->cp0_epc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700644 force_sig_info(SIGFPE, &info, current);
645}
646
647/*
648 * XXX Delayed fp exceptions when doing a lazy ctx switch XXX
649 */
650asmlinkage void do_fpe(struct pt_regs *regs, unsigned long fcr31)
651{
Thiemo Seufer948a34c2007-08-22 01:42:04 +0100652 siginfo_t info;
653
Jason Wessel88547002008-07-29 15:58:53 -0500654 if (notify_die(DIE_FP, "FP exception", regs, SIGFPE, 0, 0)
655 == NOTIFY_STOP)
656 return;
Chris Dearman57725f92006-06-30 23:35:28 +0100657 die_if_kernel("FP exception in kernel code", regs);
658
Linus Torvalds1da177e2005-04-16 15:20:36 -0700659 if (fcr31 & FPU_CSR_UNI_X) {
660 int sig;
661
Linus Torvalds1da177e2005-04-16 15:20:36 -0700662 /*
Ralf Baechlea3dddd52006-03-11 08:18:41 +0000663 * Unimplemented operation exception. If we've got the full
Linus Torvalds1da177e2005-04-16 15:20:36 -0700664 * software emulator on-board, let's use it...
665 *
666 * Force FPU to dump state into task/thread context. We're
667 * moving a lot of data here for what is probably a single
668 * instruction, but the alternative is to pre-decode the FP
669 * register operands before invoking the emulator, which seems
670 * a bit extreme for what should be an infrequent event.
671 */
Ralf Baechlecd21dfc2005-04-28 13:39:10 +0000672 /* Ensure 'resume' not overwrite saved fp context again. */
Atsushi Nemoto53dc8022007-03-10 01:07:45 +0900673 lose_fpu(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700674
675 /* Run the emulator */
Ralf Baechle49a89ef2007-10-11 23:46:15 +0100676 sig = fpu_emulator_cop1Handler(regs, &current->thread.fpu, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700677
678 /*
679 * We can't allow the emulated instruction to leave any of
680 * the cause bit set in $fcr31.
681 */
Atsushi Nemotoeae89072006-05-16 01:26:03 +0900682 current->thread.fpu.fcr31 &= ~FPU_CSR_ALL_X;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700683
684 /* Restore the hardware register state */
Atsushi Nemoto53dc8022007-03-10 01:07:45 +0900685 own_fpu(1); /* Using the FPU again. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700686
687 /* If something went wrong, signal */
688 if (sig)
689 force_sig(sig, current);
690
691 return;
Thiemo Seufer948a34c2007-08-22 01:42:04 +0100692 } else if (fcr31 & FPU_CSR_INV_X)
693 info.si_code = FPE_FLTINV;
694 else if (fcr31 & FPU_CSR_DIV_X)
695 info.si_code = FPE_FLTDIV;
696 else if (fcr31 & FPU_CSR_OVF_X)
697 info.si_code = FPE_FLTOVF;
698 else if (fcr31 & FPU_CSR_UDF_X)
699 info.si_code = FPE_FLTUND;
700 else if (fcr31 & FPU_CSR_INE_X)
701 info.si_code = FPE_FLTRES;
702 else
703 info.si_code = __SI_FAULT;
704 info.si_signo = SIGFPE;
705 info.si_errno = 0;
706 info.si_addr = (void __user *) regs->cp0_epc;
707 force_sig_info(SIGFPE, &info, current);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700708}
709
Ralf Baechledf270052008-04-20 16:28:54 +0100710static void do_trap_or_bp(struct pt_regs *regs, unsigned int code,
711 const char *str)
712{
713 siginfo_t info;
714 char b[40];
715
Jason Wessel5dd11d52010-05-20 21:04:26 -0500716#ifdef CONFIG_KGDB_LOW_LEVEL_TRAP
717 if (kgdb_ll_trap(DIE_TRAP, str, regs, code, 0, 0) == NOTIFY_STOP)
718 return;
719#endif /* CONFIG_KGDB_LOW_LEVEL_TRAP */
720
Jason Wessel88547002008-07-29 15:58:53 -0500721 if (notify_die(DIE_TRAP, str, regs, code, 0, 0) == NOTIFY_STOP)
722 return;
723
Ralf Baechledf270052008-04-20 16:28:54 +0100724 /*
725 * A short test says that IRIX 5.3 sends SIGTRAP for all trap
726 * insns, even for trap and break codes that indicate arithmetic
727 * failures. Weird ...
728 * But should we continue the brokenness??? --macro
729 */
730 switch (code) {
731 case BRK_OVERFLOW:
732 case BRK_DIVZERO:
733 scnprintf(b, sizeof(b), "%s instruction in kernel code", str);
734 die_if_kernel(b, regs);
735 if (code == BRK_DIVZERO)
736 info.si_code = FPE_INTDIV;
737 else
738 info.si_code = FPE_INTOVF;
739 info.si_signo = SIGFPE;
740 info.si_errno = 0;
741 info.si_addr = (void __user *) regs->cp0_epc;
742 force_sig_info(SIGFPE, &info, current);
743 break;
744 case BRK_BUG:
745 die_if_kernel("Kernel bug detected", regs);
746 force_sig(SIGTRAP, current);
747 break;
Ralf Baechleba3049e2008-10-28 17:38:42 +0000748 case BRK_MEMU:
749 /*
750 * Address errors may be deliberately induced by the FPU
751 * emulator to retake control of the CPU after executing the
752 * instruction in the delay slot of an emulated branch.
753 *
754 * Terminate if exception was recognized as a delay slot return
755 * otherwise handle as normal.
756 */
757 if (do_dsemulret(regs))
758 return;
759
760 die_if_kernel("Math emu break/trap", regs);
761 force_sig(SIGTRAP, current);
762 break;
Ralf Baechledf270052008-04-20 16:28:54 +0100763 default:
764 scnprintf(b, sizeof(b), "%s instruction in kernel code", str);
765 die_if_kernel(b, regs);
766 force_sig(SIGTRAP, current);
767 }
768}
769
Linus Torvalds1da177e2005-04-16 15:20:36 -0700770asmlinkage void do_bp(struct pt_regs *regs)
771{
772 unsigned int opcode, bcode;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700773
Atsushi Nemotoba755f82007-04-12 20:02:54 +0900774 if (__get_user(opcode, (unsigned int __user *) exception_epc(regs)))
Ralf Baechlee5679882006-11-30 01:14:47 +0000775 goto out_sigsegv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700776
777 /*
778 * There is the ancient bug in the MIPS assemblers that the break
779 * code starts left to bit 16 instead to bit 6 in the opcode.
780 * Gas is bug-compatible, but not always, grrr...
781 * We handle both cases with a simple heuristics. --macro
782 */
783 bcode = ((opcode >> 6) & ((1 << 20) - 1));
Ralf Baechledf270052008-04-20 16:28:54 +0100784 if (bcode >= (1 << 10))
785 bcode >>= 10;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700786
David Daneyc1bf2072010-08-03 11:22:20 -0700787 /*
788 * notify the kprobe handlers, if instruction is likely to
789 * pertain to them.
790 */
791 switch (bcode) {
792 case BRK_KPROBE_BP:
793 if (notify_die(DIE_BREAK, "debug", regs, bcode, 0, 0) == NOTIFY_STOP)
794 return;
795 else
796 break;
797 case BRK_KPROBE_SSTEPBP:
798 if (notify_die(DIE_SSTEPBP, "single_step", regs, bcode, 0, 0) == NOTIFY_STOP)
799 return;
800 else
801 break;
802 default:
803 break;
804 }
805
Ralf Baechledf270052008-04-20 16:28:54 +0100806 do_trap_or_bp(regs, bcode, "Break");
Atsushi Nemoto90fccb12007-02-06 16:02:21 +0900807 return;
Ralf Baechlee5679882006-11-30 01:14:47 +0000808
809out_sigsegv:
810 force_sig(SIGSEGV, current);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700811}
812
813asmlinkage void do_tr(struct pt_regs *regs)
814{
815 unsigned int opcode, tcode = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700816
Atsushi Nemotoba755f82007-04-12 20:02:54 +0900817 if (__get_user(opcode, (unsigned int __user *) exception_epc(regs)))
Ralf Baechlee5679882006-11-30 01:14:47 +0000818 goto out_sigsegv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700819
820 /* Immediate versions don't provide a code. */
821 if (!(opcode & OPCODE))
822 tcode = ((opcode >> 6) & ((1 << 10) - 1));
823
Ralf Baechledf270052008-04-20 16:28:54 +0100824 do_trap_or_bp(regs, tcode, "Trap");
Atsushi Nemoto90fccb12007-02-06 16:02:21 +0900825 return;
Ralf Baechlee5679882006-11-30 01:14:47 +0000826
827out_sigsegv:
828 force_sig(SIGSEGV, current);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700829}
830
831asmlinkage void do_ri(struct pt_regs *regs)
832{
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100833 unsigned int __user *epc = (unsigned int __user *)exception_epc(regs);
834 unsigned long old_epc = regs->cp0_epc;
835 unsigned int opcode = 0;
836 int status = -1;
837
Jason Wessel88547002008-07-29 15:58:53 -0500838 if (notify_die(DIE_RI, "RI Fault", regs, SIGSEGV, 0, 0)
839 == NOTIFY_STOP)
840 return;
841
Linus Torvalds1da177e2005-04-16 15:20:36 -0700842 die_if_kernel("Reserved instruction in kernel code", regs);
843
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100844 if (unlikely(compute_return_epc(regs) < 0))
Ralf Baechle3c370262005-04-13 17:43:59 +0000845 return;
846
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100847 if (unlikely(get_user(opcode, epc) < 0))
848 status = SIGSEGV;
849
850 if (!cpu_has_llsc && status < 0)
851 status = simulate_llsc(regs, opcode);
852
853 if (status < 0)
854 status = simulate_rdhwr(regs, opcode);
855
856 if (status < 0)
857 status = simulate_sync(regs, opcode);
858
859 if (status < 0)
860 status = SIGILL;
861
862 if (unlikely(status > 0)) {
863 regs->cp0_epc = old_epc; /* Undo skip-over. */
864 force_sig(status, current);
865 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700866}
867
Ralf Baechled223a862007-07-10 17:33:02 +0100868/*
869 * MIPS MT processors may have fewer FPU contexts than CPU threads. If we've
870 * emulated more than some threshold number of instructions, force migration to
871 * a "CPU" that has FP support.
872 */
873static void mt_ase_fp_affinity(void)
874{
875#ifdef CONFIG_MIPS_MT_FPAFF
876 if (mt_fpemul_threshold > 0 &&
877 ((current->thread.emulated_fp++ > mt_fpemul_threshold))) {
878 /*
879 * If there's no FPU present, or if the application has already
880 * restricted the allowed set to exclude any CPUs with FPUs,
881 * we'll skip the procedure.
882 */
883 if (cpus_intersects(current->cpus_allowed, mt_fpu_cpumask)) {
884 cpumask_t tmask;
885
Kevin D. Kissell9cc12362008-09-09 21:33:36 +0200886 current->thread.user_cpus_allowed
887 = current->cpus_allowed;
888 cpus_and(tmask, current->cpus_allowed,
889 mt_fpu_cpumask);
Julia Lawalled1bbde2010-03-26 23:03:07 +0100890 set_cpus_allowed_ptr(current, &tmask);
Ralf Baechle293c5bd2007-07-25 16:19:33 +0100891 set_thread_flag(TIF_FPUBOUND);
Ralf Baechled223a862007-07-10 17:33:02 +0100892 }
893 }
894#endif /* CONFIG_MIPS_MT_FPAFF */
895}
896
Ralf Baechle69f3a7d2009-11-24 01:24:58 +0000897/*
898 * No lock; only written during early bootup by CPU 0.
899 */
900static RAW_NOTIFIER_HEAD(cu2_chain);
901
902int __ref register_cu2_notifier(struct notifier_block *nb)
903{
904 return raw_notifier_chain_register(&cu2_chain, nb);
905}
906
907int cu2_notifier_call_chain(unsigned long val, void *v)
908{
909 return raw_notifier_call_chain(&cu2_chain, val, v);
910}
911
912static int default_cu2_call(struct notifier_block *nfb, unsigned long action,
913 void *data)
914{
915 struct pt_regs *regs = data;
916
917 switch (action) {
918 default:
919 die_if_kernel("Unhandled kernel unaligned access or invalid "
920 "instruction", regs);
921 /* Fall through */
922
923 case CU2_EXCEPTION:
924 force_sig(SIGILL, current);
925 }
926
927 return NOTIFY_OK;
928}
929
Linus Torvalds1da177e2005-04-16 15:20:36 -0700930asmlinkage void do_cpu(struct pt_regs *regs)
931{
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100932 unsigned int __user *epc;
933 unsigned long old_epc;
934 unsigned int opcode;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700935 unsigned int cpid;
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100936 int status;
David Daneyf9bb4cf2008-12-11 15:33:23 -0800937 unsigned long __maybe_unused flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700938
Atsushi Nemoto53231802007-04-14 02:37:26 +0900939 die_if_kernel("do_cpu invoked from kernel context!", regs);
940
Linus Torvalds1da177e2005-04-16 15:20:36 -0700941 cpid = (regs->cp0_cause >> CAUSEB_CE) & 3;
942
943 switch (cpid) {
944 case 0:
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100945 epc = (unsigned int __user *)exception_epc(regs);
946 old_epc = regs->cp0_epc;
947 opcode = 0;
948 status = -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700949
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100950 if (unlikely(compute_return_epc(regs) < 0))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700951 return;
Ralf Baechle3c370262005-04-13 17:43:59 +0000952
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100953 if (unlikely(get_user(opcode, epc) < 0))
954 status = SIGSEGV;
955
956 if (!cpu_has_llsc && status < 0)
957 status = simulate_llsc(regs, opcode);
958
959 if (status < 0)
960 status = simulate_rdhwr(regs, opcode);
961
962 if (status < 0)
963 status = SIGILL;
964
965 if (unlikely(status > 0)) {
966 regs->cp0_epc = old_epc; /* Undo skip-over. */
967 force_sig(status, current);
968 }
969
970 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700971
972 case 1:
Atsushi Nemoto53dc8022007-03-10 01:07:45 +0900973 if (used_math()) /* Using the FPU again. */
974 own_fpu(1);
975 else { /* First time FPU user. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700976 init_fpu();
977 set_used_math();
978 }
979
Atsushi Nemoto53231802007-04-14 02:37:26 +0900980 if (!raw_cpu_has_fpu) {
Atsushi Nemotoe04582b2006-10-09 00:10:01 +0900981 int sig;
Atsushi Nemotoe04582b2006-10-09 00:10:01 +0900982 sig = fpu_emulator_cop1Handler(regs,
983 &current->thread.fpu, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700984 if (sig)
985 force_sig(sig, current);
Ralf Baechled223a862007-07-10 17:33:02 +0100986 else
987 mt_ase_fp_affinity();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700988 }
989
Linus Torvalds1da177e2005-04-16 15:20:36 -0700990 return;
991
992 case 2:
Ralf Baechle69f3a7d2009-11-24 01:24:58 +0000993 raw_notifier_call_chain(&cu2_chain, CU2_EXCEPTION, regs);
Jesper Nilsson55dc9d52010-06-17 15:25:54 +0200994 return;
Ralf Baechle69f3a7d2009-11-24 01:24:58 +0000995
Linus Torvalds1da177e2005-04-16 15:20:36 -0700996 case 3:
997 break;
998 }
999
1000 force_sig(SIGILL, current);
1001}
1002
1003asmlinkage void do_mdmx(struct pt_regs *regs)
1004{
1005 force_sig(SIGILL, current);
1006}
1007
David Daney8bc6d052009-01-05 15:29:58 -08001008/*
1009 * Called with interrupts disabled.
1010 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001011asmlinkage void do_watch(struct pt_regs *regs)
1012{
David Daneyb67b2b72008-09-23 00:08:45 -07001013 u32 cause;
1014
Linus Torvalds1da177e2005-04-16 15:20:36 -07001015 /*
David Daneyb67b2b72008-09-23 00:08:45 -07001016 * Clear WP (bit 22) bit of cause register so we don't loop
1017 * forever.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001018 */
David Daneyb67b2b72008-09-23 00:08:45 -07001019 cause = read_c0_cause();
1020 cause &= ~(1 << 22);
1021 write_c0_cause(cause);
1022
1023 /*
1024 * If the current thread has the watch registers loaded, save
1025 * their values and send SIGTRAP. Otherwise another thread
1026 * left the registers set, clear them and continue.
1027 */
1028 if (test_tsk_thread_flag(current, TIF_LOAD_WATCH)) {
1029 mips_read_watch_registers();
David Daney8bc6d052009-01-05 15:29:58 -08001030 local_irq_enable();
David Daneyb67b2b72008-09-23 00:08:45 -07001031 force_sig(SIGTRAP, current);
David Daney8bc6d052009-01-05 15:29:58 -08001032 } else {
David Daneyb67b2b72008-09-23 00:08:45 -07001033 mips_clear_watch_registers();
David Daney8bc6d052009-01-05 15:29:58 -08001034 local_irq_enable();
1035 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001036}
1037
1038asmlinkage void do_mcheck(struct pt_regs *regs)
1039{
Ralf Baechlecac4bcb2006-05-24 16:51:02 +01001040 const int field = 2 * sizeof(unsigned long);
1041 int multi_match = regs->cp0_status & ST0_TS;
1042
Linus Torvalds1da177e2005-04-16 15:20:36 -07001043 show_regs(regs);
Ralf Baechlecac4bcb2006-05-24 16:51:02 +01001044
1045 if (multi_match) {
1046 printk("Index : %0x\n", read_c0_index());
1047 printk("Pagemask: %0x\n", read_c0_pagemask());
1048 printk("EntryHi : %0*lx\n", field, read_c0_entryhi());
1049 printk("EntryLo0: %0*lx\n", field, read_c0_entrylo0());
1050 printk("EntryLo1: %0*lx\n", field, read_c0_entrylo1());
1051 printk("\n");
1052 dump_tlb_all();
1053 }
1054
Atsushi Nemotoe1bb8282007-07-13 23:51:46 +09001055 show_code((unsigned int __user *) regs->cp0_epc);
Ralf Baechlecac4bcb2006-05-24 16:51:02 +01001056
Linus Torvalds1da177e2005-04-16 15:20:36 -07001057 /*
1058 * Some chips may have other causes of machine check (e.g. SB1
1059 * graduation timer)
1060 */
1061 panic("Caught Machine Check exception - %scaused by multiple "
1062 "matching entries in the TLB.",
Ralf Baechlecac4bcb2006-05-24 16:51:02 +01001063 (multi_match) ? "" : "not ");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001064}
1065
Ralf Baechle340ee4b2005-08-17 17:44:08 +00001066asmlinkage void do_mt(struct pt_regs *regs)
1067{
Ralf Baechle41c594a2006-04-05 09:45:45 +01001068 int subcode;
1069
Ralf Baechle41c594a2006-04-05 09:45:45 +01001070 subcode = (read_vpe_c0_vpecontrol() & VPECONTROL_EXCPT)
1071 >> VPECONTROL_EXCPT_SHIFT;
1072 switch (subcode) {
1073 case 0:
Chris Dearmane35a5e32006-06-30 14:19:45 +01001074 printk(KERN_DEBUG "Thread Underflow\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001075 break;
1076 case 1:
Chris Dearmane35a5e32006-06-30 14:19:45 +01001077 printk(KERN_DEBUG "Thread Overflow\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001078 break;
1079 case 2:
Chris Dearmane35a5e32006-06-30 14:19:45 +01001080 printk(KERN_DEBUG "Invalid YIELD Qualifier\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001081 break;
1082 case 3:
Chris Dearmane35a5e32006-06-30 14:19:45 +01001083 printk(KERN_DEBUG "Gating Storage Exception\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001084 break;
1085 case 4:
Chris Dearmane35a5e32006-06-30 14:19:45 +01001086 printk(KERN_DEBUG "YIELD Scheduler Exception\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001087 break;
1088 case 5:
Chris Dearmane35a5e32006-06-30 14:19:45 +01001089 printk(KERN_DEBUG "Gating Storage Schedulier Exception\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001090 break;
1091 default:
Chris Dearmane35a5e32006-06-30 14:19:45 +01001092 printk(KERN_DEBUG "*** UNKNOWN THREAD EXCEPTION %d ***\n",
Ralf Baechle41c594a2006-04-05 09:45:45 +01001093 subcode);
1094 break;
1095 }
Ralf Baechle340ee4b2005-08-17 17:44:08 +00001096 die_if_kernel("MIPS MT Thread exception in kernel", regs);
1097
1098 force_sig(SIGILL, current);
1099}
1100
1101
Ralf Baechlee50c0a8f2005-05-31 11:49:19 +00001102asmlinkage void do_dsp(struct pt_regs *regs)
1103{
1104 if (cpu_has_dsp)
1105 panic("Unexpected DSP exception\n");
1106
1107 force_sig(SIGILL, current);
1108}
1109
Linus Torvalds1da177e2005-04-16 15:20:36 -07001110asmlinkage void do_reserved(struct pt_regs *regs)
1111{
1112 /*
1113 * Game over - no way to handle this if it ever occurs. Most probably
1114 * caused by a new unknown cpu type or after another deadly
1115 * hard/software error.
1116 */
1117 show_regs(regs);
1118 panic("Caught reserved exception %ld - should not happen.",
1119 (regs->cp0_cause & 0x7f) >> 2);
1120}
1121
Ralf Baechle39b8d522008-04-28 17:14:26 +01001122static int __initdata l1parity = 1;
1123static int __init nol1parity(char *s)
1124{
1125 l1parity = 0;
1126 return 1;
1127}
1128__setup("nol1par", nol1parity);
1129static int __initdata l2parity = 1;
1130static int __init nol2parity(char *s)
1131{
1132 l2parity = 0;
1133 return 1;
1134}
1135__setup("nol2par", nol2parity);
1136
Linus Torvalds1da177e2005-04-16 15:20:36 -07001137/*
1138 * Some MIPS CPUs can enable/disable for cache parity detection, but do
1139 * it different ways.
1140 */
1141static inline void parity_protection_init(void)
1142{
Ralf Baechle10cc3522007-10-11 23:46:15 +01001143 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001144 case CPU_24K:
Nigel Stephens98a41de2006-04-27 15:50:32 +01001145 case CPU_34K:
Ralf Baechle39b8d522008-04-28 17:14:26 +01001146 case CPU_74K:
1147 case CPU_1004K:
1148 {
1149#define ERRCTL_PE 0x80000000
1150#define ERRCTL_L2P 0x00800000
1151 unsigned long errctl;
1152 unsigned int l1parity_present, l2parity_present;
1153
1154 errctl = read_c0_ecc();
1155 errctl &= ~(ERRCTL_PE|ERRCTL_L2P);
1156
1157 /* probe L1 parity support */
1158 write_c0_ecc(errctl | ERRCTL_PE);
1159 back_to_back_c0_hazard();
1160 l1parity_present = (read_c0_ecc() & ERRCTL_PE);
1161
1162 /* probe L2 parity support */
1163 write_c0_ecc(errctl|ERRCTL_L2P);
1164 back_to_back_c0_hazard();
1165 l2parity_present = (read_c0_ecc() & ERRCTL_L2P);
1166
1167 if (l1parity_present && l2parity_present) {
1168 if (l1parity)
1169 errctl |= ERRCTL_PE;
1170 if (l1parity ^ l2parity)
1171 errctl |= ERRCTL_L2P;
1172 } else if (l1parity_present) {
1173 if (l1parity)
1174 errctl |= ERRCTL_PE;
1175 } else if (l2parity_present) {
1176 if (l2parity)
1177 errctl |= ERRCTL_L2P;
1178 } else {
1179 /* No parity available */
1180 }
1181
1182 printk(KERN_INFO "Writing ErrCtl register=%08lx\n", errctl);
1183
1184 write_c0_ecc(errctl);
1185 back_to_back_c0_hazard();
1186 errctl = read_c0_ecc();
1187 printk(KERN_INFO "Readback ErrCtl register=%08lx\n", errctl);
1188
1189 if (l1parity_present)
1190 printk(KERN_INFO "Cache parity protection %sabled\n",
1191 (errctl & ERRCTL_PE) ? "en" : "dis");
1192
1193 if (l2parity_present) {
1194 if (l1parity_present && l1parity)
1195 errctl ^= ERRCTL_L2P;
1196 printk(KERN_INFO "L2 cache parity protection %sabled\n",
1197 (errctl & ERRCTL_L2P) ? "en" : "dis");
1198 }
1199 }
1200 break;
1201
Linus Torvalds1da177e2005-04-16 15:20:36 -07001202 case CPU_5KC:
Ralf Baechle14f18b72005-03-01 18:15:08 +00001203 write_c0_ecc(0x80000000);
1204 back_to_back_c0_hazard();
1205 /* Set the PE bit (bit 31) in the c0_errctl register. */
1206 printk(KERN_INFO "Cache parity protection %sabled\n",
1207 (read_c0_ecc() & 0x80000000) ? "en" : "dis");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001208 break;
1209 case CPU_20KC:
1210 case CPU_25KF:
1211 /* Clear the DE bit (bit 16) in the c0_status register. */
1212 printk(KERN_INFO "Enable cache parity protection for "
1213 "MIPS 20KC/25KF CPUs.\n");
1214 clear_c0_status(ST0_DE);
1215 break;
1216 default:
1217 break;
1218 }
1219}
1220
1221asmlinkage void cache_parity_error(void)
1222{
1223 const int field = 2 * sizeof(unsigned long);
1224 unsigned int reg_val;
1225
1226 /* For the moment, report the problem and hang. */
1227 printk("Cache error exception:\n");
1228 printk("cp0_errorepc == %0*lx\n", field, read_c0_errorepc());
1229 reg_val = read_c0_cacheerr();
1230 printk("c0_cacheerr == %08x\n", reg_val);
1231
1232 printk("Decoded c0_cacheerr: %s cache fault in %s reference.\n",
1233 reg_val & (1<<30) ? "secondary" : "primary",
1234 reg_val & (1<<31) ? "data" : "insn");
1235 printk("Error bits: %s%s%s%s%s%s%s\n",
1236 reg_val & (1<<29) ? "ED " : "",
1237 reg_val & (1<<28) ? "ET " : "",
1238 reg_val & (1<<26) ? "EE " : "",
1239 reg_val & (1<<25) ? "EB " : "",
1240 reg_val & (1<<24) ? "EI " : "",
1241 reg_val & (1<<23) ? "E1 " : "",
1242 reg_val & (1<<22) ? "E0 " : "");
1243 printk("IDX: 0x%08x\n", reg_val & ((1<<22)-1));
1244
Ralf Baechleec917c2c2005-10-07 16:58:15 +01001245#if defined(CONFIG_CPU_MIPS32) || defined(CONFIG_CPU_MIPS64)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001246 if (reg_val & (1<<22))
1247 printk("DErrAddr0: 0x%0*lx\n", field, read_c0_derraddr0());
1248
1249 if (reg_val & (1<<23))
1250 printk("DErrAddr1: 0x%0*lx\n", field, read_c0_derraddr1());
1251#endif
1252
1253 panic("Can't handle the cache error!");
1254}
1255
1256/*
1257 * SDBBP EJTAG debug exception handler.
1258 * We skip the instruction and return to the next instruction.
1259 */
1260void ejtag_exception_handler(struct pt_regs *regs)
1261{
1262 const int field = 2 * sizeof(unsigned long);
1263 unsigned long depc, old_epc;
1264 unsigned int debug;
1265
Chris Dearman70ae6122006-06-30 12:32:37 +01001266 printk(KERN_DEBUG "SDBBP EJTAG debug exception - not handled yet, just ignored!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001267 depc = read_c0_depc();
1268 debug = read_c0_debug();
Chris Dearman70ae6122006-06-30 12:32:37 +01001269 printk(KERN_DEBUG "c0_depc = %0*lx, DEBUG = %08x\n", field, depc, debug);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001270 if (debug & 0x80000000) {
1271 /*
1272 * In branch delay slot.
1273 * We cheat a little bit here and use EPC to calculate the
1274 * debug return address (DEPC). EPC is restored after the
1275 * calculation.
1276 */
1277 old_epc = regs->cp0_epc;
1278 regs->cp0_epc = depc;
1279 __compute_return_epc(regs);
1280 depc = regs->cp0_epc;
1281 regs->cp0_epc = old_epc;
1282 } else
1283 depc += 4;
1284 write_c0_depc(depc);
1285
1286#if 0
Chris Dearman70ae6122006-06-30 12:32:37 +01001287 printk(KERN_DEBUG "\n\n----- Enable EJTAG single stepping ----\n\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001288 write_c0_debug(debug | 0x100);
1289#endif
1290}
1291
1292/*
1293 * NMI exception handler.
1294 */
Thiemo Seufer34412c72007-08-20 23:43:49 +01001295NORET_TYPE void ATTRIB_NORET nmi_exception_handler(struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001296{
Ralf Baechle41c594a2006-04-05 09:45:45 +01001297 bust_spinlocks(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001298 printk("NMI taken!!!!\n");
1299 die("NMI", regs);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001300}
1301
Ralf Baechlee01402b2005-07-14 15:57:16 +00001302#define VECTORSPACING 0x100 /* for EI/VI mode */
1303
1304unsigned long ebase;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001305unsigned long exception_handlers[32];
Ralf Baechlee01402b2005-07-14 15:57:16 +00001306unsigned long vi_handlers[64];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001307
Florian Fainelli2d1b6e92010-01-28 15:21:42 +01001308void __init *set_except_vector(int n, void *addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001309{
1310 unsigned long handler = (unsigned long) addr;
1311 unsigned long old_handler = exception_handlers[n];
1312
1313 exception_handlers[n] = handler;
1314 if (n == 0 && cpu_has_divec) {
Florian Fainelli92bbe1b2010-01-28 15:22:37 +01001315 unsigned long jump_mask = ~((1 << 28) - 1);
1316 u32 *buf = (u32 *)(ebase + 0x200);
1317 unsigned int k0 = 26;
1318 if ((handler & jump_mask) == ((ebase + 0x200) & jump_mask)) {
1319 uasm_i_j(&buf, handler & ~jump_mask);
1320 uasm_i_nop(&buf);
1321 } else {
1322 UASM_i_LA(&buf, k0, handler);
1323 uasm_i_jr(&buf, k0);
1324 uasm_i_nop(&buf);
1325 }
1326 local_flush_icache_range(ebase + 0x200, (unsigned long)buf);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001327 }
1328 return (void *)old_handler;
1329}
1330
Atsushi Nemoto6ba07e52007-05-21 23:45:38 +09001331static asmlinkage void do_default_vi(void)
1332{
1333 show_regs(get_irq_regs());
1334 panic("Caught unexpected vectored interrupt.");
1335}
1336
Ralf Baechleef300e42007-05-06 18:31:18 +01001337static void *set_vi_srs_handler(int n, vi_handler_t addr, int srs)
Ralf Baechlee01402b2005-07-14 15:57:16 +00001338{
1339 unsigned long handler;
1340 unsigned long old_handler = vi_handlers[n];
Ralf Baechlef6771db2007-11-08 18:02:29 +00001341 int srssets = current_cpu_data.srsets;
Ralf Baechlee01402b2005-07-14 15:57:16 +00001342 u32 *w;
1343 unsigned char *b;
1344
Ralf Baechleb72b7092009-03-30 14:49:44 +02001345 BUG_ON(!cpu_has_veic && !cpu_has_vint);
Ralf Baechlee01402b2005-07-14 15:57:16 +00001346
1347 if (addr == NULL) {
1348 handler = (unsigned long) do_default_vi;
1349 srs = 0;
Ralf Baechle41c594a2006-04-05 09:45:45 +01001350 } else
Ralf Baechlee01402b2005-07-14 15:57:16 +00001351 handler = (unsigned long) addr;
1352 vi_handlers[n] = (unsigned long) addr;
1353
1354 b = (unsigned char *)(ebase + 0x200 + n*VECTORSPACING);
1355
Ralf Baechlef6771db2007-11-08 18:02:29 +00001356 if (srs >= srssets)
Ralf Baechlee01402b2005-07-14 15:57:16 +00001357 panic("Shadow register set %d not supported", srs);
1358
1359 if (cpu_has_veic) {
1360 if (board_bind_eic_interrupt)
Ralf Baechle49a89ef2007-10-11 23:46:15 +01001361 board_bind_eic_interrupt(n, srs);
Ralf Baechle41c594a2006-04-05 09:45:45 +01001362 } else if (cpu_has_vint) {
Ralf Baechlee01402b2005-07-14 15:57:16 +00001363 /* SRSMap is only defined if shadow sets are implemented */
Ralf Baechlef6771db2007-11-08 18:02:29 +00001364 if (srssets > 1)
Ralf Baechle49a89ef2007-10-11 23:46:15 +01001365 change_c0_srsmap(0xf << n*4, srs << n*4);
Ralf Baechlee01402b2005-07-14 15:57:16 +00001366 }
1367
1368 if (srs == 0) {
1369 /*
1370 * If no shadow set is selected then use the default handler
1371 * that does normal register saving and a standard interrupt exit
1372 */
1373
1374 extern char except_vec_vi, except_vec_vi_lui;
1375 extern char except_vec_vi_ori, except_vec_vi_end;
Atsushi Nemotoc65a5482007-11-12 02:05:18 +09001376 extern char rollback_except_vec_vi;
1377 char *vec_start = (cpu_wait == r4k_wait) ?
1378 &rollback_except_vec_vi : &except_vec_vi;
Ralf Baechle41c594a2006-04-05 09:45:45 +01001379#ifdef CONFIG_MIPS_MT_SMTC
1380 /*
1381 * We need to provide the SMTC vectored interrupt handler
1382 * not only with the address of the handler, but with the
1383 * Status.IM bit to be masked before going there.
1384 */
1385 extern char except_vec_vi_mori;
Atsushi Nemotoc65a5482007-11-12 02:05:18 +09001386 const int mori_offset = &except_vec_vi_mori - vec_start;
Ralf Baechle41c594a2006-04-05 09:45:45 +01001387#endif /* CONFIG_MIPS_MT_SMTC */
Atsushi Nemotoc65a5482007-11-12 02:05:18 +09001388 const int handler_len = &except_vec_vi_end - vec_start;
1389 const int lui_offset = &except_vec_vi_lui - vec_start;
1390 const int ori_offset = &except_vec_vi_ori - vec_start;
Ralf Baechlee01402b2005-07-14 15:57:16 +00001391
1392 if (handler_len > VECTORSPACING) {
1393 /*
1394 * Sigh... panicing won't help as the console
1395 * is probably not configured :(
1396 */
Ralf Baechle49a89ef2007-10-11 23:46:15 +01001397 panic("VECTORSPACING too small");
Ralf Baechlee01402b2005-07-14 15:57:16 +00001398 }
1399
Atsushi Nemotoc65a5482007-11-12 02:05:18 +09001400 memcpy(b, vec_start, handler_len);
Ralf Baechle41c594a2006-04-05 09:45:45 +01001401#ifdef CONFIG_MIPS_MT_SMTC
Ralf Baechle8e8a52e2007-05-31 14:00:19 +01001402 BUG_ON(n > 7); /* Vector index %d exceeds SMTC maximum. */
1403
Ralf Baechle41c594a2006-04-05 09:45:45 +01001404 w = (u32 *)(b + mori_offset);
1405 *w = (*w & 0xffff0000) | (0x100 << n);
1406#endif /* CONFIG_MIPS_MT_SMTC */
Ralf Baechlee01402b2005-07-14 15:57:16 +00001407 w = (u32 *)(b + lui_offset);
1408 *w = (*w & 0xffff0000) | (((u32)handler >> 16) & 0xffff);
1409 w = (u32 *)(b + ori_offset);
1410 *w = (*w & 0xffff0000) | ((u32)handler & 0xffff);
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +02001411 local_flush_icache_range((unsigned long)b,
1412 (unsigned long)(b+handler_len));
Ralf Baechlee01402b2005-07-14 15:57:16 +00001413 }
1414 else {
1415 /*
1416 * In other cases jump directly to the interrupt handler
1417 *
1418 * It is the handlers responsibility to save registers if required
1419 * (eg hi/lo) and return from the exception using "eret"
1420 */
1421 w = (u32 *)b;
1422 *w++ = 0x08000000 | (((u32)handler >> 2) & 0x03fffff); /* j handler */
1423 *w = 0;
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +02001424 local_flush_icache_range((unsigned long)b,
1425 (unsigned long)(b+8));
Ralf Baechlee01402b2005-07-14 15:57:16 +00001426 }
1427
1428 return (void *)old_handler;
1429}
1430
Ralf Baechleef300e42007-05-06 18:31:18 +01001431void *set_vi_handler(int n, vi_handler_t addr)
Ralf Baechlee01402b2005-07-14 15:57:16 +00001432{
Ralf Baechleff3eab22006-03-29 14:12:58 +01001433 return set_vi_srs_handler(n, addr, 0);
Ralf Baechlee01402b2005-07-14 15:57:16 +00001434}
Ralf Baechlef41ae0b2006-06-05 17:24:46 +01001435
Linus Torvalds1da177e2005-04-16 15:20:36 -07001436extern void cpu_cache_init(void);
1437extern void tlb_init(void);
Ralf Baechle1d40cfc2005-07-15 15:23:23 +00001438extern void flush_tlb_handlers(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001439
Ralf Baechle42f77542007-10-18 17:48:11 +01001440/*
1441 * Timer interrupt
1442 */
1443int cp0_compare_irq;
David VomLehn010c1082009-12-21 17:49:22 -08001444int cp0_compare_irq_shift;
Ralf Baechle42f77542007-10-18 17:48:11 +01001445
1446/*
1447 * Performance counter IRQ or -1 if shared with timer
1448 */
1449int cp0_perfcount_irq;
1450EXPORT_SYMBOL_GPL(cp0_perfcount_irq);
1451
Chris Dearmanbdc94eb2007-10-03 10:43:56 +01001452static int __cpuinitdata noulri;
1453
1454static int __init ulri_disable(char *s)
1455{
1456 pr_info("Disabling ulri\n");
1457 noulri = 1;
1458
1459 return 1;
1460}
1461__setup("noulri", ulri_disable);
1462
Ralf Baechle234fcd12008-03-08 09:56:28 +00001463void __cpuinit per_cpu_trap_init(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001464{
1465 unsigned int cpu = smp_processor_id();
1466 unsigned int status_set = ST0_CU0;
Ralf Baechle41c594a2006-04-05 09:45:45 +01001467#ifdef CONFIG_MIPS_MT_SMTC
1468 int secondaryTC = 0;
1469 int bootTC = (cpu == 0);
1470
1471 /*
1472 * Only do per_cpu_trap_init() for first TC of Each VPE.
1473 * Note that this hack assumes that the SMTC init code
1474 * assigns TCs consecutively and in ascending order.
1475 */
1476
1477 if (((read_c0_tcbind() & TCBIND_CURTC) != 0) &&
1478 ((read_c0_tcbind() & TCBIND_CURVPE) == cpu_data[cpu - 1].vpe_id))
1479 secondaryTC = 1;
1480#endif /* CONFIG_MIPS_MT_SMTC */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001481
1482 /*
1483 * Disable coprocessors and select 32-bit or 64-bit addressing
1484 * and the 16/32 or 32/32 FPR register model. Reset the BEV
1485 * flag that some firmware may have left set and the TS bit (for
1486 * IP27). Set XX for ISA IV code to work.
1487 */
Ralf Baechle875d43e2005-09-03 15:56:16 -07001488#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001489 status_set |= ST0_FR|ST0_KX|ST0_SX|ST0_UX;
1490#endif
1491 if (current_cpu_data.isa_level == MIPS_CPU_ISA_IV)
1492 status_set |= ST0_XX;
Chris Dearmanbbaf2382007-12-13 22:42:19 +00001493 if (cpu_has_dsp)
1494 status_set |= ST0_MX;
1495
Ralf Baechleb38c7392006-02-07 01:20:43 +00001496 change_c0_status(ST0_CU|ST0_MX|ST0_RE|ST0_FR|ST0_BEV|ST0_TS|ST0_KX|ST0_SX|ST0_UX,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001497 status_set);
1498
Ralf Baechlea3692022007-07-10 17:33:02 +01001499 if (cpu_has_mips_r2) {
David Daneyfbeda192009-05-13 15:59:55 -07001500 unsigned int enable = 0x0000000f | cpu_hwrena_impl_bits;
Ralf Baechlea3692022007-07-10 17:33:02 +01001501
Chris Dearmanbdc94eb2007-10-03 10:43:56 +01001502 if (!noulri && cpu_has_userlocal)
Ralf Baechlea3692022007-07-10 17:33:02 +01001503 enable |= (1 << 29);
1504
1505 write_c0_hwrena(enable);
1506 }
Ralf Baechlee01402b2005-07-14 15:57:16 +00001507
Ralf Baechle41c594a2006-04-05 09:45:45 +01001508#ifdef CONFIG_MIPS_MT_SMTC
1509 if (!secondaryTC) {
1510#endif /* CONFIG_MIPS_MT_SMTC */
1511
Ralf Baechlee01402b2005-07-14 15:57:16 +00001512 if (cpu_has_veic || cpu_has_vint) {
Chris Dearman9fb4c2b2009-03-20 15:33:55 -07001513 unsigned long sr = set_c0_status(ST0_BEV);
Ralf Baechle49a89ef2007-10-11 23:46:15 +01001514 write_c0_ebase(ebase);
Chris Dearman9fb4c2b2009-03-20 15:33:55 -07001515 write_c0_status(sr);
Ralf Baechlee01402b2005-07-14 15:57:16 +00001516 /* Setting vector spacing enables EI/VI mode */
Ralf Baechle49a89ef2007-10-11 23:46:15 +01001517 change_c0_intctl(0x3e0, VECTORSPACING);
Ralf Baechlee01402b2005-07-14 15:57:16 +00001518 }
Ralf Baechled03d0a52005-08-17 13:44:26 +00001519 if (cpu_has_divec) {
1520 if (cpu_has_mipsmt) {
1521 unsigned int vpflags = dvpe();
1522 set_c0_cause(CAUSEF_IV);
1523 evpe(vpflags);
1524 } else
1525 set_c0_cause(CAUSEF_IV);
1526 }
Ralf Baechle3b1d4ed2007-06-20 22:27:10 +01001527
1528 /*
1529 * Before R2 both interrupt numbers were fixed to 7, so on R2 only:
1530 *
1531 * o read IntCtl.IPTI to determine the timer interrupt
1532 * o read IntCtl.IPPCI to determine the performance counter interrupt
1533 */
1534 if (cpu_has_mips_r2) {
David VomLehn010c1082009-12-21 17:49:22 -08001535 cp0_compare_irq_shift = CAUSEB_TI - CAUSEB_IP;
1536 cp0_compare_irq = (read_c0_intctl() >> INTCTLB_IPTI) & 7;
1537 cp0_perfcount_irq = (read_c0_intctl() >> INTCTLB_IPPCI) & 7;
Chris Dearmanc3e838a2007-06-21 12:59:57 +01001538 if (cp0_perfcount_irq == cp0_compare_irq)
1539 cp0_perfcount_irq = -1;
Ralf Baechle3b1d4ed2007-06-20 22:27:10 +01001540 } else {
1541 cp0_compare_irq = CP0_LEGACY_COMPARE_IRQ;
Wu Zhangjinf4fc5802010-02-01 17:10:55 +08001542 cp0_compare_irq_shift = cp0_compare_irq;
Chris Dearmanc3e838a2007-06-21 12:59:57 +01001543 cp0_perfcount_irq = -1;
Ralf Baechle3b1d4ed2007-06-20 22:27:10 +01001544 }
1545
Ralf Baechle41c594a2006-04-05 09:45:45 +01001546#ifdef CONFIG_MIPS_MT_SMTC
1547 }
1548#endif /* CONFIG_MIPS_MT_SMTC */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001549
1550 cpu_data[cpu].asid_cache = ASID_FIRST_VERSION;
1551 TLBMISS_HANDLER_SETUP();
1552
1553 atomic_inc(&init_mm.mm_count);
1554 current->active_mm = &init_mm;
1555 BUG_ON(current->mm);
1556 enter_lazy_tlb(&init_mm, current);
1557
Ralf Baechle41c594a2006-04-05 09:45:45 +01001558#ifdef CONFIG_MIPS_MT_SMTC
1559 if (bootTC) {
1560#endif /* CONFIG_MIPS_MT_SMTC */
1561 cpu_cache_init();
1562 tlb_init();
1563#ifdef CONFIG_MIPS_MT_SMTC
Ralf Baechle6a058882007-05-31 14:03:45 +01001564 } else if (!secondaryTC) {
1565 /*
1566 * First TC in non-boot VPE must do subset of tlb_init()
1567 * for MMU countrol registers.
1568 */
1569 write_c0_pagemask(PM_DEFAULT_MASK);
1570 write_c0_wired(0);
Ralf Baechle41c594a2006-04-05 09:45:45 +01001571 }
1572#endif /* CONFIG_MIPS_MT_SMTC */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001573}
1574
Ralf Baechlee01402b2005-07-14 15:57:16 +00001575/* Install CPU exception handler */
Ralf Baechle49a89ef2007-10-11 23:46:15 +01001576void __init set_handler(unsigned long offset, void *addr, unsigned long size)
Ralf Baechlee01402b2005-07-14 15:57:16 +00001577{
1578 memcpy((void *)(ebase + offset), addr, size);
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +02001579 local_flush_icache_range(ebase + offset, ebase + offset + size);
Ralf Baechlee01402b2005-07-14 15:57:16 +00001580}
1581
Ralf Baechle234fcd12008-03-08 09:56:28 +00001582static char panic_null_cerr[] __cpuinitdata =
Ralf Baechle641e97f2007-10-11 23:46:05 +01001583 "Trying to set NULL cache error exception handler";
1584
Ralf Baechle42fe7ee2009-01-28 18:48:23 +00001585/*
1586 * Install uncached CPU exception handler.
1587 * This is suitable only for the cache error exception which is the only
1588 * exception handler that is being run uncached.
1589 */
Ralf Baechle234fcd12008-03-08 09:56:28 +00001590void __cpuinit set_uncached_handler(unsigned long offset, void *addr,
1591 unsigned long size)
Ralf Baechlee01402b2005-07-14 15:57:16 +00001592{
Sebastian Andrzej Siewior4f81b012010-04-27 22:53:30 +02001593 unsigned long uncached_ebase = CKSEG1ADDR(ebase);
Ralf Baechlee01402b2005-07-14 15:57:16 +00001594
Ralf Baechle641e97f2007-10-11 23:46:05 +01001595 if (!addr)
1596 panic(panic_null_cerr);
1597
Ralf Baechlee01402b2005-07-14 15:57:16 +00001598 memcpy((void *)(uncached_ebase + offset), addr, size);
1599}
1600
Atsushi Nemoto5b104962006-09-11 17:50:29 +09001601static int __initdata rdhwr_noopt;
1602static int __init set_rdhwr_noopt(char *str)
1603{
1604 rdhwr_noopt = 1;
1605 return 1;
1606}
1607
1608__setup("rdhwr_noopt", set_rdhwr_noopt);
1609
Linus Torvalds1da177e2005-04-16 15:20:36 -07001610void __init trap_init(void)
1611{
1612 extern char except_vec3_generic, except_vec3_r4000;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001613 extern char except_vec4;
1614 unsigned long i;
Atsushi Nemotoc65a5482007-11-12 02:05:18 +09001615 int rollback;
1616
1617 check_wait();
1618 rollback = (cpu_wait == r4k_wait);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001619
Jason Wessel88547002008-07-29 15:58:53 -05001620#if defined(CONFIG_KGDB)
1621 if (kgdb_early_setup)
1622 return; /* Already done */
1623#endif
1624
Chris Dearman9fb4c2b2009-03-20 15:33:55 -07001625 if (cpu_has_veic || cpu_has_vint) {
1626 unsigned long size = 0x200 + VECTORSPACING*64;
1627 ebase = (unsigned long)
1628 __alloc_bootmem(size, 1 << fls(size), 0);
1629 } else {
David Daneyf6be75d2010-04-06 13:29:50 -07001630 ebase = CKSEG0;
David Daney566f74f2008-10-23 17:56:35 -07001631 if (cpu_has_mips_r2)
1632 ebase += (read_c0_ebase() & 0x3ffff000);
1633 }
Ralf Baechlee01402b2005-07-14 15:57:16 +00001634
Linus Torvalds1da177e2005-04-16 15:20:36 -07001635 per_cpu_trap_init();
1636
1637 /*
1638 * Copy the generic exception handlers to their final destination.
1639 * This will be overriden later as suitable for a particular
1640 * configuration.
1641 */
Ralf Baechlee01402b2005-07-14 15:57:16 +00001642 set_handler(0x180, &except_vec3_generic, 0x80);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001643
1644 /*
1645 * Setup default vectors
1646 */
1647 for (i = 0; i <= 31; i++)
1648 set_except_vector(i, handle_reserved);
1649
1650 /*
1651 * Copy the EJTAG debug exception vector handler code to it's final
1652 * destination.
1653 */
Ralf Baechlee01402b2005-07-14 15:57:16 +00001654 if (cpu_has_ejtag && board_ejtag_handler_setup)
Ralf Baechle49a89ef2007-10-11 23:46:15 +01001655 board_ejtag_handler_setup();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001656
1657 /*
1658 * Only some CPUs have the watch exceptions.
1659 */
1660 if (cpu_has_watch)
1661 set_except_vector(23, handle_watch);
1662
1663 /*
Ralf Baechlee01402b2005-07-14 15:57:16 +00001664 * Initialise interrupt handlers
Linus Torvalds1da177e2005-04-16 15:20:36 -07001665 */
Ralf Baechlee01402b2005-07-14 15:57:16 +00001666 if (cpu_has_veic || cpu_has_vint) {
1667 int nvec = cpu_has_veic ? 64 : 8;
1668 for (i = 0; i < nvec; i++)
Ralf Baechleff3eab22006-03-29 14:12:58 +01001669 set_vi_handler(i, NULL);
Ralf Baechlee01402b2005-07-14 15:57:16 +00001670 }
1671 else if (cpu_has_divec)
1672 set_handler(0x200, &except_vec4, 0x8);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001673
1674 /*
1675 * Some CPUs can enable/disable for cache parity detection, but does
1676 * it different ways.
1677 */
1678 parity_protection_init();
1679
1680 /*
1681 * The Data Bus Errors / Instruction Bus Errors are signaled
1682 * by external hardware. Therefore these two exceptions
1683 * may have board specific handlers.
1684 */
1685 if (board_be_init)
1686 board_be_init();
1687
Atsushi Nemotoc65a5482007-11-12 02:05:18 +09001688 set_except_vector(0, rollback ? rollback_handle_int : handle_int);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001689 set_except_vector(1, handle_tlbm);
1690 set_except_vector(2, handle_tlbl);
1691 set_except_vector(3, handle_tlbs);
1692
1693 set_except_vector(4, handle_adel);
1694 set_except_vector(5, handle_ades);
1695
1696 set_except_vector(6, handle_ibe);
1697 set_except_vector(7, handle_dbe);
1698
1699 set_except_vector(8, handle_sys);
1700 set_except_vector(9, handle_bp);
Atsushi Nemoto5b104962006-09-11 17:50:29 +09001701 set_except_vector(10, rdhwr_noopt ? handle_ri :
1702 (cpu_has_vtag_icache ?
1703 handle_ri_rdhwr_vivt : handle_ri_rdhwr));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001704 set_except_vector(11, handle_cpu);
1705 set_except_vector(12, handle_ov);
1706 set_except_vector(13, handle_tr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001707
Ralf Baechle10cc3522007-10-11 23:46:15 +01001708 if (current_cpu_type() == CPU_R6000 ||
1709 current_cpu_type() == CPU_R6000A) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001710 /*
1711 * The R6000 is the only R-series CPU that features a machine
1712 * check exception (similar to the R4000 cache error) and
1713 * unaligned ldc1/sdc1 exception. The handlers have not been
1714 * written yet. Well, anyway there is no R6000 machine on the
1715 * current list of targets for Linux/MIPS.
1716 * (Duh, crap, there is someone with a triple R6k machine)
1717 */
1718 //set_except_vector(14, handle_mc);
1719 //set_except_vector(15, handle_ndc);
1720 }
1721
Ralf Baechlee01402b2005-07-14 15:57:16 +00001722
1723 if (board_nmi_handler_setup)
1724 board_nmi_handler_setup();
1725
Ralf Baechlee50c0a8f2005-05-31 11:49:19 +00001726 if (cpu_has_fpu && !cpu_has_nofpuex)
1727 set_except_vector(15, handle_fpe);
1728
1729 set_except_vector(22, handle_mdmx);
1730
1731 if (cpu_has_mcheck)
1732 set_except_vector(24, handle_mcheck);
1733
Ralf Baechle340ee4b2005-08-17 17:44:08 +00001734 if (cpu_has_mipsmt)
1735 set_except_vector(25, handle_mt);
1736
Chris Dearmanacaec422007-05-24 22:30:18 +01001737 set_except_vector(26, handle_dsp);
Ralf Baechlee50c0a8f2005-05-31 11:49:19 +00001738
1739 if (cpu_has_vce)
1740 /* Special exception: R4[04]00 uses also the divec space. */
David Daney566f74f2008-10-23 17:56:35 -07001741 memcpy((void *)(ebase + 0x180), &except_vec3_r4000, 0x100);
Ralf Baechlee50c0a8f2005-05-31 11:49:19 +00001742 else if (cpu_has_4kex)
David Daney566f74f2008-10-23 17:56:35 -07001743 memcpy((void *)(ebase + 0x180), &except_vec3_generic, 0x80);
Ralf Baechlee50c0a8f2005-05-31 11:49:19 +00001744 else
David Daney566f74f2008-10-23 17:56:35 -07001745 memcpy((void *)(ebase + 0x080), &except_vec3_generic, 0x80);
Ralf Baechlee50c0a8f2005-05-31 11:49:19 +00001746
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +02001747 local_flush_icache_range(ebase, ebase + 0x400);
Ralf Baechle1d40cfc2005-07-15 15:23:23 +00001748 flush_tlb_handlers();
Thomas Bogendoerfer05106172008-08-04 19:44:34 +02001749
1750 sort_extable(__start___dbe_table, __stop___dbe_table);
Ralf Baechle69f3a7d2009-11-24 01:24:58 +00001751
Ralf Baechle4483b152010-08-05 13:25:59 +01001752 cu2_notifier(default_cu2_call, 0x80000000); /* Run last */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001753}