blob: 1a07d2188dd7b54978ab76fe75f98883721736f2 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 *
Takashi Iwaid01ce992007-07-27 16:52:19 +02003 * hda_intel.c - Implementation of primary alsa driver code base
4 * for Intel HD Audio.
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 *
6 * Copyright(c) 2004 Intel Corporation. All rights reserved.
7 *
8 * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
9 * PeiSen Hou <pshou@realtek.com.tw>
10 *
11 * This program is free software; you can redistribute it and/or modify it
12 * under the terms of the GNU General Public License as published by the Free
13 * Software Foundation; either version 2 of the License, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful, but WITHOUT
17 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
18 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
19 * more details.
20 *
21 * You should have received a copy of the GNU General Public License along with
22 * this program; if not, write to the Free Software Foundation, Inc., 59
23 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
24 *
25 * CONTACTS:
26 *
27 * Matt Jared matt.jared@intel.com
28 * Andy Kopp andy.kopp@intel.com
29 * Dan Kogan dan.d.kogan@intel.com
30 *
31 * CHANGES:
32 *
33 * 2004.12.01 Major rewrite by tiwai, merged the work of pshou
34 *
35 */
36
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#include <linux/delay.h>
38#include <linux/interrupt.h>
Randy Dunlap362775e2005-11-07 14:43:23 +010039#include <linux/kernel.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070040#include <linux/module.h>
Andrew Morton24982c52008-03-04 10:08:58 +010041#include <linux/dma-mapping.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070042#include <linux/moduleparam.h>
43#include <linux/init.h>
44#include <linux/slab.h>
45#include <linux/pci.h>
Ingo Molnar62932df2006-01-16 16:34:20 +010046#include <linux/mutex.h>
Takashi Iwai0cbf0092008-10-29 16:18:25 +010047#include <linux/reboot.h>
Takashi Iwai27fe48d2011-09-28 17:16:09 +020048#include <linux/io.h>
49#ifdef CONFIG_X86
50/* for snoop control */
51#include <asm/pgtable.h>
52#include <asm/cacheflush.h>
53#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070054#include <sound/core.h>
55#include <sound/initval.h>
Takashi Iwai91219472012-04-26 12:13:25 +020056#include <linux/vgaarb.h>
Takashi Iwaia82d51e2012-04-26 12:23:42 +020057#include <linux/vga_switcheroo.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070058#include "hda_codec.h"
59
60
Takashi Iwai5aba4f82008-01-07 15:16:37 +010061static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX;
62static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR;
Rusty Russella67ff6a2011-12-15 13:49:36 +103063static bool enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;
Takashi Iwai5aba4f82008-01-07 15:16:37 +010064static char *model[SNDRV_CARDS];
65static int position_fix[SNDRV_CARDS];
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +020066static int bdl_pos_adj[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwai5aba4f82008-01-07 15:16:37 +010067static int probe_mask[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwaid4d9cd032008-12-19 15:19:11 +010068static int probe_only[SNDRV_CARDS];
Rusty Russella67ff6a2011-12-15 13:49:36 +103069static bool single_cmd;
Takashi Iwai716238552009-09-28 13:14:04 +020070static int enable_msi = -1;
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +020071#ifdef CONFIG_SND_HDA_PATCH_LOADER
72static char *patch[SNDRV_CARDS];
73#endif
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +010074#ifdef CONFIG_SND_HDA_INPUT_BEEP
75static int beep_mode[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] =
76 CONFIG_SND_HDA_INPUT_BEEP_MODE};
77#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070078
Takashi Iwai5aba4f82008-01-07 15:16:37 +010079module_param_array(index, int, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070080MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010081module_param_array(id, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070082MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010083module_param_array(enable, bool, NULL, 0444);
84MODULE_PARM_DESC(enable, "Enable Intel HD audio interface.");
85module_param_array(model, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070086MODULE_PARM_DESC(model, "Use the given board model.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010087module_param_array(position_fix, int, NULL, 0444);
David Henningsson4cb36312010-09-30 10:12:50 +020088MODULE_PARM_DESC(position_fix, "DMA pointer read method."
Takashi Iwaia6f2fd52012-02-28 11:58:40 +010089 "(0 = auto, 1 = LPIB, 2 = POSBUF, 3 = VIACOMBO, 4 = COMBO).");
Takashi Iwai555e2192008-06-10 17:53:34 +020090module_param_array(bdl_pos_adj, int, NULL, 0644);
91MODULE_PARM_DESC(bdl_pos_adj, "BDL position adjustment offset.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010092module_param_array(probe_mask, int, NULL, 0444);
Takashi Iwai606ad752005-11-24 16:03:40 +010093MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
Jaroslav Kysela079e6832010-03-26 11:16:59 +010094module_param_array(probe_only, int, NULL, 0444);
Takashi Iwaid4d9cd032008-12-19 15:19:11 +010095MODULE_PARM_DESC(probe_only, "Only probing and no codec initialization.");
Takashi Iwai27346162006-01-12 18:28:44 +010096module_param(single_cmd, bool, 0444);
Takashi Iwaid01ce992007-07-27 16:52:19 +020097MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs "
98 "(for debugging only).");
Takashi Iwaiac9ef6c2012-01-20 12:08:44 +010099module_param(enable_msi, bint, 0444);
Takashi Iwai134a11f2006-11-10 12:08:37 +0100100MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +0200101#ifdef CONFIG_SND_HDA_PATCH_LOADER
102module_param_array(patch, charp, NULL, 0444);
103MODULE_PARM_DESC(patch, "Patch file for Intel HD audio interface.");
104#endif
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100105#ifdef CONFIG_SND_HDA_INPUT_BEEP
106module_param_array(beep_mode, int, NULL, 0444);
107MODULE_PARM_DESC(beep_mode, "Select HDA Beep registration mode "
108 "(0=off, 1=on, 2=mute switch on/off) (default=1).");
109#endif
Takashi Iwai606ad752005-11-24 16:03:40 +0100110
Takashi Iwaidee1b662007-08-13 16:10:30 +0200111#ifdef CONFIG_SND_HDA_POWER_SAVE
Takashi Iwaifee2fba2008-11-27 12:43:28 +0100112static int power_save = CONFIG_SND_HDA_POWER_SAVE_DEFAULT;
113module_param(power_save, int, 0644);
114MODULE_PARM_DESC(power_save, "Automatic power-saving timeout "
115 "(in second, 0 = disable).");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700116
Takashi Iwaidee1b662007-08-13 16:10:30 +0200117/* reset the HD-audio controller in power save mode.
118 * this may give more power-saving, but will take longer time to
119 * wake up.
120 */
Rusty Russella67ff6a2011-12-15 13:49:36 +1030121static bool power_save_controller = 1;
Takashi Iwaidee1b662007-08-13 16:10:30 +0200122module_param(power_save_controller, bool, 0644);
123MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode.");
124#endif
125
Takashi Iwai7bfe0592012-01-23 17:53:39 +0100126static int align_buffer_size = -1;
127module_param(align_buffer_size, bint, 0644);
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -0500128MODULE_PARM_DESC(align_buffer_size,
129 "Force buffer and period sizes to be multiple of 128 bytes.");
130
Takashi Iwai27fe48d2011-09-28 17:16:09 +0200131#ifdef CONFIG_X86
132static bool hda_snoop = true;
133module_param_named(snoop, hda_snoop, bool, 0444);
134MODULE_PARM_DESC(snoop, "Enable/disable snooping");
135#define azx_snoop(chip) (chip)->snoop
136#else
137#define hda_snoop true
138#define azx_snoop(chip) true
139#endif
140
141
Linus Torvalds1da177e2005-04-16 15:20:36 -0700142MODULE_LICENSE("GPL");
143MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
144 "{Intel, ICH6M},"
Jason Gaston2f1b3812005-05-01 08:58:50 -0700145 "{Intel, ICH7},"
Frederick Lif5d40b32005-05-12 14:55:20 +0200146 "{Intel, ESB2},"
Jason Gastond2981392006-01-10 11:07:37 +0100147 "{Intel, ICH8},"
Jason Gastonf9cc8a82006-11-22 11:53:52 +0100148 "{Intel, ICH9},"
Jason Gastonc34f5a02008-01-29 12:38:49 +0100149 "{Intel, ICH10},"
Seth Heasleyb29c2362008-08-08 15:56:39 -0700150 "{Intel, PCH},"
Seth Heasleyd2f2fcd2010-01-12 17:03:35 -0800151 "{Intel, CPT},"
Seth Heasleyd2edeb72011-04-20 10:59:57 -0700152 "{Intel, PPT},"
Seth Heasley8bc039a2012-01-23 16:24:31 -0800153 "{Intel, LPT},"
Seth Heasleycea310e2010-09-10 16:29:56 -0700154 "{Intel, PBG},"
Tobin Davis4979bca2008-01-30 08:13:55 +0100155 "{Intel, SCH},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200156 "{ATI, SB450},"
Felix Kuehling89be83f2006-03-31 12:33:59 +0200157 "{ATI, SB600},"
Felix Kuehling778b6e12006-05-17 11:22:21 +0200158 "{ATI, RS600},"
Felix Kuehling5b15c952006-10-16 12:49:47 +0200159 "{ATI, RS690},"
Wolke Liue6db1112007-04-27 12:20:57 +0200160 "{ATI, RS780},"
161 "{ATI, R600},"
Herton Ronaldo Krzesinski2797f722007-11-05 18:21:56 +0100162 "{ATI, RV630},"
163 "{ATI, RV610},"
Wolke Liu27da1832007-11-16 11:06:30 +0100164 "{ATI, RV670},"
165 "{ATI, RV635},"
166 "{ATI, RV620},"
167 "{ATI, RV770},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200168 "{VIA, VT8251},"
Takashi Iwai47672312005-08-12 16:44:04 +0200169 "{VIA, VT8237A},"
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200170 "{SiS, SIS966},"
171 "{ULI, M5461}}");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700172MODULE_DESCRIPTION("Intel HDA driver");
173
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200174#ifdef CONFIG_SND_VERBOSE_PRINTK
175#define SFX /* nop */
176#else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700177#define SFX "hda-intel: "
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200178#endif
Takashi Iwaicb53c622007-08-10 17:21:45 +0200179
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200180#if defined(CONFIG_PM) && defined(CONFIG_VGA_SWITCHEROO)
181#ifdef CONFIG_SND_HDA_CODEC_HDMI
182#define SUPPORT_VGA_SWITCHEROO
183#endif
184#endif
185
186
Takashi Iwaicb53c622007-08-10 17:21:45 +0200187/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700188 * registers
189 */
190#define ICH6_REG_GCAP 0x00
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200191#define ICH6_GCAP_64OK (1 << 0) /* 64bit address support */
192#define ICH6_GCAP_NSDO (3 << 1) /* # of serial data out signals */
193#define ICH6_GCAP_BSS (31 << 3) /* # of bidirectional streams */
194#define ICH6_GCAP_ISS (15 << 8) /* # of input streams */
195#define ICH6_GCAP_OSS (15 << 12) /* # of output streams */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700196#define ICH6_REG_VMIN 0x02
197#define ICH6_REG_VMAJ 0x03
198#define ICH6_REG_OUTPAY 0x04
199#define ICH6_REG_INPAY 0x06
200#define ICH6_REG_GCTL 0x08
Takashi Iwai8a933ec2009-05-31 09:28:12 +0200201#define ICH6_GCTL_RESET (1 << 0) /* controller reset */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200202#define ICH6_GCTL_FCNTRL (1 << 1) /* flush control */
203#define ICH6_GCTL_UNSOL (1 << 8) /* accept unsol. response enable */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700204#define ICH6_REG_WAKEEN 0x0c
205#define ICH6_REG_STATESTS 0x0e
206#define ICH6_REG_GSTS 0x10
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200207#define ICH6_GSTS_FSTS (1 << 1) /* flush status */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700208#define ICH6_REG_INTCTL 0x20
209#define ICH6_REG_INTSTS 0x24
Jaroslav Kyselae5463722010-05-11 10:21:46 +0200210#define ICH6_REG_WALLCLK 0x30 /* 24Mhz source */
Takashi Iwai8b0bd222011-06-10 14:56:26 +0200211#define ICH6_REG_OLD_SSYNC 0x34 /* SSYNC for old ICH */
212#define ICH6_REG_SSYNC 0x38
Linus Torvalds1da177e2005-04-16 15:20:36 -0700213#define ICH6_REG_CORBLBASE 0x40
214#define ICH6_REG_CORBUBASE 0x44
215#define ICH6_REG_CORBWP 0x48
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200216#define ICH6_REG_CORBRP 0x4a
217#define ICH6_CORBRP_RST (1 << 15) /* read pointer reset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700218#define ICH6_REG_CORBCTL 0x4c
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200219#define ICH6_CORBCTL_RUN (1 << 1) /* enable DMA */
220#define ICH6_CORBCTL_CMEIE (1 << 0) /* enable memory error irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700221#define ICH6_REG_CORBSTS 0x4d
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200222#define ICH6_CORBSTS_CMEI (1 << 0) /* memory error indication */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700223#define ICH6_REG_CORBSIZE 0x4e
224
225#define ICH6_REG_RIRBLBASE 0x50
226#define ICH6_REG_RIRBUBASE 0x54
227#define ICH6_REG_RIRBWP 0x58
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200228#define ICH6_RIRBWP_RST (1 << 15) /* write pointer reset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700229#define ICH6_REG_RINTCNT 0x5a
230#define ICH6_REG_RIRBCTL 0x5c
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200231#define ICH6_RBCTL_IRQ_EN (1 << 0) /* enable IRQ */
232#define ICH6_RBCTL_DMA_EN (1 << 1) /* enable DMA */
233#define ICH6_RBCTL_OVERRUN_EN (1 << 2) /* enable overrun irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700234#define ICH6_REG_RIRBSTS 0x5d
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200235#define ICH6_RBSTS_IRQ (1 << 0) /* response irq */
236#define ICH6_RBSTS_OVERRUN (1 << 2) /* overrun irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700237#define ICH6_REG_RIRBSIZE 0x5e
238
239#define ICH6_REG_IC 0x60
240#define ICH6_REG_IR 0x64
241#define ICH6_REG_IRS 0x68
242#define ICH6_IRS_VALID (1<<1)
243#define ICH6_IRS_BUSY (1<<0)
244
245#define ICH6_REG_DPLBASE 0x70
246#define ICH6_REG_DPUBASE 0x74
247#define ICH6_DPLBASE_ENABLE 0x1 /* Enable position buffer */
248
249/* SD offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
250enum { SDI0, SDI1, SDI2, SDI3, SDO0, SDO1, SDO2, SDO3 };
251
252/* stream register offsets from stream base */
253#define ICH6_REG_SD_CTL 0x00
254#define ICH6_REG_SD_STS 0x03
255#define ICH6_REG_SD_LPIB 0x04
256#define ICH6_REG_SD_CBL 0x08
257#define ICH6_REG_SD_LVI 0x0c
258#define ICH6_REG_SD_FIFOW 0x0e
259#define ICH6_REG_SD_FIFOSIZE 0x10
260#define ICH6_REG_SD_FORMAT 0x12
261#define ICH6_REG_SD_BDLPL 0x18
262#define ICH6_REG_SD_BDLPU 0x1c
263
264/* PCI space */
265#define ICH6_PCIREG_TCSEL 0x44
266
267/*
268 * other constants
269 */
270
271/* max number of SDs */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200272/* ICH, ATI and VIA have 4 playback and 4 capture */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200273#define ICH6_NUM_CAPTURE 4
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200274#define ICH6_NUM_PLAYBACK 4
275
276/* ULI has 6 playback and 5 capture */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200277#define ULI_NUM_CAPTURE 5
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200278#define ULI_NUM_PLAYBACK 6
279
Felix Kuehling778b6e12006-05-17 11:22:21 +0200280/* ATI HDMI has 1 playback and 0 capture */
Felix Kuehling778b6e12006-05-17 11:22:21 +0200281#define ATIHDMI_NUM_CAPTURE 0
Felix Kuehling778b6e12006-05-17 11:22:21 +0200282#define ATIHDMI_NUM_PLAYBACK 1
283
Kailang Yangf2690022008-05-27 11:44:55 +0200284/* TERA has 4 playback and 3 capture */
285#define TERA_NUM_CAPTURE 3
286#define TERA_NUM_PLAYBACK 4
287
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200288/* this number is statically defined for simplicity */
289#define MAX_AZX_DEV 16
290
Linus Torvalds1da177e2005-04-16 15:20:36 -0700291/* max number of fragments - we may use more if allocating more pages for BDL */
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100292#define BDL_SIZE 4096
293#define AZX_MAX_BDL_ENTRIES (BDL_SIZE / 16)
294#define AZX_MAX_FRAG 32
Linus Torvalds1da177e2005-04-16 15:20:36 -0700295/* max buffer size - no h/w limit, you can increase as you like */
296#define AZX_MAX_BUF_SIZE (1024*1024*1024)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700297
298/* RIRB int mask: overrun[2], response[0] */
299#define RIRB_INT_RESPONSE 0x01
300#define RIRB_INT_OVERRUN 0x04
301#define RIRB_INT_MASK 0x05
302
Takashi Iwai2f5983f2008-09-03 16:00:44 +0200303/* STATESTS int mask: S3,SD2,SD1,SD0 */
Wei Ni7445dfc2010-03-03 15:05:53 +0800304#define AZX_MAX_CODECS 8
305#define AZX_DEFAULT_CODECS 4
Wu Fengguangdeadff12009-08-01 18:45:16 +0800306#define STATESTS_INT_MASK ((1 << AZX_MAX_CODECS) - 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700307
308/* SD_CTL bits */
309#define SD_CTL_STREAM_RESET 0x01 /* stream reset bit */
310#define SD_CTL_DMA_START 0x02 /* stream DMA start bit */
Takashi Iwai850f0e52008-03-18 17:11:05 +0100311#define SD_CTL_STRIPE (3 << 16) /* stripe control */
312#define SD_CTL_TRAFFIC_PRIO (1 << 18) /* traffic priority */
313#define SD_CTL_DIR (1 << 19) /* bi-directional stream */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700314#define SD_CTL_STREAM_TAG_MASK (0xf << 20)
315#define SD_CTL_STREAM_TAG_SHIFT 20
316
317/* SD_CTL and SD_STS */
318#define SD_INT_DESC_ERR 0x10 /* descriptor error interrupt */
319#define SD_INT_FIFO_ERR 0x08 /* FIFO error interrupt */
320#define SD_INT_COMPLETE 0x04 /* completion interrupt */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200321#define SD_INT_MASK (SD_INT_DESC_ERR|SD_INT_FIFO_ERR|\
322 SD_INT_COMPLETE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700323
324/* SD_STS */
325#define SD_STS_FIFO_READY 0x20 /* FIFO ready */
326
327/* INTCTL and INTSTS */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200328#define ICH6_INT_ALL_STREAM 0xff /* all stream interrupts */
329#define ICH6_INT_CTRL_EN 0x40000000 /* controller interrupt enable bit */
330#define ICH6_INT_GLOBAL_EN 0x80000000 /* global interrupt enable bit */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700331
Linus Torvalds1da177e2005-04-16 15:20:36 -0700332/* below are so far hardcoded - should read registers in future */
333#define ICH6_MAX_CORB_ENTRIES 256
334#define ICH6_MAX_RIRB_ENTRIES 256
335
Takashi Iwaic74db862005-05-12 14:26:27 +0200336/* position fix mode */
337enum {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200338 POS_FIX_AUTO,
Takashi Iwaid2e1c972008-06-10 17:53:34 +0200339 POS_FIX_LPIB,
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200340 POS_FIX_POSBUF,
David Henningsson4cb36312010-09-30 10:12:50 +0200341 POS_FIX_VIACOMBO,
Takashi Iwaia6f2fd52012-02-28 11:58:40 +0100342 POS_FIX_COMBO,
Takashi Iwaic74db862005-05-12 14:26:27 +0200343};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700344
Frederick Lif5d40b32005-05-12 14:55:20 +0200345/* Defines for ATI HD Audio support in SB450 south bridge */
Frederick Lif5d40b32005-05-12 14:55:20 +0200346#define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR 0x42
347#define ATI_SB450_HDAUDIO_ENABLE_SNOOP 0x02
348
Vinod Gda3fca22005-09-13 18:49:12 +0200349/* Defines for Nvidia HDA support */
350#define NVIDIA_HDA_TRANSREG_ADDR 0x4e
351#define NVIDIA_HDA_ENABLE_COHBITS 0x0f
Peer Chen320dcc32008-08-20 16:43:24 -0700352#define NVIDIA_HDA_ISTRM_COH 0x4d
353#define NVIDIA_HDA_OSTRM_COH 0x4c
354#define NVIDIA_HDA_ENABLE_COHBIT 0x01
Frederick Lif5d40b32005-05-12 14:55:20 +0200355
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100356/* Defines for Intel SCH HDA snoop control */
357#define INTEL_SCH_HDA_DEVC 0x78
358#define INTEL_SCH_HDA_DEVC_NOSNOOP (0x1<<11)
359
Joseph Chan0e153472008-08-26 14:38:03 +0200360/* Define IN stream 0 FIFO size offset in VIA controller */
361#define VIA_IN_STREAM0_FIFO_SIZE_OFFSET 0x90
362/* Define VIA HD Audio Device ID*/
363#define VIA_HDAC_DEVICE_ID 0x3288
364
Yang, Libinc4da29c2008-11-13 11:07:07 +0100365/* HD Audio class code */
366#define PCI_CLASS_MULTIMEDIA_HD_AUDIO 0x0403
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100367
Linus Torvalds1da177e2005-04-16 15:20:36 -0700368/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700369 */
370
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100371struct azx_dev {
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100372 struct snd_dma_buffer bdl; /* BDL buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200373 u32 *posbuf; /* position buffer pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700374
Takashi Iwaid01ce992007-07-27 16:52:19 +0200375 unsigned int bufsize; /* size of the play buffer in bytes */
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200376 unsigned int period_bytes; /* size of the period in bytes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200377 unsigned int frags; /* number for period in the play buffer */
378 unsigned int fifo_size; /* FIFO size */
Jaroslav Kyselae5463722010-05-11 10:21:46 +0200379 unsigned long start_wallclk; /* start + minimum wallclk */
380 unsigned long period_wallclk; /* wallclk for period */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700381
Takashi Iwaid01ce992007-07-27 16:52:19 +0200382 void __iomem *sd_addr; /* stream descriptor pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700383
Takashi Iwaid01ce992007-07-27 16:52:19 +0200384 u32 sd_int_sta_mask; /* stream int status mask */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700385
386 /* pcm support */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200387 struct snd_pcm_substream *substream; /* assigned substream,
388 * set in PCM open
389 */
390 unsigned int format_val; /* format value to be set in the
391 * controller and the codec
392 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700393 unsigned char stream_tag; /* assigned stream */
394 unsigned char index; /* stream index */
Takashi Iwaid5cf9912011-10-06 10:07:58 +0200395 int assigned_key; /* last device# key assigned to */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700396
Pavel Machek927fc862006-08-31 17:03:43 +0200397 unsigned int opened :1;
398 unsigned int running :1;
Takashi Iwai675f25d2008-06-10 17:53:20 +0200399 unsigned int irq_pending :1;
Joseph Chan0e153472008-08-26 14:38:03 +0200400 /*
401 * For VIA:
402 * A flag to ensure DMA position is 0
403 * when link position is not greater than FIFO size
404 */
405 unsigned int insufficient :1;
Takashi Iwai27fe48d2011-09-28 17:16:09 +0200406 unsigned int wc_marked:1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700407};
408
409/* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100410struct azx_rb {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700411 u32 *buf; /* CORB/RIRB buffer
412 * Each CORB entry is 4byte, RIRB is 8byte
413 */
414 dma_addr_t addr; /* physical address of CORB/RIRB buffer */
415 /* for RIRB */
416 unsigned short rp, wp; /* read/write pointers */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800417 int cmds[AZX_MAX_CODECS]; /* number of pending requests */
418 u32 res[AZX_MAX_CODECS]; /* last read value */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700419};
420
Takashi Iwai01b65bf2011-11-24 14:31:46 +0100421struct azx_pcm {
422 struct azx *chip;
423 struct snd_pcm *pcm;
424 struct hda_codec *codec;
425 struct hda_pcm_stream *hinfo[2];
426 struct list_head list;
427};
428
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100429struct azx {
430 struct snd_card *card;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700431 struct pci_dev *pci;
Takashi Iwai555e2192008-06-10 17:53:34 +0200432 int dev_index;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700433
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200434 /* chip type specific */
435 int driver_type;
Takashi Iwai9477c582011-05-25 09:11:37 +0200436 unsigned int driver_caps;
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200437 int playback_streams;
438 int playback_index_offset;
439 int capture_streams;
440 int capture_index_offset;
441 int num_streams;
442
Linus Torvalds1da177e2005-04-16 15:20:36 -0700443 /* pci resources */
444 unsigned long addr;
445 void __iomem *remap_addr;
446 int irq;
447
448 /* locks */
449 spinlock_t reg_lock;
Ingo Molnar62932df2006-01-16 16:34:20 +0100450 struct mutex open_mutex;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700451
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200452 /* streams (x num_streams) */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100453 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700454
455 /* PCM */
Takashi Iwai01b65bf2011-11-24 14:31:46 +0100456 struct list_head pcm_list; /* azx_pcm list */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700457
458 /* HD codec */
459 unsigned short codec_mask;
Takashi Iwaif1eaaee2009-02-13 08:16:55 +0100460 int codec_probe_mask; /* copied from probe_mask option */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700461 struct hda_bus *bus;
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100462 unsigned int beep_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700463
464 /* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100465 struct azx_rb corb;
466 struct azx_rb rirb;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700467
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100468 /* CORB/RIRB and position buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700469 struct snd_dma_buffer rb;
470 struct snd_dma_buffer posbuf;
Takashi Iwaic74db862005-05-12 14:26:27 +0200471
472 /* flags */
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +0200473 int position_fix[2]; /* for both playback/capture streams */
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200474 int poll_count;
Takashi Iwaicb53c622007-08-10 17:21:45 +0200475 unsigned int running :1;
Pavel Machek927fc862006-08-31 17:03:43 +0200476 unsigned int initialized :1;
477 unsigned int single_cmd :1;
478 unsigned int polling_mode :1;
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200479 unsigned int msi :1;
Takashi Iwaia6a950a2008-06-10 17:53:35 +0200480 unsigned int irq_pending_warned :1;
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +0100481 unsigned int probing :1; /* codec probing phase */
Takashi Iwai27fe48d2011-09-28 17:16:09 +0200482 unsigned int snoop:1;
Takashi Iwai52409aa2012-01-23 17:10:24 +0100483 unsigned int align_buffer_size:1;
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200484 unsigned int region_requested:1;
485
486 /* VGA-switcheroo setup */
487 unsigned int use_vga_switcheroo:1;
488 unsigned int init_failed:1; /* delayed init failed */
489 unsigned int disabled:1; /* disabled by VGA-switcher */
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200490
491 /* for debugging */
Wu Fengguangfeb27342009-08-01 19:17:14 +0800492 unsigned int last_cmd[AZX_MAX_CODECS];
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200493
494 /* for pending irqs */
495 struct work_struct irq_pending_work;
Takashi Iwai0cbf0092008-10-29 16:18:25 +0100496
497 /* reboot notifier (for mysterious hangup problem at power-down) */
498 struct notifier_block reboot_notifier;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700499};
500
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200501/* driver types */
502enum {
503 AZX_DRIVER_ICH,
Seth Heasley32679f92010-02-22 17:31:09 -0800504 AZX_DRIVER_PCH,
Tobin Davis4979bca2008-01-30 08:13:55 +0100505 AZX_DRIVER_SCH,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200506 AZX_DRIVER_ATI,
Felix Kuehling778b6e12006-05-17 11:22:21 +0200507 AZX_DRIVER_ATIHDMI,
Andiry Xu1815b342011-12-14 16:10:27 +0800508 AZX_DRIVER_ATIHDMI_NS,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200509 AZX_DRIVER_VIA,
510 AZX_DRIVER_SIS,
511 AZX_DRIVER_ULI,
Vinod Gda3fca22005-09-13 18:49:12 +0200512 AZX_DRIVER_NVIDIA,
Kailang Yangf2690022008-05-27 11:44:55 +0200513 AZX_DRIVER_TERA,
Takashi Iwai14d34f12010-10-21 09:03:25 +0200514 AZX_DRIVER_CTX,
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200515 AZX_DRIVER_CTHDA,
Yang, Libinc4da29c2008-11-13 11:07:07 +0100516 AZX_DRIVER_GENERIC,
Takashi Iwai2f5983f2008-09-03 16:00:44 +0200517 AZX_NUM_DRIVERS, /* keep this as last entry */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200518};
519
Takashi Iwai9477c582011-05-25 09:11:37 +0200520/* driver quirks (capabilities) */
521/* bits 0-7 are used for indicating driver type */
522#define AZX_DCAPS_NO_TCSEL (1 << 8) /* No Intel TCSEL bit */
523#define AZX_DCAPS_NO_MSI (1 << 9) /* No MSI support */
524#define AZX_DCAPS_ATI_SNOOP (1 << 10) /* ATI snoop enable */
525#define AZX_DCAPS_NVIDIA_SNOOP (1 << 11) /* Nvidia snoop enable */
526#define AZX_DCAPS_SCH_SNOOP (1 << 12) /* SCH/PCH snoop enable */
527#define AZX_DCAPS_RIRB_DELAY (1 << 13) /* Long delay in read loop */
528#define AZX_DCAPS_RIRB_PRE_DELAY (1 << 14) /* Put a delay before read */
529#define AZX_DCAPS_CTX_WORKAROUND (1 << 15) /* X-Fi workaround */
530#define AZX_DCAPS_POSFIX_LPIB (1 << 16) /* Use LPIB as default */
531#define AZX_DCAPS_POSFIX_VIA (1 << 17) /* Use VIACOMBO as default */
532#define AZX_DCAPS_NO_64BIT (1 << 18) /* No 64bit address */
533#define AZX_DCAPS_SYNC_WRITE (1 << 19) /* sync each cmd write */
Takashi Iwai8b0bd222011-06-10 14:56:26 +0200534#define AZX_DCAPS_OLD_SSYNC (1 << 20) /* Old SSYNC reg for ICH */
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -0500535#define AZX_DCAPS_BUFSIZE (1 << 21) /* no buffer size alignment */
Takashi Iwai7bfe0592012-01-23 17:53:39 +0100536#define AZX_DCAPS_ALIGN_BUFSIZE (1 << 22) /* buffer size alignment */
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200537#define AZX_DCAPS_4K_BDLE_BOUNDARY (1 << 23) /* BDLE in 4k boundary */
Seth Heasleyc20c5a82012-06-14 14:23:53 -0700538#define AZX_DCAPS_POSFIX_COMBO (1 << 24) /* Use COMBO as default */
Takashi Iwai9477c582011-05-25 09:11:37 +0200539
540/* quirks for ATI SB / AMD Hudson */
541#define AZX_DCAPS_PRESET_ATI_SB \
542 (AZX_DCAPS_ATI_SNOOP | AZX_DCAPS_NO_TCSEL | \
543 AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB)
544
545/* quirks for ATI/AMD HDMI */
546#define AZX_DCAPS_PRESET_ATI_HDMI \
547 (AZX_DCAPS_NO_TCSEL | AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB)
548
549/* quirks for Nvidia */
550#define AZX_DCAPS_PRESET_NVIDIA \
Takashi Iwai7bfe0592012-01-23 17:53:39 +0100551 (AZX_DCAPS_NVIDIA_SNOOP | AZX_DCAPS_RIRB_DELAY | AZX_DCAPS_NO_MSI |\
552 AZX_DCAPS_ALIGN_BUFSIZE)
Takashi Iwai9477c582011-05-25 09:11:37 +0200553
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200554#define AZX_DCAPS_PRESET_CTHDA \
555 (AZX_DCAPS_NO_MSI | AZX_DCAPS_POSFIX_LPIB | AZX_DCAPS_4K_BDLE_BOUNDARY)
556
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200557/*
558 * VGA-switcher support
559 */
560#ifdef SUPPORT_VGA_SWITCHEROO
561#define DELAYED_INIT_MARK
562#define DELAYED_INITDATA_MARK
563#define use_vga_switcheroo(chip) ((chip)->use_vga_switcheroo)
564#else
565#define DELAYED_INIT_MARK __devinit
566#define DELAYED_INITDATA_MARK __devinitdata
567#define use_vga_switcheroo(chip) 0
568#endif
569
570static char *driver_short_names[] DELAYED_INITDATA_MARK = {
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200571 [AZX_DRIVER_ICH] = "HDA Intel",
Seth Heasley32679f92010-02-22 17:31:09 -0800572 [AZX_DRIVER_PCH] = "HDA Intel PCH",
Tobin Davis4979bca2008-01-30 08:13:55 +0100573 [AZX_DRIVER_SCH] = "HDA Intel MID",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200574 [AZX_DRIVER_ATI] = "HDA ATI SB",
Felix Kuehling778b6e12006-05-17 11:22:21 +0200575 [AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
Andiry Xu1815b342011-12-14 16:10:27 +0800576 [AZX_DRIVER_ATIHDMI_NS] = "HDA ATI HDMI",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200577 [AZX_DRIVER_VIA] = "HDA VIA VT82xx",
578 [AZX_DRIVER_SIS] = "HDA SIS966",
Vinod Gda3fca22005-09-13 18:49:12 +0200579 [AZX_DRIVER_ULI] = "HDA ULI M5461",
580 [AZX_DRIVER_NVIDIA] = "HDA NVidia",
Kailang Yangf2690022008-05-27 11:44:55 +0200581 [AZX_DRIVER_TERA] = "HDA Teradici",
Takashi Iwai14d34f12010-10-21 09:03:25 +0200582 [AZX_DRIVER_CTX] = "HDA Creative",
Takashi Iwai5ae763b2012-05-08 10:34:08 +0200583 [AZX_DRIVER_CTHDA] = "HDA Creative",
Yang, Libinc4da29c2008-11-13 11:07:07 +0100584 [AZX_DRIVER_GENERIC] = "HD-Audio Generic",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200585};
586
Linus Torvalds1da177e2005-04-16 15:20:36 -0700587/*
588 * macros for easy use
589 */
590#define azx_writel(chip,reg,value) \
591 writel(value, (chip)->remap_addr + ICH6_REG_##reg)
592#define azx_readl(chip,reg) \
593 readl((chip)->remap_addr + ICH6_REG_##reg)
594#define azx_writew(chip,reg,value) \
595 writew(value, (chip)->remap_addr + ICH6_REG_##reg)
596#define azx_readw(chip,reg) \
597 readw((chip)->remap_addr + ICH6_REG_##reg)
598#define azx_writeb(chip,reg,value) \
599 writeb(value, (chip)->remap_addr + ICH6_REG_##reg)
600#define azx_readb(chip,reg) \
601 readb((chip)->remap_addr + ICH6_REG_##reg)
602
603#define azx_sd_writel(dev,reg,value) \
604 writel(value, (dev)->sd_addr + ICH6_REG_##reg)
605#define azx_sd_readl(dev,reg) \
606 readl((dev)->sd_addr + ICH6_REG_##reg)
607#define azx_sd_writew(dev,reg,value) \
608 writew(value, (dev)->sd_addr + ICH6_REG_##reg)
609#define azx_sd_readw(dev,reg) \
610 readw((dev)->sd_addr + ICH6_REG_##reg)
611#define azx_sd_writeb(dev,reg,value) \
612 writeb(value, (dev)->sd_addr + ICH6_REG_##reg)
613#define azx_sd_readb(dev,reg) \
614 readb((dev)->sd_addr + ICH6_REG_##reg)
615
616/* for pcm support */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100617#define get_azx_dev(substream) (substream->runtime->private_data)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700618
Takashi Iwai27fe48d2011-09-28 17:16:09 +0200619#ifdef CONFIG_X86
620static void __mark_pages_wc(struct azx *chip, void *addr, size_t size, bool on)
621{
622 if (azx_snoop(chip))
623 return;
624 if (addr && size) {
625 int pages = (size + PAGE_SIZE - 1) >> PAGE_SHIFT;
626 if (on)
627 set_memory_wc((unsigned long)addr, pages);
628 else
629 set_memory_wb((unsigned long)addr, pages);
630 }
631}
632
633static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
634 bool on)
635{
636 __mark_pages_wc(chip, buf->area, buf->bytes, on);
637}
638static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
639 struct snd_pcm_runtime *runtime, bool on)
640{
641 if (azx_dev->wc_marked != on) {
642 __mark_pages_wc(chip, runtime->dma_area, runtime->dma_bytes, on);
643 azx_dev->wc_marked = on;
644 }
645}
646#else
647/* NOP for other archs */
648static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
649 bool on)
650{
651}
652static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
653 struct snd_pcm_runtime *runtime, bool on)
654{
655}
656#endif
657
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200658static int azx_acquire_irq(struct azx *chip, int do_disconnect);
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200659static int azx_send_cmd(struct hda_bus *bus, unsigned int val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700660/*
661 * Interface for HD codec
662 */
663
Linus Torvalds1da177e2005-04-16 15:20:36 -0700664/*
665 * CORB / RIRB interface
666 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100667static int azx_alloc_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700668{
669 int err;
670
671 /* single page (at least 4096 bytes) must suffice for both ringbuffes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200672 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
673 snd_dma_pci_data(chip->pci),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700674 PAGE_SIZE, &chip->rb);
675 if (err < 0) {
676 snd_printk(KERN_ERR SFX "cannot allocate CORB/RIRB\n");
677 return err;
678 }
Takashi Iwai27fe48d2011-09-28 17:16:09 +0200679 mark_pages_wc(chip, &chip->rb, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700680 return 0;
681}
682
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100683static void azx_init_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700684{
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800685 spin_lock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700686 /* CORB set up */
687 chip->corb.addr = chip->rb.addr;
688 chip->corb.buf = (u32 *)chip->rb.area;
689 azx_writel(chip, CORBLBASE, (u32)chip->corb.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +0200690 azx_writel(chip, CORBUBASE, upper_32_bits(chip->corb.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700691
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200692 /* set the corb size to 256 entries (ULI requires explicitly) */
693 azx_writeb(chip, CORBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700694 /* set the corb write pointer to 0 */
695 azx_writew(chip, CORBWP, 0);
696 /* reset the corb hw read pointer */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200697 azx_writew(chip, CORBRP, ICH6_CORBRP_RST);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700698 /* enable corb dma */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200699 azx_writeb(chip, CORBCTL, ICH6_CORBCTL_RUN);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700700
701 /* RIRB set up */
702 chip->rirb.addr = chip->rb.addr + 2048;
703 chip->rirb.buf = (u32 *)(chip->rb.area + 2048);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800704 chip->rirb.wp = chip->rirb.rp = 0;
705 memset(chip->rirb.cmds, 0, sizeof(chip->rirb.cmds));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700706 azx_writel(chip, RIRBLBASE, (u32)chip->rirb.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +0200707 azx_writel(chip, RIRBUBASE, upper_32_bits(chip->rirb.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700708
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200709 /* set the rirb size to 256 entries (ULI requires explicitly) */
710 azx_writeb(chip, RIRBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700711 /* reset the rirb hw write pointer */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200712 azx_writew(chip, RIRBWP, ICH6_RIRBWP_RST);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700713 /* set N=1, get RIRB response interrupt for new entry */
Takashi Iwai9477c582011-05-25 09:11:37 +0200714 if (chip->driver_caps & AZX_DCAPS_CTX_WORKAROUND)
Takashi Iwai14d34f12010-10-21 09:03:25 +0200715 azx_writew(chip, RINTCNT, 0xc0);
716 else
717 azx_writew(chip, RINTCNT, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700718 /* enable rirb dma and response irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700719 azx_writeb(chip, RIRBCTL, ICH6_RBCTL_DMA_EN | ICH6_RBCTL_IRQ_EN);
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800720 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700721}
722
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100723static void azx_free_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700724{
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800725 spin_lock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700726 /* disable ringbuffer DMAs */
727 azx_writeb(chip, RIRBCTL, 0);
728 azx_writeb(chip, CORBCTL, 0);
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800729 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700730}
731
Wu Fengguangdeadff12009-08-01 18:45:16 +0800732static unsigned int azx_command_addr(u32 cmd)
733{
734 unsigned int addr = cmd >> 28;
735
736 if (addr >= AZX_MAX_CODECS) {
737 snd_BUG();
738 addr = 0;
739 }
740
741 return addr;
742}
743
744static unsigned int azx_response_addr(u32 res)
745{
746 unsigned int addr = res & 0xf;
747
748 if (addr >= AZX_MAX_CODECS) {
749 snd_BUG();
750 addr = 0;
751 }
752
753 return addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700754}
755
756/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100757static int azx_corb_send_cmd(struct hda_bus *bus, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700758{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100759 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800760 unsigned int addr = azx_command_addr(val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700761 unsigned int wp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700762
Wu Fengguangc32649f2009-08-01 18:48:12 +0800763 spin_lock_irq(&chip->reg_lock);
764
Linus Torvalds1da177e2005-04-16 15:20:36 -0700765 /* add command to corb */
766 wp = azx_readb(chip, CORBWP);
767 wp++;
768 wp %= ICH6_MAX_CORB_ENTRIES;
769
Wu Fengguangdeadff12009-08-01 18:45:16 +0800770 chip->rirb.cmds[addr]++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700771 chip->corb.buf[wp] = cpu_to_le32(val);
772 azx_writel(chip, CORBWP, wp);
Wu Fengguangc32649f2009-08-01 18:48:12 +0800773
Linus Torvalds1da177e2005-04-16 15:20:36 -0700774 spin_unlock_irq(&chip->reg_lock);
775
776 return 0;
777}
778
779#define ICH6_RIRB_EX_UNSOL_EV (1<<4)
780
781/* retrieve RIRB entry - called from interrupt handler */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100782static void azx_update_rirb(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700783{
784 unsigned int rp, wp;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800785 unsigned int addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700786 u32 res, res_ex;
787
788 wp = azx_readb(chip, RIRBWP);
789 if (wp == chip->rirb.wp)
790 return;
791 chip->rirb.wp = wp;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800792
Linus Torvalds1da177e2005-04-16 15:20:36 -0700793 while (chip->rirb.rp != wp) {
794 chip->rirb.rp++;
795 chip->rirb.rp %= ICH6_MAX_RIRB_ENTRIES;
796
797 rp = chip->rirb.rp << 1; /* an RIRB entry is 8-bytes */
798 res_ex = le32_to_cpu(chip->rirb.buf[rp + 1]);
799 res = le32_to_cpu(chip->rirb.buf[rp]);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800800 addr = azx_response_addr(res_ex);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700801 if (res_ex & ICH6_RIRB_EX_UNSOL_EV)
802 snd_hda_queue_unsol_event(chip->bus, res, res_ex);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800803 else if (chip->rirb.cmds[addr]) {
804 chip->rirb.res[addr] = res;
Takashi Iwai2add9b922008-03-18 09:47:06 +0100805 smp_wmb();
Wu Fengguangdeadff12009-08-01 18:45:16 +0800806 chip->rirb.cmds[addr]--;
Wu Fengguange310bb02009-08-01 19:18:45 +0800807 } else
808 snd_printk(KERN_ERR SFX "spurious response %#x:%#x, "
809 "last cmd=%#08x\n",
810 res, res_ex,
811 chip->last_cmd[addr]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700812 }
813}
814
815/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800816static unsigned int azx_rirb_get_response(struct hda_bus *bus,
817 unsigned int addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700818{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100819 struct azx *chip = bus->private_data;
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200820 unsigned long timeout;
David Henningsson32cf4022012-05-04 11:05:55 +0200821 unsigned long loopcounter;
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200822 int do_poll = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700823
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200824 again:
825 timeout = jiffies + msecs_to_jiffies(1000);
David Henningsson32cf4022012-05-04 11:05:55 +0200826
827 for (loopcounter = 0;; loopcounter++) {
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200828 if (chip->polling_mode || do_poll) {
Takashi Iwaie96224a2006-08-21 17:57:44 +0200829 spin_lock_irq(&chip->reg_lock);
830 azx_update_rirb(chip);
831 spin_unlock_irq(&chip->reg_lock);
832 }
Wu Fengguangdeadff12009-08-01 18:45:16 +0800833 if (!chip->rirb.cmds[addr]) {
Takashi Iwai2add9b922008-03-18 09:47:06 +0100834 smp_rmb();
Takashi Iwaib6132912009-03-24 07:36:09 +0100835 bus->rirb_error = 0;
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200836
837 if (!do_poll)
838 chip->poll_count = 0;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800839 return chip->rirb.res[addr]; /* the last value */
Takashi Iwai2add9b922008-03-18 09:47:06 +0100840 }
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100841 if (time_after(jiffies, timeout))
842 break;
David Henningsson32cf4022012-05-04 11:05:55 +0200843 if (bus->needs_damn_long_delay || loopcounter > 3000)
Takashi Iwai52987652008-01-16 16:09:47 +0100844 msleep(2); /* temporary workaround */
845 else {
846 udelay(10);
847 cond_resched();
848 }
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100849 }
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200850
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200851 if (!chip->polling_mode && chip->poll_count < 2) {
852 snd_printdd(SFX "azx_get_response timeout, "
853 "polling the codec once: last cmd=0x%08x\n",
854 chip->last_cmd[addr]);
855 do_poll = 1;
856 chip->poll_count++;
857 goto again;
858 }
859
860
Takashi Iwai23c4a882009-10-30 13:21:49 +0100861 if (!chip->polling_mode) {
862 snd_printk(KERN_WARNING SFX "azx_get_response timeout, "
863 "switching to polling mode: last cmd=0x%08x\n",
864 chip->last_cmd[addr]);
865 chip->polling_mode = 1;
866 goto again;
867 }
868
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200869 if (chip->msi) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200870 snd_printk(KERN_WARNING SFX "No response from codec, "
Wu Fengguangfeb27342009-08-01 19:17:14 +0800871 "disabling MSI: last cmd=0x%08x\n",
872 chip->last_cmd[addr]);
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200873 free_irq(chip->irq, chip);
874 chip->irq = -1;
875 pci_disable_msi(chip->pci);
876 chip->msi = 0;
Takashi Iwaib6132912009-03-24 07:36:09 +0100877 if (azx_acquire_irq(chip, 1) < 0) {
878 bus->rirb_error = 1;
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200879 return -1;
Takashi Iwaib6132912009-03-24 07:36:09 +0100880 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200881 goto again;
882 }
883
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +0100884 if (chip->probing) {
885 /* If this critical timeout happens during the codec probing
886 * phase, this is likely an access to a non-existing codec
887 * slot. Better to return an error and reset the system.
888 */
889 return -1;
890 }
891
Takashi Iwai8dd78332009-06-02 01:16:07 +0200892 /* a fatal communication error; need either to reset or to fallback
893 * to the single_cmd mode
894 */
Takashi Iwaib6132912009-03-24 07:36:09 +0100895 bus->rirb_error = 1;
Takashi Iwaib20f3b82009-06-02 01:20:22 +0200896 if (bus->allow_bus_reset && !bus->response_reset && !bus->in_reset) {
Takashi Iwai8dd78332009-06-02 01:16:07 +0200897 bus->response_reset = 1;
898 return -1; /* give a chance to retry */
899 }
900
901 snd_printk(KERN_ERR "hda_intel: azx_get_response timeout, "
902 "switching to single_cmd mode: last cmd=0x%08x\n",
Wu Fengguangfeb27342009-08-01 19:17:14 +0800903 chip->last_cmd[addr]);
Takashi Iwai8dd78332009-06-02 01:16:07 +0200904 chip->single_cmd = 1;
905 bus->response_reset = 0;
Takashi Iwai1a696972009-11-07 09:49:04 +0100906 /* release CORB/RIRB */
Takashi Iwai4fcd3922009-05-25 18:34:52 +0200907 azx_free_cmd_io(chip);
Takashi Iwai1a696972009-11-07 09:49:04 +0100908 /* disable unsolicited responses */
909 azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_UNSOL);
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200910 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700911}
912
Linus Torvalds1da177e2005-04-16 15:20:36 -0700913/*
914 * Use the single immediate command instead of CORB/RIRB for simplicity
915 *
916 * Note: according to Intel, this is not preferred use. The command was
917 * intended for the BIOS only, and may get confused with unsolicited
918 * responses. So, we shouldn't use it for normal operation from the
919 * driver.
920 * I left the codes, however, for debugging/testing purposes.
921 */
922
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200923/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800924static int azx_single_wait_for_response(struct azx *chip, unsigned int addr)
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200925{
926 int timeout = 50;
927
928 while (timeout--) {
929 /* check IRV busy bit */
930 if (azx_readw(chip, IRS) & ICH6_IRS_VALID) {
931 /* reuse rirb.res as the response return value */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800932 chip->rirb.res[addr] = azx_readl(chip, IR);
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200933 return 0;
934 }
935 udelay(1);
936 }
937 if (printk_ratelimit())
938 snd_printd(SFX "get_response timeout: IRS=0x%x\n",
939 azx_readw(chip, IRS));
Wu Fengguangdeadff12009-08-01 18:45:16 +0800940 chip->rirb.res[addr] = -1;
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200941 return -EIO;
942}
943
Linus Torvalds1da177e2005-04-16 15:20:36 -0700944/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100945static int azx_single_send_cmd(struct hda_bus *bus, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700946{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100947 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800948 unsigned int addr = azx_command_addr(val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700949 int timeout = 50;
950
Takashi Iwai8dd78332009-06-02 01:16:07 +0200951 bus->rirb_error = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700952 while (timeout--) {
953 /* check ICB busy bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200954 if (!((azx_readw(chip, IRS) & ICH6_IRS_BUSY))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700955 /* Clear IRV valid bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200956 azx_writew(chip, IRS, azx_readw(chip, IRS) |
957 ICH6_IRS_VALID);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700958 azx_writel(chip, IC, val);
Takashi Iwaid01ce992007-07-27 16:52:19 +0200959 azx_writew(chip, IRS, azx_readw(chip, IRS) |
960 ICH6_IRS_BUSY);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800961 return azx_single_wait_for_response(chip, addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700962 }
963 udelay(1);
964 }
Marc Boucher1cfd52b2008-01-22 15:29:26 +0100965 if (printk_ratelimit())
966 snd_printd(SFX "send_cmd timeout: IRS=0x%x, val=0x%x\n",
967 azx_readw(chip, IRS), val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700968 return -EIO;
969}
970
971/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800972static unsigned int azx_single_get_response(struct hda_bus *bus,
973 unsigned int addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700974{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100975 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800976 return chip->rirb.res[addr];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700977}
978
Takashi Iwai111d3af2006-02-16 18:17:58 +0100979/*
980 * The below are the main callbacks from hda_codec.
981 *
982 * They are just the skeleton to call sub-callbacks according to the
983 * current setting of chip->single_cmd.
984 */
985
986/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100987static int azx_send_cmd(struct hda_bus *bus, unsigned int val)
Takashi Iwai111d3af2006-02-16 18:17:58 +0100988{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100989 struct azx *chip = bus->private_data;
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200990
Takashi Iwaia82d51e2012-04-26 12:23:42 +0200991 if (chip->disabled)
992 return 0;
Wu Fengguangfeb27342009-08-01 19:17:14 +0800993 chip->last_cmd[azx_command_addr(val)] = val;
Takashi Iwai111d3af2006-02-16 18:17:58 +0100994 if (chip->single_cmd)
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100995 return azx_single_send_cmd(bus, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100996 else
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100997 return azx_corb_send_cmd(bus, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100998}
999
1000/* get a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +08001001static unsigned int azx_get_response(struct hda_bus *bus,
1002 unsigned int addr)
Takashi Iwai111d3af2006-02-16 18:17:58 +01001003{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001004 struct azx *chip = bus->private_data;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001005 if (chip->disabled)
1006 return 0;
Takashi Iwai111d3af2006-02-16 18:17:58 +01001007 if (chip->single_cmd)
Wu Fengguangdeadff12009-08-01 18:45:16 +08001008 return azx_single_get_response(bus, addr);
Takashi Iwai111d3af2006-02-16 18:17:58 +01001009 else
Wu Fengguangdeadff12009-08-01 18:45:16 +08001010 return azx_rirb_get_response(bus, addr);
Takashi Iwai111d3af2006-02-16 18:17:58 +01001011}
1012
Takashi Iwaicb53c622007-08-10 17:21:45 +02001013#ifdef CONFIG_SND_HDA_POWER_SAVE
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001014static void azx_power_notify(struct hda_bus *bus);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001015#endif
Takashi Iwai111d3af2006-02-16 18:17:58 +01001016
Linus Torvalds1da177e2005-04-16 15:20:36 -07001017/* reset codec link */
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001018static int azx_reset(struct azx *chip, int full_reset)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001019{
1020 int count;
1021
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001022 if (!full_reset)
1023 goto __skip;
1024
Danny Tholene8a7f132007-09-11 21:41:56 +02001025 /* clear STATESTS */
1026 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
1027
Linus Torvalds1da177e2005-04-16 15:20:36 -07001028 /* reset controller */
1029 azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_RESET);
1030
1031 count = 50;
1032 while (azx_readb(chip, GCTL) && --count)
1033 msleep(1);
1034
1035 /* delay for >= 100us for codec PLL to settle per spec
1036 * Rev 0.9 section 5.5.1
1037 */
1038 msleep(1);
1039
1040 /* Bring controller out of reset */
1041 azx_writeb(chip, GCTL, azx_readb(chip, GCTL) | ICH6_GCTL_RESET);
1042
1043 count = 50;
Pavel Machek927fc862006-08-31 17:03:43 +02001044 while (!azx_readb(chip, GCTL) && --count)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001045 msleep(1);
1046
Pavel Machek927fc862006-08-31 17:03:43 +02001047 /* Brent Chartrand said to wait >= 540us for codecs to initialize */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001048 msleep(1);
1049
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001050 __skip:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001051 /* check to see if controller is ready */
Pavel Machek927fc862006-08-31 17:03:43 +02001052 if (!azx_readb(chip, GCTL)) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001053 snd_printd(SFX "azx_reset: controller not ready!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001054 return -EBUSY;
1055 }
1056
Matt41e2fce2005-07-04 17:49:55 +02001057 /* Accept unsolicited responses */
Takashi Iwai1a696972009-11-07 09:49:04 +01001058 if (!chip->single_cmd)
1059 azx_writel(chip, GCTL, azx_readl(chip, GCTL) |
1060 ICH6_GCTL_UNSOL);
Matt41e2fce2005-07-04 17:49:55 +02001061
Linus Torvalds1da177e2005-04-16 15:20:36 -07001062 /* detect codecs */
Pavel Machek927fc862006-08-31 17:03:43 +02001063 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001064 chip->codec_mask = azx_readw(chip, STATESTS);
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001065 snd_printdd(SFX "codec_mask = 0x%x\n", chip->codec_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001066 }
1067
1068 return 0;
1069}
1070
1071
1072/*
1073 * Lowlevel interface
1074 */
1075
1076/* enable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001077static void azx_int_enable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001078{
1079 /* enable controller CIE and GIE */
1080 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) |
1081 ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN);
1082}
1083
1084/* disable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001085static void azx_int_disable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001086{
1087 int i;
1088
1089 /* disable interrupts in stream descriptor */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001090 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001091 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001092 azx_sd_writeb(azx_dev, SD_CTL,
1093 azx_sd_readb(azx_dev, SD_CTL) & ~SD_INT_MASK);
1094 }
1095
1096 /* disable SIE for all streams */
1097 azx_writeb(chip, INTCTL, 0);
1098
1099 /* disable controller CIE and GIE */
1100 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) &
1101 ~(ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN));
1102}
1103
1104/* clear interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001105static void azx_int_clear(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001106{
1107 int i;
1108
1109 /* clear stream status */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001110 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001111 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001112 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
1113 }
1114
1115 /* clear STATESTS */
1116 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
1117
1118 /* clear rirb status */
1119 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
1120
1121 /* clear int status */
1122 azx_writel(chip, INTSTS, ICH6_INT_CTRL_EN | ICH6_INT_ALL_STREAM);
1123}
1124
1125/* start a stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001126static void azx_stream_start(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001127{
Joseph Chan0e153472008-08-26 14:38:03 +02001128 /*
1129 * Before stream start, initialize parameter
1130 */
1131 azx_dev->insufficient = 1;
1132
Linus Torvalds1da177e2005-04-16 15:20:36 -07001133 /* enable SIE */
Wei Niccc5df02010-01-26 15:59:33 +08001134 azx_writel(chip, INTCTL,
1135 azx_readl(chip, INTCTL) | (1 << azx_dev->index));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001136 /* set DMA start and interrupt mask */
1137 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
1138 SD_CTL_DMA_START | SD_INT_MASK);
1139}
1140
Takashi Iwai1dddab42009-03-18 15:15:37 +01001141/* stop DMA */
1142static void azx_stream_clear(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001143{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001144 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
1145 ~(SD_CTL_DMA_START | SD_INT_MASK));
1146 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK); /* to be sure */
Takashi Iwai1dddab42009-03-18 15:15:37 +01001147}
1148
1149/* stop a stream */
1150static void azx_stream_stop(struct azx *chip, struct azx_dev *azx_dev)
1151{
1152 azx_stream_clear(chip, azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001153 /* disable SIE */
Wei Niccc5df02010-01-26 15:59:33 +08001154 azx_writel(chip, INTCTL,
1155 azx_readl(chip, INTCTL) & ~(1 << azx_dev->index));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001156}
1157
1158
1159/*
Takashi Iwaicb53c622007-08-10 17:21:45 +02001160 * reset and start the controller registers
Linus Torvalds1da177e2005-04-16 15:20:36 -07001161 */
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001162static void azx_init_chip(struct azx *chip, int full_reset)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001163{
Takashi Iwaicb53c622007-08-10 17:21:45 +02001164 if (chip->initialized)
1165 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001166
1167 /* reset controller */
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001168 azx_reset(chip, full_reset);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001169
1170 /* initialize interrupts */
1171 azx_int_clear(chip);
1172 azx_int_enable(chip);
1173
1174 /* initialize the codec command I/O */
Takashi Iwai1a696972009-11-07 09:49:04 +01001175 if (!chip->single_cmd)
1176 azx_init_cmd_io(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001177
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001178 /* program the position buffer */
1179 azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +02001180 azx_writel(chip, DPUBASE, upper_32_bits(chip->posbuf.addr));
Frederick Lif5d40b32005-05-12 14:55:20 +02001181
Takashi Iwaicb53c622007-08-10 17:21:45 +02001182 chip->initialized = 1;
1183}
1184
1185/*
1186 * initialize the PCI registers
1187 */
1188/* update bits in a PCI register byte */
1189static void update_pci_byte(struct pci_dev *pci, unsigned int reg,
1190 unsigned char mask, unsigned char val)
1191{
1192 unsigned char data;
1193
1194 pci_read_config_byte(pci, reg, &data);
1195 data &= ~mask;
1196 data |= (val & mask);
1197 pci_write_config_byte(pci, reg, data);
1198}
1199
1200static void azx_init_pci(struct azx *chip)
1201{
1202 /* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
1203 * TCSEL == Traffic Class Select Register, which sets PCI express QOS
1204 * Ensuring these bits are 0 clears playback static on some HD Audio
Adam Lackorzynskia09e89f2011-03-10 17:41:56 +01001205 * codecs.
1206 * The PCI register TCSEL is defined in the Intel manuals.
Takashi Iwaicb53c622007-08-10 17:21:45 +02001207 */
Linus Torvalds46f2cc82011-05-27 19:45:28 -07001208 if (!(chip->driver_caps & AZX_DCAPS_NO_TCSEL)) {
Takashi Iwai9477c582011-05-25 09:11:37 +02001209 snd_printdd(SFX "Clearing TCSEL\n");
Adam Lackorzynskia09e89f2011-03-10 17:41:56 +01001210 update_pci_byte(chip->pci, ICH6_PCIREG_TCSEL, 0x07, 0);
Takashi Iwai9477c582011-05-25 09:11:37 +02001211 }
Takashi Iwaicb53c622007-08-10 17:21:45 +02001212
Takashi Iwai9477c582011-05-25 09:11:37 +02001213 /* For ATI SB450/600/700/800/900 and AMD Hudson azalia HD audio,
1214 * we need to enable snoop.
1215 */
1216 if (chip->driver_caps & AZX_DCAPS_ATI_SNOOP) {
Takashi Iwai27fe48d2011-09-28 17:16:09 +02001217 snd_printdd(SFX "Setting ATI snoop: %d\n", azx_snoop(chip));
Takashi Iwaicb53c622007-08-10 17:21:45 +02001218 update_pci_byte(chip->pci,
Takashi Iwai27fe48d2011-09-28 17:16:09 +02001219 ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR, 0x07,
1220 azx_snoop(chip) ? ATI_SB450_HDAUDIO_ENABLE_SNOOP : 0);
Takashi Iwai9477c582011-05-25 09:11:37 +02001221 }
1222
1223 /* For NVIDIA HDA, enable snoop */
1224 if (chip->driver_caps & AZX_DCAPS_NVIDIA_SNOOP) {
Takashi Iwai27fe48d2011-09-28 17:16:09 +02001225 snd_printdd(SFX "Setting Nvidia snoop: %d\n", azx_snoop(chip));
Takashi Iwaicb53c622007-08-10 17:21:45 +02001226 update_pci_byte(chip->pci,
1227 NVIDIA_HDA_TRANSREG_ADDR,
1228 0x0f, NVIDIA_HDA_ENABLE_COHBITS);
Peer Chen320dcc32008-08-20 16:43:24 -07001229 update_pci_byte(chip->pci,
1230 NVIDIA_HDA_ISTRM_COH,
1231 0x01, NVIDIA_HDA_ENABLE_COHBIT);
1232 update_pci_byte(chip->pci,
1233 NVIDIA_HDA_OSTRM_COH,
1234 0x01, NVIDIA_HDA_ENABLE_COHBIT);
Takashi Iwai9477c582011-05-25 09:11:37 +02001235 }
1236
1237 /* Enable SCH/PCH snoop if needed */
1238 if (chip->driver_caps & AZX_DCAPS_SCH_SNOOP) {
Takashi Iwai27fe48d2011-09-28 17:16:09 +02001239 unsigned short snoop;
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001240 pci_read_config_word(chip->pci, INTEL_SCH_HDA_DEVC, &snoop);
Takashi Iwai27fe48d2011-09-28 17:16:09 +02001241 if ((!azx_snoop(chip) && !(snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)) ||
1242 (azx_snoop(chip) && (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP))) {
1243 snoop &= ~INTEL_SCH_HDA_DEVC_NOSNOOP;
1244 if (!azx_snoop(chip))
1245 snoop |= INTEL_SCH_HDA_DEVC_NOSNOOP;
1246 pci_write_config_word(chip->pci, INTEL_SCH_HDA_DEVC, snoop);
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001247 pci_read_config_word(chip->pci,
1248 INTEL_SCH_HDA_DEVC, &snoop);
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001249 }
Takashi Iwai27fe48d2011-09-28 17:16:09 +02001250 snd_printdd(SFX "SCH snoop: %s\n",
1251 (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)
1252 ? "Disabled" : "Enabled");
Vinod Gda3fca22005-09-13 18:49:12 +02001253 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001254}
1255
1256
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001257static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev);
1258
Linus Torvalds1da177e2005-04-16 15:20:36 -07001259/*
1260 * interrupt handler
1261 */
David Howells7d12e782006-10-05 14:55:46 +01001262static irqreturn_t azx_interrupt(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001263{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001264 struct azx *chip = dev_id;
1265 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001266 u32 status;
Clemens Ladisch9ef04062010-05-25 09:03:40 +02001267 u8 sd_status;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001268 int i, ok;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001269
1270 spin_lock(&chip->reg_lock);
1271
Dan Carpenter60911062012-05-18 10:36:11 +03001272 if (chip->disabled) {
1273 spin_unlock(&chip->reg_lock);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001274 return IRQ_NONE;
Dan Carpenter60911062012-05-18 10:36:11 +03001275 }
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001276
Linus Torvalds1da177e2005-04-16 15:20:36 -07001277 status = azx_readl(chip, INTSTS);
1278 if (status == 0) {
1279 spin_unlock(&chip->reg_lock);
1280 return IRQ_NONE;
1281 }
1282
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001283 for (i = 0; i < chip->num_streams; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001284 azx_dev = &chip->azx_dev[i];
1285 if (status & azx_dev->sd_int_sta_mask) {
Clemens Ladisch9ef04062010-05-25 09:03:40 +02001286 sd_status = azx_sd_readb(azx_dev, SD_STS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001287 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
Clemens Ladisch9ef04062010-05-25 09:03:40 +02001288 if (!azx_dev->substream || !azx_dev->running ||
1289 !(sd_status & SD_INT_COMPLETE))
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001290 continue;
1291 /* check whether this IRQ is really acceptable */
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001292 ok = azx_position_ok(chip, azx_dev);
1293 if (ok == 1) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001294 azx_dev->irq_pending = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001295 spin_unlock(&chip->reg_lock);
1296 snd_pcm_period_elapsed(azx_dev->substream);
1297 spin_lock(&chip->reg_lock);
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001298 } else if (ok == 0 && chip->bus && chip->bus->workq) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001299 /* bogus IRQ, process it later */
1300 azx_dev->irq_pending = 1;
Takashi Iwai6acaed32009-01-12 10:09:24 +01001301 queue_work(chip->bus->workq,
1302 &chip->irq_pending_work);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001303 }
1304 }
1305 }
1306
1307 /* clear rirb int */
1308 status = azx_readb(chip, RIRBSTS);
1309 if (status & RIRB_INT_MASK) {
Takashi Iwai14d34f12010-10-21 09:03:25 +02001310 if (status & RIRB_INT_RESPONSE) {
Takashi Iwai9477c582011-05-25 09:11:37 +02001311 if (chip->driver_caps & AZX_DCAPS_RIRB_PRE_DELAY)
Takashi Iwai14d34f12010-10-21 09:03:25 +02001312 udelay(80);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001313 azx_update_rirb(chip);
Takashi Iwai14d34f12010-10-21 09:03:25 +02001314 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001315 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
1316 }
1317
1318#if 0
1319 /* clear state status int */
1320 if (azx_readb(chip, STATESTS) & 0x04)
1321 azx_writeb(chip, STATESTS, 0x04);
1322#endif
1323 spin_unlock(&chip->reg_lock);
1324
1325 return IRQ_HANDLED;
1326}
1327
1328
1329/*
Takashi Iwai675f25d2008-06-10 17:53:20 +02001330 * set up a BDL entry
1331 */
Takashi Iwai5ae763b2012-05-08 10:34:08 +02001332static int setup_bdle(struct azx *chip,
1333 struct snd_pcm_substream *substream,
Takashi Iwai675f25d2008-06-10 17:53:20 +02001334 struct azx_dev *azx_dev, u32 **bdlp,
1335 int ofs, int size, int with_ioc)
1336{
Takashi Iwai675f25d2008-06-10 17:53:20 +02001337 u32 *bdl = *bdlp;
1338
1339 while (size > 0) {
1340 dma_addr_t addr;
1341 int chunk;
1342
1343 if (azx_dev->frags >= AZX_MAX_BDL_ENTRIES)
1344 return -EINVAL;
1345
Takashi Iwai77a23f22008-08-21 13:00:13 +02001346 addr = snd_pcm_sgbuf_get_addr(substream, ofs);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001347 /* program the address field of the BDL entry */
1348 bdl[0] = cpu_to_le32((u32)addr);
Takashi Iwai766979e2008-06-13 20:53:56 +02001349 bdl[1] = cpu_to_le32(upper_32_bits(addr));
Takashi Iwai675f25d2008-06-10 17:53:20 +02001350 /* program the size field of the BDL entry */
Takashi Iwaifc4abee2008-07-30 15:13:34 +02001351 chunk = snd_pcm_sgbuf_get_chunk_size(substream, ofs, size);
Takashi Iwai5ae763b2012-05-08 10:34:08 +02001352 /* one BDLE cannot cross 4K boundary on CTHDA chips */
1353 if (chip->driver_caps & AZX_DCAPS_4K_BDLE_BOUNDARY) {
1354 u32 remain = 0x1000 - (ofs & 0xfff);
1355 if (chunk > remain)
1356 chunk = remain;
1357 }
Takashi Iwai675f25d2008-06-10 17:53:20 +02001358 bdl[2] = cpu_to_le32(chunk);
1359 /* program the IOC to enable interrupt
1360 * only when the whole fragment is processed
1361 */
1362 size -= chunk;
1363 bdl[3] = (size || !with_ioc) ? 0 : cpu_to_le32(0x01);
1364 bdl += 4;
1365 azx_dev->frags++;
1366 ofs += chunk;
1367 }
1368 *bdlp = bdl;
1369 return ofs;
1370}
1371
1372/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001373 * set up BDL entries
1374 */
Takashi Iwai555e2192008-06-10 17:53:34 +02001375static int azx_setup_periods(struct azx *chip,
1376 struct snd_pcm_substream *substream,
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001377 struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001378{
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001379 u32 *bdl;
1380 int i, ofs, periods, period_bytes;
Takashi Iwai555e2192008-06-10 17:53:34 +02001381 int pos_adj;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001382
1383 /* reset BDL address */
1384 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1385 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1386
Takashi Iwai97b71c92009-03-18 15:09:13 +01001387 period_bytes = azx_dev->period_bytes;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001388 periods = azx_dev->bufsize / period_bytes;
1389
Linus Torvalds1da177e2005-04-16 15:20:36 -07001390 /* program the initial BDL entries */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001391 bdl = (u32 *)azx_dev->bdl.area;
1392 ofs = 0;
1393 azx_dev->frags = 0;
Takashi Iwai555e2192008-06-10 17:53:34 +02001394 pos_adj = bdl_pos_adj[chip->dev_index];
1395 if (pos_adj > 0) {
Takashi Iwai675f25d2008-06-10 17:53:20 +02001396 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwaie785d3d2008-07-15 16:28:43 +02001397 int pos_align = pos_adj;
Takashi Iwai555e2192008-06-10 17:53:34 +02001398 pos_adj = (pos_adj * runtime->rate + 47999) / 48000;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001399 if (!pos_adj)
Takashi Iwaie785d3d2008-07-15 16:28:43 +02001400 pos_adj = pos_align;
1401 else
1402 pos_adj = ((pos_adj + pos_align - 1) / pos_align) *
1403 pos_align;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001404 pos_adj = frames_to_bytes(runtime, pos_adj);
1405 if (pos_adj >= period_bytes) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001406 snd_printk(KERN_WARNING SFX "Too big adjustment %d\n",
Takashi Iwai555e2192008-06-10 17:53:34 +02001407 bdl_pos_adj[chip->dev_index]);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001408 pos_adj = 0;
1409 } else {
Takashi Iwai5ae763b2012-05-08 10:34:08 +02001410 ofs = setup_bdle(chip, substream, azx_dev,
Clemens Ladisch7bb8fb72010-11-15 10:49:47 +01001411 &bdl, ofs, pos_adj,
1412 !substream->runtime->no_period_wakeup);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001413 if (ofs < 0)
1414 goto error;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001415 }
Takashi Iwai555e2192008-06-10 17:53:34 +02001416 } else
1417 pos_adj = 0;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001418 for (i = 0; i < periods; i++) {
1419 if (i == periods - 1 && pos_adj)
Takashi Iwai5ae763b2012-05-08 10:34:08 +02001420 ofs = setup_bdle(chip, substream, azx_dev, &bdl, ofs,
Takashi Iwai675f25d2008-06-10 17:53:20 +02001421 period_bytes - pos_adj, 0);
1422 else
Takashi Iwai5ae763b2012-05-08 10:34:08 +02001423 ofs = setup_bdle(chip, substream, azx_dev, &bdl, ofs,
Clemens Ladisch7bb8fb72010-11-15 10:49:47 +01001424 period_bytes,
1425 !substream->runtime->no_period_wakeup);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001426 if (ofs < 0)
1427 goto error;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001428 }
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001429 return 0;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001430
1431 error:
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001432 snd_printk(KERN_ERR SFX "Too many BDL entries: buffer=%d, period=%d\n",
Takashi Iwai675f25d2008-06-10 17:53:20 +02001433 azx_dev->bufsize, period_bytes);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001434 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001435}
1436
Takashi Iwai1dddab42009-03-18 15:15:37 +01001437/* reset stream */
1438static void azx_stream_reset(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001439{
1440 unsigned char val;
1441 int timeout;
1442
Takashi Iwai1dddab42009-03-18 15:15:37 +01001443 azx_stream_clear(chip, azx_dev);
1444
Takashi Iwaid01ce992007-07-27 16:52:19 +02001445 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
1446 SD_CTL_STREAM_RESET);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001447 udelay(3);
1448 timeout = 300;
1449 while (!((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
1450 --timeout)
1451 ;
1452 val &= ~SD_CTL_STREAM_RESET;
1453 azx_sd_writeb(azx_dev, SD_CTL, val);
1454 udelay(3);
1455
1456 timeout = 300;
1457 /* waiting for hardware to report that the stream is out of reset */
1458 while (((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
1459 --timeout)
1460 ;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001461
1462 /* reset first position - may not be synced with hw at this time */
1463 *azx_dev->posbuf = 0;
Takashi Iwai1dddab42009-03-18 15:15:37 +01001464}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001465
Takashi Iwai1dddab42009-03-18 15:15:37 +01001466/*
1467 * set up the SD for streaming
1468 */
1469static int azx_setup_controller(struct azx *chip, struct azx_dev *azx_dev)
1470{
Takashi Iwai27fe48d2011-09-28 17:16:09 +02001471 unsigned int val;
Takashi Iwai1dddab42009-03-18 15:15:37 +01001472 /* make sure the run bit is zero for SD */
1473 azx_stream_clear(chip, azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001474 /* program the stream_tag */
Takashi Iwai27fe48d2011-09-28 17:16:09 +02001475 val = azx_sd_readl(azx_dev, SD_CTL);
1476 val = (val & ~SD_CTL_STREAM_TAG_MASK) |
1477 (azx_dev->stream_tag << SD_CTL_STREAM_TAG_SHIFT);
1478 if (!azx_snoop(chip))
1479 val |= SD_CTL_TRAFFIC_PRIO;
1480 azx_sd_writel(azx_dev, SD_CTL, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001481
1482 /* program the length of samples in cyclic buffer */
1483 azx_sd_writel(azx_dev, SD_CBL, azx_dev->bufsize);
1484
1485 /* program the stream format */
1486 /* this value needs to be the same as the one programmed */
1487 azx_sd_writew(azx_dev, SD_FORMAT, azx_dev->format_val);
1488
1489 /* program the stream LVI (last valid index) of the BDL */
1490 azx_sd_writew(azx_dev, SD_LVI, azx_dev->frags - 1);
1491
1492 /* program the BDL address */
1493 /* lower BDL address */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001494 azx_sd_writel(azx_dev, SD_BDLPL, (u32)azx_dev->bdl.addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001495 /* upper BDL address */
Takashi Iwai766979e2008-06-13 20:53:56 +02001496 azx_sd_writel(azx_dev, SD_BDLPU, upper_32_bits(azx_dev->bdl.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001497
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001498 /* enable the position buffer */
David Henningsson4cb36312010-09-30 10:12:50 +02001499 if (chip->position_fix[0] != POS_FIX_LPIB ||
1500 chip->position_fix[1] != POS_FIX_LPIB) {
Takashi Iwaiee9d6b92008-03-14 15:52:20 +01001501 if (!(azx_readl(chip, DPLBASE) & ICH6_DPLBASE_ENABLE))
1502 azx_writel(chip, DPLBASE,
1503 (u32)chip->posbuf.addr | ICH6_DPLBASE_ENABLE);
1504 }
Takashi Iwaic74db862005-05-12 14:26:27 +02001505
Linus Torvalds1da177e2005-04-16 15:20:36 -07001506 /* set the interrupt enable bits in the descriptor control register */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001507 azx_sd_writel(azx_dev, SD_CTL,
1508 azx_sd_readl(azx_dev, SD_CTL) | SD_INT_MASK);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001509
1510 return 0;
1511}
1512
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001513/*
1514 * Probe the given codec address
1515 */
1516static int probe_codec(struct azx *chip, int addr)
1517{
1518 unsigned int cmd = (addr << 28) | (AC_NODE_ROOT << 20) |
1519 (AC_VERB_PARAMETERS << 8) | AC_PAR_VENDOR_ID;
1520 unsigned int res;
1521
Wu Fengguanga678cde2009-08-01 18:46:46 +08001522 mutex_lock(&chip->bus->cmd_mutex);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001523 chip->probing = 1;
1524 azx_send_cmd(chip->bus, cmd);
Wu Fengguangdeadff12009-08-01 18:45:16 +08001525 res = azx_get_response(chip->bus, addr);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001526 chip->probing = 0;
Wu Fengguanga678cde2009-08-01 18:46:46 +08001527 mutex_unlock(&chip->bus->cmd_mutex);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001528 if (res == -1)
1529 return -EIO;
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001530 snd_printdd(SFX "codec #%d probed OK\n", addr);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001531 return 0;
1532}
1533
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001534static int azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
1535 struct hda_pcm *cpcm);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001536static void azx_stop_chip(struct azx *chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001537
Takashi Iwai8dd78332009-06-02 01:16:07 +02001538static void azx_bus_reset(struct hda_bus *bus)
1539{
1540 struct azx *chip = bus->private_data;
Takashi Iwai8dd78332009-06-02 01:16:07 +02001541
1542 bus->in_reset = 1;
1543 azx_stop_chip(chip);
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001544 azx_init_chip(chip, 1);
Alexander Beregalov65f75982009-06-04 13:46:16 +04001545#ifdef CONFIG_PM
Takashi Iwai8dd78332009-06-02 01:16:07 +02001546 if (chip->initialized) {
Takashi Iwai01b65bf2011-11-24 14:31:46 +01001547 struct azx_pcm *p;
1548 list_for_each_entry(p, &chip->pcm_list, list)
1549 snd_pcm_suspend_all(p->pcm);
Takashi Iwai8dd78332009-06-02 01:16:07 +02001550 snd_hda_suspend(chip->bus);
1551 snd_hda_resume(chip->bus);
1552 }
Alexander Beregalov65f75982009-06-04 13:46:16 +04001553#endif
Takashi Iwai8dd78332009-06-02 01:16:07 +02001554 bus->in_reset = 0;
1555}
1556
Linus Torvalds1da177e2005-04-16 15:20:36 -07001557/*
1558 * Codec initialization
1559 */
1560
Takashi Iwai2f5983f2008-09-03 16:00:44 +02001561/* number of codec slots for each chipset: 0 = default slots (i.e. 4) */
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001562static unsigned int azx_max_codecs[AZX_NUM_DRIVERS] DELAYED_INITDATA_MARK = {
Wei Ni7445dfc2010-03-03 15:05:53 +08001563 [AZX_DRIVER_NVIDIA] = 8,
Kailang Yangf2690022008-05-27 11:44:55 +02001564 [AZX_DRIVER_TERA] = 1,
Takashi Iwaia9995a32007-03-12 21:30:46 +01001565};
1566
Takashi Iwaia82d51e2012-04-26 12:23:42 +02001567static int DELAYED_INIT_MARK azx_codec_create(struct azx *chip, const char *model)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001568{
1569 struct hda_bus_template bus_temp;
Takashi Iwai34c25352008-10-28 11:38:58 +01001570 int c, codecs, err;
1571 int max_slots;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001572
1573 memset(&bus_temp, 0, sizeof(bus_temp));
1574 bus_temp.private_data = chip;
1575 bus_temp.modelname = model;
1576 bus_temp.pci = chip->pci;
Takashi Iwai111d3af2006-02-16 18:17:58 +01001577 bus_temp.ops.command = azx_send_cmd;
1578 bus_temp.ops.get_response = azx_get_response;
Takashi Iwai176d5332008-07-30 15:01:44 +02001579 bus_temp.ops.attach_pcm = azx_attach_pcm_stream;
Takashi Iwai8dd78332009-06-02 01:16:07 +02001580 bus_temp.ops.bus_reset = azx_bus_reset;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001581#ifdef CONFIG_SND_HDA_POWER_SAVE
Takashi Iwai11cd41b2008-11-28 07:22:18 +01001582 bus_temp.power_save = &power_save;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001583 bus_temp.ops.pm_notify = azx_power_notify;
1584#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001585
Takashi Iwaid01ce992007-07-27 16:52:19 +02001586 err = snd_hda_bus_new(chip->card, &bus_temp, &chip->bus);
1587 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001588 return err;
1589
Takashi Iwai9477c582011-05-25 09:11:37 +02001590 if (chip->driver_caps & AZX_DCAPS_RIRB_DELAY) {
1591 snd_printd(SFX "Enable delay in RIRB handling\n");
Wei Nidc9c8e22008-09-26 13:55:56 +08001592 chip->bus->needs_damn_long_delay = 1;
Takashi Iwai9477c582011-05-25 09:11:37 +02001593 }
Wei Nidc9c8e22008-09-26 13:55:56 +08001594
Takashi Iwai34c25352008-10-28 11:38:58 +01001595 codecs = 0;
Takashi Iwai2f5983f2008-09-03 16:00:44 +02001596 max_slots = azx_max_codecs[chip->driver_type];
1597 if (!max_slots)
Wei Ni7445dfc2010-03-03 15:05:53 +08001598 max_slots = AZX_DEFAULT_CODECS;
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001599
1600 /* First try to probe all given codec slots */
1601 for (c = 0; c < max_slots; c++) {
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001602 if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001603 if (probe_codec(chip, c) < 0) {
1604 /* Some BIOSen give you wrong codec addresses
1605 * that don't exist
1606 */
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001607 snd_printk(KERN_WARNING SFX
1608 "Codec #%d probe error; "
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001609 "disabling it...\n", c);
1610 chip->codec_mask &= ~(1 << c);
1611 /* More badly, accessing to a non-existing
1612 * codec often screws up the controller chip,
Paul Menzel24481582010-02-08 20:37:26 +01001613 * and disturbs the further communications.
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001614 * Thus if an error occurs during probing,
1615 * better to reset the controller chip to
1616 * get back to the sanity state.
1617 */
1618 azx_stop_chip(chip);
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001619 azx_init_chip(chip, 1);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001620 }
1621 }
1622 }
1623
Takashi Iwaid507cd62011-04-26 15:25:02 +02001624 /* AMD chipsets often cause the communication stalls upon certain
1625 * sequence like the pin-detection. It seems that forcing the synced
1626 * access works around the stall. Grrr...
1627 */
Takashi Iwai9477c582011-05-25 09:11:37 +02001628 if (chip->driver_caps & AZX_DCAPS_SYNC_WRITE) {
1629 snd_printd(SFX "Enable sync_write for stable communication\n");
Takashi Iwaid507cd62011-04-26 15:25:02 +02001630 chip->bus->sync_write = 1;
1631 chip->bus->allow_bus_reset = 1;
1632 }
1633
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001634 /* Then create codec instances */
Takashi Iwai34c25352008-10-28 11:38:58 +01001635 for (c = 0; c < max_slots; c++) {
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001636 if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
Takashi Iwaibccad142007-04-24 12:23:53 +02001637 struct hda_codec *codec;
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001638 err = snd_hda_codec_new(chip->bus, c, &codec);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001639 if (err < 0)
1640 continue;
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +01001641 codec->beep_mode = chip->beep_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001642 codecs++;
Takashi Iwai19a982b2007-03-21 15:14:35 +01001643 }
1644 }
1645 if (!codecs) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001646 snd_printk(KERN_ERR SFX "no codecs initialized\n");
1647 return -ENXIO;
1648 }
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001649 return 0;
1650}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001651
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001652/* configure each codec instance */
1653static int __devinit azx_codec_configure(struct azx *chip)
1654{
1655 struct hda_codec *codec;
1656 list_for_each_entry(codec, &chip->bus->codec_list, list) {
1657 snd_hda_codec_configure(codec);
1658 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001659 return 0;
1660}
1661
1662
1663/*
1664 * PCM support
1665 */
1666
1667/* assign a stream for the PCM */
Wu Fengguangef18bed2009-12-25 13:14:27 +08001668static inline struct azx_dev *
1669azx_assign_device(struct azx *chip, struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001670{
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001671 int dev, i, nums;
Wu Fengguangef18bed2009-12-25 13:14:27 +08001672 struct azx_dev *res = NULL;
Takashi Iwaid5cf9912011-10-06 10:07:58 +02001673 /* make a non-zero unique key for the substream */
1674 int key = (substream->pcm->device << 16) | (substream->number << 2) |
1675 (substream->stream + 1);
Wu Fengguangef18bed2009-12-25 13:14:27 +08001676
1677 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001678 dev = chip->playback_index_offset;
1679 nums = chip->playback_streams;
1680 } else {
1681 dev = chip->capture_index_offset;
1682 nums = chip->capture_streams;
1683 }
1684 for (i = 0; i < nums; i++, dev++)
Takashi Iwaid01ce992007-07-27 16:52:19 +02001685 if (!chip->azx_dev[dev].opened) {
Wu Fengguangef18bed2009-12-25 13:14:27 +08001686 res = &chip->azx_dev[dev];
Takashi Iwaid5cf9912011-10-06 10:07:58 +02001687 if (res->assigned_key == key)
Wu Fengguangef18bed2009-12-25 13:14:27 +08001688 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001689 }
Wu Fengguangef18bed2009-12-25 13:14:27 +08001690 if (res) {
1691 res->opened = 1;
Takashi Iwaid5cf9912011-10-06 10:07:58 +02001692 res->assigned_key = key;
Wu Fengguangef18bed2009-12-25 13:14:27 +08001693 }
1694 return res;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001695}
1696
1697/* release the assigned stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001698static inline void azx_release_device(struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001699{
1700 azx_dev->opened = 0;
1701}
1702
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001703static struct snd_pcm_hardware azx_pcm_hw = {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001704 .info = (SNDRV_PCM_INFO_MMAP |
1705 SNDRV_PCM_INFO_INTERLEAVED |
Linus Torvalds1da177e2005-04-16 15:20:36 -07001706 SNDRV_PCM_INFO_BLOCK_TRANSFER |
1707 SNDRV_PCM_INFO_MMAP_VALID |
Pavel Machek927fc862006-08-31 17:03:43 +02001708 /* No full-resume yet implemented */
1709 /* SNDRV_PCM_INFO_RESUME |*/
Takashi Iwai850f0e52008-03-18 17:11:05 +01001710 SNDRV_PCM_INFO_PAUSE |
Clemens Ladisch7bb8fb72010-11-15 10:49:47 +01001711 SNDRV_PCM_INFO_SYNC_START |
1712 SNDRV_PCM_INFO_NO_PERIOD_WAKEUP),
Linus Torvalds1da177e2005-04-16 15:20:36 -07001713 .formats = SNDRV_PCM_FMTBIT_S16_LE,
1714 .rates = SNDRV_PCM_RATE_48000,
1715 .rate_min = 48000,
1716 .rate_max = 48000,
1717 .channels_min = 2,
1718 .channels_max = 2,
1719 .buffer_bytes_max = AZX_MAX_BUF_SIZE,
1720 .period_bytes_min = 128,
1721 .period_bytes_max = AZX_MAX_BUF_SIZE / 2,
1722 .periods_min = 2,
1723 .periods_max = AZX_MAX_FRAG,
1724 .fifo_size = 0,
1725};
1726
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001727static int azx_pcm_open(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001728{
1729 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1730 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001731 struct azx *chip = apcm->chip;
1732 struct azx_dev *azx_dev;
1733 struct snd_pcm_runtime *runtime = substream->runtime;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001734 unsigned long flags;
1735 int err;
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001736 int buff_step;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001737
Ingo Molnar62932df2006-01-16 16:34:20 +01001738 mutex_lock(&chip->open_mutex);
Wu Fengguangef18bed2009-12-25 13:14:27 +08001739 azx_dev = azx_assign_device(chip, substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001740 if (azx_dev == NULL) {
Ingo Molnar62932df2006-01-16 16:34:20 +01001741 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001742 return -EBUSY;
1743 }
1744 runtime->hw = azx_pcm_hw;
1745 runtime->hw.channels_min = hinfo->channels_min;
1746 runtime->hw.channels_max = hinfo->channels_max;
1747 runtime->hw.formats = hinfo->formats;
1748 runtime->hw.rates = hinfo->rates;
1749 snd_pcm_limit_hw_rates(runtime);
1750 snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS);
Takashi Iwai52409aa2012-01-23 17:10:24 +01001751 if (chip->align_buffer_size)
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001752 /* constrain buffer sizes to be multiple of 128
1753 bytes. This is more efficient in terms of memory
1754 access but isn't required by the HDA spec and
1755 prevents users from specifying exact period/buffer
1756 sizes. For example for 44.1kHz, a period size set
1757 to 20ms will be rounded to 19.59ms. */
1758 buff_step = 128;
1759 else
1760 /* Don't enforce steps on buffer sizes, still need to
1761 be multiple of 4 bytes (HDA spec). Tested on Intel
1762 HDA controllers, may not work on all devices where
1763 option needs to be disabled */
1764 buff_step = 4;
1765
Joachim Deguara5f1545b2007-03-16 15:01:36 +01001766 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_BUFFER_BYTES,
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001767 buff_step);
Joachim Deguara5f1545b2007-03-16 15:01:36 +01001768 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001769 buff_step);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001770 snd_hda_power_up(apcm->codec);
Takashi Iwaid01ce992007-07-27 16:52:19 +02001771 err = hinfo->ops.open(hinfo, apcm->codec, substream);
1772 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001773 azx_release_device(azx_dev);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001774 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01001775 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001776 return err;
1777 }
Takashi Iwai70d321e2009-07-03 23:06:45 +02001778 snd_pcm_limit_hw_rates(runtime);
Takashi Iwaiaba66532009-07-05 11:44:46 +02001779 /* sanity check */
1780 if (snd_BUG_ON(!runtime->hw.channels_min) ||
1781 snd_BUG_ON(!runtime->hw.channels_max) ||
1782 snd_BUG_ON(!runtime->hw.formats) ||
1783 snd_BUG_ON(!runtime->hw.rates)) {
1784 azx_release_device(azx_dev);
1785 hinfo->ops.close(hinfo, apcm->codec, substream);
1786 snd_hda_power_down(apcm->codec);
1787 mutex_unlock(&chip->open_mutex);
1788 return -EINVAL;
1789 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001790 spin_lock_irqsave(&chip->reg_lock, flags);
1791 azx_dev->substream = substream;
1792 azx_dev->running = 0;
1793 spin_unlock_irqrestore(&chip->reg_lock, flags);
1794
1795 runtime->private_data = azx_dev;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001796 snd_pcm_set_sync(substream);
Ingo Molnar62932df2006-01-16 16:34:20 +01001797 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001798 return 0;
1799}
1800
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001801static int azx_pcm_close(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001802{
1803 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1804 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001805 struct azx *chip = apcm->chip;
1806 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001807 unsigned long flags;
1808
Ingo Molnar62932df2006-01-16 16:34:20 +01001809 mutex_lock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001810 spin_lock_irqsave(&chip->reg_lock, flags);
1811 azx_dev->substream = NULL;
1812 azx_dev->running = 0;
1813 spin_unlock_irqrestore(&chip->reg_lock, flags);
1814 azx_release_device(azx_dev);
1815 hinfo->ops.close(hinfo, apcm->codec, substream);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001816 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01001817 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001818 return 0;
1819}
1820
Takashi Iwaid01ce992007-07-27 16:52:19 +02001821static int azx_pcm_hw_params(struct snd_pcm_substream *substream,
1822 struct snd_pcm_hw_params *hw_params)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001823{
Takashi Iwai27fe48d2011-09-28 17:16:09 +02001824 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1825 struct azx *chip = apcm->chip;
1826 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwai97b71c92009-03-18 15:09:13 +01001827 struct azx_dev *azx_dev = get_azx_dev(substream);
Takashi Iwai27fe48d2011-09-28 17:16:09 +02001828 int ret;
Takashi Iwai97b71c92009-03-18 15:09:13 +01001829
Takashi Iwai27fe48d2011-09-28 17:16:09 +02001830 mark_runtime_wc(chip, azx_dev, runtime, false);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001831 azx_dev->bufsize = 0;
1832 azx_dev->period_bytes = 0;
1833 azx_dev->format_val = 0;
Takashi Iwai27fe48d2011-09-28 17:16:09 +02001834 ret = snd_pcm_lib_malloc_pages(substream,
Takashi Iwaid01ce992007-07-27 16:52:19 +02001835 params_buffer_bytes(hw_params));
Takashi Iwai27fe48d2011-09-28 17:16:09 +02001836 if (ret < 0)
1837 return ret;
1838 mark_runtime_wc(chip, azx_dev, runtime, true);
1839 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001840}
1841
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001842static int azx_pcm_hw_free(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001843{
1844 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001845 struct azx_dev *azx_dev = get_azx_dev(substream);
Takashi Iwai27fe48d2011-09-28 17:16:09 +02001846 struct azx *chip = apcm->chip;
1847 struct snd_pcm_runtime *runtime = substream->runtime;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001848 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
1849
1850 /* reset BDL address */
1851 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1852 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1853 azx_sd_writel(azx_dev, SD_CTL, 0);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001854 azx_dev->bufsize = 0;
1855 azx_dev->period_bytes = 0;
1856 azx_dev->format_val = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001857
Takashi Iwaieb541332010-08-06 13:48:11 +02001858 snd_hda_codec_cleanup(apcm->codec, hinfo, substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001859
Takashi Iwai27fe48d2011-09-28 17:16:09 +02001860 mark_runtime_wc(chip, azx_dev, runtime, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001861 return snd_pcm_lib_free_pages(substream);
1862}
1863
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001864static int azx_pcm_prepare(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001865{
1866 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001867 struct azx *chip = apcm->chip;
1868 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001869 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001870 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwai62b7e5e2010-10-22 17:15:47 +02001871 unsigned int bufsize, period_bytes, format_val, stream_tag;
Takashi Iwai97b71c92009-03-18 15:09:13 +01001872 int err;
Stephen Warren7c935972011-06-01 11:14:17 -06001873 struct hda_spdif_out *spdif =
1874 snd_hda_spdif_out_of_nid(apcm->codec, hinfo->nid);
1875 unsigned short ctls = spdif ? spdif->ctls : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001876
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001877 azx_stream_reset(chip, azx_dev);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001878 format_val = snd_hda_calc_stream_format(runtime->rate,
1879 runtime->channels,
1880 runtime->format,
Anssi Hannula32c168c2010-08-03 13:28:57 +03001881 hinfo->maxbps,
Stephen Warren7c935972011-06-01 11:14:17 -06001882 ctls);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001883 if (!format_val) {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001884 snd_printk(KERN_ERR SFX
1885 "invalid format_val, rate=%d, ch=%d, format=%d\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001886 runtime->rate, runtime->channels, runtime->format);
1887 return -EINVAL;
1888 }
1889
Takashi Iwai97b71c92009-03-18 15:09:13 +01001890 bufsize = snd_pcm_lib_buffer_bytes(substream);
1891 period_bytes = snd_pcm_lib_period_bytes(substream);
1892
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001893 snd_printdd(SFX "azx_pcm_prepare: bufsize=0x%x, format=0x%x\n",
Takashi Iwai97b71c92009-03-18 15:09:13 +01001894 bufsize, format_val);
1895
1896 if (bufsize != azx_dev->bufsize ||
1897 period_bytes != azx_dev->period_bytes ||
1898 format_val != azx_dev->format_val) {
1899 azx_dev->bufsize = bufsize;
1900 azx_dev->period_bytes = period_bytes;
1901 azx_dev->format_val = format_val;
1902 err = azx_setup_periods(chip, substream, azx_dev);
1903 if (err < 0)
1904 return err;
1905 }
1906
Jaroslav Kyselae5463722010-05-11 10:21:46 +02001907 /* wallclk has 24Mhz clock source */
1908 azx_dev->period_wallclk = (((runtime->period_size * 24000) /
1909 runtime->rate) * 1000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001910 azx_setup_controller(chip, azx_dev);
1911 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
1912 azx_dev->fifo_size = azx_sd_readw(azx_dev, SD_FIFOSIZE) + 1;
1913 else
1914 azx_dev->fifo_size = 0;
1915
Takashi Iwai62b7e5e2010-10-22 17:15:47 +02001916 stream_tag = azx_dev->stream_tag;
1917 /* CA-IBG chips need the playback stream starting from 1 */
Takashi Iwai9477c582011-05-25 09:11:37 +02001918 if ((chip->driver_caps & AZX_DCAPS_CTX_WORKAROUND) &&
Takashi Iwai62b7e5e2010-10-22 17:15:47 +02001919 stream_tag > chip->capture_streams)
1920 stream_tag -= chip->capture_streams;
1921 return snd_hda_codec_prepare(apcm->codec, hinfo, stream_tag,
Takashi Iwaieb541332010-08-06 13:48:11 +02001922 azx_dev->format_val, substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001923}
1924
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001925static int azx_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001926{
1927 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001928 struct azx *chip = apcm->chip;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001929 struct azx_dev *azx_dev;
1930 struct snd_pcm_substream *s;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001931 int rstart = 0, start, nsync = 0, sbits = 0;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001932 int nwait, timeout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001933
Linus Torvalds1da177e2005-04-16 15:20:36 -07001934 switch (cmd) {
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001935 case SNDRV_PCM_TRIGGER_START:
1936 rstart = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001937 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
1938 case SNDRV_PCM_TRIGGER_RESUME:
Takashi Iwai850f0e52008-03-18 17:11:05 +01001939 start = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001940 break;
1941 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
Jaroslav Kysela47123192005-08-15 20:53:07 +02001942 case SNDRV_PCM_TRIGGER_SUSPEND:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001943 case SNDRV_PCM_TRIGGER_STOP:
Takashi Iwai850f0e52008-03-18 17:11:05 +01001944 start = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001945 break;
1946 default:
Takashi Iwai850f0e52008-03-18 17:11:05 +01001947 return -EINVAL;
1948 }
1949
1950 snd_pcm_group_for_each_entry(s, substream) {
1951 if (s->pcm->card != substream->pcm->card)
1952 continue;
1953 azx_dev = get_azx_dev(s);
1954 sbits |= 1 << azx_dev->index;
1955 nsync++;
1956 snd_pcm_trigger_done(s, substream);
1957 }
1958
1959 spin_lock(&chip->reg_lock);
1960 if (nsync > 1) {
1961 /* first, set SYNC bits of corresponding streams */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02001962 if (chip->driver_caps & AZX_DCAPS_OLD_SSYNC)
1963 azx_writel(chip, OLD_SSYNC,
1964 azx_readl(chip, OLD_SSYNC) | sbits);
1965 else
1966 azx_writel(chip, SSYNC, azx_readl(chip, SSYNC) | sbits);
Takashi Iwai850f0e52008-03-18 17:11:05 +01001967 }
1968 snd_pcm_group_for_each_entry(s, substream) {
1969 if (s->pcm->card != substream->pcm->card)
1970 continue;
1971 azx_dev = get_azx_dev(s);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02001972 if (start) {
1973 azx_dev->start_wallclk = azx_readl(chip, WALLCLK);
1974 if (!rstart)
1975 azx_dev->start_wallclk -=
1976 azx_dev->period_wallclk;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001977 azx_stream_start(chip, azx_dev);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02001978 } else {
Takashi Iwai850f0e52008-03-18 17:11:05 +01001979 azx_stream_stop(chip, azx_dev);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02001980 }
Takashi Iwai850f0e52008-03-18 17:11:05 +01001981 azx_dev->running = start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001982 }
1983 spin_unlock(&chip->reg_lock);
Takashi Iwai850f0e52008-03-18 17:11:05 +01001984 if (start) {
1985 if (nsync == 1)
1986 return 0;
1987 /* wait until all FIFOs get ready */
1988 for (timeout = 5000; timeout; timeout--) {
1989 nwait = 0;
1990 snd_pcm_group_for_each_entry(s, substream) {
1991 if (s->pcm->card != substream->pcm->card)
1992 continue;
1993 azx_dev = get_azx_dev(s);
1994 if (!(azx_sd_readb(azx_dev, SD_STS) &
1995 SD_STS_FIFO_READY))
1996 nwait++;
1997 }
1998 if (!nwait)
1999 break;
2000 cpu_relax();
2001 }
2002 } else {
2003 /* wait until all RUN bits are cleared */
2004 for (timeout = 5000; timeout; timeout--) {
2005 nwait = 0;
2006 snd_pcm_group_for_each_entry(s, substream) {
2007 if (s->pcm->card != substream->pcm->card)
2008 continue;
2009 azx_dev = get_azx_dev(s);
2010 if (azx_sd_readb(azx_dev, SD_CTL) &
2011 SD_CTL_DMA_START)
2012 nwait++;
2013 }
2014 if (!nwait)
2015 break;
2016 cpu_relax();
2017 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002018 }
Takashi Iwai850f0e52008-03-18 17:11:05 +01002019 if (nsync > 1) {
2020 spin_lock(&chip->reg_lock);
2021 /* reset SYNC bits */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02002022 if (chip->driver_caps & AZX_DCAPS_OLD_SSYNC)
2023 azx_writel(chip, OLD_SSYNC,
2024 azx_readl(chip, OLD_SSYNC) & ~sbits);
2025 else
2026 azx_writel(chip, SSYNC, azx_readl(chip, SSYNC) & ~sbits);
Takashi Iwai850f0e52008-03-18 17:11:05 +01002027 spin_unlock(&chip->reg_lock);
2028 }
2029 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002030}
2031
Joseph Chan0e153472008-08-26 14:38:03 +02002032/* get the current DMA position with correction on VIA chips */
2033static unsigned int azx_via_get_position(struct azx *chip,
2034 struct azx_dev *azx_dev)
2035{
2036 unsigned int link_pos, mini_pos, bound_pos;
2037 unsigned int mod_link_pos, mod_dma_pos, mod_mini_pos;
2038 unsigned int fifo_size;
2039
2040 link_pos = azx_sd_readl(azx_dev, SD_LPIB);
Takashi Iwaib4a655e2011-06-07 12:26:56 +02002041 if (azx_dev->substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
Joseph Chan0e153472008-08-26 14:38:03 +02002042 /* Playback, no problem using link position */
2043 return link_pos;
2044 }
2045
2046 /* Capture */
2047 /* For new chipset,
2048 * use mod to get the DMA position just like old chipset
2049 */
2050 mod_dma_pos = le32_to_cpu(*azx_dev->posbuf);
2051 mod_dma_pos %= azx_dev->period_bytes;
2052
2053 /* azx_dev->fifo_size can't get FIFO size of in stream.
2054 * Get from base address + offset.
2055 */
2056 fifo_size = readw(chip->remap_addr + VIA_IN_STREAM0_FIFO_SIZE_OFFSET);
2057
2058 if (azx_dev->insufficient) {
2059 /* Link position never gather than FIFO size */
2060 if (link_pos <= fifo_size)
2061 return 0;
2062
2063 azx_dev->insufficient = 0;
2064 }
2065
2066 if (link_pos <= fifo_size)
2067 mini_pos = azx_dev->bufsize + link_pos - fifo_size;
2068 else
2069 mini_pos = link_pos - fifo_size;
2070
2071 /* Find nearest previous boudary */
2072 mod_mini_pos = mini_pos % azx_dev->period_bytes;
2073 mod_link_pos = link_pos % azx_dev->period_bytes;
2074 if (mod_link_pos >= fifo_size)
2075 bound_pos = link_pos - mod_link_pos;
2076 else if (mod_dma_pos >= mod_mini_pos)
2077 bound_pos = mini_pos - mod_mini_pos;
2078 else {
2079 bound_pos = mini_pos - mod_mini_pos + azx_dev->period_bytes;
2080 if (bound_pos >= azx_dev->bufsize)
2081 bound_pos = 0;
2082 }
2083
2084 /* Calculate real DMA position we want */
2085 return bound_pos + mod_dma_pos;
2086}
2087
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002088static unsigned int azx_get_position(struct azx *chip,
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002089 struct azx_dev *azx_dev,
2090 bool with_check)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002091{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002092 unsigned int pos;
David Henningsson4cb36312010-09-30 10:12:50 +02002093 int stream = azx_dev->substream->stream;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002094
David Henningsson4cb36312010-09-30 10:12:50 +02002095 switch (chip->position_fix[stream]) {
2096 case POS_FIX_LPIB:
2097 /* read LPIB */
2098 pos = azx_sd_readl(azx_dev, SD_LPIB);
2099 break;
2100 case POS_FIX_VIACOMBO:
Joseph Chan0e153472008-08-26 14:38:03 +02002101 pos = azx_via_get_position(chip, azx_dev);
David Henningsson4cb36312010-09-30 10:12:50 +02002102 break;
2103 default:
2104 /* use the position buffer */
2105 pos = le32_to_cpu(*azx_dev->posbuf);
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002106 if (with_check && chip->position_fix[stream] == POS_FIX_AUTO) {
Takashi Iwaia8103642011-06-07 12:23:23 +02002107 if (!pos || pos == (u32)-1) {
2108 printk(KERN_WARNING
2109 "hda-intel: Invalid position buffer, "
2110 "using LPIB read method instead.\n");
2111 chip->position_fix[stream] = POS_FIX_LPIB;
2112 pos = azx_sd_readl(azx_dev, SD_LPIB);
2113 } else
2114 chip->position_fix[stream] = POS_FIX_POSBUF;
2115 }
2116 break;
Takashi Iwaic74db862005-05-12 14:26:27 +02002117 }
David Henningsson4cb36312010-09-30 10:12:50 +02002118
Linus Torvalds1da177e2005-04-16 15:20:36 -07002119 if (pos >= azx_dev->bufsize)
2120 pos = 0;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002121 return pos;
2122}
2123
2124static snd_pcm_uframes_t azx_pcm_pointer(struct snd_pcm_substream *substream)
2125{
2126 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
2127 struct azx *chip = apcm->chip;
2128 struct azx_dev *azx_dev = get_azx_dev(substream);
2129 return bytes_to_frames(substream->runtime,
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002130 azx_get_position(chip, azx_dev, false));
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002131}
2132
2133/*
2134 * Check whether the current DMA position is acceptable for updating
2135 * periods. Returns non-zero if it's OK.
2136 *
2137 * Many HD-audio controllers appear pretty inaccurate about
2138 * the update-IRQ timing. The IRQ is issued before actually the
2139 * data is processed. So, we need to process it afterwords in a
2140 * workqueue.
2141 */
2142static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev)
2143{
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002144 u32 wallclk;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002145 unsigned int pos;
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +02002146 int stream;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002147
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +02002148 wallclk = azx_readl(chip, WALLCLK) - azx_dev->start_wallclk;
2149 if (wallclk < (azx_dev->period_wallclk * 2) / 3)
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02002150 return -1; /* bogus (too early) interrupt */
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02002151
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +02002152 stream = azx_dev->substream->stream;
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002153 pos = azx_get_position(chip, azx_dev, true);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002154
Takashi Iwaid6d8bf52010-02-12 18:17:06 +01002155 if (WARN_ONCE(!azx_dev->period_bytes,
2156 "hda-intel: zero azx_dev->period_bytes"))
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +02002157 return -1; /* this shouldn't happen! */
Jaroslav Kyselaedb39932010-06-02 13:29:17 +02002158 if (wallclk < (azx_dev->period_wallclk * 5) / 4 &&
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +02002159 pos % azx_dev->period_bytes > azx_dev->period_bytes / 2)
2160 /* NG - it's below the first next period boundary */
2161 return bdl_pos_adj[chip->dev_index] ? 0 : -1;
Jaroslav Kyselaedb39932010-06-02 13:29:17 +02002162 azx_dev->start_wallclk += wallclk;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002163 return 1; /* OK, it's fine */
2164}
2165
2166/*
2167 * The work for pending PCM period updates.
2168 */
2169static void azx_irq_pending_work(struct work_struct *work)
2170{
2171 struct azx *chip = container_of(work, struct azx, irq_pending_work);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002172 int i, pending, ok;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002173
Takashi Iwaia6a950a2008-06-10 17:53:35 +02002174 if (!chip->irq_pending_warned) {
2175 printk(KERN_WARNING
2176 "hda-intel: IRQ timing workaround is activated "
2177 "for card #%d. Suggest a bigger bdl_pos_adj.\n",
2178 chip->card->number);
2179 chip->irq_pending_warned = 1;
2180 }
2181
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002182 for (;;) {
2183 pending = 0;
2184 spin_lock_irq(&chip->reg_lock);
2185 for (i = 0; i < chip->num_streams; i++) {
2186 struct azx_dev *azx_dev = &chip->azx_dev[i];
2187 if (!azx_dev->irq_pending ||
2188 !azx_dev->substream ||
2189 !azx_dev->running)
2190 continue;
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002191 ok = azx_position_ok(chip, azx_dev);
2192 if (ok > 0) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002193 azx_dev->irq_pending = 0;
2194 spin_unlock(&chip->reg_lock);
2195 snd_pcm_period_elapsed(azx_dev->substream);
2196 spin_lock(&chip->reg_lock);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002197 } else if (ok < 0) {
2198 pending = 0; /* too early */
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002199 } else
2200 pending++;
2201 }
2202 spin_unlock_irq(&chip->reg_lock);
2203 if (!pending)
2204 return;
Takashi Iwai08af4952010-08-03 14:39:04 +02002205 msleep(1);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002206 }
2207}
2208
2209/* clear irq_pending flags and assure no on-going workq */
2210static void azx_clear_irq_pending(struct azx *chip)
2211{
2212 int i;
2213
2214 spin_lock_irq(&chip->reg_lock);
2215 for (i = 0; i < chip->num_streams; i++)
2216 chip->azx_dev[i].irq_pending = 0;
2217 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002218}
2219
Takashi Iwai27fe48d2011-09-28 17:16:09 +02002220#ifdef CONFIG_X86
2221static int azx_pcm_mmap(struct snd_pcm_substream *substream,
2222 struct vm_area_struct *area)
2223{
2224 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
2225 struct azx *chip = apcm->chip;
2226 if (!azx_snoop(chip))
2227 area->vm_page_prot = pgprot_writecombine(area->vm_page_prot);
2228 return snd_pcm_lib_default_mmap(substream, area);
2229}
2230#else
2231#define azx_pcm_mmap NULL
2232#endif
2233
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002234static struct snd_pcm_ops azx_pcm_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002235 .open = azx_pcm_open,
2236 .close = azx_pcm_close,
2237 .ioctl = snd_pcm_lib_ioctl,
2238 .hw_params = azx_pcm_hw_params,
2239 .hw_free = azx_pcm_hw_free,
2240 .prepare = azx_pcm_prepare,
2241 .trigger = azx_pcm_trigger,
2242 .pointer = azx_pcm_pointer,
Takashi Iwai27fe48d2011-09-28 17:16:09 +02002243 .mmap = azx_pcm_mmap,
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002244 .page = snd_pcm_sgbuf_ops_page,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002245};
2246
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002247static void azx_pcm_free(struct snd_pcm *pcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002248{
Takashi Iwai176d5332008-07-30 15:01:44 +02002249 struct azx_pcm *apcm = pcm->private_data;
2250 if (apcm) {
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002251 list_del(&apcm->list);
Takashi Iwai176d5332008-07-30 15:01:44 +02002252 kfree(apcm);
2253 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002254}
2255
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002256#define MAX_PREALLOC_SIZE (32 * 1024 * 1024)
2257
Takashi Iwai176d5332008-07-30 15:01:44 +02002258static int
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002259azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
2260 struct hda_pcm *cpcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002261{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002262 struct azx *chip = bus->private_data;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002263 struct snd_pcm *pcm;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002264 struct azx_pcm *apcm;
Takashi Iwai176d5332008-07-30 15:01:44 +02002265 int pcm_dev = cpcm->device;
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002266 unsigned int size;
Takashi Iwai176d5332008-07-30 15:01:44 +02002267 int s, err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002268
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002269 list_for_each_entry(apcm, &chip->pcm_list, list) {
2270 if (apcm->pcm->device == pcm_dev) {
2271 snd_printk(KERN_ERR SFX "PCM %d already exists\n", pcm_dev);
2272 return -EBUSY;
2273 }
Takashi Iwai176d5332008-07-30 15:01:44 +02002274 }
2275 err = snd_pcm_new(chip->card, cpcm->name, pcm_dev,
2276 cpcm->stream[SNDRV_PCM_STREAM_PLAYBACK].substreams,
2277 cpcm->stream[SNDRV_PCM_STREAM_CAPTURE].substreams,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002278 &pcm);
2279 if (err < 0)
2280 return err;
Takashi Iwai18cb7102009-04-16 10:22:24 +02002281 strlcpy(pcm->name, cpcm->name, sizeof(pcm->name));
Takashi Iwai176d5332008-07-30 15:01:44 +02002282 apcm = kzalloc(sizeof(*apcm), GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002283 if (apcm == NULL)
2284 return -ENOMEM;
2285 apcm->chip = chip;
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002286 apcm->pcm = pcm;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002287 apcm->codec = codec;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002288 pcm->private_data = apcm;
2289 pcm->private_free = azx_pcm_free;
Takashi Iwai176d5332008-07-30 15:01:44 +02002290 if (cpcm->pcm_type == HDA_PCM_TYPE_MODEM)
2291 pcm->dev_class = SNDRV_PCM_CLASS_MODEM;
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002292 list_add_tail(&apcm->list, &chip->pcm_list);
Takashi Iwai176d5332008-07-30 15:01:44 +02002293 cpcm->pcm = pcm;
2294 for (s = 0; s < 2; s++) {
2295 apcm->hinfo[s] = &cpcm->stream[s];
2296 if (cpcm->stream[s].substreams)
2297 snd_pcm_set_ops(pcm, s, &azx_pcm_ops);
2298 }
2299 /* buffer pre-allocation */
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002300 size = CONFIG_SND_HDA_PREALLOC_SIZE * 1024;
2301 if (size > MAX_PREALLOC_SIZE)
2302 size = MAX_PREALLOC_SIZE;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002303 snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV_SG,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002304 snd_dma_pci_data(chip->pci),
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002305 size, MAX_PREALLOC_SIZE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002306 return 0;
2307}
2308
2309/*
2310 * mixer creation - all stuff is implemented in hda module
2311 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002312static int __devinit azx_mixer_create(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002313{
2314 return snd_hda_build_controls(chip->bus);
2315}
2316
2317
2318/*
2319 * initialize SD streams
2320 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002321static int __devinit azx_init_stream(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002322{
2323 int i;
2324
2325 /* initialize each stream (aka device)
Takashi Iwaid01ce992007-07-27 16:52:19 +02002326 * assign the starting bdl address to each stream (device)
2327 * and initialize
Linus Torvalds1da177e2005-04-16 15:20:36 -07002328 */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002329 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002330 struct azx_dev *azx_dev = &chip->azx_dev[i];
Takashi Iwai929861c2006-08-31 16:55:40 +02002331 azx_dev->posbuf = (u32 __iomem *)(chip->posbuf.area + i * 8);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002332 /* offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
2333 azx_dev->sd_addr = chip->remap_addr + (0x20 * i + 0x80);
2334 /* int mask: SDI0=0x01, SDI1=0x02, ... SDO3=0x80 */
2335 azx_dev->sd_int_sta_mask = 1 << i;
2336 /* stream tag: must be non-zero and unique */
2337 azx_dev->index = i;
2338 azx_dev->stream_tag = i + 1;
2339 }
2340
2341 return 0;
2342}
2343
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002344static int azx_acquire_irq(struct azx *chip, int do_disconnect)
2345{
Takashi Iwai437a5a42006-11-21 12:14:23 +01002346 if (request_irq(chip->pci->irq, azx_interrupt,
2347 chip->msi ? 0 : IRQF_SHARED,
Takashi Iwai934c2b62011-06-10 16:36:37 +02002348 KBUILD_MODNAME, chip)) {
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002349 printk(KERN_ERR "hda-intel: unable to grab IRQ %d, "
2350 "disabling device\n", chip->pci->irq);
2351 if (do_disconnect)
2352 snd_card_disconnect(chip->card);
2353 return -1;
2354 }
2355 chip->irq = chip->pci->irq;
Takashi Iwai69e13412006-11-21 12:10:55 +01002356 pci_intx(chip->pci, !chip->msi);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002357 return 0;
2358}
2359
Linus Torvalds1da177e2005-04-16 15:20:36 -07002360
Takashi Iwaicb53c622007-08-10 17:21:45 +02002361static void azx_stop_chip(struct azx *chip)
2362{
Takashi Iwai95e99fd2007-08-13 15:29:04 +02002363 if (!chip->initialized)
Takashi Iwaicb53c622007-08-10 17:21:45 +02002364 return;
2365
2366 /* disable interrupts */
2367 azx_int_disable(chip);
2368 azx_int_clear(chip);
2369
2370 /* disable CORB/RIRB */
2371 azx_free_cmd_io(chip);
2372
2373 /* disable position buffer */
2374 azx_writel(chip, DPLBASE, 0);
2375 azx_writel(chip, DPUBASE, 0);
2376
2377 chip->initialized = 0;
2378}
2379
2380#ifdef CONFIG_SND_HDA_POWER_SAVE
2381/* power-up/down the controller */
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002382static void azx_power_notify(struct hda_bus *bus)
Takashi Iwaicb53c622007-08-10 17:21:45 +02002383{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002384 struct azx *chip = bus->private_data;
Takashi Iwaicb53c622007-08-10 17:21:45 +02002385 struct hda_codec *c;
2386 int power_on = 0;
2387
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002388 list_for_each_entry(c, &bus->codec_list, list) {
Takashi Iwaicb53c622007-08-10 17:21:45 +02002389 if (c->power_on) {
2390 power_on = 1;
2391 break;
2392 }
2393 }
2394 if (power_on)
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01002395 azx_init_chip(chip, 1);
Wu Fengguang0287d972009-12-11 20:15:11 +08002396 else if (chip->running && power_save_controller &&
2397 !bus->power_keep_link_on)
Takashi Iwaicb53c622007-08-10 17:21:45 +02002398 azx_stop_chip(chip);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002399}
Takashi Iwai5c0b9be2008-12-11 11:47:17 +01002400#endif /* CONFIG_SND_HDA_POWER_SAVE */
2401
2402#ifdef CONFIG_PM
2403/*
2404 * power management
2405 */
Takashi Iwai986862bd2008-11-27 12:40:13 +01002406
Takashi Iwai421a1252005-11-17 16:11:09 +01002407static int azx_suspend(struct pci_dev *pci, pm_message_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002408{
Takashi Iwai421a1252005-11-17 16:11:09 +01002409 struct snd_card *card = pci_get_drvdata(pci);
2410 struct azx *chip = card->private_data;
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002411 struct azx_pcm *p;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002412
Takashi Iwai421a1252005-11-17 16:11:09 +01002413 snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002414 azx_clear_irq_pending(chip);
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002415 list_for_each_entry(p, &chip->pcm_list, list)
2416 snd_pcm_suspend_all(p->pcm);
Takashi Iwai0b7a2e92007-08-14 15:18:26 +02002417 if (chip->initialized)
Takashi Iwai8dd78332009-06-02 01:16:07 +02002418 snd_hda_suspend(chip->bus);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002419 azx_stop_chip(chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02002420 if (chip->irq >= 0) {
Takashi Iwai43001c92006-09-08 12:30:03 +02002421 free_irq(chip->irq, chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02002422 chip->irq = -1;
2423 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002424 if (chip->msi)
Takashi Iwai43001c92006-09-08 12:30:03 +02002425 pci_disable_msi(chip->pci);
Takashi Iwai421a1252005-11-17 16:11:09 +01002426 pci_disable_device(pci);
2427 pci_save_state(pci);
Takashi Iwai30b35392006-10-11 18:52:53 +02002428 pci_set_power_state(pci, pci_choose_state(pci, state));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002429 return 0;
2430}
2431
Takashi Iwai421a1252005-11-17 16:11:09 +01002432static int azx_resume(struct pci_dev *pci)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002433{
Takashi Iwai421a1252005-11-17 16:11:09 +01002434 struct snd_card *card = pci_get_drvdata(pci);
2435 struct azx *chip = card->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002436
Takashi Iwaid14a7e02009-02-16 10:13:03 +01002437 pci_set_power_state(pci, PCI_D0);
2438 pci_restore_state(pci);
Takashi Iwai30b35392006-10-11 18:52:53 +02002439 if (pci_enable_device(pci) < 0) {
2440 printk(KERN_ERR "hda-intel: pci_enable_device failed, "
2441 "disabling device\n");
2442 snd_card_disconnect(card);
2443 return -EIO;
2444 }
2445 pci_set_master(pci);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002446 if (chip->msi)
2447 if (pci_enable_msi(pci) < 0)
2448 chip->msi = 0;
2449 if (azx_acquire_irq(chip, 1) < 0)
Takashi Iwai30b35392006-10-11 18:52:53 +02002450 return -EIO;
Takashi Iwaicb53c622007-08-10 17:21:45 +02002451 azx_init_pci(chip);
Maxim Levitskyd804ad92007-09-03 15:28:04 +02002452
Takashi Iwai7f308302012-05-08 16:52:23 +02002453 azx_init_chip(chip, 1);
Maxim Levitskyd804ad92007-09-03 15:28:04 +02002454
Linus Torvalds1da177e2005-04-16 15:20:36 -07002455 snd_hda_resume(chip->bus);
Takashi Iwai421a1252005-11-17 16:11:09 +01002456 snd_power_change_state(card, SNDRV_CTL_POWER_D0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002457 return 0;
2458}
2459#endif /* CONFIG_PM */
2460
2461
2462/*
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002463 * reboot notifier for hang-up problem at power-down
2464 */
2465static int azx_halt(struct notifier_block *nb, unsigned long event, void *buf)
2466{
2467 struct azx *chip = container_of(nb, struct azx, reboot_notifier);
Takashi Iwaifb8d1a32009-11-10 16:02:29 +01002468 snd_hda_bus_reboot_notify(chip->bus);
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002469 azx_stop_chip(chip);
2470 return NOTIFY_OK;
2471}
2472
2473static void azx_notifier_register(struct azx *chip)
2474{
2475 chip->reboot_notifier.notifier_call = azx_halt;
2476 register_reboot_notifier(&chip->reboot_notifier);
2477}
2478
2479static void azx_notifier_unregister(struct azx *chip)
2480{
2481 if (chip->reboot_notifier.notifier_call)
2482 unregister_reboot_notifier(&chip->reboot_notifier);
2483}
2484
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002485static int DELAYED_INIT_MARK azx_first_init(struct azx *chip);
2486static int DELAYED_INIT_MARK azx_probe_continue(struct azx *chip);
2487
2488static struct pci_dev __devinit *get_bound_vga(struct pci_dev *pci);
2489
2490#ifdef SUPPORT_VGA_SWITCHEROO
2491static void azx_vs_set_state(struct pci_dev *pci,
2492 enum vga_switcheroo_state state)
2493{
2494 struct snd_card *card = pci_get_drvdata(pci);
2495 struct azx *chip = card->private_data;
2496 bool disabled;
2497
2498 if (chip->init_failed)
2499 return;
2500
2501 disabled = (state == VGA_SWITCHEROO_OFF);
2502 if (chip->disabled == disabled)
2503 return;
2504
2505 if (!chip->bus) {
2506 chip->disabled = disabled;
2507 if (!disabled) {
2508 snd_printk(KERN_INFO SFX
2509 "%s: Start delayed initialization\n",
2510 pci_name(chip->pci));
2511 if (azx_first_init(chip) < 0 ||
2512 azx_probe_continue(chip) < 0) {
2513 snd_printk(KERN_ERR SFX
2514 "%s: initialization error\n",
2515 pci_name(chip->pci));
2516 chip->init_failed = true;
2517 }
2518 }
2519 } else {
2520 snd_printk(KERN_INFO SFX
2521 "%s %s via VGA-switcheroo\n",
2522 disabled ? "Disabling" : "Enabling",
2523 pci_name(chip->pci));
2524 if (disabled) {
2525 azx_suspend(pci, PMSG_FREEZE);
2526 chip->disabled = true;
2527 snd_hda_lock_devices(chip->bus);
2528 } else {
2529 snd_hda_unlock_devices(chip->bus);
2530 chip->disabled = false;
2531 azx_resume(pci);
2532 }
2533 }
2534}
2535
2536static bool azx_vs_can_switch(struct pci_dev *pci)
2537{
2538 struct snd_card *card = pci_get_drvdata(pci);
2539 struct azx *chip = card->private_data;
2540
2541 if (chip->init_failed)
2542 return false;
2543 if (chip->disabled || !chip->bus)
2544 return true;
2545 if (snd_hda_lock_devices(chip->bus))
2546 return false;
2547 snd_hda_unlock_devices(chip->bus);
2548 return true;
2549}
2550
2551static void __devinit init_vga_switcheroo(struct azx *chip)
2552{
2553 struct pci_dev *p = get_bound_vga(chip->pci);
2554 if (p) {
2555 snd_printk(KERN_INFO SFX
2556 "%s: Handle VGA-switcheroo audio client\n",
2557 pci_name(chip->pci));
2558 chip->use_vga_switcheroo = 1;
2559 pci_dev_put(p);
2560 }
2561}
2562
2563static const struct vga_switcheroo_client_ops azx_vs_ops = {
2564 .set_gpu_state = azx_vs_set_state,
2565 .can_switch = azx_vs_can_switch,
2566};
2567
2568static int __devinit register_vga_switcheroo(struct azx *chip)
2569{
2570 if (!chip->use_vga_switcheroo)
2571 return 0;
2572 /* FIXME: currently only handling DIS controller
2573 * is there any machine with two switchable HDMI audio controllers?
2574 */
2575 return vga_switcheroo_register_audio_client(chip->pci, &azx_vs_ops,
2576 VGA_SWITCHEROO_DIS,
2577 chip->bus != NULL);
2578}
2579#else
2580#define init_vga_switcheroo(chip) /* NOP */
2581#define register_vga_switcheroo(chip) 0
2582#endif /* SUPPORT_VGA_SWITCHER */
2583
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002584/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002585 * destructor
2586 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002587static int azx_free(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002588{
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002589 int i;
2590
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002591 azx_notifier_unregister(chip);
2592
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002593 if (use_vga_switcheroo(chip)) {
2594 if (chip->disabled && chip->bus)
2595 snd_hda_unlock_devices(chip->bus);
2596 vga_switcheroo_unregister_client(chip->pci);
2597 }
2598
Takashi Iwaice43fba2005-05-30 20:33:44 +02002599 if (chip->initialized) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002600 azx_clear_irq_pending(chip);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002601 for (i = 0; i < chip->num_streams; i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002602 azx_stream_stop(chip, &chip->azx_dev[i]);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002603 azx_stop_chip(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002604 }
2605
Jeff Garzikf000fd82008-04-22 13:50:34 +02002606 if (chip->irq >= 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002607 free_irq(chip->irq, (void*)chip);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002608 if (chip->msi)
Takashi Iwai30b35392006-10-11 18:52:53 +02002609 pci_disable_msi(chip->pci);
Takashi Iwaif079c252006-06-01 11:42:14 +02002610 if (chip->remap_addr)
2611 iounmap(chip->remap_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002612
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002613 if (chip->azx_dev) {
2614 for (i = 0; i < chip->num_streams; i++)
Takashi Iwai27fe48d2011-09-28 17:16:09 +02002615 if (chip->azx_dev[i].bdl.area) {
2616 mark_pages_wc(chip, &chip->azx_dev[i].bdl, false);
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002617 snd_dma_free_pages(&chip->azx_dev[i].bdl);
Takashi Iwai27fe48d2011-09-28 17:16:09 +02002618 }
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002619 }
Takashi Iwai27fe48d2011-09-28 17:16:09 +02002620 if (chip->rb.area) {
2621 mark_pages_wc(chip, &chip->rb, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002622 snd_dma_free_pages(&chip->rb);
Takashi Iwai27fe48d2011-09-28 17:16:09 +02002623 }
2624 if (chip->posbuf.area) {
2625 mark_pages_wc(chip, &chip->posbuf, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002626 snd_dma_free_pages(&chip->posbuf);
Takashi Iwai27fe48d2011-09-28 17:16:09 +02002627 }
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002628 if (chip->region_requested)
2629 pci_release_regions(chip->pci);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002630 pci_disable_device(chip->pci);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002631 kfree(chip->azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002632 kfree(chip);
2633
2634 return 0;
2635}
2636
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002637static int azx_dev_free(struct snd_device *device)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002638{
2639 return azx_free(device->device_data);
2640}
2641
2642/*
Takashi Iwai91219472012-04-26 12:13:25 +02002643 * Check of disabled HDMI controller by vga-switcheroo
2644 */
2645static struct pci_dev __devinit *get_bound_vga(struct pci_dev *pci)
2646{
2647 struct pci_dev *p;
2648
2649 /* check only discrete GPU */
2650 switch (pci->vendor) {
2651 case PCI_VENDOR_ID_ATI:
2652 case PCI_VENDOR_ID_AMD:
2653 case PCI_VENDOR_ID_NVIDIA:
2654 if (pci->devfn == 1) {
2655 p = pci_get_domain_bus_and_slot(pci_domain_nr(pci->bus),
2656 pci->bus->number, 0);
2657 if (p) {
2658 if ((p->class >> 8) == PCI_CLASS_DISPLAY_VGA)
2659 return p;
2660 pci_dev_put(p);
2661 }
2662 }
2663 break;
2664 }
2665 return NULL;
2666}
2667
2668static bool __devinit check_hdmi_disabled(struct pci_dev *pci)
2669{
2670 bool vga_inactive = false;
2671 struct pci_dev *p = get_bound_vga(pci);
2672
2673 if (p) {
2674 if (vga_default_device() && p != vga_default_device())
2675 vga_inactive = true;
2676 pci_dev_put(p);
2677 }
2678 return vga_inactive;
2679}
2680
2681/*
Takashi Iwai3372a152007-02-01 15:46:50 +01002682 * white/black-listing for position_fix
2683 */
Ralf Baechle623ec042007-03-13 15:29:47 +01002684static struct snd_pci_quirk position_fix_list[] __devinitdata = {
Takashi Iwaid2e1c972008-06-10 17:53:34 +02002685 SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_LPIB),
2686 SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_LPIB),
Takashi Iwai2f703e72009-12-01 14:17:37 +01002687 SND_PCI_QUIRK(0x103c, 0x306d, "HP dv3", POS_FIX_LPIB),
Takashi Iwaid2e1c972008-06-10 17:53:34 +02002688 SND_PCI_QUIRK(0x1043, 0x813d, "ASUS P5AD2", POS_FIX_LPIB),
Daniel T Chendd37f8e2010-05-30 01:17:03 -04002689 SND_PCI_QUIRK(0x1043, 0x81b3, "ASUS", POS_FIX_LPIB),
Daniel T Chen9f75c1b2010-05-30 13:08:41 -04002690 SND_PCI_QUIRK(0x1043, 0x81e7, "ASUS M2V", POS_FIX_LPIB),
Daniel T Chene96d3122010-05-27 18:32:18 -04002691 SND_PCI_QUIRK(0x104d, 0x9069, "Sony VPCS11V9E", POS_FIX_LPIB),
David Henningssonb01de4f2012-01-12 16:31:14 +01002692 SND_PCI_QUIRK(0x10de, 0xcb89, "Macbook Pro 7,1", POS_FIX_LPIB),
Daniel T Chen61bb42c2010-05-29 11:04:11 -04002693 SND_PCI_QUIRK(0x1297, 0x3166, "Shuttle", POS_FIX_LPIB),
Daniel T Chen9ec8dda2010-03-28 02:34:40 -04002694 SND_PCI_QUIRK(0x1458, 0xa022, "ga-ma770-ud3", POS_FIX_LPIB),
Takashi Iwai45d4ebf2009-11-30 11:58:30 +01002695 SND_PCI_QUIRK(0x1462, 0x1002, "MSI Wind U115", POS_FIX_LPIB),
Takashi Iwai8815cd02010-04-15 09:02:41 +02002696 SND_PCI_QUIRK(0x1565, 0x8218, "Biostar Microtech", POS_FIX_LPIB),
Daniel T Chenb90c0762010-05-30 19:31:41 -04002697 SND_PCI_QUIRK(0x1849, 0x0888, "775Dual-VSTA", POS_FIX_LPIB),
Daniel T Chen0e0280d2010-04-21 19:55:43 -04002698 SND_PCI_QUIRK(0x8086, 0x2503, "DG965OT AAD63733-203", POS_FIX_LPIB),
Takashi Iwai3372a152007-02-01 15:46:50 +01002699 {}
2700};
2701
2702static int __devinit check_position_fix(struct azx *chip, int fix)
2703{
2704 const struct snd_pci_quirk *q;
2705
Takashi Iwaic673ba12009-03-17 07:49:14 +01002706 switch (fix) {
2707 case POS_FIX_LPIB:
2708 case POS_FIX_POSBUF:
David Henningsson4cb36312010-09-30 10:12:50 +02002709 case POS_FIX_VIACOMBO:
Takashi Iwaia6f2fd52012-02-28 11:58:40 +01002710 case POS_FIX_COMBO:
Takashi Iwaic673ba12009-03-17 07:49:14 +01002711 return fix;
2712 }
2713
Takashi Iwaic673ba12009-03-17 07:49:14 +01002714 q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
2715 if (q) {
2716 printk(KERN_INFO
2717 "hda_intel: position_fix set to %d "
2718 "for device %04x:%04x\n",
2719 q->value, q->subvendor, q->subdevice);
2720 return q->value;
Takashi Iwai3372a152007-02-01 15:46:50 +01002721 }
David Henningssonbdd9ef22010-10-04 12:02:14 +02002722
2723 /* Check VIA/ATI HD Audio Controller exist */
Takashi Iwai9477c582011-05-25 09:11:37 +02002724 if (chip->driver_caps & AZX_DCAPS_POSFIX_VIA) {
2725 snd_printd(SFX "Using VIACOMBO position fix\n");
David Henningssonbdd9ef22010-10-04 12:02:14 +02002726 return POS_FIX_VIACOMBO;
2727 }
Takashi Iwai9477c582011-05-25 09:11:37 +02002728 if (chip->driver_caps & AZX_DCAPS_POSFIX_LPIB) {
2729 snd_printd(SFX "Using LPIB position fix\n");
2730 return POS_FIX_LPIB;
2731 }
Seth Heasleyc20c5a82012-06-14 14:23:53 -07002732 if (chip->driver_caps & AZX_DCAPS_POSFIX_COMBO) {
2733 snd_printd(SFX "Using COMBO position fix\n");
2734 return POS_FIX_COMBO;
2735 }
Takashi Iwaic673ba12009-03-17 07:49:14 +01002736 return POS_FIX_AUTO;
Takashi Iwai3372a152007-02-01 15:46:50 +01002737}
2738
2739/*
Takashi Iwai669ba272007-08-17 09:17:36 +02002740 * black-lists for probe_mask
2741 */
2742static struct snd_pci_quirk probe_mask_list[] __devinitdata = {
2743 /* Thinkpad often breaks the controller communication when accessing
2744 * to the non-working (or non-existing) modem codec slot.
2745 */
2746 SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01),
2747 SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01),
2748 SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01),
Takashi Iwai0edb9452008-11-07 14:53:09 +01002749 /* broken BIOS */
2750 SND_PCI_QUIRK(0x1028, 0x20ac, "Dell Studio Desktop", 0x01),
Takashi Iwaief1681d2008-11-24 17:29:28 +01002751 /* including bogus ALC268 in slot#2 that conflicts with ALC888 */
2752 SND_PCI_QUIRK(0x17c0, 0x4085, "Medion MD96630", 0x01),
Takashi Iwai20db7cb2009-02-13 08:18:48 +01002753 /* forced codec slots */
Ozan Çağlayan93574842009-05-23 15:00:04 +03002754 SND_PCI_QUIRK(0x1043, 0x1262, "ASUS W5Fm", 0x103),
Takashi Iwai20db7cb2009-02-13 08:18:48 +01002755 SND_PCI_QUIRK(0x1046, 0x1262, "ASUS W5F", 0x103),
Jaroslav Kyselaf3af9052012-04-26 17:52:35 +02002756 /* WinFast VP200 H (Teradici) user reported broken communication */
2757 SND_PCI_QUIRK(0x3a21, 0x040d, "WinFast VP200 H", 0x101),
Takashi Iwai669ba272007-08-17 09:17:36 +02002758 {}
2759};
2760
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002761#define AZX_FORCE_CODEC_MASK 0x100
2762
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002763static void __devinit check_probe_mask(struct azx *chip, int dev)
Takashi Iwai669ba272007-08-17 09:17:36 +02002764{
2765 const struct snd_pci_quirk *q;
2766
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002767 chip->codec_probe_mask = probe_mask[dev];
2768 if (chip->codec_probe_mask == -1) {
Takashi Iwai669ba272007-08-17 09:17:36 +02002769 q = snd_pci_quirk_lookup(chip->pci, probe_mask_list);
2770 if (q) {
2771 printk(KERN_INFO
2772 "hda_intel: probe_mask set to 0x%x "
2773 "for device %04x:%04x\n",
2774 q->value, q->subvendor, q->subdevice);
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002775 chip->codec_probe_mask = q->value;
Takashi Iwai669ba272007-08-17 09:17:36 +02002776 }
2777 }
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002778
2779 /* check forced option */
2780 if (chip->codec_probe_mask != -1 &&
2781 (chip->codec_probe_mask & AZX_FORCE_CODEC_MASK)) {
2782 chip->codec_mask = chip->codec_probe_mask & 0xff;
2783 printk(KERN_INFO "hda_intel: codec_mask forced to 0x%x\n",
2784 chip->codec_mask);
2785 }
Takashi Iwai669ba272007-08-17 09:17:36 +02002786}
2787
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002788/*
Takashi Iwai716238552009-09-28 13:14:04 +02002789 * white/black-list for enable_msi
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002790 */
Takashi Iwai716238552009-09-28 13:14:04 +02002791static struct snd_pci_quirk msi_black_list[] __devinitdata = {
Takashi Iwai9dc83982009-12-22 08:15:01 +01002792 SND_PCI_QUIRK(0x1043, 0x81f2, "ASUS", 0), /* Athlon64 X2 + nvidia */
Takashi Iwai0a27fcf2010-02-15 17:05:28 +01002793 SND_PCI_QUIRK(0x1043, 0x81f6, "ASUS", 0), /* nvidia */
Ralf Gerbigecd21622010-03-09 18:25:47 +01002794 SND_PCI_QUIRK(0x1043, 0x822d, "ASUS", 0), /* Athlon64 X2 + nvidia MCP55 */
Michele Ballabio4193d132010-03-06 21:06:46 +01002795 SND_PCI_QUIRK(0x1849, 0x0888, "ASRock", 0), /* Athlon64 X2 + nvidia */
Takashi Iwai38155952010-04-04 12:14:03 +02002796 SND_PCI_QUIRK(0xa0a0, 0x0575, "Aopen MZ915-M", 0), /* ICH6 */
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002797 {}
2798};
2799
2800static void __devinit check_msi(struct azx *chip)
2801{
2802 const struct snd_pci_quirk *q;
2803
Takashi Iwai716238552009-09-28 13:14:04 +02002804 if (enable_msi >= 0) {
2805 chip->msi = !!enable_msi;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002806 return;
Takashi Iwai716238552009-09-28 13:14:04 +02002807 }
2808 chip->msi = 1; /* enable MSI as default */
2809 q = snd_pci_quirk_lookup(chip->pci, msi_black_list);
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002810 if (q) {
2811 printk(KERN_INFO
2812 "hda_intel: msi for device %04x:%04x set to %d\n",
2813 q->subvendor, q->subdevice, q->value);
2814 chip->msi = q->value;
Takashi Iwai80c43ed2010-03-15 15:51:53 +01002815 return;
2816 }
2817
2818 /* NVidia chipsets seem to cause troubles with MSI */
Takashi Iwai9477c582011-05-25 09:11:37 +02002819 if (chip->driver_caps & AZX_DCAPS_NO_MSI) {
2820 printk(KERN_INFO "hda_intel: Disabling MSI\n");
Takashi Iwai80c43ed2010-03-15 15:51:53 +01002821 chip->msi = 0;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002822 }
2823}
2824
Takashi Iwaia1585d72011-12-14 09:27:04 +01002825/* check the snoop mode availability */
2826static void __devinit azx_check_snoop_available(struct azx *chip)
2827{
2828 bool snoop = chip->snoop;
2829
2830 switch (chip->driver_type) {
2831 case AZX_DRIVER_VIA:
2832 /* force to non-snoop mode for a new VIA controller
2833 * when BIOS is set
2834 */
2835 if (snoop) {
2836 u8 val;
2837 pci_read_config_byte(chip->pci, 0x42, &val);
2838 if (!(val & 0x80) && chip->pci->revision == 0x30)
2839 snoop = false;
2840 }
2841 break;
2842 case AZX_DRIVER_ATIHDMI_NS:
2843 /* new ATI HDMI requires non-snoop */
2844 snoop = false;
2845 break;
2846 }
2847
2848 if (snoop != chip->snoop) {
2849 snd_printk(KERN_INFO SFX "Force to %s mode\n",
2850 snoop ? "snoop" : "non-snoop");
2851 chip->snoop = snoop;
2852 }
2853}
Takashi Iwai669ba272007-08-17 09:17:36 +02002854
2855/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002856 * constructor
2857 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002858static int __devinit azx_create(struct snd_card *card, struct pci_dev *pci,
Takashi Iwai9477c582011-05-25 09:11:37 +02002859 int dev, unsigned int driver_caps,
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002860 struct azx **rchip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002861{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002862 static struct snd_device_ops ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002863 .dev_free = azx_dev_free,
2864 };
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002865 struct azx *chip;
2866 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002867
2868 *rchip = NULL;
Tobin Davisbcd72002008-01-15 11:23:55 +01002869
Pavel Machek927fc862006-08-31 17:03:43 +02002870 err = pci_enable_device(pci);
2871 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002872 return err;
2873
Takashi Iwaie560d8d2005-09-09 14:21:46 +02002874 chip = kzalloc(sizeof(*chip), GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02002875 if (!chip) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002876 snd_printk(KERN_ERR SFX "cannot allocate chip\n");
2877 pci_disable_device(pci);
2878 return -ENOMEM;
2879 }
2880
2881 spin_lock_init(&chip->reg_lock);
Ingo Molnar62932df2006-01-16 16:34:20 +01002882 mutex_init(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002883 chip->card = card;
2884 chip->pci = pci;
2885 chip->irq = -1;
Takashi Iwai9477c582011-05-25 09:11:37 +02002886 chip->driver_caps = driver_caps;
2887 chip->driver_type = driver_caps & 0xff;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002888 check_msi(chip);
Takashi Iwai555e2192008-06-10 17:53:34 +02002889 chip->dev_index = dev;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002890 INIT_WORK(&chip->irq_pending_work, azx_irq_pending_work);
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002891 INIT_LIST_HEAD(&chip->pcm_list);
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002892 init_vga_switcheroo(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002893
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +02002894 chip->position_fix[0] = chip->position_fix[1] =
2895 check_position_fix(chip, position_fix[dev]);
Takashi Iwaia6f2fd52012-02-28 11:58:40 +01002896 /* combo mode uses LPIB for playback */
2897 if (chip->position_fix[0] == POS_FIX_COMBO) {
2898 chip->position_fix[0] = POS_FIX_LPIB;
2899 chip->position_fix[1] = POS_FIX_AUTO;
2900 }
2901
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002902 check_probe_mask(chip, dev);
Takashi Iwai3372a152007-02-01 15:46:50 +01002903
Takashi Iwai27346162006-01-12 18:28:44 +01002904 chip->single_cmd = single_cmd;
Takashi Iwai27fe48d2011-09-28 17:16:09 +02002905 chip->snoop = hda_snoop;
Takashi Iwaia1585d72011-12-14 09:27:04 +01002906 azx_check_snoop_available(chip);
Takashi Iwaic74db862005-05-12 14:26:27 +02002907
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02002908 if (bdl_pos_adj[dev] < 0) {
2909 switch (chip->driver_type) {
Takashi Iwai0c6341a2008-06-13 20:50:27 +02002910 case AZX_DRIVER_ICH:
Seth Heasley32679f92010-02-22 17:31:09 -08002911 case AZX_DRIVER_PCH:
Takashi Iwai0c6341a2008-06-13 20:50:27 +02002912 bdl_pos_adj[dev] = 1;
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02002913 break;
2914 default:
Takashi Iwai0c6341a2008-06-13 20:50:27 +02002915 bdl_pos_adj[dev] = 32;
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02002916 break;
2917 }
2918 }
2919
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002920 if (check_hdmi_disabled(pci)) {
2921 snd_printk(KERN_INFO SFX "VGA controller for %s is disabled\n",
2922 pci_name(pci));
2923 if (use_vga_switcheroo(chip)) {
2924 snd_printk(KERN_INFO SFX "Delaying initialization\n");
2925 chip->disabled = true;
2926 goto ok;
2927 }
2928 kfree(chip);
2929 pci_disable_device(pci);
2930 return -ENXIO;
2931 }
2932
2933 err = azx_first_init(chip);
2934 if (err < 0) {
2935 azx_free(chip);
2936 return err;
2937 }
2938
2939 ok:
2940 err = register_vga_switcheroo(chip);
2941 if (err < 0) {
2942 snd_printk(KERN_ERR SFX
2943 "Error registering VGA-switcheroo client\n");
2944 azx_free(chip);
2945 return err;
2946 }
2947
2948 err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
2949 if (err < 0) {
2950 snd_printk(KERN_ERR SFX "Error creating device [card]!\n");
2951 azx_free(chip);
2952 return err;
2953 }
2954
2955 *rchip = chip;
2956 return 0;
2957}
2958
2959static int DELAYED_INIT_MARK azx_first_init(struct azx *chip)
2960{
2961 int dev = chip->dev_index;
2962 struct pci_dev *pci = chip->pci;
2963 struct snd_card *card = chip->card;
2964 int i, err;
2965 unsigned short gcap;
2966
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002967#if BITS_PER_LONG != 64
2968 /* Fix up base address on ULI M5461 */
2969 if (chip->driver_type == AZX_DRIVER_ULI) {
2970 u16 tmp3;
2971 pci_read_config_word(pci, 0x40, &tmp3);
2972 pci_write_config_word(pci, 0x40, tmp3 | 0x10);
2973 pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
2974 }
2975#endif
2976
Pavel Machek927fc862006-08-31 17:03:43 +02002977 err = pci_request_regions(pci, "ICH HD audio");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002978 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002979 return err;
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002980 chip->region_requested = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002981
Pavel Machek927fc862006-08-31 17:03:43 +02002982 chip->addr = pci_resource_start(pci, 0);
Arjan van de Ven2f5ad542008-09-28 16:20:09 -07002983 chip->remap_addr = pci_ioremap_bar(pci, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002984 if (chip->remap_addr == NULL) {
2985 snd_printk(KERN_ERR SFX "ioremap error\n");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002986 return -ENXIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002987 }
2988
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002989 if (chip->msi)
2990 if (pci_enable_msi(pci) < 0)
2991 chip->msi = 0;
Stephen Hemminger7376d012006-08-21 19:17:46 +02002992
Takashi Iwaia82d51e2012-04-26 12:23:42 +02002993 if (azx_acquire_irq(chip, 0) < 0)
2994 return -EBUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002995
2996 pci_set_master(pci);
2997 synchronize_irq(chip->irq);
2998
Tobin Davisbcd72002008-01-15 11:23:55 +01002999 gcap = azx_readw(chip, GCAP);
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02003000 snd_printdd(SFX "chipset global capabilities = 0x%x\n", gcap);
Tobin Davisbcd72002008-01-15 11:23:55 +01003001
Andiry Brienzadc4c2e62009-07-08 13:55:31 +08003002 /* disable SB600 64bit support for safety */
Takashi Iwai9477c582011-05-25 09:11:37 +02003003 if (chip->pci->vendor == PCI_VENDOR_ID_ATI) {
Andiry Brienzadc4c2e62009-07-08 13:55:31 +08003004 struct pci_dev *p_smbus;
3005 p_smbus = pci_get_device(PCI_VENDOR_ID_ATI,
3006 PCI_DEVICE_ID_ATI_SBX00_SMBUS,
3007 NULL);
3008 if (p_smbus) {
3009 if (p_smbus->revision < 0x30)
3010 gcap &= ~ICH6_GCAP_64OK;
3011 pci_dev_put(p_smbus);
3012 }
3013 }
Takashi Iwai09240cf2009-03-17 07:47:18 +01003014
Takashi Iwai9477c582011-05-25 09:11:37 +02003015 /* disable 64bit DMA address on some devices */
3016 if (chip->driver_caps & AZX_DCAPS_NO_64BIT) {
3017 snd_printd(SFX "Disabling 64bit DMA\n");
Jaroslav Kysela396087e2009-12-09 10:44:47 +01003018 gcap &= ~ICH6_GCAP_64OK;
Takashi Iwai9477c582011-05-25 09:11:37 +02003019 }
Jaroslav Kysela396087e2009-12-09 10:44:47 +01003020
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003021 /* disable buffer size rounding to 128-byte multiples if supported */
Takashi Iwai7bfe0592012-01-23 17:53:39 +01003022 if (align_buffer_size >= 0)
3023 chip->align_buffer_size = !!align_buffer_size;
3024 else {
3025 if (chip->driver_caps & AZX_DCAPS_BUFSIZE)
3026 chip->align_buffer_size = 0;
3027 else if (chip->driver_caps & AZX_DCAPS_ALIGN_BUFSIZE)
3028 chip->align_buffer_size = 1;
3029 else
3030 chip->align_buffer_size = 1;
3031 }
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003032
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01003033 /* allow 64bit DMA address if supported by H/W */
Takashi Iwaib21fadb2009-05-28 12:26:15 +02003034 if ((gcap & ICH6_GCAP_64OK) && !pci_set_dma_mask(pci, DMA_BIT_MASK(64)))
Yang Hongyange9304382009-04-13 14:40:14 -07003035 pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(64));
Takashi Iwai09240cf2009-03-17 07:47:18 +01003036 else {
Yang Hongyange9304382009-04-13 14:40:14 -07003037 pci_set_dma_mask(pci, DMA_BIT_MASK(32));
3038 pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(32));
Takashi Iwai09240cf2009-03-17 07:47:18 +01003039 }
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01003040
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01003041 /* read number of streams from GCAP register instead of using
3042 * hardcoded value
3043 */
3044 chip->capture_streams = (gcap >> 8) & 0x0f;
3045 chip->playback_streams = (gcap >> 12) & 0x0f;
3046 if (!chip->playback_streams && !chip->capture_streams) {
Tobin Davisbcd72002008-01-15 11:23:55 +01003047 /* gcap didn't give any info, switching to old method */
3048
3049 switch (chip->driver_type) {
3050 case AZX_DRIVER_ULI:
3051 chip->playback_streams = ULI_NUM_PLAYBACK;
3052 chip->capture_streams = ULI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01003053 break;
3054 case AZX_DRIVER_ATIHDMI:
Andiry Xu1815b342011-12-14 16:10:27 +08003055 case AZX_DRIVER_ATIHDMI_NS:
Tobin Davisbcd72002008-01-15 11:23:55 +01003056 chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
3057 chip->capture_streams = ATIHDMI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01003058 break;
Yang, Libinc4da29c2008-11-13 11:07:07 +01003059 case AZX_DRIVER_GENERIC:
Tobin Davisbcd72002008-01-15 11:23:55 +01003060 default:
3061 chip->playback_streams = ICH6_NUM_PLAYBACK;
3062 chip->capture_streams = ICH6_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01003063 break;
3064 }
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003065 }
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01003066 chip->capture_index_offset = 0;
3067 chip->playback_index_offset = chip->capture_streams;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003068 chip->num_streams = chip->playback_streams + chip->capture_streams;
Takashi Iwaid01ce992007-07-27 16:52:19 +02003069 chip->azx_dev = kcalloc(chip->num_streams, sizeof(*chip->azx_dev),
3070 GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02003071 if (!chip->azx_dev) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02003072 snd_printk(KERN_ERR SFX "cannot malloc azx_dev\n");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003073 return -ENOMEM;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003074 }
3075
Takashi Iwai4ce107b2008-02-06 14:50:19 +01003076 for (i = 0; i < chip->num_streams; i++) {
3077 /* allocate memory for the BDL for each stream */
3078 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
3079 snd_dma_pci_data(chip->pci),
3080 BDL_SIZE, &chip->azx_dev[i].bdl);
3081 if (err < 0) {
3082 snd_printk(KERN_ERR SFX "cannot allocate BDL\n");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003083 return -ENOMEM;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01003084 }
Takashi Iwai27fe48d2011-09-28 17:16:09 +02003085 mark_pages_wc(chip, &chip->azx_dev[i].bdl, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003086 }
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02003087 /* allocate memory for the position buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +02003088 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
3089 snd_dma_pci_data(chip->pci),
3090 chip->num_streams * 8, &chip->posbuf);
3091 if (err < 0) {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02003092 snd_printk(KERN_ERR SFX "cannot allocate posbuf\n");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003093 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003094 }
Takashi Iwai27fe48d2011-09-28 17:16:09 +02003095 mark_pages_wc(chip, &chip->posbuf, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003096 /* allocate CORB/RIRB */
Takashi Iwai81740862009-05-26 15:22:00 +02003097 err = azx_alloc_cmd_io(chip);
3098 if (err < 0)
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003099 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003100
3101 /* initialize streams */
3102 azx_init_stream(chip);
3103
3104 /* initialize chip */
Takashi Iwaicb53c622007-08-10 17:21:45 +02003105 azx_init_pci(chip);
Jaroslav Kysela10e77dd2010-03-26 11:04:38 +01003106 azx_init_chip(chip, (probe_only[dev] & 2) == 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003107
3108 /* codec detection */
Pavel Machek927fc862006-08-31 17:03:43 +02003109 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003110 snd_printk(KERN_ERR SFX "no codecs found!\n");
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003111 return -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003112 }
3113
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003114 strcpy(card->driver, "HDA-Intel");
Takashi Iwai18cb7102009-04-16 10:22:24 +02003115 strlcpy(card->shortname, driver_short_names[chip->driver_type],
3116 sizeof(card->shortname));
3117 snprintf(card->longname, sizeof(card->longname),
3118 "%s at 0x%lx irq %i",
3119 card->shortname, chip->addr, chip->irq);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02003120
Linus Torvalds1da177e2005-04-16 15:20:36 -07003121 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003122}
3123
Takashi Iwaicb53c622007-08-10 17:21:45 +02003124static void power_down_all_codecs(struct azx *chip)
3125{
3126#ifdef CONFIG_SND_HDA_POWER_SAVE
3127 /* The codecs were powered up in snd_hda_codec_new().
3128 * Now all initialization done, so turn them down if possible
3129 */
3130 struct hda_codec *codec;
3131 list_for_each_entry(codec, &chip->bus->codec_list, list) {
3132 snd_hda_power_down(codec);
3133 }
3134#endif
3135}
3136
Takashi Iwaid01ce992007-07-27 16:52:19 +02003137static int __devinit azx_probe(struct pci_dev *pci,
3138 const struct pci_device_id *pci_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003139{
Takashi Iwai5aba4f82008-01-07 15:16:37 +01003140 static int dev;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01003141 struct snd_card *card;
3142 struct azx *chip;
Pavel Machek927fc862006-08-31 17:03:43 +02003143 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003144
Takashi Iwai5aba4f82008-01-07 15:16:37 +01003145 if (dev >= SNDRV_CARDS)
3146 return -ENODEV;
3147 if (!enable[dev]) {
3148 dev++;
3149 return -ENOENT;
3150 }
3151
Takashi Iwaie58de7b2008-12-28 16:44:30 +01003152 err = snd_card_create(index[dev], id[dev], THIS_MODULE, 0, &card);
3153 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003154 snd_printk(KERN_ERR SFX "Error creating card!\n");
Takashi Iwaie58de7b2008-12-28 16:44:30 +01003155 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003156 }
3157
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02003158 /* set this here since it's referred in snd_hda_load_patch() */
3159 snd_card_set_dev(card, &pci->dev);
3160
Takashi Iwai5aba4f82008-01-07 15:16:37 +01003161 err = azx_create(card, pci, dev, pci_id->driver_data, &chip);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003162 if (err < 0)
3163 goto out_free;
Takashi Iwai421a1252005-11-17 16:11:09 +01003164 card->private_data = chip;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003165
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003166 if (!chip->disabled) {
3167 err = azx_probe_continue(chip);
3168 if (err < 0)
3169 goto out_free;
3170 }
3171
3172 pci_set_drvdata(pci, card);
3173
3174 dev++;
3175 return 0;
3176
3177out_free:
3178 snd_card_free(card);
3179 return err;
3180}
3181
3182static int DELAYED_INIT_MARK azx_probe_continue(struct azx *chip)
3183{
3184 int dev = chip->dev_index;
3185 int err;
3186
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +01003187#ifdef CONFIG_SND_HDA_INPUT_BEEP
3188 chip->beep_mode = beep_mode[dev];
3189#endif
3190
Linus Torvalds1da177e2005-04-16 15:20:36 -07003191 /* create codec instances */
Takashi Iwaia1e21c92009-06-17 09:33:52 +02003192 err = azx_codec_create(chip, model[dev]);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003193 if (err < 0)
3194 goto out_free;
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02003195#ifdef CONFIG_SND_HDA_PATCH_LOADER
Takashi Iwai41a63f12011-02-10 17:39:20 +01003196 if (patch[dev] && *patch[dev]) {
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02003197 snd_printk(KERN_ERR SFX "Applying patch firmware '%s'\n",
3198 patch[dev]);
3199 err = snd_hda_load_patch(chip->bus, patch[dev]);
3200 if (err < 0)
3201 goto out_free;
3202 }
3203#endif
Jaroslav Kysela10e77dd2010-03-26 11:04:38 +01003204 if ((probe_only[dev] & 1) == 0) {
Takashi Iwaia1e21c92009-06-17 09:33:52 +02003205 err = azx_codec_configure(chip);
3206 if (err < 0)
3207 goto out_free;
3208 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003209
3210 /* create PCM streams */
Takashi Iwai176d5332008-07-30 15:01:44 +02003211 err = snd_hda_build_pcms(chip->bus);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003212 if (err < 0)
3213 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003214
3215 /* create mixer controls */
Takashi Iwaid01ce992007-07-27 16:52:19 +02003216 err = azx_mixer_create(chip);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003217 if (err < 0)
3218 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003219
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003220 err = snd_card_register(chip->card);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003221 if (err < 0)
3222 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003223
Takashi Iwaicb53c622007-08-10 17:21:45 +02003224 chip->running = 1;
3225 power_down_all_codecs(chip);
Takashi Iwai0cbf0092008-10-29 16:18:25 +01003226 azx_notifier_register(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003227
Takashi Iwai91219472012-04-26 12:13:25 +02003228 return 0;
3229
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003230out_free:
Takashi Iwaia82d51e2012-04-26 12:23:42 +02003231 chip->init_failed = 1;
Wu Fengguang41dda0f2008-11-20 09:24:52 +08003232 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003233}
3234
3235static void __devexit azx_remove(struct pci_dev *pci)
3236{
Takashi Iwai91219472012-04-26 12:13:25 +02003237 struct snd_card *card = pci_get_drvdata(pci);
3238 if (card)
3239 snd_card_free(card);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003240 pci_set_drvdata(pci, NULL);
3241}
3242
3243/* PCI IDs */
Alexey Dobriyancebe41d2010-02-06 00:21:03 +02003244static DEFINE_PCI_DEVICE_TABLE(azx_ids) = {
Seth Heasleyd2f2fcd2010-01-12 17:03:35 -08003245 /* CPT */
Takashi Iwai9477c582011-05-25 09:11:37 +02003246 { PCI_DEVICE(0x8086, 0x1c20),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003247 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_SCH_SNOOP |
Seth Heasleyc20c5a82012-06-14 14:23:53 -07003248 AZX_DCAPS_BUFSIZE | AZX_DCAPS_POSFIX_COMBO },
Seth Heasleycea310e2010-09-10 16:29:56 -07003249 /* PBG */
Takashi Iwai9477c582011-05-25 09:11:37 +02003250 { PCI_DEVICE(0x8086, 0x1d20),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003251 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_SCH_SNOOP |
3252 AZX_DCAPS_BUFSIZE},
Seth Heasleyd2edeb72011-04-20 10:59:57 -07003253 /* Panther Point */
Takashi Iwai9477c582011-05-25 09:11:37 +02003254 { PCI_DEVICE(0x8086, 0x1e20),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003255 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_SCH_SNOOP |
Seth Heasleyc20c5a82012-06-14 14:23:53 -07003256 AZX_DCAPS_BUFSIZE | AZX_DCAPS_POSFIX_COMBO },
Seth Heasley8bc039a2012-01-23 16:24:31 -08003257 /* Lynx Point */
3258 { PCI_DEVICE(0x8086, 0x8c20),
3259 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_SCH_SNOOP |
Seth Heasleyc20c5a82012-06-14 14:23:53 -07003260 AZX_DCAPS_BUFSIZE | AZX_DCAPS_POSFIX_COMBO },
Takashi Iwai87218e92008-02-21 08:13:11 +01003261 /* SCH */
Takashi Iwai9477c582011-05-25 09:11:37 +02003262 { PCI_DEVICE(0x8086, 0x811b),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003263 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_SCH_SNOOP |
David Henningsson645e9032011-12-14 15:52:30 +08003264 AZX_DCAPS_BUFSIZE | AZX_DCAPS_POSFIX_LPIB }, /* Poulsbo */
Li Peng09904b92011-12-28 15:17:26 +00003265 { PCI_DEVICE(0x8086, 0x080a),
3266 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_SCH_SNOOP |
David Henningsson716e5db2012-01-04 10:12:54 +01003267 AZX_DCAPS_BUFSIZE | AZX_DCAPS_POSFIX_LPIB }, /* Oaktrail */
David Henningsson645e9032011-12-14 15:52:30 +08003268 /* ICH */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003269 { PCI_DEVICE(0x8086, 0x2668),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003270 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3271 AZX_DCAPS_BUFSIZE }, /* ICH6 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003272 { PCI_DEVICE(0x8086, 0x27d8),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003273 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3274 AZX_DCAPS_BUFSIZE }, /* ICH7 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003275 { PCI_DEVICE(0x8086, 0x269a),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003276 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3277 AZX_DCAPS_BUFSIZE }, /* ESB2 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003278 { PCI_DEVICE(0x8086, 0x284b),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003279 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3280 AZX_DCAPS_BUFSIZE }, /* ICH8 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003281 { PCI_DEVICE(0x8086, 0x293e),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003282 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3283 AZX_DCAPS_BUFSIZE }, /* ICH9 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003284 { PCI_DEVICE(0x8086, 0x293f),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003285 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3286 AZX_DCAPS_BUFSIZE }, /* ICH9 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003287 { PCI_DEVICE(0x8086, 0x3a3e),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003288 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3289 AZX_DCAPS_BUFSIZE }, /* ICH10 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02003290 { PCI_DEVICE(0x8086, 0x3a6e),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003291 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
3292 AZX_DCAPS_BUFSIZE }, /* ICH10 */
Takashi Iwaib6864532010-09-15 10:17:26 +02003293 /* Generic Intel */
3294 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_ANY_ID),
3295 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3296 .class_mask = 0xffffff,
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003297 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_BUFSIZE },
Takashi Iwai9477c582011-05-25 09:11:37 +02003298 /* ATI SB 450/600/700/800/900 */
3299 { PCI_DEVICE(0x1002, 0x437b),
3300 .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
3301 { PCI_DEVICE(0x1002, 0x4383),
3302 .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
3303 /* AMD Hudson */
3304 { PCI_DEVICE(0x1022, 0x780d),
3305 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_SB },
Takashi Iwai87218e92008-02-21 08:13:11 +01003306 /* ATI HDMI */
Takashi Iwai9477c582011-05-25 09:11:37 +02003307 { PCI_DEVICE(0x1002, 0x793b),
3308 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3309 { PCI_DEVICE(0x1002, 0x7919),
3310 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3311 { PCI_DEVICE(0x1002, 0x960f),
3312 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3313 { PCI_DEVICE(0x1002, 0x970f),
3314 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3315 { PCI_DEVICE(0x1002, 0xaa00),
3316 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3317 { PCI_DEVICE(0x1002, 0xaa08),
3318 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3319 { PCI_DEVICE(0x1002, 0xaa10),
3320 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3321 { PCI_DEVICE(0x1002, 0xaa18),
3322 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3323 { PCI_DEVICE(0x1002, 0xaa20),
3324 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3325 { PCI_DEVICE(0x1002, 0xaa28),
3326 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3327 { PCI_DEVICE(0x1002, 0xaa30),
3328 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3329 { PCI_DEVICE(0x1002, 0xaa38),
3330 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3331 { PCI_DEVICE(0x1002, 0xaa40),
3332 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3333 { PCI_DEVICE(0x1002, 0xaa48),
3334 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
Andiry Xu1815b342011-12-14 16:10:27 +08003335 { PCI_DEVICE(0x1002, 0x9902),
3336 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
3337 { PCI_DEVICE(0x1002, 0xaaa0),
3338 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
3339 { PCI_DEVICE(0x1002, 0xaaa8),
3340 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
3341 { PCI_DEVICE(0x1002, 0xaab0),
3342 .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI },
Takashi Iwai87218e92008-02-21 08:13:11 +01003343 /* VIA VT8251/VT8237A */
Takashi Iwai9477c582011-05-25 09:11:37 +02003344 { PCI_DEVICE(0x1106, 0x3288),
3345 .driver_data = AZX_DRIVER_VIA | AZX_DCAPS_POSFIX_VIA },
Annie Liu754fdff2012-06-08 19:18:39 +08003346 /* VIA GFX VT7122/VX900 */
3347 { PCI_DEVICE(0x1106, 0x9170), .driver_data = AZX_DRIVER_GENERIC },
3348 /* VIA GFX VT6122/VX11 */
3349 { PCI_DEVICE(0x1106, 0x9140), .driver_data = AZX_DRIVER_GENERIC },
Takashi Iwai87218e92008-02-21 08:13:11 +01003350 /* SIS966 */
3351 { PCI_DEVICE(0x1039, 0x7502), .driver_data = AZX_DRIVER_SIS },
3352 /* ULI M5461 */
3353 { PCI_DEVICE(0x10b9, 0x5461), .driver_data = AZX_DRIVER_ULI },
3354 /* NVIDIA MCP */
Takashi Iwai0c2fd1bf42009-12-18 16:41:39 +01003355 { PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID),
3356 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3357 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003358 .driver_data = AZX_DRIVER_NVIDIA | AZX_DCAPS_PRESET_NVIDIA },
Kailang Yangf2690022008-05-27 11:44:55 +02003359 /* Teradici */
Takashi Iwai9477c582011-05-25 09:11:37 +02003360 { PCI_DEVICE(0x6549, 0x1200),
3361 .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
Takashi Iwai4e01f542009-04-16 08:53:34 +02003362 /* Creative X-Fi (CA0110-IBG) */
Takashi Iwai313f6e22009-05-18 12:40:52 +02003363#if !defined(CONFIG_SND_CTXFI) && !defined(CONFIG_SND_CTXFI_MODULE)
3364 /* the following entry conflicts with snd-ctxfi driver,
3365 * as ctxfi driver mutates from HD-audio to native mode with
3366 * a special command sequence.
3367 */
Takashi Iwai4e01f542009-04-16 08:53:34 +02003368 { PCI_DEVICE(PCI_VENDOR_ID_CREATIVE, PCI_ANY_ID),
3369 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3370 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003371 .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
Takashi Iwai69f9ba92011-11-06 13:49:13 +01003372 AZX_DCAPS_RIRB_PRE_DELAY | AZX_DCAPS_POSFIX_LPIB },
Takashi Iwai313f6e22009-05-18 12:40:52 +02003373#else
3374 /* this entry seems still valid -- i.e. without emu20kx chip */
Takashi Iwai9477c582011-05-25 09:11:37 +02003375 { PCI_DEVICE(0x1102, 0x0009),
3376 .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
Takashi Iwai69f9ba92011-11-06 13:49:13 +01003377 AZX_DCAPS_RIRB_PRE_DELAY | AZX_DCAPS_POSFIX_LPIB },
Takashi Iwai313f6e22009-05-18 12:40:52 +02003378#endif
Takashi Iwai5ae763b2012-05-08 10:34:08 +02003379 /* CTHDA chips */
3380 { PCI_DEVICE(0x1102, 0x0010),
3381 .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
3382 { PCI_DEVICE(0x1102, 0x0012),
3383 .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA },
Otavio Salvadore35d4b12010-09-26 23:35:06 -03003384 /* Vortex86MX */
3385 { PCI_DEVICE(0x17f3, 0x3010), .driver_data = AZX_DRIVER_GENERIC },
Bankim Bhavsar0f0714c52011-01-17 15:23:21 +01003386 /* VMware HDAudio */
3387 { PCI_DEVICE(0x15ad, 0x1977), .driver_data = AZX_DRIVER_GENERIC },
Andiry Brienza9176b672009-07-17 11:32:32 +08003388 /* AMD/ATI Generic, PCI class code and Vendor ID for HD Audio */
Yang, Libinc4da29c2008-11-13 11:07:07 +01003389 { PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_ANY_ID),
3390 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3391 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003392 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
Andiry Brienza9176b672009-07-17 11:32:32 +08003393 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_ANY_ID),
3394 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3395 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003396 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003397 { 0, }
3398};
3399MODULE_DEVICE_TABLE(pci, azx_ids);
3400
3401/* pci_driver definition */
Takashi Iwaie9f66d92012-04-24 12:25:00 +02003402static struct pci_driver azx_driver = {
Takashi Iwai3733e422011-06-10 16:20:20 +02003403 .name = KBUILD_MODNAME,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003404 .id_table = azx_ids,
3405 .probe = azx_probe,
3406 .remove = __devexit_p(azx_remove),
Takashi Iwai421a1252005-11-17 16:11:09 +01003407#ifdef CONFIG_PM
3408 .suspend = azx_suspend,
3409 .resume = azx_resume,
3410#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07003411};
3412
Takashi Iwaie9f66d92012-04-24 12:25:00 +02003413module_pci_driver(azx_driver);