blob: b275c7df01867d0f67622a2febce28105de1c256 [file] [log] [blame]
David S. Miller8f6a93a2006-02-09 21:32:07 -08001/* pci_sun4v.c: SUN4V specific PCI controller support.
2 *
3 * Copyright (C) 2006 David S. Miller (davem@davemloft.net)
4 */
5
6#include <linux/kernel.h>
7#include <linux/types.h>
8#include <linux/pci.h>
9#include <linux/init.h>
10#include <linux/slab.h>
11#include <linux/interrupt.h>
David S. Miller18397942006-02-10 00:08:26 -080012#include <linux/percpu.h>
David S. Miller8f6a93a2006-02-09 21:32:07 -080013
14#include <asm/pbm.h>
15#include <asm/iommu.h>
16#include <asm/irq.h>
17#include <asm/upa.h>
18#include <asm/pstate.h>
19#include <asm/oplib.h>
20#include <asm/hypervisor.h>
David S. Millere87dc352006-06-21 18:18:47 -070021#include <asm/prom.h>
David S. Miller8f6a93a2006-02-09 21:32:07 -080022
23#include "pci_impl.h"
24#include "iommu_common.h"
25
David S. Millerbade5622006-02-09 22:05:54 -080026#include "pci_sun4v.h"
27
David S. Miller7c8f4862006-02-13 21:50:27 -080028#define PGLIST_NENTS (PAGE_SIZE / sizeof(u64))
David S. Miller18397942006-02-10 00:08:26 -080029
David S. Miller6a32fd42006-02-19 22:21:32 -080030struct pci_iommu_batch {
31 struct pci_dev *pdev; /* Device mapping is for. */
32 unsigned long prot; /* IOMMU page protections */
33 unsigned long entry; /* Index into IOTSB. */
34 u64 *pglist; /* List of physical pages */
35 unsigned long npages; /* Number of pages in list. */
David S. Miller18397942006-02-10 00:08:26 -080036};
37
David S. Miller6a32fd42006-02-19 22:21:32 -080038static DEFINE_PER_CPU(struct pci_iommu_batch, pci_iommu_batch);
39
40/* Interrupts must be disabled. */
41static inline void pci_iommu_batch_start(struct pci_dev *pdev, unsigned long prot, unsigned long entry)
42{
43 struct pci_iommu_batch *p = &__get_cpu_var(pci_iommu_batch);
44
45 p->pdev = pdev;
46 p->prot = prot;
47 p->entry = entry;
48 p->npages = 0;
49}
50
51/* Interrupts must be disabled. */
52static long pci_iommu_batch_flush(struct pci_iommu_batch *p)
53{
54 struct pcidev_cookie *pcp = p->pdev->sysdata;
55 unsigned long devhandle = pcp->pbm->devhandle;
56 unsigned long prot = p->prot;
57 unsigned long entry = p->entry;
58 u64 *pglist = p->pglist;
59 unsigned long npages = p->npages;
60
David S. Millerd82965c2006-02-20 01:42:51 -080061 while (npages != 0) {
David S. Miller6a32fd42006-02-19 22:21:32 -080062 long num;
63
64 num = pci_sun4v_iommu_map(devhandle, HV_PCI_TSBID(0, entry),
65 npages, prot, __pa(pglist));
66 if (unlikely(num < 0)) {
67 if (printk_ratelimit())
68 printk("pci_iommu_batch_flush: IOMMU map of "
69 "[%08lx:%08lx:%lx:%lx:%lx] failed with "
70 "status %ld\n",
71 devhandle, HV_PCI_TSBID(0, entry),
72 npages, prot, __pa(pglist), num);
73 return -1;
74 }
75
76 entry += num;
77 npages -= num;
78 pglist += num;
David S. Millerd82965c2006-02-20 01:42:51 -080079 }
David S. Miller6a32fd42006-02-19 22:21:32 -080080
81 p->entry = entry;
82 p->npages = 0;
83
84 return 0;
85}
86
87/* Interrupts must be disabled. */
88static inline long pci_iommu_batch_add(u64 phys_page)
89{
90 struct pci_iommu_batch *p = &__get_cpu_var(pci_iommu_batch);
91
92 BUG_ON(p->npages >= PGLIST_NENTS);
93
94 p->pglist[p->npages++] = phys_page;
95 if (p->npages == PGLIST_NENTS)
96 return pci_iommu_batch_flush(p);
97
98 return 0;
99}
100
101/* Interrupts must be disabled. */
102static inline long pci_iommu_batch_end(void)
103{
104 struct pci_iommu_batch *p = &__get_cpu_var(pci_iommu_batch);
105
106 BUG_ON(p->npages >= PGLIST_NENTS);
107
108 return pci_iommu_batch_flush(p);
109}
David S. Miller18397942006-02-10 00:08:26 -0800110
111static long pci_arena_alloc(struct pci_iommu_arena *arena, unsigned long npages)
112{
113 unsigned long n, i, start, end, limit;
114 int pass;
115
116 limit = arena->limit;
117 start = arena->hint;
118 pass = 0;
119
120again:
121 n = find_next_zero_bit(arena->map, limit, start);
122 end = n + npages;
123 if (unlikely(end >= limit)) {
124 if (likely(pass < 1)) {
125 limit = start;
126 start = 0;
127 pass++;
128 goto again;
129 } else {
130 /* Scanned the whole thing, give up. */
131 return -1;
132 }
133 }
134
135 for (i = n; i < end; i++) {
136 if (test_bit(i, arena->map)) {
137 start = i + 1;
138 goto again;
139 }
140 }
141
142 for (i = n; i < end; i++)
143 __set_bit(i, arena->map);
144
145 arena->hint = end;
146
147 return n;
148}
149
150static void pci_arena_free(struct pci_iommu_arena *arena, unsigned long base, unsigned long npages)
151{
152 unsigned long i;
153
154 for (i = base; i < (base + npages); i++)
155 __clear_bit(i, arena->map);
156}
157
David S. Miller42f14232006-05-23 02:07:22 -0700158static void *pci_4v_alloc_consistent(struct pci_dev *pdev, size_t size, dma_addr_t *dma_addrp, gfp_t gfp)
David S. Miller8f6a93a2006-02-09 21:32:07 -0800159{
David S. Miller18397942006-02-10 00:08:26 -0800160 struct pcidev_cookie *pcp;
161 struct pci_iommu *iommu;
David S. Miller7c8f4862006-02-13 21:50:27 -0800162 unsigned long flags, order, first_page, npages, n;
David S. Miller18397942006-02-10 00:08:26 -0800163 void *ret;
164 long entry;
David S. Miller18397942006-02-10 00:08:26 -0800165
166 size = IO_PAGE_ALIGN(size);
167 order = get_order(size);
David S. Miller6a32fd42006-02-19 22:21:32 -0800168 if (unlikely(order >= MAX_ORDER))
David S. Miller18397942006-02-10 00:08:26 -0800169 return NULL;
170
171 npages = size >> IO_PAGE_SHIFT;
David S. Miller18397942006-02-10 00:08:26 -0800172
David S. Miller42f14232006-05-23 02:07:22 -0700173 first_page = __get_free_pages(gfp, order);
David S. Miller6a32fd42006-02-19 22:21:32 -0800174 if (unlikely(first_page == 0UL))
David S. Miller18397942006-02-10 00:08:26 -0800175 return NULL;
David S. Millere7a04532006-02-15 22:25:27 -0800176
David S. Miller18397942006-02-10 00:08:26 -0800177 memset((char *)first_page, 0, PAGE_SIZE << order);
178
179 pcp = pdev->sysdata;
David S. Miller18397942006-02-10 00:08:26 -0800180 iommu = pcp->pbm->iommu;
181
182 spin_lock_irqsave(&iommu->lock, flags);
183 entry = pci_arena_alloc(&iommu->arena, npages);
184 spin_unlock_irqrestore(&iommu->lock, flags);
185
David S. Miller6a32fd42006-02-19 22:21:32 -0800186 if (unlikely(entry < 0L))
187 goto arena_alloc_fail;
David S. Miller18397942006-02-10 00:08:26 -0800188
189 *dma_addrp = (iommu->page_table_map_base +
190 (entry << IO_PAGE_SHIFT));
191 ret = (void *) first_page;
192 first_page = __pa(first_page);
193
David S. Miller6a32fd42006-02-19 22:21:32 -0800194 local_irq_save(flags);
David S. Miller18397942006-02-10 00:08:26 -0800195
David S. Miller6a32fd42006-02-19 22:21:32 -0800196 pci_iommu_batch_start(pdev,
197 (HV_PCI_MAP_ATTR_READ |
198 HV_PCI_MAP_ATTR_WRITE),
199 entry);
David S. Miller18397942006-02-10 00:08:26 -0800200
David S. Miller6a32fd42006-02-19 22:21:32 -0800201 for (n = 0; n < npages; n++) {
202 long err = pci_iommu_batch_add(first_page + (n * PAGE_SIZE));
203 if (unlikely(err < 0L))
204 goto iommu_map_fail;
205 }
David S. Miller18397942006-02-10 00:08:26 -0800206
David S. Miller6a32fd42006-02-19 22:21:32 -0800207 if (unlikely(pci_iommu_batch_end() < 0L))
208 goto iommu_map_fail;
David S. Miller18397942006-02-10 00:08:26 -0800209
David S. Miller6a32fd42006-02-19 22:21:32 -0800210 local_irq_restore(flags);
David S. Miller18397942006-02-10 00:08:26 -0800211
212 return ret;
David S. Miller6a32fd42006-02-19 22:21:32 -0800213
214iommu_map_fail:
215 /* Interrupts are disabled. */
216 spin_lock(&iommu->lock);
217 pci_arena_free(&iommu->arena, entry, npages);
218 spin_unlock_irqrestore(&iommu->lock, flags);
219
220arena_alloc_fail:
221 free_pages(first_page, order);
222 return NULL;
David S. Miller8f6a93a2006-02-09 21:32:07 -0800223}
224
225static void pci_4v_free_consistent(struct pci_dev *pdev, size_t size, void *cpu, dma_addr_t dvma)
226{
David S. Miller18397942006-02-10 00:08:26 -0800227 struct pcidev_cookie *pcp;
228 struct pci_iommu *iommu;
David S. Miller7c8f4862006-02-13 21:50:27 -0800229 unsigned long flags, order, npages, entry;
230 u32 devhandle;
David S. Miller18397942006-02-10 00:08:26 -0800231
232 npages = IO_PAGE_ALIGN(size) >> IO_PAGE_SHIFT;
233 pcp = pdev->sysdata;
234 iommu = pcp->pbm->iommu;
235 devhandle = pcp->pbm->devhandle;
236 entry = ((dvma - iommu->page_table_map_base) >> IO_PAGE_SHIFT);
237
238 spin_lock_irqsave(&iommu->lock, flags);
239
240 pci_arena_free(&iommu->arena, entry, npages);
241
242 do {
243 unsigned long num;
244
245 num = pci_sun4v_iommu_demap(devhandle, HV_PCI_TSBID(0, entry),
246 npages);
247 entry += num;
248 npages -= num;
249 } while (npages != 0);
250
251 spin_unlock_irqrestore(&iommu->lock, flags);
252
253 order = get_order(size);
254 if (order < 10)
255 free_pages((unsigned long)cpu, order);
David S. Miller8f6a93a2006-02-09 21:32:07 -0800256}
257
258static dma_addr_t pci_4v_map_single(struct pci_dev *pdev, void *ptr, size_t sz, int direction)
259{
David S. Miller18397942006-02-10 00:08:26 -0800260 struct pcidev_cookie *pcp;
261 struct pci_iommu *iommu;
262 unsigned long flags, npages, oaddr;
David S. Miller7c8f4862006-02-13 21:50:27 -0800263 unsigned long i, base_paddr;
David S. Miller6a32fd42006-02-19 22:21:32 -0800264 u32 bus_addr, ret;
David S. Miller18397942006-02-10 00:08:26 -0800265 unsigned long prot;
266 long entry;
David S. Miller18397942006-02-10 00:08:26 -0800267
268 pcp = pdev->sysdata;
269 iommu = pcp->pbm->iommu;
David S. Miller18397942006-02-10 00:08:26 -0800270
271 if (unlikely(direction == PCI_DMA_NONE))
272 goto bad;
273
274 oaddr = (unsigned long)ptr;
275 npages = IO_PAGE_ALIGN(oaddr + sz) - (oaddr & IO_PAGE_MASK);
276 npages >>= IO_PAGE_SHIFT;
David S. Miller18397942006-02-10 00:08:26 -0800277
278 spin_lock_irqsave(&iommu->lock, flags);
279 entry = pci_arena_alloc(&iommu->arena, npages);
280 spin_unlock_irqrestore(&iommu->lock, flags);
281
282 if (unlikely(entry < 0L))
283 goto bad;
284
285 bus_addr = (iommu->page_table_map_base +
286 (entry << IO_PAGE_SHIFT));
287 ret = bus_addr | (oaddr & ~IO_PAGE_MASK);
288 base_paddr = __pa(oaddr & IO_PAGE_MASK);
289 prot = HV_PCI_MAP_ATTR_READ;
290 if (direction != PCI_DMA_TODEVICE)
291 prot |= HV_PCI_MAP_ATTR_WRITE;
292
David S. Miller6a32fd42006-02-19 22:21:32 -0800293 local_irq_save(flags);
David S. Miller18397942006-02-10 00:08:26 -0800294
David S. Miller6a32fd42006-02-19 22:21:32 -0800295 pci_iommu_batch_start(pdev, prot, entry);
David S. Miller18397942006-02-10 00:08:26 -0800296
David S. Miller6a32fd42006-02-19 22:21:32 -0800297 for (i = 0; i < npages; i++, base_paddr += IO_PAGE_SIZE) {
298 long err = pci_iommu_batch_add(base_paddr);
299 if (unlikely(err < 0L))
300 goto iommu_map_fail;
301 }
302 if (unlikely(pci_iommu_batch_end() < 0L))
303 goto iommu_map_fail;
David S. Miller18397942006-02-10 00:08:26 -0800304
David S. Miller6a32fd42006-02-19 22:21:32 -0800305 local_irq_restore(flags);
David S. Miller18397942006-02-10 00:08:26 -0800306
307 return ret;
308
309bad:
310 if (printk_ratelimit())
311 WARN_ON(1);
312 return PCI_DMA_ERROR_CODE;
David S. Miller6a32fd42006-02-19 22:21:32 -0800313
314iommu_map_fail:
315 /* Interrupts are disabled. */
316 spin_lock(&iommu->lock);
317 pci_arena_free(&iommu->arena, entry, npages);
318 spin_unlock_irqrestore(&iommu->lock, flags);
319
320 return PCI_DMA_ERROR_CODE;
David S. Miller8f6a93a2006-02-09 21:32:07 -0800321}
322
323static void pci_4v_unmap_single(struct pci_dev *pdev, dma_addr_t bus_addr, size_t sz, int direction)
324{
David S. Miller18397942006-02-10 00:08:26 -0800325 struct pcidev_cookie *pcp;
326 struct pci_iommu *iommu;
David S. Miller7c8f4862006-02-13 21:50:27 -0800327 unsigned long flags, npages;
David S. Miller18397942006-02-10 00:08:26 -0800328 long entry;
David S. Miller7c8f4862006-02-13 21:50:27 -0800329 u32 devhandle;
David S. Miller18397942006-02-10 00:08:26 -0800330
331 if (unlikely(direction == PCI_DMA_NONE)) {
332 if (printk_ratelimit())
333 WARN_ON(1);
334 return;
335 }
336
337 pcp = pdev->sysdata;
338 iommu = pcp->pbm->iommu;
339 devhandle = pcp->pbm->devhandle;
340
341 npages = IO_PAGE_ALIGN(bus_addr + sz) - (bus_addr & IO_PAGE_MASK);
342 npages >>= IO_PAGE_SHIFT;
343 bus_addr &= IO_PAGE_MASK;
344
345 spin_lock_irqsave(&iommu->lock, flags);
346
347 entry = (bus_addr - iommu->page_table_map_base) >> IO_PAGE_SHIFT;
348 pci_arena_free(&iommu->arena, entry, npages);
349
350 do {
351 unsigned long num;
352
353 num = pci_sun4v_iommu_demap(devhandle, HV_PCI_TSBID(0, entry),
354 npages);
355 entry += num;
356 npages -= num;
357 } while (npages != 0);
358
359 spin_unlock_irqrestore(&iommu->lock, flags);
360}
361
362#define SG_ENT_PHYS_ADDRESS(SG) \
363 (__pa(page_address((SG)->page)) + (SG)->offset)
364
David S. Miller6a32fd42006-02-19 22:21:32 -0800365static inline long fill_sg(long entry, struct pci_dev *pdev,
David S. Miller18397942006-02-10 00:08:26 -0800366 struct scatterlist *sg,
367 int nused, int nelems, unsigned long prot)
368{
369 struct scatterlist *dma_sg = sg;
370 struct scatterlist *sg_end = sg + nelems;
David S. Miller6a32fd42006-02-19 22:21:32 -0800371 unsigned long flags;
372 int i;
David S. Miller18397942006-02-10 00:08:26 -0800373
David S. Miller6a32fd42006-02-19 22:21:32 -0800374 local_irq_save(flags);
375
376 pci_iommu_batch_start(pdev, prot, entry);
377
David S. Miller18397942006-02-10 00:08:26 -0800378 for (i = 0; i < nused; i++) {
379 unsigned long pteval = ~0UL;
380 u32 dma_npages;
381
382 dma_npages = ((dma_sg->dma_address & (IO_PAGE_SIZE - 1UL)) +
383 dma_sg->dma_length +
384 ((IO_PAGE_SIZE - 1UL))) >> IO_PAGE_SHIFT;
385 do {
386 unsigned long offset;
387 signed int len;
388
389 /* If we are here, we know we have at least one
390 * more page to map. So walk forward until we
391 * hit a page crossing, and begin creating new
392 * mappings from that spot.
393 */
394 for (;;) {
395 unsigned long tmp;
396
397 tmp = SG_ENT_PHYS_ADDRESS(sg);
398 len = sg->length;
399 if (((tmp ^ pteval) >> IO_PAGE_SHIFT) != 0UL) {
400 pteval = tmp & IO_PAGE_MASK;
401 offset = tmp & (IO_PAGE_SIZE - 1UL);
402 break;
403 }
404 if (((tmp ^ (tmp + len - 1UL)) >> IO_PAGE_SHIFT) != 0UL) {
405 pteval = (tmp + IO_PAGE_SIZE) & IO_PAGE_MASK;
406 offset = 0UL;
407 len -= (IO_PAGE_SIZE - (tmp & (IO_PAGE_SIZE - 1UL)));
408 break;
409 }
410 sg++;
411 }
412
413 pteval = (pteval & IOPTE_PAGE);
414 while (len > 0) {
David S. Miller6a32fd42006-02-19 22:21:32 -0800415 long err;
416
417 err = pci_iommu_batch_add(pteval);
418 if (unlikely(err < 0L))
419 goto iommu_map_failed;
420
David S. Miller18397942006-02-10 00:08:26 -0800421 pteval += IO_PAGE_SIZE;
422 len -= (IO_PAGE_SIZE - offset);
423 offset = 0;
424 dma_npages--;
425 }
426
427 pteval = (pteval & IOPTE_PAGE) + len;
428 sg++;
429
430 /* Skip over any tail mappings we've fully mapped,
431 * adjusting pteval along the way. Stop when we
432 * detect a page crossing event.
433 */
434 while (sg < sg_end &&
435 (pteval << (64 - IO_PAGE_SHIFT)) != 0UL &&
436 (pteval == SG_ENT_PHYS_ADDRESS(sg)) &&
437 ((pteval ^
438 (SG_ENT_PHYS_ADDRESS(sg) + sg->length - 1UL)) >> IO_PAGE_SHIFT) == 0UL) {
439 pteval += sg->length;
440 sg++;
441 }
442 if ((pteval << (64 - IO_PAGE_SHIFT)) == 0UL)
443 pteval = ~0UL;
444 } while (dma_npages != 0);
445 dma_sg++;
446 }
447
David S. Miller6a32fd42006-02-19 22:21:32 -0800448 if (unlikely(pci_iommu_batch_end() < 0L))
449 goto iommu_map_failed;
David S. Miller18397942006-02-10 00:08:26 -0800450
David S. Miller6a32fd42006-02-19 22:21:32 -0800451 local_irq_restore(flags);
452 return 0;
David S. Miller18397942006-02-10 00:08:26 -0800453
David S. Miller6a32fd42006-02-19 22:21:32 -0800454iommu_map_failed:
455 local_irq_restore(flags);
456 return -1L;
David S. Miller8f6a93a2006-02-09 21:32:07 -0800457}
458
459static int pci_4v_map_sg(struct pci_dev *pdev, struct scatterlist *sglist, int nelems, int direction)
460{
David S. Miller18397942006-02-10 00:08:26 -0800461 struct pcidev_cookie *pcp;
462 struct pci_iommu *iommu;
David S. Miller7c8f4862006-02-13 21:50:27 -0800463 unsigned long flags, npages, prot;
David S. Miller6a32fd42006-02-19 22:21:32 -0800464 u32 dma_base;
David S. Miller18397942006-02-10 00:08:26 -0800465 struct scatterlist *sgtmp;
David S. Miller6a32fd42006-02-19 22:21:32 -0800466 long entry, err;
David S. Miller18397942006-02-10 00:08:26 -0800467 int used;
468
469 /* Fast path single entry scatterlists. */
470 if (nelems == 1) {
471 sglist->dma_address =
472 pci_4v_map_single(pdev,
473 (page_address(sglist->page) + sglist->offset),
474 sglist->length, direction);
475 if (unlikely(sglist->dma_address == PCI_DMA_ERROR_CODE))
476 return 0;
477 sglist->dma_length = sglist->length;
478 return 1;
479 }
480
481 pcp = pdev->sysdata;
482 iommu = pcp->pbm->iommu;
David S. Miller18397942006-02-10 00:08:26 -0800483
484 if (unlikely(direction == PCI_DMA_NONE))
485 goto bad;
486
487 /* Step 1: Prepare scatter list. */
488 npages = prepare_sg(sglist, nelems);
David S. Miller18397942006-02-10 00:08:26 -0800489
490 /* Step 2: Allocate a cluster and context, if necessary. */
491 spin_lock_irqsave(&iommu->lock, flags);
492 entry = pci_arena_alloc(&iommu->arena, npages);
493 spin_unlock_irqrestore(&iommu->lock, flags);
494
495 if (unlikely(entry < 0L))
496 goto bad;
497
498 dma_base = iommu->page_table_map_base +
499 (entry << IO_PAGE_SHIFT);
500
501 /* Step 3: Normalize DMA addresses. */
502 used = nelems;
503
504 sgtmp = sglist;
505 while (used && sgtmp->dma_length) {
506 sgtmp->dma_address += dma_base;
507 sgtmp++;
508 used--;
509 }
510 used = nelems - used;
511
512 /* Step 4: Create the mappings. */
513 prot = HV_PCI_MAP_ATTR_READ;
514 if (direction != PCI_DMA_TODEVICE)
515 prot |= HV_PCI_MAP_ATTR_WRITE;
516
David S. Miller6a32fd42006-02-19 22:21:32 -0800517 err = fill_sg(entry, pdev, sglist, used, nelems, prot);
518 if (unlikely(err < 0L))
519 goto iommu_map_failed;
David S. Miller18397942006-02-10 00:08:26 -0800520
521 return used;
522
523bad:
524 if (printk_ratelimit())
525 WARN_ON(1);
526 return 0;
David S. Miller6a32fd42006-02-19 22:21:32 -0800527
528iommu_map_failed:
529 spin_lock_irqsave(&iommu->lock, flags);
530 pci_arena_free(&iommu->arena, entry, npages);
531 spin_unlock_irqrestore(&iommu->lock, flags);
532
533 return 0;
David S. Miller8f6a93a2006-02-09 21:32:07 -0800534}
535
536static void pci_4v_unmap_sg(struct pci_dev *pdev, struct scatterlist *sglist, int nelems, int direction)
537{
David S. Miller18397942006-02-10 00:08:26 -0800538 struct pcidev_cookie *pcp;
539 struct pci_iommu *iommu;
David S. Miller7c8f4862006-02-13 21:50:27 -0800540 unsigned long flags, i, npages;
David S. Miller18397942006-02-10 00:08:26 -0800541 long entry;
David S. Miller7c8f4862006-02-13 21:50:27 -0800542 u32 devhandle, bus_addr;
David S. Miller18397942006-02-10 00:08:26 -0800543
544 if (unlikely(direction == PCI_DMA_NONE)) {
545 if (printk_ratelimit())
546 WARN_ON(1);
547 }
548
549 pcp = pdev->sysdata;
550 iommu = pcp->pbm->iommu;
551 devhandle = pcp->pbm->devhandle;
552
553 bus_addr = sglist->dma_address & IO_PAGE_MASK;
554
555 for (i = 1; i < nelems; i++)
556 if (sglist[i].dma_length == 0)
557 break;
558 i--;
559 npages = (IO_PAGE_ALIGN(sglist[i].dma_address + sglist[i].dma_length) -
560 bus_addr) >> IO_PAGE_SHIFT;
561
562 entry = ((bus_addr - iommu->page_table_map_base) >> IO_PAGE_SHIFT);
563
564 spin_lock_irqsave(&iommu->lock, flags);
565
566 pci_arena_free(&iommu->arena, entry, npages);
567
568 do {
569 unsigned long num;
570
571 num = pci_sun4v_iommu_demap(devhandle, HV_PCI_TSBID(0, entry),
572 npages);
573 entry += num;
574 npages -= num;
575 } while (npages != 0);
576
577 spin_unlock_irqrestore(&iommu->lock, flags);
David S. Miller8f6a93a2006-02-09 21:32:07 -0800578}
579
580static void pci_4v_dma_sync_single_for_cpu(struct pci_dev *pdev, dma_addr_t bus_addr, size_t sz, int direction)
581{
David S. Miller18397942006-02-10 00:08:26 -0800582 /* Nothing to do... */
David S. Miller8f6a93a2006-02-09 21:32:07 -0800583}
584
585static void pci_4v_dma_sync_sg_for_cpu(struct pci_dev *pdev, struct scatterlist *sglist, int nelems, int direction)
586{
David S. Miller18397942006-02-10 00:08:26 -0800587 /* Nothing to do... */
David S. Miller8f6a93a2006-02-09 21:32:07 -0800588}
589
590struct pci_iommu_ops pci_sun4v_iommu_ops = {
591 .alloc_consistent = pci_4v_alloc_consistent,
592 .free_consistent = pci_4v_free_consistent,
593 .map_single = pci_4v_map_single,
594 .unmap_single = pci_4v_unmap_single,
595 .map_sg = pci_4v_map_sg,
596 .unmap_sg = pci_4v_unmap_sg,
597 .dma_sync_single_for_cpu = pci_4v_dma_sync_single_for_cpu,
598 .dma_sync_sg_for_cpu = pci_4v_dma_sync_sg_for_cpu,
599};
600
David S. Millerbade5622006-02-09 22:05:54 -0800601/* SUN4V PCI configuration space accessors. */
602
David S. Miller46b30492006-06-10 01:06:25 -0700603struct pdev_entry {
604 struct pdev_entry *next;
605 u32 devhandle;
606 unsigned int bus;
607 unsigned int device;
608 unsigned int func;
609};
610
611#define PDEV_HTAB_SIZE 16
612#define PDEV_HTAB_MASK (PDEV_HTAB_SIZE - 1)
613static struct pdev_entry *pdev_htab[PDEV_HTAB_SIZE];
614
615static inline unsigned int pdev_hashfn(u32 devhandle, unsigned int bus, unsigned int device, unsigned int func)
David S. Miller059833e2006-02-12 23:49:18 -0800616{
David S. Miller46b30492006-06-10 01:06:25 -0700617 unsigned int val;
618
619 val = (devhandle ^ (devhandle >> 4));
620 val ^= bus;
621 val ^= device;
622 val ^= func;
623
624 return val & PDEV_HTAB_MASK;
625}
626
627static int pdev_htab_add(u32 devhandle, unsigned int bus, unsigned int device, unsigned int func)
628{
629 struct pdev_entry *p = kmalloc(sizeof(*p), GFP_KERNEL);
630 struct pdev_entry **slot;
631
632 if (!p)
633 return -ENOMEM;
634
635 slot = &pdev_htab[pdev_hashfn(devhandle, bus, device, func)];
636 p->next = *slot;
637 *slot = p;
638
639 p->devhandle = devhandle;
640 p->bus = bus;
641 p->device = device;
642 p->func = func;
643
644 return 0;
645}
646
647/* Recursively descend into the OBP device tree, rooted at toplevel_node,
648 * looking for a PCI device matching bus and devfn.
649 */
David S. Millere87dc352006-06-21 18:18:47 -0700650static int obp_find(struct device_node *toplevel_node, unsigned int bus, unsigned int devfn)
David S. Miller46b30492006-06-10 01:06:25 -0700651{
David S. Millere87dc352006-06-21 18:18:47 -0700652 toplevel_node = toplevel_node->child;
David S. Miller46b30492006-06-10 01:06:25 -0700653
David S. Millere87dc352006-06-21 18:18:47 -0700654 while (toplevel_node != NULL) {
655 struct linux_prom_pci_registers *regs;
656 struct property *prop;
657 int ret;
David S. Miller46b30492006-06-10 01:06:25 -0700658
David S. Millere87dc352006-06-21 18:18:47 -0700659 ret = obp_find(toplevel_node, bus, devfn);
David S. Miller46b30492006-06-10 01:06:25 -0700660 if (ret != 0)
661 return ret;
662
David S. Millere87dc352006-06-21 18:18:47 -0700663 prop = of_find_property(toplevel_node, "reg", NULL);
664 if (!prop)
David S. Miller46b30492006-06-10 01:06:25 -0700665 goto next_sibling;
666
David S. Millere87dc352006-06-21 18:18:47 -0700667 regs = prop->value;
668 if (((regs->phys_hi >> 16) & 0xff) == bus &&
669 ((regs->phys_hi >> 8) & 0xff) == devfn)
David S. Miller46b30492006-06-10 01:06:25 -0700670 break;
671
672 next_sibling:
David S. Millere87dc352006-06-21 18:18:47 -0700673 toplevel_node = toplevel_node->sibling;
David S. Miller987b6de2006-02-14 16:42:11 -0800674 }
675
David S. Millere87dc352006-06-21 18:18:47 -0700676 return toplevel_node != NULL;
David S. Miller46b30492006-06-10 01:06:25 -0700677}
678
679static int pdev_htab_populate(struct pci_pbm_info *pbm)
680{
David S. Miller46b30492006-06-10 01:06:25 -0700681 u32 devhandle = pbm->devhandle;
682 unsigned int bus;
683
684 for (bus = pbm->pci_first_busno; bus <= pbm->pci_last_busno; bus++) {
685 unsigned int devfn;
686
687 for (devfn = 0; devfn < 256; devfn++) {
688 unsigned int device = PCI_SLOT(devfn);
689 unsigned int func = PCI_FUNC(devfn);
690
David S. Millere87dc352006-06-21 18:18:47 -0700691 if (obp_find(pbm->prom_node, bus, devfn)) {
David S. Miller46b30492006-06-10 01:06:25 -0700692 int err = pdev_htab_add(devhandle, bus,
693 device, func);
694 if (err)
695 return err;
696 }
697 }
698 }
699
700 return 0;
701}
702
703static struct pdev_entry *pdev_find(u32 devhandle, unsigned int bus, unsigned int device, unsigned int func)
704{
705 struct pdev_entry *p;
706
707 p = pdev_htab[pdev_hashfn(devhandle, bus, device, func)];
708 while (p) {
709 if (p->devhandle == devhandle &&
710 p->bus == bus &&
711 p->device == device &&
712 p->func == func)
713 break;
714
715 p = p->next;
716 }
717
718 return p;
719}
720
721static inline int pci_sun4v_out_of_range(struct pci_pbm_info *pbm, unsigned int bus, unsigned int device, unsigned int func)
722{
David S. Miller059833e2006-02-12 23:49:18 -0800723 if (bus < pbm->pci_first_busno ||
724 bus > pbm->pci_last_busno)
725 return 1;
David S. Miller46b30492006-06-10 01:06:25 -0700726 return pdev_find(pbm->devhandle, bus, device, func) == NULL;
David S. Miller059833e2006-02-12 23:49:18 -0800727}
728
David S. Millerbade5622006-02-09 22:05:54 -0800729static int pci_sun4v_read_pci_cfg(struct pci_bus *bus_dev, unsigned int devfn,
730 int where, int size, u32 *value)
731{
David S. Miller7eae6422006-02-09 22:20:01 -0800732 struct pci_pbm_info *pbm = bus_dev->sysdata;
David S. Miller059833e2006-02-12 23:49:18 -0800733 u32 devhandle = pbm->devhandle;
David S. Miller7eae6422006-02-09 22:20:01 -0800734 unsigned int bus = bus_dev->number;
735 unsigned int device = PCI_SLOT(devfn);
736 unsigned int func = PCI_FUNC(devfn);
737 unsigned long ret;
738
David S. Miller987b6de2006-02-14 16:42:11 -0800739 if (pci_sun4v_out_of_range(pbm, bus, device, func)) {
David S. Miller059833e2006-02-12 23:49:18 -0800740 ret = ~0UL;
741 } else {
742 ret = pci_sun4v_config_get(devhandle,
743 HV_PCI_DEVICE_BUILD(bus, device, func),
744 where, size);
David S. Miller10804822006-02-13 18:09:44 -0800745#if 0
David S. Miller987b6de2006-02-14 16:42:11 -0800746 printk("rcfg: [%x:%x:%x:%d]=[%lx]\n",
David S. Miller10804822006-02-13 18:09:44 -0800747 devhandle, HV_PCI_DEVICE_BUILD(bus, device, func),
748 where, size, ret);
749#endif
David S. Miller059833e2006-02-12 23:49:18 -0800750 }
David S. Miller7eae6422006-02-09 22:20:01 -0800751 switch (size) {
752 case 1:
753 *value = ret & 0xff;
754 break;
755 case 2:
756 *value = ret & 0xffff;
757 break;
758 case 4:
759 *value = ret & 0xffffffff;
760 break;
761 };
762
763
764 return PCIBIOS_SUCCESSFUL;
David S. Millerbade5622006-02-09 22:05:54 -0800765}
766
767static int pci_sun4v_write_pci_cfg(struct pci_bus *bus_dev, unsigned int devfn,
768 int where, int size, u32 value)
769{
David S. Miller7eae6422006-02-09 22:20:01 -0800770 struct pci_pbm_info *pbm = bus_dev->sysdata;
David S. Miller059833e2006-02-12 23:49:18 -0800771 u32 devhandle = pbm->devhandle;
David S. Miller7eae6422006-02-09 22:20:01 -0800772 unsigned int bus = bus_dev->number;
773 unsigned int device = PCI_SLOT(devfn);
774 unsigned int func = PCI_FUNC(devfn);
775 unsigned long ret;
776
David S. Miller987b6de2006-02-14 16:42:11 -0800777 if (pci_sun4v_out_of_range(pbm, bus, device, func)) {
David S. Miller059833e2006-02-12 23:49:18 -0800778 /* Do nothing. */
779 } else {
780 ret = pci_sun4v_config_put(devhandle,
781 HV_PCI_DEVICE_BUILD(bus, device, func),
782 where, size, value);
David S. Miller10804822006-02-13 18:09:44 -0800783#if 0
David S. Miller987b6de2006-02-14 16:42:11 -0800784 printk("wcfg: [%x:%x:%x:%d] v[%x] == [%lx]\n",
David S. Miller10804822006-02-13 18:09:44 -0800785 devhandle, HV_PCI_DEVICE_BUILD(bus, device, func),
786 where, size, value, ret);
787#endif
David S. Miller059833e2006-02-12 23:49:18 -0800788 }
David S. Miller7eae6422006-02-09 22:20:01 -0800789 return PCIBIOS_SUCCESSFUL;
David S. Millerbade5622006-02-09 22:05:54 -0800790}
791
792static struct pci_ops pci_sun4v_ops = {
793 .read = pci_sun4v_read_pci_cfg,
794 .write = pci_sun4v_write_pci_cfg,
795};
796
797
David S. Millerc2609262006-02-12 22:18:52 -0800798static void pbm_scan_bus(struct pci_controller_info *p,
799 struct pci_pbm_info *pbm)
800{
801 struct pcidev_cookie *cookie = kmalloc(sizeof(*cookie), GFP_KERNEL);
802
803 if (!cookie) {
804 prom_printf("%s: Critical allocation failure.\n", pbm->name);
805 prom_halt();
806 }
807
808 /* All we care about is the PBM. */
809 memset(cookie, 0, sizeof(*cookie));
810 cookie->pbm = pbm;
811
David S. Miller987b6de2006-02-14 16:42:11 -0800812 pbm->pci_bus = pci_scan_bus(pbm->pci_first_busno, p->pci_ops, pbm);
David S. Miller10804822006-02-13 18:09:44 -0800813#if 0
David S. Millerc2609262006-02-12 22:18:52 -0800814 pci_fixup_host_bridge_self(pbm->pci_bus);
815 pbm->pci_bus->self->sysdata = cookie;
David S. Miller10804822006-02-13 18:09:44 -0800816#endif
David S. Miller10804822006-02-13 18:09:44 -0800817 pci_fill_in_pbm_cookies(pbm->pci_bus, pbm,
David S. Millere87dc352006-06-21 18:18:47 -0700818 pbm->prom_node->node);
David S. Millerc2609262006-02-12 22:18:52 -0800819 pci_record_assignments(pbm, pbm->pci_bus);
820 pci_assign_unassigned(pbm, pbm->pci_bus);
821 pci_fixup_irq(pbm, pbm->pci_bus);
822 pci_determine_66mhz_disposition(pbm, pbm->pci_bus);
823 pci_setup_busmastering(pbm, pbm->pci_bus);
824}
825
David S. Millerbade5622006-02-09 22:05:54 -0800826static void pci_sun4v_scan_bus(struct pci_controller_info *p)
827{
David S. Millere87dc352006-06-21 18:18:47 -0700828 struct property *prop;
829 struct device_node *dp;
830
831 if ((dp = p->pbm_A.prom_node) != NULL) {
832 prop = of_find_property(dp, "66mhz-capable", NULL);
833 p->pbm_A.is_66mhz_capable = (prop != NULL);
David S. Millerc2609262006-02-12 22:18:52 -0800834
835 pbm_scan_bus(p, &p->pbm_A);
836 }
David S. Millere87dc352006-06-21 18:18:47 -0700837 if ((dp = p->pbm_B.prom_node) != NULL) {
838 prop = of_find_property(dp, "66mhz-capable", NULL);
839 p->pbm_B.is_66mhz_capable = (prop != NULL);
David S. Millerc2609262006-02-12 22:18:52 -0800840
841 pbm_scan_bus(p, &p->pbm_B);
842 }
843
844 /* XXX register error interrupt handlers XXX */
David S. Millerbade5622006-02-09 22:05:54 -0800845}
846
847static unsigned int pci_sun4v_irq_build(struct pci_pbm_info *pbm,
848 struct pci_dev *pdev,
David S. Millere3999572006-02-13 18:16:10 -0800849 unsigned int devino)
David S. Millerbade5622006-02-09 22:05:54 -0800850{
David S. Miller10804822006-02-13 18:09:44 -0800851 u32 devhandle = pbm->devhandle;
David S. Miller10804822006-02-13 18:09:44 -0800852
David S. Millere18e2a02006-06-20 01:23:32 -0700853 return sun4v_build_irq(devhandle, devino);
David S. Millerbade5622006-02-09 22:05:54 -0800854}
855
David S. Millerbade5622006-02-09 22:05:54 -0800856static void pci_sun4v_base_address_update(struct pci_dev *pdev, int resource)
857{
858 struct pcidev_cookie *pcp = pdev->sysdata;
859 struct pci_pbm_info *pbm = pcp->pbm;
860 struct resource *res, *root;
861 u32 reg;
862 int where, size, is_64bit;
863
864 res = &pdev->resource[resource];
865 if (resource < 6) {
866 where = PCI_BASE_ADDRESS_0 + (resource * 4);
867 } else if (resource == PCI_ROM_RESOURCE) {
868 where = pdev->rom_base_reg;
869 } else {
870 /* Somebody might have asked allocation of a non-standard resource */
871 return;
872 }
873
David S. Millerc2609262006-02-12 22:18:52 -0800874 /* XXX 64-bit MEM handling is not %100 correct... XXX */
David S. Millerbade5622006-02-09 22:05:54 -0800875 is_64bit = 0;
876 if (res->flags & IORESOURCE_IO)
877 root = &pbm->io_space;
878 else {
879 root = &pbm->mem_space;
880 if ((res->flags & PCI_BASE_ADDRESS_MEM_TYPE_MASK)
881 == PCI_BASE_ADDRESS_MEM_TYPE_64)
882 is_64bit = 1;
883 }
884
885 size = res->end - res->start;
886 pci_read_config_dword(pdev, where, &reg);
887 reg = ((reg & size) |
888 (((u32)(res->start - root->start)) & ~size));
889 if (resource == PCI_ROM_RESOURCE) {
890 reg |= PCI_ROM_ADDRESS_ENABLE;
891 res->flags |= IORESOURCE_ROM_ENABLE;
892 }
893 pci_write_config_dword(pdev, where, reg);
894
895 /* This knows that the upper 32-bits of the address
896 * must be zero. Our PCI common layer enforces this.
897 */
898 if (is_64bit)
899 pci_write_config_dword(pdev, where + 4, 0);
900}
901
David S. Millerbade5622006-02-09 22:05:54 -0800902static void pci_sun4v_resource_adjust(struct pci_dev *pdev,
903 struct resource *res,
904 struct resource *root)
905{
906 res->start += root->start;
907 res->end += root->start;
908}
909
910/* Use ranges property to determine where PCI MEM, I/O, and Config
911 * space are for this PCI bus module.
912 */
913static void pci_sun4v_determine_mem_io_space(struct pci_pbm_info *pbm)
914{
David S. Miller221b2fb2006-02-11 23:38:00 -0800915 int i, saw_mem, saw_io;
David S. Millerbade5622006-02-09 22:05:54 -0800916
David S. Miller221b2fb2006-02-11 23:38:00 -0800917 saw_mem = saw_io = 0;
David S. Millerbade5622006-02-09 22:05:54 -0800918 for (i = 0; i < pbm->num_pbm_ranges; i++) {
919 struct linux_prom_pci_ranges *pr = &pbm->pbm_ranges[i];
920 unsigned long a;
921 int type;
922
923 type = (pr->child_phys_hi >> 24) & 0x3;
924 a = (((unsigned long)pr->parent_phys_hi << 32UL) |
925 ((unsigned long)pr->parent_phys_lo << 0UL));
926
927 switch (type) {
David S. Millerbade5622006-02-09 22:05:54 -0800928 case 1:
929 /* 16-bit IO space, 16MB */
930 pbm->io_space.start = a;
931 pbm->io_space.end = a + ((16UL*1024UL*1024UL) - 1UL);
932 pbm->io_space.flags = IORESOURCE_IO;
933 saw_io = 1;
934 break;
935
936 case 2:
937 /* 32-bit MEM space, 2GB */
938 pbm->mem_space.start = a;
939 pbm->mem_space.end = a + (0x80000000UL - 1UL);
940 pbm->mem_space.flags = IORESOURCE_MEM;
941 saw_mem = 1;
942 break;
943
David S. Millerc2609262006-02-12 22:18:52 -0800944 case 3:
945 /* XXX 64-bit MEM handling XXX */
946
David S. Millerbade5622006-02-09 22:05:54 -0800947 default:
948 break;
949 };
950 }
951
David S. Miller221b2fb2006-02-11 23:38:00 -0800952 if (!saw_io || !saw_mem) {
David S. Millerbade5622006-02-09 22:05:54 -0800953 prom_printf("%s: Fatal error, missing %s PBM range.\n",
954 pbm->name,
David S. Miller221b2fb2006-02-11 23:38:00 -0800955 (!saw_io ? "IO" : "MEM"));
David S. Millerbade5622006-02-09 22:05:54 -0800956 prom_halt();
957 }
958
David S. Miller221b2fb2006-02-11 23:38:00 -0800959 printk("%s: PCI IO[%lx] MEM[%lx]\n",
David S. Millerbade5622006-02-09 22:05:54 -0800960 pbm->name,
David S. Millerbade5622006-02-09 22:05:54 -0800961 pbm->io_space.start,
962 pbm->mem_space.start);
963}
964
965static void pbm_register_toplevel_resources(struct pci_controller_info *p,
966 struct pci_pbm_info *pbm)
967{
968 pbm->io_space.name = pbm->mem_space.name = pbm->name;
969
970 request_resource(&ioport_resource, &pbm->io_space);
971 request_resource(&iomem_resource, &pbm->mem_space);
972 pci_register_legacy_regions(&pbm->io_space,
973 &pbm->mem_space);
974}
975
David S. Millere7a04532006-02-15 22:25:27 -0800976static unsigned long probe_existing_entries(struct pci_pbm_info *pbm,
977 struct pci_iommu *iommu)
David S. Miller18397942006-02-10 00:08:26 -0800978{
979 struct pci_iommu_arena *arena = &iommu->arena;
David S. Millere7a04532006-02-15 22:25:27 -0800980 unsigned long i, cnt = 0;
David S. Miller7c8f4862006-02-13 21:50:27 -0800981 u32 devhandle;
David S. Miller18397942006-02-10 00:08:26 -0800982
983 devhandle = pbm->devhandle;
984 for (i = 0; i < arena->limit; i++) {
985 unsigned long ret, io_attrs, ra;
986
987 ret = pci_sun4v_iommu_getmap(devhandle,
988 HV_PCI_TSBID(0, i),
989 &io_attrs, &ra);
David S. Millere7a04532006-02-15 22:25:27 -0800990 if (ret == HV_EOK) {
David S. Millerc2a5a462006-06-22 00:01:56 -0700991 if (page_in_phys_avail(ra)) {
992 pci_sun4v_iommu_demap(devhandle,
993 HV_PCI_TSBID(0, i), 1);
994 } else {
995 cnt++;
996 __set_bit(i, arena->map);
997 }
David S. Millere7a04532006-02-15 22:25:27 -0800998 }
David S. Miller18397942006-02-10 00:08:26 -0800999 }
David S. Millere7a04532006-02-15 22:25:27 -08001000
1001 return cnt;
David S. Miller18397942006-02-10 00:08:26 -08001002}
1003
David S. Millerbade5622006-02-09 22:05:54 -08001004static void pci_sun4v_iommu_init(struct pci_pbm_info *pbm)
1005{
David S. Miller18397942006-02-10 00:08:26 -08001006 struct pci_iommu *iommu = pbm->iommu;
David S. Millere87dc352006-06-21 18:18:47 -07001007 struct property *prop;
David S. Miller18397942006-02-10 00:08:26 -08001008 unsigned long num_tsb_entries, sz;
1009 u32 vdma[2], dma_mask, dma_offset;
David S. Millere87dc352006-06-21 18:18:47 -07001010 int tsbsize;
David S. Miller18397942006-02-10 00:08:26 -08001011
David S. Millere87dc352006-06-21 18:18:47 -07001012 prop = of_find_property(pbm->prom_node, "virtual-dma", NULL);
1013 if (prop) {
1014 u32 *val = prop->value;
1015
1016 vdma[0] = val[0];
1017 vdma[1] = val[1];
1018 } else {
David S. Miller18397942006-02-10 00:08:26 -08001019 /* No property, use default values. */
1020 vdma[0] = 0x80000000;
1021 vdma[1] = 0x80000000;
1022 }
1023
1024 dma_mask = vdma[0];
1025 switch (vdma[1]) {
1026 case 0x20000000:
1027 dma_mask |= 0x1fffffff;
1028 tsbsize = 64;
1029 break;
1030
1031 case 0x40000000:
1032 dma_mask |= 0x3fffffff;
1033 tsbsize = 128;
1034 break;
1035
1036 case 0x80000000:
1037 dma_mask |= 0x7fffffff;
David S. Millere7a04532006-02-15 22:25:27 -08001038 tsbsize = 256;
David S. Miller18397942006-02-10 00:08:26 -08001039 break;
1040
1041 default:
1042 prom_printf("PCI-SUN4V: strange virtual-dma size.\n");
1043 prom_halt();
1044 };
1045
David S. Millere7a04532006-02-15 22:25:27 -08001046 tsbsize *= (8 * 1024);
1047
David S. Miller18397942006-02-10 00:08:26 -08001048 num_tsb_entries = tsbsize / sizeof(iopte_t);
1049
1050 dma_offset = vdma[0];
1051
1052 /* Setup initial software IOMMU state. */
1053 spin_lock_init(&iommu->lock);
1054 iommu->ctx_lowest_free = 1;
1055 iommu->page_table_map_base = dma_offset;
1056 iommu->dma_addr_mask = dma_mask;
1057
1058 /* Allocate and initialize the free area map. */
1059 sz = num_tsb_entries / 8;
1060 sz = (sz + 7UL) & ~7UL;
1061 iommu->arena.map = kmalloc(sz, GFP_KERNEL);
1062 if (!iommu->arena.map) {
1063 prom_printf("PCI_IOMMU: Error, kmalloc(arena.map) failed.\n");
1064 prom_halt();
1065 }
1066 memset(iommu->arena.map, 0, sz);
1067 iommu->arena.limit = num_tsb_entries;
1068
David S. Millere7a04532006-02-15 22:25:27 -08001069 sz = probe_existing_entries(pbm, iommu);
David S. Millerc2a5a462006-06-22 00:01:56 -07001070 if (sz)
1071 printk("%s: Imported %lu TSB entries from OBP\n",
1072 pbm->name, sz);
David S. Millerbade5622006-02-09 22:05:54 -08001073}
1074
David S. Miller10804822006-02-13 18:09:44 -08001075static void pci_sun4v_get_bus_range(struct pci_pbm_info *pbm)
1076{
David S. Millere87dc352006-06-21 18:18:47 -07001077 struct property *prop;
1078 unsigned int *busrange;
David S. Miller10804822006-02-13 18:09:44 -08001079
David S. Millere87dc352006-06-21 18:18:47 -07001080 prop = of_find_property(pbm->prom_node, "bus-range", NULL);
1081
1082 busrange = prop->value;
David S. Miller10804822006-02-13 18:09:44 -08001083
1084 pbm->pci_first_busno = busrange[0];
1085 pbm->pci_last_busno = busrange[1];
1086
1087}
1088
David S. Millere87dc352006-06-21 18:18:47 -07001089static void pci_sun4v_pbm_init(struct pci_controller_info *p, struct device_node *dp, u32 devhandle)
David S. Millerbade5622006-02-09 22:05:54 -08001090{
1091 struct pci_pbm_info *pbm;
David S. Millere87dc352006-06-21 18:18:47 -07001092 struct property *prop;
1093 int len, i;
David S. Millerbade5622006-02-09 22:05:54 -08001094
David S. Miller38337892006-02-12 22:06:53 -08001095 if (devhandle & 0x40)
1096 pbm = &p->pbm_B;
1097 else
1098 pbm = &p->pbm_A;
David S. Millerbade5622006-02-09 22:05:54 -08001099
1100 pbm->parent = p;
David S. Millere87dc352006-06-21 18:18:47 -07001101 pbm->prom_node = dp;
David S. Millerbade5622006-02-09 22:05:54 -08001102 pbm->pci_first_slot = 1;
1103
David S. Miller38337892006-02-12 22:06:53 -08001104 pbm->devhandle = devhandle;
David S. Millerbade5622006-02-09 22:05:54 -08001105
David S. Millere87dc352006-06-21 18:18:47 -07001106 pbm->name = dp->full_name;
David S. Millerbade5622006-02-09 22:05:54 -08001107
David S. Millere87dc352006-06-21 18:18:47 -07001108 printk("%s: SUN4V PCI Bus Module\n", pbm->name);
David S. Millerbade5622006-02-09 22:05:54 -08001109
David S. Millere87dc352006-06-21 18:18:47 -07001110 prop = of_find_property(dp, "ranges", &len);
1111 pbm->pbm_ranges = prop->value;
David S. Millerbade5622006-02-09 22:05:54 -08001112 pbm->num_pbm_ranges =
David S. Millere87dc352006-06-21 18:18:47 -07001113 (len / sizeof(struct linux_prom_pci_ranges));
David S. Millerbade5622006-02-09 22:05:54 -08001114
David S. Miller38337892006-02-12 22:06:53 -08001115 /* Mask out the top 8 bits of the ranges, leaving the real
1116 * physical address.
1117 */
1118 for (i = 0; i < pbm->num_pbm_ranges; i++)
1119 pbm->pbm_ranges[i].parent_phys_hi &= 0x0fffffff;
1120
David S. Millerbade5622006-02-09 22:05:54 -08001121 pci_sun4v_determine_mem_io_space(pbm);
1122 pbm_register_toplevel_resources(p, pbm);
1123
David S. Millere87dc352006-06-21 18:18:47 -07001124 prop = of_find_property(dp, "interrupt-map", &len);
1125 pbm->pbm_intmap = prop->value;
1126 pbm->num_pbm_intmap =
1127 (len / sizeof(struct linux_prom_pci_intmap));
David S. Miller329c68b2006-02-14 22:20:41 -08001128
David S. Millere87dc352006-06-21 18:18:47 -07001129 prop = of_find_property(dp, "interrupt-map-mask", NULL);
1130 pbm->pbm_intmask = prop->value;
David S. Millerbade5622006-02-09 22:05:54 -08001131
David S. Miller10804822006-02-13 18:09:44 -08001132 pci_sun4v_get_bus_range(pbm);
David S. Millerbade5622006-02-09 22:05:54 -08001133 pci_sun4v_iommu_init(pbm);
David S. Miller46b30492006-06-10 01:06:25 -07001134
1135 pdev_htab_populate(pbm);
David S. Millerbade5622006-02-09 22:05:54 -08001136}
1137
David S. Millere87dc352006-06-21 18:18:47 -07001138void sun4v_pci_init(struct device_node *dp, char *model_name)
David S. Miller8f6a93a2006-02-09 21:32:07 -08001139{
David S. Millerbade5622006-02-09 22:05:54 -08001140 struct pci_controller_info *p;
1141 struct pci_iommu *iommu;
David S. Millere87dc352006-06-21 18:18:47 -07001142 struct property *prop;
1143 struct linux_prom64_registers *regs;
David S. Miller7c8f4862006-02-13 21:50:27 -08001144 u32 devhandle;
1145 int i;
David S. Miller38337892006-02-12 22:06:53 -08001146
David S. Millere87dc352006-06-21 18:18:47 -07001147 prop = of_find_property(dp, "reg", NULL);
1148 regs = prop->value;
1149
1150 devhandle = (regs->phys_addr >> 32UL) & 0x0fffffff;
David S. Miller38337892006-02-12 22:06:53 -08001151
1152 for (p = pci_controller_root; p; p = p->next) {
1153 struct pci_pbm_info *pbm;
1154
1155 if (p->pbm_A.prom_node && p->pbm_B.prom_node)
1156 continue;
1157
1158 pbm = (p->pbm_A.prom_node ?
1159 &p->pbm_A :
1160 &p->pbm_B);
1161
David S. Miller0b522492006-02-12 22:29:36 -08001162 if (pbm->devhandle == (devhandle ^ 0x40)) {
David S. Millere87dc352006-06-21 18:18:47 -07001163 pci_sun4v_pbm_init(p, dp, devhandle);
David S. Miller0b522492006-02-12 22:29:36 -08001164 return;
1165 }
David S. Miller38337892006-02-12 22:06:53 -08001166 }
David S. Millerbade5622006-02-09 22:05:54 -08001167
KAMEZAWA Hiroyukia283a522006-04-10 22:52:52 -07001168 for_each_possible_cpu(i) {
David S. Miller7c8f4862006-02-13 21:50:27 -08001169 unsigned long page = get_zeroed_page(GFP_ATOMIC);
1170
1171 if (!page)
1172 goto fatal_memory_error;
1173
David S. Miller6a32fd42006-02-19 22:21:32 -08001174 per_cpu(pci_iommu_batch, i).pglist = (u64 *) page;
David S. Millerbade5622006-02-09 22:05:54 -08001175 }
David S. Miller7c8f4862006-02-13 21:50:27 -08001176
1177 p = kmalloc(sizeof(struct pci_controller_info), GFP_ATOMIC);
1178 if (!p)
1179 goto fatal_memory_error;
1180
David S. Millerbade5622006-02-09 22:05:54 -08001181 memset(p, 0, sizeof(*p));
1182
1183 iommu = kmalloc(sizeof(struct pci_iommu), GFP_ATOMIC);
David S. Miller7c8f4862006-02-13 21:50:27 -08001184 if (!iommu)
1185 goto fatal_memory_error;
1186
David S. Millerbade5622006-02-09 22:05:54 -08001187 memset(iommu, 0, sizeof(*iommu));
1188 p->pbm_A.iommu = iommu;
1189
1190 iommu = kmalloc(sizeof(struct pci_iommu), GFP_ATOMIC);
David S. Miller7c8f4862006-02-13 21:50:27 -08001191 if (!iommu)
1192 goto fatal_memory_error;
1193
David S. Millerbade5622006-02-09 22:05:54 -08001194 memset(iommu, 0, sizeof(*iommu));
1195 p->pbm_B.iommu = iommu;
1196
1197 p->next = pci_controller_root;
1198 pci_controller_root = p;
1199
1200 p->index = pci_num_controllers++;
1201 p->pbms_same_domain = 0;
1202
1203 p->scan_bus = pci_sun4v_scan_bus;
1204 p->irq_build = pci_sun4v_irq_build;
1205 p->base_address_update = pci_sun4v_base_address_update;
1206 p->resource_adjust = pci_sun4v_resource_adjust;
1207 p->pci_ops = &pci_sun4v_ops;
1208
1209 /* Like PSYCHO and SCHIZO we have a 2GB aligned area
1210 * for memory space.
1211 */
1212 pci_memspace_mask = 0x7fffffffUL;
1213
David S. Millere87dc352006-06-21 18:18:47 -07001214 pci_sun4v_pbm_init(p, dp, devhandle);
David S. Miller7c8f4862006-02-13 21:50:27 -08001215 return;
1216
1217fatal_memory_error:
1218 prom_printf("SUN4V_PCI: Fatal memory allocation error.\n");
1219 prom_halt();
David S. Miller8f6a93a2006-02-09 21:32:07 -08001220}