blob: 06f567faf993fed8b99ffb00034ab1ae70828d1b [file] [log] [blame]
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +05301/*
2 * linux/arch/arm/mach-omap2/cpuidle34xx.c
3 *
4 * OMAP3 CPU IDLE Routines
5 *
6 * Copyright (C) 2008 Texas Instruments, Inc.
7 * Rajendra Nayak <rnayak@ti.com>
8 *
9 * Copyright (C) 2007 Texas Instruments, Inc.
10 * Karthik Dasu <karthik-dp@ti.com>
11 *
12 * Copyright (C) 2006 Nokia Corporation
13 * Tony Lindgren <tony@atomide.com>
14 *
15 * Copyright (C) 2005 Texas Instruments, Inc.
16 * Richard Woodruff <r-woodruff2@ti.com>
17 *
18 * Based on pm.c for omap2
19 *
20 * This program is free software; you can redistribute it and/or modify
21 * it under the terms of the GNU General Public License version 2 as
22 * published by the Free Software Foundation.
23 */
24
Tero Kristocf228542009-03-20 15:21:02 +020025#include <linux/sched.h>
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +053026#include <linux/cpuidle.h>
Kevin Hilman5698eb42011-11-07 15:58:40 -080027#include <linux/export.h>
Santosh Shilimkarff819da2011-09-03 22:38:27 +053028#include <linux/cpu_pm.h>
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +053029
Paul Walmsley72e06d02010-12-21 21:05:16 -070030#include "powerdomain.h"
Paul Walmsley1540f2142010-12-21 21:05:15 -070031#include "clockdomain.h"
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +053032
Kevin Hilmanc98e2232008-10-28 17:30:07 -070033#include "pm.h"
Paul Walmsley4814ced2010-10-08 11:40:20 -060034#include "control.h"
Santosh Shilimkarba8bb182011-12-05 09:46:24 +010035#include "common.h"
Kevin Hilmanc98e2232008-10-28 17:30:07 -070036
Jean Pihetbadc3032011-05-09 12:02:14 +020037/* Mach specific information to be recorded in the C-state driver_data */
38struct omap3_idle_statedata {
Paul Walmsleyfd6b42a2013-01-26 00:58:12 -070039 u8 mpu_state;
40 u8 core_state;
41 u8 per_min_state;
Paul Walmsley1cd96472013-01-26 00:58:13 -070042 u8 flags;
Jean Pihetbadc3032011-05-09 12:02:14 +020043};
Daniel Lezcano0c2487f2012-04-24 16:05:33 +020044
Paul Walmsley9db316b2012-12-15 01:39:19 -070045static struct powerdomain *mpu_pd, *core_pd, *per_pd, *cam_pd;
46
Paul Walmsleyfd6b42a2013-01-26 00:58:12 -070047/*
Paul Walmsley1cd96472013-01-26 00:58:13 -070048 * Possible flag bits for struct omap3_idle_statedata.flags:
49 *
50 * OMAP_CPUIDLE_CX_NO_CLKDM_IDLE: don't allow the MPU clockdomain to go
51 * inactive. This in turn prevents the MPU DPLL from entering autoidle
52 * mode, so wakeup latency is greatly reduced, at the cost of additional
53 * energy consumption. This also prevents the CORE clockdomain from
54 * entering idle.
55 */
56#define OMAP_CPUIDLE_CX_NO_CLKDM_IDLE BIT(0)
57
58/*
Paul Walmsleyfd6b42a2013-01-26 00:58:12 -070059 * Prevent PER OFF if CORE is not in RETention or OFF as this would
60 * disable PER wakeups completely.
61 */
Daniel Lezcano97abc492012-04-24 16:05:37 +020062static struct omap3_idle_statedata omap3_idle_data[] = {
Daniel Lezcano88c377d2012-04-24 16:05:34 +020063 {
64 .mpu_state = PWRDM_POWER_ON,
65 .core_state = PWRDM_POWER_ON,
Paul Walmsleyfd6b42a2013-01-26 00:58:12 -070066 /* In C1 do not allow PER state lower than CORE state */
67 .per_min_state = PWRDM_POWER_ON,
Paul Walmsley1cd96472013-01-26 00:58:13 -070068 .flags = OMAP_CPUIDLE_CX_NO_CLKDM_IDLE,
Daniel Lezcano88c377d2012-04-24 16:05:34 +020069 },
70 {
71 .mpu_state = PWRDM_POWER_ON,
72 .core_state = PWRDM_POWER_ON,
Paul Walmsleyfd6b42a2013-01-26 00:58:12 -070073 .per_min_state = PWRDM_POWER_RET,
Daniel Lezcano88c377d2012-04-24 16:05:34 +020074 },
75 {
76 .mpu_state = PWRDM_POWER_RET,
77 .core_state = PWRDM_POWER_ON,
Paul Walmsleyfd6b42a2013-01-26 00:58:12 -070078 .per_min_state = PWRDM_POWER_RET,
Daniel Lezcano88c377d2012-04-24 16:05:34 +020079 },
80 {
81 .mpu_state = PWRDM_POWER_OFF,
82 .core_state = PWRDM_POWER_ON,
Paul Walmsleyfd6b42a2013-01-26 00:58:12 -070083 .per_min_state = PWRDM_POWER_RET,
Daniel Lezcano88c377d2012-04-24 16:05:34 +020084 },
85 {
86 .mpu_state = PWRDM_POWER_RET,
87 .core_state = PWRDM_POWER_RET,
Paul Walmsleyfd6b42a2013-01-26 00:58:12 -070088 .per_min_state = PWRDM_POWER_OFF,
Daniel Lezcano88c377d2012-04-24 16:05:34 +020089 },
90 {
91 .mpu_state = PWRDM_POWER_OFF,
92 .core_state = PWRDM_POWER_RET,
Paul Walmsleyfd6b42a2013-01-26 00:58:12 -070093 .per_min_state = PWRDM_POWER_OFF,
Daniel Lezcano88c377d2012-04-24 16:05:34 +020094 },
95 {
96 .mpu_state = PWRDM_POWER_OFF,
97 .core_state = PWRDM_POWER_OFF,
Paul Walmsleyfd6b42a2013-01-26 00:58:12 -070098 .per_min_state = PWRDM_POWER_OFF,
Daniel Lezcano88c377d2012-04-24 16:05:34 +020099 },
100};
Jean Pihetbadc3032011-05-09 12:02:14 +0200101
Paul Walmsley9db316b2012-12-15 01:39:19 -0700102/* Private functions */
Kevin Hilmanbb4de3d2009-12-15 16:37:18 -0800103
Robert Lee6da45dc2012-03-20 15:22:46 -0500104static int __omap3_enter_idle(struct cpuidle_device *dev,
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530105 struct cpuidle_driver *drv,
Deepthi Dharware978aa72011-10-28 16:20:09 +0530106 int index)
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530107{
Daniel Lezcano6622ac52012-04-24 16:05:35 +0200108 struct omap3_idle_statedata *cx = &omap3_idle_data[index];
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530109
Tero Kristocf228542009-03-20 15:21:02 +0200110 if (omap_irq_pending() || need_resched())
Rajendra Nayak20b01662008-10-08 17:31:22 +0530111 goto return_sleep_time;
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530112
Jean Pihetbadc3032011-05-09 12:02:14 +0200113 /* Deny idle for C1 */
Paul Walmsley1cd96472013-01-26 00:58:13 -0700114 if (cx->flags & OMAP_CPUIDLE_CX_NO_CLKDM_IDLE) {
Jean Pihet05011f72012-06-01 17:11:08 +0200115 clkdm_deny_idle(mpu_pd->pwrdm_clkdms[0]);
Paul Walmsley1cd96472013-01-26 00:58:13 -0700116 } else {
117 pwrdm_set_next_pwrst(mpu_pd, cx->mpu_state);
118 pwrdm_set_next_pwrst(core_pd, cx->core_state);
Peter 'p2' De Schrijver06d8f062009-03-13 18:19:16 +0200119 }
120
Santosh Shilimkarff819da2011-09-03 22:38:27 +0530121 /*
122 * Call idle CPU PM enter notifier chain so that
123 * VFP context is saved.
124 */
Paul Walmsley1cd96472013-01-26 00:58:13 -0700125 if (cx->mpu_state == PWRDM_POWER_OFF)
Santosh Shilimkarff819da2011-09-03 22:38:27 +0530126 cpu_pm_enter();
127
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530128 /* Execute ARM wfi */
129 omap_sram_idle();
130
Santosh Shilimkarff819da2011-09-03 22:38:27 +0530131 /*
132 * Call idle CPU PM enter notifier chain to restore
133 * VFP context.
134 */
Paul Walmsley1cd96472013-01-26 00:58:13 -0700135 if (cx->mpu_state == PWRDM_POWER_OFF &&
136 pwrdm_read_prev_pwrst(mpu_pd) == PWRDM_POWER_OFF)
Santosh Shilimkarff819da2011-09-03 22:38:27 +0530137 cpu_pm_exit();
138
Jean Pihetbadc3032011-05-09 12:02:14 +0200139 /* Re-allow idle for C1 */
Paul Walmsley1cd96472013-01-26 00:58:13 -0700140 if (cx->flags & OMAP_CPUIDLE_CX_NO_CLKDM_IDLE)
Jean Pihet05011f72012-06-01 17:11:08 +0200141 clkdm_allow_idle(mpu_pd->pwrdm_clkdms[0]);
Peter 'p2' De Schrijver06d8f062009-03-13 18:19:16 +0200142
Rajendra Nayak20b01662008-10-08 17:31:22 +0530143return_sleep_time:
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530144
Deepthi Dharware978aa72011-10-28 16:20:09 +0530145 return index;
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530146}
147
148/**
Robert Lee6da45dc2012-03-20 15:22:46 -0500149 * omap3_enter_idle - Programs OMAP3 to enter the specified state
150 * @dev: cpuidle device
151 * @drv: cpuidle driver
152 * @index: the index of state to be entered
153 *
154 * Called from the CPUidle framework to program the device to the
155 * specified target state selected by the governor.
156 */
157static inline int omap3_enter_idle(struct cpuidle_device *dev,
158 struct cpuidle_driver *drv,
159 int index)
160{
161 return cpuidle_wrap_enter(dev, drv, index, __omap3_enter_idle);
162}
163
164/**
Jean Pihet04908912011-05-09 12:02:16 +0200165 * next_valid_state - Find next valid C-state
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530166 * @dev: cpuidle device
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530167 * @drv: cpuidle driver
Deepthi Dharware978aa72011-10-28 16:20:09 +0530168 * @index: Index of currently selected c-state
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530169 *
Deepthi Dharware978aa72011-10-28 16:20:09 +0530170 * If the state corresponding to index is valid, index is returned back
171 * to the caller. Else, this function searches for a lower c-state which is
172 * still valid (as defined in omap3_power_states[]) and returns its index.
Jean Pihet04908912011-05-09 12:02:16 +0200173 *
174 * A state is valid if the 'valid' field is enabled and
175 * if it satisfies the enable_off_mode condition.
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530176 */
Deepthi Dharware978aa72011-10-28 16:20:09 +0530177static int next_valid_state(struct cpuidle_device *dev,
Daniel Lezcanoe92a4582012-04-24 16:05:36 +0200178 struct cpuidle_driver *drv, int index)
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530179{
Daniel Lezcano6622ac52012-04-24 16:05:35 +0200180 struct omap3_idle_statedata *cx = &omap3_idle_data[index];
Jean Pihet04908912011-05-09 12:02:16 +0200181 u32 mpu_deepest_state = PWRDM_POWER_RET;
182 u32 core_deepest_state = PWRDM_POWER_RET;
Daniel Lezcanoe92a4582012-04-24 16:05:36 +0200183 int idx;
Jean Pihet063a5d02012-06-01 17:11:06 +0200184 int next_index = 0; /* C1 is the default value */
Jean Pihet04908912011-05-09 12:02:16 +0200185
186 if (enable_off_mode) {
187 mpu_deepest_state = PWRDM_POWER_OFF;
188 /*
189 * Erratum i583: valable for ES rev < Es1.2 on 3630.
190 * CORE OFF mode is not supported in a stable form, restrict
191 * instead the CORE state to RET.
192 */
193 if (!IS_PM34XX_ERRATUM(PM_SDRC_WAKEUP_ERRATUM_i583))
194 core_deepest_state = PWRDM_POWER_OFF;
195 }
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530196
197 /* Check if current state is valid */
Daniel Lezcanof79b5d82012-04-24 16:05:32 +0200198 if ((cx->mpu_state >= mpu_deepest_state) &&
Daniel Lezcanoe92a4582012-04-24 16:05:36 +0200199 (cx->core_state >= core_deepest_state))
Deepthi Dharware978aa72011-10-28 16:20:09 +0530200 return index;
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530201
Daniel Lezcanoe92a4582012-04-24 16:05:36 +0200202 /*
203 * Drop to next valid state.
204 * Start search from the next (lower) state.
205 */
206 for (idx = index - 1; idx >= 0; idx--) {
Paul Walmsley1cd96472013-01-26 00:58:13 -0700207 cx = &omap3_idle_data[idx];
Daniel Lezcanoe92a4582012-04-24 16:05:36 +0200208 if ((cx->mpu_state >= mpu_deepest_state) &&
209 (cx->core_state >= core_deepest_state)) {
210 next_index = idx;
211 break;
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530212 }
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530213 }
214
Deepthi Dharware978aa72011-10-28 16:20:09 +0530215 return next_index;
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530216}
217
218/**
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530219 * omap3_enter_idle_bm - Checks for any bus activity
220 * @dev: cpuidle device
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530221 * @drv: cpuidle driver
Deepthi Dharware978aa72011-10-28 16:20:09 +0530222 * @index: array index of target state to be programmed
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530223 *
Jean Pihetbadc3032011-05-09 12:02:14 +0200224 * This function checks for any pending activity and then programs
225 * the device to the specified or a safer state.
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530226 */
227static int omap3_enter_idle_bm(struct cpuidle_device *dev,
Jean Pihet13d65c82012-06-01 17:11:07 +0200228 struct cpuidle_driver *drv,
Deepthi Dharware978aa72011-10-28 16:20:09 +0530229 int index)
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530230{
Paul Walmsleyfd6b42a2013-01-26 00:58:12 -0700231 int new_state_idx, ret;
232 u8 per_next_state, per_saved_state;
Jean Pihetbadc3032011-05-09 12:02:14 +0200233 struct omap3_idle_statedata *cx;
Kevin Hilman0f724ed2008-10-28 17:32:11 -0700234
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700235 /*
Jean Pihet13d65c82012-06-01 17:11:07 +0200236 * Use only C1 if CAM is active.
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700237 * CAM does not have wakeup capability in OMAP3.
238 */
Jean Pihet13d65c82012-06-01 17:11:07 +0200239 if (pwrdm_read_pwrst(cam_pd) == PWRDM_POWER_ON)
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530240 new_state_idx = drv->safe_state_index;
Jean Pihet13d65c82012-06-01 17:11:07 +0200241 else
242 new_state_idx = next_valid_state(dev, drv, index);
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700243
244 /*
Jean Pihetc6cd91d2011-05-09 12:02:15 +0200245 * FIXME: we currently manage device-specific idle states
246 * for PER and CORE in combination with CPU-specific
247 * idle states. This is wrong, and device-specific
248 * idle management needs to be separated out into
249 * its own code.
250 */
251
Jean Pihet13d65c82012-06-01 17:11:07 +0200252 /* Program PER state */
253 cx = &omap3_idle_data[new_state_idx];
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700254
Paul Walmsleyfd6b42a2013-01-26 00:58:12 -0700255 per_next_state = pwrdm_read_next_pwrst(per_pd);
256 per_saved_state = per_next_state;
257 if (per_next_state < cx->per_min_state) {
258 per_next_state = cx->per_min_state;
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700259 pwrdm_set_next_pwrst(per_pd, per_next_state);
Paul Walmsleyfd6b42a2013-01-26 00:58:12 -0700260 }
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700261
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530262 ret = omap3_enter_idle(dev, drv, new_state_idx);
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700263
264 /* Restore original PER state if it was modified */
265 if (per_next_state != per_saved_state)
266 pwrdm_set_next_pwrst(per_pd, per_saved_state);
267
268 return ret;
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530269}
270
Paul Walmsley9db316b2012-12-15 01:39:19 -0700271static DEFINE_PER_CPU(struct cpuidle_device, omap3_idle_dev);
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530272
Paul Walmsley9db316b2012-12-15 01:39:19 -0700273static struct cpuidle_driver omap3_idle_driver = {
274 .name = "omap3_idle",
275 .owner = THIS_MODULE,
Daniel Lezcano200dd522012-04-24 16:05:30 +0200276 .states = {
277 {
Jean Pihet13d65c82012-06-01 17:11:07 +0200278 .enter = omap3_enter_idle_bm,
Daniel Lezcano200dd522012-04-24 16:05:30 +0200279 .exit_latency = 2 + 2,
280 .target_residency = 5,
281 .flags = CPUIDLE_FLAG_TIME_VALID,
282 .name = "C1",
283 .desc = "MPU ON + CORE ON",
284 },
285 {
286 .enter = omap3_enter_idle_bm,
287 .exit_latency = 10 + 10,
288 .target_residency = 30,
289 .flags = CPUIDLE_FLAG_TIME_VALID,
290 .name = "C2",
291 .desc = "MPU ON + CORE ON",
292 },
293 {
294 .enter = omap3_enter_idle_bm,
295 .exit_latency = 50 + 50,
296 .target_residency = 300,
297 .flags = CPUIDLE_FLAG_TIME_VALID,
298 .name = "C3",
299 .desc = "MPU RET + CORE ON",
300 },
301 {
302 .enter = omap3_enter_idle_bm,
303 .exit_latency = 1500 + 1800,
304 .target_residency = 4000,
305 .flags = CPUIDLE_FLAG_TIME_VALID,
306 .name = "C4",
307 .desc = "MPU OFF + CORE ON",
308 },
309 {
310 .enter = omap3_enter_idle_bm,
311 .exit_latency = 2500 + 7500,
312 .target_residency = 12000,
313 .flags = CPUIDLE_FLAG_TIME_VALID,
314 .name = "C5",
315 .desc = "MPU RET + CORE RET",
316 },
317 {
318 .enter = omap3_enter_idle_bm,
319 .exit_latency = 3000 + 8500,
320 .target_residency = 15000,
321 .flags = CPUIDLE_FLAG_TIME_VALID,
322 .name = "C6",
323 .desc = "MPU OFF + CORE RET",
324 },
325 {
326 .enter = omap3_enter_idle_bm,
327 .exit_latency = 10000 + 30000,
328 .target_residency = 30000,
329 .flags = CPUIDLE_FLAG_TIME_VALID,
330 .name = "C7",
331 .desc = "MPU OFF + CORE OFF",
332 },
333 },
Daniel Lezcano88c377d2012-04-24 16:05:34 +0200334 .state_count = ARRAY_SIZE(omap3_idle_data),
Daniel Lezcano200dd522012-04-24 16:05:30 +0200335 .safe_state_index = 0,
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530336};
337
Paul Walmsley9db316b2012-12-15 01:39:19 -0700338/* Public functions */
339
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530340/**
341 * omap3_idle_init - Init routine for OMAP3 idle
342 *
Jean Pihetbadc3032011-05-09 12:02:14 +0200343 * Registers the OMAP3 specific cpuidle driver to the cpuidle
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530344 * framework with the valid set of states.
345 */
Kalle Jokiniemi03433712008-09-26 11:04:20 +0300346int __init omap3_idle_init(void)
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530347{
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530348 struct cpuidle_device *dev;
349
350 mpu_pd = pwrdm_lookup("mpu_pwrdm");
Rajendra Nayak20b01662008-10-08 17:31:22 +0530351 core_pd = pwrdm_lookup("core_pwrdm");
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700352 per_pd = pwrdm_lookup("per_pwrdm");
353 cam_pd = pwrdm_lookup("cam_pwrdm");
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530354
Daniel Lezcanodaa37ce2012-05-04 19:18:40 +0200355 if (!mpu_pd || !core_pd || !per_pd || !cam_pd)
356 return -ENODEV;
357
Daniel Lezcano6622ac52012-04-24 16:05:35 +0200358 cpuidle_register_driver(&omap3_idle_driver);
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530359
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530360 dev = &per_cpu(omap3_idle_dev, smp_processor_id());
Daniel Lezcano6622ac52012-04-24 16:05:35 +0200361 dev->cpu = 0;
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530362
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530363 if (cpuidle_register_device(dev)) {
364 printk(KERN_ERR "%s: CPUidle register device failed\n",
365 __func__);
366 return -EIO;
367 }
368
369 return 0;
370}