blob: 7d0db2bf2fc64d30c94cafb18159783f39eb545c [file] [log] [blame]
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001/*
2 * linux/drivers/video/omap2/dss/dsi.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License version 2 as published by
9 * the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * more details.
15 *
16 * You should have received a copy of the GNU General Public License along with
17 * this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19
20#define DSS_SUBSYS_NAME "DSI"
21
22#include <linux/kernel.h>
23#include <linux/io.h>
24#include <linux/clk.h>
25#include <linux/device.h>
26#include <linux/err.h>
27#include <linux/interrupt.h>
28#include <linux/delay.h>
29#include <linux/mutex.h>
Paul Gortmaker355b2002011-07-03 16:17:28 -040030#include <linux/module.h>
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +020031#include <linux/semaphore.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020032#include <linux/seq_file.h>
33#include <linux/platform_device.h>
34#include <linux/regulator/consumer.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020035#include <linux/wait.h>
Tomi Valkeinen18946f62010-01-12 14:16:41 +020036#include <linux/workqueue.h>
Tomi Valkeinen40885ab2010-07-28 15:53:38 +030037#include <linux/sched.h>
Archit Tanejaf1da39d2011-05-12 17:26:27 +053038#include <linux/slab.h>
Archit Taneja5a8b5722011-05-12 17:26:29 +053039#include <linux/debugfs.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030040#include <linux/pm_runtime.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020041
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030042#include <video/omapdss.h>
Archit Taneja7a7c48f2011-08-25 18:25:03 +053043#include <video/mipi_display.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020044
45#include "dss.h"
Archit Taneja819d8072011-03-01 11:54:00 +053046#include "dss_features.h"
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020047
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020048#define DSI_CATCH_MISSING_TE
49
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020050struct dsi_reg { u16 idx; };
51
52#define DSI_REG(idx) ((const struct dsi_reg) { idx })
53
54#define DSI_SZ_REGS SZ_1K
55/* DSI Protocol Engine */
56
57#define DSI_REVISION DSI_REG(0x0000)
58#define DSI_SYSCONFIG DSI_REG(0x0010)
59#define DSI_SYSSTATUS DSI_REG(0x0014)
60#define DSI_IRQSTATUS DSI_REG(0x0018)
61#define DSI_IRQENABLE DSI_REG(0x001C)
62#define DSI_CTRL DSI_REG(0x0040)
Archit Taneja75d72472011-05-16 15:17:08 +053063#define DSI_GNQ DSI_REG(0x0044)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020064#define DSI_COMPLEXIO_CFG1 DSI_REG(0x0048)
65#define DSI_COMPLEXIO_IRQ_STATUS DSI_REG(0x004C)
66#define DSI_COMPLEXIO_IRQ_ENABLE DSI_REG(0x0050)
67#define DSI_CLK_CTRL DSI_REG(0x0054)
68#define DSI_TIMING1 DSI_REG(0x0058)
69#define DSI_TIMING2 DSI_REG(0x005C)
70#define DSI_VM_TIMING1 DSI_REG(0x0060)
71#define DSI_VM_TIMING2 DSI_REG(0x0064)
72#define DSI_VM_TIMING3 DSI_REG(0x0068)
73#define DSI_CLK_TIMING DSI_REG(0x006C)
74#define DSI_TX_FIFO_VC_SIZE DSI_REG(0x0070)
75#define DSI_RX_FIFO_VC_SIZE DSI_REG(0x0074)
76#define DSI_COMPLEXIO_CFG2 DSI_REG(0x0078)
77#define DSI_RX_FIFO_VC_FULLNESS DSI_REG(0x007C)
78#define DSI_VM_TIMING4 DSI_REG(0x0080)
79#define DSI_TX_FIFO_VC_EMPTINESS DSI_REG(0x0084)
80#define DSI_VM_TIMING5 DSI_REG(0x0088)
81#define DSI_VM_TIMING6 DSI_REG(0x008C)
82#define DSI_VM_TIMING7 DSI_REG(0x0090)
83#define DSI_STOPCLK_TIMING DSI_REG(0x0094)
84#define DSI_VC_CTRL(n) DSI_REG(0x0100 + (n * 0x20))
85#define DSI_VC_TE(n) DSI_REG(0x0104 + (n * 0x20))
86#define DSI_VC_LONG_PACKET_HEADER(n) DSI_REG(0x0108 + (n * 0x20))
87#define DSI_VC_LONG_PACKET_PAYLOAD(n) DSI_REG(0x010C + (n * 0x20))
88#define DSI_VC_SHORT_PACKET_HEADER(n) DSI_REG(0x0110 + (n * 0x20))
89#define DSI_VC_IRQSTATUS(n) DSI_REG(0x0118 + (n * 0x20))
90#define DSI_VC_IRQENABLE(n) DSI_REG(0x011C + (n * 0x20))
91
92/* DSIPHY_SCP */
93
94#define DSI_DSIPHY_CFG0 DSI_REG(0x200 + 0x0000)
95#define DSI_DSIPHY_CFG1 DSI_REG(0x200 + 0x0004)
96#define DSI_DSIPHY_CFG2 DSI_REG(0x200 + 0x0008)
97#define DSI_DSIPHY_CFG5 DSI_REG(0x200 + 0x0014)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +030098#define DSI_DSIPHY_CFG10 DSI_REG(0x200 + 0x0028)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020099
100/* DSI_PLL_CTRL_SCP */
101
102#define DSI_PLL_CONTROL DSI_REG(0x300 + 0x0000)
103#define DSI_PLL_STATUS DSI_REG(0x300 + 0x0004)
104#define DSI_PLL_GO DSI_REG(0x300 + 0x0008)
105#define DSI_PLL_CONFIGURATION1 DSI_REG(0x300 + 0x000C)
106#define DSI_PLL_CONFIGURATION2 DSI_REG(0x300 + 0x0010)
107
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530108#define REG_GET(dsidev, idx, start, end) \
109 FLD_GET(dsi_read_reg(dsidev, idx), start, end)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200110
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530111#define REG_FLD_MOD(dsidev, idx, val, start, end) \
112 dsi_write_reg(dsidev, idx, FLD_MOD(dsi_read_reg(dsidev, idx), val, start, end))
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200113
114/* Global interrupts */
115#define DSI_IRQ_VC0 (1 << 0)
116#define DSI_IRQ_VC1 (1 << 1)
117#define DSI_IRQ_VC2 (1 << 2)
118#define DSI_IRQ_VC3 (1 << 3)
119#define DSI_IRQ_WAKEUP (1 << 4)
120#define DSI_IRQ_RESYNC (1 << 5)
121#define DSI_IRQ_PLL_LOCK (1 << 7)
122#define DSI_IRQ_PLL_UNLOCK (1 << 8)
123#define DSI_IRQ_PLL_RECALL (1 << 9)
124#define DSI_IRQ_COMPLEXIO_ERR (1 << 10)
125#define DSI_IRQ_HS_TX_TIMEOUT (1 << 14)
126#define DSI_IRQ_LP_RX_TIMEOUT (1 << 15)
127#define DSI_IRQ_TE_TRIGGER (1 << 16)
128#define DSI_IRQ_ACK_TRIGGER (1 << 17)
129#define DSI_IRQ_SYNC_LOST (1 << 18)
130#define DSI_IRQ_LDO_POWER_GOOD (1 << 19)
131#define DSI_IRQ_TA_TIMEOUT (1 << 20)
132#define DSI_IRQ_ERROR_MASK \
133 (DSI_IRQ_HS_TX_TIMEOUT | DSI_IRQ_LP_RX_TIMEOUT | DSI_IRQ_SYNC_LOST | \
Archit Taneja8af6ff02011-09-05 16:48:27 +0530134 DSI_IRQ_TA_TIMEOUT | DSI_IRQ_SYNC_LOST)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200135#define DSI_IRQ_CHANNEL_MASK 0xf
136
137/* Virtual channel interrupts */
138#define DSI_VC_IRQ_CS (1 << 0)
139#define DSI_VC_IRQ_ECC_CORR (1 << 1)
140#define DSI_VC_IRQ_PACKET_SENT (1 << 2)
141#define DSI_VC_IRQ_FIFO_TX_OVF (1 << 3)
142#define DSI_VC_IRQ_FIFO_RX_OVF (1 << 4)
143#define DSI_VC_IRQ_BTA (1 << 5)
144#define DSI_VC_IRQ_ECC_NO_CORR (1 << 6)
145#define DSI_VC_IRQ_FIFO_TX_UDF (1 << 7)
146#define DSI_VC_IRQ_PP_BUSY_CHANGE (1 << 8)
147#define DSI_VC_IRQ_ERROR_MASK \
148 (DSI_VC_IRQ_CS | DSI_VC_IRQ_ECC_CORR | DSI_VC_IRQ_FIFO_TX_OVF | \
149 DSI_VC_IRQ_FIFO_RX_OVF | DSI_VC_IRQ_ECC_NO_CORR | \
150 DSI_VC_IRQ_FIFO_TX_UDF)
151
152/* ComplexIO interrupts */
153#define DSI_CIO_IRQ_ERRSYNCESC1 (1 << 0)
154#define DSI_CIO_IRQ_ERRSYNCESC2 (1 << 1)
155#define DSI_CIO_IRQ_ERRSYNCESC3 (1 << 2)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200156#define DSI_CIO_IRQ_ERRSYNCESC4 (1 << 3)
157#define DSI_CIO_IRQ_ERRSYNCESC5 (1 << 4)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200158#define DSI_CIO_IRQ_ERRESC1 (1 << 5)
159#define DSI_CIO_IRQ_ERRESC2 (1 << 6)
160#define DSI_CIO_IRQ_ERRESC3 (1 << 7)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200161#define DSI_CIO_IRQ_ERRESC4 (1 << 8)
162#define DSI_CIO_IRQ_ERRESC5 (1 << 9)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200163#define DSI_CIO_IRQ_ERRCONTROL1 (1 << 10)
164#define DSI_CIO_IRQ_ERRCONTROL2 (1 << 11)
165#define DSI_CIO_IRQ_ERRCONTROL3 (1 << 12)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200166#define DSI_CIO_IRQ_ERRCONTROL4 (1 << 13)
167#define DSI_CIO_IRQ_ERRCONTROL5 (1 << 14)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200168#define DSI_CIO_IRQ_STATEULPS1 (1 << 15)
169#define DSI_CIO_IRQ_STATEULPS2 (1 << 16)
170#define DSI_CIO_IRQ_STATEULPS3 (1 << 17)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200171#define DSI_CIO_IRQ_STATEULPS4 (1 << 18)
172#define DSI_CIO_IRQ_STATEULPS5 (1 << 19)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200173#define DSI_CIO_IRQ_ERRCONTENTIONLP0_1 (1 << 20)
174#define DSI_CIO_IRQ_ERRCONTENTIONLP1_1 (1 << 21)
175#define DSI_CIO_IRQ_ERRCONTENTIONLP0_2 (1 << 22)
176#define DSI_CIO_IRQ_ERRCONTENTIONLP1_2 (1 << 23)
177#define DSI_CIO_IRQ_ERRCONTENTIONLP0_3 (1 << 24)
178#define DSI_CIO_IRQ_ERRCONTENTIONLP1_3 (1 << 25)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200179#define DSI_CIO_IRQ_ERRCONTENTIONLP0_4 (1 << 26)
180#define DSI_CIO_IRQ_ERRCONTENTIONLP1_4 (1 << 27)
181#define DSI_CIO_IRQ_ERRCONTENTIONLP0_5 (1 << 28)
182#define DSI_CIO_IRQ_ERRCONTENTIONLP1_5 (1 << 29)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200183#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL0 (1 << 30)
184#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL1 (1 << 31)
Tomi Valkeinenbbecb502010-05-10 14:35:33 +0300185#define DSI_CIO_IRQ_ERROR_MASK \
186 (DSI_CIO_IRQ_ERRSYNCESC1 | DSI_CIO_IRQ_ERRSYNCESC2 | \
Tomi Valkeinen67056152011-03-24 16:30:17 +0200187 DSI_CIO_IRQ_ERRSYNCESC3 | DSI_CIO_IRQ_ERRSYNCESC4 | \
188 DSI_CIO_IRQ_ERRSYNCESC5 | \
189 DSI_CIO_IRQ_ERRESC1 | DSI_CIO_IRQ_ERRESC2 | \
190 DSI_CIO_IRQ_ERRESC3 | DSI_CIO_IRQ_ERRESC4 | \
191 DSI_CIO_IRQ_ERRESC5 | \
192 DSI_CIO_IRQ_ERRCONTROL1 | DSI_CIO_IRQ_ERRCONTROL2 | \
193 DSI_CIO_IRQ_ERRCONTROL3 | DSI_CIO_IRQ_ERRCONTROL4 | \
194 DSI_CIO_IRQ_ERRCONTROL5 | \
Tomi Valkeinenbbecb502010-05-10 14:35:33 +0300195 DSI_CIO_IRQ_ERRCONTENTIONLP0_1 | DSI_CIO_IRQ_ERRCONTENTIONLP1_1 | \
196 DSI_CIO_IRQ_ERRCONTENTIONLP0_2 | DSI_CIO_IRQ_ERRCONTENTIONLP1_2 | \
Tomi Valkeinen67056152011-03-24 16:30:17 +0200197 DSI_CIO_IRQ_ERRCONTENTIONLP0_3 | DSI_CIO_IRQ_ERRCONTENTIONLP1_3 | \
198 DSI_CIO_IRQ_ERRCONTENTIONLP0_4 | DSI_CIO_IRQ_ERRCONTENTIONLP1_4 | \
199 DSI_CIO_IRQ_ERRCONTENTIONLP0_5 | DSI_CIO_IRQ_ERRCONTENTIONLP1_5)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200200
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200201typedef void (*omap_dsi_isr_t) (void *arg, u32 mask);
202
203#define DSI_MAX_NR_ISRS 2
Tomi Valkeinen739a7f42011-10-13 11:22:06 +0300204#define DSI_MAX_NR_LANES 5
205
206enum dsi_lane_function {
207 DSI_LANE_UNUSED = 0,
208 DSI_LANE_CLK,
209 DSI_LANE_DATA1,
210 DSI_LANE_DATA2,
211 DSI_LANE_DATA3,
212 DSI_LANE_DATA4,
213};
214
215struct dsi_lane_config {
216 enum dsi_lane_function function;
217 u8 polarity;
218};
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200219
220struct dsi_isr_data {
221 omap_dsi_isr_t isr;
222 void *arg;
223 u32 mask;
224};
225
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200226enum fifo_size {
227 DSI_FIFO_SIZE_0 = 0,
228 DSI_FIFO_SIZE_32 = 1,
229 DSI_FIFO_SIZE_64 = 2,
230 DSI_FIFO_SIZE_96 = 3,
231 DSI_FIFO_SIZE_128 = 4,
232};
233
Archit Tanejad6049142011-08-22 11:58:08 +0530234enum dsi_vc_source {
235 DSI_VC_SOURCE_L4 = 0,
236 DSI_VC_SOURCE_VP,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200237};
238
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200239struct dsi_irq_stats {
240 unsigned long last_reset;
241 unsigned irq_count;
242 unsigned dsi_irqs[32];
243 unsigned vc_irqs[4][32];
244 unsigned cio_irqs[32];
245};
246
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200247struct dsi_isr_tables {
248 struct dsi_isr_data isr_table[DSI_MAX_NR_ISRS];
249 struct dsi_isr_data isr_table_vc[4][DSI_MAX_NR_ISRS];
250 struct dsi_isr_data isr_table_cio[DSI_MAX_NR_ISRS];
251};
252
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530253struct dsi_data {
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +0000254 struct platform_device *pdev;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200255 void __iomem *base;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300256
Tomi Valkeinen11ee9602012-03-09 16:07:39 +0200257 int module_id;
258
archit tanejaaffe3602011-02-23 08:41:03 +0000259 int irq;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200260
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300261 struct clk *dss_clk;
262 struct clk *sys_clk;
263
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200264 struct dsi_clock_info current_cinfo;
265
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +0300266 bool vdds_dsi_enabled;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200267 struct regulator *vdds_dsi_reg;
268
269 struct {
Archit Tanejad6049142011-08-22 11:58:08 +0530270 enum dsi_vc_source source;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200271 struct omap_dss_device *dssdev;
272 enum fifo_size fifo_size;
Archit Taneja5ee3c142011-03-02 12:35:53 +0530273 int vc_id;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200274 } vc[4];
275
276 struct mutex lock;
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +0200277 struct semaphore bus_lock;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200278
279 unsigned pll_locked;
280
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200281 spinlock_t irq_lock;
282 struct dsi_isr_tables isr_tables;
283 /* space for a copy used by the interrupt handler */
284 struct dsi_isr_tables isr_tables_copy;
285
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200286 int update_channel;
Tomi Valkeinen5476e742011-11-03 16:34:20 +0200287#ifdef DEBUG
288 unsigned update_bytes;
289#endif
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200290
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200291 bool te_enabled;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +0300292 bool ulps_enabled;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200293
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200294 void (*framedone_callback)(int, void *);
295 void *framedone_data;
296
297 struct delayed_work framedone_timeout_work;
298
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200299#ifdef DSI_CATCH_MISSING_TE
300 struct timer_list te_timer;
301#endif
302
303 unsigned long cache_req_pck;
304 unsigned long cache_clk_freq;
305 struct dsi_clock_info cache_cinfo;
306
307 u32 errors;
308 spinlock_t errors_lock;
309#ifdef DEBUG
310 ktime_t perf_setup_time;
311 ktime_t perf_start_time;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200312#endif
313 int debug_read;
314 int debug_write;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200315
316#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
317 spinlock_t irq_stats_lock;
318 struct dsi_irq_stats irq_stats;
319#endif
Taneja, Archit49641112011-03-14 23:28:23 -0500320 /* DSI PLL Parameter Ranges */
321 unsigned long regm_max, regn_max;
322 unsigned long regm_dispc_max, regm_dsi_max;
323 unsigned long fint_min, fint_max;
324 unsigned long lpdiv_max;
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +0300325
Tomi Valkeinend9820852011-10-12 15:05:59 +0300326 unsigned num_lanes_supported;
Archit Taneja75d72472011-05-16 15:17:08 +0530327
Tomi Valkeinen739a7f42011-10-13 11:22:06 +0300328 struct dsi_lane_config lanes[DSI_MAX_NR_LANES];
329 unsigned num_lanes_used;
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +0300330
331 unsigned scp_clk_refcount;
Archit Taneja7d2572f2012-06-29 14:31:07 +0530332
333 struct dss_lcd_mgr_config mgr_config;
Archit Tanejae67458a2012-08-13 14:17:30 +0530334 struct omap_video_timings timings;
Archit Taneja02c39602012-08-10 15:01:33 +0530335 enum omap_dss_dsi_pixel_format pix_fmt;
Archit Tanejadca2b152012-08-16 18:02:00 +0530336 enum omap_dss_dsi_mode mode;
Archit Taneja0b3ffe32012-08-13 22:13:39 +0530337 struct omap_dss_dsi_videomode_timings vm_timings;
Archit Taneja81b87f52012-09-26 16:30:49 +0530338
339 struct omap_dss_output output;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530340};
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200341
Archit Taneja2e868db2011-05-12 17:26:28 +0530342struct dsi_packet_sent_handler_data {
343 struct platform_device *dsidev;
344 struct completion *completion;
345};
346
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200347#ifdef DEBUG
Rusty Russell90ab5ee2012-01-13 09:32:20 +1030348static bool dsi_perf;
349module_param(dsi_perf, bool, 0644);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200350#endif
351
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530352static inline struct dsi_data *dsi_get_dsidrv_data(struct platform_device *dsidev)
353{
354 return dev_get_drvdata(&dsidev->dev);
355}
356
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530357static inline struct platform_device *dsi_get_dsidev_from_dssdev(struct omap_dss_device *dssdev)
358{
Archit Taneja400e65d2012-07-04 13:48:34 +0530359 return dssdev->output->pdev;
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530360}
361
362struct platform_device *dsi_get_dsidev_from_id(int module)
363{
Archit Taneja400e65d2012-07-04 13:48:34 +0530364 struct omap_dss_output *out;
365 enum omap_dss_output_id id;
366
Tomi Valkeinen78e7f252012-10-15 12:48:11 +0300367 switch (module) {
368 case 0:
369 id = OMAP_DSS_OUTPUT_DSI1;
370 break;
371 case 1:
372 id = OMAP_DSS_OUTPUT_DSI2;
373 break;
374 default:
375 return NULL;
376 }
Archit Taneja400e65d2012-07-04 13:48:34 +0530377
378 out = omap_dss_get_output(id);
379
Tomi Valkeinen78e7f252012-10-15 12:48:11 +0300380 return out ? out->pdev : NULL;
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530381}
382
383static inline void dsi_write_reg(struct platform_device *dsidev,
384 const struct dsi_reg idx, u32 val)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200385{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530386 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
387
388 __raw_writel(val, dsi->base + idx.idx);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200389}
390
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530391static inline u32 dsi_read_reg(struct platform_device *dsidev,
392 const struct dsi_reg idx)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200393{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530394 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
395
396 return __raw_readl(dsi->base + idx.idx);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200397}
398
Archit Taneja1ffefe72011-05-12 17:26:24 +0530399void dsi_bus_lock(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200400{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530401 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
402 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
403
404 down(&dsi->bus_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200405}
406EXPORT_SYMBOL(dsi_bus_lock);
407
Archit Taneja1ffefe72011-05-12 17:26:24 +0530408void dsi_bus_unlock(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200409{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530410 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
411 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
412
413 up(&dsi->bus_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200414}
415EXPORT_SYMBOL(dsi_bus_unlock);
416
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530417static bool dsi_bus_is_locked(struct platform_device *dsidev)
Tomi Valkeinen4f765022010-01-18 16:27:52 +0200418{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530419 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
420
421 return dsi->bus_lock.count == 0;
Tomi Valkeinen4f765022010-01-18 16:27:52 +0200422}
423
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +0200424static void dsi_completion_handler(void *data, u32 mask)
425{
426 complete((struct completion *)data);
427}
428
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530429static inline int wait_for_bit_change(struct platform_device *dsidev,
430 const struct dsi_reg idx, int bitnum, int value)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200431{
Tomi Valkeinen3b984092011-10-13 19:06:49 +0300432 unsigned long timeout;
433 ktime_t wait;
434 int t;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200435
Tomi Valkeinen3b984092011-10-13 19:06:49 +0300436 /* first busyloop to see if the bit changes right away */
437 t = 100;
438 while (t-- > 0) {
439 if (REG_GET(dsidev, idx, bitnum, bitnum) == value)
440 return value;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200441 }
442
Tomi Valkeinen3b984092011-10-13 19:06:49 +0300443 /* then loop for 500ms, sleeping for 1ms in between */
444 timeout = jiffies + msecs_to_jiffies(500);
445 while (time_before(jiffies, timeout)) {
446 if (REG_GET(dsidev, idx, bitnum, bitnum) == value)
447 return value;
448
449 wait = ns_to_ktime(1000 * 1000);
450 set_current_state(TASK_UNINTERRUPTIBLE);
451 schedule_hrtimeout(&wait, HRTIMER_MODE_REL);
452 }
453
454 return !value;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200455}
456
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530457u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt)
458{
459 switch (fmt) {
460 case OMAP_DSS_DSI_FMT_RGB888:
461 case OMAP_DSS_DSI_FMT_RGB666:
462 return 24;
463 case OMAP_DSS_DSI_FMT_RGB666_PACKED:
464 return 18;
465 case OMAP_DSS_DSI_FMT_RGB565:
466 return 16;
467 default:
468 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300469 return 0;
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530470 }
471}
472
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200473#ifdef DEBUG
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530474static void dsi_perf_mark_setup(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200475{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530476 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
477 dsi->perf_setup_time = ktime_get();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200478}
479
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530480static void dsi_perf_mark_start(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200481{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530482 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
483 dsi->perf_start_time = ktime_get();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200484}
485
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530486static void dsi_perf_show(struct platform_device *dsidev, const char *name)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200487{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530488 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200489 ktime_t t, setup_time, trans_time;
490 u32 total_bytes;
491 u32 setup_us, trans_us, total_us;
492
493 if (!dsi_perf)
494 return;
495
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200496 t = ktime_get();
497
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530498 setup_time = ktime_sub(dsi->perf_start_time, dsi->perf_setup_time);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200499 setup_us = (u32)ktime_to_us(setup_time);
500 if (setup_us == 0)
501 setup_us = 1;
502
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530503 trans_time = ktime_sub(t, dsi->perf_start_time);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200504 trans_us = (u32)ktime_to_us(trans_time);
505 if (trans_us == 0)
506 trans_us = 1;
507
508 total_us = setup_us + trans_us;
509
Tomi Valkeinen5476e742011-11-03 16:34:20 +0200510 total_bytes = dsi->update_bytes;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200511
Tomi Valkeinen1bbb2752010-01-11 16:41:10 +0200512 printk(KERN_INFO "DSI(%s): %u us + %u us = %u us (%uHz), "
513 "%u bytes, %u kbytes/sec\n",
514 name,
515 setup_us,
516 trans_us,
517 total_us,
518 1000*1000 / total_us,
519 total_bytes,
520 total_bytes * 1000 / total_us);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200521}
522#else
Tomi Valkeinen4a9a5e32011-05-23 16:36:09 +0300523static inline void dsi_perf_mark_setup(struct platform_device *dsidev)
524{
525}
526
527static inline void dsi_perf_mark_start(struct platform_device *dsidev)
528{
529}
530
531static inline void dsi_perf_show(struct platform_device *dsidev,
532 const char *name)
533{
534}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200535#endif
536
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530537static int verbose_irq;
538
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200539static void print_irq_status(u32 status)
540{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200541 if (status == 0)
542 return;
543
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530544 if (!verbose_irq && (status & ~DSI_IRQ_CHANNEL_MASK) == 0)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200545 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200546
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530547#define PIS(x) (status & DSI_IRQ_##x) ? (#x " ") : ""
548
549 pr_debug("DSI IRQ: 0x%x: %s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s\n",
550 status,
551 verbose_irq ? PIS(VC0) : "",
552 verbose_irq ? PIS(VC1) : "",
553 verbose_irq ? PIS(VC2) : "",
554 verbose_irq ? PIS(VC3) : "",
555 PIS(WAKEUP),
556 PIS(RESYNC),
557 PIS(PLL_LOCK),
558 PIS(PLL_UNLOCK),
559 PIS(PLL_RECALL),
560 PIS(COMPLEXIO_ERR),
561 PIS(HS_TX_TIMEOUT),
562 PIS(LP_RX_TIMEOUT),
563 PIS(TE_TRIGGER),
564 PIS(ACK_TRIGGER),
565 PIS(SYNC_LOST),
566 PIS(LDO_POWER_GOOD),
567 PIS(TA_TIMEOUT));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200568#undef PIS
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200569}
570
571static void print_irq_status_vc(int channel, u32 status)
572{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200573 if (status == 0)
574 return;
575
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530576 if (!verbose_irq && (status & ~DSI_VC_IRQ_PACKET_SENT) == 0)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200577 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200578
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530579#define PIS(x) (status & DSI_VC_IRQ_##x) ? (#x " ") : ""
580
581 pr_debug("DSI VC(%d) IRQ 0x%x: %s%s%s%s%s%s%s%s%s\n",
582 channel,
583 status,
584 PIS(CS),
585 PIS(ECC_CORR),
586 PIS(ECC_NO_CORR),
587 verbose_irq ? PIS(PACKET_SENT) : "",
588 PIS(BTA),
589 PIS(FIFO_TX_OVF),
590 PIS(FIFO_RX_OVF),
591 PIS(FIFO_TX_UDF),
592 PIS(PP_BUSY_CHANGE));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200593#undef PIS
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200594}
595
596static void print_irq_status_cio(u32 status)
597{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200598 if (status == 0)
599 return;
600
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530601#define PIS(x) (status & DSI_CIO_IRQ_##x) ? (#x " ") : ""
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200602
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530603 pr_debug("DSI CIO IRQ 0x%x: %s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s\n",
604 status,
605 PIS(ERRSYNCESC1),
606 PIS(ERRSYNCESC2),
607 PIS(ERRSYNCESC3),
608 PIS(ERRESC1),
609 PIS(ERRESC2),
610 PIS(ERRESC3),
611 PIS(ERRCONTROL1),
612 PIS(ERRCONTROL2),
613 PIS(ERRCONTROL3),
614 PIS(STATEULPS1),
615 PIS(STATEULPS2),
616 PIS(STATEULPS3),
617 PIS(ERRCONTENTIONLP0_1),
618 PIS(ERRCONTENTIONLP1_1),
619 PIS(ERRCONTENTIONLP0_2),
620 PIS(ERRCONTENTIONLP1_2),
621 PIS(ERRCONTENTIONLP0_3),
622 PIS(ERRCONTENTIONLP1_3),
623 PIS(ULPSACTIVENOT_ALL0),
624 PIS(ULPSACTIVENOT_ALL1));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200625#undef PIS
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200626}
627
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200628#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530629static void dsi_collect_irq_stats(struct platform_device *dsidev, u32 irqstatus,
630 u32 *vcstatus, u32 ciostatus)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200631{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530632 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200633 int i;
634
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530635 spin_lock(&dsi->irq_stats_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200636
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530637 dsi->irq_stats.irq_count++;
638 dss_collect_irq_stats(irqstatus, dsi->irq_stats.dsi_irqs);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200639
640 for (i = 0; i < 4; ++i)
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530641 dss_collect_irq_stats(vcstatus[i], dsi->irq_stats.vc_irqs[i]);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200642
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530643 dss_collect_irq_stats(ciostatus, dsi->irq_stats.cio_irqs);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200644
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530645 spin_unlock(&dsi->irq_stats_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200646}
647#else
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530648#define dsi_collect_irq_stats(dsidev, irqstatus, vcstatus, ciostatus)
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200649#endif
650
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200651static int debug_irq;
652
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530653static void dsi_handle_irq_errors(struct platform_device *dsidev, u32 irqstatus,
654 u32 *vcstatus, u32 ciostatus)
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200655{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530656 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200657 int i;
658
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200659 if (irqstatus & DSI_IRQ_ERROR_MASK) {
660 DSSERR("DSI error, irqstatus %x\n", irqstatus);
661 print_irq_status(irqstatus);
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530662 spin_lock(&dsi->errors_lock);
663 dsi->errors |= irqstatus & DSI_IRQ_ERROR_MASK;
664 spin_unlock(&dsi->errors_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200665 } else if (debug_irq) {
666 print_irq_status(irqstatus);
667 }
668
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200669 for (i = 0; i < 4; ++i) {
670 if (vcstatus[i] & DSI_VC_IRQ_ERROR_MASK) {
671 DSSERR("DSI VC(%d) error, vc irqstatus %x\n",
672 i, vcstatus[i]);
673 print_irq_status_vc(i, vcstatus[i]);
674 } else if (debug_irq) {
675 print_irq_status_vc(i, vcstatus[i]);
676 }
677 }
678
679 if (ciostatus & DSI_CIO_IRQ_ERROR_MASK) {
680 DSSERR("DSI CIO error, cio irqstatus %x\n", ciostatus);
681 print_irq_status_cio(ciostatus);
682 } else if (debug_irq) {
683 print_irq_status_cio(ciostatus);
684 }
685}
686
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200687static void dsi_call_isrs(struct dsi_isr_data *isr_array,
688 unsigned isr_array_size, u32 irqstatus)
689{
690 struct dsi_isr_data *isr_data;
691 int i;
692
693 for (i = 0; i < isr_array_size; i++) {
694 isr_data = &isr_array[i];
695 if (isr_data->isr && isr_data->mask & irqstatus)
696 isr_data->isr(isr_data->arg, irqstatus);
697 }
698}
699
700static void dsi_handle_isrs(struct dsi_isr_tables *isr_tables,
701 u32 irqstatus, u32 *vcstatus, u32 ciostatus)
702{
703 int i;
704
705 dsi_call_isrs(isr_tables->isr_table,
706 ARRAY_SIZE(isr_tables->isr_table),
707 irqstatus);
708
709 for (i = 0; i < 4; ++i) {
710 if (vcstatus[i] == 0)
711 continue;
712 dsi_call_isrs(isr_tables->isr_table_vc[i],
713 ARRAY_SIZE(isr_tables->isr_table_vc[i]),
714 vcstatus[i]);
715 }
716
717 if (ciostatus != 0)
718 dsi_call_isrs(isr_tables->isr_table_cio,
719 ARRAY_SIZE(isr_tables->isr_table_cio),
720 ciostatus);
721}
722
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200723static irqreturn_t omap_dsi_irq_handler(int irq, void *arg)
724{
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530725 struct platform_device *dsidev;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530726 struct dsi_data *dsi;
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200727 u32 irqstatus, vcstatus[4], ciostatus;
728 int i;
729
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530730 dsidev = (struct platform_device *) arg;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530731 dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530732
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530733 spin_lock(&dsi->irq_lock);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200734
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530735 irqstatus = dsi_read_reg(dsidev, DSI_IRQSTATUS);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200736
737 /* IRQ is not for us */
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200738 if (!irqstatus) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530739 spin_unlock(&dsi->irq_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200740 return IRQ_NONE;
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200741 }
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200742
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530743 dsi_write_reg(dsidev, DSI_IRQSTATUS, irqstatus & ~DSI_IRQ_CHANNEL_MASK);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200744 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530745 dsi_read_reg(dsidev, DSI_IRQSTATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200746
747 for (i = 0; i < 4; ++i) {
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200748 if ((irqstatus & (1 << i)) == 0) {
749 vcstatus[i] = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200750 continue;
Tomi Valkeinenab83b142010-06-09 15:31:01 +0300751 }
752
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530753 vcstatus[i] = dsi_read_reg(dsidev, DSI_VC_IRQSTATUS(i));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200754
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530755 dsi_write_reg(dsidev, DSI_VC_IRQSTATUS(i), vcstatus[i]);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200756 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530757 dsi_read_reg(dsidev, DSI_VC_IRQSTATUS(i));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200758 }
759
760 if (irqstatus & DSI_IRQ_COMPLEXIO_ERR) {
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530761 ciostatus = dsi_read_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200762
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530763 dsi_write_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS, ciostatus);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200764 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530765 dsi_read_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200766 } else {
767 ciostatus = 0;
768 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200769
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200770#ifdef DSI_CATCH_MISSING_TE
771 if (irqstatus & DSI_IRQ_TE_TRIGGER)
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530772 del_timer(&dsi->te_timer);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200773#endif
774
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200775 /* make a copy and unlock, so that isrs can unregister
776 * themselves */
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530777 memcpy(&dsi->isr_tables_copy, &dsi->isr_tables,
778 sizeof(dsi->isr_tables));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200779
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530780 spin_unlock(&dsi->irq_lock);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200781
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530782 dsi_handle_isrs(&dsi->isr_tables_copy, irqstatus, vcstatus, ciostatus);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200783
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530784 dsi_handle_irq_errors(dsidev, irqstatus, vcstatus, ciostatus);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200785
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530786 dsi_collect_irq_stats(dsidev, irqstatus, vcstatus, ciostatus);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200787
archit tanejaaffe3602011-02-23 08:41:03 +0000788 return IRQ_HANDLED;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200789}
790
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530791/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530792static void _omap_dsi_configure_irqs(struct platform_device *dsidev,
793 struct dsi_isr_data *isr_array,
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200794 unsigned isr_array_size, u32 default_mask,
795 const struct dsi_reg enable_reg,
796 const struct dsi_reg status_reg)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200797{
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200798 struct dsi_isr_data *isr_data;
799 u32 mask;
800 u32 old_mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200801 int i;
802
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200803 mask = default_mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200804
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200805 for (i = 0; i < isr_array_size; i++) {
806 isr_data = &isr_array[i];
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200807
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200808 if (isr_data->isr == NULL)
809 continue;
810
811 mask |= isr_data->mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200812 }
813
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530814 old_mask = dsi_read_reg(dsidev, enable_reg);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200815 /* clear the irqstatus for newly enabled irqs */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530816 dsi_write_reg(dsidev, status_reg, (mask ^ old_mask) & mask);
817 dsi_write_reg(dsidev, enable_reg, mask);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200818
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200819 /* flush posted writes */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530820 dsi_read_reg(dsidev, enable_reg);
821 dsi_read_reg(dsidev, status_reg);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200822}
823
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530824/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530825static void _omap_dsi_set_irqs(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200826{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530827 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200828 u32 mask = DSI_IRQ_ERROR_MASK;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200829#ifdef DSI_CATCH_MISSING_TE
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200830 mask |= DSI_IRQ_TE_TRIGGER;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200831#endif
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530832 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table,
833 ARRAY_SIZE(dsi->isr_tables.isr_table), mask,
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200834 DSI_IRQENABLE, DSI_IRQSTATUS);
835}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200836
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530837/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530838static void _omap_dsi_set_irqs_vc(struct platform_device *dsidev, int vc)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200839{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530840 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
841
842 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table_vc[vc],
843 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[vc]),
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200844 DSI_VC_IRQ_ERROR_MASK,
845 DSI_VC_IRQENABLE(vc), DSI_VC_IRQSTATUS(vc));
846}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200847
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530848/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530849static void _omap_dsi_set_irqs_cio(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200850{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530851 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
852
853 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table_cio,
854 ARRAY_SIZE(dsi->isr_tables.isr_table_cio),
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200855 DSI_CIO_IRQ_ERROR_MASK,
856 DSI_COMPLEXIO_IRQ_ENABLE, DSI_COMPLEXIO_IRQ_STATUS);
857}
858
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530859static void _dsi_initialize_irq(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200860{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530861 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200862 unsigned long flags;
863 int vc;
864
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530865 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200866
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530867 memset(&dsi->isr_tables, 0, sizeof(dsi->isr_tables));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200868
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530869 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200870 for (vc = 0; vc < 4; ++vc)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530871 _omap_dsi_set_irqs_vc(dsidev, vc);
872 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200873
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530874 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200875}
876
877static int _dsi_register_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
878 struct dsi_isr_data *isr_array, unsigned isr_array_size)
879{
880 struct dsi_isr_data *isr_data;
881 int free_idx;
882 int i;
883
884 BUG_ON(isr == NULL);
885
886 /* check for duplicate entry and find a free slot */
887 free_idx = -1;
888 for (i = 0; i < isr_array_size; i++) {
889 isr_data = &isr_array[i];
890
891 if (isr_data->isr == isr && isr_data->arg == arg &&
892 isr_data->mask == mask) {
893 return -EINVAL;
894 }
895
896 if (isr_data->isr == NULL && free_idx == -1)
897 free_idx = i;
898 }
899
900 if (free_idx == -1)
901 return -EBUSY;
902
903 isr_data = &isr_array[free_idx];
904 isr_data->isr = isr;
905 isr_data->arg = arg;
906 isr_data->mask = mask;
907
908 return 0;
909}
910
911static int _dsi_unregister_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
912 struct dsi_isr_data *isr_array, unsigned isr_array_size)
913{
914 struct dsi_isr_data *isr_data;
915 int i;
916
917 for (i = 0; i < isr_array_size; i++) {
918 isr_data = &isr_array[i];
919 if (isr_data->isr != isr || isr_data->arg != arg ||
920 isr_data->mask != mask)
921 continue;
922
923 isr_data->isr = NULL;
924 isr_data->arg = NULL;
925 isr_data->mask = 0;
926
927 return 0;
928 }
929
930 return -EINVAL;
931}
932
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530933static int dsi_register_isr(struct platform_device *dsidev, omap_dsi_isr_t isr,
934 void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200935{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530936 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200937 unsigned long flags;
938 int r;
939
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530940 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200941
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530942 r = _dsi_register_isr(isr, arg, mask, dsi->isr_tables.isr_table,
943 ARRAY_SIZE(dsi->isr_tables.isr_table));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200944
945 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530946 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200947
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530948 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200949
950 return r;
951}
952
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530953static int dsi_unregister_isr(struct platform_device *dsidev,
954 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200955{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530956 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200957 unsigned long flags;
958 int r;
959
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530960 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200961
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530962 r = _dsi_unregister_isr(isr, arg, mask, dsi->isr_tables.isr_table,
963 ARRAY_SIZE(dsi->isr_tables.isr_table));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200964
965 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530966 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200967
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530968 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200969
970 return r;
971}
972
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530973static int dsi_register_isr_vc(struct platform_device *dsidev, int channel,
974 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200975{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530976 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200977 unsigned long flags;
978 int r;
979
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530980 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200981
982 r = _dsi_register_isr(isr, arg, mask,
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530983 dsi->isr_tables.isr_table_vc[channel],
984 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[channel]));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200985
986 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530987 _omap_dsi_set_irqs_vc(dsidev, channel);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200988
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530989 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200990
991 return r;
992}
993
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530994static int dsi_unregister_isr_vc(struct platform_device *dsidev, int channel,
995 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200996{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530997 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200998 unsigned long flags;
999 int r;
1000
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301001 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001002
1003 r = _dsi_unregister_isr(isr, arg, mask,
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301004 dsi->isr_tables.isr_table_vc[channel],
1005 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[channel]));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001006
1007 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301008 _omap_dsi_set_irqs_vc(dsidev, channel);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001009
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301010 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001011
1012 return r;
1013}
1014
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301015static int dsi_register_isr_cio(struct platform_device *dsidev,
1016 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001017{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301018 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001019 unsigned long flags;
1020 int r;
1021
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301022 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001023
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301024 r = _dsi_register_isr(isr, arg, mask, dsi->isr_tables.isr_table_cio,
1025 ARRAY_SIZE(dsi->isr_tables.isr_table_cio));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001026
1027 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301028 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001029
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301030 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001031
1032 return r;
1033}
1034
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301035static int dsi_unregister_isr_cio(struct platform_device *dsidev,
1036 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001037{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301038 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001039 unsigned long flags;
1040 int r;
1041
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301042 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001043
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301044 r = _dsi_unregister_isr(isr, arg, mask, dsi->isr_tables.isr_table_cio,
1045 ARRAY_SIZE(dsi->isr_tables.isr_table_cio));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001046
1047 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301048 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001049
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301050 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001051
1052 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001053}
1054
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301055static u32 dsi_get_errors(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001056{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301057 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001058 unsigned long flags;
1059 u32 e;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301060 spin_lock_irqsave(&dsi->errors_lock, flags);
1061 e = dsi->errors;
1062 dsi->errors = 0;
1063 spin_unlock_irqrestore(&dsi->errors_lock, flags);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001064 return e;
1065}
1066
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001067int dsi_runtime_get(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001068{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001069 int r;
1070 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1071
1072 DSSDBG("dsi_runtime_get\n");
1073
1074 r = pm_runtime_get_sync(&dsi->pdev->dev);
1075 WARN_ON(r < 0);
1076 return r < 0 ? r : 0;
1077}
1078
1079void dsi_runtime_put(struct platform_device *dsidev)
1080{
1081 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1082 int r;
1083
1084 DSSDBG("dsi_runtime_put\n");
1085
Tomi Valkeinen0eaf9f52012-01-23 13:23:08 +02001086 r = pm_runtime_put_sync(&dsi->pdev->dev);
Tomi Valkeinen5be3aeb2012-06-27 16:37:18 +03001087 WARN_ON(r < 0 && r != -ENOSYS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001088}
1089
1090/* source clock for DSI PLL. this could also be PCLKFREE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301091static inline void dsi_enable_pll_clock(struct platform_device *dsidev,
1092 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001093{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301094 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1095
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001096 if (enable)
Rajendra Nayakf11766d2012-06-27 14:21:26 +05301097 clk_prepare_enable(dsi->sys_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001098 else
Rajendra Nayakf11766d2012-06-27 14:21:26 +05301099 clk_disable_unprepare(dsi->sys_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001100
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301101 if (enable && dsi->pll_locked) {
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301102 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 1, 1) != 1)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001103 DSSERR("cannot lock PLL when enabling clocks\n");
1104 }
1105}
1106
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301107static void _dsi_print_reset_status(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001108{
1109 u32 l;
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001110 int b0, b1, b2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001111
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001112 /* A dummy read using the SCP interface to any DSIPHY register is
1113 * required after DSIPHY reset to complete the reset of the DSI complex
1114 * I/O. */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301115 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001116
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001117 if (dss_has_feature(FEAT_DSI_REVERSE_TXCLKESC)) {
1118 b0 = 28;
1119 b1 = 27;
1120 b2 = 26;
1121 } else {
1122 b0 = 24;
1123 b1 = 25;
1124 b2 = 26;
1125 }
1126
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +05301127#define DSI_FLD_GET(fld, start, end)\
1128 FLD_GET(dsi_read_reg(dsidev, DSI_##fld), start, end)
1129
1130 pr_debug("DSI resets: PLL (%d) CIO (%d) PHY (%x%x%x, %d, %d, %d)\n",
1131 DSI_FLD_GET(PLL_STATUS, 0, 0),
1132 DSI_FLD_GET(COMPLEXIO_CFG1, 29, 29),
1133 DSI_FLD_GET(DSIPHY_CFG5, b0, b0),
1134 DSI_FLD_GET(DSIPHY_CFG5, b1, b1),
1135 DSI_FLD_GET(DSIPHY_CFG5, b2, b2),
1136 DSI_FLD_GET(DSIPHY_CFG5, 29, 29),
1137 DSI_FLD_GET(DSIPHY_CFG5, 30, 30),
1138 DSI_FLD_GET(DSIPHY_CFG5, 31, 31));
1139
1140#undef DSI_FLD_GET
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001141}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001142
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301143static inline int dsi_if_enable(struct platform_device *dsidev, bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001144{
1145 DSSDBG("dsi_if_enable(%d)\n", enable);
1146
1147 enable = enable ? 1 : 0;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301148 REG_FLD_MOD(dsidev, DSI_CTRL, enable, 0, 0); /* IF_EN */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001149
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301150 if (wait_for_bit_change(dsidev, DSI_CTRL, 0, enable) != enable) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001151 DSSERR("Failed to set dsi_if_enable to %d\n", enable);
1152 return -EIO;
1153 }
1154
1155 return 0;
1156}
1157
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301158unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001159{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301160 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1161
1162 return dsi->current_cinfo.dsi_pll_hsdiv_dispc_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001163}
1164
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301165static unsigned long dsi_get_pll_hsdiv_dsi_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001166{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301167 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1168
1169 return dsi->current_cinfo.dsi_pll_hsdiv_dsi_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001170}
1171
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301172static unsigned long dsi_get_txbyteclkhs(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001173{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301174 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1175
1176 return dsi->current_cinfo.clkin4ddr / 16;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001177}
1178
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301179static unsigned long dsi_fclk_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001180{
1181 unsigned long r;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001182 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001183
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02001184 if (dss_get_dsi_clk_source(dsi->module_id) == OMAP_DSS_CLK_SRC_FCK) {
Archit Taneja1bb47832011-02-24 14:17:30 +05301185 /* DSI FCLK source is DSS_CLK_FCK */
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001186 r = clk_get_rate(dsi->dss_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001187 } else {
Archit Taneja1bb47832011-02-24 14:17:30 +05301188 /* DSI FCLK source is dsi_pll_hsdiv_dsi_clk */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301189 r = dsi_get_pll_hsdiv_dsi_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001190 }
1191
1192 return r;
1193}
1194
1195static int dsi_set_lp_clk_divisor(struct omap_dss_device *dssdev)
1196{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301197 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301198 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001199 unsigned long dsi_fclk;
1200 unsigned lp_clk_div;
1201 unsigned long lp_clk;
1202
Tomi Valkeinenc6940a32011-02-22 13:36:10 +02001203 lp_clk_div = dssdev->clocks.dsi.lp_clk_div;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001204
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301205 if (lp_clk_div == 0 || lp_clk_div > dsi->lpdiv_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001206 return -EINVAL;
1207
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301208 dsi_fclk = dsi_fclk_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001209
1210 lp_clk = dsi_fclk / 2 / lp_clk_div;
1211
1212 DSSDBG("LP_CLK_DIV %u, LP_CLK %lu\n", lp_clk_div, lp_clk);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301213 dsi->current_cinfo.lp_clk = lp_clk;
1214 dsi->current_cinfo.lp_clk_div = lp_clk_div;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001215
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301216 /* LP_CLK_DIVISOR */
1217 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, lp_clk_div, 12, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001218
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301219 /* LP_RX_SYNCHRO_ENABLE */
1220 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, dsi_fclk > 30000000 ? 1 : 0, 21, 21);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001221
1222 return 0;
1223}
1224
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301225static void dsi_enable_scp_clk(struct platform_device *dsidev)
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001226{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301227 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1228
1229 if (dsi->scp_clk_refcount++ == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301230 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 14, 14); /* CIO_CLK_ICG */
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001231}
1232
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301233static void dsi_disable_scp_clk(struct platform_device *dsidev)
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001234{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301235 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1236
1237 WARN_ON(dsi->scp_clk_refcount == 0);
1238 if (--dsi->scp_clk_refcount == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301239 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 14, 14); /* CIO_CLK_ICG */
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001240}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001241
1242enum dsi_pll_power_state {
1243 DSI_PLL_POWER_OFF = 0x0,
1244 DSI_PLL_POWER_ON_HSCLK = 0x1,
1245 DSI_PLL_POWER_ON_ALL = 0x2,
1246 DSI_PLL_POWER_ON_DIV = 0x3,
1247};
1248
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301249static int dsi_pll_power(struct platform_device *dsidev,
1250 enum dsi_pll_power_state state)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001251{
1252 int t = 0;
1253
Tomi Valkeinenc94dfe02011-04-15 10:42:59 +03001254 /* DSI-PLL power command 0x3 is not working */
1255 if (dss_has_feature(FEAT_DSI_PLL_PWR_BUG) &&
1256 state == DSI_PLL_POWER_ON_DIV)
1257 state = DSI_PLL_POWER_ON_ALL;
1258
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301259 /* PLL_PWR_CMD */
1260 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, state, 31, 30);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001261
1262 /* PLL_PWR_STATUS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301263 while (FLD_GET(dsi_read_reg(dsidev, DSI_CLK_CTRL), 29, 28) != state) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001264 if (++t > 1000) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001265 DSSERR("Failed to set DSI PLL power mode to %d\n",
1266 state);
1267 return -ENODEV;
1268 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001269 udelay(1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001270 }
1271
1272 return 0;
1273}
1274
1275/* calculate clock rates using dividers in cinfo */
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001276static int dsi_calc_clock_rates(struct platform_device *dsidev,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00001277 struct dsi_clock_info *cinfo)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001278{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301279 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1280
1281 if (cinfo->regn == 0 || cinfo->regn > dsi->regn_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001282 return -EINVAL;
1283
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301284 if (cinfo->regm == 0 || cinfo->regm > dsi->regm_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001285 return -EINVAL;
1286
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301287 if (cinfo->regm_dispc > dsi->regm_dispc_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001288 return -EINVAL;
1289
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301290 if (cinfo->regm_dsi > dsi->regm_dsi_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001291 return -EINVAL;
1292
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001293 cinfo->clkin = clk_get_rate(dsi->sys_clk);
1294 cinfo->fint = cinfo->clkin / cinfo->regn;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001295
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301296 if (cinfo->fint > dsi->fint_max || cinfo->fint < dsi->fint_min)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001297 return -EINVAL;
1298
1299 cinfo->clkin4ddr = 2 * cinfo->regm * cinfo->fint;
1300
1301 if (cinfo->clkin4ddr > 1800 * 1000 * 1000)
1302 return -EINVAL;
1303
Archit Taneja1bb47832011-02-24 14:17:30 +05301304 if (cinfo->regm_dispc > 0)
1305 cinfo->dsi_pll_hsdiv_dispc_clk =
1306 cinfo->clkin4ddr / cinfo->regm_dispc;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001307 else
Archit Taneja1bb47832011-02-24 14:17:30 +05301308 cinfo->dsi_pll_hsdiv_dispc_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001309
Archit Taneja1bb47832011-02-24 14:17:30 +05301310 if (cinfo->regm_dsi > 0)
1311 cinfo->dsi_pll_hsdiv_dsi_clk =
1312 cinfo->clkin4ddr / cinfo->regm_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001313 else
Archit Taneja1bb47832011-02-24 14:17:30 +05301314 cinfo->dsi_pll_hsdiv_dsi_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001315
1316 return 0;
1317}
1318
Archit Taneja6d523e72012-06-21 09:33:55 +05301319int dsi_pll_calc_clock_div_pck(struct platform_device *dsidev,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301320 unsigned long req_pck, struct dsi_clock_info *dsi_cinfo,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001321 struct dispc_clock_info *dispc_cinfo)
1322{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301323 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001324 struct dsi_clock_info cur, best;
1325 struct dispc_clock_info best_dispc;
1326 int min_fck_per_pck;
1327 int match = 0;
Archit Taneja1bb47832011-02-24 14:17:30 +05301328 unsigned long dss_sys_clk, max_dss_fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001329
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001330 dss_sys_clk = clk_get_rate(dsi->sys_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001331
Taneja, Archit31ef8232011-03-14 23:28:22 -05001332 max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
Archit Taneja819d8072011-03-01 11:54:00 +05301333
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301334 if (req_pck == dsi->cache_req_pck &&
1335 dsi->cache_cinfo.clkin == dss_sys_clk) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001336 DSSDBG("DSI clock info found from cache\n");
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301337 *dsi_cinfo = dsi->cache_cinfo;
Archit Taneja6d523e72012-06-21 09:33:55 +05301338 dispc_find_clk_divs(req_pck, dsi_cinfo->dsi_pll_hsdiv_dispc_clk,
1339 dispc_cinfo);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001340 return 0;
1341 }
1342
1343 min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
1344
1345 if (min_fck_per_pck &&
Archit Taneja819d8072011-03-01 11:54:00 +05301346 req_pck * min_fck_per_pck > max_dss_fck) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001347 DSSERR("Requested pixel clock not possible with the current "
1348 "OMAP2_DSS_MIN_FCK_PER_PCK setting. Turning "
1349 "the constraint off.\n");
1350 min_fck_per_pck = 0;
1351 }
1352
1353 DSSDBG("dsi_pll_calc\n");
1354
1355retry:
1356 memset(&best, 0, sizeof(best));
1357 memset(&best_dispc, 0, sizeof(best_dispc));
1358
1359 memset(&cur, 0, sizeof(cur));
Archit Taneja1bb47832011-02-24 14:17:30 +05301360 cur.clkin = dss_sys_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001361
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001362 /* 0.75MHz < Fint = clkin / regn < 2.1MHz */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001363 /* To reduce PLL lock time, keep Fint high (around 2 MHz) */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301364 for (cur.regn = 1; cur.regn < dsi->regn_max; ++cur.regn) {
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001365 cur.fint = cur.clkin / cur.regn;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001366
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301367 if (cur.fint > dsi->fint_max || cur.fint < dsi->fint_min)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001368 continue;
1369
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001370 /* DSIPHY(MHz) = (2 * regm / regn) * clkin */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301371 for (cur.regm = 1; cur.regm < dsi->regm_max; ++cur.regm) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001372 unsigned long a, b;
1373
1374 a = 2 * cur.regm * (cur.clkin/1000);
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001375 b = cur.regn;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001376 cur.clkin4ddr = a / b * 1000;
1377
1378 if (cur.clkin4ddr > 1800 * 1000 * 1000)
1379 break;
1380
Archit Taneja1bb47832011-02-24 14:17:30 +05301381 /* dsi_pll_hsdiv_dispc_clk(MHz) =
1382 * DSIPHY(MHz) / regm_dispc < 173MHz/186Mhz */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301383 for (cur.regm_dispc = 1; cur.regm_dispc <
1384 dsi->regm_dispc_max; ++cur.regm_dispc) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001385 struct dispc_clock_info cur_dispc;
Archit Taneja1bb47832011-02-24 14:17:30 +05301386 cur.dsi_pll_hsdiv_dispc_clk =
1387 cur.clkin4ddr / cur.regm_dispc;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001388
1389 /* this will narrow down the search a bit,
1390 * but still give pixclocks below what was
1391 * requested */
Archit Taneja1bb47832011-02-24 14:17:30 +05301392 if (cur.dsi_pll_hsdiv_dispc_clk < req_pck)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001393 break;
1394
Archit Taneja1bb47832011-02-24 14:17:30 +05301395 if (cur.dsi_pll_hsdiv_dispc_clk > max_dss_fck)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001396 continue;
1397
1398 if (min_fck_per_pck &&
Archit Taneja1bb47832011-02-24 14:17:30 +05301399 cur.dsi_pll_hsdiv_dispc_clk <
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001400 req_pck * min_fck_per_pck)
1401 continue;
1402
1403 match = 1;
1404
Archit Taneja6d523e72012-06-21 09:33:55 +05301405 dispc_find_clk_divs(req_pck,
Archit Taneja1bb47832011-02-24 14:17:30 +05301406 cur.dsi_pll_hsdiv_dispc_clk,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001407 &cur_dispc);
1408
1409 if (abs(cur_dispc.pck - req_pck) <
1410 abs(best_dispc.pck - req_pck)) {
1411 best = cur;
1412 best_dispc = cur_dispc;
1413
1414 if (cur_dispc.pck == req_pck)
1415 goto found;
1416 }
1417 }
1418 }
1419 }
1420found:
1421 if (!match) {
1422 if (min_fck_per_pck) {
1423 DSSERR("Could not find suitable clock settings.\n"
1424 "Turning FCK/PCK constraint off and"
1425 "trying again.\n");
1426 min_fck_per_pck = 0;
1427 goto retry;
1428 }
1429
1430 DSSERR("Could not find suitable clock settings.\n");
1431
1432 return -EINVAL;
1433 }
1434
Archit Taneja1bb47832011-02-24 14:17:30 +05301435 /* dsi_pll_hsdiv_dsi_clk (regm_dsi) is not used */
1436 best.regm_dsi = 0;
1437 best.dsi_pll_hsdiv_dsi_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001438
1439 if (dsi_cinfo)
1440 *dsi_cinfo = best;
1441 if (dispc_cinfo)
1442 *dispc_cinfo = best_dispc;
1443
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301444 dsi->cache_req_pck = req_pck;
1445 dsi->cache_clk_freq = 0;
1446 dsi->cache_cinfo = best;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001447
1448 return 0;
1449}
1450
Tomi Valkeinenee144e62012-08-10 16:50:51 +03001451static int dsi_pll_calc_ddrfreq(struct platform_device *dsidev,
Tomi Valkeinend66b1582012-09-24 15:15:06 +03001452 unsigned long req_clkin4ddr, struct dsi_clock_info *cinfo)
Tomi Valkeinenee144e62012-08-10 16:50:51 +03001453{
1454 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1455 struct dsi_clock_info cur, best;
Tomi Valkeinenee144e62012-08-10 16:50:51 +03001456
1457 DSSDBG("dsi_pll_calc_ddrfreq\n");
1458
Tomi Valkeinenee144e62012-08-10 16:50:51 +03001459 memset(&best, 0, sizeof(best));
1460 memset(&cur, 0, sizeof(cur));
1461
Tomi Valkeinend66b1582012-09-24 15:15:06 +03001462 cur.clkin = clk_get_rate(dsi->sys_clk);
Tomi Valkeinenee144e62012-08-10 16:50:51 +03001463
1464 for (cur.regn = 1; cur.regn < dsi->regn_max; ++cur.regn) {
1465 cur.fint = cur.clkin / cur.regn;
1466
1467 if (cur.fint > dsi->fint_max || cur.fint < dsi->fint_min)
1468 continue;
1469
1470 /* DSIPHY(MHz) = (2 * regm / regn) * clkin */
1471 for (cur.regm = 1; cur.regm < dsi->regm_max; ++cur.regm) {
1472 unsigned long a, b;
1473
1474 a = 2 * cur.regm * (cur.clkin/1000);
1475 b = cur.regn;
1476 cur.clkin4ddr = a / b * 1000;
1477
1478 if (cur.clkin4ddr > 1800 * 1000 * 1000)
1479 break;
1480
1481 if (abs(cur.clkin4ddr - req_clkin4ddr) <
1482 abs(best.clkin4ddr - req_clkin4ddr)) {
1483 best = cur;
1484 DSSDBG("best %ld\n", best.clkin4ddr);
1485 }
1486
1487 if (cur.clkin4ddr == req_clkin4ddr)
1488 goto found;
1489 }
1490 }
1491found:
Tomi Valkeinenee144e62012-08-10 16:50:51 +03001492 if (cinfo)
1493 *cinfo = best;
1494
1495 return 0;
1496}
1497
Tomi Valkeinend66b1582012-09-24 15:15:06 +03001498static void dsi_pll_calc_dsi_fck(struct platform_device *dsidev,
1499 struct dsi_clock_info *cinfo)
1500{
1501 unsigned long max_dsi_fck;
1502
1503 max_dsi_fck = dss_feat_get_param_max(FEAT_PARAM_DSI_FCK);
1504
1505 cinfo->regm_dsi = DIV_ROUND_UP(cinfo->clkin4ddr, max_dsi_fck);
1506 cinfo->dsi_pll_hsdiv_dsi_clk = cinfo->clkin4ddr / cinfo->regm_dsi;
1507}
1508
1509static int dsi_pll_calc_dispc_fck(struct platform_device *dsidev,
1510 unsigned long req_pck, struct dsi_clock_info *cinfo,
1511 struct dispc_clock_info *dispc_cinfo)
1512{
1513 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1514 unsigned regm_dispc, best_regm_dispc;
1515 unsigned long dispc_clk, best_dispc_clk;
1516 int min_fck_per_pck;
1517 unsigned long max_dss_fck;
1518 struct dispc_clock_info best_dispc;
1519 bool match;
1520
1521 max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
1522
1523 min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
1524
1525 if (min_fck_per_pck &&
1526 req_pck * min_fck_per_pck > max_dss_fck) {
1527 DSSERR("Requested pixel clock not possible with the current "
1528 "OMAP2_DSS_MIN_FCK_PER_PCK setting. Turning "
1529 "the constraint off.\n");
1530 min_fck_per_pck = 0;
1531 }
1532
1533retry:
1534 best_regm_dispc = 0;
1535 best_dispc_clk = 0;
1536 memset(&best_dispc, 0, sizeof(best_dispc));
1537 match = false;
1538
1539 for (regm_dispc = 1; regm_dispc < dsi->regm_dispc_max; ++regm_dispc) {
1540 struct dispc_clock_info cur_dispc;
1541
1542 dispc_clk = cinfo->clkin4ddr / regm_dispc;
1543
1544 /* this will narrow down the search a bit,
1545 * but still give pixclocks below what was
1546 * requested */
1547 if (dispc_clk < req_pck)
1548 break;
1549
1550 if (dispc_clk > max_dss_fck)
1551 continue;
1552
1553 if (min_fck_per_pck && dispc_clk < req_pck * min_fck_per_pck)
1554 continue;
1555
1556 match = true;
1557
1558 dispc_find_clk_divs(req_pck, dispc_clk, &cur_dispc);
1559
1560 if (abs(cur_dispc.pck - req_pck) <
1561 abs(best_dispc.pck - req_pck)) {
1562 best_regm_dispc = regm_dispc;
1563 best_dispc_clk = dispc_clk;
1564 best_dispc = cur_dispc;
1565
1566 if (cur_dispc.pck == req_pck)
1567 goto found;
1568 }
1569 }
1570
1571 if (!match) {
1572 if (min_fck_per_pck) {
1573 DSSERR("Could not find suitable clock settings.\n"
1574 "Turning FCK/PCK constraint off and"
1575 "trying again.\n");
1576 min_fck_per_pck = 0;
1577 goto retry;
1578 }
1579
1580 DSSERR("Could not find suitable clock settings.\n");
1581
1582 return -EINVAL;
1583 }
1584found:
1585 cinfo->regm_dispc = best_regm_dispc;
1586 cinfo->dsi_pll_hsdiv_dispc_clk = best_dispc_clk;
1587
1588 *dispc_cinfo = best_dispc;
1589
1590 return 0;
1591}
1592
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301593int dsi_pll_set_clock_div(struct platform_device *dsidev,
1594 struct dsi_clock_info *cinfo)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001595{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301596 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001597 int r = 0;
1598 u32 l;
Archit Taneja9613c022011-03-22 06:33:36 -05001599 int f = 0;
Taneja, Archit49641112011-03-14 23:28:23 -05001600 u8 regn_start, regn_end, regm_start, regm_end;
1601 u8 regm_dispc_start, regm_dispc_end, regm_dsi_start, regm_dsi_end;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001602
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05301603 DSSDBG("DSI PLL clock config starts");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001604
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001605 dsi->current_cinfo.clkin = cinfo->clkin;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301606 dsi->current_cinfo.fint = cinfo->fint;
1607 dsi->current_cinfo.clkin4ddr = cinfo->clkin4ddr;
1608 dsi->current_cinfo.dsi_pll_hsdiv_dispc_clk =
Archit Taneja1bb47832011-02-24 14:17:30 +05301609 cinfo->dsi_pll_hsdiv_dispc_clk;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301610 dsi->current_cinfo.dsi_pll_hsdiv_dsi_clk =
Archit Taneja1bb47832011-02-24 14:17:30 +05301611 cinfo->dsi_pll_hsdiv_dsi_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001612
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301613 dsi->current_cinfo.regn = cinfo->regn;
1614 dsi->current_cinfo.regm = cinfo->regm;
1615 dsi->current_cinfo.regm_dispc = cinfo->regm_dispc;
1616 dsi->current_cinfo.regm_dsi = cinfo->regm_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001617
1618 DSSDBG("DSI Fint %ld\n", cinfo->fint);
1619
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001620 DSSDBG("clkin rate %ld\n", cinfo->clkin);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001621
1622 /* DSIPHY == CLKIN4DDR */
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001623 DSSDBG("CLKIN4DDR = 2 * %d / %d * %lu = %lu\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001624 cinfo->regm,
1625 cinfo->regn,
1626 cinfo->clkin,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001627 cinfo->clkin4ddr);
1628
1629 DSSDBG("Data rate on 1 DSI lane %ld Mbps\n",
1630 cinfo->clkin4ddr / 1000 / 1000 / 2);
1631
1632 DSSDBG("Clock lane freq %ld Hz\n", cinfo->clkin4ddr / 4);
1633
Archit Taneja1bb47832011-02-24 14:17:30 +05301634 DSSDBG("regm_dispc = %d, %s (%s) = %lu\n", cinfo->regm_dispc,
Archit Taneja89a35e52011-04-12 13:52:23 +05301635 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
1636 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
Archit Taneja1bb47832011-02-24 14:17:30 +05301637 cinfo->dsi_pll_hsdiv_dispc_clk);
1638 DSSDBG("regm_dsi = %d, %s (%s) = %lu\n", cinfo->regm_dsi,
Archit Taneja89a35e52011-04-12 13:52:23 +05301639 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
1640 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
Archit Taneja1bb47832011-02-24 14:17:30 +05301641 cinfo->dsi_pll_hsdiv_dsi_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001642
Taneja, Archit49641112011-03-14 23:28:23 -05001643 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGN, &regn_start, &regn_end);
1644 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM, &regm_start, &regm_end);
1645 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM_DISPC, &regm_dispc_start,
1646 &regm_dispc_end);
1647 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM_DSI, &regm_dsi_start,
1648 &regm_dsi_end);
1649
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301650 /* DSI_PLL_AUTOMODE = manual */
1651 REG_FLD_MOD(dsidev, DSI_PLL_CONTROL, 0, 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001652
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301653 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001654 l = FLD_MOD(l, 1, 0, 0); /* DSI_PLL_STOPMODE */
Taneja, Archit49641112011-03-14 23:28:23 -05001655 /* DSI_PLL_REGN */
1656 l = FLD_MOD(l, cinfo->regn - 1, regn_start, regn_end);
1657 /* DSI_PLL_REGM */
1658 l = FLD_MOD(l, cinfo->regm, regm_start, regm_end);
1659 /* DSI_CLOCK_DIV */
Archit Taneja1bb47832011-02-24 14:17:30 +05301660 l = FLD_MOD(l, cinfo->regm_dispc > 0 ? cinfo->regm_dispc - 1 : 0,
Taneja, Archit49641112011-03-14 23:28:23 -05001661 regm_dispc_start, regm_dispc_end);
1662 /* DSIPROTO_CLOCK_DIV */
Archit Taneja1bb47832011-02-24 14:17:30 +05301663 l = FLD_MOD(l, cinfo->regm_dsi > 0 ? cinfo->regm_dsi - 1 : 0,
Taneja, Archit49641112011-03-14 23:28:23 -05001664 regm_dsi_start, regm_dsi_end);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301665 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION1, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001666
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301667 BUG_ON(cinfo->fint < dsi->fint_min || cinfo->fint > dsi->fint_max);
Archit Taneja9613c022011-03-22 06:33:36 -05001668
Tomi Valkeinenf8ef3d62012-08-22 16:00:31 +03001669 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION2);
1670
Archit Taneja9613c022011-03-22 06:33:36 -05001671 if (dss_has_feature(FEAT_DSI_PLL_FREQSEL)) {
1672 f = cinfo->fint < 1000000 ? 0x3 :
1673 cinfo->fint < 1250000 ? 0x4 :
1674 cinfo->fint < 1500000 ? 0x5 :
1675 cinfo->fint < 1750000 ? 0x6 :
1676 0x7;
Tomi Valkeinenf8ef3d62012-08-22 16:00:31 +03001677
1678 l = FLD_MOD(l, f, 4, 1); /* DSI_PLL_FREQSEL */
1679 } else if (dss_has_feature(FEAT_DSI_PLL_SELFREQDCO)) {
1680 f = cinfo->clkin4ddr < 1000000000 ? 0x2 : 0x4;
1681
1682 l = FLD_MOD(l, f, 4, 1); /* PLL_SELFREQDCO */
Archit Taneja9613c022011-03-22 06:33:36 -05001683 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001684
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001685 l = FLD_MOD(l, 1, 13, 13); /* DSI_PLL_REFEN */
1686 l = FLD_MOD(l, 0, 14, 14); /* DSIPHY_CLKINEN */
1687 l = FLD_MOD(l, 1, 20, 20); /* DSI_HSDIVBYPASS */
Tomi Valkeinen6d446102012-08-22 16:00:40 +03001688 if (dss_has_feature(FEAT_DSI_PLL_REFSEL))
1689 l = FLD_MOD(l, 3, 22, 21); /* REF_SYSCLK = sysclk */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301690 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION2, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001691
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301692 REG_FLD_MOD(dsidev, DSI_PLL_GO, 1, 0, 0); /* DSI_PLL_GO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001693
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301694 if (wait_for_bit_change(dsidev, DSI_PLL_GO, 0, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001695 DSSERR("dsi pll go bit not going down.\n");
1696 r = -EIO;
1697 goto err;
1698 }
1699
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301700 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 1, 1) != 1) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001701 DSSERR("cannot lock PLL\n");
1702 r = -EIO;
1703 goto err;
1704 }
1705
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301706 dsi->pll_locked = 1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001707
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301708 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001709 l = FLD_MOD(l, 0, 0, 0); /* DSI_PLL_IDLE */
1710 l = FLD_MOD(l, 0, 5, 5); /* DSI_PLL_PLLLPMODE */
1711 l = FLD_MOD(l, 0, 6, 6); /* DSI_PLL_LOWCURRSTBY */
1712 l = FLD_MOD(l, 0, 7, 7); /* DSI_PLL_TIGHTPHASELOCK */
1713 l = FLD_MOD(l, 0, 8, 8); /* DSI_PLL_DRIFTGUARDEN */
1714 l = FLD_MOD(l, 0, 10, 9); /* DSI_PLL_LOCKSEL */
1715 l = FLD_MOD(l, 1, 13, 13); /* DSI_PLL_REFEN */
1716 l = FLD_MOD(l, 1, 14, 14); /* DSIPHY_CLKINEN */
1717 l = FLD_MOD(l, 0, 15, 15); /* DSI_BYPASSEN */
1718 l = FLD_MOD(l, 1, 16, 16); /* DSS_CLOCK_EN */
1719 l = FLD_MOD(l, 0, 17, 17); /* DSS_CLOCK_PWDN */
1720 l = FLD_MOD(l, 1, 18, 18); /* DSI_PROTO_CLOCK_EN */
1721 l = FLD_MOD(l, 0, 19, 19); /* DSI_PROTO_CLOCK_PWDN */
1722 l = FLD_MOD(l, 0, 20, 20); /* DSI_HSDIVBYPASS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301723 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION2, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001724
1725 DSSDBG("PLL config done\n");
1726err:
1727 return r;
1728}
1729
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301730int dsi_pll_init(struct platform_device *dsidev, bool enable_hsclk,
1731 bool enable_hsdiv)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001732{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301733 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001734 int r = 0;
1735 enum dsi_pll_power_state pwstate;
1736
1737 DSSDBG("PLL init\n");
1738
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301739 if (dsi->vdds_dsi_reg == NULL) {
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001740 struct regulator *vdds_dsi;
1741
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301742 vdds_dsi = regulator_get(&dsi->pdev->dev, "vdds_dsi");
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001743
1744 if (IS_ERR(vdds_dsi)) {
1745 DSSERR("can't get VDDS_DSI regulator\n");
1746 return PTR_ERR(vdds_dsi);
1747 }
1748
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301749 dsi->vdds_dsi_reg = vdds_dsi;
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001750 }
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001751
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301752 dsi_enable_pll_clock(dsidev, 1);
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001753 /*
1754 * Note: SCP CLK is not required on OMAP3, but it is required on OMAP4.
1755 */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301756 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001757
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301758 if (!dsi->vdds_dsi_enabled) {
1759 r = regulator_enable(dsi->vdds_dsi_reg);
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001760 if (r)
1761 goto err0;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301762 dsi->vdds_dsi_enabled = true;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001763 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001764
1765 /* XXX PLL does not come out of reset without this... */
1766 dispc_pck_free_enable(1);
1767
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301768 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 0, 1) != 1) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001769 DSSERR("PLL not coming out of reset.\n");
1770 r = -ENODEV;
Ville Syrjälä481dfa02010-04-22 22:50:04 +02001771 dispc_pck_free_enable(0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001772 goto err1;
1773 }
1774
1775 /* XXX ... but if left on, we get problems when planes do not
1776 * fill the whole display. No idea about this */
1777 dispc_pck_free_enable(0);
1778
1779 if (enable_hsclk && enable_hsdiv)
1780 pwstate = DSI_PLL_POWER_ON_ALL;
1781 else if (enable_hsclk)
1782 pwstate = DSI_PLL_POWER_ON_HSCLK;
1783 else if (enable_hsdiv)
1784 pwstate = DSI_PLL_POWER_ON_DIV;
1785 else
1786 pwstate = DSI_PLL_POWER_OFF;
1787
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301788 r = dsi_pll_power(dsidev, pwstate);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001789
1790 if (r)
1791 goto err1;
1792
1793 DSSDBG("PLL init done\n");
1794
1795 return 0;
1796err1:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301797 if (dsi->vdds_dsi_enabled) {
1798 regulator_disable(dsi->vdds_dsi_reg);
1799 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001800 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001801err0:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301802 dsi_disable_scp_clk(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301803 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001804 return r;
1805}
1806
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301807void dsi_pll_uninit(struct platform_device *dsidev, bool disconnect_lanes)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001808{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301809 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1810
1811 dsi->pll_locked = 0;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301812 dsi_pll_power(dsidev, DSI_PLL_POWER_OFF);
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001813 if (disconnect_lanes) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301814 WARN_ON(!dsi->vdds_dsi_enabled);
1815 regulator_disable(dsi->vdds_dsi_reg);
1816 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001817 }
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001818
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301819 dsi_disable_scp_clk(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301820 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001821
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001822 DSSDBG("PLL uninit done\n");
1823}
1824
Archit Taneja5a8b5722011-05-12 17:26:29 +05301825static void dsi_dump_dsidev_clocks(struct platform_device *dsidev,
1826 struct seq_file *s)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001827{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301828 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1829 struct dsi_clock_info *cinfo = &dsi->current_cinfo;
Archit Taneja89a35e52011-04-12 13:52:23 +05301830 enum omap_dss_clk_source dispc_clk_src, dsi_clk_src;
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02001831 int dsi_module = dsi->module_id;
Archit Taneja067a57e2011-03-02 11:57:25 +05301832
1833 dispc_clk_src = dss_get_dispc_clk_source();
Archit Taneja5a8b5722011-05-12 17:26:29 +05301834 dsi_clk_src = dss_get_dsi_clk_source(dsi_module);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001835
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001836 if (dsi_runtime_get(dsidev))
1837 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001838
Archit Taneja5a8b5722011-05-12 17:26:29 +05301839 seq_printf(s, "- DSI%d PLL -\n", dsi_module + 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001840
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001841 seq_printf(s, "dsi pll clkin\t%lu\n", cinfo->clkin);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001842
1843 seq_printf(s, "Fint\t\t%-16luregn %u\n", cinfo->fint, cinfo->regn);
1844
1845 seq_printf(s, "CLKIN4DDR\t%-16luregm %u\n",
1846 cinfo->clkin4ddr, cinfo->regm);
1847
Archit Taneja84309f12011-12-12 11:47:41 +05301848 seq_printf(s, "DSI_PLL_HSDIV_DISPC (%s)\t%-16luregm_dispc %u\t(%s)\n",
1849 dss_feat_get_clk_source_name(dsi_module == 0 ?
1850 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC :
1851 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC),
Archit Taneja1bb47832011-02-24 14:17:30 +05301852 cinfo->dsi_pll_hsdiv_dispc_clk,
1853 cinfo->regm_dispc,
Archit Taneja89a35e52011-04-12 13:52:23 +05301854 dispc_clk_src == OMAP_DSS_CLK_SRC_FCK ?
Tomi Valkeinen63cf28a2010-02-23 17:40:00 +02001855 "off" : "on");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001856
Archit Taneja84309f12011-12-12 11:47:41 +05301857 seq_printf(s, "DSI_PLL_HSDIV_DSI (%s)\t%-16luregm_dsi %u\t(%s)\n",
1858 dss_feat_get_clk_source_name(dsi_module == 0 ?
1859 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI :
1860 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI),
Archit Taneja1bb47832011-02-24 14:17:30 +05301861 cinfo->dsi_pll_hsdiv_dsi_clk,
1862 cinfo->regm_dsi,
Archit Taneja89a35e52011-04-12 13:52:23 +05301863 dsi_clk_src == OMAP_DSS_CLK_SRC_FCK ?
Tomi Valkeinen63cf28a2010-02-23 17:40:00 +02001864 "off" : "on");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001865
Archit Taneja5a8b5722011-05-12 17:26:29 +05301866 seq_printf(s, "- DSI%d -\n", dsi_module + 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001867
Archit Taneja067a57e2011-03-02 11:57:25 +05301868 seq_printf(s, "dsi fclk source = %s (%s)\n",
1869 dss_get_generic_clk_source_name(dsi_clk_src),
1870 dss_feat_get_clk_source_name(dsi_clk_src));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001871
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301872 seq_printf(s, "DSI_FCLK\t%lu\n", dsi_fclk_rate(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001873
1874 seq_printf(s, "DDR_CLK\t\t%lu\n",
1875 cinfo->clkin4ddr / 4);
1876
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301877 seq_printf(s, "TxByteClkHS\t%lu\n", dsi_get_txbyteclkhs(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001878
1879 seq_printf(s, "LP_CLK\t\t%lu\n", cinfo->lp_clk);
1880
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001881 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001882}
1883
Archit Taneja5a8b5722011-05-12 17:26:29 +05301884void dsi_dump_clocks(struct seq_file *s)
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001885{
Archit Taneja5a8b5722011-05-12 17:26:29 +05301886 struct platform_device *dsidev;
1887 int i;
1888
1889 for (i = 0; i < MAX_NUM_DSI; i++) {
1890 dsidev = dsi_get_dsidev_from_id(i);
1891 if (dsidev)
1892 dsi_dump_dsidev_clocks(dsidev, s);
1893 }
1894}
1895
1896#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
1897static void dsi_dump_dsidev_irqs(struct platform_device *dsidev,
1898 struct seq_file *s)
1899{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301900 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001901 unsigned long flags;
1902 struct dsi_irq_stats stats;
1903
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301904 spin_lock_irqsave(&dsi->irq_stats_lock, flags);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001905
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301906 stats = dsi->irq_stats;
1907 memset(&dsi->irq_stats, 0, sizeof(dsi->irq_stats));
1908 dsi->irq_stats.last_reset = jiffies;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001909
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301910 spin_unlock_irqrestore(&dsi->irq_stats_lock, flags);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001911
1912 seq_printf(s, "period %u ms\n",
1913 jiffies_to_msecs(jiffies - stats.last_reset));
1914
1915 seq_printf(s, "irqs %d\n", stats.irq_count);
1916#define PIS(x) \
1917 seq_printf(s, "%-20s %10d\n", #x, stats.dsi_irqs[ffs(DSI_IRQ_##x)-1]);
1918
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02001919 seq_printf(s, "-- DSI%d interrupts --\n", dsi->module_id + 1);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001920 PIS(VC0);
1921 PIS(VC1);
1922 PIS(VC2);
1923 PIS(VC3);
1924 PIS(WAKEUP);
1925 PIS(RESYNC);
1926 PIS(PLL_LOCK);
1927 PIS(PLL_UNLOCK);
1928 PIS(PLL_RECALL);
1929 PIS(COMPLEXIO_ERR);
1930 PIS(HS_TX_TIMEOUT);
1931 PIS(LP_RX_TIMEOUT);
1932 PIS(TE_TRIGGER);
1933 PIS(ACK_TRIGGER);
1934 PIS(SYNC_LOST);
1935 PIS(LDO_POWER_GOOD);
1936 PIS(TA_TIMEOUT);
1937#undef PIS
1938
1939#define PIS(x) \
1940 seq_printf(s, "%-20s %10d %10d %10d %10d\n", #x, \
1941 stats.vc_irqs[0][ffs(DSI_VC_IRQ_##x)-1], \
1942 stats.vc_irqs[1][ffs(DSI_VC_IRQ_##x)-1], \
1943 stats.vc_irqs[2][ffs(DSI_VC_IRQ_##x)-1], \
1944 stats.vc_irqs[3][ffs(DSI_VC_IRQ_##x)-1]);
1945
1946 seq_printf(s, "-- VC interrupts --\n");
1947 PIS(CS);
1948 PIS(ECC_CORR);
1949 PIS(PACKET_SENT);
1950 PIS(FIFO_TX_OVF);
1951 PIS(FIFO_RX_OVF);
1952 PIS(BTA);
1953 PIS(ECC_NO_CORR);
1954 PIS(FIFO_TX_UDF);
1955 PIS(PP_BUSY_CHANGE);
1956#undef PIS
1957
1958#define PIS(x) \
1959 seq_printf(s, "%-20s %10d\n", #x, \
1960 stats.cio_irqs[ffs(DSI_CIO_IRQ_##x)-1]);
1961
1962 seq_printf(s, "-- CIO interrupts --\n");
1963 PIS(ERRSYNCESC1);
1964 PIS(ERRSYNCESC2);
1965 PIS(ERRSYNCESC3);
1966 PIS(ERRESC1);
1967 PIS(ERRESC2);
1968 PIS(ERRESC3);
1969 PIS(ERRCONTROL1);
1970 PIS(ERRCONTROL2);
1971 PIS(ERRCONTROL3);
1972 PIS(STATEULPS1);
1973 PIS(STATEULPS2);
1974 PIS(STATEULPS3);
1975 PIS(ERRCONTENTIONLP0_1);
1976 PIS(ERRCONTENTIONLP1_1);
1977 PIS(ERRCONTENTIONLP0_2);
1978 PIS(ERRCONTENTIONLP1_2);
1979 PIS(ERRCONTENTIONLP0_3);
1980 PIS(ERRCONTENTIONLP1_3);
1981 PIS(ULPSACTIVENOT_ALL0);
1982 PIS(ULPSACTIVENOT_ALL1);
1983#undef PIS
1984}
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001985
Archit Taneja5a8b5722011-05-12 17:26:29 +05301986static void dsi1_dump_irqs(struct seq_file *s)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001987{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301988 struct platform_device *dsidev = dsi_get_dsidev_from_id(0);
1989
Archit Taneja5a8b5722011-05-12 17:26:29 +05301990 dsi_dump_dsidev_irqs(dsidev, s);
1991}
1992
1993static void dsi2_dump_irqs(struct seq_file *s)
1994{
1995 struct platform_device *dsidev = dsi_get_dsidev_from_id(1);
1996
1997 dsi_dump_dsidev_irqs(dsidev, s);
1998}
Archit Taneja5a8b5722011-05-12 17:26:29 +05301999#endif
2000
2001static void dsi_dump_dsidev_regs(struct platform_device *dsidev,
2002 struct seq_file *s)
2003{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302004#define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dsi_read_reg(dsidev, r))
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002005
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03002006 if (dsi_runtime_get(dsidev))
2007 return;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302008 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002009
2010 DUMPREG(DSI_REVISION);
2011 DUMPREG(DSI_SYSCONFIG);
2012 DUMPREG(DSI_SYSSTATUS);
2013 DUMPREG(DSI_IRQSTATUS);
2014 DUMPREG(DSI_IRQENABLE);
2015 DUMPREG(DSI_CTRL);
2016 DUMPREG(DSI_COMPLEXIO_CFG1);
2017 DUMPREG(DSI_COMPLEXIO_IRQ_STATUS);
2018 DUMPREG(DSI_COMPLEXIO_IRQ_ENABLE);
2019 DUMPREG(DSI_CLK_CTRL);
2020 DUMPREG(DSI_TIMING1);
2021 DUMPREG(DSI_TIMING2);
2022 DUMPREG(DSI_VM_TIMING1);
2023 DUMPREG(DSI_VM_TIMING2);
2024 DUMPREG(DSI_VM_TIMING3);
2025 DUMPREG(DSI_CLK_TIMING);
2026 DUMPREG(DSI_TX_FIFO_VC_SIZE);
2027 DUMPREG(DSI_RX_FIFO_VC_SIZE);
2028 DUMPREG(DSI_COMPLEXIO_CFG2);
2029 DUMPREG(DSI_RX_FIFO_VC_FULLNESS);
2030 DUMPREG(DSI_VM_TIMING4);
2031 DUMPREG(DSI_TX_FIFO_VC_EMPTINESS);
2032 DUMPREG(DSI_VM_TIMING5);
2033 DUMPREG(DSI_VM_TIMING6);
2034 DUMPREG(DSI_VM_TIMING7);
2035 DUMPREG(DSI_STOPCLK_TIMING);
2036
2037 DUMPREG(DSI_VC_CTRL(0));
2038 DUMPREG(DSI_VC_TE(0));
2039 DUMPREG(DSI_VC_LONG_PACKET_HEADER(0));
2040 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(0));
2041 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(0));
2042 DUMPREG(DSI_VC_IRQSTATUS(0));
2043 DUMPREG(DSI_VC_IRQENABLE(0));
2044
2045 DUMPREG(DSI_VC_CTRL(1));
2046 DUMPREG(DSI_VC_TE(1));
2047 DUMPREG(DSI_VC_LONG_PACKET_HEADER(1));
2048 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(1));
2049 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(1));
2050 DUMPREG(DSI_VC_IRQSTATUS(1));
2051 DUMPREG(DSI_VC_IRQENABLE(1));
2052
2053 DUMPREG(DSI_VC_CTRL(2));
2054 DUMPREG(DSI_VC_TE(2));
2055 DUMPREG(DSI_VC_LONG_PACKET_HEADER(2));
2056 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(2));
2057 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(2));
2058 DUMPREG(DSI_VC_IRQSTATUS(2));
2059 DUMPREG(DSI_VC_IRQENABLE(2));
2060
2061 DUMPREG(DSI_VC_CTRL(3));
2062 DUMPREG(DSI_VC_TE(3));
2063 DUMPREG(DSI_VC_LONG_PACKET_HEADER(3));
2064 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(3));
2065 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(3));
2066 DUMPREG(DSI_VC_IRQSTATUS(3));
2067 DUMPREG(DSI_VC_IRQENABLE(3));
2068
2069 DUMPREG(DSI_DSIPHY_CFG0);
2070 DUMPREG(DSI_DSIPHY_CFG1);
2071 DUMPREG(DSI_DSIPHY_CFG2);
2072 DUMPREG(DSI_DSIPHY_CFG5);
2073
2074 DUMPREG(DSI_PLL_CONTROL);
2075 DUMPREG(DSI_PLL_STATUS);
2076 DUMPREG(DSI_PLL_GO);
2077 DUMPREG(DSI_PLL_CONFIGURATION1);
2078 DUMPREG(DSI_PLL_CONFIGURATION2);
2079
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302080 dsi_disable_scp_clk(dsidev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03002081 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002082#undef DUMPREG
2083}
2084
Archit Taneja5a8b5722011-05-12 17:26:29 +05302085static void dsi1_dump_regs(struct seq_file *s)
2086{
2087 struct platform_device *dsidev = dsi_get_dsidev_from_id(0);
2088
2089 dsi_dump_dsidev_regs(dsidev, s);
2090}
2091
2092static void dsi2_dump_regs(struct seq_file *s)
2093{
2094 struct platform_device *dsidev = dsi_get_dsidev_from_id(1);
2095
2096 dsi_dump_dsidev_regs(dsidev, s);
2097}
2098
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002099enum dsi_cio_power_state {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002100 DSI_COMPLEXIO_POWER_OFF = 0x0,
2101 DSI_COMPLEXIO_POWER_ON = 0x1,
2102 DSI_COMPLEXIO_POWER_ULPS = 0x2,
2103};
2104
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302105static int dsi_cio_power(struct platform_device *dsidev,
2106 enum dsi_cio_power_state state)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002107{
2108 int t = 0;
2109
2110 /* PWR_CMD */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302111 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG1, state, 28, 27);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002112
2113 /* PWR_STATUS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302114 while (FLD_GET(dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1),
2115 26, 25) != state) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02002116 if (++t > 1000) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002117 DSSERR("failed to set complexio power state to "
2118 "%d\n", state);
2119 return -ENODEV;
2120 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02002121 udelay(1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002122 }
2123
2124 return 0;
2125}
2126
Archit Taneja0c656222011-05-16 15:17:09 +05302127static unsigned dsi_get_line_buf_size(struct platform_device *dsidev)
2128{
2129 int val;
2130
2131 /* line buffer on OMAP3 is 1024 x 24bits */
2132 /* XXX: for some reason using full buffer size causes
2133 * considerable TX slowdown with update sizes that fill the
2134 * whole buffer */
2135 if (!dss_has_feature(FEAT_DSI_GNQ))
2136 return 1023 * 3;
2137
2138 val = REG_GET(dsidev, DSI_GNQ, 14, 12); /* VP1_LINE_BUFFER_SIZE */
2139
2140 switch (val) {
2141 case 1:
2142 return 512 * 3; /* 512x24 bits */
2143 case 2:
2144 return 682 * 3; /* 682x24 bits */
2145 case 3:
2146 return 853 * 3; /* 853x24 bits */
2147 case 4:
2148 return 1024 * 3; /* 1024x24 bits */
2149 case 5:
2150 return 1194 * 3; /* 1194x24 bits */
2151 case 6:
2152 return 1365 * 3; /* 1365x24 bits */
Tomi Valkeinen2ac80fb2012-08-22 16:00:47 +03002153 case 7:
2154 return 1920 * 3; /* 1920x24 bits */
Archit Taneja0c656222011-05-16 15:17:09 +05302155 default:
2156 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002157 return 0;
Archit Taneja0c656222011-05-16 15:17:09 +05302158 }
2159}
2160
Archit Taneja9e7e9372012-08-14 12:29:22 +05302161static int dsi_set_lane_config(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002162{
Tomi Valkeinen48368392011-10-13 11:22:39 +03002163 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2164 static const u8 offsets[] = { 0, 4, 8, 12, 16 };
2165 static const enum dsi_lane_function functions[] = {
2166 DSI_LANE_CLK,
2167 DSI_LANE_DATA1,
2168 DSI_LANE_DATA2,
2169 DSI_LANE_DATA3,
2170 DSI_LANE_DATA4,
2171 };
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002172 u32 r;
Tomi Valkeinen48368392011-10-13 11:22:39 +03002173 int i;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002174
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302175 r = dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1);
Archit Taneja75d72472011-05-16 15:17:08 +05302176
Tomi Valkeinen48368392011-10-13 11:22:39 +03002177 for (i = 0; i < dsi->num_lanes_used; ++i) {
2178 unsigned offset = offsets[i];
2179 unsigned polarity, lane_number;
2180 unsigned t;
Archit Taneja75d72472011-05-16 15:17:08 +05302181
Tomi Valkeinen48368392011-10-13 11:22:39 +03002182 for (t = 0; t < dsi->num_lanes_supported; ++t)
2183 if (dsi->lanes[t].function == functions[i])
2184 break;
2185
2186 if (t == dsi->num_lanes_supported)
2187 return -EINVAL;
2188
2189 lane_number = t;
2190 polarity = dsi->lanes[t].polarity;
2191
2192 r = FLD_MOD(r, lane_number + 1, offset + 2, offset);
2193 r = FLD_MOD(r, polarity, offset + 3, offset + 3);
Archit Taneja75d72472011-05-16 15:17:08 +05302194 }
Tomi Valkeinen48368392011-10-13 11:22:39 +03002195
2196 /* clear the unused lanes */
2197 for (; i < dsi->num_lanes_supported; ++i) {
2198 unsigned offset = offsets[i];
2199
2200 r = FLD_MOD(r, 0, offset + 2, offset);
2201 r = FLD_MOD(r, 0, offset + 3, offset + 3);
2202 }
2203
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302204 dsi_write_reg(dsidev, DSI_COMPLEXIO_CFG1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002205
Tomi Valkeinen48368392011-10-13 11:22:39 +03002206 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002207}
2208
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302209static inline unsigned ns2ddr(struct platform_device *dsidev, unsigned ns)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002210{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302211 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2212
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002213 /* convert time in ns to ddr ticks, rounding up */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302214 unsigned long ddr_clk = dsi->current_cinfo.clkin4ddr / 4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002215 return (ns * (ddr_clk / 1000 / 1000) + 999) / 1000;
2216}
2217
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302218static inline unsigned ddr2ns(struct platform_device *dsidev, unsigned ddr)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002219{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302220 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2221
2222 unsigned long ddr_clk = dsi->current_cinfo.clkin4ddr / 4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002223 return ddr * 1000 * 1000 / (ddr_clk / 1000);
2224}
2225
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302226static void dsi_cio_timings(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002227{
2228 u32 r;
2229 u32 ths_prepare, ths_prepare_ths_zero, ths_trail, ths_exit;
2230 u32 tlpx_half, tclk_trail, tclk_zero;
2231 u32 tclk_prepare;
2232
2233 /* calculate timings */
2234
2235 /* 1 * DDR_CLK = 2 * UI */
2236
2237 /* min 40ns + 4*UI max 85ns + 6*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302238 ths_prepare = ns2ddr(dsidev, 70) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002239
2240 /* min 145ns + 10*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302241 ths_prepare_ths_zero = ns2ddr(dsidev, 175) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002242
2243 /* min max(8*UI, 60ns+4*UI) */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302244 ths_trail = ns2ddr(dsidev, 60) + 5;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002245
2246 /* min 100ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302247 ths_exit = ns2ddr(dsidev, 145);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002248
2249 /* tlpx min 50n */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302250 tlpx_half = ns2ddr(dsidev, 25);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002251
2252 /* min 60ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302253 tclk_trail = ns2ddr(dsidev, 60) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002254
2255 /* min 38ns, max 95ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302256 tclk_prepare = ns2ddr(dsidev, 65);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002257
2258 /* min tclk-prepare + tclk-zero = 300ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302259 tclk_zero = ns2ddr(dsidev, 260);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002260
2261 DSSDBG("ths_prepare %u (%uns), ths_prepare_ths_zero %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302262 ths_prepare, ddr2ns(dsidev, ths_prepare),
2263 ths_prepare_ths_zero, ddr2ns(dsidev, ths_prepare_ths_zero));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002264 DSSDBG("ths_trail %u (%uns), ths_exit %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302265 ths_trail, ddr2ns(dsidev, ths_trail),
2266 ths_exit, ddr2ns(dsidev, ths_exit));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002267
2268 DSSDBG("tlpx_half %u (%uns), tclk_trail %u (%uns), "
2269 "tclk_zero %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302270 tlpx_half, ddr2ns(dsidev, tlpx_half),
2271 tclk_trail, ddr2ns(dsidev, tclk_trail),
2272 tclk_zero, ddr2ns(dsidev, tclk_zero));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002273 DSSDBG("tclk_prepare %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302274 tclk_prepare, ddr2ns(dsidev, tclk_prepare));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002275
2276 /* program timings */
2277
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302278 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002279 r = FLD_MOD(r, ths_prepare, 31, 24);
2280 r = FLD_MOD(r, ths_prepare_ths_zero, 23, 16);
2281 r = FLD_MOD(r, ths_trail, 15, 8);
2282 r = FLD_MOD(r, ths_exit, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302283 dsi_write_reg(dsidev, DSI_DSIPHY_CFG0, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002284
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302285 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
Tomi Valkeinene84dc1c2012-09-24 09:34:52 +03002286 r = FLD_MOD(r, tlpx_half, 20, 16);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002287 r = FLD_MOD(r, tclk_trail, 15, 8);
2288 r = FLD_MOD(r, tclk_zero, 7, 0);
Tomi Valkeinen77ccbfb2012-09-24 15:15:57 +03002289
2290 if (dss_has_feature(FEAT_DSI_PHY_DCC)) {
2291 r = FLD_MOD(r, 0, 21, 21); /* DCCEN = disable */
2292 r = FLD_MOD(r, 1, 22, 22); /* CLKINP_DIVBY2EN = enable */
2293 r = FLD_MOD(r, 1, 23, 23); /* CLKINP_SEL = enable */
2294 }
2295
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302296 dsi_write_reg(dsidev, DSI_DSIPHY_CFG1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002297
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302298 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002299 r = FLD_MOD(r, tclk_prepare, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302300 dsi_write_reg(dsidev, DSI_DSIPHY_CFG2, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002301}
2302
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002303/* lane masks have lane 0 at lsb. mask_p for positive lines, n for negative */
Archit Taneja9e7e9372012-08-14 12:29:22 +05302304static void dsi_cio_enable_lane_override(struct platform_device *dsidev,
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002305 unsigned mask_p, unsigned mask_n)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002306{
Archit Taneja75d72472011-05-16 15:17:08 +05302307 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002308 int i;
2309 u32 l;
Tomi Valkeinend9820852011-10-12 15:05:59 +03002310 u8 lptxscp_start = dsi->num_lanes_supported == 3 ? 22 : 26;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002311
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002312 l = 0;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002313
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002314 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2315 unsigned p = dsi->lanes[i].polarity;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002316
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002317 if (mask_p & (1 << i))
2318 l |= 1 << (i * 2 + (p ? 0 : 1));
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002319
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002320 if (mask_n & (1 << i))
2321 l |= 1 << (i * 2 + (p ? 1 : 0));
2322 }
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002323
2324 /*
2325 * Bits in REGLPTXSCPDAT4TO0DXDY:
2326 * 17: DY0 18: DX0
2327 * 19: DY1 20: DX1
2328 * 21: DY2 22: DX2
Archit Taneja75d72472011-05-16 15:17:08 +05302329 * 23: DY3 24: DX3
2330 * 25: DY4 26: DX4
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002331 */
2332
2333 /* Set the lane override configuration */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302334
2335 /* REGLPTXSCPDAT4TO0DXDY */
Archit Taneja75d72472011-05-16 15:17:08 +05302336 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, l, lptxscp_start, 17);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002337
2338 /* Enable lane override */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302339
2340 /* ENLPTXSCPDAT */
2341 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 1, 27, 27);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002342}
2343
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302344static void dsi_cio_disable_lane_override(struct platform_device *dsidev)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002345{
2346 /* Disable lane override */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302347 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 0, 27, 27); /* ENLPTXSCPDAT */
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002348 /* Reset the lane override configuration */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302349 /* REGLPTXSCPDAT4TO0DXDY */
2350 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 0, 22, 17);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002351}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002352
Archit Taneja9e7e9372012-08-14 12:29:22 +05302353static int dsi_cio_wait_tx_clk_esc_reset(struct platform_device *dsidev)
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002354{
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002355 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2356 int t, i;
2357 bool in_use[DSI_MAX_NR_LANES];
2358 static const u8 offsets_old[] = { 28, 27, 26 };
2359 static const u8 offsets_new[] = { 24, 25, 26, 27, 28 };
2360 const u8 *offsets;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002361
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002362 if (dss_has_feature(FEAT_DSI_REVERSE_TXCLKESC))
2363 offsets = offsets_old;
2364 else
2365 offsets = offsets_new;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002366
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002367 for (i = 0; i < dsi->num_lanes_supported; ++i)
2368 in_use[i] = dsi->lanes[i].function != DSI_LANE_UNUSED;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002369
2370 t = 100000;
2371 while (true) {
2372 u32 l;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002373 int ok;
2374
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302375 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002376
2377 ok = 0;
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002378 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2379 if (!in_use[i] || (l & (1 << offsets[i])))
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002380 ok++;
2381 }
2382
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002383 if (ok == dsi->num_lanes_supported)
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002384 break;
2385
2386 if (--t == 0) {
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002387 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2388 if (!in_use[i] || (l & (1 << offsets[i])))
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002389 continue;
2390
2391 DSSERR("CIO TXCLKESC%d domain not coming " \
2392 "out of reset\n", i);
2393 }
2394 return -EIO;
2395 }
2396 }
2397
2398 return 0;
2399}
2400
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002401/* return bitmask of enabled lanes, lane0 being the lsb */
Archit Taneja9e7e9372012-08-14 12:29:22 +05302402static unsigned dsi_get_lane_mask(struct platform_device *dsidev)
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002403{
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002404 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2405 unsigned mask = 0;
2406 int i;
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002407
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002408 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2409 if (dsi->lanes[i].function != DSI_LANE_UNUSED)
2410 mask |= 1 << i;
2411 }
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002412
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002413 return mask;
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002414}
2415
Archit Taneja9e7e9372012-08-14 12:29:22 +05302416static int dsi_cio_init(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002417{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302418 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002419 int r;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002420 u32 l;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002421
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05302422 DSSDBG("DSI CIO init starts");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002423
Archit Taneja9e7e9372012-08-14 12:29:22 +05302424 r = dss_dsi_enable_pads(dsi->module_id, dsi_get_lane_mask(dsidev));
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002425 if (r)
2426 return r;
Tomi Valkeinend1f58572010-07-30 11:57:57 +03002427
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302428 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002429
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002430 /* A dummy read using the SCP interface to any DSIPHY register is
2431 * required after DSIPHY reset to complete the reset of the DSI complex
2432 * I/O. */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302433 dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002434
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302435 if (wait_for_bit_change(dsidev, DSI_DSIPHY_CFG5, 30, 1) != 1) {
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002436 DSSERR("CIO SCP Clock domain not coming out of reset.\n");
2437 r = -EIO;
2438 goto err_scp_clk_dom;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002439 }
2440
Archit Taneja9e7e9372012-08-14 12:29:22 +05302441 r = dsi_set_lane_config(dsidev);
Tomi Valkeinen48368392011-10-13 11:22:39 +03002442 if (r)
2443 goto err_scp_clk_dom;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002444
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002445 /* set TX STOP MODE timer to maximum for this operation */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302446 l = dsi_read_reg(dsidev, DSI_TIMING1);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002447 l = FLD_MOD(l, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
2448 l = FLD_MOD(l, 1, 14, 14); /* STOP_STATE_X16_IO */
2449 l = FLD_MOD(l, 1, 13, 13); /* STOP_STATE_X4_IO */
2450 l = FLD_MOD(l, 0x1fff, 12, 0); /* STOP_STATE_COUNTER_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302451 dsi_write_reg(dsidev, DSI_TIMING1, l);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002452
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302453 if (dsi->ulps_enabled) {
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002454 unsigned mask_p;
2455 int i;
Archit Taneja75d72472011-05-16 15:17:08 +05302456
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002457 DSSDBG("manual ulps exit\n");
2458
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002459 /* ULPS is exited by Mark-1 state for 1ms, followed by
2460 * stop state. DSS HW cannot do this via the normal
2461 * ULPS exit sequence, as after reset the DSS HW thinks
2462 * that we are not in ULPS mode, and refuses to send the
2463 * sequence. So we need to send the ULPS exit sequence
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002464 * manually by setting positive lines high and negative lines
2465 * low for 1ms.
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002466 */
2467
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002468 mask_p = 0;
Archit Taneja75d72472011-05-16 15:17:08 +05302469
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002470 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2471 if (dsi->lanes[i].function == DSI_LANE_UNUSED)
2472 continue;
2473 mask_p |= 1 << i;
2474 }
Archit Taneja75d72472011-05-16 15:17:08 +05302475
Archit Taneja9e7e9372012-08-14 12:29:22 +05302476 dsi_cio_enable_lane_override(dsidev, mask_p, 0);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002477 }
2478
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302479 r = dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_ON);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002480 if (r)
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002481 goto err_cio_pwr;
2482
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302483 if (wait_for_bit_change(dsidev, DSI_COMPLEXIO_CFG1, 29, 1) != 1) {
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002484 DSSERR("CIO PWR clock domain not coming out of reset.\n");
2485 r = -ENODEV;
2486 goto err_cio_pwr_dom;
2487 }
2488
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302489 dsi_if_enable(dsidev, true);
2490 dsi_if_enable(dsidev, false);
2491 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 20, 20); /* LP_CLK_ENABLE */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002492
Archit Taneja9e7e9372012-08-14 12:29:22 +05302493 r = dsi_cio_wait_tx_clk_esc_reset(dsidev);
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002494 if (r)
2495 goto err_tx_clk_esc_rst;
2496
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302497 if (dsi->ulps_enabled) {
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002498 /* Keep Mark-1 state for 1ms (as per DSI spec) */
2499 ktime_t wait = ns_to_ktime(1000 * 1000);
2500 set_current_state(TASK_UNINTERRUPTIBLE);
2501 schedule_hrtimeout(&wait, HRTIMER_MODE_REL);
2502
2503 /* Disable the override. The lanes should be set to Mark-11
2504 * state by the HW */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302505 dsi_cio_disable_lane_override(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002506 }
2507
2508 /* FORCE_TX_STOP_MODE_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302509 REG_FLD_MOD(dsidev, DSI_TIMING1, 0, 15, 15);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002510
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302511 dsi_cio_timings(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002512
Archit Tanejadca2b152012-08-16 18:02:00 +05302513 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja8af6ff02011-09-05 16:48:27 +05302514 /* DDR_CLK_ALWAYS_ON */
2515 REG_FLD_MOD(dsidev, DSI_CLK_CTRL,
Archit Taneja0b3ffe32012-08-13 22:13:39 +05302516 dsi->vm_timings.ddr_clk_always_on, 13, 13);
Archit Taneja8af6ff02011-09-05 16:48:27 +05302517 }
2518
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302519 dsi->ulps_enabled = false;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002520
2521 DSSDBG("CIO init done\n");
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002522
2523 return 0;
2524
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002525err_tx_clk_esc_rst:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302526 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 20, 20); /* LP_CLK_ENABLE */
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002527err_cio_pwr_dom:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302528 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_OFF);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002529err_cio_pwr:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302530 if (dsi->ulps_enabled)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302531 dsi_cio_disable_lane_override(dsidev);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002532err_scp_clk_dom:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302533 dsi_disable_scp_clk(dsidev);
Archit Taneja9e7e9372012-08-14 12:29:22 +05302534 dss_dsi_disable_pads(dsi->module_id, dsi_get_lane_mask(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002535 return r;
2536}
2537
Archit Taneja9e7e9372012-08-14 12:29:22 +05302538static void dsi_cio_uninit(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002539{
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02002540 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302541
Archit Taneja8af6ff02011-09-05 16:48:27 +05302542 /* DDR_CLK_ALWAYS_ON */
2543 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 13, 13);
2544
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302545 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_OFF);
2546 dsi_disable_scp_clk(dsidev);
Archit Taneja9e7e9372012-08-14 12:29:22 +05302547 dss_dsi_disable_pads(dsi->module_id, dsi_get_lane_mask(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002548}
2549
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302550static void dsi_config_tx_fifo(struct platform_device *dsidev,
2551 enum fifo_size size1, enum fifo_size size2,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002552 enum fifo_size size3, enum fifo_size size4)
2553{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302554 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002555 u32 r = 0;
2556 int add = 0;
2557 int i;
2558
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302559 dsi->vc[0].fifo_size = size1;
2560 dsi->vc[1].fifo_size = size2;
2561 dsi->vc[2].fifo_size = size3;
2562 dsi->vc[3].fifo_size = size4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002563
2564 for (i = 0; i < 4; i++) {
2565 u8 v;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302566 int size = dsi->vc[i].fifo_size;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002567
2568 if (add + size > 4) {
2569 DSSERR("Illegal FIFO configuration\n");
2570 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002571 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002572 }
2573
2574 v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
2575 r |= v << (8 * i);
2576 /*DSSDBG("TX FIFO vc %d: size %d, add %d\n", i, size, add); */
2577 add += size;
2578 }
2579
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302580 dsi_write_reg(dsidev, DSI_TX_FIFO_VC_SIZE, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002581}
2582
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302583static void dsi_config_rx_fifo(struct platform_device *dsidev,
2584 enum fifo_size size1, enum fifo_size size2,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002585 enum fifo_size size3, enum fifo_size size4)
2586{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302587 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002588 u32 r = 0;
2589 int add = 0;
2590 int i;
2591
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302592 dsi->vc[0].fifo_size = size1;
2593 dsi->vc[1].fifo_size = size2;
2594 dsi->vc[2].fifo_size = size3;
2595 dsi->vc[3].fifo_size = size4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002596
2597 for (i = 0; i < 4; i++) {
2598 u8 v;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302599 int size = dsi->vc[i].fifo_size;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002600
2601 if (add + size > 4) {
2602 DSSERR("Illegal FIFO configuration\n");
2603 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002604 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002605 }
2606
2607 v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
2608 r |= v << (8 * i);
2609 /*DSSDBG("RX FIFO vc %d: size %d, add %d\n", i, size, add); */
2610 add += size;
2611 }
2612
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302613 dsi_write_reg(dsidev, DSI_RX_FIFO_VC_SIZE, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002614}
2615
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302616static int dsi_force_tx_stop_mode_io(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002617{
2618 u32 r;
2619
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302620 r = dsi_read_reg(dsidev, DSI_TIMING1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002621 r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302622 dsi_write_reg(dsidev, DSI_TIMING1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002623
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302624 if (wait_for_bit_change(dsidev, DSI_TIMING1, 15, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002625 DSSERR("TX_STOP bit not going down\n");
2626 return -EIO;
2627 }
2628
2629 return 0;
2630}
2631
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302632static bool dsi_vc_is_enabled(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002633{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302634 return REG_GET(dsidev, DSI_VC_CTRL(channel), 0, 0);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002635}
2636
2637static void dsi_packet_sent_handler_vp(void *data, u32 mask)
2638{
Archit Taneja2e868db2011-05-12 17:26:28 +05302639 struct dsi_packet_sent_handler_data *vp_data =
2640 (struct dsi_packet_sent_handler_data *) data;
2641 struct dsi_data *dsi = dsi_get_dsidrv_data(vp_data->dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302642 const int channel = dsi->update_channel;
2643 u8 bit = dsi->te_enabled ? 30 : 31;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002644
Archit Taneja2e868db2011-05-12 17:26:28 +05302645 if (REG_GET(vp_data->dsidev, DSI_VC_TE(channel), bit, bit) == 0)
2646 complete(vp_data->completion);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002647}
2648
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302649static int dsi_sync_vc_vp(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002650{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302651 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja2e868db2011-05-12 17:26:28 +05302652 DECLARE_COMPLETION_ONSTACK(completion);
2653 struct dsi_packet_sent_handler_data vp_data = { dsidev, &completion };
Archit Tanejacf398fb2011-03-23 09:59:34 +00002654 int r = 0;
2655 u8 bit;
2656
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302657 bit = dsi->te_enabled ? 30 : 31;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002658
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302659 r = dsi_register_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302660 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002661 if (r)
2662 goto err0;
2663
2664 /* Wait for completion only if TE_EN/TE_START is still set */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302665 if (REG_GET(dsidev, DSI_VC_TE(channel), bit, bit)) {
Archit Tanejacf398fb2011-03-23 09:59:34 +00002666 if (wait_for_completion_timeout(&completion,
2667 msecs_to_jiffies(10)) == 0) {
2668 DSSERR("Failed to complete previous frame transfer\n");
2669 r = -EIO;
2670 goto err1;
2671 }
2672 }
2673
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302674 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302675 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002676
2677 return 0;
2678err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302679 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302680 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002681err0:
2682 return r;
2683}
2684
2685static void dsi_packet_sent_handler_l4(void *data, u32 mask)
2686{
Archit Taneja2e868db2011-05-12 17:26:28 +05302687 struct dsi_packet_sent_handler_data *l4_data =
2688 (struct dsi_packet_sent_handler_data *) data;
2689 struct dsi_data *dsi = dsi_get_dsidrv_data(l4_data->dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302690 const int channel = dsi->update_channel;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002691
Archit Taneja2e868db2011-05-12 17:26:28 +05302692 if (REG_GET(l4_data->dsidev, DSI_VC_CTRL(channel), 5, 5) == 0)
2693 complete(l4_data->completion);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002694}
2695
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302696static int dsi_sync_vc_l4(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002697{
Archit Taneja2e868db2011-05-12 17:26:28 +05302698 DECLARE_COMPLETION_ONSTACK(completion);
2699 struct dsi_packet_sent_handler_data l4_data = { dsidev, &completion };
Archit Tanejacf398fb2011-03-23 09:59:34 +00002700 int r = 0;
2701
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302702 r = dsi_register_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302703 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002704 if (r)
2705 goto err0;
2706
2707 /* Wait for completion only if TX_FIFO_NOT_EMPTY is still set */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302708 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 5, 5)) {
Archit Tanejacf398fb2011-03-23 09:59:34 +00002709 if (wait_for_completion_timeout(&completion,
2710 msecs_to_jiffies(10)) == 0) {
2711 DSSERR("Failed to complete previous l4 transfer\n");
2712 r = -EIO;
2713 goto err1;
2714 }
2715 }
2716
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302717 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302718 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002719
2720 return 0;
2721err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302722 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302723 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002724err0:
2725 return r;
2726}
2727
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302728static int dsi_sync_vc(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002729{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302730 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2731
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302732 WARN_ON(!dsi_bus_is_locked(dsidev));
Archit Tanejacf398fb2011-03-23 09:59:34 +00002733
2734 WARN_ON(in_interrupt());
2735
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302736 if (!dsi_vc_is_enabled(dsidev, channel))
Archit Tanejacf398fb2011-03-23 09:59:34 +00002737 return 0;
2738
Archit Tanejad6049142011-08-22 11:58:08 +05302739 switch (dsi->vc[channel].source) {
2740 case DSI_VC_SOURCE_VP:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302741 return dsi_sync_vc_vp(dsidev, channel);
Archit Tanejad6049142011-08-22 11:58:08 +05302742 case DSI_VC_SOURCE_L4:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302743 return dsi_sync_vc_l4(dsidev, channel);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002744 default:
2745 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002746 return -EINVAL;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002747 }
2748}
2749
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302750static int dsi_vc_enable(struct platform_device *dsidev, int channel,
2751 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002752{
Tomi Valkeinen446f7bf2010-01-11 16:12:31 +02002753 DSSDBG("dsi_vc_enable channel %d, enable %d\n",
2754 channel, enable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002755
2756 enable = enable ? 1 : 0;
2757
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302758 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002759
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302760 if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel),
2761 0, enable) != enable) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002762 DSSERR("Failed to set dsi_vc_enable to %d\n", enable);
2763 return -EIO;
2764 }
2765
2766 return 0;
2767}
2768
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302769static void dsi_vc_initial_config(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002770{
2771 u32 r;
2772
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05302773 DSSDBG("Initial config of virtual channel %d", channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002774
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302775 r = dsi_read_reg(dsidev, DSI_VC_CTRL(channel));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002776
2777 if (FLD_GET(r, 15, 15)) /* VC_BUSY */
2778 DSSERR("VC(%d) busy when trying to configure it!\n",
2779 channel);
2780
2781 r = FLD_MOD(r, 0, 1, 1); /* SOURCE, 0 = L4 */
2782 r = FLD_MOD(r, 0, 2, 2); /* BTA_SHORT_EN */
2783 r = FLD_MOD(r, 0, 3, 3); /* BTA_LONG_EN */
2784 r = FLD_MOD(r, 0, 4, 4); /* MODE, 0 = command */
2785 r = FLD_MOD(r, 1, 7, 7); /* CS_TX_EN */
2786 r = FLD_MOD(r, 1, 8, 8); /* ECC_TX_EN */
2787 r = FLD_MOD(r, 0, 9, 9); /* MODE_SPEED, high speed on/off */
Archit Taneja9613c022011-03-22 06:33:36 -05002788 if (dss_has_feature(FEAT_DSI_VC_OCP_WIDTH))
2789 r = FLD_MOD(r, 3, 11, 10); /* OCP_WIDTH = 32 bit */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002790
2791 r = FLD_MOD(r, 4, 29, 27); /* DMA_RX_REQ_NB = no dma */
2792 r = FLD_MOD(r, 4, 23, 21); /* DMA_TX_REQ_NB = no dma */
2793
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302794 dsi_write_reg(dsidev, DSI_VC_CTRL(channel), r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002795}
2796
Archit Tanejad6049142011-08-22 11:58:08 +05302797static int dsi_vc_config_source(struct platform_device *dsidev, int channel,
2798 enum dsi_vc_source source)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002799{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302800 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2801
Archit Tanejad6049142011-08-22 11:58:08 +05302802 if (dsi->vc[channel].source == source)
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002803 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002804
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05302805 DSSDBG("Source config of virtual channel %d", channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002806
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302807 dsi_sync_vc(dsidev, channel);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002808
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302809 dsi_vc_enable(dsidev, channel, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002810
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002811 /* VC_BUSY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302812 if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel), 15, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002813 DSSERR("vc(%d) busy when trying to config for VP\n", channel);
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002814 return -EIO;
2815 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002816
Archit Tanejad6049142011-08-22 11:58:08 +05302817 /* SOURCE, 0 = L4, 1 = video port */
2818 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), source, 1, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002819
Archit Taneja9613c022011-03-22 06:33:36 -05002820 /* DCS_CMD_ENABLE */
Archit Tanejad6049142011-08-22 11:58:08 +05302821 if (dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC)) {
2822 bool enable = source == DSI_VC_SOURCE_VP;
2823 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 30, 30);
2824 }
Archit Taneja9613c022011-03-22 06:33:36 -05002825
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302826 dsi_vc_enable(dsidev, channel, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002827
Archit Tanejad6049142011-08-22 11:58:08 +05302828 dsi->vc[channel].source = source;
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002829
2830 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002831}
2832
Archit Taneja1ffefe72011-05-12 17:26:24 +05302833void omapdss_dsi_vc_enable_hs(struct omap_dss_device *dssdev, int channel,
2834 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002835{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302836 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Taneja0b3ffe32012-08-13 22:13:39 +05302837 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302838
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002839 DSSDBG("dsi_vc_enable_hs(%d, %d)\n", channel, enable);
2840
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302841 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen61140c92010-01-12 16:00:30 +02002842
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302843 dsi_vc_enable(dsidev, channel, 0);
2844 dsi_if_enable(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002845
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302846 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 9, 9);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002847
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302848 dsi_vc_enable(dsidev, channel, 1);
2849 dsi_if_enable(dsidev, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002850
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302851 dsi_force_tx_stop_mode_io(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05302852
2853 /* start the DDR clock by sending a NULL packet */
Archit Taneja0b3ffe32012-08-13 22:13:39 +05302854 if (dsi->vm_timings.ddr_clk_always_on && enable)
Archit Taneja8af6ff02011-09-05 16:48:27 +05302855 dsi_vc_send_null(dssdev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002856}
Tomi Valkeinen61140c92010-01-12 16:00:30 +02002857EXPORT_SYMBOL(omapdss_dsi_vc_enable_hs);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002858
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302859static void dsi_vc_flush_long_data(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002860{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302861 while (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002862 u32 val;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302863 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002864 DSSDBG("\t\tb1 %#02x b2 %#02x b3 %#02x b4 %#02x\n",
2865 (val >> 0) & 0xff,
2866 (val >> 8) & 0xff,
2867 (val >> 16) & 0xff,
2868 (val >> 24) & 0xff);
2869 }
2870}
2871
2872static void dsi_show_rx_ack_with_err(u16 err)
2873{
2874 DSSERR("\tACK with ERROR (%#x):\n", err);
2875 if (err & (1 << 0))
2876 DSSERR("\t\tSoT Error\n");
2877 if (err & (1 << 1))
2878 DSSERR("\t\tSoT Sync Error\n");
2879 if (err & (1 << 2))
2880 DSSERR("\t\tEoT Sync Error\n");
2881 if (err & (1 << 3))
2882 DSSERR("\t\tEscape Mode Entry Command Error\n");
2883 if (err & (1 << 4))
2884 DSSERR("\t\tLP Transmit Sync Error\n");
2885 if (err & (1 << 5))
2886 DSSERR("\t\tHS Receive Timeout Error\n");
2887 if (err & (1 << 6))
2888 DSSERR("\t\tFalse Control Error\n");
2889 if (err & (1 << 7))
2890 DSSERR("\t\t(reserved7)\n");
2891 if (err & (1 << 8))
2892 DSSERR("\t\tECC Error, single-bit (corrected)\n");
2893 if (err & (1 << 9))
2894 DSSERR("\t\tECC Error, multi-bit (not corrected)\n");
2895 if (err & (1 << 10))
2896 DSSERR("\t\tChecksum Error\n");
2897 if (err & (1 << 11))
2898 DSSERR("\t\tData type not recognized\n");
2899 if (err & (1 << 12))
2900 DSSERR("\t\tInvalid VC ID\n");
2901 if (err & (1 << 13))
2902 DSSERR("\t\tInvalid Transmission Length\n");
2903 if (err & (1 << 14))
2904 DSSERR("\t\t(reserved14)\n");
2905 if (err & (1 << 15))
2906 DSSERR("\t\tDSI Protocol Violation\n");
2907}
2908
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302909static u16 dsi_vc_flush_receive_data(struct platform_device *dsidev,
2910 int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002911{
2912 /* RX_FIFO_NOT_EMPTY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302913 while (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002914 u32 val;
2915 u8 dt;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302916 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002917 DSSERR("\trawval %#08x\n", val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002918 dt = FLD_GET(val, 5, 0);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302919 if (dt == MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002920 u16 err = FLD_GET(val, 23, 8);
2921 dsi_show_rx_ack_with_err(err);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302922 } else if (dt == MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002923 DSSERR("\tDCS short response, 1 byte: %#x\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002924 FLD_GET(val, 23, 8));
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302925 } else if (dt == MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002926 DSSERR("\tDCS short response, 2 byte: %#x\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002927 FLD_GET(val, 23, 8));
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302928 } else if (dt == MIPI_DSI_RX_DCS_LONG_READ_RESPONSE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002929 DSSERR("\tDCS long response, len %d\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002930 FLD_GET(val, 23, 8));
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302931 dsi_vc_flush_long_data(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002932 } else {
2933 DSSERR("\tunknown datatype 0x%02x\n", dt);
2934 }
2935 }
2936 return 0;
2937}
2938
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302939static int dsi_vc_send_bta(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002940{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302941 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2942
2943 if (dsi->debug_write || dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002944 DSSDBG("dsi_vc_send_bta %d\n", channel);
2945
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302946 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002947
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302948 /* RX_FIFO_NOT_EMPTY */
2949 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002950 DSSERR("rx fifo not empty when sending BTA, dumping data:\n");
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302951 dsi_vc_flush_receive_data(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002952 }
2953
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302954 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 6, 6); /* BTA_EN */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002955
Tomi Valkeinen968f8e92011-10-12 10:13:14 +03002956 /* flush posted write */
2957 dsi_read_reg(dsidev, DSI_VC_CTRL(channel));
2958
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002959 return 0;
2960}
2961
Archit Taneja1ffefe72011-05-12 17:26:24 +05302962int dsi_vc_send_bta_sync(struct omap_dss_device *dssdev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002963{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302964 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002965 DECLARE_COMPLETION_ONSTACK(completion);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002966 int r = 0;
2967 u32 err;
2968
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302969 r = dsi_register_isr_vc(dsidev, channel, dsi_completion_handler,
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002970 &completion, DSI_VC_IRQ_BTA);
2971 if (r)
2972 goto err0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002973
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302974 r = dsi_register_isr(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002975 DSI_IRQ_ERROR_MASK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002976 if (r)
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002977 goto err1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002978
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302979 r = dsi_vc_send_bta(dsidev, channel);
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002980 if (r)
2981 goto err2;
2982
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002983 if (wait_for_completion_timeout(&completion,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002984 msecs_to_jiffies(500)) == 0) {
2985 DSSERR("Failed to receive BTA\n");
2986 r = -EIO;
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002987 goto err2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002988 }
2989
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302990 err = dsi_get_errors(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002991 if (err) {
2992 DSSERR("Error while sending BTA: %x\n", err);
2993 r = -EIO;
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002994 goto err2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002995 }
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002996err2:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302997 dsi_unregister_isr(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002998 DSI_IRQ_ERROR_MASK);
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002999err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303000 dsi_unregister_isr_vc(dsidev, channel, dsi_completion_handler,
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02003001 &completion, DSI_VC_IRQ_BTA);
3002err0:
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003003 return r;
3004}
3005EXPORT_SYMBOL(dsi_vc_send_bta_sync);
3006
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303007static inline void dsi_vc_write_long_header(struct platform_device *dsidev,
3008 int channel, u8 data_type, u16 len, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003009{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303010 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003011 u32 val;
3012 u8 data_id;
3013
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303014 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003015
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303016 data_id = data_type | dsi->vc[channel].vc_id << 6;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003017
3018 val = FLD_VAL(data_id, 7, 0) | FLD_VAL(len, 23, 8) |
3019 FLD_VAL(ecc, 31, 24);
3020
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303021 dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_HEADER(channel), val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003022}
3023
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303024static inline void dsi_vc_write_long_payload(struct platform_device *dsidev,
3025 int channel, u8 b1, u8 b2, u8 b3, u8 b4)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003026{
3027 u32 val;
3028
3029 val = b4 << 24 | b3 << 16 | b2 << 8 | b1 << 0;
3030
3031/* DSSDBG("\twriting %02x, %02x, %02x, %02x (%#010x)\n",
3032 b1, b2, b3, b4, val); */
3033
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303034 dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_PAYLOAD(channel), val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003035}
3036
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303037static int dsi_vc_send_long(struct platform_device *dsidev, int channel,
3038 u8 data_type, u8 *data, u16 len, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003039{
3040 /*u32 val; */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303041 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003042 int i;
3043 u8 *p;
3044 int r = 0;
3045 u8 b1, b2, b3, b4;
3046
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303047 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003048 DSSDBG("dsi_vc_send_long, %d bytes\n", len);
3049
3050 /* len + header */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303051 if (dsi->vc[channel].fifo_size * 32 * 4 < len + 4) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003052 DSSERR("unable to send long packet: packet too long.\n");
3053 return -EINVAL;
3054 }
3055
Archit Tanejad6049142011-08-22 11:58:08 +05303056 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_L4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003057
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303058 dsi_vc_write_long_header(dsidev, channel, data_type, len, ecc);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003059
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003060 p = data;
3061 for (i = 0; i < len >> 2; i++) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303062 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003063 DSSDBG("\tsending full packet %d\n", i);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003064
3065 b1 = *p++;
3066 b2 = *p++;
3067 b3 = *p++;
3068 b4 = *p++;
3069
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303070 dsi_vc_write_long_payload(dsidev, channel, b1, b2, b3, b4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003071 }
3072
3073 i = len % 4;
3074 if (i) {
3075 b1 = 0; b2 = 0; b3 = 0;
3076
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303077 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003078 DSSDBG("\tsending remainder bytes %d\n", i);
3079
3080 switch (i) {
3081 case 3:
3082 b1 = *p++;
3083 b2 = *p++;
3084 b3 = *p++;
3085 break;
3086 case 2:
3087 b1 = *p++;
3088 b2 = *p++;
3089 break;
3090 case 1:
3091 b1 = *p++;
3092 break;
3093 }
3094
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303095 dsi_vc_write_long_payload(dsidev, channel, b1, b2, b3, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003096 }
3097
3098 return r;
3099}
3100
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303101static int dsi_vc_send_short(struct platform_device *dsidev, int channel,
3102 u8 data_type, u16 data, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003103{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303104 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003105 u32 r;
3106 u8 data_id;
3107
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303108 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003109
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303110 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003111 DSSDBG("dsi_vc_send_short(ch%d, dt %#x, b1 %#x, b2 %#x)\n",
3112 channel,
3113 data_type, data & 0xff, (data >> 8) & 0xff);
3114
Archit Tanejad6049142011-08-22 11:58:08 +05303115 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_L4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003116
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303117 if (FLD_GET(dsi_read_reg(dsidev, DSI_VC_CTRL(channel)), 16, 16)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003118 DSSERR("ERROR FIFO FULL, aborting transfer\n");
3119 return -EINVAL;
3120 }
3121
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303122 data_id = data_type | dsi->vc[channel].vc_id << 6;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003123
3124 r = (data_id << 0) | (data << 8) | (ecc << 24);
3125
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303126 dsi_write_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel), r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003127
3128 return 0;
3129}
3130
Archit Taneja1ffefe72011-05-12 17:26:24 +05303131int dsi_vc_send_null(struct omap_dss_device *dssdev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003132{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303133 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303134
Archit Taneja18b7d092011-09-05 17:01:08 +05303135 return dsi_vc_send_long(dsidev, channel, MIPI_DSI_NULL_PACKET, NULL,
3136 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003137}
3138EXPORT_SYMBOL(dsi_vc_send_null);
3139
Archit Taneja9e7e9372012-08-14 12:29:22 +05303140static int dsi_vc_write_nosync_common(struct platform_device *dsidev,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303141 int channel, u8 *data, int len, enum dss_dsi_content_type type)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003142{
3143 int r;
3144
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303145 if (len == 0) {
3146 BUG_ON(type == DSS_DSI_CONTENT_DCS);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303147 r = dsi_vc_send_short(dsidev, channel,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303148 MIPI_DSI_GENERIC_SHORT_WRITE_0_PARAM, 0, 0);
3149 } else if (len == 1) {
3150 r = dsi_vc_send_short(dsidev, channel,
3151 type == DSS_DSI_CONTENT_GENERIC ?
3152 MIPI_DSI_GENERIC_SHORT_WRITE_1_PARAM :
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303153 MIPI_DSI_DCS_SHORT_WRITE, data[0], 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003154 } else if (len == 2) {
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303155 r = dsi_vc_send_short(dsidev, channel,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303156 type == DSS_DSI_CONTENT_GENERIC ?
3157 MIPI_DSI_GENERIC_SHORT_WRITE_2_PARAM :
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303158 MIPI_DSI_DCS_SHORT_WRITE_PARAM,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003159 data[0] | (data[1] << 8), 0);
3160 } else {
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303161 r = dsi_vc_send_long(dsidev, channel,
3162 type == DSS_DSI_CONTENT_GENERIC ?
3163 MIPI_DSI_GENERIC_LONG_WRITE :
3164 MIPI_DSI_DCS_LONG_WRITE, data, len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003165 }
3166
3167 return r;
3168}
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303169
3170int dsi_vc_dcs_write_nosync(struct omap_dss_device *dssdev, int channel,
3171 u8 *data, int len)
3172{
Archit Taneja9e7e9372012-08-14 12:29:22 +05303173 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3174
3175 return dsi_vc_write_nosync_common(dsidev, channel, data, len,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303176 DSS_DSI_CONTENT_DCS);
3177}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003178EXPORT_SYMBOL(dsi_vc_dcs_write_nosync);
3179
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303180int dsi_vc_generic_write_nosync(struct omap_dss_device *dssdev, int channel,
3181 u8 *data, int len)
3182{
Archit Taneja9e7e9372012-08-14 12:29:22 +05303183 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3184
3185 return dsi_vc_write_nosync_common(dsidev, channel, data, len,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303186 DSS_DSI_CONTENT_GENERIC);
3187}
3188EXPORT_SYMBOL(dsi_vc_generic_write_nosync);
3189
3190static int dsi_vc_write_common(struct omap_dss_device *dssdev, int channel,
3191 u8 *data, int len, enum dss_dsi_content_type type)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003192{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303193 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003194 int r;
3195
Archit Taneja9e7e9372012-08-14 12:29:22 +05303196 r = dsi_vc_write_nosync_common(dsidev, channel, data, len, type);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003197 if (r)
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003198 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003199
Archit Taneja1ffefe72011-05-12 17:26:24 +05303200 r = dsi_vc_send_bta_sync(dssdev, channel);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003201 if (r)
3202 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003203
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303204 /* RX_FIFO_NOT_EMPTY */
3205 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinenb63ac1e2010-04-09 13:20:57 +03003206 DSSERR("rx fifo not empty after write, dumping data:\n");
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303207 dsi_vc_flush_receive_data(dsidev, channel);
Tomi Valkeinenb63ac1e2010-04-09 13:20:57 +03003208 r = -EIO;
3209 goto err;
3210 }
3211
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003212 return 0;
3213err:
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303214 DSSERR("dsi_vc_write_common(ch %d, cmd 0x%02x, len %d) failed\n",
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003215 channel, data[0], len);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003216 return r;
3217}
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303218
3219int dsi_vc_dcs_write(struct omap_dss_device *dssdev, int channel, u8 *data,
3220 int len)
3221{
3222 return dsi_vc_write_common(dssdev, channel, data, len,
3223 DSS_DSI_CONTENT_DCS);
3224}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003225EXPORT_SYMBOL(dsi_vc_dcs_write);
3226
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303227int dsi_vc_generic_write(struct omap_dss_device *dssdev, int channel, u8 *data,
3228 int len)
3229{
3230 return dsi_vc_write_common(dssdev, channel, data, len,
3231 DSS_DSI_CONTENT_GENERIC);
3232}
3233EXPORT_SYMBOL(dsi_vc_generic_write);
3234
Archit Taneja1ffefe72011-05-12 17:26:24 +05303235int dsi_vc_dcs_write_0(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd)
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003236{
Archit Taneja1ffefe72011-05-12 17:26:24 +05303237 return dsi_vc_dcs_write(dssdev, channel, &dcs_cmd, 1);
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003238}
3239EXPORT_SYMBOL(dsi_vc_dcs_write_0);
3240
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303241int dsi_vc_generic_write_0(struct omap_dss_device *dssdev, int channel)
3242{
3243 return dsi_vc_generic_write(dssdev, channel, NULL, 0);
3244}
3245EXPORT_SYMBOL(dsi_vc_generic_write_0);
3246
Archit Taneja1ffefe72011-05-12 17:26:24 +05303247int dsi_vc_dcs_write_1(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
3248 u8 param)
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003249{
3250 u8 buf[2];
3251 buf[0] = dcs_cmd;
3252 buf[1] = param;
Archit Taneja1ffefe72011-05-12 17:26:24 +05303253 return dsi_vc_dcs_write(dssdev, channel, buf, 2);
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003254}
3255EXPORT_SYMBOL(dsi_vc_dcs_write_1);
3256
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303257int dsi_vc_generic_write_1(struct omap_dss_device *dssdev, int channel,
3258 u8 param)
3259{
3260 return dsi_vc_generic_write(dssdev, channel, &param, 1);
3261}
3262EXPORT_SYMBOL(dsi_vc_generic_write_1);
3263
3264int dsi_vc_generic_write_2(struct omap_dss_device *dssdev, int channel,
3265 u8 param1, u8 param2)
3266{
3267 u8 buf[2];
3268 buf[0] = param1;
3269 buf[1] = param2;
3270 return dsi_vc_generic_write(dssdev, channel, buf, 2);
3271}
3272EXPORT_SYMBOL(dsi_vc_generic_write_2);
3273
Archit Taneja9e7e9372012-08-14 12:29:22 +05303274static int dsi_vc_dcs_send_read_request(struct platform_device *dsidev,
Archit Tanejab8509752011-08-30 15:48:23 +05303275 int channel, u8 dcs_cmd)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003276{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303277 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejab8509752011-08-30 15:48:23 +05303278 int r;
3279
3280 if (dsi->debug_read)
3281 DSSDBG("dsi_vc_dcs_send_read_request(ch%d, dcs_cmd %x)\n",
3282 channel, dcs_cmd);
3283
3284 r = dsi_vc_send_short(dsidev, channel, MIPI_DSI_DCS_READ, dcs_cmd, 0);
3285 if (r) {
3286 DSSERR("dsi_vc_dcs_send_read_request(ch %d, cmd 0x%02x)"
3287 " failed\n", channel, dcs_cmd);
3288 return r;
3289 }
3290
3291 return 0;
3292}
3293
Archit Taneja9e7e9372012-08-14 12:29:22 +05303294static int dsi_vc_generic_send_read_request(struct platform_device *dsidev,
Archit Tanejab3b89c02011-08-30 16:07:39 +05303295 int channel, u8 *reqdata, int reqlen)
3296{
Archit Tanejab3b89c02011-08-30 16:07:39 +05303297 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3298 u16 data;
3299 u8 data_type;
3300 int r;
3301
3302 if (dsi->debug_read)
3303 DSSDBG("dsi_vc_generic_send_read_request(ch %d, reqlen %d)\n",
3304 channel, reqlen);
3305
3306 if (reqlen == 0) {
3307 data_type = MIPI_DSI_GENERIC_READ_REQUEST_0_PARAM;
3308 data = 0;
3309 } else if (reqlen == 1) {
3310 data_type = MIPI_DSI_GENERIC_READ_REQUEST_1_PARAM;
3311 data = reqdata[0];
3312 } else if (reqlen == 2) {
3313 data_type = MIPI_DSI_GENERIC_READ_REQUEST_2_PARAM;
3314 data = reqdata[0] | (reqdata[1] << 8);
3315 } else {
3316 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03003317 return -EINVAL;
Archit Tanejab3b89c02011-08-30 16:07:39 +05303318 }
3319
3320 r = dsi_vc_send_short(dsidev, channel, data_type, data, 0);
3321 if (r) {
3322 DSSERR("dsi_vc_generic_send_read_request(ch %d, reqlen %d)"
3323 " failed\n", channel, reqlen);
3324 return r;
3325 }
3326
3327 return 0;
3328}
3329
3330static int dsi_vc_read_rx_fifo(struct platform_device *dsidev, int channel,
3331 u8 *buf, int buflen, enum dss_dsi_content_type type)
Archit Tanejab8509752011-08-30 15:48:23 +05303332{
3333 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003334 u32 val;
3335 u8 dt;
3336 int r;
3337
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003338 /* RX_FIFO_NOT_EMPTY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303339 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20) == 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003340 DSSERR("RX fifo empty when trying to read.\n");
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003341 r = -EIO;
3342 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003343 }
3344
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303345 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303346 if (dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003347 DSSDBG("\theader: %08x\n", val);
3348 dt = FLD_GET(val, 5, 0);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303349 if (dt == MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003350 u16 err = FLD_GET(val, 23, 8);
3351 dsi_show_rx_ack_with_err(err);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003352 r = -EIO;
3353 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003354
Archit Tanejab3b89c02011-08-30 16:07:39 +05303355 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
3356 MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_1BYTE :
3357 MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003358 u8 data = FLD_GET(val, 15, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303359 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05303360 DSSDBG("\t%s short response, 1 byte: %02x\n",
3361 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
3362 "DCS", data);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003363
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003364 if (buflen < 1) {
3365 r = -EIO;
3366 goto err;
3367 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003368
3369 buf[0] = data;
3370
3371 return 1;
Archit Tanejab3b89c02011-08-30 16:07:39 +05303372 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
3373 MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_2BYTE :
3374 MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003375 u16 data = FLD_GET(val, 23, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303376 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05303377 DSSDBG("\t%s short response, 2 byte: %04x\n",
3378 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
3379 "DCS", data);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003380
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003381 if (buflen < 2) {
3382 r = -EIO;
3383 goto err;
3384 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003385
3386 buf[0] = data & 0xff;
3387 buf[1] = (data >> 8) & 0xff;
3388
3389 return 2;
Archit Tanejab3b89c02011-08-30 16:07:39 +05303390 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
3391 MIPI_DSI_RX_GENERIC_LONG_READ_RESPONSE :
3392 MIPI_DSI_RX_DCS_LONG_READ_RESPONSE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003393 int w;
3394 int len = FLD_GET(val, 23, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303395 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05303396 DSSDBG("\t%s long response, len %d\n",
3397 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
3398 "DCS", len);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003399
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003400 if (len > buflen) {
3401 r = -EIO;
3402 goto err;
3403 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003404
3405 /* two byte checksum ends the packet, not included in len */
3406 for (w = 0; w < len + 2;) {
3407 int b;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303408 val = dsi_read_reg(dsidev,
3409 DSI_VC_SHORT_PACKET_HEADER(channel));
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303410 if (dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003411 DSSDBG("\t\t%02x %02x %02x %02x\n",
3412 (val >> 0) & 0xff,
3413 (val >> 8) & 0xff,
3414 (val >> 16) & 0xff,
3415 (val >> 24) & 0xff);
3416
3417 for (b = 0; b < 4; ++b) {
3418 if (w < len)
3419 buf[w] = (val >> (b * 8)) & 0xff;
3420 /* we discard the 2 byte checksum */
3421 ++w;
3422 }
3423 }
3424
3425 return len;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003426 } else {
3427 DSSERR("\tunknown datatype 0x%02x\n", dt);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003428 r = -EIO;
3429 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003430 }
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003431
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003432err:
Archit Tanejab3b89c02011-08-30 16:07:39 +05303433 DSSERR("dsi_vc_read_rx_fifo(ch %d type %s) failed\n", channel,
3434 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" : "DCS");
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003435
Archit Tanejab8509752011-08-30 15:48:23 +05303436 return r;
3437}
3438
3439int dsi_vc_dcs_read(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
3440 u8 *buf, int buflen)
3441{
3442 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3443 int r;
3444
Archit Taneja9e7e9372012-08-14 12:29:22 +05303445 r = dsi_vc_dcs_send_read_request(dsidev, channel, dcs_cmd);
Archit Tanejab8509752011-08-30 15:48:23 +05303446 if (r)
3447 goto err;
3448
3449 r = dsi_vc_send_bta_sync(dssdev, channel);
3450 if (r)
3451 goto err;
3452
Archit Tanejab3b89c02011-08-30 16:07:39 +05303453 r = dsi_vc_read_rx_fifo(dsidev, channel, buf, buflen,
3454 DSS_DSI_CONTENT_DCS);
Archit Tanejab8509752011-08-30 15:48:23 +05303455 if (r < 0)
3456 goto err;
3457
3458 if (r != buflen) {
3459 r = -EIO;
3460 goto err;
3461 }
3462
3463 return 0;
3464err:
3465 DSSERR("dsi_vc_dcs_read(ch %d, cmd 0x%02x) failed\n", channel, dcs_cmd);
3466 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003467}
3468EXPORT_SYMBOL(dsi_vc_dcs_read);
3469
Archit Tanejab3b89c02011-08-30 16:07:39 +05303470static int dsi_vc_generic_read(struct omap_dss_device *dssdev, int channel,
3471 u8 *reqdata, int reqlen, u8 *buf, int buflen)
3472{
3473 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3474 int r;
3475
Archit Taneja9e7e9372012-08-14 12:29:22 +05303476 r = dsi_vc_generic_send_read_request(dsidev, channel, reqdata, reqlen);
Archit Tanejab3b89c02011-08-30 16:07:39 +05303477 if (r)
3478 return r;
3479
3480 r = dsi_vc_send_bta_sync(dssdev, channel);
3481 if (r)
3482 return r;
3483
3484 r = dsi_vc_read_rx_fifo(dsidev, channel, buf, buflen,
3485 DSS_DSI_CONTENT_GENERIC);
3486 if (r < 0)
3487 return r;
3488
3489 if (r != buflen) {
3490 r = -EIO;
3491 return r;
3492 }
3493
3494 return 0;
3495}
3496
3497int dsi_vc_generic_read_0(struct omap_dss_device *dssdev, int channel, u8 *buf,
3498 int buflen)
3499{
3500 int r;
3501
3502 r = dsi_vc_generic_read(dssdev, channel, NULL, 0, buf, buflen);
3503 if (r) {
3504 DSSERR("dsi_vc_generic_read_0(ch %d) failed\n", channel);
3505 return r;
3506 }
3507
3508 return 0;
3509}
3510EXPORT_SYMBOL(dsi_vc_generic_read_0);
3511
3512int dsi_vc_generic_read_1(struct omap_dss_device *dssdev, int channel, u8 param,
3513 u8 *buf, int buflen)
3514{
3515 int r;
3516
3517 r = dsi_vc_generic_read(dssdev, channel, &param, 1, buf, buflen);
3518 if (r) {
3519 DSSERR("dsi_vc_generic_read_1(ch %d) failed\n", channel);
3520 return r;
3521 }
3522
3523 return 0;
3524}
3525EXPORT_SYMBOL(dsi_vc_generic_read_1);
3526
3527int dsi_vc_generic_read_2(struct omap_dss_device *dssdev, int channel,
3528 u8 param1, u8 param2, u8 *buf, int buflen)
3529{
3530 int r;
3531 u8 reqdata[2];
3532
3533 reqdata[0] = param1;
3534 reqdata[1] = param2;
3535
3536 r = dsi_vc_generic_read(dssdev, channel, reqdata, 2, buf, buflen);
3537 if (r) {
3538 DSSERR("dsi_vc_generic_read_2(ch %d) failed\n", channel);
3539 return r;
3540 }
3541
3542 return 0;
3543}
3544EXPORT_SYMBOL(dsi_vc_generic_read_2);
3545
Archit Taneja1ffefe72011-05-12 17:26:24 +05303546int dsi_vc_set_max_rx_packet_size(struct omap_dss_device *dssdev, int channel,
3547 u16 len)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003548{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303549 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3550
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303551 return dsi_vc_send_short(dsidev, channel,
3552 MIPI_DSI_SET_MAXIMUM_RETURN_PACKET_SIZE, len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003553}
3554EXPORT_SYMBOL(dsi_vc_set_max_rx_packet_size);
3555
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303556static int dsi_enter_ulps(struct platform_device *dsidev)
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003557{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303558 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003559 DECLARE_COMPLETION_ONSTACK(completion);
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003560 int r, i;
3561 unsigned mask;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003562
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05303563 DSSDBG("Entering ULPS");
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003564
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303565 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003566
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303567 WARN_ON(dsi->ulps_enabled);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003568
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303569 if (dsi->ulps_enabled)
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003570 return 0;
3571
Tomi Valkeinen6cc78aa2011-10-13 19:22:43 +03003572 /* DDR_CLK_ALWAYS_ON */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303573 if (REG_GET(dsidev, DSI_CLK_CTRL, 13, 13)) {
Tomi Valkeinen6cc78aa2011-10-13 19:22:43 +03003574 dsi_if_enable(dsidev, 0);
3575 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 13, 13);
3576 dsi_if_enable(dsidev, 1);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003577 }
3578
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303579 dsi_sync_vc(dsidev, 0);
3580 dsi_sync_vc(dsidev, 1);
3581 dsi_sync_vc(dsidev, 2);
3582 dsi_sync_vc(dsidev, 3);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003583
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303584 dsi_force_tx_stop_mode_io(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003585
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303586 dsi_vc_enable(dsidev, 0, false);
3587 dsi_vc_enable(dsidev, 1, false);
3588 dsi_vc_enable(dsidev, 2, false);
3589 dsi_vc_enable(dsidev, 3, false);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003590
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303591 if (REG_GET(dsidev, DSI_COMPLEXIO_CFG2, 16, 16)) { /* HS_BUSY */
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003592 DSSERR("HS busy when enabling ULPS\n");
3593 return -EIO;
3594 }
3595
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303596 if (REG_GET(dsidev, DSI_COMPLEXIO_CFG2, 17, 17)) { /* LP_BUSY */
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003597 DSSERR("LP busy when enabling ULPS\n");
3598 return -EIO;
3599 }
3600
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303601 r = dsi_register_isr_cio(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003602 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3603 if (r)
3604 return r;
3605
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003606 mask = 0;
3607
3608 for (i = 0; i < dsi->num_lanes_supported; ++i) {
3609 if (dsi->lanes[i].function == DSI_LANE_UNUSED)
3610 continue;
3611 mask |= 1 << i;
3612 }
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003613 /* Assert TxRequestEsc for data lanes and TxUlpsClk for clk lane */
3614 /* LANEx_ULPS_SIG2 */
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003615 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG2, mask, 9, 5);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003616
Tomi Valkeinena702c852011-10-12 10:10:21 +03003617 /* flush posted write and wait for SCP interface to finish the write */
3618 dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG2);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003619
3620 if (wait_for_completion_timeout(&completion,
3621 msecs_to_jiffies(1000)) == 0) {
3622 DSSERR("ULPS enable timeout\n");
3623 r = -EIO;
3624 goto err;
3625 }
3626
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303627 dsi_unregister_isr_cio(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003628 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3629
Tomi Valkeinen8ef0e612011-05-31 16:55:47 +03003630 /* Reset LANEx_ULPS_SIG2 */
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003631 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG2, 0, 9, 5);
Tomi Valkeinen8ef0e612011-05-31 16:55:47 +03003632
Tomi Valkeinena702c852011-10-12 10:10:21 +03003633 /* flush posted write and wait for SCP interface to finish the write */
3634 dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG2);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003635
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303636 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_ULPS);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003637
3638 dsi_if_enable(dsidev, false);
3639
3640 dsi->ulps_enabled = true;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303641
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003642 return 0;
3643
3644err:
3645 dsi_unregister_isr_cio(dsidev, dsi_completion_handler, &completion,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303646 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3647 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003648}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003649
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003650static void dsi_set_lp_rx_timeout(struct platform_device *dsidev,
3651 unsigned ticks, bool x4, bool x16)
3652{
3653 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003654 unsigned long total_ticks;
3655 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303656
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003657 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303658
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003659 /* ticks in DSI_FCK */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003660 fck = dsi_fclk_rate(dsidev);
3661
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003662 r = dsi_read_reg(dsidev, DSI_TIMING2);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303663 r = FLD_MOD(r, 1, 15, 15); /* LP_RX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003664 r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* LP_RX_TO_X16 */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003665 r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* LP_RX_TO_X4 */
3666 r = FLD_MOD(r, ticks, 12, 0); /* LP_RX_COUNTER */
3667 dsi_write_reg(dsidev, DSI_TIMING2, r);
3668
3669 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3670
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003671 DSSDBG("LP_RX_TO %lu ticks (%#x%s%s) = %lu ns\n",
3672 total_ticks,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303673 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
3674 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003675}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003676
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003677static void dsi_set_ta_timeout(struct platform_device *dsidev, unsigned ticks,
3678 bool x8, bool x16)
3679{
3680 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003681 unsigned long total_ticks;
3682 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303683
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003684 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303685
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003686 /* ticks in DSI_FCK */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003687 fck = dsi_fclk_rate(dsidev);
3688
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003689 r = dsi_read_reg(dsidev, DSI_TIMING1);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303690 r = FLD_MOD(r, 1, 31, 31); /* TA_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003691 r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* TA_TO_X16 */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003692 r = FLD_MOD(r, x8 ? 1 : 0, 29, 29); /* TA_TO_X8 */
3693 r = FLD_MOD(r, ticks, 28, 16); /* TA_TO_COUNTER */
3694 dsi_write_reg(dsidev, DSI_TIMING1, r);
3695
3696 total_ticks = ticks * (x16 ? 16 : 1) * (x8 ? 8 : 1);
3697
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003698 DSSDBG("TA_TO %lu ticks (%#x%s%s) = %lu ns\n",
3699 total_ticks,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303700 ticks, x8 ? " x8" : "", x16 ? " x16" : "",
3701 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003702}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003703
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003704static void dsi_set_stop_state_counter(struct platform_device *dsidev,
3705 unsigned ticks, bool x4, bool x16)
3706{
3707 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003708 unsigned long total_ticks;
3709 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303710
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003711 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303712
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003713 /* ticks in DSI_FCK */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003714 fck = dsi_fclk_rate(dsidev);
3715
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003716 r = dsi_read_reg(dsidev, DSI_TIMING1);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303717 r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003718 r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* STOP_STATE_X16_IO */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003719 r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* STOP_STATE_X4_IO */
3720 r = FLD_MOD(r, ticks, 12, 0); /* STOP_STATE_COUNTER_IO */
3721 dsi_write_reg(dsidev, DSI_TIMING1, r);
3722
3723 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3724
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003725 DSSDBG("STOP_STATE_COUNTER %lu ticks (%#x%s%s) = %lu ns\n",
3726 total_ticks,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303727 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
3728 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003729}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003730
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003731static void dsi_set_hs_tx_timeout(struct platform_device *dsidev,
3732 unsigned ticks, bool x4, bool x16)
3733{
3734 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003735 unsigned long total_ticks;
3736 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303737
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003738 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303739
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003740 /* ticks in TxByteClkHS */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003741 fck = dsi_get_txbyteclkhs(dsidev);
3742
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003743 r = dsi_read_reg(dsidev, DSI_TIMING2);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303744 r = FLD_MOD(r, 1, 31, 31); /* HS_TX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003745 r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* HS_TX_TO_X16 */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003746 r = FLD_MOD(r, x4 ? 1 : 0, 29, 29); /* HS_TX_TO_X8 (4 really) */
3747 r = FLD_MOD(r, ticks, 28, 16); /* HS_TX_TO_COUNTER */
3748 dsi_write_reg(dsidev, DSI_TIMING2, r);
3749
3750 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3751
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003752 DSSDBG("HS_TX_TO %lu ticks (%#x%s%s) = %lu ns\n",
3753 total_ticks,
3754 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303755 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003756}
Archit Taneja8af6ff02011-09-05 16:48:27 +05303757
Archit Taneja9e7e9372012-08-14 12:29:22 +05303758static void dsi_config_vp_num_line_buffers(struct platform_device *dsidev)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303759{
Archit Tanejadca2b152012-08-16 18:02:00 +05303760 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303761 int num_line_buffers;
3762
Archit Tanejadca2b152012-08-16 18:02:00 +05303763 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja02c39602012-08-10 15:01:33 +05303764 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303765 unsigned line_buf_size = dsi_get_line_buf_size(dsidev);
Archit Tanejae67458a2012-08-13 14:17:30 +05303766 struct omap_video_timings *timings = &dsi->timings;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303767 /*
3768 * Don't use line buffers if width is greater than the video
3769 * port's line buffer size
3770 */
3771 if (line_buf_size <= timings->x_res * bpp / 8)
3772 num_line_buffers = 0;
3773 else
3774 num_line_buffers = 2;
3775 } else {
3776 /* Use maximum number of line buffers in command mode */
3777 num_line_buffers = 2;
3778 }
3779
3780 /* LINE_BUFFER */
3781 REG_FLD_MOD(dsidev, DSI_CTRL, num_line_buffers, 13, 12);
3782}
3783
Archit Taneja9e7e9372012-08-14 12:29:22 +05303784static void dsi_config_vp_sync_events(struct platform_device *dsidev)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303785{
Archit Taneja0b3ffe32012-08-13 22:13:39 +05303786 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3787 bool vsync_end = dsi->vm_timings.vp_vsync_end;
3788 bool hsync_end = dsi->vm_timings.vp_hsync_end;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303789 u32 r;
3790
3791 r = dsi_read_reg(dsidev, DSI_CTRL);
Archit Tanejabd5a7b12012-06-26 12:38:31 +05303792 r = FLD_MOD(r, 1, 9, 9); /* VP_DE_POL */
3793 r = FLD_MOD(r, 1, 10, 10); /* VP_HSYNC_POL */
3794 r = FLD_MOD(r, 1, 11, 11); /* VP_VSYNC_POL */
Archit Taneja8af6ff02011-09-05 16:48:27 +05303795 r = FLD_MOD(r, 1, 15, 15); /* VP_VSYNC_START */
3796 r = FLD_MOD(r, vsync_end, 16, 16); /* VP_VSYNC_END */
3797 r = FLD_MOD(r, 1, 17, 17); /* VP_HSYNC_START */
3798 r = FLD_MOD(r, hsync_end, 18, 18); /* VP_HSYNC_END */
3799 dsi_write_reg(dsidev, DSI_CTRL, r);
3800}
3801
Archit Taneja9e7e9372012-08-14 12:29:22 +05303802static void dsi_config_blanking_modes(struct platform_device *dsidev)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303803{
Archit Taneja0b3ffe32012-08-13 22:13:39 +05303804 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3805 int blanking_mode = dsi->vm_timings.blanking_mode;
3806 int hfp_blanking_mode = dsi->vm_timings.hfp_blanking_mode;
3807 int hbp_blanking_mode = dsi->vm_timings.hbp_blanking_mode;
3808 int hsa_blanking_mode = dsi->vm_timings.hsa_blanking_mode;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303809 u32 r;
3810
3811 /*
3812 * 0 = TX FIFO packets sent or LPS in corresponding blanking periods
3813 * 1 = Long blanking packets are sent in corresponding blanking periods
3814 */
3815 r = dsi_read_reg(dsidev, DSI_CTRL);
3816 r = FLD_MOD(r, blanking_mode, 20, 20); /* BLANKING_MODE */
3817 r = FLD_MOD(r, hfp_blanking_mode, 21, 21); /* HFP_BLANKING */
3818 r = FLD_MOD(r, hbp_blanking_mode, 22, 22); /* HBP_BLANKING */
3819 r = FLD_MOD(r, hsa_blanking_mode, 23, 23); /* HSA_BLANKING */
3820 dsi_write_reg(dsidev, DSI_CTRL, r);
3821}
3822
Archit Taneja6f28c292012-05-15 11:32:18 +05303823/*
3824 * According to section 'HS Command Mode Interleaving' in OMAP TRM, Scenario 3
3825 * results in maximum transition time for data and clock lanes to enter and
3826 * exit HS mode. Hence, this is the scenario where the least amount of command
3827 * mode data can be interleaved. We program the minimum amount of TXBYTECLKHS
3828 * clock cycles that can be used to interleave command mode data in HS so that
3829 * all scenarios are satisfied.
3830 */
3831static int dsi_compute_interleave_hs(int blank, bool ddr_alwon, int enter_hs,
3832 int exit_hs, int exiths_clk, int ddr_pre, int ddr_post)
3833{
3834 int transition;
3835
3836 /*
3837 * If DDR_CLK_ALWAYS_ON is set, we need to consider HS mode transition
3838 * time of data lanes only, if it isn't set, we need to consider HS
3839 * transition time of both data and clock lanes. HS transition time
3840 * of Scenario 3 is considered.
3841 */
3842 if (ddr_alwon) {
3843 transition = enter_hs + exit_hs + max(enter_hs, 2) + 1;
3844 } else {
3845 int trans1, trans2;
3846 trans1 = ddr_pre + enter_hs + exit_hs + max(enter_hs, 2) + 1;
3847 trans2 = ddr_pre + enter_hs + exiths_clk + ddr_post + ddr_pre +
3848 enter_hs + 1;
3849 transition = max(trans1, trans2);
3850 }
3851
3852 return blank > transition ? blank - transition : 0;
3853}
3854
3855/*
3856 * According to section 'LP Command Mode Interleaving' in OMAP TRM, Scenario 1
3857 * results in maximum transition time for data lanes to enter and exit LP mode.
3858 * Hence, this is the scenario where the least amount of command mode data can
3859 * be interleaved. We program the minimum amount of bytes that can be
3860 * interleaved in LP so that all scenarios are satisfied.
3861 */
3862static int dsi_compute_interleave_lp(int blank, int enter_hs, int exit_hs,
3863 int lp_clk_div, int tdsi_fclk)
3864{
3865 int trans_lp; /* time required for a LP transition, in TXBYTECLKHS */
3866 int tlp_avail; /* time left for interleaving commands, in CLKIN4DDR */
3867 int ttxclkesc; /* period of LP transmit escape clock, in CLKIN4DDR */
3868 int thsbyte_clk = 16; /* Period of TXBYTECLKHS clock, in CLKIN4DDR */
3869 int lp_inter; /* cmd mode data that can be interleaved, in bytes */
3870
3871 /* maximum LP transition time according to Scenario 1 */
3872 trans_lp = exit_hs + max(enter_hs, 2) + 1;
3873
3874 /* CLKIN4DDR = 16 * TXBYTECLKHS */
3875 tlp_avail = thsbyte_clk * (blank - trans_lp);
3876
Archit Taneja2e063c32012-06-04 13:36:34 +05303877 ttxclkesc = tdsi_fclk * lp_clk_div;
Archit Taneja6f28c292012-05-15 11:32:18 +05303878
3879 lp_inter = ((tlp_avail - 8 * thsbyte_clk - 5 * tdsi_fclk) / ttxclkesc -
3880 26) / 16;
3881
3882 return max(lp_inter, 0);
3883}
3884
3885static void dsi_config_cmd_mode_interleaving(struct omap_dss_device *dssdev)
3886{
3887 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3888 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3889 int blanking_mode;
3890 int hfp_blanking_mode, hbp_blanking_mode, hsa_blanking_mode;
3891 int hsa, hfp, hbp, width_bytes, bllp, lp_clk_div;
3892 int ddr_clk_pre, ddr_clk_post, enter_hs_mode_lat, exit_hs_mode_lat;
3893 int tclk_trail, ths_exit, exiths_clk;
3894 bool ddr_alwon;
Archit Tanejae67458a2012-08-13 14:17:30 +05303895 struct omap_video_timings *timings = &dsi->timings;
Archit Taneja02c39602012-08-10 15:01:33 +05303896 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja6f28c292012-05-15 11:32:18 +05303897 int ndl = dsi->num_lanes_used - 1;
3898 int dsi_fclk_hsdiv = dssdev->clocks.dsi.regm_dsi + 1;
3899 int hsa_interleave_hs = 0, hsa_interleave_lp = 0;
3900 int hfp_interleave_hs = 0, hfp_interleave_lp = 0;
3901 int hbp_interleave_hs = 0, hbp_interleave_lp = 0;
3902 int bl_interleave_hs = 0, bl_interleave_lp = 0;
3903 u32 r;
3904
3905 r = dsi_read_reg(dsidev, DSI_CTRL);
3906 blanking_mode = FLD_GET(r, 20, 20);
3907 hfp_blanking_mode = FLD_GET(r, 21, 21);
3908 hbp_blanking_mode = FLD_GET(r, 22, 22);
3909 hsa_blanking_mode = FLD_GET(r, 23, 23);
3910
3911 r = dsi_read_reg(dsidev, DSI_VM_TIMING1);
3912 hbp = FLD_GET(r, 11, 0);
3913 hfp = FLD_GET(r, 23, 12);
3914 hsa = FLD_GET(r, 31, 24);
3915
3916 r = dsi_read_reg(dsidev, DSI_CLK_TIMING);
3917 ddr_clk_post = FLD_GET(r, 7, 0);
3918 ddr_clk_pre = FLD_GET(r, 15, 8);
3919
3920 r = dsi_read_reg(dsidev, DSI_VM_TIMING7);
3921 exit_hs_mode_lat = FLD_GET(r, 15, 0);
3922 enter_hs_mode_lat = FLD_GET(r, 31, 16);
3923
3924 r = dsi_read_reg(dsidev, DSI_CLK_CTRL);
3925 lp_clk_div = FLD_GET(r, 12, 0);
3926 ddr_alwon = FLD_GET(r, 13, 13);
3927
3928 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
3929 ths_exit = FLD_GET(r, 7, 0);
3930
3931 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
3932 tclk_trail = FLD_GET(r, 15, 8);
3933
3934 exiths_clk = ths_exit + tclk_trail;
3935
3936 width_bytes = DIV_ROUND_UP(timings->x_res * bpp, 8);
3937 bllp = hbp + hfp + hsa + DIV_ROUND_UP(width_bytes + 6, ndl);
3938
3939 if (!hsa_blanking_mode) {
3940 hsa_interleave_hs = dsi_compute_interleave_hs(hsa, ddr_alwon,
3941 enter_hs_mode_lat, exit_hs_mode_lat,
3942 exiths_clk, ddr_clk_pre, ddr_clk_post);
3943 hsa_interleave_lp = dsi_compute_interleave_lp(hsa,
3944 enter_hs_mode_lat, exit_hs_mode_lat,
3945 lp_clk_div, dsi_fclk_hsdiv);
3946 }
3947
3948 if (!hfp_blanking_mode) {
3949 hfp_interleave_hs = dsi_compute_interleave_hs(hfp, ddr_alwon,
3950 enter_hs_mode_lat, exit_hs_mode_lat,
3951 exiths_clk, ddr_clk_pre, ddr_clk_post);
3952 hfp_interleave_lp = dsi_compute_interleave_lp(hfp,
3953 enter_hs_mode_lat, exit_hs_mode_lat,
3954 lp_clk_div, dsi_fclk_hsdiv);
3955 }
3956
3957 if (!hbp_blanking_mode) {
3958 hbp_interleave_hs = dsi_compute_interleave_hs(hbp, ddr_alwon,
3959 enter_hs_mode_lat, exit_hs_mode_lat,
3960 exiths_clk, ddr_clk_pre, ddr_clk_post);
3961
3962 hbp_interleave_lp = dsi_compute_interleave_lp(hbp,
3963 enter_hs_mode_lat, exit_hs_mode_lat,
3964 lp_clk_div, dsi_fclk_hsdiv);
3965 }
3966
3967 if (!blanking_mode) {
3968 bl_interleave_hs = dsi_compute_interleave_hs(bllp, ddr_alwon,
3969 enter_hs_mode_lat, exit_hs_mode_lat,
3970 exiths_clk, ddr_clk_pre, ddr_clk_post);
3971
3972 bl_interleave_lp = dsi_compute_interleave_lp(bllp,
3973 enter_hs_mode_lat, exit_hs_mode_lat,
3974 lp_clk_div, dsi_fclk_hsdiv);
3975 }
3976
3977 DSSDBG("DSI HS interleaving(TXBYTECLKHS) HSA %d, HFP %d, HBP %d, BLLP %d\n",
3978 hsa_interleave_hs, hfp_interleave_hs, hbp_interleave_hs,
3979 bl_interleave_hs);
3980
3981 DSSDBG("DSI LP interleaving(bytes) HSA %d, HFP %d, HBP %d, BLLP %d\n",
3982 hsa_interleave_lp, hfp_interleave_lp, hbp_interleave_lp,
3983 bl_interleave_lp);
3984
3985 r = dsi_read_reg(dsidev, DSI_VM_TIMING4);
3986 r = FLD_MOD(r, hsa_interleave_hs, 23, 16);
3987 r = FLD_MOD(r, hfp_interleave_hs, 15, 8);
3988 r = FLD_MOD(r, hbp_interleave_hs, 7, 0);
3989 dsi_write_reg(dsidev, DSI_VM_TIMING4, r);
3990
3991 r = dsi_read_reg(dsidev, DSI_VM_TIMING5);
3992 r = FLD_MOD(r, hsa_interleave_lp, 23, 16);
3993 r = FLD_MOD(r, hfp_interleave_lp, 15, 8);
3994 r = FLD_MOD(r, hbp_interleave_lp, 7, 0);
3995 dsi_write_reg(dsidev, DSI_VM_TIMING5, r);
3996
3997 r = dsi_read_reg(dsidev, DSI_VM_TIMING6);
3998 r = FLD_MOD(r, bl_interleave_hs, 31, 15);
3999 r = FLD_MOD(r, bl_interleave_lp, 16, 0);
4000 dsi_write_reg(dsidev, DSI_VM_TIMING6, r);
4001}
4002
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004003static int dsi_proto_config(struct omap_dss_device *dssdev)
4004{
4005 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Taneja02c39602012-08-10 15:01:33 +05304006 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004007 u32 r;
4008 int buswidth = 0;
4009
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304010 dsi_config_tx_fifo(dsidev, DSI_FIFO_SIZE_32,
Tomi Valkeinendd8079d2009-12-16 16:49:03 +02004011 DSI_FIFO_SIZE_32,
4012 DSI_FIFO_SIZE_32,
4013 DSI_FIFO_SIZE_32);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004014
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304015 dsi_config_rx_fifo(dsidev, DSI_FIFO_SIZE_32,
Tomi Valkeinendd8079d2009-12-16 16:49:03 +02004016 DSI_FIFO_SIZE_32,
4017 DSI_FIFO_SIZE_32,
4018 DSI_FIFO_SIZE_32);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004019
4020 /* XXX what values for the timeouts? */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304021 dsi_set_stop_state_counter(dsidev, 0x1000, false, false);
4022 dsi_set_ta_timeout(dsidev, 0x1fff, true, true);
4023 dsi_set_lp_rx_timeout(dsidev, 0x1fff, true, true);
4024 dsi_set_hs_tx_timeout(dsidev, 0x1fff, true, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004025
Archit Taneja02c39602012-08-10 15:01:33 +05304026 switch (dsi_get_pixel_size(dsi->pix_fmt)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004027 case 16:
4028 buswidth = 0;
4029 break;
4030 case 18:
4031 buswidth = 1;
4032 break;
4033 case 24:
4034 buswidth = 2;
4035 break;
4036 default:
4037 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03004038 return -EINVAL;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004039 }
4040
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304041 r = dsi_read_reg(dsidev, DSI_CTRL);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004042 r = FLD_MOD(r, 1, 1, 1); /* CS_RX_EN */
4043 r = FLD_MOD(r, 1, 2, 2); /* ECC_RX_EN */
4044 r = FLD_MOD(r, 1, 3, 3); /* TX_FIFO_ARBITRATION */
4045 r = FLD_MOD(r, 1, 4, 4); /* VP_CLK_RATIO, always 1, see errata*/
4046 r = FLD_MOD(r, buswidth, 7, 6); /* VP_DATA_BUS_WIDTH */
4047 r = FLD_MOD(r, 0, 8, 8); /* VP_CLK_POL */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004048 r = FLD_MOD(r, 1, 14, 14); /* TRIGGER_RESET_MODE */
4049 r = FLD_MOD(r, 1, 19, 19); /* EOT_ENABLE */
Archit Taneja9613c022011-03-22 06:33:36 -05004050 if (!dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC)) {
4051 r = FLD_MOD(r, 1, 24, 24); /* DCS_CMD_ENABLE */
4052 /* DCS_CMD_CODE, 1=start, 0=continue */
4053 r = FLD_MOD(r, 0, 25, 25);
4054 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004055
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304056 dsi_write_reg(dsidev, DSI_CTRL, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004057
Archit Taneja9e7e9372012-08-14 12:29:22 +05304058 dsi_config_vp_num_line_buffers(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304059
Archit Tanejadca2b152012-08-16 18:02:00 +05304060 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja9e7e9372012-08-14 12:29:22 +05304061 dsi_config_vp_sync_events(dsidev);
4062 dsi_config_blanking_modes(dsidev);
Archit Taneja6f28c292012-05-15 11:32:18 +05304063 dsi_config_cmd_mode_interleaving(dssdev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304064 }
4065
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304066 dsi_vc_initial_config(dsidev, 0);
4067 dsi_vc_initial_config(dsidev, 1);
4068 dsi_vc_initial_config(dsidev, 2);
4069 dsi_vc_initial_config(dsidev, 3);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004070
4071 return 0;
4072}
4073
Archit Taneja9e7e9372012-08-14 12:29:22 +05304074static void dsi_proto_timings(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004075{
Tomi Valkeinendb186442011-10-13 16:12:29 +03004076 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004077 unsigned tlpx, tclk_zero, tclk_prepare, tclk_trail;
4078 unsigned tclk_pre, tclk_post;
4079 unsigned ths_prepare, ths_prepare_ths_zero, ths_zero;
4080 unsigned ths_trail, ths_exit;
4081 unsigned ddr_clk_pre, ddr_clk_post;
4082 unsigned enter_hs_mode_lat, exit_hs_mode_lat;
4083 unsigned ths_eot;
Tomi Valkeinendb186442011-10-13 16:12:29 +03004084 int ndl = dsi->num_lanes_used - 1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004085 u32 r;
4086
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304087 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004088 ths_prepare = FLD_GET(r, 31, 24);
4089 ths_prepare_ths_zero = FLD_GET(r, 23, 16);
4090 ths_zero = ths_prepare_ths_zero - ths_prepare;
4091 ths_trail = FLD_GET(r, 15, 8);
4092 ths_exit = FLD_GET(r, 7, 0);
4093
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304094 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
Tomi Valkeinene84dc1c2012-09-24 09:34:52 +03004095 tlpx = FLD_GET(r, 20, 16) * 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004096 tclk_trail = FLD_GET(r, 15, 8);
4097 tclk_zero = FLD_GET(r, 7, 0);
4098
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304099 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004100 tclk_prepare = FLD_GET(r, 7, 0);
4101
4102 /* min 8*UI */
4103 tclk_pre = 20;
4104 /* min 60ns + 52*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304105 tclk_post = ns2ddr(dsidev, 60) + 26;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004106
Archit Taneja8af6ff02011-09-05 16:48:27 +05304107 ths_eot = DIV_ROUND_UP(4, ndl);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004108
4109 ddr_clk_pre = DIV_ROUND_UP(tclk_pre + tlpx + tclk_zero + tclk_prepare,
4110 4);
4111 ddr_clk_post = DIV_ROUND_UP(tclk_post + ths_trail, 4) + ths_eot;
4112
4113 BUG_ON(ddr_clk_pre == 0 || ddr_clk_pre > 255);
4114 BUG_ON(ddr_clk_post == 0 || ddr_clk_post > 255);
4115
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304116 r = dsi_read_reg(dsidev, DSI_CLK_TIMING);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004117 r = FLD_MOD(r, ddr_clk_pre, 15, 8);
4118 r = FLD_MOD(r, ddr_clk_post, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304119 dsi_write_reg(dsidev, DSI_CLK_TIMING, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004120
4121 DSSDBG("ddr_clk_pre %u, ddr_clk_post %u\n",
4122 ddr_clk_pre,
4123 ddr_clk_post);
4124
4125 enter_hs_mode_lat = 1 + DIV_ROUND_UP(tlpx, 4) +
4126 DIV_ROUND_UP(ths_prepare, 4) +
4127 DIV_ROUND_UP(ths_zero + 3, 4);
4128
4129 exit_hs_mode_lat = DIV_ROUND_UP(ths_trail + ths_exit, 4) + 1 + ths_eot;
4130
4131 r = FLD_VAL(enter_hs_mode_lat, 31, 16) |
4132 FLD_VAL(exit_hs_mode_lat, 15, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304133 dsi_write_reg(dsidev, DSI_VM_TIMING7, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004134
4135 DSSDBG("enter_hs_mode_lat %u, exit_hs_mode_lat %u\n",
4136 enter_hs_mode_lat, exit_hs_mode_lat);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304137
Archit Tanejadca2b152012-08-16 18:02:00 +05304138 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja8af6ff02011-09-05 16:48:27 +05304139 /* TODO: Implement a video mode check_timings function */
Archit Taneja0b3ffe32012-08-13 22:13:39 +05304140 int hsa = dsi->vm_timings.hsa;
4141 int hfp = dsi->vm_timings.hfp;
4142 int hbp = dsi->vm_timings.hbp;
4143 int vsa = dsi->vm_timings.vsa;
4144 int vfp = dsi->vm_timings.vfp;
4145 int vbp = dsi->vm_timings.vbp;
4146 int window_sync = dsi->vm_timings.window_sync;
4147 bool hsync_end = dsi->vm_timings.vp_hsync_end;
Archit Tanejae67458a2012-08-13 14:17:30 +05304148 struct omap_video_timings *timings = &dsi->timings;
Archit Taneja02c39602012-08-10 15:01:33 +05304149 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304150 int tl, t_he, width_bytes;
4151
4152 t_he = hsync_end ?
4153 ((hsa == 0 && ndl == 3) ? 1 : DIV_ROUND_UP(4, ndl)) : 0;
4154
4155 width_bytes = DIV_ROUND_UP(timings->x_res * bpp, 8);
4156
4157 /* TL = t_HS + HSA + t_HE + HFP + ceil((WC + 6) / NDL) + HBP */
4158 tl = DIV_ROUND_UP(4, ndl) + (hsync_end ? hsa : 0) + t_he + hfp +
4159 DIV_ROUND_UP(width_bytes + 6, ndl) + hbp;
4160
4161 DSSDBG("HBP: %d, HFP: %d, HSA: %d, TL: %d TXBYTECLKHS\n", hbp,
4162 hfp, hsync_end ? hsa : 0, tl);
4163 DSSDBG("VBP: %d, VFP: %d, VSA: %d, VACT: %d lines\n", vbp, vfp,
4164 vsa, timings->y_res);
4165
4166 r = dsi_read_reg(dsidev, DSI_VM_TIMING1);
4167 r = FLD_MOD(r, hbp, 11, 0); /* HBP */
4168 r = FLD_MOD(r, hfp, 23, 12); /* HFP */
4169 r = FLD_MOD(r, hsync_end ? hsa : 0, 31, 24); /* HSA */
4170 dsi_write_reg(dsidev, DSI_VM_TIMING1, r);
4171
4172 r = dsi_read_reg(dsidev, DSI_VM_TIMING2);
4173 r = FLD_MOD(r, vbp, 7, 0); /* VBP */
4174 r = FLD_MOD(r, vfp, 15, 8); /* VFP */
4175 r = FLD_MOD(r, vsa, 23, 16); /* VSA */
4176 r = FLD_MOD(r, window_sync, 27, 24); /* WINDOW_SYNC */
4177 dsi_write_reg(dsidev, DSI_VM_TIMING2, r);
4178
4179 r = dsi_read_reg(dsidev, DSI_VM_TIMING3);
4180 r = FLD_MOD(r, timings->y_res, 14, 0); /* VACT */
4181 r = FLD_MOD(r, tl, 31, 16); /* TL */
4182 dsi_write_reg(dsidev, DSI_VM_TIMING3, r);
4183 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004184}
4185
Tomi Valkeinene4a9e942012-03-28 15:58:56 +03004186int omapdss_dsi_configure_pins(struct omap_dss_device *dssdev,
4187 const struct omap_dsi_pin_config *pin_cfg)
4188{
4189 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4190 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4191 int num_pins;
4192 const int *pins;
4193 struct dsi_lane_config lanes[DSI_MAX_NR_LANES];
4194 int num_lanes;
4195 int i;
4196
4197 static const enum dsi_lane_function functions[] = {
4198 DSI_LANE_CLK,
4199 DSI_LANE_DATA1,
4200 DSI_LANE_DATA2,
4201 DSI_LANE_DATA3,
4202 DSI_LANE_DATA4,
4203 };
4204
4205 num_pins = pin_cfg->num_pins;
4206 pins = pin_cfg->pins;
4207
4208 if (num_pins < 4 || num_pins > dsi->num_lanes_supported * 2
4209 || num_pins % 2 != 0)
4210 return -EINVAL;
4211
4212 for (i = 0; i < DSI_MAX_NR_LANES; ++i)
4213 lanes[i].function = DSI_LANE_UNUSED;
4214
4215 num_lanes = 0;
4216
4217 for (i = 0; i < num_pins; i += 2) {
4218 u8 lane, pol;
4219 int dx, dy;
4220
4221 dx = pins[i];
4222 dy = pins[i + 1];
4223
4224 if (dx < 0 || dx >= dsi->num_lanes_supported * 2)
4225 return -EINVAL;
4226
4227 if (dy < 0 || dy >= dsi->num_lanes_supported * 2)
4228 return -EINVAL;
4229
4230 if (dx & 1) {
4231 if (dy != dx - 1)
4232 return -EINVAL;
4233 pol = 1;
4234 } else {
4235 if (dy != dx + 1)
4236 return -EINVAL;
4237 pol = 0;
4238 }
4239
4240 lane = dx / 2;
4241
4242 lanes[lane].function = functions[i / 2];
4243 lanes[lane].polarity = pol;
4244 num_lanes++;
4245 }
4246
4247 memcpy(dsi->lanes, lanes, sizeof(dsi->lanes));
4248 dsi->num_lanes_used = num_lanes;
4249
4250 return 0;
4251}
4252EXPORT_SYMBOL(omapdss_dsi_configure_pins);
4253
Tomi Valkeinenee144e62012-08-10 16:50:51 +03004254int omapdss_dsi_set_clocks(struct omap_dss_device *dssdev,
4255 unsigned long ddr_clk, unsigned long lp_clk)
4256{
4257 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4258 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4259 struct dsi_clock_info cinfo;
4260 struct dispc_clock_info dispc_cinfo;
4261 unsigned lp_clk_div;
4262 unsigned long dsi_fclk;
4263 int bpp = dsi_get_pixel_size(dssdev->panel.dsi_pix_fmt);
4264 unsigned long pck;
4265 int r;
4266
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05304267 DSSDBG("Setting DSI clocks: ddr_clk %lu, lp_clk %lu", ddr_clk, lp_clk);
Tomi Valkeinenee144e62012-08-10 16:50:51 +03004268
4269 mutex_lock(&dsi->lock);
4270
Tomi Valkeinend66b1582012-09-24 15:15:06 +03004271 /* Calculate PLL output clock */
4272 r = dsi_pll_calc_ddrfreq(dsidev, ddr_clk * 4, &cinfo);
Tomi Valkeinenee144e62012-08-10 16:50:51 +03004273 if (r)
4274 goto err;
4275
Tomi Valkeinend66b1582012-09-24 15:15:06 +03004276 /* Calculate PLL's DSI clock */
4277 dsi_pll_calc_dsi_fck(dsidev, &cinfo);
4278
4279 /* Calculate PLL's DISPC clock and pck & lck divs */
4280 pck = cinfo.clkin4ddr / 16 * (dsi->num_lanes_used - 1) * 8 / bpp;
4281 DSSDBG("finding dispc dividers for pck %lu\n", pck);
4282 r = dsi_pll_calc_dispc_fck(dsidev, pck, &cinfo, &dispc_cinfo);
4283 if (r)
4284 goto err;
4285
4286 /* Calculate LP clock */
4287 dsi_fclk = cinfo.dsi_pll_hsdiv_dsi_clk;
4288 lp_clk_div = DIV_ROUND_UP(dsi_fclk, lp_clk * 2);
4289
Tomi Valkeinenee144e62012-08-10 16:50:51 +03004290 dssdev->clocks.dsi.regn = cinfo.regn;
4291 dssdev->clocks.dsi.regm = cinfo.regm;
4292 dssdev->clocks.dsi.regm_dispc = cinfo.regm_dispc;
4293 dssdev->clocks.dsi.regm_dsi = cinfo.regm_dsi;
4294
Tomi Valkeinenee144e62012-08-10 16:50:51 +03004295 dssdev->clocks.dsi.lp_clk_div = lp_clk_div;
4296
Tomi Valkeinenee144e62012-08-10 16:50:51 +03004297 dssdev->clocks.dispc.channel.lck_div = dispc_cinfo.lck_div;
4298 dssdev->clocks.dispc.channel.pck_div = dispc_cinfo.pck_div;
4299
Tomi Valkeinenee144e62012-08-10 16:50:51 +03004300 dssdev->clocks.dispc.dispc_fclk_src = OMAP_DSS_CLK_SRC_FCK;
4301
4302 dssdev->clocks.dispc.channel.lcd_clk_src =
4303 dsi->module_id == 0 ?
4304 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC :
4305 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC;
4306
4307 dssdev->clocks.dsi.dsi_fclk_src =
4308 dsi->module_id == 0 ?
4309 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI :
4310 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI;
4311
4312 mutex_unlock(&dsi->lock);
4313 return 0;
4314err:
4315 mutex_unlock(&dsi->lock);
4316 return r;
4317}
4318EXPORT_SYMBOL(omapdss_dsi_set_clocks);
4319
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004320int dsi_enable_video_output(struct omap_dss_device *dssdev, int channel)
Archit Taneja8af6ff02011-09-05 16:48:27 +05304321{
4322 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejae67458a2012-08-13 14:17:30 +05304323 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaeea83402012-09-04 11:42:36 +05304324 struct omap_overlay_manager *mgr = dssdev->output->manager;
Archit Taneja02c39602012-08-10 15:01:33 +05304325 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304326 u8 data_type;
4327 u16 word_count;
Tomi Valkeinen33ca2372011-11-21 13:42:58 +02004328 int r;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304329
Archit Tanejadca2b152012-08-16 18:02:00 +05304330 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja02c39602012-08-10 15:01:33 +05304331 switch (dsi->pix_fmt) {
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004332 case OMAP_DSS_DSI_FMT_RGB888:
4333 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_24;
4334 break;
4335 case OMAP_DSS_DSI_FMT_RGB666:
4336 data_type = MIPI_DSI_PIXEL_STREAM_3BYTE_18;
4337 break;
4338 case OMAP_DSS_DSI_FMT_RGB666_PACKED:
4339 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_18;
4340 break;
4341 case OMAP_DSS_DSI_FMT_RGB565:
4342 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_16;
4343 break;
4344 default:
4345 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03004346 return -EINVAL;
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004347 };
Archit Taneja8af6ff02011-09-05 16:48:27 +05304348
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004349 dsi_if_enable(dsidev, false);
4350 dsi_vc_enable(dsidev, channel, false);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304351
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004352 /* MODE, 1 = video mode */
4353 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 4, 4);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304354
Archit Tanejae67458a2012-08-13 14:17:30 +05304355 word_count = DIV_ROUND_UP(dsi->timings.x_res * bpp, 8);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304356
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004357 dsi_vc_write_long_header(dsidev, channel, data_type,
4358 word_count, 0);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304359
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004360 dsi_vc_enable(dsidev, channel, true);
4361 dsi_if_enable(dsidev, true);
4362 }
Archit Taneja8af6ff02011-09-05 16:48:27 +05304363
Archit Tanejaeea83402012-09-04 11:42:36 +05304364 r = dss_mgr_enable(mgr);
Tomi Valkeinen33ca2372011-11-21 13:42:58 +02004365 if (r) {
Archit Tanejadca2b152012-08-16 18:02:00 +05304366 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Tomi Valkeinen33ca2372011-11-21 13:42:58 +02004367 dsi_if_enable(dsidev, false);
4368 dsi_vc_enable(dsidev, channel, false);
4369 }
4370
4371 return r;
4372 }
Archit Taneja8af6ff02011-09-05 16:48:27 +05304373
4374 return 0;
4375}
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004376EXPORT_SYMBOL(dsi_enable_video_output);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304377
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004378void dsi_disable_video_output(struct omap_dss_device *dssdev, int channel)
Archit Taneja8af6ff02011-09-05 16:48:27 +05304379{
4380 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejadca2b152012-08-16 18:02:00 +05304381 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaeea83402012-09-04 11:42:36 +05304382 struct omap_overlay_manager *mgr = dssdev->output->manager;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304383
Archit Tanejadca2b152012-08-16 18:02:00 +05304384 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004385 dsi_if_enable(dsidev, false);
4386 dsi_vc_enable(dsidev, channel, false);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304387
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004388 /* MODE, 0 = command mode */
4389 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 0, 4, 4);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304390
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004391 dsi_vc_enable(dsidev, channel, true);
4392 dsi_if_enable(dsidev, true);
4393 }
Archit Taneja8af6ff02011-09-05 16:48:27 +05304394
Archit Tanejaeea83402012-09-04 11:42:36 +05304395 dss_mgr_disable(mgr);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304396}
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004397EXPORT_SYMBOL(dsi_disable_video_output);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304398
Archit Taneja55cd63a2012-08-09 15:41:13 +05304399static void dsi_update_screen_dispc(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004400{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304401 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304402 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaeea83402012-09-04 11:42:36 +05304403 struct omap_overlay_manager *mgr = dssdev->output->manager;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004404 unsigned bytespp;
4405 unsigned bytespl;
4406 unsigned bytespf;
4407 unsigned total_len;
4408 unsigned packet_payload;
4409 unsigned packet_len;
4410 u32 l;
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004411 int r;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304412 const unsigned channel = dsi->update_channel;
Archit Taneja0c656222011-05-16 15:17:09 +05304413 const unsigned line_buf_size = dsi_get_line_buf_size(dsidev);
Archit Taneja55cd63a2012-08-09 15:41:13 +05304414 u16 w = dsi->timings.x_res;
4415 u16 h = dsi->timings.y_res;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004416
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004417 DSSDBG("dsi_update_screen_dispc(%dx%d)\n", w, h);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004418
Archit Tanejad6049142011-08-22 11:58:08 +05304419 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_VP);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004420
Archit Taneja02c39602012-08-10 15:01:33 +05304421 bytespp = dsi_get_pixel_size(dsi->pix_fmt) / 8;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004422 bytespl = w * bytespp;
4423 bytespf = bytespl * h;
4424
4425 /* NOTE: packet_payload has to be equal to N * bytespl, where N is
4426 * number of lines in a packet. See errata about VP_CLK_RATIO */
4427
4428 if (bytespf < line_buf_size)
4429 packet_payload = bytespf;
4430 else
4431 packet_payload = (line_buf_size) / bytespl * bytespl;
4432
4433 packet_len = packet_payload + 1; /* 1 byte for DCS cmd */
4434 total_len = (bytespf / packet_payload) * packet_len;
4435
4436 if (bytespf % packet_payload)
4437 total_len += (bytespf % packet_payload) + 1;
4438
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004439 l = FLD_VAL(total_len, 23, 0); /* TE_SIZE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304440 dsi_write_reg(dsidev, DSI_VC_TE(channel), l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004441
Archit Taneja7a7c48f2011-08-25 18:25:03 +05304442 dsi_vc_write_long_header(dsidev, channel, MIPI_DSI_DCS_LONG_WRITE,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304443 packet_len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004444
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304445 if (dsi->te_enabled)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004446 l = FLD_MOD(l, 1, 30, 30); /* TE_EN */
4447 else
4448 l = FLD_MOD(l, 1, 31, 31); /* TE_START */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304449 dsi_write_reg(dsidev, DSI_VC_TE(channel), l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004450
4451 /* We put SIDLEMODE to no-idle for the duration of the transfer,
4452 * because DSS interrupts are not capable of waking up the CPU and the
4453 * framedone interrupt could be delayed for quite a long time. I think
4454 * the same goes for any DSS interrupts, but for some reason I have not
4455 * seen the problem anywhere else than here.
4456 */
4457 dispc_disable_sidle();
4458
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304459 dsi_perf_mark_start(dsidev);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004460
Archit Taneja49dbf582011-05-16 15:17:07 +05304461 r = schedule_delayed_work(&dsi->framedone_timeout_work,
4462 msecs_to_jiffies(250));
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004463 BUG_ON(r == 0);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004464
Archit Tanejaeea83402012-09-04 11:42:36 +05304465 dss_mgr_set_timings(mgr, &dsi->timings);
Archit Taneja55cd63a2012-08-09 15:41:13 +05304466
Archit Tanejaeea83402012-09-04 11:42:36 +05304467 dss_mgr_start_update(mgr);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004468
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304469 if (dsi->te_enabled) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004470 /* disable LP_RX_TO, so that we can receive TE. Time to wait
4471 * for TE is longer than the timer allows */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304472 REG_FLD_MOD(dsidev, DSI_TIMING2, 0, 15, 15); /* LP_RX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004473
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304474 dsi_vc_send_bta(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004475
4476#ifdef DSI_CATCH_MISSING_TE
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304477 mod_timer(&dsi->te_timer, jiffies + msecs_to_jiffies(250));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004478#endif
4479 }
4480}
4481
4482#ifdef DSI_CATCH_MISSING_TE
4483static void dsi_te_timeout(unsigned long arg)
4484{
4485 DSSERR("TE not received for 250ms!\n");
4486}
4487#endif
4488
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304489static void dsi_handle_framedone(struct platform_device *dsidev, int error)
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004490{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304491 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4492
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004493 /* SIDLEMODE back to smart-idle */
4494 dispc_enable_sidle();
4495
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304496 if (dsi->te_enabled) {
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004497 /* enable LP_RX_TO again after the TE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304498 REG_FLD_MOD(dsidev, DSI_TIMING2, 1, 15, 15); /* LP_RX_TO */
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004499 }
4500
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304501 dsi->framedone_callback(error, dsi->framedone_data);
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004502
4503 if (!error)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304504 dsi_perf_show(dsidev, "DISPC");
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004505}
4506
4507static void dsi_framedone_timeout_work_callback(struct work_struct *work)
4508{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304509 struct dsi_data *dsi = container_of(work, struct dsi_data,
4510 framedone_timeout_work.work);
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004511 /* XXX While extremely unlikely, we could get FRAMEDONE interrupt after
4512 * 250ms which would conflict with this timeout work. What should be
4513 * done is first cancel the transfer on the HW, and then cancel the
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004514 * possibly scheduled framedone work. However, cancelling the transfer
4515 * on the HW is buggy, and would probably require resetting the whole
4516 * DSI */
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004517
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004518 DSSERR("Framedone not received for 250ms!\n");
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004519
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304520 dsi_handle_framedone(dsi->pdev, -ETIMEDOUT);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004521}
4522
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004523static void dsi_framedone_irq_callback(void *data, u32 mask)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004524{
Archit Taneja9e7e9372012-08-14 12:29:22 +05304525 struct platform_device *dsidev = (struct platform_device *) data;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304526 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4527
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004528 /* Note: We get FRAMEDONE when DISPC has finished sending pixels and
4529 * turns itself off. However, DSI still has the pixels in its buffers,
4530 * and is sending the data.
4531 */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004532
Tejun Heo136b5722012-08-21 13:18:24 -07004533 cancel_delayed_work(&dsi->framedone_timeout_work);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004534
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304535 dsi_handle_framedone(dsidev, 0);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004536}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004537
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004538int omap_dsi_update(struct omap_dss_device *dssdev, int channel,
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004539 void (*callback)(int, void *), void *data)
4540{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304541 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304542 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004543 u16 dw, dh;
4544
4545 dsi_perf_mark_setup(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304546
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304547 dsi->update_channel = channel;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004548
Tomi Valkeinen4a9e78a2011-08-15 11:22:21 +03004549 dsi->framedone_callback = callback;
4550 dsi->framedone_data = data;
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004551
Archit Tanejae3525742012-08-09 15:23:43 +05304552 dw = dsi->timings.x_res;
4553 dh = dsi->timings.y_res;
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004554
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004555#ifdef DEBUG
4556 dsi->update_bytes = dw * dh *
Archit Taneja02c39602012-08-10 15:01:33 +05304557 dsi_get_pixel_size(dsi->pix_fmt) / 8;
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004558#endif
Archit Taneja55cd63a2012-08-09 15:41:13 +05304559 dsi_update_screen_dispc(dssdev);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004560
4561 return 0;
4562}
4563EXPORT_SYMBOL(omap_dsi_update);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004564
4565/* Display funcs */
4566
Archit Taneja7d2572f2012-06-29 14:31:07 +05304567static int dsi_configure_dispc_clocks(struct omap_dss_device *dssdev)
4568{
4569 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4570 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4571 struct dispc_clock_info dispc_cinfo;
4572 int r;
4573 unsigned long long fck;
4574
4575 fck = dsi_get_pll_hsdiv_dispc_rate(dsidev);
4576
4577 dispc_cinfo.lck_div = dssdev->clocks.dispc.channel.lck_div;
4578 dispc_cinfo.pck_div = dssdev->clocks.dispc.channel.pck_div;
4579
4580 r = dispc_calc_clock_rates(fck, &dispc_cinfo);
4581 if (r) {
4582 DSSERR("Failed to calc dispc clocks\n");
4583 return r;
4584 }
4585
4586 dsi->mgr_config.clock_info = dispc_cinfo;
4587
4588 return 0;
4589}
4590
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004591static int dsi_display_init_dispc(struct omap_dss_device *dssdev)
4592{
Archit Taneja7d2572f2012-06-29 14:31:07 +05304593 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4594 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaeea83402012-09-04 11:42:36 +05304595 struct omap_overlay_manager *mgr = dssdev->output->manager;
Archit Taneja7d2572f2012-06-29 14:31:07 +05304596 int r;
4597 u32 irq = 0;
Archit Taneja5a8b5722011-05-12 17:26:29 +05304598
Archit Tanejadca2b152012-08-16 18:02:00 +05304599 if (dsi->mode == OMAP_DSS_DSI_CMD_MODE) {
Archit Tanejae67458a2012-08-13 14:17:30 +05304600 dsi->timings.hsw = 1;
4601 dsi->timings.hfp = 1;
4602 dsi->timings.hbp = 1;
4603 dsi->timings.vsw = 1;
4604 dsi->timings.vfp = 0;
4605 dsi->timings.vbp = 0;
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004606
Archit Tanejaeea83402012-09-04 11:42:36 +05304607 irq = dispc_mgr_get_framedone_irq(mgr->id);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304608
4609 r = omap_dispc_register_isr(dsi_framedone_irq_callback,
Archit Taneja9e7e9372012-08-14 12:29:22 +05304610 (void *) dsidev, irq);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304611 if (r) {
4612 DSSERR("can't get FRAMEDONE irq\n");
Archit Taneja7d2572f2012-06-29 14:31:07 +05304613 goto err;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304614 }
4615
Archit Taneja7d2572f2012-06-29 14:31:07 +05304616 dsi->mgr_config.stallmode = true;
4617 dsi->mgr_config.fifohandcheck = true;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304618 } else {
Archit Taneja7d2572f2012-06-29 14:31:07 +05304619 dsi->mgr_config.stallmode = false;
4620 dsi->mgr_config.fifohandcheck = false;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004621 }
4622
Archit Tanejabd5a7b12012-06-26 12:38:31 +05304623 /*
4624 * override interlace, logic level and edge related parameters in
4625 * omap_video_timings with default values
4626 */
Archit Tanejae67458a2012-08-13 14:17:30 +05304627 dsi->timings.interlace = false;
4628 dsi->timings.hsync_level = OMAPDSS_SIG_ACTIVE_HIGH;
4629 dsi->timings.vsync_level = OMAPDSS_SIG_ACTIVE_HIGH;
4630 dsi->timings.data_pclk_edge = OMAPDSS_DRIVE_SIG_RISING_EDGE;
4631 dsi->timings.de_level = OMAPDSS_SIG_ACTIVE_HIGH;
4632 dsi->timings.sync_pclk_edge = OMAPDSS_DRIVE_SIG_OPPOSITE_EDGES;
Archit Tanejabd5a7b12012-06-26 12:38:31 +05304633
Archit Tanejaeea83402012-09-04 11:42:36 +05304634 dss_mgr_set_timings(mgr, &dsi->timings);
Archit Tanejabd5a7b12012-06-26 12:38:31 +05304635
Archit Taneja7d2572f2012-06-29 14:31:07 +05304636 r = dsi_configure_dispc_clocks(dssdev);
4637 if (r)
4638 goto err1;
4639
4640 dsi->mgr_config.io_pad_mode = DSS_IO_PAD_MODE_BYPASS;
4641 dsi->mgr_config.video_port_width =
Archit Taneja02c39602012-08-10 15:01:33 +05304642 dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304643 dsi->mgr_config.lcden_sig_polarity = 0;
4644
Archit Tanejaeea83402012-09-04 11:42:36 +05304645 dss_mgr_set_lcd_config(mgr, &dsi->mgr_config);
Archit Tanejad21f43b2012-06-21 09:45:11 +05304646
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004647 return 0;
Archit Taneja7d2572f2012-06-29 14:31:07 +05304648err1:
Archit Tanejadca2b152012-08-16 18:02:00 +05304649 if (dsi->mode == OMAP_DSS_DSI_CMD_MODE)
Archit Taneja7d2572f2012-06-29 14:31:07 +05304650 omap_dispc_unregister_isr(dsi_framedone_irq_callback,
Archit Taneja9e7e9372012-08-14 12:29:22 +05304651 (void *) dsidev, irq);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304652err:
4653 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004654}
4655
4656static void dsi_display_uninit_dispc(struct omap_dss_device *dssdev)
4657{
Archit Tanejadca2b152012-08-16 18:02:00 +05304658 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4659 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaeea83402012-09-04 11:42:36 +05304660 struct omap_overlay_manager *mgr = dssdev->output->manager;
Archit Tanejadca2b152012-08-16 18:02:00 +05304661
4662 if (dsi->mode == OMAP_DSS_DSI_CMD_MODE) {
Archit Taneja8af6ff02011-09-05 16:48:27 +05304663 u32 irq;
Archit Taneja5a8b5722011-05-12 17:26:29 +05304664
Archit Tanejaeea83402012-09-04 11:42:36 +05304665 irq = dispc_mgr_get_framedone_irq(mgr->id);
Archit Taneja5a8b5722011-05-12 17:26:29 +05304666
Archit Taneja8af6ff02011-09-05 16:48:27 +05304667 omap_dispc_unregister_isr(dsi_framedone_irq_callback,
Archit Taneja9e7e9372012-08-14 12:29:22 +05304668 (void *) dsidev, irq);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304669 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004670}
4671
4672static int dsi_configure_dsi_clocks(struct omap_dss_device *dssdev)
4673{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304674 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004675 struct dsi_clock_info cinfo;
4676 int r;
4677
Tomi Valkeinenc6940a32011-02-22 13:36:10 +02004678 cinfo.regn = dssdev->clocks.dsi.regn;
4679 cinfo.regm = dssdev->clocks.dsi.regm;
4680 cinfo.regm_dispc = dssdev->clocks.dsi.regm_dispc;
4681 cinfo.regm_dsi = dssdev->clocks.dsi.regm_dsi;
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02004682 r = dsi_calc_clock_rates(dsidev, &cinfo);
Ville Syrjäläebf0a3f2010-04-22 22:50:05 +02004683 if (r) {
4684 DSSERR("Failed to calc dsi clocks\n");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004685 return r;
Ville Syrjäläebf0a3f2010-04-22 22:50:05 +02004686 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004687
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304688 r = dsi_pll_set_clock_div(dsidev, &cinfo);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004689 if (r) {
4690 DSSERR("Failed to set dsi clocks\n");
4691 return r;
4692 }
4693
4694 return 0;
4695}
4696
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004697static int dsi_display_init_dsi(struct omap_dss_device *dssdev)
4698{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304699 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004700 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaeea83402012-09-04 11:42:36 +05304701 struct omap_overlay_manager *mgr = dssdev->output->manager;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004702 int r;
4703
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304704 r = dsi_pll_init(dsidev, true, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004705 if (r)
4706 goto err0;
4707
4708 r = dsi_configure_dsi_clocks(dssdev);
4709 if (r)
4710 goto err1;
4711
Archit Tanejae8881662011-04-12 13:52:24 +05304712 dss_select_dispc_clk_source(dssdev->clocks.dispc.dispc_fclk_src);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004713 dss_select_dsi_clk_source(dsi->module_id, dssdev->clocks.dsi.dsi_fclk_src);
Archit Tanejaeea83402012-09-04 11:42:36 +05304714 dss_select_lcd_clk_source(mgr->id,
Archit Tanejae8881662011-04-12 13:52:24 +05304715 dssdev->clocks.dispc.channel.lcd_clk_src);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004716
4717 DSSDBG("PLL OK\n");
4718
Archit Taneja9e7e9372012-08-14 12:29:22 +05304719 r = dsi_cio_init(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004720 if (r)
4721 goto err2;
4722
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304723 _dsi_print_reset_status(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004724
Archit Taneja9e7e9372012-08-14 12:29:22 +05304725 dsi_proto_timings(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004726 dsi_set_lp_clk_divisor(dssdev);
4727
4728 if (1)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304729 _dsi_print_reset_status(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004730
4731 r = dsi_proto_config(dssdev);
4732 if (r)
4733 goto err3;
4734
4735 /* enable interface */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304736 dsi_vc_enable(dsidev, 0, 1);
4737 dsi_vc_enable(dsidev, 1, 1);
4738 dsi_vc_enable(dsidev, 2, 1);
4739 dsi_vc_enable(dsidev, 3, 1);
4740 dsi_if_enable(dsidev, 1);
4741 dsi_force_tx_stop_mode_io(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004742
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004743 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004744err3:
Archit Taneja9e7e9372012-08-14 12:29:22 +05304745 dsi_cio_uninit(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004746err2:
Archit Taneja89a35e52011-04-12 13:52:23 +05304747 dss_select_dispc_clk_source(OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004748 dss_select_dsi_clk_source(dsi->module_id, OMAP_DSS_CLK_SRC_FCK);
Archit Tanejaeea83402012-09-04 11:42:36 +05304749 dss_select_lcd_clk_source(mgr->id, OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen5e785092011-08-10 11:25:36 +03004750
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004751err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304752 dsi_pll_uninit(dsidev, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004753err0:
4754 return r;
4755}
4756
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03004757static void dsi_display_uninit_dsi(struct omap_dss_device *dssdev,
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004758 bool disconnect_lanes, bool enter_ulps)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004759{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304760 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304761 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaeea83402012-09-04 11:42:36 +05304762 struct omap_overlay_manager *mgr = dssdev->output->manager;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304763
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304764 if (enter_ulps && !dsi->ulps_enabled)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304765 dsi_enter_ulps(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03004766
Ville Syrjäläd7370102010-04-22 22:50:09 +02004767 /* disable interface */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304768 dsi_if_enable(dsidev, 0);
4769 dsi_vc_enable(dsidev, 0, 0);
4770 dsi_vc_enable(dsidev, 1, 0);
4771 dsi_vc_enable(dsidev, 2, 0);
4772 dsi_vc_enable(dsidev, 3, 0);
Ville Syrjäläd7370102010-04-22 22:50:09 +02004773
Archit Taneja89a35e52011-04-12 13:52:23 +05304774 dss_select_dispc_clk_source(OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004775 dss_select_dsi_clk_source(dsi->module_id, OMAP_DSS_CLK_SRC_FCK);
Archit Tanejaeea83402012-09-04 11:42:36 +05304776 dss_select_lcd_clk_source(mgr->id, OMAP_DSS_CLK_SRC_FCK);
Archit Taneja9e7e9372012-08-14 12:29:22 +05304777 dsi_cio_uninit(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304778 dsi_pll_uninit(dsidev, disconnect_lanes);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004779}
4780
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004781int omapdss_dsi_display_enable(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004782{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304783 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304784 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaeea83402012-09-04 11:42:36 +05304785 struct omap_dss_output *out = dssdev->output;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004786 int r = 0;
4787
4788 DSSDBG("dsi_display_enable\n");
4789
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304790 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004791
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304792 mutex_lock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004793
Archit Tanejaeea83402012-09-04 11:42:36 +05304794 if (out == NULL || out->manager == NULL) {
4795 DSSERR("failed to enable display: no output/manager\n");
Tomi Valkeinen05e1d602011-06-23 16:38:21 +03004796 r = -ENODEV;
4797 goto err_start_dev;
4798 }
4799
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004800 r = omap_dss_start_device(dssdev);
4801 if (r) {
4802 DSSERR("failed to start device\n");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004803 goto err_start_dev;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004804 }
4805
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004806 r = dsi_runtime_get(dsidev);
4807 if (r)
4808 goto err_get_dsi;
4809
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304810 dsi_enable_pll_clock(dsidev, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004811
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004812 _dsi_initialize_irq(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004813
4814 r = dsi_display_init_dispc(dssdev);
4815 if (r)
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004816 goto err_init_dispc;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004817
4818 r = dsi_display_init_dsi(dssdev);
4819 if (r)
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004820 goto err_init_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004821
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304822 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004823
4824 return 0;
4825
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004826err_init_dsi:
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004827 dsi_display_uninit_dispc(dssdev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004828err_init_dispc:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304829 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004830 dsi_runtime_put(dsidev);
4831err_get_dsi:
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004832 omap_dss_stop_device(dssdev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004833err_start_dev:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304834 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004835 DSSDBG("dsi_display_enable FAILED\n");
4836 return r;
4837}
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004838EXPORT_SYMBOL(omapdss_dsi_display_enable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004839
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03004840void omapdss_dsi_display_disable(struct omap_dss_device *dssdev,
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004841 bool disconnect_lanes, bool enter_ulps)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004842{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304843 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304844 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304845
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004846 DSSDBG("dsi_display_disable\n");
4847
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304848 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004849
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304850 mutex_lock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004851
Tomi Valkeinen15ffa1d2011-06-16 14:34:06 +03004852 dsi_sync_vc(dsidev, 0);
4853 dsi_sync_vc(dsidev, 1);
4854 dsi_sync_vc(dsidev, 2);
4855 dsi_sync_vc(dsidev, 3);
4856
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004857 dsi_display_uninit_dispc(dssdev);
4858
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004859 dsi_display_uninit_dsi(dssdev, disconnect_lanes, enter_ulps);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004860
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004861 dsi_runtime_put(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304862 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004863
4864 omap_dss_stop_device(dssdev);
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004865
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304866 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004867}
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004868EXPORT_SYMBOL(omapdss_dsi_display_disable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004869
Tomi Valkeinen225b6502010-01-11 15:11:01 +02004870int omapdss_dsi_enable_te(struct omap_dss_device *dssdev, bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004871{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304872 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4873 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4874
4875 dsi->te_enabled = enable;
Tomi Valkeinen225b6502010-01-11 15:11:01 +02004876 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004877}
Tomi Valkeinen225b6502010-01-11 15:11:01 +02004878EXPORT_SYMBOL(omapdss_dsi_enable_te);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004879
Archit Tanejae67458a2012-08-13 14:17:30 +05304880void omapdss_dsi_set_timings(struct omap_dss_device *dssdev,
4881 struct omap_video_timings *timings)
4882{
4883 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4884 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4885
4886 mutex_lock(&dsi->lock);
4887
4888 dsi->timings = *timings;
4889
4890 mutex_unlock(&dsi->lock);
4891}
4892EXPORT_SYMBOL(omapdss_dsi_set_timings);
4893
Archit Tanejae3525742012-08-09 15:23:43 +05304894void omapdss_dsi_set_size(struct omap_dss_device *dssdev, u16 w, u16 h)
4895{
4896 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4897 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4898
4899 mutex_lock(&dsi->lock);
4900
4901 dsi->timings.x_res = w;
4902 dsi->timings.y_res = h;
4903
4904 mutex_unlock(&dsi->lock);
4905}
4906EXPORT_SYMBOL(omapdss_dsi_set_size);
4907
Archit Taneja02c39602012-08-10 15:01:33 +05304908void omapdss_dsi_set_pixel_format(struct omap_dss_device *dssdev,
4909 enum omap_dss_dsi_pixel_format fmt)
4910{
4911 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4912 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4913
4914 mutex_lock(&dsi->lock);
4915
4916 dsi->pix_fmt = fmt;
4917
4918 mutex_unlock(&dsi->lock);
4919}
4920EXPORT_SYMBOL(omapdss_dsi_set_pixel_format);
4921
Archit Tanejadca2b152012-08-16 18:02:00 +05304922void omapdss_dsi_set_operation_mode(struct omap_dss_device *dssdev,
4923 enum omap_dss_dsi_mode mode)
4924{
4925 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4926 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4927
4928 mutex_lock(&dsi->lock);
4929
4930 dsi->mode = mode;
4931
4932 mutex_unlock(&dsi->lock);
4933}
4934EXPORT_SYMBOL(omapdss_dsi_set_operation_mode);
4935
Archit Taneja0b3ffe32012-08-13 22:13:39 +05304936void omapdss_dsi_set_videomode_timings(struct omap_dss_device *dssdev,
4937 struct omap_dss_dsi_videomode_timings *timings)
4938{
4939 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4940 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4941
4942 mutex_lock(&dsi->lock);
4943
4944 dsi->vm_timings = *timings;
4945
4946 mutex_unlock(&dsi->lock);
4947}
4948EXPORT_SYMBOL(omapdss_dsi_set_videomode_timings);
4949
Tomi Valkeinen9d8232a2012-03-01 16:58:39 +02004950static int __init dsi_init_display(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004951{
Archit Tanejaeea83402012-09-04 11:42:36 +05304952 struct platform_device *dsidev =
4953 dsi_get_dsidev_from_id(dssdev->phy.dsi.module);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304954 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4955
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004956 DSSDBG("DSI init\n");
4957
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304958 if (dsi->vdds_dsi_reg == NULL) {
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +02004959 struct regulator *vdds_dsi;
4960
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304961 vdds_dsi = regulator_get(&dsi->pdev->dev, "vdds_dsi");
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +02004962
4963 if (IS_ERR(vdds_dsi)) {
4964 DSSERR("can't get VDDS_DSI regulator\n");
4965 return PTR_ERR(vdds_dsi);
4966 }
4967
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304968 dsi->vdds_dsi_reg = vdds_dsi;
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +02004969 }
4970
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004971 return 0;
4972}
4973
Archit Taneja5ee3c142011-03-02 12:35:53 +05304974int omap_dsi_request_vc(struct omap_dss_device *dssdev, int *channel)
4975{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304976 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4977 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja5ee3c142011-03-02 12:35:53 +05304978 int i;
4979
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304980 for (i = 0; i < ARRAY_SIZE(dsi->vc); i++) {
4981 if (!dsi->vc[i].dssdev) {
4982 dsi->vc[i].dssdev = dssdev;
Archit Taneja5ee3c142011-03-02 12:35:53 +05304983 *channel = i;
4984 return 0;
4985 }
4986 }
4987
4988 DSSERR("cannot get VC for display %s", dssdev->name);
4989 return -ENOSPC;
4990}
4991EXPORT_SYMBOL(omap_dsi_request_vc);
4992
4993int omap_dsi_set_vc_id(struct omap_dss_device *dssdev, int channel, int vc_id)
4994{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304995 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4996 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4997
Archit Taneja5ee3c142011-03-02 12:35:53 +05304998 if (vc_id < 0 || vc_id > 3) {
4999 DSSERR("VC ID out of range\n");
5000 return -EINVAL;
5001 }
5002
5003 if (channel < 0 || channel > 3) {
5004 DSSERR("Virtual Channel out of range\n");
5005 return -EINVAL;
5006 }
5007
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305008 if (dsi->vc[channel].dssdev != dssdev) {
Archit Taneja5ee3c142011-03-02 12:35:53 +05305009 DSSERR("Virtual Channel not allocated to display %s\n",
5010 dssdev->name);
5011 return -EINVAL;
5012 }
5013
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305014 dsi->vc[channel].vc_id = vc_id;
Archit Taneja5ee3c142011-03-02 12:35:53 +05305015
5016 return 0;
5017}
5018EXPORT_SYMBOL(omap_dsi_set_vc_id);
5019
5020void omap_dsi_release_vc(struct omap_dss_device *dssdev, int channel)
5021{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305022 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
5023 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5024
Archit Taneja5ee3c142011-03-02 12:35:53 +05305025 if ((channel >= 0 && channel <= 3) &&
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305026 dsi->vc[channel].dssdev == dssdev) {
5027 dsi->vc[channel].dssdev = NULL;
5028 dsi->vc[channel].vc_id = 0;
Archit Taneja5ee3c142011-03-02 12:35:53 +05305029 }
5030}
5031EXPORT_SYMBOL(omap_dsi_release_vc);
5032
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305033void dsi_wait_pll_hsdiv_dispc_active(struct platform_device *dsidev)
Tomi Valkeinene406f902010-06-09 15:28:12 +03005034{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305035 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 7, 1) != 1)
Archit Taneja067a57e2011-03-02 11:57:25 +05305036 DSSERR("%s (%s) not active\n",
Archit Taneja89a35e52011-04-12 13:52:23 +05305037 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
5038 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC));
Tomi Valkeinene406f902010-06-09 15:28:12 +03005039}
5040
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305041void dsi_wait_pll_hsdiv_dsi_active(struct platform_device *dsidev)
Tomi Valkeinene406f902010-06-09 15:28:12 +03005042{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305043 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 8, 1) != 1)
Archit Taneja067a57e2011-03-02 11:57:25 +05305044 DSSERR("%s (%s) not active\n",
Archit Taneja89a35e52011-04-12 13:52:23 +05305045 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
5046 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI));
Tomi Valkeinene406f902010-06-09 15:28:12 +03005047}
5048
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305049static void dsi_calc_clock_param_ranges(struct platform_device *dsidev)
Taneja, Archit49641112011-03-14 23:28:23 -05005050{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305051 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5052
5053 dsi->regn_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGN);
5054 dsi->regm_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM);
5055 dsi->regm_dispc_max =
5056 dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM_DISPC);
5057 dsi->regm_dsi_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM_DSI);
5058 dsi->fint_min = dss_feat_get_param_min(FEAT_PARAM_DSIPLL_FINT);
5059 dsi->fint_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_FINT);
5060 dsi->lpdiv_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_LPDIV);
Taneja, Archit49641112011-03-14 23:28:23 -05005061}
5062
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005063static int dsi_get_clocks(struct platform_device *dsidev)
5064{
5065 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5066 struct clk *clk;
5067
5068 clk = clk_get(&dsidev->dev, "fck");
5069 if (IS_ERR(clk)) {
5070 DSSERR("can't get fck\n");
5071 return PTR_ERR(clk);
5072 }
5073
5074 dsi->dss_clk = clk;
5075
Tomi Valkeinenbfe4f8d2011-08-04 11:22:54 +03005076 clk = clk_get(&dsidev->dev, "sys_clk");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005077 if (IS_ERR(clk)) {
5078 DSSERR("can't get sys_clk\n");
5079 clk_put(dsi->dss_clk);
5080 dsi->dss_clk = NULL;
5081 return PTR_ERR(clk);
5082 }
5083
5084 dsi->sys_clk = clk;
5085
5086 return 0;
5087}
5088
5089static void dsi_put_clocks(struct platform_device *dsidev)
5090{
5091 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5092
5093 if (dsi->dss_clk)
5094 clk_put(dsi->dss_clk);
5095 if (dsi->sys_clk)
5096 clk_put(dsi->sys_clk);
5097}
5098
Tomi Valkeinen15216532012-09-06 14:29:31 +03005099static struct omap_dss_device * __init dsi_find_dssdev(struct platform_device *pdev)
Tomi Valkeinen38f3daf2012-05-02 14:55:12 +03005100{
Tomi Valkeinen15216532012-09-06 14:29:31 +03005101 struct omap_dss_board_info *pdata = pdev->dev.platform_data;
5102 struct dsi_data *dsi = dsi_get_dsidrv_data(pdev);
5103 const char *def_disp_name = dss_get_default_display_name();
5104 struct omap_dss_device *def_dssdev;
5105 int i;
5106
5107 def_dssdev = NULL;
Tomi Valkeinen38f3daf2012-05-02 14:55:12 +03005108
5109 for (i = 0; i < pdata->num_devices; ++i) {
5110 struct omap_dss_device *dssdev = pdata->devices[i];
5111
5112 if (dssdev->type != OMAP_DISPLAY_TYPE_DSI)
5113 continue;
5114
5115 if (dssdev->phy.dsi.module != dsi->module_id)
5116 continue;
5117
Tomi Valkeinen15216532012-09-06 14:29:31 +03005118 if (def_dssdev == NULL)
5119 def_dssdev = dssdev;
Tomi Valkeinen38f3daf2012-05-02 14:55:12 +03005120
Tomi Valkeinen15216532012-09-06 14:29:31 +03005121 if (def_disp_name != NULL &&
5122 strcmp(dssdev->name, def_disp_name) == 0) {
5123 def_dssdev = dssdev;
5124 break;
5125 }
5126 }
5127
5128 return def_dssdev;
5129}
5130
5131static void __init dsi_probe_pdata(struct platform_device *dsidev)
5132{
Tomi Valkeinen52744842012-09-10 13:58:29 +03005133 struct omap_dss_device *plat_dssdev;
Tomi Valkeinen15216532012-09-06 14:29:31 +03005134 struct omap_dss_device *dssdev;
5135 int r;
5136
Tomi Valkeinen52744842012-09-10 13:58:29 +03005137 plat_dssdev = dsi_find_dssdev(dsidev);
Tomi Valkeinen15216532012-09-06 14:29:31 +03005138
Tomi Valkeinen52744842012-09-10 13:58:29 +03005139 if (!plat_dssdev)
5140 return;
5141
5142 dssdev = dss_alloc_and_init_device(&dsidev->dev);
Tomi Valkeinen15216532012-09-06 14:29:31 +03005143 if (!dssdev)
5144 return;
5145
Tomi Valkeinen52744842012-09-10 13:58:29 +03005146 dss_copy_device_pdata(dssdev, plat_dssdev);
5147
Tomi Valkeinen15216532012-09-06 14:29:31 +03005148 r = dsi_init_display(dssdev);
5149 if (r) {
5150 DSSERR("device %s init failed: %d\n", dssdev->name, r);
Tomi Valkeinen52744842012-09-10 13:58:29 +03005151 dss_put_device(dssdev);
Tomi Valkeinen15216532012-09-06 14:29:31 +03005152 return;
5153 }
5154
Tomi Valkeinen52744842012-09-10 13:58:29 +03005155 r = dss_add_device(dssdev);
Tomi Valkeinen15216532012-09-06 14:29:31 +03005156 if (r) {
5157 DSSERR("device %s register failed: %d\n", dssdev->name, r);
Tomi Valkeinen52744842012-09-10 13:58:29 +03005158 dss_put_device(dssdev);
Tomi Valkeinen15216532012-09-06 14:29:31 +03005159 return;
Tomi Valkeinen38f3daf2012-05-02 14:55:12 +03005160 }
5161}
5162
Archit Taneja81b87f52012-09-26 16:30:49 +05305163static void __init dsi_init_output(struct platform_device *dsidev)
5164{
5165 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5166 struct omap_dss_output *out = &dsi->output;
5167
5168 out->pdev = dsidev;
5169 out->id = dsi->module_id == 0 ?
5170 OMAP_DSS_OUTPUT_DSI1 : OMAP_DSS_OUTPUT_DSI2;
5171
5172 out->type = OMAP_DISPLAY_TYPE_DSI;
5173
5174 dss_register_output(out);
5175}
5176
5177static void __exit dsi_uninit_output(struct platform_device *dsidev)
5178{
5179 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5180 struct omap_dss_output *out = &dsi->output;
5181
5182 dss_unregister_output(out);
5183}
5184
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03005185/* DSI1 HW IP initialisation */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005186static int __init omap_dsihw_probe(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005187{
5188 u32 rev;
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005189 int r, i;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00005190 struct resource *dsi_mem;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305191 struct dsi_data *dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005192
Julia Lawall6e2a14d2012-01-24 14:00:45 +01005193 dsi = devm_kzalloc(&dsidev->dev, sizeof(*dsi), GFP_KERNEL);
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005194 if (!dsi)
5195 return -ENOMEM;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305196
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005197 dsi->module_id = dsidev->id;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305198 dsi->pdev = dsidev;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305199 dev_set_drvdata(&dsidev->dev, dsi);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305200
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305201 spin_lock_init(&dsi->irq_lock);
5202 spin_lock_init(&dsi->errors_lock);
5203 dsi->errors = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005204
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02005205#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305206 spin_lock_init(&dsi->irq_stats_lock);
5207 dsi->irq_stats.last_reset = jiffies;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02005208#endif
5209
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305210 mutex_init(&dsi->lock);
5211 sema_init(&dsi->bus_lock, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005212
Tejun Heo203b42f2012-08-21 13:18:23 -07005213 INIT_DEFERRABLE_WORK(&dsi->framedone_timeout_work,
5214 dsi_framedone_timeout_work_callback);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305215
5216#ifdef DSI_CATCH_MISSING_TE
5217 init_timer(&dsi->te_timer);
5218 dsi->te_timer.function = dsi_te_timeout;
5219 dsi->te_timer.data = 0;
5220#endif
5221 dsi_mem = platform_get_resource(dsi->pdev, IORESOURCE_MEM, 0);
5222 if (!dsi_mem) {
5223 DSSERR("can't get IORESOURCE_MEM DSI\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005224 return -EINVAL;
archit tanejaaffe3602011-02-23 08:41:03 +00005225 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005226
Julia Lawall6e2a14d2012-01-24 14:00:45 +01005227 dsi->base = devm_ioremap(&dsidev->dev, dsi_mem->start,
5228 resource_size(dsi_mem));
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305229 if (!dsi->base) {
5230 DSSERR("can't ioremap DSI\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005231 return -ENOMEM;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305232 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005233
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305234 dsi->irq = platform_get_irq(dsi->pdev, 0);
5235 if (dsi->irq < 0) {
5236 DSSERR("platform_get_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005237 return -ENODEV;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305238 }
archit tanejaaffe3602011-02-23 08:41:03 +00005239
Julia Lawall6e2a14d2012-01-24 14:00:45 +01005240 r = devm_request_irq(&dsidev->dev, dsi->irq, omap_dsi_irq_handler,
5241 IRQF_SHARED, dev_name(&dsidev->dev), dsi->pdev);
archit tanejaaffe3602011-02-23 08:41:03 +00005242 if (r < 0) {
5243 DSSERR("request_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005244 return r;
archit tanejaaffe3602011-02-23 08:41:03 +00005245 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005246
Archit Taneja5ee3c142011-03-02 12:35:53 +05305247 /* DSI VCs initialization */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305248 for (i = 0; i < ARRAY_SIZE(dsi->vc); i++) {
Archit Tanejad6049142011-08-22 11:58:08 +05305249 dsi->vc[i].source = DSI_VC_SOURCE_L4;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305250 dsi->vc[i].dssdev = NULL;
5251 dsi->vc[i].vc_id = 0;
Archit Taneja5ee3c142011-03-02 12:35:53 +05305252 }
5253
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305254 dsi_calc_clock_param_ranges(dsidev);
Taneja, Archit49641112011-03-14 23:28:23 -05005255
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005256 r = dsi_get_clocks(dsidev);
5257 if (r)
5258 return r;
5259
5260 pm_runtime_enable(&dsidev->dev);
5261
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005262 r = dsi_runtime_get(dsidev);
5263 if (r)
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005264 goto err_runtime_get;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005265
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305266 rev = dsi_read_reg(dsidev, DSI_REVISION);
5267 dev_dbg(&dsidev->dev, "OMAP DSI rev %d.%d\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005268 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
5269
Tomi Valkeinend9820852011-10-12 15:05:59 +03005270 /* DSI on OMAP3 doesn't have register DSI_GNQ, set number
5271 * of data to 3 by default */
5272 if (dss_has_feature(FEAT_DSI_GNQ))
5273 /* NB_DATA_LANES */
5274 dsi->num_lanes_supported = 1 + REG_GET(dsidev, DSI_GNQ, 11, 9);
5275 else
5276 dsi->num_lanes_supported = 3;
Archit Taneja75d72472011-05-16 15:17:08 +05305277
Archit Taneja81b87f52012-09-26 16:30:49 +05305278 dsi_init_output(dsidev);
5279
Tomi Valkeinen38f3daf2012-05-02 14:55:12 +03005280 dsi_probe_pdata(dsidev);
Tomi Valkeinen35deca32012-03-01 15:45:53 +02005281
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005282 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005283
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005284 if (dsi->module_id == 0)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005285 dss_debugfs_create_file("dsi1_regs", dsi1_dump_regs);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005286 else if (dsi->module_id == 1)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005287 dss_debugfs_create_file("dsi2_regs", dsi2_dump_regs);
5288
5289#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005290 if (dsi->module_id == 0)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005291 dss_debugfs_create_file("dsi1_irqs", dsi1_dump_irqs);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005292 else if (dsi->module_id == 1)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005293 dss_debugfs_create_file("dsi2_irqs", dsi2_dump_irqs);
5294#endif
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005295 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005296
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005297err_runtime_get:
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005298 pm_runtime_disable(&dsidev->dev);
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005299 dsi_put_clocks(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005300 return r;
5301}
5302
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005303static int __exit omap_dsihw_remove(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005304{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305305 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5306
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03005307 WARN_ON(dsi->scp_clk_refcount > 0);
5308
Tomi Valkeinen52744842012-09-10 13:58:29 +03005309 dss_unregister_child_devices(&dsidev->dev);
Tomi Valkeinen35deca32012-03-01 15:45:53 +02005310
Archit Taneja81b87f52012-09-26 16:30:49 +05305311 dsi_uninit_output(dsidev);
5312
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005313 pm_runtime_disable(&dsidev->dev);
5314
5315 dsi_put_clocks(dsidev);
5316
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305317 if (dsi->vdds_dsi_reg != NULL) {
5318 if (dsi->vdds_dsi_enabled) {
5319 regulator_disable(dsi->vdds_dsi_reg);
5320 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen88257b22010-12-20 16:26:22 +02005321 }
5322
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305323 regulator_put(dsi->vdds_dsi_reg);
5324 dsi->vdds_dsi_reg = NULL;
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005325 }
5326
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005327 return 0;
5328}
5329
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005330static int dsi_runtime_suspend(struct device *dev)
5331{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005332 dispc_runtime_put();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005333
5334 return 0;
5335}
5336
5337static int dsi_runtime_resume(struct device *dev)
5338{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005339 int r;
5340
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005341 r = dispc_runtime_get();
5342 if (r)
Tomi Valkeinen852f0832012-02-17 17:58:04 +02005343 return r;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005344
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005345 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005346}
5347
5348static const struct dev_pm_ops dsi_pm_ops = {
5349 .runtime_suspend = dsi_runtime_suspend,
5350 .runtime_resume = dsi_runtime_resume,
5351};
5352
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +03005353static struct platform_driver omap_dsihw_driver = {
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005354 .remove = __exit_p(omap_dsihw_remove),
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005355 .driver = {
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +03005356 .name = "omapdss_dsi",
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005357 .owner = THIS_MODULE,
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005358 .pm = &dsi_pm_ops,
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005359 },
5360};
5361
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005362int __init dsi_init_platform_driver(void)
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005363{
Tomi Valkeinen61055d42012-03-07 12:53:38 +02005364 return platform_driver_probe(&omap_dsihw_driver, omap_dsihw_probe);
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005365}
5366
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005367void __exit dsi_uninit_platform_driver(void)
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005368{
Tomi Valkeinen04c742c2012-02-23 15:32:37 +02005369 platform_driver_unregister(&omap_dsihw_driver);
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005370}