blob: beba1e616b6eec42762b2ee3c5f63e0569def845 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
Ralf Baechle36ccf1c2006-02-14 21:04:54 +00006 * Copyright (C) 1994 - 1999, 2000, 01, 06 Ralf Baechle
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 * Copyright (C) 1995, 1996 Paul M. Antoine
8 * Copyright (C) 1998 Ulf Carlsson
9 * Copyright (C) 1999 Silicon Graphics, Inc.
10 * Kevin D. Kissell, kevink@mips.com and Carsten Langgaard, carstenl@mips.com
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +010011 * Copyright (C) 2002, 2003, 2004, 2005, 2007 Maciej W. Rozycki
Steven J. Hill2a0b24f2013-03-25 12:15:55 -050012 * Copyright (C) 2000, 2001, 2012 MIPS Technologies, Inc. All rights reserved.
Linus Torvalds1da177e2005-04-16 15:20:36 -070013 */
Ralf Baechle8e8a52e2007-05-31 14:00:19 +010014#include <linux/bug.h>
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +010015#include <linux/compiler.h>
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +020016#include <linux/context_tracking.h>
Ralf Baechle7aa1c8f2012-10-11 18:14:58 +020017#include <linux/kexec.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070018#include <linux/init.h>
Nathan Lynch8742cd22011-09-30 13:49:35 -050019#include <linux/kernel.h>
Paul Gortmakerf9ded5692012-02-28 19:24:46 -050020#include <linux/module.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070021#include <linux/mm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022#include <linux/sched.h>
23#include <linux/smp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070024#include <linux/spinlock.h>
25#include <linux/kallsyms.h>
Ralf Baechlee01402b2005-07-14 15:57:16 +000026#include <linux/bootmem.h>
Maxime Bizond4fd1982006-07-20 18:52:02 +020027#include <linux/interrupt.h>
Ralf Baechle39b8d522008-04-28 17:14:26 +010028#include <linux/ptrace.h>
Jason Wessel88547002008-07-29 15:58:53 -050029#include <linux/kgdb.h>
30#include <linux/kdebug.h>
David Daneyc1bf2072010-08-03 11:22:20 -070031#include <linux/kprobes.h>
Ralf Baechle69f3a7d2009-11-24 01:24:58 +000032#include <linux/notifier.h>
Jason Wessel5dd11d52010-05-20 21:04:26 -050033#include <linux/kdb.h>
David Howellsca4d3e672010-10-07 14:08:54 +010034#include <linux/irq.h>
Deng-Cheng Zhu7f788d22010-10-12 19:37:21 +080035#include <linux/perf_event.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036
37#include <asm/bootinfo.h>
38#include <asm/branch.h>
39#include <asm/break.h>
Ralf Baechle69f3a7d2009-11-24 01:24:58 +000040#include <asm/cop2.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070041#include <asm/cpu.h>
Ralf Baechlee50c0a8f2005-05-31 11:49:19 +000042#include <asm/dsp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070043#include <asm/fpu.h>
Ralf Baechleba3049e2008-10-28 17:38:42 +000044#include <asm/fpu_emulator.h>
Ralf Baechlebdc92d742013-05-21 16:59:19 +020045#include <asm/idle.h>
Ralf Baechle340ee4b2005-08-17 17:44:08 +000046#include <asm/mipsregs.h>
47#include <asm/mipsmtregs.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070048#include <asm/module.h>
49#include <asm/pgtable.h>
50#include <asm/ptrace.h>
51#include <asm/sections.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070052#include <asm/tlbdebug.h>
53#include <asm/traps.h>
54#include <asm/uaccess.h>
David Daneyb67b2b72008-09-23 00:08:45 -070055#include <asm/watch.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070056#include <asm/mmu_context.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070057#include <asm/types.h>
Atsushi Nemoto1df0f0f2006-09-26 23:44:01 +090058#include <asm/stacktrace.h>
Florian Fainelli92bbe1b2010-01-28 15:22:37 +010059#include <asm/uasm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070060
Atsushi Nemotoc65a5482007-11-12 02:05:18 +090061extern void check_wait(void);
Atsushi Nemotoc65a5482007-11-12 02:05:18 +090062extern asmlinkage void rollback_handle_int(void);
Ralf Baechlee4ac58a2006-04-03 17:56:36 +010063extern asmlinkage void handle_int(void);
Ralf Baechle86a17082013-02-08 01:21:34 +010064extern u32 handle_tlbl[];
65extern u32 handle_tlbs[];
66extern u32 handle_tlbm[];
Linus Torvalds1da177e2005-04-16 15:20:36 -070067extern asmlinkage void handle_adel(void);
68extern asmlinkage void handle_ades(void);
69extern asmlinkage void handle_ibe(void);
70extern asmlinkage void handle_dbe(void);
71extern asmlinkage void handle_sys(void);
72extern asmlinkage void handle_bp(void);
73extern asmlinkage void handle_ri(void);
Atsushi Nemoto5b104962006-09-11 17:50:29 +090074extern asmlinkage void handle_ri_rdhwr_vivt(void);
75extern asmlinkage void handle_ri_rdhwr(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -070076extern asmlinkage void handle_cpu(void);
77extern asmlinkage void handle_ov(void);
78extern asmlinkage void handle_tr(void);
79extern asmlinkage void handle_fpe(void);
80extern asmlinkage void handle_mdmx(void);
81extern asmlinkage void handle_watch(void);
Ralf Baechle340ee4b2005-08-17 17:44:08 +000082extern asmlinkage void handle_mt(void);
Ralf Baechlee50c0a8f2005-05-31 11:49:19 +000083extern asmlinkage void handle_dsp(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -070084extern asmlinkage void handle_mcheck(void);
85extern asmlinkage void handle_reserved(void);
86
Linus Torvalds1da177e2005-04-16 15:20:36 -070087void (*board_be_init)(void);
88int (*board_be_handler)(struct pt_regs *regs, int is_fixup);
Ralf Baechlee01402b2005-07-14 15:57:16 +000089void (*board_nmi_handler_setup)(void);
90void (*board_ejtag_handler_setup)(void);
91void (*board_bind_eic_interrupt)(int irq, int regset);
Kevin Cernekee6fb97ef2011-11-16 01:25:45 +000092void (*board_ebase_setup)(void);
David Daneyfcbf1df2012-05-15 00:04:46 -070093void __cpuinitdata(*board_cache_error_setup)(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -070094
Franck Bui-Huu4d157d52006-08-03 09:29:21 +020095static void show_raw_backtrace(unsigned long reg29)
Atsushi Nemotoe889d782006-07-25 23:51:36 +090096{
Ralf Baechle39b8d522008-04-28 17:14:26 +010097 unsigned long *sp = (unsigned long *)(reg29 & ~3);
Atsushi Nemotoe889d782006-07-25 23:51:36 +090098 unsigned long addr;
99
100 printk("Call Trace:");
101#ifdef CONFIG_KALLSYMS
102 printk("\n");
103#endif
Thomas Bogendoerfer10220c82008-05-12 17:58:48 +0200104 while (!kstack_end(sp)) {
105 unsigned long __user *p =
106 (unsigned long __user *)(unsigned long)sp++;
107 if (__get_user(addr, p)) {
108 printk(" (Bad stack address)");
109 break;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100110 }
Thomas Bogendoerfer10220c82008-05-12 17:58:48 +0200111 if (__kernel_text_address(addr))
112 print_ip_sym(addr);
Atsushi Nemotoe889d782006-07-25 23:51:36 +0900113 }
Thomas Bogendoerfer10220c82008-05-12 17:58:48 +0200114 printk("\n");
Atsushi Nemotoe889d782006-07-25 23:51:36 +0900115}
116
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900117#ifdef CONFIG_KALLSYMS
Atsushi Nemoto1df0f0f2006-09-26 23:44:01 +0900118int raw_show_trace;
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900119static int __init set_raw_show_trace(char *str)
120{
121 raw_show_trace = 1;
122 return 1;
123}
124__setup("raw_show_trace", set_raw_show_trace);
Atsushi Nemoto1df0f0f2006-09-26 23:44:01 +0900125#endif
Franck Bui-Huu4d157d52006-08-03 09:29:21 +0200126
Ralf Baechleeae23f22007-10-14 23:27:21 +0100127static void show_backtrace(struct task_struct *task, const struct pt_regs *regs)
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900128{
Franck Bui-Huu4d157d52006-08-03 09:29:21 +0200129 unsigned long sp = regs->regs[29];
130 unsigned long ra = regs->regs[31];
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900131 unsigned long pc = regs->cp0_epc;
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900132
Vincent Wene909be82012-07-19 09:11:16 +0200133 if (!task)
134 task = current;
135
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900136 if (raw_show_trace || !__kernel_text_address(pc)) {
Franck Bui-Huu87151ae2006-08-03 09:29:17 +0200137 show_raw_backtrace(sp);
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900138 return;
139 }
140 printk("Call Trace:\n");
Franck Bui-Huu4d157d52006-08-03 09:29:21 +0200141 do {
Franck Bui-Huu87151ae2006-08-03 09:29:17 +0200142 print_ip_sym(pc);
Atsushi Nemoto19246002006-09-29 18:02:51 +0900143 pc = unwind_stack(task, &sp, pc, &ra);
Franck Bui-Huu4d157d52006-08-03 09:29:21 +0200144 } while (pc);
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900145 printk("\n");
146}
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900147
Linus Torvalds1da177e2005-04-16 15:20:36 -0700148/*
149 * This routine abuses get_user()/put_user() to reference pointers
150 * with at least a bit of error checking ...
151 */
Ralf Baechleeae23f22007-10-14 23:27:21 +0100152static void show_stacktrace(struct task_struct *task,
153 const struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700154{
155 const int field = 2 * sizeof(unsigned long);
156 long stackdata;
157 int i;
Atsushi Nemoto5e0373b2007-07-13 23:02:42 +0900158 unsigned long __user *sp = (unsigned long __user *)regs->regs[29];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700159
160 printk("Stack :");
161 i = 0;
162 while ((unsigned long) sp & (PAGE_SIZE - 1)) {
163 if (i && ((i % (64 / field)) == 0))
Ralf Baechle70342282013-01-22 12:59:30 +0100164 printk("\n ");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700165 if (i > 39) {
166 printk(" ...");
167 break;
168 }
169
170 if (__get_user(stackdata, sp++)) {
171 printk(" (Bad stack address)");
172 break;
173 }
174
175 printk(" %0*lx", field, stackdata);
176 i++;
177 }
178 printk("\n");
Franck Bui-Huu87151ae2006-08-03 09:29:17 +0200179 show_backtrace(task, regs);
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900180}
181
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900182void show_stack(struct task_struct *task, unsigned long *sp)
183{
184 struct pt_regs regs;
185 if (sp) {
186 regs.regs[29] = (unsigned long)sp;
187 regs.regs[31] = 0;
188 regs.cp0_epc = 0;
189 } else {
190 if (task && task != current) {
191 regs.regs[29] = task->thread.reg29;
192 regs.regs[31] = 0;
193 regs.cp0_epc = task->thread.reg31;
Jason Wessel5dd11d52010-05-20 21:04:26 -0500194#ifdef CONFIG_KGDB_KDB
195 } else if (atomic_read(&kgdb_active) != -1 &&
196 kdb_current_regs) {
197 memcpy(&regs, kdb_current_regs, sizeof(regs));
198#endif /* CONFIG_KGDB_KDB */
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900199 } else {
200 prepare_frametrace(&regs);
201 }
202 }
203 show_stacktrace(task, &regs);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700204}
205
Atsushi Nemotoe1bb8282007-07-13 23:51:46 +0900206static void show_code(unsigned int __user *pc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700207{
208 long i;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100209 unsigned short __user *pc16 = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700210
211 printk("\nCode:");
212
Ralf Baechle39b8d522008-04-28 17:14:26 +0100213 if ((unsigned long)pc & 1)
214 pc16 = (unsigned short __user *)((unsigned long)pc & ~1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700215 for(i = -3 ; i < 6 ; i++) {
216 unsigned int insn;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100217 if (pc16 ? __get_user(insn, pc16 + i) : __get_user(insn, pc + i)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700218 printk(" (Bad address in epc)\n");
219 break;
220 }
Ralf Baechle39b8d522008-04-28 17:14:26 +0100221 printk("%c%0*x%c", (i?' ':'<'), pc16 ? 4 : 8, insn, (i?' ':'>'));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700222 }
223}
224
Ralf Baechleeae23f22007-10-14 23:27:21 +0100225static void __show_regs(const struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700226{
227 const int field = 2 * sizeof(unsigned long);
228 unsigned int cause = regs->cp0_cause;
229 int i;
230
Tejun Heoa43cb952013-04-30 15:27:17 -0700231 show_regs_print_info(KERN_DEFAULT);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700232
233 /*
234 * Saved main processor registers
235 */
236 for (i = 0; i < 32; ) {
237 if ((i % 4) == 0)
238 printk("$%2d :", i);
239 if (i == 0)
240 printk(" %0*lx", field, 0UL);
241 else if (i == 26 || i == 27)
242 printk(" %*s", field, "");
243 else
244 printk(" %0*lx", field, regs->regs[i]);
245
246 i++;
247 if ((i % 4) == 0)
248 printk("\n");
249 }
250
Franck Bui-Huu9693a852007-02-02 17:41:47 +0100251#ifdef CONFIG_CPU_HAS_SMARTMIPS
252 printk("Acx : %0*lx\n", field, regs->acx);
253#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700254 printk("Hi : %0*lx\n", field, regs->hi);
255 printk("Lo : %0*lx\n", field, regs->lo);
256
257 /*
258 * Saved cp0 registers
259 */
Ralf Baechleb012cff2008-07-15 18:44:33 +0100260 printk("epc : %0*lx %pS\n", field, regs->cp0_epc,
261 (void *) regs->cp0_epc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700262 printk(" %s\n", print_tainted());
Ralf Baechleb012cff2008-07-15 18:44:33 +0100263 printk("ra : %0*lx %pS\n", field, regs->regs[31],
264 (void *) regs->regs[31]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700265
Ralf Baechle70342282013-01-22 12:59:30 +0100266 printk("Status: %08x ", (uint32_t) regs->cp0_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700267
Maciej W. Rozycki3b2396d2005-06-22 20:43:29 +0000268 if (current_cpu_data.isa_level == MIPS_CPU_ISA_I) {
269 if (regs->cp0_status & ST0_KUO)
270 printk("KUo ");
271 if (regs->cp0_status & ST0_IEO)
272 printk("IEo ");
273 if (regs->cp0_status & ST0_KUP)
274 printk("KUp ");
275 if (regs->cp0_status & ST0_IEP)
276 printk("IEp ");
277 if (regs->cp0_status & ST0_KUC)
278 printk("KUc ");
279 if (regs->cp0_status & ST0_IEC)
280 printk("IEc ");
281 } else {
282 if (regs->cp0_status & ST0_KX)
283 printk("KX ");
284 if (regs->cp0_status & ST0_SX)
285 printk("SX ");
286 if (regs->cp0_status & ST0_UX)
287 printk("UX ");
288 switch (regs->cp0_status & ST0_KSU) {
289 case KSU_USER:
290 printk("USER ");
291 break;
292 case KSU_SUPERVISOR:
293 printk("SUPERVISOR ");
294 break;
295 case KSU_KERNEL:
296 printk("KERNEL ");
297 break;
298 default:
299 printk("BAD_MODE ");
300 break;
301 }
302 if (regs->cp0_status & ST0_ERL)
303 printk("ERL ");
304 if (regs->cp0_status & ST0_EXL)
305 printk("EXL ");
306 if (regs->cp0_status & ST0_IE)
307 printk("IE ");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700308 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700309 printk("\n");
310
311 printk("Cause : %08x\n", cause);
312
313 cause = (cause & CAUSEF_EXCCODE) >> CAUSEB_EXCCODE;
314 if (1 <= cause && cause <= 5)
315 printk("BadVA : %0*lx\n", field, regs->cp0_badvaddr);
316
Ralf Baechle9966db252007-10-11 23:46:17 +0100317 printk("PrId : %08x (%s)\n", read_c0_prid(),
318 cpu_name_string());
Linus Torvalds1da177e2005-04-16 15:20:36 -0700319}
320
Ralf Baechleeae23f22007-10-14 23:27:21 +0100321/*
322 * FIXME: really the generic show_regs should take a const pointer argument.
323 */
324void show_regs(struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325{
Ralf Baechleeae23f22007-10-14 23:27:21 +0100326 __show_regs((struct pt_regs *)regs);
327}
328
David Daneyc1bf2072010-08-03 11:22:20 -0700329void show_registers(struct pt_regs *regs)
Ralf Baechleeae23f22007-10-14 23:27:21 +0100330{
Ralf Baechle39b8d522008-04-28 17:14:26 +0100331 const int field = 2 * sizeof(unsigned long);
332
Ralf Baechleeae23f22007-10-14 23:27:21 +0100333 __show_regs(regs);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700334 print_modules();
Ralf Baechle39b8d522008-04-28 17:14:26 +0100335 printk("Process %s (pid: %d, threadinfo=%p, task=%p, tls=%0*lx)\n",
336 current->comm, current->pid, current_thread_info(), current,
337 field, current_thread_info()->tp_value);
338 if (cpu_has_userlocal) {
339 unsigned long tls;
340
341 tls = read_c0_userlocal();
342 if (tls != current_thread_info()->tp_value)
343 printk("*HwTLS: %0*lx\n", field, tls);
344 }
345
Atsushi Nemotof66686f2006-07-29 23:27:20 +0900346 show_stacktrace(current, regs);
Atsushi Nemotoe1bb8282007-07-13 23:51:46 +0900347 show_code((unsigned int __user *) regs->cp0_epc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700348 printk("\n");
349}
350
David Daney70dc6f02010-08-03 15:44:43 -0700351static int regs_to_trapnr(struct pt_regs *regs)
352{
353 return (regs->cp0_cause >> 2) & 0x1f;
354}
355
Wu Zhangjin4d85f6a2011-07-23 12:41:24 +0000356static DEFINE_RAW_SPINLOCK(die_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700357
David Daney70dc6f02010-08-03 15:44:43 -0700358void __noreturn die(const char *str, struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359{
360 static int die_counter;
Yury Polyanskiyce384d82010-04-26 00:53:10 -0400361 int sig = SIGSEGV;
Ralf Baechle41c594a2006-04-05 09:45:45 +0100362#ifdef CONFIG_MIPS_MT_SMTC
Nathan Lynch8742cd22011-09-30 13:49:35 -0500363 unsigned long dvpret;
Ralf Baechle41c594a2006-04-05 09:45:45 +0100364#endif /* CONFIG_MIPS_MT_SMTC */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700365
Nathan Lynch8742cd22011-09-30 13:49:35 -0500366 oops_enter();
367
Ralf Baechle10423c92011-05-13 10:33:28 +0100368 if (notify_die(DIE_OOPS, str, regs, 0, regs_to_trapnr(regs), SIGSEGV) == NOTIFY_STOP)
369 sig = 0;
Jason Wessel5dd11d52010-05-20 21:04:26 -0500370
Linus Torvalds1da177e2005-04-16 15:20:36 -0700371 console_verbose();
Wu Zhangjin4d85f6a2011-07-23 12:41:24 +0000372 raw_spin_lock_irq(&die_lock);
Nathan Lynch8742cd22011-09-30 13:49:35 -0500373#ifdef CONFIG_MIPS_MT_SMTC
374 dvpret = dvpe();
375#endif /* CONFIG_MIPS_MT_SMTC */
Ralf Baechle41c594a2006-04-05 09:45:45 +0100376 bust_spinlocks(1);
377#ifdef CONFIG_MIPS_MT_SMTC
378 mips_mt_regdump(dvpret);
379#endif /* CONFIG_MIPS_MT_SMTC */
Yury Polyanskiyce384d82010-04-26 00:53:10 -0400380
Ralf Baechle178086c2005-10-13 17:07:54 +0100381 printk("%s[#%d]:\n", str, ++die_counter);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700382 show_registers(regs);
Rusty Russell373d4d092013-01-21 17:17:39 +1030383 add_taint(TAINT_DIE, LOCKDEP_NOW_UNRELIABLE);
Wu Zhangjin4d85f6a2011-07-23 12:41:24 +0000384 raw_spin_unlock_irq(&die_lock);
Maxime Bizond4fd1982006-07-20 18:52:02 +0200385
Nathan Lynch8742cd22011-09-30 13:49:35 -0500386 oops_exit();
387
Maxime Bizond4fd1982006-07-20 18:52:02 +0200388 if (in_interrupt())
389 panic("Fatal exception in interrupt");
390
391 if (panic_on_oops) {
Ralf Baechleab75dc02011-11-17 15:07:31 +0000392 printk(KERN_EMERG "Fatal exception: panic in 5 seconds");
Maxime Bizond4fd1982006-07-20 18:52:02 +0200393 ssleep(5);
394 panic("Fatal exception");
395 }
396
Ralf Baechle7aa1c8f2012-10-11 18:14:58 +0200397 if (regs && kexec_should_crash(current))
398 crash_kexec(regs);
399
Yury Polyanskiyce384d82010-04-26 00:53:10 -0400400 do_exit(sig);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700401}
402
Thomas Bogendoerfer05106172008-08-04 19:44:34 +0200403extern struct exception_table_entry __start___dbe_table[];
404extern struct exception_table_entry __stop___dbe_table[];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700405
Ralf Baechleb6dcec92007-02-18 15:57:09 +0000406__asm__(
407" .section __dbe_table, \"a\"\n"
408" .previous \n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700409
410/* Given an address, look for it in the exception tables. */
411static const struct exception_table_entry *search_dbe_tables(unsigned long addr)
412{
413 const struct exception_table_entry *e;
414
415 e = search_extable(__start___dbe_table, __stop___dbe_table - 1, addr);
416 if (!e)
417 e = search_module_dbetables(addr);
418 return e;
419}
420
421asmlinkage void do_be(struct pt_regs *regs)
422{
423 const int field = 2 * sizeof(unsigned long);
424 const struct exception_table_entry *fixup = NULL;
425 int data = regs->cp0_cause & 4;
426 int action = MIPS_BE_FATAL;
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200427 enum ctx_state prev_state;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700428
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200429 prev_state = exception_enter();
Ralf Baechle70342282013-01-22 12:59:30 +0100430 /* XXX For now. Fixme, this searches the wrong table ... */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700431 if (data && !user_mode(regs))
432 fixup = search_dbe_tables(exception_epc(regs));
433
434 if (fixup)
435 action = MIPS_BE_FIXUP;
436
437 if (board_be_handler)
Atsushi Nemoto28fc5822007-07-13 01:49:49 +0900438 action = board_be_handler(regs, fixup != NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700439
440 switch (action) {
441 case MIPS_BE_DISCARD:
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200442 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700443 case MIPS_BE_FIXUP:
444 if (fixup) {
445 regs->cp0_epc = fixup->nextinsn;
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200446 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700447 }
448 break;
449 default:
450 break;
451 }
452
453 /*
454 * Assume it would be too dangerous to continue ...
455 */
456 printk(KERN_ALERT "%s bus error, epc == %0*lx, ra == %0*lx\n",
457 data ? "Data" : "Instruction",
458 field, regs->cp0_epc, field, regs->regs[31]);
David Daney70dc6f02010-08-03 15:44:43 -0700459 if (notify_die(DIE_OOPS, "bus error", regs, 0, regs_to_trapnr(regs), SIGBUS)
Jason Wessel88547002008-07-29 15:58:53 -0500460 == NOTIFY_STOP)
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200461 goto out;
Jason Wessel88547002008-07-29 15:58:53 -0500462
Linus Torvalds1da177e2005-04-16 15:20:36 -0700463 die_if_kernel("Oops", regs);
464 force_sig(SIGBUS, current);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200465
466out:
467 exception_exit(prev_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700468}
469
Linus Torvalds1da177e2005-04-16 15:20:36 -0700470/*
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100471 * ll/sc, rdhwr, sync emulation
Linus Torvalds1da177e2005-04-16 15:20:36 -0700472 */
473
474#define OPCODE 0xfc000000
475#define BASE 0x03e00000
476#define RT 0x001f0000
477#define OFFSET 0x0000ffff
478#define LL 0xc0000000
479#define SC 0xe0000000
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100480#define SPEC0 0x00000000
Ralf Baechle3c370262005-04-13 17:43:59 +0000481#define SPEC3 0x7c000000
482#define RD 0x0000f800
483#define FUNC 0x0000003f
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100484#define SYNC 0x0000000f
Ralf Baechle3c370262005-04-13 17:43:59 +0000485#define RDHWR 0x0000003b
Linus Torvalds1da177e2005-04-16 15:20:36 -0700486
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500487/* microMIPS definitions */
488#define MM_POOL32A_FUNC 0xfc00ffff
489#define MM_RDHWR 0x00006b3c
490#define MM_RS 0x001f0000
491#define MM_RT 0x03e00000
492
Linus Torvalds1da177e2005-04-16 15:20:36 -0700493/*
494 * The ll_bit is cleared by r*_switch.S
495 */
496
Ralf Baechlef1e39a42009-09-17 02:25:05 +0200497unsigned int ll_bit;
498struct task_struct *ll_task;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700499
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100500static inline int simulate_ll(struct pt_regs *regs, unsigned int opcode)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700501{
Ralf Baechlefe00f942005-03-01 19:22:29 +0000502 unsigned long value, __user *vaddr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700503 long offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700504
505 /*
506 * analyse the ll instruction that just caused a ri exception
507 * and put the referenced address to addr.
508 */
509
510 /* sign extend offset */
511 offset = opcode & OFFSET;
512 offset <<= 16;
513 offset >>= 16;
514
Ralf Baechlefe00f942005-03-01 19:22:29 +0000515 vaddr = (unsigned long __user *)
Steven J. Hillb9688312013-01-12 23:29:27 +0000516 ((unsigned long)(regs->regs[(opcode & BASE) >> 21]) + offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700517
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100518 if ((unsigned long)vaddr & 3)
519 return SIGBUS;
520 if (get_user(value, vaddr))
521 return SIGSEGV;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700522
523 preempt_disable();
524
525 if (ll_task == NULL || ll_task == current) {
526 ll_bit = 1;
527 } else {
528 ll_bit = 0;
529 }
530 ll_task = current;
531
532 preempt_enable();
533
534 regs->regs[(opcode & RT) >> 16] = value;
535
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100536 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700537}
538
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100539static inline int simulate_sc(struct pt_regs *regs, unsigned int opcode)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700540{
Ralf Baechlefe00f942005-03-01 19:22:29 +0000541 unsigned long __user *vaddr;
542 unsigned long reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700543 long offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700544
545 /*
546 * analyse the sc instruction that just caused a ri exception
547 * and put the referenced address to addr.
548 */
549
550 /* sign extend offset */
551 offset = opcode & OFFSET;
552 offset <<= 16;
553 offset >>= 16;
554
Ralf Baechlefe00f942005-03-01 19:22:29 +0000555 vaddr = (unsigned long __user *)
Steven J. Hillb9688312013-01-12 23:29:27 +0000556 ((unsigned long)(regs->regs[(opcode & BASE) >> 21]) + offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700557 reg = (opcode & RT) >> 16;
558
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100559 if ((unsigned long)vaddr & 3)
560 return SIGBUS;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700561
562 preempt_disable();
563
564 if (ll_bit == 0 || ll_task != current) {
565 regs->regs[reg] = 0;
566 preempt_enable();
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100567 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700568 }
569
570 preempt_enable();
571
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100572 if (put_user(regs->regs[reg], vaddr))
573 return SIGSEGV;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700574
575 regs->regs[reg] = 1;
576
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100577 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700578}
579
580/*
581 * ll uses the opcode of lwc0 and sc uses the opcode of swc0. That is both
582 * opcodes are supposed to result in coprocessor unusable exceptions if
583 * executed on ll/sc-less processors. That's the theory. In practice a
584 * few processors such as NEC's VR4100 throw reserved instruction exceptions
585 * instead, so we're doing the emulation thing in both exception handlers.
586 */
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100587static int simulate_llsc(struct pt_regs *regs, unsigned int opcode)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700588{
Deng-Cheng Zhu7f788d22010-10-12 19:37:21 +0800589 if ((opcode & OPCODE) == LL) {
590 perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
Peter Zijlstraa8b0ca12011-06-27 14:41:57 +0200591 1, regs, 0);
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100592 return simulate_ll(regs, opcode);
Deng-Cheng Zhu7f788d22010-10-12 19:37:21 +0800593 }
594 if ((opcode & OPCODE) == SC) {
595 perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
Peter Zijlstraa8b0ca12011-06-27 14:41:57 +0200596 1, regs, 0);
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100597 return simulate_sc(regs, opcode);
Deng-Cheng Zhu7f788d22010-10-12 19:37:21 +0800598 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700599
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100600 return -1; /* Must be something else ... */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700601}
602
Ralf Baechle3c370262005-04-13 17:43:59 +0000603/*
604 * Simulate trapping 'rdhwr' instructions to provide user accessible
Chris Dearman1f5826b2006-05-08 18:02:16 +0100605 * registers not implemented in hardware.
Ralf Baechle3c370262005-04-13 17:43:59 +0000606 */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500607static int simulate_rdhwr(struct pt_regs *regs, int rd, int rt)
Ralf Baechle3c370262005-04-13 17:43:59 +0000608{
Al Virodc8f6022006-01-12 01:06:07 -0800609 struct thread_info *ti = task_thread_info(current);
Ralf Baechle3c370262005-04-13 17:43:59 +0000610
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500611 perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
612 1, regs, 0);
613 switch (rd) {
614 case 0: /* CPU number */
615 regs->regs[rt] = smp_processor_id();
616 return 0;
617 case 1: /* SYNCI length */
618 regs->regs[rt] = min(current_cpu_data.dcache.linesz,
619 current_cpu_data.icache.linesz);
620 return 0;
621 case 2: /* Read count register */
622 regs->regs[rt] = read_c0_count();
623 return 0;
624 case 3: /* Count register resolution */
625 switch (current_cpu_data.cputype) {
626 case CPU_20KC:
627 case CPU_25KF:
628 regs->regs[rt] = 1;
629 break;
630 default:
631 regs->regs[rt] = 2;
632 }
633 return 0;
634 case 29:
635 regs->regs[rt] = ti->tp_value;
636 return 0;
637 default:
638 return -1;
639 }
640}
641
642static int simulate_rdhwr_normal(struct pt_regs *regs, unsigned int opcode)
643{
Ralf Baechle3c370262005-04-13 17:43:59 +0000644 if ((opcode & OPCODE) == SPEC3 && (opcode & FUNC) == RDHWR) {
645 int rd = (opcode & RD) >> 11;
646 int rt = (opcode & RT) >> 16;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500647
648 simulate_rdhwr(regs, rd, rt);
649 return 0;
650 }
651
652 /* Not ours. */
653 return -1;
654}
655
656static int simulate_rdhwr_mm(struct pt_regs *regs, unsigned short opcode)
657{
658 if ((opcode & MM_POOL32A_FUNC) == MM_RDHWR) {
659 int rd = (opcode & MM_RS) >> 16;
660 int rt = (opcode & MM_RT) >> 21;
661 simulate_rdhwr(regs, rd, rt);
662 return 0;
Ralf Baechle3c370262005-04-13 17:43:59 +0000663 }
664
Daniel Jacobowitz56ebd512005-11-26 22:34:41 -0500665 /* Not ours. */
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100666 return -1;
667}
Ralf Baechlee5679882006-11-30 01:14:47 +0000668
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100669static int simulate_sync(struct pt_regs *regs, unsigned int opcode)
670{
Deng-Cheng Zhu7f788d22010-10-12 19:37:21 +0800671 if ((opcode & OPCODE) == SPEC0 && (opcode & FUNC) == SYNC) {
672 perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
Peter Zijlstraa8b0ca12011-06-27 14:41:57 +0200673 1, regs, 0);
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100674 return 0;
Deng-Cheng Zhu7f788d22010-10-12 19:37:21 +0800675 }
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100676
677 return -1; /* Must be something else ... */
Ralf Baechle3c370262005-04-13 17:43:59 +0000678}
679
Linus Torvalds1da177e2005-04-16 15:20:36 -0700680asmlinkage void do_ov(struct pt_regs *regs)
681{
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200682 enum ctx_state prev_state;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700683 siginfo_t info;
684
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200685 prev_state = exception_enter();
Ralf Baechle36ccf1c2006-02-14 21:04:54 +0000686 die_if_kernel("Integer overflow", regs);
687
Linus Torvalds1da177e2005-04-16 15:20:36 -0700688 info.si_code = FPE_INTOVF;
689 info.si_signo = SIGFPE;
690 info.si_errno = 0;
Ralf Baechlefe00f942005-03-01 19:22:29 +0000691 info.si_addr = (void __user *) regs->cp0_epc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700692 force_sig_info(SIGFPE, &info, current);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200693 exception_exit(prev_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700694}
695
Leonid Yegoshin102cedc2013-03-25 12:09:02 -0500696int process_fpemu_return(int sig, void __user *fault_addr)
David Daney515b0292010-10-21 16:32:26 -0700697{
698 if (sig == SIGSEGV || sig == SIGBUS) {
699 struct siginfo si = {0};
700 si.si_addr = fault_addr;
701 si.si_signo = sig;
702 if (sig == SIGSEGV) {
703 if (find_vma(current->mm, (unsigned long)fault_addr))
704 si.si_code = SEGV_ACCERR;
705 else
706 si.si_code = SEGV_MAPERR;
707 } else {
708 si.si_code = BUS_ADRERR;
709 }
710 force_sig_info(sig, &si, current);
711 return 1;
712 } else if (sig) {
713 force_sig(sig, current);
714 return 1;
715 } else {
716 return 0;
717 }
718}
719
Linus Torvalds1da177e2005-04-16 15:20:36 -0700720/*
721 * XXX Delayed fp exceptions when doing a lazy ctx switch XXX
722 */
723asmlinkage void do_fpe(struct pt_regs *regs, unsigned long fcr31)
724{
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200725 enum ctx_state prev_state;
David Daney515b0292010-10-21 16:32:26 -0700726 siginfo_t info = {0};
Thiemo Seufer948a34c2007-08-22 01:42:04 +0100727
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200728 prev_state = exception_enter();
David Daney70dc6f02010-08-03 15:44:43 -0700729 if (notify_die(DIE_FP, "FP exception", regs, 0, regs_to_trapnr(regs), SIGFPE)
Jason Wessel88547002008-07-29 15:58:53 -0500730 == NOTIFY_STOP)
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200731 goto out;
Chris Dearman57725f92006-06-30 23:35:28 +0100732 die_if_kernel("FP exception in kernel code", regs);
733
Linus Torvalds1da177e2005-04-16 15:20:36 -0700734 if (fcr31 & FPU_CSR_UNI_X) {
735 int sig;
David Daney515b0292010-10-21 16:32:26 -0700736 void __user *fault_addr = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700737
Linus Torvalds1da177e2005-04-16 15:20:36 -0700738 /*
Ralf Baechlea3dddd52006-03-11 08:18:41 +0000739 * Unimplemented operation exception. If we've got the full
Linus Torvalds1da177e2005-04-16 15:20:36 -0700740 * software emulator on-board, let's use it...
741 *
742 * Force FPU to dump state into task/thread context. We're
743 * moving a lot of data here for what is probably a single
744 * instruction, but the alternative is to pre-decode the FP
745 * register operands before invoking the emulator, which seems
746 * a bit extreme for what should be an infrequent event.
747 */
Ralf Baechlecd21dfc2005-04-28 13:39:10 +0000748 /* Ensure 'resume' not overwrite saved fp context again. */
Atsushi Nemoto53dc8022007-03-10 01:07:45 +0900749 lose_fpu(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700750
751 /* Run the emulator */
David Daney515b0292010-10-21 16:32:26 -0700752 sig = fpu_emulator_cop1Handler(regs, &current->thread.fpu, 1,
753 &fault_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700754
755 /*
756 * We can't allow the emulated instruction to leave any of
757 * the cause bit set in $fcr31.
758 */
Atsushi Nemotoeae89072006-05-16 01:26:03 +0900759 current->thread.fpu.fcr31 &= ~FPU_CSR_ALL_X;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700760
761 /* Restore the hardware register state */
Ralf Baechle70342282013-01-22 12:59:30 +0100762 own_fpu(1); /* Using the FPU again. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700763
764 /* If something went wrong, signal */
David Daney515b0292010-10-21 16:32:26 -0700765 process_fpemu_return(sig, fault_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700766
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200767 goto out;
Thiemo Seufer948a34c2007-08-22 01:42:04 +0100768 } else if (fcr31 & FPU_CSR_INV_X)
769 info.si_code = FPE_FLTINV;
770 else if (fcr31 & FPU_CSR_DIV_X)
771 info.si_code = FPE_FLTDIV;
772 else if (fcr31 & FPU_CSR_OVF_X)
773 info.si_code = FPE_FLTOVF;
774 else if (fcr31 & FPU_CSR_UDF_X)
775 info.si_code = FPE_FLTUND;
776 else if (fcr31 & FPU_CSR_INE_X)
777 info.si_code = FPE_FLTRES;
778 else
779 info.si_code = __SI_FAULT;
780 info.si_signo = SIGFPE;
781 info.si_errno = 0;
782 info.si_addr = (void __user *) regs->cp0_epc;
783 force_sig_info(SIGFPE, &info, current);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200784
785out:
786 exception_exit(prev_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700787}
788
Ralf Baechledf270052008-04-20 16:28:54 +0100789static void do_trap_or_bp(struct pt_regs *regs, unsigned int code,
790 const char *str)
791{
792 siginfo_t info;
793 char b[40];
794
Jason Wessel5dd11d52010-05-20 21:04:26 -0500795#ifdef CONFIG_KGDB_LOW_LEVEL_TRAP
David Daney70dc6f02010-08-03 15:44:43 -0700796 if (kgdb_ll_trap(DIE_TRAP, str, regs, code, regs_to_trapnr(regs), SIGTRAP) == NOTIFY_STOP)
Jason Wessel5dd11d52010-05-20 21:04:26 -0500797 return;
798#endif /* CONFIG_KGDB_LOW_LEVEL_TRAP */
799
David Daney70dc6f02010-08-03 15:44:43 -0700800 if (notify_die(DIE_TRAP, str, regs, code, regs_to_trapnr(regs), SIGTRAP) == NOTIFY_STOP)
Jason Wessel88547002008-07-29 15:58:53 -0500801 return;
802
Ralf Baechledf270052008-04-20 16:28:54 +0100803 /*
804 * A short test says that IRIX 5.3 sends SIGTRAP for all trap
805 * insns, even for trap and break codes that indicate arithmetic
806 * failures. Weird ...
807 * But should we continue the brokenness??? --macro
808 */
809 switch (code) {
810 case BRK_OVERFLOW:
811 case BRK_DIVZERO:
812 scnprintf(b, sizeof(b), "%s instruction in kernel code", str);
813 die_if_kernel(b, regs);
814 if (code == BRK_DIVZERO)
815 info.si_code = FPE_INTDIV;
816 else
817 info.si_code = FPE_INTOVF;
818 info.si_signo = SIGFPE;
819 info.si_errno = 0;
820 info.si_addr = (void __user *) regs->cp0_epc;
821 force_sig_info(SIGFPE, &info, current);
822 break;
823 case BRK_BUG:
824 die_if_kernel("Kernel bug detected", regs);
825 force_sig(SIGTRAP, current);
826 break;
Ralf Baechleba3049e2008-10-28 17:38:42 +0000827 case BRK_MEMU:
828 /*
829 * Address errors may be deliberately induced by the FPU
830 * emulator to retake control of the CPU after executing the
831 * instruction in the delay slot of an emulated branch.
832 *
833 * Terminate if exception was recognized as a delay slot return
834 * otherwise handle as normal.
835 */
836 if (do_dsemulret(regs))
837 return;
838
839 die_if_kernel("Math emu break/trap", regs);
840 force_sig(SIGTRAP, current);
841 break;
Ralf Baechledf270052008-04-20 16:28:54 +0100842 default:
843 scnprintf(b, sizeof(b), "%s instruction in kernel code", str);
844 die_if_kernel(b, regs);
845 force_sig(SIGTRAP, current);
846 }
847}
848
Linus Torvalds1da177e2005-04-16 15:20:36 -0700849asmlinkage void do_bp(struct pt_regs *regs)
850{
851 unsigned int opcode, bcode;
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200852 enum ctx_state prev_state;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500853 unsigned long epc;
854 u16 instr[2];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700855
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200856 prev_state = exception_enter();
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500857 if (get_isa16_mode(regs->cp0_epc)) {
858 /* Calculate EPC. */
859 epc = exception_epc(regs);
860 if (cpu_has_mmips) {
861 if ((__get_user(instr[0], (u16 __user *)msk_isa16_mode(epc)) ||
862 (__get_user(instr[1], (u16 __user *)msk_isa16_mode(epc + 2)))))
863 goto out_sigsegv;
864 opcode = (instr[0] << 16) | instr[1];
865 } else {
866 /* MIPS16e mode */
867 if (__get_user(instr[0], (u16 __user *)msk_isa16_mode(epc)))
868 goto out_sigsegv;
869 bcode = (instr[0] >> 6) & 0x3f;
870 do_trap_or_bp(regs, bcode, "Break");
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200871 goto out;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500872 }
873 } else {
874 if (__get_user(opcode, (unsigned int __user *) exception_epc(regs)))
875 goto out_sigsegv;
876 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700877
878 /*
879 * There is the ancient bug in the MIPS assemblers that the break
880 * code starts left to bit 16 instead to bit 6 in the opcode.
881 * Gas is bug-compatible, but not always, grrr...
882 * We handle both cases with a simple heuristics. --macro
883 */
884 bcode = ((opcode >> 6) & ((1 << 20) - 1));
Ralf Baechledf270052008-04-20 16:28:54 +0100885 if (bcode >= (1 << 10))
886 bcode >>= 10;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700887
David Daneyc1bf2072010-08-03 11:22:20 -0700888 /*
889 * notify the kprobe handlers, if instruction is likely to
890 * pertain to them.
891 */
892 switch (bcode) {
893 case BRK_KPROBE_BP:
David Daney70dc6f02010-08-03 15:44:43 -0700894 if (notify_die(DIE_BREAK, "debug", regs, bcode, regs_to_trapnr(regs), SIGTRAP) == NOTIFY_STOP)
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200895 goto out;
David Daneyc1bf2072010-08-03 11:22:20 -0700896 else
897 break;
898 case BRK_KPROBE_SSTEPBP:
David Daney70dc6f02010-08-03 15:44:43 -0700899 if (notify_die(DIE_SSTEPBP, "single_step", regs, bcode, regs_to_trapnr(regs), SIGTRAP) == NOTIFY_STOP)
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200900 goto out;
David Daneyc1bf2072010-08-03 11:22:20 -0700901 else
902 break;
903 default:
904 break;
905 }
906
Ralf Baechledf270052008-04-20 16:28:54 +0100907 do_trap_or_bp(regs, bcode, "Break");
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200908
909out:
910 exception_exit(prev_state);
Atsushi Nemoto90fccb12007-02-06 16:02:21 +0900911 return;
Ralf Baechlee5679882006-11-30 01:14:47 +0000912
913out_sigsegv:
914 force_sig(SIGSEGV, current);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200915 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700916}
917
918asmlinkage void do_tr(struct pt_regs *regs)
919{
Maciej W. Rozyckia9a6e7a2013-05-23 14:31:23 +0000920 u32 opcode, tcode = 0;
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200921 enum ctx_state prev_state;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500922 u16 instr[2];
Maciej W. Rozyckia9a6e7a2013-05-23 14:31:23 +0000923 unsigned long epc = msk_isa16_mode(exception_epc(regs));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700924
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200925 prev_state = exception_enter();
Maciej W. Rozyckia9a6e7a2013-05-23 14:31:23 +0000926 if (get_isa16_mode(regs->cp0_epc)) {
927 if (__get_user(instr[0], (u16 __user *)(epc + 0)) ||
928 __get_user(instr[1], (u16 __user *)(epc + 2)))
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500929 goto out_sigsegv;
Maciej W. Rozyckia9a6e7a2013-05-23 14:31:23 +0000930 opcode = (instr[0] << 16) | instr[1];
931 /* Immediate versions don't provide a code. */
932 if (!(opcode & OPCODE))
933 tcode = (opcode >> 12) & ((1 << 4) - 1);
934 } else {
935 if (__get_user(opcode, (u32 __user *)epc))
936 goto out_sigsegv;
937 /* Immediate versions don't provide a code. */
938 if (!(opcode & OPCODE))
939 tcode = (opcode >> 6) & ((1 << 10) - 1);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500940 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700941
Ralf Baechledf270052008-04-20 16:28:54 +0100942 do_trap_or_bp(regs, tcode, "Trap");
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200943
944out:
945 exception_exit(prev_state);
Atsushi Nemoto90fccb12007-02-06 16:02:21 +0900946 return;
Ralf Baechlee5679882006-11-30 01:14:47 +0000947
948out_sigsegv:
949 force_sig(SIGSEGV, current);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200950 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700951}
952
953asmlinkage void do_ri(struct pt_regs *regs)
954{
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100955 unsigned int __user *epc = (unsigned int __user *)exception_epc(regs);
956 unsigned long old_epc = regs->cp0_epc;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500957 unsigned long old31 = regs->regs[31];
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200958 enum ctx_state prev_state;
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100959 unsigned int opcode = 0;
960 int status = -1;
961
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200962 prev_state = exception_enter();
David Daney70dc6f02010-08-03 15:44:43 -0700963 if (notify_die(DIE_RI, "RI Fault", regs, 0, regs_to_trapnr(regs), SIGILL)
Jason Wessel88547002008-07-29 15:58:53 -0500964 == NOTIFY_STOP)
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200965 goto out;
Jason Wessel88547002008-07-29 15:58:53 -0500966
Linus Torvalds1da177e2005-04-16 15:20:36 -0700967 die_if_kernel("Reserved instruction in kernel code", regs);
968
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100969 if (unlikely(compute_return_epc(regs) < 0))
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +0200970 goto out;
Ralf Baechle3c370262005-04-13 17:43:59 +0000971
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500972 if (get_isa16_mode(regs->cp0_epc)) {
973 unsigned short mmop[2] = { 0 };
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100974
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500975 if (unlikely(get_user(mmop[0], epc) < 0))
976 status = SIGSEGV;
977 if (unlikely(get_user(mmop[1], epc) < 0))
978 status = SIGSEGV;
979 opcode = (mmop[0] << 16) | mmop[1];
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100980
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500981 if (status < 0)
982 status = simulate_rdhwr_mm(regs, opcode);
983 } else {
984 if (unlikely(get_user(opcode, epc) < 0))
985 status = SIGSEGV;
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100986
Steven J. Hill2a0b24f2013-03-25 12:15:55 -0500987 if (!cpu_has_llsc && status < 0)
988 status = simulate_llsc(regs, opcode);
989
990 if (status < 0)
991 status = simulate_rdhwr_normal(regs, opcode);
992
993 if (status < 0)
994 status = simulate_sync(regs, opcode);
995 }
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +0100996
997 if (status < 0)
998 status = SIGILL;
999
1000 if (unlikely(status > 0)) {
1001 regs->cp0_epc = old_epc; /* Undo skip-over. */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001002 regs->regs[31] = old31;
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001003 force_sig(status, current);
1004 }
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001005
1006out:
1007 exception_exit(prev_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001008}
1009
Ralf Baechled223a862007-07-10 17:33:02 +01001010/*
1011 * MIPS MT processors may have fewer FPU contexts than CPU threads. If we've
1012 * emulated more than some threshold number of instructions, force migration to
1013 * a "CPU" that has FP support.
1014 */
1015static void mt_ase_fp_affinity(void)
1016{
1017#ifdef CONFIG_MIPS_MT_FPAFF
1018 if (mt_fpemul_threshold > 0 &&
1019 ((current->thread.emulated_fp++ > mt_fpemul_threshold))) {
1020 /*
1021 * If there's no FPU present, or if the application has already
1022 * restricted the allowed set to exclude any CPUs with FPUs,
1023 * we'll skip the procedure.
1024 */
1025 if (cpus_intersects(current->cpus_allowed, mt_fpu_cpumask)) {
1026 cpumask_t tmask;
1027
Kevin D. Kissell9cc12362008-09-09 21:33:36 +02001028 current->thread.user_cpus_allowed
1029 = current->cpus_allowed;
1030 cpus_and(tmask, current->cpus_allowed,
1031 mt_fpu_cpumask);
Julia Lawalled1bbde2010-03-26 23:03:07 +01001032 set_cpus_allowed_ptr(current, &tmask);
Ralf Baechle293c5bd2007-07-25 16:19:33 +01001033 set_thread_flag(TIF_FPUBOUND);
Ralf Baechled223a862007-07-10 17:33:02 +01001034 }
1035 }
1036#endif /* CONFIG_MIPS_MT_FPAFF */
1037}
1038
Ralf Baechle69f3a7d2009-11-24 01:24:58 +00001039/*
1040 * No lock; only written during early bootup by CPU 0.
1041 */
1042static RAW_NOTIFIER_HEAD(cu2_chain);
1043
1044int __ref register_cu2_notifier(struct notifier_block *nb)
1045{
1046 return raw_notifier_chain_register(&cu2_chain, nb);
1047}
1048
1049int cu2_notifier_call_chain(unsigned long val, void *v)
1050{
1051 return raw_notifier_call_chain(&cu2_chain, val, v);
1052}
1053
1054static int default_cu2_call(struct notifier_block *nfb, unsigned long action,
Ralf Baechle70342282013-01-22 12:59:30 +01001055 void *data)
Ralf Baechle69f3a7d2009-11-24 01:24:58 +00001056{
1057 struct pt_regs *regs = data;
1058
1059 switch (action) {
1060 default:
1061 die_if_kernel("Unhandled kernel unaligned access or invalid "
1062 "instruction", regs);
Ralf Baechle70342282013-01-22 12:59:30 +01001063 /* Fall through */
Ralf Baechle69f3a7d2009-11-24 01:24:58 +00001064
1065 case CU2_EXCEPTION:
1066 force_sig(SIGILL, current);
1067 }
1068
1069 return NOTIFY_OK;
1070}
1071
Linus Torvalds1da177e2005-04-16 15:20:36 -07001072asmlinkage void do_cpu(struct pt_regs *regs)
1073{
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001074 enum ctx_state prev_state;
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001075 unsigned int __user *epc;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001076 unsigned long old_epc, old31;
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001077 unsigned int opcode;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001078 unsigned int cpid;
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001079 int status;
David Daneyf9bb4cf2008-12-11 15:33:23 -08001080 unsigned long __maybe_unused flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001081
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001082 prev_state = exception_enter();
Atsushi Nemoto53231802007-04-14 02:37:26 +09001083 die_if_kernel("do_cpu invoked from kernel context!", regs);
1084
Linus Torvalds1da177e2005-04-16 15:20:36 -07001085 cpid = (regs->cp0_cause >> CAUSEB_CE) & 3;
1086
1087 switch (cpid) {
1088 case 0:
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001089 epc = (unsigned int __user *)exception_epc(regs);
1090 old_epc = regs->cp0_epc;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001091 old31 = regs->regs[31];
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001092 opcode = 0;
1093 status = -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001094
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001095 if (unlikely(compute_return_epc(regs) < 0))
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001096 goto out;
Ralf Baechle3c370262005-04-13 17:43:59 +00001097
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001098 if (get_isa16_mode(regs->cp0_epc)) {
1099 unsigned short mmop[2] = { 0 };
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001100
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001101 if (unlikely(get_user(mmop[0], epc) < 0))
1102 status = SIGSEGV;
1103 if (unlikely(get_user(mmop[1], epc) < 0))
1104 status = SIGSEGV;
1105 opcode = (mmop[0] << 16) | mmop[1];
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001106
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001107 if (status < 0)
1108 status = simulate_rdhwr_mm(regs, opcode);
1109 } else {
1110 if (unlikely(get_user(opcode, epc) < 0))
1111 status = SIGSEGV;
1112
1113 if (!cpu_has_llsc && status < 0)
1114 status = simulate_llsc(regs, opcode);
1115
1116 if (status < 0)
1117 status = simulate_rdhwr_normal(regs, opcode);
1118 }
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001119
1120 if (status < 0)
1121 status = SIGILL;
1122
1123 if (unlikely(status > 0)) {
1124 regs->cp0_epc = old_epc; /* Undo skip-over. */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001125 regs->regs[31] = old31;
Maciej W. Rozycki60b0d652007-10-16 18:43:26 +01001126 force_sig(status, current);
1127 }
1128
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001129 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001130
Maciej W. Rozycki051ff442012-03-06 20:28:54 +00001131 case 3:
1132 /*
1133 * Old (MIPS I and MIPS II) processors will set this code
1134 * for COP1X opcode instructions that replaced the original
Ralf Baechle70342282013-01-22 12:59:30 +01001135 * COP3 space. We don't limit COP1 space instructions in
Maciej W. Rozycki051ff442012-03-06 20:28:54 +00001136 * the emulator according to the CPU ISA, so we want to
1137 * treat COP1X instructions consistently regardless of which
Ralf Baechle70342282013-01-22 12:59:30 +01001138 * code the CPU chose. Therefore we redirect this trap to
Maciej W. Rozycki051ff442012-03-06 20:28:54 +00001139 * the FP emulator too.
1140 *
1141 * Then some newer FPU-less processors use this code
1142 * erroneously too, so they are covered by this choice
1143 * as well.
1144 */
1145 if (raw_cpu_has_fpu)
1146 break;
1147 /* Fall through. */
1148
Linus Torvalds1da177e2005-04-16 15:20:36 -07001149 case 1:
Ralf Baechle70342282013-01-22 12:59:30 +01001150 if (used_math()) /* Using the FPU again. */
Atsushi Nemoto53dc8022007-03-10 01:07:45 +09001151 own_fpu(1);
Ralf Baechle70342282013-01-22 12:59:30 +01001152 else { /* First time FPU user. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001153 init_fpu();
1154 set_used_math();
1155 }
1156
Atsushi Nemoto53231802007-04-14 02:37:26 +09001157 if (!raw_cpu_has_fpu) {
Atsushi Nemotoe04582b2006-10-09 00:10:01 +09001158 int sig;
David Daney515b0292010-10-21 16:32:26 -07001159 void __user *fault_addr = NULL;
Atsushi Nemotoe04582b2006-10-09 00:10:01 +09001160 sig = fpu_emulator_cop1Handler(regs,
David Daney515b0292010-10-21 16:32:26 -07001161 &current->thread.fpu,
1162 0, &fault_addr);
1163 if (!process_fpemu_return(sig, fault_addr))
Ralf Baechled223a862007-07-10 17:33:02 +01001164 mt_ase_fp_affinity();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001165 }
1166
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001167 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001168
1169 case 2:
Ralf Baechle69f3a7d2009-11-24 01:24:58 +00001170 raw_notifier_call_chain(&cu2_chain, CU2_EXCEPTION, regs);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001171 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001172 }
1173
1174 force_sig(SIGILL, current);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001175
1176out:
1177 exception_exit(prev_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001178}
1179
1180asmlinkage void do_mdmx(struct pt_regs *regs)
1181{
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001182 enum ctx_state prev_state;
1183
1184 prev_state = exception_enter();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001185 force_sig(SIGILL, current);
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001186 exception_exit(prev_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001187}
1188
David Daney8bc6d052009-01-05 15:29:58 -08001189/*
1190 * Called with interrupts disabled.
1191 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001192asmlinkage void do_watch(struct pt_regs *regs)
1193{
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001194 enum ctx_state prev_state;
David Daneyb67b2b72008-09-23 00:08:45 -07001195 u32 cause;
1196
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001197 prev_state = exception_enter();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001198 /*
David Daneyb67b2b72008-09-23 00:08:45 -07001199 * Clear WP (bit 22) bit of cause register so we don't loop
1200 * forever.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001201 */
David Daneyb67b2b72008-09-23 00:08:45 -07001202 cause = read_c0_cause();
1203 cause &= ~(1 << 22);
1204 write_c0_cause(cause);
1205
1206 /*
1207 * If the current thread has the watch registers loaded, save
1208 * their values and send SIGTRAP. Otherwise another thread
1209 * left the registers set, clear them and continue.
1210 */
1211 if (test_tsk_thread_flag(current, TIF_LOAD_WATCH)) {
1212 mips_read_watch_registers();
David Daney8bc6d052009-01-05 15:29:58 -08001213 local_irq_enable();
David Daneyb67b2b72008-09-23 00:08:45 -07001214 force_sig(SIGTRAP, current);
David Daney8bc6d052009-01-05 15:29:58 -08001215 } else {
David Daneyb67b2b72008-09-23 00:08:45 -07001216 mips_clear_watch_registers();
David Daney8bc6d052009-01-05 15:29:58 -08001217 local_irq_enable();
1218 }
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001219 exception_exit(prev_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001220}
1221
1222asmlinkage void do_mcheck(struct pt_regs *regs)
1223{
Ralf Baechlecac4bcb2006-05-24 16:51:02 +01001224 const int field = 2 * sizeof(unsigned long);
1225 int multi_match = regs->cp0_status & ST0_TS;
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001226 enum ctx_state prev_state;
Ralf Baechlecac4bcb2006-05-24 16:51:02 +01001227
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001228 prev_state = exception_enter();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001229 show_regs(regs);
Ralf Baechlecac4bcb2006-05-24 16:51:02 +01001230
1231 if (multi_match) {
Ralf Baechle70342282013-01-22 12:59:30 +01001232 printk("Index : %0x\n", read_c0_index());
Ralf Baechlecac4bcb2006-05-24 16:51:02 +01001233 printk("Pagemask: %0x\n", read_c0_pagemask());
1234 printk("EntryHi : %0*lx\n", field, read_c0_entryhi());
1235 printk("EntryLo0: %0*lx\n", field, read_c0_entrylo0());
1236 printk("EntryLo1: %0*lx\n", field, read_c0_entrylo1());
1237 printk("\n");
1238 dump_tlb_all();
1239 }
1240
Atsushi Nemotoe1bb8282007-07-13 23:51:46 +09001241 show_code((unsigned int __user *) regs->cp0_epc);
Ralf Baechlecac4bcb2006-05-24 16:51:02 +01001242
Linus Torvalds1da177e2005-04-16 15:20:36 -07001243 /*
1244 * Some chips may have other causes of machine check (e.g. SB1
1245 * graduation timer)
1246 */
1247 panic("Caught Machine Check exception - %scaused by multiple "
1248 "matching entries in the TLB.",
Ralf Baechlecac4bcb2006-05-24 16:51:02 +01001249 (multi_match) ? "" : "not ");
Ralf Baechlec3fc5cd2013-05-29 01:07:19 +02001250 exception_exit(prev_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001251}
1252
Ralf Baechle340ee4b2005-08-17 17:44:08 +00001253asmlinkage void do_mt(struct pt_regs *regs)
1254{
Ralf Baechle41c594a2006-04-05 09:45:45 +01001255 int subcode;
1256
Ralf Baechle41c594a2006-04-05 09:45:45 +01001257 subcode = (read_vpe_c0_vpecontrol() & VPECONTROL_EXCPT)
1258 >> VPECONTROL_EXCPT_SHIFT;
1259 switch (subcode) {
1260 case 0:
Chris Dearmane35a5e32006-06-30 14:19:45 +01001261 printk(KERN_DEBUG "Thread Underflow\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001262 break;
1263 case 1:
Chris Dearmane35a5e32006-06-30 14:19:45 +01001264 printk(KERN_DEBUG "Thread Overflow\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001265 break;
1266 case 2:
Chris Dearmane35a5e32006-06-30 14:19:45 +01001267 printk(KERN_DEBUG "Invalid YIELD Qualifier\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001268 break;
1269 case 3:
Chris Dearmane35a5e32006-06-30 14:19:45 +01001270 printk(KERN_DEBUG "Gating Storage Exception\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001271 break;
1272 case 4:
Chris Dearmane35a5e32006-06-30 14:19:45 +01001273 printk(KERN_DEBUG "YIELD Scheduler Exception\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001274 break;
1275 case 5:
Masanari Iidaf232c7e2012-02-08 21:53:14 +09001276 printk(KERN_DEBUG "Gating Storage Scheduler Exception\n");
Ralf Baechle41c594a2006-04-05 09:45:45 +01001277 break;
1278 default:
Chris Dearmane35a5e32006-06-30 14:19:45 +01001279 printk(KERN_DEBUG "*** UNKNOWN THREAD EXCEPTION %d ***\n",
Ralf Baechle41c594a2006-04-05 09:45:45 +01001280 subcode);
1281 break;
1282 }
Ralf Baechle340ee4b2005-08-17 17:44:08 +00001283 die_if_kernel("MIPS MT Thread exception in kernel", regs);
1284
1285 force_sig(SIGILL, current);
1286}
1287
1288
Ralf Baechlee50c0a8f2005-05-31 11:49:19 +00001289asmlinkage void do_dsp(struct pt_regs *regs)
1290{
1291 if (cpu_has_dsp)
Ralf Baechleab75dc02011-11-17 15:07:31 +00001292 panic("Unexpected DSP exception");
Ralf Baechlee50c0a8f2005-05-31 11:49:19 +00001293
1294 force_sig(SIGILL, current);
1295}
1296
Linus Torvalds1da177e2005-04-16 15:20:36 -07001297asmlinkage void do_reserved(struct pt_regs *regs)
1298{
1299 /*
Ralf Baechle70342282013-01-22 12:59:30 +01001300 * Game over - no way to handle this if it ever occurs. Most probably
Linus Torvalds1da177e2005-04-16 15:20:36 -07001301 * caused by a new unknown cpu type or after another deadly
1302 * hard/software error.
1303 */
1304 show_regs(regs);
1305 panic("Caught reserved exception %ld - should not happen.",
1306 (regs->cp0_cause & 0x7f) >> 2);
1307}
1308
Ralf Baechle39b8d522008-04-28 17:14:26 +01001309static int __initdata l1parity = 1;
1310static int __init nol1parity(char *s)
1311{
1312 l1parity = 0;
1313 return 1;
1314}
1315__setup("nol1par", nol1parity);
1316static int __initdata l2parity = 1;
1317static int __init nol2parity(char *s)
1318{
1319 l2parity = 0;
1320 return 1;
1321}
1322__setup("nol2par", nol2parity);
1323
Linus Torvalds1da177e2005-04-16 15:20:36 -07001324/*
1325 * Some MIPS CPUs can enable/disable for cache parity detection, but do
1326 * it different ways.
1327 */
1328static inline void parity_protection_init(void)
1329{
Ralf Baechle10cc3522007-10-11 23:46:15 +01001330 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001331 case CPU_24K:
Nigel Stephens98a41de2006-04-27 15:50:32 +01001332 case CPU_34K:
Ralf Baechle39b8d522008-04-28 17:14:26 +01001333 case CPU_74K:
1334 case CPU_1004K:
1335 {
1336#define ERRCTL_PE 0x80000000
1337#define ERRCTL_L2P 0x00800000
1338 unsigned long errctl;
1339 unsigned int l1parity_present, l2parity_present;
1340
1341 errctl = read_c0_ecc();
1342 errctl &= ~(ERRCTL_PE|ERRCTL_L2P);
1343
1344 /* probe L1 parity support */
1345 write_c0_ecc(errctl | ERRCTL_PE);
1346 back_to_back_c0_hazard();
1347 l1parity_present = (read_c0_ecc() & ERRCTL_PE);
1348
1349 /* probe L2 parity support */
1350 write_c0_ecc(errctl|ERRCTL_L2P);
1351 back_to_back_c0_hazard();
1352 l2parity_present = (read_c0_ecc() & ERRCTL_L2P);
1353
1354 if (l1parity_present && l2parity_present) {
1355 if (l1parity)
1356 errctl |= ERRCTL_PE;
1357 if (l1parity ^ l2parity)
1358 errctl |= ERRCTL_L2P;
1359 } else if (l1parity_present) {
1360 if (l1parity)
1361 errctl |= ERRCTL_PE;
1362 } else if (l2parity_present) {
1363 if (l2parity)
1364 errctl |= ERRCTL_L2P;
1365 } else {
1366 /* No parity available */
1367 }
1368
1369 printk(KERN_INFO "Writing ErrCtl register=%08lx\n", errctl);
1370
1371 write_c0_ecc(errctl);
1372 back_to_back_c0_hazard();
1373 errctl = read_c0_ecc();
1374 printk(KERN_INFO "Readback ErrCtl register=%08lx\n", errctl);
1375
1376 if (l1parity_present)
1377 printk(KERN_INFO "Cache parity protection %sabled\n",
1378 (errctl & ERRCTL_PE) ? "en" : "dis");
1379
1380 if (l2parity_present) {
1381 if (l1parity_present && l1parity)
1382 errctl ^= ERRCTL_L2P;
1383 printk(KERN_INFO "L2 cache parity protection %sabled\n",
1384 (errctl & ERRCTL_L2P) ? "en" : "dis");
1385 }
1386 }
1387 break;
1388
Linus Torvalds1da177e2005-04-16 15:20:36 -07001389 case CPU_5KC:
Leonid Yegoshin78d48032012-07-06 21:56:01 +02001390 case CPU_5KE:
Kelvin Cheung2fa36392012-06-20 20:05:32 +01001391 case CPU_LOONGSON1:
Ralf Baechle14f18b72005-03-01 18:15:08 +00001392 write_c0_ecc(0x80000000);
1393 back_to_back_c0_hazard();
1394 /* Set the PE bit (bit 31) in the c0_errctl register. */
1395 printk(KERN_INFO "Cache parity protection %sabled\n",
1396 (read_c0_ecc() & 0x80000000) ? "en" : "dis");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001397 break;
1398 case CPU_20KC:
1399 case CPU_25KF:
1400 /* Clear the DE bit (bit 16) in the c0_status register. */
1401 printk(KERN_INFO "Enable cache parity protection for "
1402 "MIPS 20KC/25KF CPUs.\n");
1403 clear_c0_status(ST0_DE);
1404 break;
1405 default:
1406 break;
1407 }
1408}
1409
1410asmlinkage void cache_parity_error(void)
1411{
1412 const int field = 2 * sizeof(unsigned long);
1413 unsigned int reg_val;
1414
1415 /* For the moment, report the problem and hang. */
1416 printk("Cache error exception:\n");
1417 printk("cp0_errorepc == %0*lx\n", field, read_c0_errorepc());
1418 reg_val = read_c0_cacheerr();
1419 printk("c0_cacheerr == %08x\n", reg_val);
1420
1421 printk("Decoded c0_cacheerr: %s cache fault in %s reference.\n",
1422 reg_val & (1<<30) ? "secondary" : "primary",
1423 reg_val & (1<<31) ? "data" : "insn");
1424 printk("Error bits: %s%s%s%s%s%s%s\n",
1425 reg_val & (1<<29) ? "ED " : "",
1426 reg_val & (1<<28) ? "ET " : "",
1427 reg_val & (1<<26) ? "EE " : "",
1428 reg_val & (1<<25) ? "EB " : "",
1429 reg_val & (1<<24) ? "EI " : "",
1430 reg_val & (1<<23) ? "E1 " : "",
1431 reg_val & (1<<22) ? "E0 " : "");
1432 printk("IDX: 0x%08x\n", reg_val & ((1<<22)-1));
1433
Ralf Baechleec917c2c2005-10-07 16:58:15 +01001434#if defined(CONFIG_CPU_MIPS32) || defined(CONFIG_CPU_MIPS64)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001435 if (reg_val & (1<<22))
1436 printk("DErrAddr0: 0x%0*lx\n", field, read_c0_derraddr0());
1437
1438 if (reg_val & (1<<23))
1439 printk("DErrAddr1: 0x%0*lx\n", field, read_c0_derraddr1());
1440#endif
1441
1442 panic("Can't handle the cache error!");
1443}
1444
1445/*
1446 * SDBBP EJTAG debug exception handler.
1447 * We skip the instruction and return to the next instruction.
1448 */
1449void ejtag_exception_handler(struct pt_regs *regs)
1450{
1451 const int field = 2 * sizeof(unsigned long);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001452 unsigned long depc, old_epc, old_ra;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001453 unsigned int debug;
1454
Chris Dearman70ae6122006-06-30 12:32:37 +01001455 printk(KERN_DEBUG "SDBBP EJTAG debug exception - not handled yet, just ignored!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001456 depc = read_c0_depc();
1457 debug = read_c0_debug();
Chris Dearman70ae6122006-06-30 12:32:37 +01001458 printk(KERN_DEBUG "c0_depc = %0*lx, DEBUG = %08x\n", field, depc, debug);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001459 if (debug & 0x80000000) {
1460 /*
1461 * In branch delay slot.
1462 * We cheat a little bit here and use EPC to calculate the
1463 * debug return address (DEPC). EPC is restored after the
1464 * calculation.
1465 */
1466 old_epc = regs->cp0_epc;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001467 old_ra = regs->regs[31];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001468 regs->cp0_epc = depc;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001469 compute_return_epc(regs);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001470 depc = regs->cp0_epc;
1471 regs->cp0_epc = old_epc;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001472 regs->regs[31] = old_ra;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001473 } else
1474 depc += 4;
1475 write_c0_depc(depc);
1476
1477#if 0
Chris Dearman70ae6122006-06-30 12:32:37 +01001478 printk(KERN_DEBUG "\n\n----- Enable EJTAG single stepping ----\n\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001479 write_c0_debug(debug | 0x100);
1480#endif
1481}
1482
1483/*
1484 * NMI exception handler.
Kevin Cernekee34bd92e2011-11-16 01:25:44 +00001485 * No lock; only written during early bootup by CPU 0.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001486 */
Kevin Cernekee34bd92e2011-11-16 01:25:44 +00001487static RAW_NOTIFIER_HEAD(nmi_chain);
1488
1489int register_nmi_notifier(struct notifier_block *nb)
1490{
1491 return raw_notifier_chain_register(&nmi_chain, nb);
1492}
1493
Joe Perchesff2d8b12012-01-12 17:17:21 -08001494void __noreturn nmi_exception_handler(struct pt_regs *regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001495{
Kevin Cernekee34bd92e2011-11-16 01:25:44 +00001496 raw_notifier_call_chain(&nmi_chain, 0, regs);
Ralf Baechle41c594a2006-04-05 09:45:45 +01001497 bust_spinlocks(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001498 printk("NMI taken!!!!\n");
1499 die("NMI", regs);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001500}
1501
Ralf Baechlee01402b2005-07-14 15:57:16 +00001502#define VECTORSPACING 0x100 /* for EI/VI mode */
1503
1504unsigned long ebase;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001505unsigned long exception_handlers[32];
Ralf Baechlee01402b2005-07-14 15:57:16 +00001506unsigned long vi_handlers[64];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001507
Florian Fainelli2d1b6e92010-01-28 15:21:42 +01001508void __init *set_except_vector(int n, void *addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001509{
1510 unsigned long handler = (unsigned long) addr;
Ralf Baechleb22d1b62013-05-09 17:57:30 +02001511 unsigned long old_handler;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001512
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001513#ifdef CONFIG_CPU_MICROMIPS
1514 /*
1515 * Only the TLB handlers are cache aligned with an even
1516 * address. All other handlers are on an odd address and
1517 * require no modification. Otherwise, MIPS32 mode will
1518 * be entered when handling any TLB exceptions. That
1519 * would be bad...since we must stay in microMIPS mode.
1520 */
1521 if (!(handler & 0x1))
1522 handler |= 1;
1523#endif
Ralf Baechleb22d1b62013-05-09 17:57:30 +02001524 old_handler = xchg(&exception_handlers[n], handler);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001525
Linus Torvalds1da177e2005-04-16 15:20:36 -07001526 if (n == 0 && cpu_has_divec) {
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001527#ifdef CONFIG_CPU_MICROMIPS
1528 unsigned long jump_mask = ~((1 << 27) - 1);
1529#else
Florian Fainelli92bbe1b2010-01-28 15:22:37 +01001530 unsigned long jump_mask = ~((1 << 28) - 1);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001531#endif
Florian Fainelli92bbe1b2010-01-28 15:22:37 +01001532 u32 *buf = (u32 *)(ebase + 0x200);
1533 unsigned int k0 = 26;
1534 if ((handler & jump_mask) == ((ebase + 0x200) & jump_mask)) {
1535 uasm_i_j(&buf, handler & ~jump_mask);
1536 uasm_i_nop(&buf);
1537 } else {
1538 UASM_i_LA(&buf, k0, handler);
1539 uasm_i_jr(&buf, k0);
1540 uasm_i_nop(&buf);
1541 }
1542 local_flush_icache_range(ebase + 0x200, (unsigned long)buf);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001543 }
1544 return (void *)old_handler;
1545}
1546
Ralf Baechle86a17082013-02-08 01:21:34 +01001547static void do_default_vi(void)
Atsushi Nemoto6ba07e52007-05-21 23:45:38 +09001548{
1549 show_regs(get_irq_regs());
1550 panic("Caught unexpected vectored interrupt.");
1551}
1552
Ralf Baechleef300e42007-05-06 18:31:18 +01001553static void *set_vi_srs_handler(int n, vi_handler_t addr, int srs)
Ralf Baechlee01402b2005-07-14 15:57:16 +00001554{
1555 unsigned long handler;
1556 unsigned long old_handler = vi_handlers[n];
Ralf Baechlef6771db2007-11-08 18:02:29 +00001557 int srssets = current_cpu_data.srsets;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001558 u16 *h;
Ralf Baechlee01402b2005-07-14 15:57:16 +00001559 unsigned char *b;
1560
Ralf Baechleb72b7092009-03-30 14:49:44 +02001561 BUG_ON(!cpu_has_veic && !cpu_has_vint);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001562 BUG_ON((n < 0) && (n > 9));
Ralf Baechlee01402b2005-07-14 15:57:16 +00001563
1564 if (addr == NULL) {
1565 handler = (unsigned long) do_default_vi;
1566 srs = 0;
Ralf Baechle41c594a2006-04-05 09:45:45 +01001567 } else
Ralf Baechlee01402b2005-07-14 15:57:16 +00001568 handler = (unsigned long) addr;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001569 vi_handlers[n] = handler;
Ralf Baechlee01402b2005-07-14 15:57:16 +00001570
1571 b = (unsigned char *)(ebase + 0x200 + n*VECTORSPACING);
1572
Ralf Baechlef6771db2007-11-08 18:02:29 +00001573 if (srs >= srssets)
Ralf Baechlee01402b2005-07-14 15:57:16 +00001574 panic("Shadow register set %d not supported", srs);
1575
1576 if (cpu_has_veic) {
1577 if (board_bind_eic_interrupt)
Ralf Baechle49a89ef2007-10-11 23:46:15 +01001578 board_bind_eic_interrupt(n, srs);
Ralf Baechle41c594a2006-04-05 09:45:45 +01001579 } else if (cpu_has_vint) {
Ralf Baechlee01402b2005-07-14 15:57:16 +00001580 /* SRSMap is only defined if shadow sets are implemented */
Ralf Baechlef6771db2007-11-08 18:02:29 +00001581 if (srssets > 1)
Ralf Baechle49a89ef2007-10-11 23:46:15 +01001582 change_c0_srsmap(0xf << n*4, srs << n*4);
Ralf Baechlee01402b2005-07-14 15:57:16 +00001583 }
1584
1585 if (srs == 0) {
1586 /*
1587 * If no shadow set is selected then use the default handler
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001588 * that does normal register saving and standard interrupt exit
Ralf Baechlee01402b2005-07-14 15:57:16 +00001589 */
Ralf Baechlee01402b2005-07-14 15:57:16 +00001590 extern char except_vec_vi, except_vec_vi_lui;
1591 extern char except_vec_vi_ori, except_vec_vi_end;
Atsushi Nemotoc65a5482007-11-12 02:05:18 +09001592 extern char rollback_except_vec_vi;
Ralf Baechlef94d9a82013-05-21 17:30:36 +02001593 char *vec_start = using_rollback_handler() ?
Atsushi Nemotoc65a5482007-11-12 02:05:18 +09001594 &rollback_except_vec_vi : &except_vec_vi;
Ralf Baechle41c594a2006-04-05 09:45:45 +01001595#ifdef CONFIG_MIPS_MT_SMTC
1596 /*
1597 * We need to provide the SMTC vectored interrupt handler
1598 * not only with the address of the handler, but with the
1599 * Status.IM bit to be masked before going there.
1600 */
1601 extern char except_vec_vi_mori;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001602#if defined(CONFIG_CPU_MICROMIPS) || defined(CONFIG_CPU_BIG_ENDIAN)
1603 const int mori_offset = &except_vec_vi_mori - vec_start + 2;
1604#else
Atsushi Nemotoc65a5482007-11-12 02:05:18 +09001605 const int mori_offset = &except_vec_vi_mori - vec_start;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001606#endif
Ralf Baechle41c594a2006-04-05 09:45:45 +01001607#endif /* CONFIG_MIPS_MT_SMTC */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001608#if defined(CONFIG_CPU_MICROMIPS) || defined(CONFIG_CPU_BIG_ENDIAN)
1609 const int lui_offset = &except_vec_vi_lui - vec_start + 2;
1610 const int ori_offset = &except_vec_vi_ori - vec_start + 2;
1611#else
Atsushi Nemotoc65a5482007-11-12 02:05:18 +09001612 const int lui_offset = &except_vec_vi_lui - vec_start;
1613 const int ori_offset = &except_vec_vi_ori - vec_start;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001614#endif
1615 const int handler_len = &except_vec_vi_end - vec_start;
Ralf Baechlee01402b2005-07-14 15:57:16 +00001616
1617 if (handler_len > VECTORSPACING) {
1618 /*
1619 * Sigh... panicing won't help as the console
1620 * is probably not configured :(
1621 */
Ralf Baechle49a89ef2007-10-11 23:46:15 +01001622 panic("VECTORSPACING too small");
Ralf Baechlee01402b2005-07-14 15:57:16 +00001623 }
1624
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001625 set_handler(((unsigned long)b - ebase), vec_start,
1626#ifdef CONFIG_CPU_MICROMIPS
1627 (handler_len - 1));
1628#else
1629 handler_len);
1630#endif
Ralf Baechle41c594a2006-04-05 09:45:45 +01001631#ifdef CONFIG_MIPS_MT_SMTC
Ralf Baechle8e8a52e2007-05-31 14:00:19 +01001632 BUG_ON(n > 7); /* Vector index %d exceeds SMTC maximum. */
1633
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001634 h = (u16 *)(b + mori_offset);
1635 *h = (0x100 << n);
Ralf Baechle41c594a2006-04-05 09:45:45 +01001636#endif /* CONFIG_MIPS_MT_SMTC */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001637 h = (u16 *)(b + lui_offset);
1638 *h = (handler >> 16) & 0xffff;
1639 h = (u16 *)(b + ori_offset);
1640 *h = (handler & 0xffff);
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +02001641 local_flush_icache_range((unsigned long)b,
1642 (unsigned long)(b+handler_len));
Ralf Baechlee01402b2005-07-14 15:57:16 +00001643 }
1644 else {
1645 /*
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001646 * In other cases jump directly to the interrupt handler. It
1647 * is the handler's responsibility to save registers if required
1648 * (eg hi/lo) and return from the exception using "eret".
Ralf Baechlee01402b2005-07-14 15:57:16 +00001649 */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001650 u32 insn;
1651
1652 h = (u16 *)b;
1653 /* j handler */
1654#ifdef CONFIG_CPU_MICROMIPS
1655 insn = 0xd4000000 | (((u32)handler & 0x07ffffff) >> 1);
1656#else
1657 insn = 0x08000000 | (((u32)handler & 0x0fffffff) >> 2);
1658#endif
1659 h[0] = (insn >> 16) & 0xffff;
1660 h[1] = insn & 0xffff;
1661 h[2] = 0;
1662 h[3] = 0;
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +02001663 local_flush_icache_range((unsigned long)b,
1664 (unsigned long)(b+8));
Ralf Baechlee01402b2005-07-14 15:57:16 +00001665 }
1666
1667 return (void *)old_handler;
1668}
1669
Ralf Baechleef300e42007-05-06 18:31:18 +01001670void *set_vi_handler(int n, vi_handler_t addr)
Ralf Baechlee01402b2005-07-14 15:57:16 +00001671{
Ralf Baechleff3eab22006-03-29 14:12:58 +01001672 return set_vi_srs_handler(n, addr, 0);
Ralf Baechlee01402b2005-07-14 15:57:16 +00001673}
Ralf Baechlef41ae0b2006-06-05 17:24:46 +01001674
Linus Torvalds1da177e2005-04-16 15:20:36 -07001675extern void tlb_init(void);
Ralf Baechle1d40cfc2005-07-15 15:23:23 +00001676extern void flush_tlb_handlers(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001677
Ralf Baechle42f77542007-10-18 17:48:11 +01001678/*
1679 * Timer interrupt
1680 */
1681int cp0_compare_irq;
Ralf Baechle68b63522012-07-19 09:13:52 +02001682EXPORT_SYMBOL_GPL(cp0_compare_irq);
David VomLehn010c1082009-12-21 17:49:22 -08001683int cp0_compare_irq_shift;
Ralf Baechle42f77542007-10-18 17:48:11 +01001684
1685/*
1686 * Performance counter IRQ or -1 if shared with timer
1687 */
1688int cp0_perfcount_irq;
1689EXPORT_SYMBOL_GPL(cp0_perfcount_irq);
1690
Chris Dearmanbdc94eb2007-10-03 10:43:56 +01001691static int __cpuinitdata noulri;
1692
1693static int __init ulri_disable(char *s)
1694{
1695 pr_info("Disabling ulri\n");
1696 noulri = 1;
1697
1698 return 1;
1699}
1700__setup("noulri", ulri_disable);
1701
David Daney6650df32012-05-15 00:04:50 -07001702void __cpuinit per_cpu_trap_init(bool is_boot_cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001703{
1704 unsigned int cpu = smp_processor_id();
1705 unsigned int status_set = ST0_CU0;
Kevin Cernekee18d693b2010-10-16 14:22:38 -07001706 unsigned int hwrena = cpu_hwrena_impl_bits;
Ralf Baechle41c594a2006-04-05 09:45:45 +01001707#ifdef CONFIG_MIPS_MT_SMTC
1708 int secondaryTC = 0;
1709 int bootTC = (cpu == 0);
1710
1711 /*
1712 * Only do per_cpu_trap_init() for first TC of Each VPE.
1713 * Note that this hack assumes that the SMTC init code
1714 * assigns TCs consecutively and in ascending order.
1715 */
1716
1717 if (((read_c0_tcbind() & TCBIND_CURTC) != 0) &&
1718 ((read_c0_tcbind() & TCBIND_CURVPE) == cpu_data[cpu - 1].vpe_id))
1719 secondaryTC = 1;
1720#endif /* CONFIG_MIPS_MT_SMTC */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001721
1722 /*
1723 * Disable coprocessors and select 32-bit or 64-bit addressing
1724 * and the 16/32 or 32/32 FPR register model. Reset the BEV
1725 * flag that some firmware may have left set and the TS bit (for
1726 * IP27). Set XX for ISA IV code to work.
1727 */
Ralf Baechle875d43e2005-09-03 15:56:16 -07001728#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001729 status_set |= ST0_FR|ST0_KX|ST0_SX|ST0_UX;
1730#endif
Deng-Cheng Zhuadb37892013-04-01 18:14:28 +00001731 if (current_cpu_data.isa_level & MIPS_CPU_ISA_IV)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001732 status_set |= ST0_XX;
Chris Dearmanbbaf2382007-12-13 22:42:19 +00001733 if (cpu_has_dsp)
1734 status_set |= ST0_MX;
1735
Ralf Baechleb38c7392006-02-07 01:20:43 +00001736 change_c0_status(ST0_CU|ST0_MX|ST0_RE|ST0_FR|ST0_BEV|ST0_TS|ST0_KX|ST0_SX|ST0_UX,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001737 status_set);
1738
Kevin Cernekee18d693b2010-10-16 14:22:38 -07001739 if (cpu_has_mips_r2)
1740 hwrena |= 0x0000000f;
Ralf Baechlea3692022007-07-10 17:33:02 +01001741
Kevin Cernekee18d693b2010-10-16 14:22:38 -07001742 if (!noulri && cpu_has_userlocal)
1743 hwrena |= (1 << 29);
Ralf Baechlea3692022007-07-10 17:33:02 +01001744
Kevin Cernekee18d693b2010-10-16 14:22:38 -07001745 if (hwrena)
1746 write_c0_hwrena(hwrena);
Ralf Baechlee01402b2005-07-14 15:57:16 +00001747
Ralf Baechle41c594a2006-04-05 09:45:45 +01001748#ifdef CONFIG_MIPS_MT_SMTC
1749 if (!secondaryTC) {
1750#endif /* CONFIG_MIPS_MT_SMTC */
1751
Ralf Baechlee01402b2005-07-14 15:57:16 +00001752 if (cpu_has_veic || cpu_has_vint) {
Chris Dearman9fb4c2b2009-03-20 15:33:55 -07001753 unsigned long sr = set_c0_status(ST0_BEV);
Ralf Baechle49a89ef2007-10-11 23:46:15 +01001754 write_c0_ebase(ebase);
Chris Dearman9fb4c2b2009-03-20 15:33:55 -07001755 write_c0_status(sr);
Ralf Baechlee01402b2005-07-14 15:57:16 +00001756 /* Setting vector spacing enables EI/VI mode */
Ralf Baechle49a89ef2007-10-11 23:46:15 +01001757 change_c0_intctl(0x3e0, VECTORSPACING);
Ralf Baechlee01402b2005-07-14 15:57:16 +00001758 }
Ralf Baechled03d0a52005-08-17 13:44:26 +00001759 if (cpu_has_divec) {
1760 if (cpu_has_mipsmt) {
1761 unsigned int vpflags = dvpe();
1762 set_c0_cause(CAUSEF_IV);
1763 evpe(vpflags);
1764 } else
1765 set_c0_cause(CAUSEF_IV);
1766 }
Ralf Baechle3b1d4ed2007-06-20 22:27:10 +01001767
1768 /*
1769 * Before R2 both interrupt numbers were fixed to 7, so on R2 only:
1770 *
1771 * o read IntCtl.IPTI to determine the timer interrupt
1772 * o read IntCtl.IPPCI to determine the performance counter interrupt
1773 */
1774 if (cpu_has_mips_r2) {
David VomLehn010c1082009-12-21 17:49:22 -08001775 cp0_compare_irq_shift = CAUSEB_TI - CAUSEB_IP;
1776 cp0_compare_irq = (read_c0_intctl() >> INTCTLB_IPTI) & 7;
1777 cp0_perfcount_irq = (read_c0_intctl() >> INTCTLB_IPPCI) & 7;
Chris Dearmanc3e838a2007-06-21 12:59:57 +01001778 if (cp0_perfcount_irq == cp0_compare_irq)
1779 cp0_perfcount_irq = -1;
Ralf Baechle3b1d4ed2007-06-20 22:27:10 +01001780 } else {
1781 cp0_compare_irq = CP0_LEGACY_COMPARE_IRQ;
Ralf Baechlec6a4ebb2012-07-06 23:56:00 +02001782 cp0_compare_irq_shift = CP0_LEGACY_PERFCNT_IRQ;
Chris Dearmanc3e838a2007-06-21 12:59:57 +01001783 cp0_perfcount_irq = -1;
Ralf Baechle3b1d4ed2007-06-20 22:27:10 +01001784 }
1785
Ralf Baechle41c594a2006-04-05 09:45:45 +01001786#ifdef CONFIG_MIPS_MT_SMTC
1787 }
1788#endif /* CONFIG_MIPS_MT_SMTC */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001789
David Daney48c4ac92013-05-13 13:56:44 -07001790 if (!cpu_data[cpu].asid_cache)
1791 cpu_data[cpu].asid_cache = ASID_FIRST_VERSION;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001792
1793 atomic_inc(&init_mm.mm_count);
1794 current->active_mm = &init_mm;
1795 BUG_ON(current->mm);
1796 enter_lazy_tlb(&init_mm, current);
1797
Ralf Baechle41c594a2006-04-05 09:45:45 +01001798#ifdef CONFIG_MIPS_MT_SMTC
1799 if (bootTC) {
1800#endif /* CONFIG_MIPS_MT_SMTC */
David Daney6650df32012-05-15 00:04:50 -07001801 /* Boot CPU's cache setup in setup_arch(). */
1802 if (!is_boot_cpu)
1803 cpu_cache_init();
Ralf Baechle41c594a2006-04-05 09:45:45 +01001804 tlb_init();
1805#ifdef CONFIG_MIPS_MT_SMTC
Ralf Baechle6a058882007-05-31 14:03:45 +01001806 } else if (!secondaryTC) {
1807 /*
1808 * First TC in non-boot VPE must do subset of tlb_init()
1809 * for MMU countrol registers.
1810 */
1811 write_c0_pagemask(PM_DEFAULT_MASK);
1812 write_c0_wired(0);
Ralf Baechle41c594a2006-04-05 09:45:45 +01001813 }
1814#endif /* CONFIG_MIPS_MT_SMTC */
David Daney3d8bfdd2010-12-21 14:19:11 -08001815 TLBMISS_HANDLER_SETUP();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001816}
1817
Ralf Baechlee01402b2005-07-14 15:57:16 +00001818/* Install CPU exception handler */
David Daneye3dc81f2012-05-15 00:04:47 -07001819void __cpuinit set_handler(unsigned long offset, void *addr, unsigned long size)
Ralf Baechlee01402b2005-07-14 15:57:16 +00001820{
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001821#ifdef CONFIG_CPU_MICROMIPS
1822 memcpy((void *)(ebase + offset), ((unsigned char *)addr - 1), size);
1823#else
Ralf Baechlee01402b2005-07-14 15:57:16 +00001824 memcpy((void *)(ebase + offset), addr, size);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001825#endif
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +02001826 local_flush_icache_range(ebase + offset, ebase + offset + size);
Ralf Baechlee01402b2005-07-14 15:57:16 +00001827}
1828
Ralf Baechle234fcd12008-03-08 09:56:28 +00001829static char panic_null_cerr[] __cpuinitdata =
Ralf Baechle641e97f2007-10-11 23:46:05 +01001830 "Trying to set NULL cache error exception handler";
1831
Ralf Baechle42fe7ee2009-01-28 18:48:23 +00001832/*
1833 * Install uncached CPU exception handler.
1834 * This is suitable only for the cache error exception which is the only
1835 * exception handler that is being run uncached.
1836 */
Ralf Baechle234fcd12008-03-08 09:56:28 +00001837void __cpuinit set_uncached_handler(unsigned long offset, void *addr,
1838 unsigned long size)
Ralf Baechlee01402b2005-07-14 15:57:16 +00001839{
Sebastian Andrzej Siewior4f81b012010-04-27 22:53:30 +02001840 unsigned long uncached_ebase = CKSEG1ADDR(ebase);
Ralf Baechlee01402b2005-07-14 15:57:16 +00001841
Ralf Baechle641e97f2007-10-11 23:46:05 +01001842 if (!addr)
1843 panic(panic_null_cerr);
1844
Ralf Baechlee01402b2005-07-14 15:57:16 +00001845 memcpy((void *)(uncached_ebase + offset), addr, size);
1846}
1847
Atsushi Nemoto5b104962006-09-11 17:50:29 +09001848static int __initdata rdhwr_noopt;
1849static int __init set_rdhwr_noopt(char *str)
1850{
1851 rdhwr_noopt = 1;
1852 return 1;
1853}
1854
1855__setup("rdhwr_noopt", set_rdhwr_noopt);
1856
Linus Torvalds1da177e2005-04-16 15:20:36 -07001857void __init trap_init(void)
1858{
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001859 extern char except_vec3_generic;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001860 extern char except_vec4;
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001861 extern char except_vec3_r4000;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001862 unsigned long i;
Atsushi Nemotoc65a5482007-11-12 02:05:18 +09001863
1864 check_wait();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001865
Jason Wessel88547002008-07-29 15:58:53 -05001866#if defined(CONFIG_KGDB)
1867 if (kgdb_early_setup)
Ralf Baechle70342282013-01-22 12:59:30 +01001868 return; /* Already done */
Jason Wessel88547002008-07-29 15:58:53 -05001869#endif
1870
Chris Dearman9fb4c2b2009-03-20 15:33:55 -07001871 if (cpu_has_veic || cpu_has_vint) {
1872 unsigned long size = 0x200 + VECTORSPACING*64;
1873 ebase = (unsigned long)
1874 __alloc_bootmem(size, 1 << fls(size), 0);
1875 } else {
Sanjay Lal9843b032012-11-21 18:34:03 -08001876#ifdef CONFIG_KVM_GUEST
1877#define KVM_GUEST_KSEG0 0x40000000
1878 ebase = KVM_GUEST_KSEG0;
1879#else
1880 ebase = CKSEG0;
1881#endif
David Daney566f74f2008-10-23 17:56:35 -07001882 if (cpu_has_mips_r2)
1883 ebase += (read_c0_ebase() & 0x3ffff000);
1884 }
Ralf Baechlee01402b2005-07-14 15:57:16 +00001885
Kevin Cernekee6fb97ef2011-11-16 01:25:45 +00001886 if (board_ebase_setup)
1887 board_ebase_setup();
David Daney6650df32012-05-15 00:04:50 -07001888 per_cpu_trap_init(true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001889
1890 /*
1891 * Copy the generic exception handlers to their final destination.
1892 * This will be overriden later as suitable for a particular
1893 * configuration.
1894 */
Ralf Baechlee01402b2005-07-14 15:57:16 +00001895 set_handler(0x180, &except_vec3_generic, 0x80);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001896
1897 /*
1898 * Setup default vectors
1899 */
1900 for (i = 0; i <= 31; i++)
1901 set_except_vector(i, handle_reserved);
1902
1903 /*
1904 * Copy the EJTAG debug exception vector handler code to it's final
1905 * destination.
1906 */
Ralf Baechlee01402b2005-07-14 15:57:16 +00001907 if (cpu_has_ejtag && board_ejtag_handler_setup)
Ralf Baechle49a89ef2007-10-11 23:46:15 +01001908 board_ejtag_handler_setup();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001909
1910 /*
1911 * Only some CPUs have the watch exceptions.
1912 */
1913 if (cpu_has_watch)
1914 set_except_vector(23, handle_watch);
1915
1916 /*
Ralf Baechlee01402b2005-07-14 15:57:16 +00001917 * Initialise interrupt handlers
Linus Torvalds1da177e2005-04-16 15:20:36 -07001918 */
Ralf Baechlee01402b2005-07-14 15:57:16 +00001919 if (cpu_has_veic || cpu_has_vint) {
1920 int nvec = cpu_has_veic ? 64 : 8;
1921 for (i = 0; i < nvec; i++)
Ralf Baechleff3eab22006-03-29 14:12:58 +01001922 set_vi_handler(i, NULL);
Ralf Baechlee01402b2005-07-14 15:57:16 +00001923 }
1924 else if (cpu_has_divec)
1925 set_handler(0x200, &except_vec4, 0x8);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001926
1927 /*
1928 * Some CPUs can enable/disable for cache parity detection, but does
1929 * it different ways.
1930 */
1931 parity_protection_init();
1932
1933 /*
1934 * The Data Bus Errors / Instruction Bus Errors are signaled
1935 * by external hardware. Therefore these two exceptions
1936 * may have board specific handlers.
1937 */
1938 if (board_be_init)
1939 board_be_init();
1940
Ralf Baechlef94d9a82013-05-21 17:30:36 +02001941 set_except_vector(0, using_rollback_handler() ? rollback_handle_int
1942 : handle_int);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001943 set_except_vector(1, handle_tlbm);
1944 set_except_vector(2, handle_tlbl);
1945 set_except_vector(3, handle_tlbs);
1946
1947 set_except_vector(4, handle_adel);
1948 set_except_vector(5, handle_ades);
1949
1950 set_except_vector(6, handle_ibe);
1951 set_except_vector(7, handle_dbe);
1952
1953 set_except_vector(8, handle_sys);
1954 set_except_vector(9, handle_bp);
Atsushi Nemoto5b104962006-09-11 17:50:29 +09001955 set_except_vector(10, rdhwr_noopt ? handle_ri :
1956 (cpu_has_vtag_icache ?
1957 handle_ri_rdhwr_vivt : handle_ri_rdhwr));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001958 set_except_vector(11, handle_cpu);
1959 set_except_vector(12, handle_ov);
1960 set_except_vector(13, handle_tr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001961
Ralf Baechle10cc3522007-10-11 23:46:15 +01001962 if (current_cpu_type() == CPU_R6000 ||
1963 current_cpu_type() == CPU_R6000A) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001964 /*
1965 * The R6000 is the only R-series CPU that features a machine
1966 * check exception (similar to the R4000 cache error) and
1967 * unaligned ldc1/sdc1 exception. The handlers have not been
Ralf Baechle70342282013-01-22 12:59:30 +01001968 * written yet. Well, anyway there is no R6000 machine on the
Linus Torvalds1da177e2005-04-16 15:20:36 -07001969 * current list of targets for Linux/MIPS.
1970 * (Duh, crap, there is someone with a triple R6k machine)
1971 */
1972 //set_except_vector(14, handle_mc);
1973 //set_except_vector(15, handle_ndc);
1974 }
1975
Ralf Baechlee01402b2005-07-14 15:57:16 +00001976
1977 if (board_nmi_handler_setup)
1978 board_nmi_handler_setup();
1979
Ralf Baechlee50c0a8f2005-05-31 11:49:19 +00001980 if (cpu_has_fpu && !cpu_has_nofpuex)
1981 set_except_vector(15, handle_fpe);
1982
1983 set_except_vector(22, handle_mdmx);
1984
1985 if (cpu_has_mcheck)
1986 set_except_vector(24, handle_mcheck);
1987
Ralf Baechle340ee4b2005-08-17 17:44:08 +00001988 if (cpu_has_mipsmt)
1989 set_except_vector(25, handle_mt);
1990
Chris Dearmanacaec422007-05-24 22:30:18 +01001991 set_except_vector(26, handle_dsp);
Ralf Baechlee50c0a8f2005-05-31 11:49:19 +00001992
David Daneyfcbf1df2012-05-15 00:04:46 -07001993 if (board_cache_error_setup)
1994 board_cache_error_setup();
1995
Ralf Baechlee50c0a8f2005-05-31 11:49:19 +00001996 if (cpu_has_vce)
1997 /* Special exception: R4[04]00 uses also the divec space. */
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05001998 set_handler(0x180, &except_vec3_r4000, 0x100);
Ralf Baechlee50c0a8f2005-05-31 11:49:19 +00001999 else if (cpu_has_4kex)
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002000 set_handler(0x180, &except_vec3_generic, 0x80);
Ralf Baechlee50c0a8f2005-05-31 11:49:19 +00002001 else
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002002 set_handler(0x080, &except_vec3_generic, 0x80);
Ralf Baechlee50c0a8f2005-05-31 11:49:19 +00002003
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +02002004 local_flush_icache_range(ebase, ebase + 0x400);
Ralf Baechle1d40cfc2005-07-15 15:23:23 +00002005 flush_tlb_handlers();
Thomas Bogendoerfer05106172008-08-04 19:44:34 +02002006
2007 sort_extable(__start___dbe_table, __stop___dbe_table);
Ralf Baechle69f3a7d2009-11-24 01:24:58 +00002008
Ralf Baechle4483b152010-08-05 13:25:59 +01002009 cu2_notifier(default_cu2_call, 0x80000000); /* Run last */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002010}