blob: 6ce27e1b564648707913a8f251e50bef15fabb52 [file] [log] [blame]
Stephen Rothwellbbeb3f42005-09-27 13:51:59 +10001#ifndef _ASM_POWERPC_MPIC_H
2#define _ASM_POWERPC_MPIC_H
3
Paul Mackerras14cf11a2005-09-26 16:04:21 +10004#include <linux/irq.h>
5
6/*
7 * Global registers
8 */
9
10#define MPIC_GREG_BASE 0x01000
11
12#define MPIC_GREG_FEATURE_0 0x00000
13#define MPIC_GREG_FEATURE_LAST_SRC_MASK 0x07ff0000
14#define MPIC_GREG_FEATURE_LAST_SRC_SHIFT 16
15#define MPIC_GREG_FEATURE_LAST_CPU_MASK 0x00001f00
16#define MPIC_GREG_FEATURE_LAST_CPU_SHIFT 8
17#define MPIC_GREG_FEATURE_VERSION_MASK 0xff
18#define MPIC_GREG_FEATURE_1 0x00010
19#define MPIC_GREG_GLOBAL_CONF_0 0x00020
20#define MPIC_GREG_GCONF_RESET 0x80000000
21#define MPIC_GREG_GCONF_8259_PTHROU_DIS 0x20000000
22#define MPIC_GREG_GCONF_BASE_MASK 0x000fffff
23#define MPIC_GREG_GLOBAL_CONF_1 0x00030
24#define MPIC_GREG_VENDOR_0 0x00040
25#define MPIC_GREG_VENDOR_1 0x00050
26#define MPIC_GREG_VENDOR_2 0x00060
27#define MPIC_GREG_VENDOR_3 0x00070
28#define MPIC_GREG_VENDOR_ID 0x00080
29#define MPIC_GREG_VENDOR_ID_STEPPING_MASK 0x00ff0000
30#define MPIC_GREG_VENDOR_ID_STEPPING_SHIFT 16
31#define MPIC_GREG_VENDOR_ID_DEVICE_ID_MASK 0x0000ff00
32#define MPIC_GREG_VENDOR_ID_DEVICE_ID_SHIFT 8
33#define MPIC_GREG_VENDOR_ID_VENDOR_ID_MASK 0x000000ff
34#define MPIC_GREG_PROCESSOR_INIT 0x00090
35#define MPIC_GREG_IPI_VECTOR_PRI_0 0x000a0
36#define MPIC_GREG_IPI_VECTOR_PRI_1 0x000b0
37#define MPIC_GREG_IPI_VECTOR_PRI_2 0x000c0
38#define MPIC_GREG_IPI_VECTOR_PRI_3 0x000d0
39#define MPIC_GREG_SPURIOUS 0x000e0
40#define MPIC_GREG_TIMER_FREQ 0x000f0
41
42/*
43 *
44 * Timer registers
45 */
46#define MPIC_TIMER_BASE 0x01100
47#define MPIC_TIMER_STRIDE 0x40
48
49#define MPIC_TIMER_CURRENT_CNT 0x00000
50#define MPIC_TIMER_BASE_CNT 0x00010
51#define MPIC_TIMER_VECTOR_PRI 0x00020
52#define MPIC_TIMER_DESTINATION 0x00030
53
54/*
55 * Per-Processor registers
56 */
57
58#define MPIC_CPU_THISBASE 0x00000
59#define MPIC_CPU_BASE 0x20000
60#define MPIC_CPU_STRIDE 0x01000
61
62#define MPIC_CPU_IPI_DISPATCH_0 0x00040
63#define MPIC_CPU_IPI_DISPATCH_1 0x00050
64#define MPIC_CPU_IPI_DISPATCH_2 0x00060
65#define MPIC_CPU_IPI_DISPATCH_3 0x00070
66#define MPIC_CPU_CURRENT_TASK_PRI 0x00080
67#define MPIC_CPU_TASKPRI_MASK 0x0000000f
68#define MPIC_CPU_WHOAMI 0x00090
69#define MPIC_CPU_WHOAMI_MASK 0x0000001f
70#define MPIC_CPU_INTACK 0x000a0
71#define MPIC_CPU_EOI 0x000b0
72
73/*
74 * Per-source registers
75 */
76
77#define MPIC_IRQ_BASE 0x10000
78#define MPIC_IRQ_STRIDE 0x00020
79#define MPIC_IRQ_VECTOR_PRI 0x00000
80#define MPIC_VECPRI_MASK 0x80000000
81#define MPIC_VECPRI_ACTIVITY 0x40000000 /* Read Only */
82#define MPIC_VECPRI_PRIORITY_MASK 0x000f0000
83#define MPIC_VECPRI_PRIORITY_SHIFT 16
84#define MPIC_VECPRI_VECTOR_MASK 0x000007ff
85#define MPIC_VECPRI_POLARITY_POSITIVE 0x00800000
86#define MPIC_VECPRI_POLARITY_NEGATIVE 0x00000000
87#define MPIC_VECPRI_POLARITY_MASK 0x00800000
88#define MPIC_VECPRI_SENSE_LEVEL 0x00400000
89#define MPIC_VECPRI_SENSE_EDGE 0x00000000
90#define MPIC_VECPRI_SENSE_MASK 0x00400000
91#define MPIC_IRQ_DESTINATION 0x00010
92
93#define MPIC_MAX_IRQ_SOURCES 2048
94#define MPIC_MAX_CPUS 32
95#define MPIC_MAX_ISU 32
96
97/*
98 * Special vector numbers (internal use only)
99 */
100#define MPIC_VEC_SPURRIOUS 255
101#define MPIC_VEC_IPI_3 254
102#define MPIC_VEC_IPI_2 253
103#define MPIC_VEC_IPI_1 252
104#define MPIC_VEC_IPI_0 251
105
106/* unused */
107#define MPIC_VEC_TIMER_3 250
108#define MPIC_VEC_TIMER_2 249
109#define MPIC_VEC_TIMER_1 248
110#define MPIC_VEC_TIMER_0 247
111
112/* Type definition of the cascade handler */
113typedef int (*mpic_cascade_t)(struct pt_regs *regs, void *data);
114
115#ifdef CONFIG_MPIC_BROKEN_U3
116/* Fixup table entry */
117struct mpic_irq_fixup
118{
119 u8 __iomem *base;
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100120 u32 data;
121 unsigned int irq;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000122};
123#endif /* CONFIG_MPIC_BROKEN_U3 */
124
125
126/* The instance data of a given MPIC */
127struct mpic
128{
129 /* The "linux" controller struct */
130 hw_irq_controller hc_irq;
131#ifdef CONFIG_SMP
132 hw_irq_controller hc_ipi;
133#endif
134 const char *name;
135 /* Flags */
136 unsigned int flags;
137 /* How many irq sources in a given ISU */
138 unsigned int isu_size;
139 unsigned int isu_shift;
140 unsigned int isu_mask;
141 /* Offset of irq vector numbers */
142 unsigned int irq_offset;
143 unsigned int irq_count;
144 /* Offset of ipi vector numbers */
145 unsigned int ipi_offset;
146 /* Number of sources */
147 unsigned int num_sources;
148 /* Number of CPUs */
149 unsigned int num_cpus;
150 /* cascade handler */
151 mpic_cascade_t cascade;
152 void *cascade_data;
153 unsigned int cascade_vec;
154 /* senses array */
155 unsigned char *senses;
156 unsigned int senses_count;
157
158#ifdef CONFIG_MPIC_BROKEN_U3
159 /* The fixup table */
160 struct mpic_irq_fixup *fixups;
161 spinlock_t fixup_lock;
162#endif
163
164 /* The various ioremap'ed bases */
165 volatile u32 __iomem *gregs;
166 volatile u32 __iomem *tmregs;
167 volatile u32 __iomem *cpuregs[MPIC_MAX_CPUS];
168 volatile u32 __iomem *isus[MPIC_MAX_ISU];
169
170 /* link */
171 struct mpic *next;
172};
173
174/* This is the primary controller, only that one has IPIs and
175 * has afinity control. A non-primary MPIC always uses CPU0
176 * registers only
177 */
178#define MPIC_PRIMARY 0x00000001
179/* Set this for a big-endian MPIC */
180#define MPIC_BIG_ENDIAN 0x00000002
181/* Broken U3 MPIC */
182#define MPIC_BROKEN_U3 0x00000004
183/* Broken IPI registers (autodetected) */
184#define MPIC_BROKEN_IPI 0x00000008
185/* MPIC wants a reset */
186#define MPIC_WANTS_RESET 0x00000010
187
188/* Allocate the controller structure and setup the linux irq descs
189 * for the range if interrupts passed in. No HW initialization is
190 * actually performed.
191 *
192 * @phys_addr: physial base address of the MPIC
193 * @flags: flags, see constants above
194 * @isu_size: number of interrupts in an ISU. Use 0 to use a
195 * standard ISU-less setup (aka powermac)
196 * @irq_offset: first irq number to assign to this mpic
197 * @irq_count: number of irqs to use with this mpic IRQ sources. Pass 0
198 * to match the number of sources
199 * @ipi_offset: first irq number to assign to this mpic IPI sources,
200 * used only on primary mpic
201 * @senses: array of sense values
202 * @senses_num: number of entries in the array
203 *
204 * Note about the sense array. If none is passed, all interrupts are
205 * setup to be level negative unless MPIC_BROKEN_U3 is set in which
206 * case they are edge positive (and the array is ignored anyway).
207 * The values in the array start at the first source of the MPIC,
208 * that is senses[0] correspond to linux irq "irq_offset".
209 */
210extern struct mpic *mpic_alloc(unsigned long phys_addr,
211 unsigned int flags,
212 unsigned int isu_size,
213 unsigned int irq_offset,
214 unsigned int irq_count,
215 unsigned int ipi_offset,
216 unsigned char *senses,
217 unsigned int senses_num,
218 const char *name);
219
220/* Assign ISUs, to call before mpic_init()
221 *
222 * @mpic: controller structure as returned by mpic_alloc()
223 * @isu_num: ISU number
224 * @phys_addr: physical address of the ISU
225 */
226extern void mpic_assign_isu(struct mpic *mpic, unsigned int isu_num,
227 unsigned long phys_addr);
228
229/* Initialize the controller. After this has been called, none of the above
230 * should be called again for this mpic
231 */
232extern void mpic_init(struct mpic *mpic);
233
234/* Setup a cascade. Currently, only one cascade is supported this
235 * way, though you can always do a normal request_irq() and add
236 * other cascades this way. You should call this _after_ having
237 * added all the ISUs
238 *
239 * @irq_no: "linux" irq number of the cascade (that is offset'ed vector)
240 * @handler: cascade handler function
241 */
242extern void mpic_setup_cascade(unsigned int irq_no, mpic_cascade_t hanlder,
243 void *data);
244
245/*
246 * All of the following functions must only be used after the
247 * ISUs have been assigned and the controller fully initialized
248 * with mpic_init()
249 */
250
251
252/* Change/Read the priority of an interrupt. Default is 8 for irqs and
253 * 10 for IPIs. You can call this on both IPIs and IRQ numbers, but the
254 * IPI number is then the offset'ed (linux irq number mapped to the IPI)
255 */
256extern void mpic_irq_set_priority(unsigned int irq, unsigned int pri);
257extern unsigned int mpic_irq_get_priority(unsigned int irq);
258
259/* Setup a non-boot CPU */
260extern void mpic_setup_this_cpu(void);
261
262/* Clean up for kexec (or cpu offline or ...) */
263extern void mpic_teardown_this_cpu(int secondary);
264
265/* Get the current cpu priority for this cpu (0..15) */
266extern int mpic_cpu_get_priority(void);
267
268/* Set the current cpu priority for this cpu */
269extern void mpic_cpu_set_priority(int prio);
270
271/* Request IPIs on primary mpic */
272extern void mpic_request_ipis(void);
273
274/* Send an IPI (non offseted number 0..3) */
275extern void mpic_send_ipi(unsigned int ipi_no, unsigned int cpu_mask);
276
Paul Mackerrasa9c59262005-10-20 17:09:51 +1000277/* Send a message (IPI) to a given target (cpu number or MSG_*) */
278void smp_mpic_message_pass(int target, int msg);
279
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000280/* Fetch interrupt from a given mpic */
281extern int mpic_get_one_irq(struct mpic *mpic, struct pt_regs *regs);
282/* This one gets to the primary mpic */
283extern int mpic_get_irq(struct pt_regs *regs);
284
285/* global mpic for pSeries */
286extern struct mpic *pSeries_mpic;
Stephen Rothwellbbeb3f42005-09-27 13:51:59 +1000287
288#endif /* _ASM_POWERPC_MPIC_H */