blob: 662c7fd633ccf3b28847c3d9663d308c5be14961 [file] [log] [blame]
Vimal Singh2f70a1e2010-02-15 10:03:33 -08001/*
2 * gpmc-nand.c
3 *
4 * Copyright (C) 2009 Texas Instruments
5 * Vimal Singh <vimalsingh@ti.com>
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 */
11
12#include <linux/kernel.h>
13#include <linux/platform_device.h>
14#include <linux/io.h>
Sukumar Ghoraid5ce2b62011-01-28 15:42:03 +053015#include <linux/mtd/nand.h>
Arnd Bergmann22037472012-08-24 15:21:06 +020016#include <linux/platform_data/mtd-nand-omap2.h>
Vimal Singh2f70a1e2010-02-15 10:03:33 -080017
18#include <asm/mach/flash.h>
19
Afzal Mohammed3ef5d002012-10-05 10:37:27 +053020#include "gpmc.h"
Tony Lindgrendbc04162012-08-31 10:59:07 -070021#include "soc.h"
Afzal Mohammedbc3668e2012-09-29 12:26:13 +053022#include "gpmc-nand.h"
23
24/* minimum size for IO mapping */
25#define NAND_IO_SIZE 4
Tony Lindgrendbc04162012-08-31 10:59:07 -070026
Afzal Mohammed2ee30f02012-08-30 12:53:24 -070027static struct resource gpmc_nand_resource[] = {
28 {
29 .flags = IORESOURCE_MEM,
30 },
31 {
32 .flags = IORESOURCE_IRQ,
33 },
34 {
35 .flags = IORESOURCE_IRQ,
36 },
Vimal Singh2f70a1e2010-02-15 10:03:33 -080037};
38
39static struct platform_device gpmc_nand_device = {
40 .name = "omap2-nand",
41 .id = 0,
Afzal Mohammed2ee30f02012-08-30 12:53:24 -070042 .num_resources = ARRAY_SIZE(gpmc_nand_resource),
43 .resource = gpmc_nand_resource,
Vimal Singh2f70a1e2010-02-15 10:03:33 -080044};
45
Daniel Mack504f3c62012-12-14 11:36:42 +010046static bool gpmc_hwecc_bch_capable(enum omap_ecc ecc_opt)
Afzal Mohammed3852ccd2012-10-01 02:47:28 +053047{
48 /* support only OMAP3 class */
Daniel Mackf50a0382012-12-14 11:36:43 +010049 if (!cpu_is_omap34xx() && !soc_is_am33xx()) {
Afzal Mohammed3852ccd2012-10-01 02:47:28 +053050 pr_err("BCH ecc is not supported on this CPU\n");
51 return 0;
52 }
53
54 /*
Daniel Mackf50a0382012-12-14 11:36:43 +010055 * For now, assume 4-bit mode is only supported on OMAP3630 ES1.x, x>=1
56 * and AM33xx derivates. Other chips may be added if confirmed to work.
Afzal Mohammed3852ccd2012-10-01 02:47:28 +053057 */
58 if ((ecc_opt == OMAP_ECC_BCH4_CODE_HW) &&
Daniel Mackf50a0382012-12-14 11:36:43 +010059 (!cpu_is_omap3630() || (GET_OMAP_REVISION() == 0)) &&
60 (!soc_is_am33xx())) {
Afzal Mohammed3852ccd2012-10-01 02:47:28 +053061 pr_err("BCH 4-bit mode is not supported on this CPU\n");
62 return 0;
63 }
64
65 return 1;
66}
67
Daniel Mack504f3c62012-12-14 11:36:42 +010068int gpmc_nand_init(struct omap_nand_platform_data *gpmc_nand_data,
69 struct gpmc_timings *gpmc_t)
Vimal Singh2f70a1e2010-02-15 10:03:33 -080070{
Vimal Singh2f70a1e2010-02-15 10:03:33 -080071 int err = 0;
Jon Hunter24db7ec2013-02-21 15:43:08 -060072 struct gpmc_settings s;
Vimal Singh2f70a1e2010-02-15 10:03:33 -080073 struct device *dev = &gpmc_nand_device.dev;
74
Jon Hunter24db7ec2013-02-21 15:43:08 -060075 memset(&s, 0, sizeof(struct gpmc_settings));
76
Vimal Singh2f70a1e2010-02-15 10:03:33 -080077 gpmc_nand_device.dev.platform_data = gpmc_nand_data;
78
79 err = gpmc_cs_request(gpmc_nand_data->cs, NAND_IO_SIZE,
Afzal Mohammed2ee30f02012-08-30 12:53:24 -070080 (unsigned long *)&gpmc_nand_resource[0].start);
Vimal Singh2f70a1e2010-02-15 10:03:33 -080081 if (err < 0) {
Ezequiel Garcia097c9da2013-02-12 16:22:20 -030082 dev_err(dev, "Cannot request GPMC CS %d, error %d\n",
83 gpmc_nand_data->cs, err);
Vimal Singh2f70a1e2010-02-15 10:03:33 -080084 return err;
85 }
86
Afzal Mohammed2ee30f02012-08-30 12:53:24 -070087 gpmc_nand_resource[0].end = gpmc_nand_resource[0].start +
88 NAND_IO_SIZE - 1;
Afzal Mohammed9222e3a2012-08-30 12:53:23 -070089
Afzal Mohammed2ee30f02012-08-30 12:53:24 -070090 gpmc_nand_resource[1].start =
91 gpmc_get_client_irq(GPMC_IRQ_FIFOEVENTENABLE);
92 gpmc_nand_resource[2].start =
93 gpmc_get_client_irq(GPMC_IRQ_COUNT_EVENT);
Afzal Mohammedbc3668e2012-09-29 12:26:13 +053094
95 if (gpmc_t) {
Christoph Fritz4d584362013-04-19 18:29:41 +020096 err = gpmc_cs_set_timings(gpmc_nand_data->cs, gpmc_t);
Afzal Mohammedbc3668e2012-09-29 12:26:13 +053097 if (err < 0) {
98 dev_err(dev, "Unable to set gpmc timings: %d\n", err);
99 return err;
100 }
Vimal Singh2f70a1e2010-02-15 10:03:33 -0800101
Jon Hunteracc79982013-02-25 11:36:47 -0600102 if (gpmc_nand_data->of_node) {
103 gpmc_read_settings_dt(gpmc_nand_data->of_node, &s);
104 } else {
Jon Hunteracc79982013-02-25 11:36:47 -0600105 /* Enable RD PIN Monitoring Reg */
106 if (gpmc_nand_data->dev_ready) {
107 s.wait_on_read = true;
108 s.wait_on_write = true;
109 }
Jon Hunter24db7ec2013-02-21 15:43:08 -0600110 }
111
Jon Hunterf40739f2013-04-30 09:11:22 -0500112 s.device_nand = true;
113
Jon Hunter24db7ec2013-02-21 15:43:08 -0600114 if (gpmc_nand_data->devsize == NAND_BUSWIDTH_16)
115 s.device_width = GPMC_DEVWIDTH_16BIT;
116 else
117 s.device_width = GPMC_DEVWIDTH_8BIT;
118
119 err = gpmc_cs_program_settings(gpmc_nand_data->cs, &s);
120 if (err < 0)
121 goto out_free_cs;
122
Jon Hunter3a544352013-02-21 13:00:21 -0600123 err = gpmc_configure(GPMC_CONFIG_WP, 0);
Jon Hunter24db7ec2013-02-21 15:43:08 -0600124 if (err < 0)
125 goto out_free_cs;
Vimal Singh2f70a1e2010-02-15 10:03:33 -0800126 }
127
Afzal Mohammedd126d012012-08-30 12:53:22 -0700128 gpmc_update_nand_reg(&gpmc_nand_data->reg, gpmc_nand_data->cs);
129
Afzal Mohammed3852ccd2012-10-01 02:47:28 +0530130 if (!gpmc_hwecc_bch_capable(gpmc_nand_data->ecc_opt))
131 return -EINVAL;
132
Vimal Singh2f70a1e2010-02-15 10:03:33 -0800133 err = platform_device_register(&gpmc_nand_device);
134 if (err < 0) {
135 dev_err(dev, "Unable to register NAND device\n");
136 goto out_free_cs;
137 }
138
139 return 0;
140
141out_free_cs:
142 gpmc_cs_free(gpmc_nand_data->cs);
143
144 return err;
145}