blob: a6cd02a9268349eaec795596f4734c40b807f88b [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Local APIC handling, local APIC timers
3 *
Ingo Molnar8f47e162009-01-31 02:03:42 +01004 * (c) 1999, 2000, 2009 Ingo Molnar <mingo@redhat.com>
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 *
6 * Fixes
7 * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
8 * thanks to Eric Gilmore
9 * and Rolf G. Tews
10 * for testing these extensively.
11 * Maciej W. Rozycki : Various updates and fixes.
12 * Mikael Pettersson : Power Management for UP-APIC.
13 * Pavel Machek and
14 * Mikael Pettersson : PM converted to driver model.
15 */
16
Ingo Molnarcdd6c482009-09-21 12:02:48 +020017#include <linux/perf_event.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070018#include <linux/kernel_stat.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010019#include <linux/mc146818rtc.h>
Thomas Gleixner70a20022008-01-30 13:30:18 +010020#include <linux/acpi_pmtmr.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010021#include <linux/clockchips.h>
22#include <linux/interrupt.h>
23#include <linux/bootmem.h>
Frederic Weisbeckerbcbc4f22008-12-09 23:54:20 +010024#include <linux/ftrace.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010025#include <linux/ioport.h>
26#include <linux/module.h>
Rafael J. Wysockif3c6ea12011-03-23 22:15:54 +010027#include <linux/syscore_ops.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010028#include <linux/delay.h>
Jaswinder Singh Rajpute423e332009-01-04 16:16:25 +053029#include <linux/timex.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010030#include <linux/dmar.h>
31#include <linux/init.h>
32#include <linux/cpu.h>
33#include <linux/dmi.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010034#include <linux/smp.h>
35#include <linux/mm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036
Ingo Molnarcdd6c482009-09-21 12:02:48 +020037#include <asm/perf_event.h>
Thomas Gleixner736deca2009-08-19 12:35:53 +020038#include <asm/x86_init.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070039#include <asm/pgalloc.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010040#include <asm/atomic.h>
41#include <asm/mpspec.h>
Yinghai Lu773763d2008-08-24 02:01:52 -070042#include <asm/i8253.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010043#include <asm/i8259.h>
Andi Kleen73dea472006-02-03 21:50:50 +010044#include <asm/proto.h>
Andi Kleen2c8c0e62006-09-26 10:52:32 +020045#include <asm/apic.h>
Henrik Kretzschmar7167d082011-02-22 15:38:05 +010046#include <asm/io_apic.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010047#include <asm/desc.h>
48#include <asm/hpet.h>
49#include <asm/idle.h>
50#include <asm/mtrr.h>
Jaswinder Singh Rajput2bc13792009-01-11 20:34:47 +053051#include <asm/smp.h>
Andi Kleenbe71b852009-02-12 13:49:38 +010052#include <asm/mce.h>
Kerstin Jonsson8c3ba8d2010-05-24 12:13:15 -070053#include <asm/tsc.h>
Sheng Yang2904ed82010-12-21 14:18:48 +080054#include <asm/hypervisor.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070055
Brian Gerstec70de82009-01-27 12:56:47 +090056unsigned int num_processors;
Ingo Molnarfdbecd92009-01-31 03:57:12 +010057
Brian Gerstec70de82009-01-27 12:56:47 +090058unsigned disabled_cpus __cpuinitdata;
Ingo Molnarfdbecd92009-01-31 03:57:12 +010059
Brian Gerstec70de82009-01-27 12:56:47 +090060/* Processor that is doing the boot up */
61unsigned int boot_cpu_physical_apicid = -1U;
Glauber Costa5af55732008-03-25 13:28:56 -030062
Cyrill Gorcunov80e56092008-08-24 02:01:42 -070063/*
Ingo Molnarfdbecd92009-01-31 03:57:12 +010064 * The highest APIC ID seen during enumeration.
Cyrill Gorcunov80e56092008-08-24 02:01:42 -070065 */
Brian Gerstec70de82009-01-27 12:56:47 +090066unsigned int max_physical_apicid;
67
Ingo Molnarfdbecd92009-01-31 03:57:12 +010068/*
69 * Bitmask of physically existing CPUs:
70 */
Brian Gerstec70de82009-01-27 12:56:47 +090071physid_mask_t phys_cpu_present_map;
72
73/*
74 * Map cpu index to physical APIC ID
75 */
76DEFINE_EARLY_PER_CPU(u16, x86_cpu_to_apicid, BAD_APICID);
77DEFINE_EARLY_PER_CPU(u16, x86_bios_cpu_apicid, BAD_APICID);
78EXPORT_EARLY_PER_CPU_SYMBOL(x86_cpu_to_apicid);
79EXPORT_EARLY_PER_CPU_SYMBOL(x86_bios_cpu_apicid);
Cyrill Gorcunov80e56092008-08-24 02:01:42 -070080
Yinghai Lub3c51172008-08-24 02:01:46 -070081#ifdef CONFIG_X86_32
Tejun Heo4c321ff2011-01-23 14:37:30 +010082
Tejun Heo4c321ff2011-01-23 14:37:30 +010083/*
84 * On x86_32, the mapping between cpu and logical apicid may vary
85 * depending on apic in use. The following early percpu variable is
86 * used for the mapping. This is where the behaviors of x86_64 and 32
87 * actually diverge. Let's keep it ugly for now.
88 */
89DEFINE_EARLY_PER_CPU(int, x86_cpu_to_logical_apicid, BAD_APICID);
Tejun Heo4c321ff2011-01-23 14:37:30 +010090
Yinghai Lub3c51172008-08-24 02:01:46 -070091/*
92 * Knob to control our willingness to enable the local APIC.
93 *
94 * +1=force-enable
95 */
Henrik Kretzschmar25874a22011-03-11 08:02:36 +010096static int force_enable_local_apic __initdata;
Yinghai Lub3c51172008-08-24 02:01:46 -070097/*
98 * APIC command line parameters
99 */
100static int __init parse_lapic(char *arg)
101{
102 force_enable_local_apic = 1;
103 return 0;
104}
105early_param("lapic", parse_lapic);
Yinghai Luf28c0ae2008-08-24 02:01:49 -0700106/* Local APIC was disabled by the BIOS and enabled by the kernel */
107static int enabled_via_apicbase;
108
Cyrill Gorcunovc0eaa452009-04-12 20:47:40 +0400109/*
110 * Handle interrupt mode configuration register (IMCR).
111 * This register controls whether the interrupt signals
112 * that reach the BSP come from the master PIC or from the
113 * local APIC. Before entering Symmetric I/O Mode, either
114 * the BIOS or the operating system must switch out of
115 * PIC Mode by changing the IMCR.
116 */
Alexander van Heukelum5cda3952009-04-13 17:39:24 +0200117static inline void imcr_pic_to_apic(void)
Cyrill Gorcunovc0eaa452009-04-12 20:47:40 +0400118{
119 /* select IMCR register */
120 outb(0x70, 0x22);
121 /* NMI and 8259 INTR go through APIC */
122 outb(0x01, 0x23);
123}
124
Alexander van Heukelum5cda3952009-04-13 17:39:24 +0200125static inline void imcr_apic_to_pic(void)
Cyrill Gorcunovc0eaa452009-04-12 20:47:40 +0400126{
127 /* select IMCR register */
128 outb(0x70, 0x22);
129 /* NMI and 8259 INTR go directly to BSP */
130 outb(0x00, 0x23);
131}
Yinghai Lub3c51172008-08-24 02:01:46 -0700132#endif
133
134#ifdef CONFIG_X86_64
Chris Wrightbc1d99c2007-10-12 23:04:23 +0200135static int apic_calibrate_pmtmr __initdata;
Yinghai Lub3c51172008-08-24 02:01:46 -0700136static __init int setup_apicpmtimer(char *s)
137{
138 apic_calibrate_pmtmr = 1;
139 notsc_setup(NULL);
140 return 0;
141}
142__setup("apicpmtimer", setup_apicpmtimer);
143#endif
144
Suresh Siddhafc1edaf2009-04-20 13:02:27 -0700145int x2apic_mode;
Yinghai Lu06cd9a72009-02-16 17:29:58 -0800146#ifdef CONFIG_X86_X2APIC
Suresh Siddha6e1cb382008-07-10 11:16:58 -0700147/* x2apic enabled before OS handover */
Jaswinder Singhb6b301a2008-12-23 21:52:33 +0530148static int x2apic_preenabled;
Yinghai Lu49899ea2008-08-24 02:01:47 -0700149static __init int setup_nox2apic(char *str)
150{
Suresh Siddha39d83a52009-04-20 13:02:29 -0700151 if (x2apic_enabled()) {
152 pr_warning("Bios already enabled x2apic, "
153 "can't enforce nox2apic");
154 return 0;
155 }
156
Yinghai Lu49899ea2008-08-24 02:01:47 -0700157 setup_clear_cpu_cap(X86_FEATURE_X2APIC);
158 return 0;
159}
160early_param("nox2apic", setup_nox2apic);
161#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700162
Yinghai Lub3c51172008-08-24 02:01:46 -0700163unsigned long mp_lapic_addr;
164int disable_apic;
165/* Disable local APIC timer from the kernel commandline or via dmi quirk */
Henrik Kretzschmar25874a22011-03-11 08:02:36 +0100166static int disable_apic_timer __initdata;
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +0100167/* Local APIC timer works in C2 */
Linus Torvalds2e7c2832007-03-23 11:32:31 -0700168int local_apic_timer_c2_ok;
169EXPORT_SYMBOL_GPL(local_apic_timer_c2_ok);
170
Yinghai Luefa25592008-08-19 20:50:36 -0700171int first_system_vector = 0xfe;
172
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +0100173/*
174 * Debug level, exported for io_apic.c
175 */
Maciej W. Rozyckibaa13182008-07-14 18:44:51 +0100176unsigned int apic_verbosity;
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +0100177
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -0700178int pic_mode;
179
Alexey Starikovskiybab4b272008-05-19 19:47:03 +0400180/* Have we found an MP table */
181int smp_found_config;
182
Aaron Durbin39928722006-12-07 02:14:01 +0100183static struct resource lapic_resource = {
184 .name = "Local APIC",
185 .flags = IORESOURCE_MEM | IORESOURCE_BUSY,
186};
187
Thomas Gleixnerd03030e2007-10-12 23:04:06 +0200188static unsigned int calibration_result;
189
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100190static void apic_pm_activate(void);
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200191
Andi Kleend3432892008-01-30 13:33:17 +0100192static unsigned long apic_phys;
193
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100194/*
195 * Get the LAPIC version
196 */
197static inline int lapic_get_version(void)
198{
199 return GET_APIC_VERSION(apic_read(APIC_LVR));
200}
201
202/*
Cyrill Gorcunov9c803862008-08-16 23:21:54 +0400203 * Check, if the APIC is integrated or a separate chip
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100204 */
205static inline int lapic_is_integrated(void)
206{
Cyrill Gorcunov9c803862008-08-16 23:21:54 +0400207#ifdef CONFIG_X86_64
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100208 return 1;
Cyrill Gorcunov9c803862008-08-16 23:21:54 +0400209#else
210 return APIC_INTEGRATED(lapic_get_version());
211#endif
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100212}
213
214/*
215 * Check, whether this is a modern or a first generation APIC
216 */
217static int modern_apic(void)
218{
219 /* AMD systems use old APIC versions, so check the CPU */
220 if (boot_cpu_data.x86_vendor == X86_VENDOR_AMD &&
221 boot_cpu_data.x86 >= 0xf)
222 return 1;
223 return lapic_get_version() >= 0x14;
224}
225
Cyrill Gorcunov08306ce2009-04-12 20:47:41 +0400226/*
Cyrill Gorcunova933c612009-10-14 00:07:04 +0400227 * right after this call apic become NOOP driven
228 * so apic->write/read doesn't do anything
Cyrill Gorcunov08306ce2009-04-12 20:47:41 +0400229 */
Henrik Kretzschmar25874a22011-03-11 08:02:36 +0100230static void __init apic_disable(void)
Cyrill Gorcunov08306ce2009-04-12 20:47:41 +0400231{
Cyrill Gorcunovf88f2b42009-10-15 19:04:16 +0400232 pr_info("APIC: switched to apic NOOP\n");
Cyrill Gorcunova933c612009-10-14 00:07:04 +0400233 apic = &apic_noop;
Cyrill Gorcunov08306ce2009-04-12 20:47:41 +0400234}
235
Yinghai Luc1eeb2d2009-02-16 23:02:14 -0800236void native_apic_wait_icr_idle(void)
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100237{
238 while (apic_read(APIC_ICR) & APIC_ICR_BUSY)
239 cpu_relax();
240}
241
Yinghai Luc1eeb2d2009-02-16 23:02:14 -0800242u32 native_safe_apic_wait_icr_idle(void)
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100243{
244 u32 send_status;
245 int timeout;
246
247 timeout = 0;
248 do {
249 send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
250 if (!send_status)
251 break;
252 udelay(100);
253 } while (timeout++ < 1000);
254
255 return send_status;
256}
257
Yinghai Luc1eeb2d2009-02-16 23:02:14 -0800258void native_apic_icr_write(u32 low, u32 id)
Suresh Siddha1b374e42008-07-10 11:16:49 -0700259{
Cyrill Gorcunoved4e5ec2008-08-15 13:51:20 +0200260 apic_write(APIC_ICR2, SET_APIC_DEST_FIELD(id));
Suresh Siddha1b374e42008-07-10 11:16:49 -0700261 apic_write(APIC_ICR, low);
262}
263
Yinghai Luc1eeb2d2009-02-16 23:02:14 -0800264u64 native_apic_icr_read(void)
Suresh Siddha1b374e42008-07-10 11:16:49 -0700265{
266 u32 icr1, icr2;
267
268 icr2 = apic_read(APIC_ICR2);
269 icr1 = apic_read(APIC_ICR);
270
Cyrill Gorcunovcf9768d72008-08-16 23:21:55 +0400271 return icr1 | ((u64)icr2 << 32);
Suresh Siddha1b374e42008-07-10 11:16:49 -0700272}
273
Cyrill Gorcunov7c37e482008-08-24 02:01:40 -0700274#ifdef CONFIG_X86_32
275/**
276 * get_physical_broadcast - Get number of physical broadcast IDs
277 */
278int get_physical_broadcast(void)
279{
280 return modern_apic() ? 0xff : 0xf;
281}
282#endif
283
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100284/**
285 * lapic_get_maxlvt - get the maximum number of local vector table entries
286 */
287int lapic_get_maxlvt(void)
288{
Cyrill Gorcunov36a028d2008-07-24 13:52:28 +0200289 unsigned int v;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100290
291 v = apic_read(APIC_LVR);
Cyrill Gorcunov36a028d2008-07-24 13:52:28 +0200292 /*
293 * - we always have APIC integrated on 64bit mode
294 * - 82489DXs do not report # of LVT entries
295 */
296 return APIC_INTEGRATED(GET_APIC_VERSION(v)) ? GET_APIC_MAXLVT(v) : 2;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100297}
298
299/*
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400300 * Local APIC timer
301 */
302
Cyrill Gorcunovc40aaec2008-08-18 20:45:55 +0400303/* Clock divisor */
Cyrill Gorcunovc40aaec2008-08-18 20:45:55 +0400304#define APIC_DIVISOR 16
Cyrill Gorcunovf07f4f92008-08-15 13:51:21 +0200305
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100306/*
307 * This function sets up the local APIC timer, with a timeout of
308 * 'clocks' APIC bus clock. During calibration we actually call
309 * this function twice on the boot CPU, once with a bogus timeout
310 * value, second time for real. The other (noncalibrating) CPUs
311 * call this function only once, with the real, calibrated value.
312 *
313 * We do reads before writes even if unnecessary, to get around the
314 * P5 APIC double write bug.
315 */
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100316static void __setup_APIC_LVTT(unsigned int clocks, int oneshot, int irqen)
317{
318 unsigned int lvtt_value, tmp_value;
319
320 lvtt_value = LOCAL_TIMER_VECTOR;
321 if (!oneshot)
322 lvtt_value |= APIC_LVT_TIMER_PERIODIC;
Cyrill Gorcunovf07f4f92008-08-15 13:51:21 +0200323 if (!lapic_is_integrated())
324 lvtt_value |= SET_APIC_TIMER_BASE(APIC_TIMER_BASE_DIV);
325
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100326 if (!irqen)
327 lvtt_value |= APIC_LVT_MASKED;
328
329 apic_write(APIC_LVTT, lvtt_value);
330
331 /*
332 * Divide PICLK by 16
333 */
334 tmp_value = apic_read(APIC_TDCR);
Cyrill Gorcunovc40aaec2008-08-18 20:45:55 +0400335 apic_write(APIC_TDCR,
336 (tmp_value & ~(APIC_TDR_DIV_1 | APIC_TDR_DIV_TMBASE)) |
337 APIC_TDR_DIV_16);
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100338
339 if (!oneshot)
Cyrill Gorcunovf07f4f92008-08-15 13:51:21 +0200340 apic_write(APIC_TMICT, clocks / APIC_DIVISOR);
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100341}
342
343/*
Robert Richtera68c4392010-10-06 12:27:53 +0200344 * Setup extended LVT, AMD specific
Robert Richter7b83dae2008-01-30 13:30:40 +0100345 *
Robert Richtera68c4392010-10-06 12:27:53 +0200346 * Software should use the LVT offsets the BIOS provides. The offsets
347 * are determined by the subsystems using it like those for MCE
348 * threshold or IBS. On K8 only offset 0 (APIC500) and MCE interrupts
349 * are supported. Beginning with family 10h at least 4 offsets are
350 * available.
Robert Richter286f5712008-07-22 21:08:46 +0200351 *
Robert Richtera68c4392010-10-06 12:27:53 +0200352 * Since the offsets must be consistent for all cores, we keep track
353 * of the LVT offsets in software and reserve the offset for the same
354 * vector also to be used on other cores. An offset is freed by
355 * setting the entry to APIC_EILVT_MASKED.
356 *
357 * If the BIOS is right, there should be no conflicts. Otherwise a
358 * "[Firmware Bug]: ..." error message is generated. However, if
359 * software does not properly determines the offsets, it is not
360 * necessarily a BIOS bug.
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100361 */
Robert Richter7b83dae2008-01-30 13:30:40 +0100362
Robert Richtera68c4392010-10-06 12:27:53 +0200363static atomic_t eilvt_offsets[APIC_EILVT_NR_MAX];
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100364
Robert Richtera68c4392010-10-06 12:27:53 +0200365static inline int eilvt_entry_is_changeable(unsigned int old, unsigned int new)
366{
367 return (old & APIC_EILVT_MASKED)
368 || (new == APIC_EILVT_MASKED)
369 || ((new & ~APIC_EILVT_MASKED) == old);
370}
371
372static unsigned int reserve_eilvt_offset(int offset, unsigned int new)
373{
374 unsigned int rsvd; /* 0: uninitialized */
375
376 if (offset >= APIC_EILVT_NR_MAX)
377 return ~0;
378
379 rsvd = atomic_read(&eilvt_offsets[offset]) & ~APIC_EILVT_MASKED;
380 do {
381 if (rsvd &&
382 !eilvt_entry_is_changeable(rsvd, new))
383 /* may not change if vectors are different */
384 return rsvd;
385 rsvd = atomic_cmpxchg(&eilvt_offsets[offset], rsvd, new);
386 } while (rsvd != new);
387
388 return new;
389}
390
391/*
392 * If mask=1, the LVT entry does not generate interrupts while mask=0
393 * enables the vector. See also the BKDGs.
394 */
395
Robert Richter27afdf22010-10-06 12:27:54 +0200396int setup_APIC_eilvt(u8 offset, u8 vector, u8 msg_type, u8 mask)
Robert Richtera68c4392010-10-06 12:27:53 +0200397{
398 unsigned long reg = APIC_EILVTn(offset);
399 unsigned int new, old, reserved;
400
401 new = (mask << 16) | (msg_type << 8) | vector;
402 old = apic_read(reg);
403 reserved = reserve_eilvt_offset(offset, new);
404
405 if (reserved != new) {
Robert Richtereb48c9c2010-10-25 16:03:39 +0200406 pr_err(FW_BUG "cpu %d, try to use APIC%lX (LVT offset %d) for "
407 "vector 0x%x, but the register is already in use for "
408 "vector 0x%x on another cpu\n",
409 smp_processor_id(), reg, offset, new, reserved);
Robert Richtera68c4392010-10-06 12:27:53 +0200410 return -EINVAL;
411 }
412
413 if (!eilvt_entry_is_changeable(old, new)) {
Robert Richtereb48c9c2010-10-25 16:03:39 +0200414 pr_err(FW_BUG "cpu %d, try to use APIC%lX (LVT offset %d) for "
415 "vector 0x%x, but the register is already in use for "
416 "vector 0x%x on this cpu\n",
417 smp_processor_id(), reg, offset, new, old);
Robert Richtera68c4392010-10-06 12:27:53 +0200418 return -EBUSY;
419 }
420
421 apic_write(reg, new);
422
423 return 0;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100424}
Robert Richter27afdf22010-10-06 12:27:54 +0200425EXPORT_SYMBOL_GPL(setup_APIC_eilvt);
Robert Richter7b83dae2008-01-30 13:30:40 +0100426
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100427/*
428 * Program the next event, relative to now
429 */
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200430static int lapic_next_event(unsigned long delta,
431 struct clock_event_device *evt)
432{
433 apic_write(APIC_TMICT, delta);
434 return 0;
435}
436
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100437/*
438 * Setup the lapic timer in periodic or oneshot mode
439 */
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200440static void lapic_timer_setup(enum clock_event_mode mode,
441 struct clock_event_device *evt)
442{
443 unsigned long flags;
444 unsigned int v;
445
446 /* Lapic used as dummy for broadcast ? */
447 if (evt->features & CLOCK_EVT_FEAT_DUMMY)
448 return;
449
450 local_irq_save(flags);
451
452 switch (mode) {
453 case CLOCK_EVT_MODE_PERIODIC:
454 case CLOCK_EVT_MODE_ONESHOT:
455 __setup_APIC_LVTT(calibration_result,
456 mode != CLOCK_EVT_MODE_PERIODIC, 1);
457 break;
458 case CLOCK_EVT_MODE_UNUSED:
459 case CLOCK_EVT_MODE_SHUTDOWN:
460 v = apic_read(APIC_LVTT);
461 v |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
462 apic_write(APIC_LVTT, v);
Andreas Herrmann6f9b4102009-10-27 11:01:38 +0100463 apic_write(APIC_TMICT, 0);
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200464 break;
465 case CLOCK_EVT_MODE_RESUME:
466 /* Nothing to do here */
467 break;
468 }
469
470 local_irq_restore(flags);
471}
472
473/*
474 * Local APIC timer broadcast function
475 */
Mike Travis96289372008-12-31 18:08:46 -0800476static void lapic_timer_broadcast(const struct cpumask *mask)
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200477{
478#ifdef CONFIG_SMP
Ingo Molnardac5f412009-01-28 15:42:24 +0100479 apic->send_IPI_mask(mask, LOCAL_TIMER_VECTOR);
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200480#endif
481}
482
Henrik Kretzschmar25874a22011-03-11 08:02:36 +0100483
484/*
485 * The local apic timer can be used for any function which is CPU local.
486 */
487static struct clock_event_device lapic_clockevent = {
488 .name = "lapic",
489 .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT
490 | CLOCK_EVT_FEAT_C3STOP | CLOCK_EVT_FEAT_DUMMY,
491 .shift = 32,
492 .set_mode = lapic_timer_setup,
493 .set_next_event = lapic_next_event,
494 .broadcast = lapic_timer_broadcast,
495 .rating = 100,
496 .irq = -1,
497};
498static DEFINE_PER_CPU(struct clock_event_device, lapic_events);
499
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100500/*
Uwe Kleine-König421f91d2010-06-11 12:17:00 +0200501 * Setup the local APIC timer for this CPU. Copy the initialized values
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100502 * of the boot CPU and register the clock event in the framework.
503 */
Cyrill Gorcunovdb4b5522008-08-24 02:01:39 -0700504static void __cpuinit setup_APIC_timer(void)
Fernando Luis VazquezCao8339e9f2007-05-02 19:27:17 +0200505{
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100506 struct clock_event_device *levt = &__get_cpu_var(lapic_events);
507
Christoph Lameter349c0042011-03-12 12:50:10 +0100508 if (this_cpu_has(X86_FEATURE_ARAT)) {
Venkatesh Pallipadidb954b52009-04-06 18:51:29 -0700509 lapic_clockevent.features &= ~CLOCK_EVT_FEAT_C3STOP;
510 /* Make LAPIC timer preferrable over percpu HPET */
511 lapic_clockevent.rating = 150;
512 }
513
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100514 memcpy(levt, &lapic_clockevent, sizeof(*levt));
Rusty Russell320ab2b2008-12-13 21:20:26 +1030515 levt->cpumask = cpumask_of(smp_processor_id());
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100516
517 clockevents_register_device(levt);
Fernando Luis VazquezCao8339e9f2007-05-02 19:27:17 +0200518}
519
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700520/*
521 * In this functions we calibrate APIC bus clocks to the external timer.
522 *
523 * We want to do the calibration only once since we want to have local timer
524 * irqs syncron. CPUs connected by the same APIC bus have the very same bus
525 * frequency.
526 *
527 * This was previously done by reading the PIT/HPET and waiting for a wrap
528 * around to find out, that a tick has elapsed. I have a box, where the PIT
529 * readout is broken, so it never gets out of the wait loop again. This was
530 * also reported by others.
531 *
532 * Monitoring the jiffies value is inaccurate and the clockevents
533 * infrastructure allows us to do a simple substitution of the interrupt
534 * handler.
535 *
536 * The calibration routine also uses the pm_timer when possible, as the PIT
537 * happens to run way too slow (factor 2.3 on my VAIO CoreDuo, which goes
538 * back to normal later in the boot process).
539 */
540
541#define LAPIC_CAL_LOOPS (HZ/10)
542
543static __initdata int lapic_cal_loops = -1;
544static __initdata long lapic_cal_t1, lapic_cal_t2;
545static __initdata unsigned long long lapic_cal_tsc1, lapic_cal_tsc2;
546static __initdata unsigned long lapic_cal_pm1, lapic_cal_pm2;
547static __initdata unsigned long lapic_cal_j1, lapic_cal_j2;
548
549/*
550 * Temporary interrupt handler.
551 */
552static void __init lapic_cal_handler(struct clock_event_device *dev)
553{
554 unsigned long long tsc = 0;
555 long tapic = apic_read(APIC_TMCCT);
556 unsigned long pm = acpi_pm_read_early();
557
558 if (cpu_has_tsc)
559 rdtscll(tsc);
560
561 switch (lapic_cal_loops++) {
562 case 0:
563 lapic_cal_t1 = tapic;
564 lapic_cal_tsc1 = tsc;
565 lapic_cal_pm1 = pm;
566 lapic_cal_j1 = jiffies;
567 break;
568
569 case LAPIC_CAL_LOOPS:
570 lapic_cal_t2 = tapic;
571 lapic_cal_tsc2 = tsc;
572 if (pm < lapic_cal_pm1)
573 pm += ACPI_PM_OVRRUN;
574 lapic_cal_pm2 = pm;
575 lapic_cal_j2 = jiffies;
576 break;
577 }
578}
579
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900580static int __init
581calibrate_by_pmtimer(long deltapm, long *delta, long *deltatsc)
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400582{
583 const long pm_100ms = PMTMR_TICKS_PER_SEC / 10;
584 const long pm_thresh = pm_100ms / 100;
585 unsigned long mult;
586 u64 res;
587
588#ifndef CONFIG_X86_PM_TIMER
589 return -1;
590#endif
591
Yasuaki Ishimatsu39ba5d42009-01-28 12:52:24 +0900592 apic_printk(APIC_VERBOSE, "... PM-Timer delta = %ld\n", deltapm);
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400593
594 /* Check, if the PM timer is available */
595 if (!deltapm)
596 return -1;
597
598 mult = clocksource_hz2mult(PMTMR_TICKS_PER_SEC, 22);
599
600 if (deltapm > (pm_100ms - pm_thresh) &&
601 deltapm < (pm_100ms + pm_thresh)) {
Yasuaki Ishimatsu39ba5d42009-01-28 12:52:24 +0900602 apic_printk(APIC_VERBOSE, "... PM-Timer result ok\n");
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900603 return 0;
604 }
605
606 res = (((u64)deltapm) * mult) >> 22;
607 do_div(res, 1000000);
608 pr_warning("APIC calibration not consistent "
Yasuaki Ishimatsu39ba5d42009-01-28 12:52:24 +0900609 "with PM-Timer: %ldms instead of 100ms\n",(long)res);
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900610
611 /* Correct the lapic counter value */
612 res = (((u64)(*delta)) * pm_100ms);
613 do_div(res, deltapm);
614 pr_info("APIC delta adjusted to PM-Timer: "
615 "%lu (%ld)\n", (unsigned long)res, *delta);
616 *delta = (long)res;
617
618 /* Correct the tsc counter value */
619 if (cpu_has_tsc) {
620 res = (((u64)(*deltatsc)) * pm_100ms);
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400621 do_div(res, deltapm);
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900622 apic_printk(APIC_VERBOSE, "TSC delta adjusted to "
Frans Pop3235dc32010-02-06 18:47:17 +0100623 "PM-Timer: %lu (%ld)\n",
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900624 (unsigned long)res, *deltatsc);
625 *deltatsc = (long)res;
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400626 }
627
628 return 0;
629}
630
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700631static int __init calibrate_APIC_clock(void)
632{
633 struct clock_event_device *levt = &__get_cpu_var(lapic_events);
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700634 void (*real_handler)(struct clock_event_device *dev);
635 unsigned long deltaj;
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900636 long delta, deltatsc;
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700637 int pm_referenced = 0;
638
639 local_irq_disable();
640
641 /* Replace the global interrupt handler */
642 real_handler = global_clock_event->event_handler;
643 global_clock_event->event_handler = lapic_cal_handler;
644
645 /*
Cyrill Gorcunov81608f32008-10-10 19:00:17 +0400646 * Setup the APIC counter to maximum. There is no way the lapic
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700647 * can underflow in the 100ms detection time frame
648 */
Cyrill Gorcunov81608f32008-10-10 19:00:17 +0400649 __setup_APIC_LVTT(0xffffffff, 0, 0);
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700650
651 /* Let the interrupts run */
652 local_irq_enable();
653
654 while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
655 cpu_relax();
656
657 local_irq_disable();
658
659 /* Restore the real event handler */
660 global_clock_event->event_handler = real_handler;
661
662 /* Build delta t1-t2 as apic timer counts down */
663 delta = lapic_cal_t1 - lapic_cal_t2;
664 apic_printk(APIC_VERBOSE, "... lapic delta = %ld\n", delta);
665
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900666 deltatsc = (long)(lapic_cal_tsc2 - lapic_cal_tsc1);
667
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400668 /* we trust the PM based calibration if possible */
669 pm_referenced = !calibrate_by_pmtimer(lapic_cal_pm2 - lapic_cal_pm1,
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900670 &delta, &deltatsc);
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700671
672 /* Calculate the scaled math multiplication factor */
673 lapic_clockevent.mult = div_sc(delta, TICK_NSEC * LAPIC_CAL_LOOPS,
674 lapic_clockevent.shift);
675 lapic_clockevent.max_delta_ns =
Pierre Tardy4aed89d2011-01-06 16:23:29 +0100676 clockevent_delta2ns(0x7FFFFFFF, &lapic_clockevent);
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700677 lapic_clockevent.min_delta_ns =
678 clockevent_delta2ns(0xF, &lapic_clockevent);
679
680 calibration_result = (delta * APIC_DIVISOR) / LAPIC_CAL_LOOPS;
681
682 apic_printk(APIC_VERBOSE, "..... delta %ld\n", delta);
Thomas Gleixner411462f2009-11-16 11:52:39 +0100683 apic_printk(APIC_VERBOSE, "..... mult: %u\n", lapic_clockevent.mult);
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700684 apic_printk(APIC_VERBOSE, "..... calibration result: %u\n",
685 calibration_result);
686
687 if (cpu_has_tsc) {
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700688 apic_printk(APIC_VERBOSE, "..... CPU clock speed is "
689 "%ld.%04ld MHz.\n",
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900690 (deltatsc / LAPIC_CAL_LOOPS) / (1000000 / HZ),
691 (deltatsc / LAPIC_CAL_LOOPS) % (1000000 / HZ));
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700692 }
693
694 apic_printk(APIC_VERBOSE, "..... host bus clock speed is "
695 "%u.%04u MHz.\n",
696 calibration_result / (1000000 / HZ),
697 calibration_result % (1000000 / HZ));
698
699 /*
700 * Do a sanity check on the APIC calibration result
701 */
702 if (calibration_result < (1000000 / HZ)) {
703 local_irq_enable();
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +0100704 pr_warning("APIC frequency too slow, disabling apic timer\n");
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700705 return -1;
706 }
707
708 levt->features &= ~CLOCK_EVT_FEAT_DUMMY;
709
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400710 /*
711 * PM timer calibration failed or not turned on
712 * so lets try APIC timer based calibration
713 */
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700714 if (!pm_referenced) {
715 apic_printk(APIC_VERBOSE, "... verify APIC timer\n");
716
717 /*
718 * Setup the apic timer manually
719 */
720 levt->event_handler = lapic_cal_handler;
721 lapic_timer_setup(CLOCK_EVT_MODE_PERIODIC, levt);
722 lapic_cal_loops = -1;
723
724 /* Let the interrupts run */
725 local_irq_enable();
726
727 while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
728 cpu_relax();
729
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700730 /* Stop the lapic timer */
731 lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, levt);
732
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700733 /* Jiffies delta */
734 deltaj = lapic_cal_j2 - lapic_cal_j1;
735 apic_printk(APIC_VERBOSE, "... jiffies delta = %lu\n", deltaj);
736
737 /* Check, if the jiffies result is consistent */
738 if (deltaj >= LAPIC_CAL_LOOPS-2 && deltaj <= LAPIC_CAL_LOOPS+2)
739 apic_printk(APIC_VERBOSE, "... jiffies result ok\n");
740 else
741 levt->features |= CLOCK_EVT_FEAT_DUMMY;
742 } else
743 local_irq_enable();
744
745 if (levt->features & CLOCK_EVT_FEAT_DUMMY) {
Jaswinder Singh Rajpute423e332009-01-04 16:16:25 +0530746 pr_warning("APIC timer disabled due to verification failure\n");
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700747 return -1;
748 }
749
750 return 0;
751}
752
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +0100753/*
754 * Setup the boot APIC
755 *
756 * Calibrate and verify the result.
757 */
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100758void __init setup_boot_APIC_clock(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700759{
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100760 /*
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400761 * The local apic timer can be disabled via the kernel
762 * commandline or from the CPU detection code. Register the lapic
763 * timer as a dummy clock event source on SMP systems, so the
764 * broadcast mechanism is used. On UP systems simply ignore it.
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100765 */
766 if (disable_apic_timer) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +0100767 pr_info("Disabling APIC timer\n");
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100768 /* No broadcast on UP ! */
Thomas Gleixner9d099512008-01-30 13:33:04 +0100769 if (num_possible_cpus() > 1) {
770 lapic_clockevent.mult = 1;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100771 setup_APIC_timer();
Thomas Gleixner9d099512008-01-30 13:33:04 +0100772 }
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100773 return;
774 }
Thomas Gleixner6935d1f2007-07-21 17:10:17 +0200775
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400776 apic_printk(APIC_VERBOSE, "Using local APIC timer interrupts.\n"
777 "calibrating APIC timer ...\n");
778
Cyrill Gorcunov89b3b1f2008-07-15 21:02:54 +0400779 if (calibrate_APIC_clock()) {
Thomas Gleixnerc2b84b32008-01-30 13:33:04 +0100780 /* No broadcast on UP ! */
781 if (num_possible_cpus() > 1)
782 setup_APIC_timer();
783 return;
784 }
785
786 /*
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100787 * If nmi_watchdog is set to IO_APIC, we need the
788 * PIT/HPET going. Otherwise register lapic as a dummy
789 * device.
790 */
Don Zickus072b1982010-11-12 11:22:24 -0500791 lapic_clockevent.features &= ~CLOCK_EVT_FEAT_DUMMY;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100792
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400793 /* Setup the lapic or request the broadcast */
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100794 setup_APIC_timer();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700795}
796
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100797void __cpuinit setup_secondary_APIC_clock(void)
798{
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100799 setup_APIC_timer();
800}
801
802/*
803 * The guts of the apic timer interrupt
804 */
805static void local_apic_timer_interrupt(void)
806{
807 int cpu = smp_processor_id();
808 struct clock_event_device *evt = &per_cpu(lapic_events, cpu);
809
810 /*
811 * Normally we should not be here till LAPIC has been initialized but
812 * in some cases like kdump, its possible that there is a pending LAPIC
813 * timer interrupt from previous kernel's context and is delivered in
814 * new kernel the moment interrupts are enabled.
815 *
816 * Interrupts are enabled early and LAPIC is setup much later, hence
817 * its possible that when we get here evt->event_handler is NULL.
818 * Check for event_handler being NULL and discard the interrupt as
819 * spurious.
820 */
821 if (!evt->event_handler) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +0100822 pr_warning("Spurious LAPIC timer interrupt on cpu %d\n", cpu);
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100823 /* Switch it off */
824 lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, evt);
825 return;
826 }
827
828 /*
829 * the NMI deadlock-detector uses this.
830 */
Hiroshi Shimamoto915b0d02008-12-08 19:19:26 -0800831 inc_irq_stat(apic_timer_irqs);
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100832
833 evt->event_handler(evt);
834}
835
836/*
837 * Local APIC timer interrupt. This is the most natural way for doing
838 * local interrupts, but local timer interrupts can be emulated by
839 * broadcast interrupts too. [in case the hw doesn't support APIC timers]
840 *
841 * [ if a single-CPU system runs an SMP kernel then we call the local
842 * interrupt as well. Thus we cannot inline the local irq ... ]
843 */
Frederic Weisbeckerbcbc4f22008-12-09 23:54:20 +0100844void __irq_entry smp_apic_timer_interrupt(struct pt_regs *regs)
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100845{
846 struct pt_regs *old_regs = set_irq_regs(regs);
847
848 /*
849 * NOTE! We'd better ACK the irq immediately,
850 * because timer handling can be slow.
851 */
852 ack_APIC_irq();
853 /*
854 * update_process_times() expects us to have done irq_enter().
855 * Besides, if we don't timer interrupts ignore the global
856 * interrupt lock, which is the WrongThing (tm) to do.
857 */
858 exit_idle();
859 irq_enter();
860 local_apic_timer_interrupt();
861 irq_exit();
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400862
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100863 set_irq_regs(old_regs);
864}
865
866int setup_profiling_timer(unsigned int multiplier)
867{
868 return -EINVAL;
869}
870
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100871/*
872 * Local APIC start and shutdown
873 */
874
875/**
876 * clear_local_APIC - shutdown the local APIC
877 *
878 * This is called, when a CPU is disabled and before rebooting, so the state of
879 * the local APIC has no dangling leftovers. Also used to cleanout any BIOS
880 * leftovers during boot.
881 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700882void clear_local_APIC(void)
883{
Chuck Ebbert2584a822008-05-20 18:18:12 -0400884 int maxlvt;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100885 u32 v;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700886
Andi Kleend3432892008-01-30 13:33:17 +0100887 /* APIC hasn't been mapped yet */
Suresh Siddhafc1edaf2009-04-20 13:02:27 -0700888 if (!x2apic_mode && !apic_phys)
Andi Kleend3432892008-01-30 13:33:17 +0100889 return;
890
891 maxlvt = lapic_get_maxlvt();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700892 /*
Siddha, Suresh B704fc592006-06-26 13:59:53 +0200893 * Masking an LVT entry can trigger a local APIC error
Linus Torvalds1da177e2005-04-16 15:20:36 -0700894 * if the vector is zero. Mask LVTERR first to prevent this.
895 */
896 if (maxlvt >= 3) {
897 v = ERROR_APIC_VECTOR; /* any non-zero vector will do */
Andi Kleen11a8e772006-01-11 22:46:51 +0100898 apic_write(APIC_LVTERR, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700899 }
900 /*
901 * Careful: we have to set masks only first to deassert
902 * any level-triggered sources.
903 */
904 v = apic_read(APIC_LVTT);
Andi Kleen11a8e772006-01-11 22:46:51 +0100905 apic_write(APIC_LVTT, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700906 v = apic_read(APIC_LVT0);
Andi Kleen11a8e772006-01-11 22:46:51 +0100907 apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700908 v = apic_read(APIC_LVT1);
Andi Kleen11a8e772006-01-11 22:46:51 +0100909 apic_write(APIC_LVT1, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700910 if (maxlvt >= 4) {
911 v = apic_read(APIC_LVTPC);
Andi Kleen11a8e772006-01-11 22:46:51 +0100912 apic_write(APIC_LVTPC, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700913 }
914
Cyrill Gorcunov67640142008-08-16 23:21:50 +0400915 /* lets not touch this if we didn't frob it */
Andi Kleen4efc0672009-04-28 19:07:31 +0200916#ifdef CONFIG_X86_THERMAL_VECTOR
Cyrill Gorcunov67640142008-08-16 23:21:50 +0400917 if (maxlvt >= 5) {
918 v = apic_read(APIC_LVTTHMR);
919 apic_write(APIC_LVTTHMR, v | APIC_LVT_MASKED);
920 }
921#endif
Andi Kleen5ca86812009-02-12 13:49:37 +0100922#ifdef CONFIG_X86_MCE_INTEL
923 if (maxlvt >= 6) {
924 v = apic_read(APIC_LVTCMCI);
925 if (!(v & APIC_LVT_MASKED))
926 apic_write(APIC_LVTCMCI, v | APIC_LVT_MASKED);
927 }
928#endif
929
Linus Torvalds1da177e2005-04-16 15:20:36 -0700930 /*
931 * Clean APIC state for other OSs:
932 */
Andi Kleen11a8e772006-01-11 22:46:51 +0100933 apic_write(APIC_LVTT, APIC_LVT_MASKED);
934 apic_write(APIC_LVT0, APIC_LVT_MASKED);
935 apic_write(APIC_LVT1, APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700936 if (maxlvt >= 3)
Andi Kleen11a8e772006-01-11 22:46:51 +0100937 apic_write(APIC_LVTERR, APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700938 if (maxlvt >= 4)
Andi Kleen11a8e772006-01-11 22:46:51 +0100939 apic_write(APIC_LVTPC, APIC_LVT_MASKED);
Cyrill Gorcunov67640142008-08-16 23:21:50 +0400940
941 /* Integrated APIC (!82489DX) ? */
942 if (lapic_is_integrated()) {
943 if (maxlvt > 3)
944 /* Clear ESR due to Pentium errata 3AP and 11AP */
945 apic_write(APIC_ESR, 0);
946 apic_read(APIC_ESR);
947 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700948}
949
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100950/**
951 * disable_local_APIC - clear and disable the local APIC
952 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700953void disable_local_APIC(void)
954{
955 unsigned int value;
956
Jan Beulich4a13ad02009-01-14 12:28:51 +0000957 /* APIC hasn't been mapped yet */
Yinghai Lufd19dce2010-07-15 00:00:59 -0700958 if (!x2apic_mode && !apic_phys)
Jan Beulich4a13ad02009-01-14 12:28:51 +0000959 return;
960
Linus Torvalds1da177e2005-04-16 15:20:36 -0700961 clear_local_APIC();
962
963 /*
964 * Disable APIC (implies clearing of registers
965 * for 82489DX!).
966 */
967 value = apic_read(APIC_SPIV);
968 value &= ~APIC_SPIV_APIC_ENABLED;
Andi Kleen11a8e772006-01-11 22:46:51 +0100969 apic_write(APIC_SPIV, value);
Cyrill Gorcunov990b1832008-08-18 20:45:51 +0400970
971#ifdef CONFIG_X86_32
972 /*
973 * When LAPIC was disabled by the BIOS and enabled by the kernel,
974 * restore the disabled state.
975 */
976 if (enabled_via_apicbase) {
977 unsigned int l, h;
978
979 rdmsr(MSR_IA32_APICBASE, l, h);
980 l &= ~MSR_IA32_APICBASE_ENABLE;
981 wrmsr(MSR_IA32_APICBASE, l, h);
982 }
983#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700984}
985
Cyrill Gorcunovfe4024d2008-08-18 20:45:52 +0400986/*
987 * If Linux enabled the LAPIC against the BIOS default disable it down before
988 * re-entering the BIOS on shutdown. Otherwise the BIOS may get confused and
989 * not power-off. Additionally clear all LVT entries before disable_local_APIC
990 * for the case where Linux didn't enable the LAPIC.
991 */
Hiroshi Shimamoto9b7711f2007-10-19 18:21:11 -0700992void lapic_shutdown(void)
993{
994 unsigned long flags;
995
Cyrill Gorcunov83121362009-09-15 11:12:30 +0400996 if (!cpu_has_apic && !apic_from_smp_config())
Hiroshi Shimamoto9b7711f2007-10-19 18:21:11 -0700997 return;
998
999 local_irq_save(flags);
1000
Cyrill Gorcunovfe4024d2008-08-18 20:45:52 +04001001#ifdef CONFIG_X86_32
1002 if (!enabled_via_apicbase)
1003 clear_local_APIC();
1004 else
1005#endif
1006 disable_local_APIC();
1007
Hiroshi Shimamoto9b7711f2007-10-19 18:21:11 -07001008
1009 local_irq_restore(flags);
1010}
1011
Linus Torvalds1da177e2005-04-16 15:20:36 -07001012/*
1013 * This is to verify that we're looking at a real local APIC.
1014 * Check these against your board if the CPUs aren't getting
1015 * started for no apparent reason.
1016 */
1017int __init verify_local_APIC(void)
1018{
1019 unsigned int reg0, reg1;
1020
1021 /*
1022 * The version register is read-only in a real APIC.
1023 */
1024 reg0 = apic_read(APIC_LVR);
1025 apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg0);
1026 apic_write(APIC_LVR, reg0 ^ APIC_LVR_MASK);
1027 reg1 = apic_read(APIC_LVR);
1028 apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg1);
1029
1030 /*
1031 * The two version reads above should print the same
1032 * numbers. If the second one is different, then we
1033 * poke at a non-APIC.
1034 */
1035 if (reg1 != reg0)
1036 return 0;
1037
1038 /*
1039 * Check if the version looks reasonably.
1040 */
1041 reg1 = GET_APIC_VERSION(reg0);
1042 if (reg1 == 0x00 || reg1 == 0xff)
1043 return 0;
Thomas Gleixner37e650c2008-01-30 13:30:14 +01001044 reg1 = lapic_get_maxlvt();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001045 if (reg1 < 0x02 || reg1 == 0xff)
1046 return 0;
1047
1048 /*
1049 * The ID register is read/write in a real APIC.
1050 */
Suresh Siddha2d7a66d2008-07-11 14:24:19 -07001051 reg0 = apic_read(APIC_ID);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001052 apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg0);
Ingo Molnar5b812722009-01-28 14:59:17 +01001053 apic_write(APIC_ID, reg0 ^ apic->apic_id_mask);
Suresh Siddha2d7a66d2008-07-11 14:24:19 -07001054 reg1 = apic_read(APIC_ID);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001055 apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg1);
1056 apic_write(APIC_ID, reg0);
Ingo Molnar5b812722009-01-28 14:59:17 +01001057 if (reg1 != (reg0 ^ apic->apic_id_mask))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001058 return 0;
1059
1060 /*
1061 * The next two are just to see if we have sane values.
1062 * They're only really relevant if we're in Virtual Wire
1063 * compatibility mode, but most boxes are anymore.
1064 */
1065 reg0 = apic_read(APIC_LVT0);
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001066 apic_printk(APIC_DEBUG, "Getting LVT0: %x\n", reg0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001067 reg1 = apic_read(APIC_LVT1);
1068 apic_printk(APIC_DEBUG, "Getting LVT1: %x\n", reg1);
1069
1070 return 1;
1071}
1072
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001073/**
1074 * sync_Arb_IDs - synchronize APIC bus arbitration IDs
1075 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001076void __init sync_Arb_IDs(void)
1077{
Cyrill Gorcunov296cb952008-08-15 13:51:23 +02001078 /*
1079 * Unsupported on P4 - see Intel Dev. Manual Vol. 3, Ch. 8.6.1 And not
1080 * needed on AMD.
1081 */
1082 if (modern_apic() || boot_cpu_data.x86_vendor == X86_VENDOR_AMD)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001083 return;
1084
1085 /*
1086 * Wait for idle.
1087 */
1088 apic_wait_icr_idle();
1089
1090 apic_printk(APIC_DEBUG, "Synchronizing Arb IDs.\n");
Cyrill Gorcunov6f6da972008-08-15 23:05:19 +04001091 apic_write(APIC_ICR, APIC_DEST_ALLINC |
1092 APIC_INT_LEVELTRIG | APIC_DM_INIT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001093}
1094
Linus Torvalds1da177e2005-04-16 15:20:36 -07001095/*
1096 * An initial setup of the virtual wire mode.
1097 */
1098void __init init_bsp_APIC(void)
1099{
Andi Kleen11a8e772006-01-11 22:46:51 +01001100 unsigned int value;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001101
1102 /*
1103 * Don't do the setup now if we have a SMP BIOS as the
1104 * through-I/O-APIC virtual wire mode might be active.
1105 */
1106 if (smp_found_config || !cpu_has_apic)
1107 return;
1108
Linus Torvalds1da177e2005-04-16 15:20:36 -07001109 /*
1110 * Do not trust the local APIC being empty at bootup.
1111 */
1112 clear_local_APIC();
1113
1114 /*
1115 * Enable APIC.
1116 */
1117 value = apic_read(APIC_SPIV);
1118 value &= ~APIC_VECTOR_MASK;
1119 value |= APIC_SPIV_APIC_ENABLED;
Cyrill Gorcunov638c0412008-08-15 23:05:18 +04001120
1121#ifdef CONFIG_X86_32
1122 /* This bit is reserved on P4/Xeon and should be cleared */
1123 if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
1124 (boot_cpu_data.x86 == 15))
1125 value &= ~APIC_SPIV_FOCUS_DISABLED;
1126 else
1127#endif
1128 value |= APIC_SPIV_FOCUS_DISABLED;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001129 value |= SPURIOUS_APIC_VECTOR;
Andi Kleen11a8e772006-01-11 22:46:51 +01001130 apic_write(APIC_SPIV, value);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001131
1132 /*
1133 * Set up the virtual wire mode.
1134 */
Andi Kleen11a8e772006-01-11 22:46:51 +01001135 apic_write(APIC_LVT0, APIC_DM_EXTINT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001136 value = APIC_DM_NMI;
Cyrill Gorcunov638c0412008-08-15 23:05:18 +04001137 if (!lapic_is_integrated()) /* 82489DX */
1138 value |= APIC_LVT_LEVEL_TRIGGER;
Andi Kleen11a8e772006-01-11 22:46:51 +01001139 apic_write(APIC_LVT1, value);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001140}
1141
Cyrill Gorcunovc43da2f2008-08-18 20:45:54 +04001142static void __cpuinit lapic_setup_esr(void)
1143{
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001144 unsigned int oldvalue, value, maxlvt;
Cyrill Gorcunovc43da2f2008-08-18 20:45:54 +04001145
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001146 if (!lapic_is_integrated()) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001147 pr_info("No ESR for 82489DX.\n");
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001148 return;
Cyrill Gorcunovc43da2f2008-08-18 20:45:54 +04001149 }
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001150
Ingo Molnar08125d32009-01-28 05:08:44 +01001151 if (apic->disable_esr) {
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001152 /*
1153 * Something untraceable is creating bad interrupts on
1154 * secondary quads ... for the moment, just leave the
1155 * ESR disabled - we can't do anything useful with the
1156 * errors anyway - mbligh
1157 */
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001158 pr_info("Leaving ESR disabled.\n");
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001159 return;
1160 }
1161
1162 maxlvt = lapic_get_maxlvt();
1163 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
1164 apic_write(APIC_ESR, 0);
1165 oldvalue = apic_read(APIC_ESR);
1166
1167 /* enables sending errors */
1168 value = ERROR_APIC_VECTOR;
1169 apic_write(APIC_LVTERR, value);
1170
1171 /*
1172 * spec says clear errors after enabling vector.
1173 */
1174 if (maxlvt > 3)
1175 apic_write(APIC_ESR, 0);
1176 value = apic_read(APIC_ESR);
1177 if (value != oldvalue)
1178 apic_printk(APIC_VERBOSE, "ESR value before enabling "
1179 "vector: 0x%08x after: 0x%08x\n",
1180 oldvalue, value);
Cyrill Gorcunovc43da2f2008-08-18 20:45:54 +04001181}
1182
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001183/**
1184 * setup_local_APIC - setup the local APIC
Tejun Heo0aa002f2010-12-09 11:47:21 +01001185 *
1186 * Used to setup local APIC while initializing BSP or bringin up APs.
1187 * Always called with preemption disabled.
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001188 */
1189void __cpuinit setup_local_APIC(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001190{
Tejun Heo0aa002f2010-12-09 11:47:21 +01001191 int cpu = smp_processor_id();
Kerstin Jonsson8c3ba8d2010-05-24 12:13:15 -07001192 unsigned int value, queued;
1193 int i, j, acked = 0;
1194 unsigned long long tsc = 0, ntsc;
1195 long long max_loops = cpu_khz;
1196
1197 if (cpu_has_tsc)
1198 rdtscll(tsc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001199
Jan Beulichf1182632009-01-14 12:27:35 +00001200 if (disable_apic) {
Henrik Kretzschmar7167d082011-02-22 15:38:05 +01001201 disable_ioapic_support();
Jan Beulichf1182632009-01-14 12:27:35 +00001202 return;
1203 }
1204
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001205#ifdef CONFIG_X86_32
1206 /* Pound the ESR really hard over the head with a big hammer - mbligh */
Ingo Molnar08125d32009-01-28 05:08:44 +01001207 if (lapic_is_integrated() && apic->disable_esr) {
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001208 apic_write(APIC_ESR, 0);
1209 apic_write(APIC_ESR, 0);
1210 apic_write(APIC_ESR, 0);
1211 apic_write(APIC_ESR, 0);
1212 }
1213#endif
Ingo Molnarcdd6c482009-09-21 12:02:48 +02001214 perf_events_lapic_init();
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001215
Linus Torvalds1da177e2005-04-16 15:20:36 -07001216 /*
1217 * Double-check whether this APIC is really registered.
1218 * This is meaningless in clustered apic mode, so we skip it.
1219 */
Daniel Walkerc2777f92009-09-12 10:40:20 -07001220 BUG_ON(!apic->apic_id_registered());
Linus Torvalds1da177e2005-04-16 15:20:36 -07001221
1222 /*
1223 * Intel recommends to set DFR, LDR and TPR before enabling
1224 * an APIC. See e.g. "AP-388 82489DX User's Manual" (Intel
1225 * document number 292116). So here it goes...
1226 */
Ingo Molnara5c43292009-01-28 06:50:47 +01001227 apic->init_apic_ldr();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001228
Tejun Heo6f802c42011-01-23 14:37:31 +01001229#ifdef CONFIG_X86_32
1230 /*
Tejun Heoacb8bc02011-01-23 14:37:33 +01001231 * APIC LDR is initialized. If logical_apicid mapping was
1232 * initialized during get_smp_config(), make sure it matches the
1233 * actual value.
Tejun Heo6f802c42011-01-23 14:37:31 +01001234 */
Tejun Heoacb8bc02011-01-23 14:37:33 +01001235 i = early_per_cpu(x86_cpu_to_logical_apicid, cpu);
1236 WARN_ON(i != BAD_APICID && i != logical_smp_processor_id());
1237 /* always use the value from LDR */
Tejun Heo6f802c42011-01-23 14:37:31 +01001238 early_per_cpu(x86_cpu_to_logical_apicid, cpu) =
1239 logical_smp_processor_id();
Tejun Heoc4b90c12011-05-02 14:18:52 +02001240
1241 /*
1242 * Some NUMA implementations (NUMAQ) don't initialize apicid to
1243 * node mapping during NUMA init. Now that logical apicid is
1244 * guaranteed to be known, give it another chance. This is already
1245 * a bit too late - percpu allocation has already happened without
1246 * proper NUMA affinity.
1247 */
1248 set_apicid_to_node(early_per_cpu(x86_cpu_to_apicid, cpu),
1249 apic->x86_32_numa_cpu_node(cpu));
Tejun Heo6f802c42011-01-23 14:37:31 +01001250#endif
1251
Linus Torvalds1da177e2005-04-16 15:20:36 -07001252 /*
1253 * Set Task Priority to 'accept all'. We never change this
1254 * later on.
1255 */
1256 value = apic_read(APIC_TASKPRI);
1257 value &= ~APIC_TPRI_MASK;
Andi Kleen11a8e772006-01-11 22:46:51 +01001258 apic_write(APIC_TASKPRI, value);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001259
1260 /*
Vivek Goyalda7ed9f2006-03-25 16:31:16 +01001261 * After a crash, we no longer service the interrupts and a pending
1262 * interrupt from previous kernel might still have ISR bit set.
1263 *
1264 * Most probably by now CPU has serviced that pending interrupt and
1265 * it might not have done the ack_APIC_irq() because it thought,
1266 * interrupt came from i8259 as ExtInt. LAPIC did not get EOI so it
1267 * does not clear the ISR bit and cpu thinks it has already serivced
1268 * the interrupt. Hence a vector might get locked. It was noticed
1269 * for timer irq (vector 0x31). Issue an extra EOI to clear ISR.
1270 */
Kerstin Jonsson8c3ba8d2010-05-24 12:13:15 -07001271 do {
1272 queued = 0;
1273 for (i = APIC_ISR_NR - 1; i >= 0; i--)
1274 queued |= apic_read(APIC_IRR + i*0x10);
1275
1276 for (i = APIC_ISR_NR - 1; i >= 0; i--) {
1277 value = apic_read(APIC_ISR + i*0x10);
1278 for (j = 31; j >= 0; j--) {
1279 if (value & (1<<j)) {
1280 ack_APIC_irq();
1281 acked++;
1282 }
1283 }
Vivek Goyalda7ed9f2006-03-25 16:31:16 +01001284 }
Kerstin Jonsson8c3ba8d2010-05-24 12:13:15 -07001285 if (acked > 256) {
1286 printk(KERN_ERR "LAPIC pending interrupts after %d EOI\n",
1287 acked);
1288 break;
1289 }
1290 if (cpu_has_tsc) {
1291 rdtscll(ntsc);
1292 max_loops = (cpu_khz << 10) - (ntsc - tsc);
1293 } else
1294 max_loops--;
1295 } while (queued && max_loops > 0);
1296 WARN_ON(max_loops <= 0);
Vivek Goyalda7ed9f2006-03-25 16:31:16 +01001297
1298 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001299 * Now that we are all set up, enable the APIC
1300 */
1301 value = apic_read(APIC_SPIV);
1302 value &= ~APIC_VECTOR_MASK;
1303 /*
1304 * Enable APIC
1305 */
1306 value |= APIC_SPIV_APIC_ENABLED;
1307
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001308#ifdef CONFIG_X86_32
1309 /*
1310 * Some unknown Intel IO/APIC (or APIC) errata is biting us with
1311 * certain networking cards. If high frequency interrupts are
1312 * happening on a particular IOAPIC pin, plus the IOAPIC routing
1313 * entry is masked/unmasked at a high rate as well then sooner or
1314 * later IOAPIC line gets 'stuck', no more interrupts are received
1315 * from the device. If focus CPU is disabled then the hang goes
1316 * away, oh well :-(
1317 *
1318 * [ This bug can be reproduced easily with a level-triggered
1319 * PCI Ne2000 networking cards and PII/PIII processors, dual
1320 * BX chipset. ]
1321 */
1322 /*
1323 * Actually disabling the focus CPU check just makes the hang less
1324 * frequent as it makes the interrupt distributon model be more
1325 * like LRU than MRU (the short-term load is more even across CPUs).
1326 * See also the comment in end_level_ioapic_irq(). --macro
1327 */
1328
1329 /*
1330 * - enable focus processor (bit==0)
1331 * - 64bit mode always use processor focus
1332 * so no need to set it
1333 */
1334 value &= ~APIC_SPIV_FOCUS_DISABLED;
1335#endif
Andi Kleen3f14c742006-09-26 10:52:29 +02001336
Linus Torvalds1da177e2005-04-16 15:20:36 -07001337 /*
1338 * Set spurious IRQ vector
1339 */
1340 value |= SPURIOUS_APIC_VECTOR;
Andi Kleen11a8e772006-01-11 22:46:51 +01001341 apic_write(APIC_SPIV, value);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001342
1343 /*
1344 * Set up LVT0, LVT1:
1345 *
1346 * set up through-local-APIC on the BP's LINT0. This is not
1347 * strictly necessary in pure symmetric-IO mode, but sometimes
1348 * we delegate interrupts to the 8259A.
1349 */
1350 /*
1351 * TODO: set up through-local-APIC from through-I/O-APIC? --macro
1352 */
1353 value = apic_read(APIC_LVT0) & APIC_LVT_MASKED;
Tejun Heo0aa002f2010-12-09 11:47:21 +01001354 if (!cpu && (pic_mode || !value)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001355 value = APIC_DM_EXTINT;
Tejun Heo0aa002f2010-12-09 11:47:21 +01001356 apic_printk(APIC_VERBOSE, "enabled ExtINT on CPU#%d\n", cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001357 } else {
1358 value = APIC_DM_EXTINT | APIC_LVT_MASKED;
Tejun Heo0aa002f2010-12-09 11:47:21 +01001359 apic_printk(APIC_VERBOSE, "masked ExtINT on CPU#%d\n", cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001360 }
Andi Kleen11a8e772006-01-11 22:46:51 +01001361 apic_write(APIC_LVT0, value);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001362
1363 /*
1364 * only the BP should see the LINT1 NMI signal, obviously.
1365 */
Tejun Heo0aa002f2010-12-09 11:47:21 +01001366 if (!cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001367 value = APIC_DM_NMI;
1368 else
1369 value = APIC_DM_NMI | APIC_LVT_MASKED;
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001370 if (!lapic_is_integrated()) /* 82489DX */
1371 value |= APIC_LVT_LEVEL_TRIGGER;
Andi Kleen11a8e772006-01-11 22:46:51 +01001372 apic_write(APIC_LVT1, value);
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001373
Andi Kleenbe71b852009-02-12 13:49:38 +01001374#ifdef CONFIG_X86_MCE_INTEL
1375 /* Recheck CMCI information after local APIC is up on CPU #0 */
Tejun Heo0aa002f2010-12-09 11:47:21 +01001376 if (!cpu)
Andi Kleenbe71b852009-02-12 13:49:38 +01001377 cmci_recheck();
1378#endif
Andi Kleen739f33b2008-01-30 13:30:40 +01001379}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001380
Andi Kleen739f33b2008-01-30 13:30:40 +01001381void __cpuinit end_local_APIC_setup(void)
1382{
1383 lapic_setup_esr();
Cyrill Gorcunovfa6b95f2008-08-18 20:45:58 +04001384
1385#ifdef CONFIG_X86_32
Cyrill Gorcunov1b4ee4e2008-08-18 23:12:33 +04001386 {
1387 unsigned int value;
1388 /* Disable the local apic timer */
1389 value = apic_read(APIC_LVTT);
1390 value |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
1391 apic_write(APIC_LVTT, value);
1392 }
Cyrill Gorcunovfa6b95f2008-08-18 20:45:58 +04001393#endif
1394
Linus Torvalds1da177e2005-04-16 15:20:36 -07001395 apic_pm_activate();
Jan Beulich2fb270f2011-02-09 08:21:02 +00001396}
1397
1398void __init bsp_end_local_APIC_setup(void)
1399{
1400 end_local_APIC_setup();
Kenji Kaneshige7f7fbf42010-11-30 22:22:28 -08001401
1402 /*
1403 * Now that local APIC setup is completed for BP, configure the fault
1404 * handling for interrupt remapping.
1405 */
Jan Beulich2fb270f2011-02-09 08:21:02 +00001406 if (intr_remapping_enabled)
Kenji Kaneshige7f7fbf42010-11-30 22:22:28 -08001407 enable_drhd_fault_handling();
1408
Linus Torvalds1da177e2005-04-16 15:20:36 -07001409}
1410
Yinghai Lu06cd9a72009-02-16 17:29:58 -08001411#ifdef CONFIG_X86_X2APIC
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001412void check_x2apic(void)
1413{
Suresh Siddhaef1f87a2009-02-21 14:23:21 -08001414 if (x2apic_enabled()) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001415 pr_info("x2apic enabled by BIOS, switching to x2apic ops\n");
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07001416 x2apic_preenabled = x2apic_mode = 1;
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001417 }
1418}
1419
1420void enable_x2apic(void)
1421{
1422 int msr, msr2;
1423
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07001424 if (!x2apic_mode)
Yinghai Lu06cd9a72009-02-16 17:29:58 -08001425 return;
1426
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001427 rdmsr(MSR_IA32_APICBASE, msr, msr2);
1428 if (!(msr & X2APIC_ENABLE)) {
Mike Travis450b1e82009-12-11 08:08:50 -08001429 printk_once(KERN_INFO "Enabling x2apic\n");
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001430 wrmsr(MSR_IA32_APICBASE, msr | X2APIC_ENABLE, 0);
1431 }
1432}
Weidong Han93758232009-04-17 16:42:14 +08001433#endif /* CONFIG_X86_X2APIC */
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001434
Gleb Natapovce69a782009-07-20 15:24:17 +03001435int __init enable_IR(void)
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001436{
1437#ifdef CONFIG_INTR_REMAP
Weidong Han93758232009-04-17 16:42:14 +08001438 if (!intr_remapping_supported()) {
1439 pr_debug("intr-remapping not supported\n");
Gleb Natapovce69a782009-07-20 15:24:17 +03001440 return 0;
Weidong Han93758232009-04-17 16:42:14 +08001441 }
1442
Weidong Han93758232009-04-17 16:42:14 +08001443 if (!x2apic_preenabled && skip_ioapic_setup) {
1444 pr_info("Skipped enabling intr-remap because of skipping "
1445 "io-apic setup\n");
Gleb Natapovce69a782009-07-20 15:24:17 +03001446 return 0;
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001447 }
1448
Gleb Natapovce69a782009-07-20 15:24:17 +03001449 if (enable_intr_remapping(x2apic_supported()))
1450 return 0;
1451
1452 pr_info("Enabled Interrupt-remapping\n");
1453
1454 return 1;
1455
1456#endif
1457 return 0;
1458}
1459
1460void __init enable_IR_x2apic(void)
1461{
1462 unsigned long flags;
Henrik Kretzschmar7d0f1922011-02-22 15:38:06 +01001463 struct IO_APIC_route_entry **ioapic_entries;
Gleb Natapovce69a782009-07-20 15:24:17 +03001464 int ret, x2apic_enabled = 0;
Yinghai Lue6707612009-11-21 00:23:37 -08001465 int dmar_table_init_ret;
Yinghai Lub7f42ab2009-08-17 11:19:40 -07001466
Yinghai Lub7f42ab2009-08-17 11:19:40 -07001467 dmar_table_init_ret = dmar_table_init();
Yinghai Lue6707612009-11-21 00:23:37 -08001468 if (dmar_table_init_ret && !x2apic_supported())
1469 return;
Gleb Natapovce69a782009-07-20 15:24:17 +03001470
Fenghua Yub24696b2009-03-27 14:22:44 -07001471 ioapic_entries = alloc_ioapic_entries();
1472 if (!ioapic_entries) {
Gleb Natapovce69a782009-07-20 15:24:17 +03001473 pr_err("Allocate ioapic_entries failed\n");
1474 goto out;
Fenghua Yub24696b2009-03-27 14:22:44 -07001475 }
1476
1477 ret = save_IO_APIC_setup(ioapic_entries);
Cyrill Gorcunov5ffa4eb2008-09-18 23:37:57 +04001478 if (ret) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001479 pr_info("Saving IO-APIC state failed: %d\n", ret);
Gleb Natapovce69a782009-07-20 15:24:17 +03001480 goto out;
Cyrill Gorcunov5ffa4eb2008-09-18 23:37:57 +04001481 }
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001482
Suresh Siddha05c3dc22009-03-16 17:05:03 -07001483 local_irq_save(flags);
Jacob Panb81bb372009-11-09 11:27:04 -08001484 legacy_pic->mask_all();
Gleb Natapovce69a782009-07-20 15:24:17 +03001485 mask_IO_APIC_setup(ioapic_entries);
Suresh Siddha05c3dc22009-03-16 17:05:03 -07001486
Yinghai Lub7f42ab2009-08-17 11:19:40 -07001487 if (dmar_table_init_ret)
1488 ret = 0;
1489 else
1490 ret = enable_IR();
1491
Gleb Natapovce69a782009-07-20 15:24:17 +03001492 if (!ret) {
1493 /* IR is required if there is APIC ID > 255 even when running
1494 * under KVM
1495 */
Sheng Yang2904ed82010-12-21 14:18:48 +08001496 if (max_physical_apicid > 255 ||
1497 !hypervisor_x2apic_available())
Gleb Natapovce69a782009-07-20 15:24:17 +03001498 goto nox2apic;
1499 /*
1500 * without IR all CPUs can be addressed by IOAPIC/MSI
1501 * only in physical mode
1502 */
1503 x2apic_force_phys();
1504 }
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001505
Gleb Natapovce69a782009-07-20 15:24:17 +03001506 x2apic_enabled = 1;
Weidong Han93758232009-04-17 16:42:14 +08001507
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07001508 if (x2apic_supported() && !x2apic_mode) {
1509 x2apic_mode = 1;
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001510 enable_x2apic();
Weidong Han93758232009-04-17 16:42:14 +08001511 pr_info("Enabled x2apic\n");
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001512 }
Cyrill Gorcunov5ffa4eb2008-09-18 23:37:57 +04001513
Gleb Natapovce69a782009-07-20 15:24:17 +03001514nox2apic:
1515 if (!ret) /* IR enabling failed */
Fenghua Yub24696b2009-03-27 14:22:44 -07001516 restore_IO_APIC_setup(ioapic_entries);
Jacob Panb81bb372009-11-09 11:27:04 -08001517 legacy_pic->restore_mask();
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001518 local_irq_restore(flags);
1519
Gleb Natapovce69a782009-07-20 15:24:17 +03001520out:
Fenghua Yub24696b2009-03-27 14:22:44 -07001521 if (ioapic_entries)
1522 free_ioapic_entries(ioapic_entries);
Weidong Han93758232009-04-17 16:42:14 +08001523
Gleb Natapovce69a782009-07-20 15:24:17 +03001524 if (x2apic_enabled)
Weidong Han93758232009-04-17 16:42:14 +08001525 return;
1526
Weidong Han93758232009-04-17 16:42:14 +08001527 if (x2apic_preenabled)
Gleb Natapovce69a782009-07-20 15:24:17 +03001528 panic("x2apic: enabled by BIOS but kernel init failed.");
Weidong Han93758232009-04-17 16:42:14 +08001529 else if (cpu_has_x2apic)
Gleb Natapovce69a782009-07-20 15:24:17 +03001530 pr_info("Not enabling x2apic, Intr-remapping init failed.\n");
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001531}
Weidong Han93758232009-04-17 16:42:14 +08001532
Yinghai Lube7a6562008-08-24 02:01:51 -07001533#ifdef CONFIG_X86_64
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001534/*
1535 * Detect and enable local APICs on non-SMP boards.
1536 * Original code written by Keir Fraser.
1537 * On AMD64 we trust the BIOS - if it says no APIC it is likely
1538 * not correctly set up (usually the APIC timer won't work etc.)
1539 */
1540static int __init detect_init_APIC(void)
1541{
1542 if (!cpu_has_apic) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001543 pr_info("No local APIC present\n");
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001544 return -1;
1545 }
1546
1547 mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001548 return 0;
1549}
Yinghai Lube7a6562008-08-24 02:01:51 -07001550#else
Thomas Gleixner5a7ae782010-10-19 10:46:28 -07001551
Henrik Kretzschmar25874a22011-03-11 08:02:36 +01001552static int __init apic_verify(void)
Thomas Gleixner5a7ae782010-10-19 10:46:28 -07001553{
1554 u32 features, h, l;
1555
1556 /*
1557 * The APIC feature bit should now be enabled
1558 * in `cpuid'
1559 */
1560 features = cpuid_edx(1);
1561 if (!(features & (1 << X86_FEATURE_APIC))) {
1562 pr_warning("Could not enable APIC!\n");
1563 return -1;
1564 }
1565 set_cpu_cap(&boot_cpu_data, X86_FEATURE_APIC);
1566 mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
1567
1568 /* The BIOS may have set up the APIC at some other address */
1569 rdmsr(MSR_IA32_APICBASE, l, h);
1570 if (l & MSR_IA32_APICBASE_ENABLE)
1571 mp_lapic_addr = l & MSR_IA32_APICBASE_BASE;
1572
1573 pr_info("Found and enabled local APIC!\n");
1574 return 0;
1575}
1576
Henrik Kretzschmar25874a22011-03-11 08:02:36 +01001577int __init apic_force_enable(unsigned long addr)
Thomas Gleixner5a7ae782010-10-19 10:46:28 -07001578{
1579 u32 h, l;
1580
1581 if (disable_apic)
1582 return -1;
1583
1584 /*
1585 * Some BIOSes disable the local APIC in the APIC_BASE
1586 * MSR. This can only be done in software for Intel P6 or later
1587 * and AMD K7 (Model > 1) or later.
1588 */
1589 rdmsr(MSR_IA32_APICBASE, l, h);
1590 if (!(l & MSR_IA32_APICBASE_ENABLE)) {
1591 pr_info("Local APIC disabled by BIOS -- reenabling.\n");
1592 l &= ~MSR_IA32_APICBASE_BASE;
Thomas Gleixnera906fda2011-02-25 16:09:31 +01001593 l |= MSR_IA32_APICBASE_ENABLE | addr;
Thomas Gleixner5a7ae782010-10-19 10:46:28 -07001594 wrmsr(MSR_IA32_APICBASE, l, h);
1595 enabled_via_apicbase = 1;
1596 }
1597 return apic_verify();
1598}
1599
Yinghai Lube7a6562008-08-24 02:01:51 -07001600/*
1601 * Detect and initialize APIC
1602 */
1603static int __init detect_init_APIC(void)
1604{
Yinghai Lube7a6562008-08-24 02:01:51 -07001605 /* Disabled by kernel option? */
1606 if (disable_apic)
1607 return -1;
1608
1609 switch (boot_cpu_data.x86_vendor) {
1610 case X86_VENDOR_AMD:
1611 if ((boot_cpu_data.x86 == 6 && boot_cpu_data.x86_model > 1) ||
Borislav Petkov85877062009-02-03 16:24:22 +01001612 (boot_cpu_data.x86 >= 15))
Yinghai Lube7a6562008-08-24 02:01:51 -07001613 break;
1614 goto no_apic;
1615 case X86_VENDOR_INTEL:
1616 if (boot_cpu_data.x86 == 6 || boot_cpu_data.x86 == 15 ||
1617 (boot_cpu_data.x86 == 5 && cpu_has_apic))
1618 break;
1619 goto no_apic;
1620 default:
1621 goto no_apic;
1622 }
1623
1624 if (!cpu_has_apic) {
1625 /*
1626 * Over-ride BIOS and try to enable the local APIC only if
1627 * "lapic" specified.
1628 */
1629 if (!force_enable_local_apic) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001630 pr_info("Local APIC disabled by BIOS -- "
1631 "you can enable it with \"lapic\"\n");
Yinghai Lube7a6562008-08-24 02:01:51 -07001632 return -1;
1633 }
Thomas Gleixnera906fda2011-02-25 16:09:31 +01001634 if (apic_force_enable(APIC_DEFAULT_PHYS_BASE))
Thomas Gleixner5a7ae782010-10-19 10:46:28 -07001635 return -1;
1636 } else {
1637 if (apic_verify())
1638 return -1;
Yinghai Lube7a6562008-08-24 02:01:51 -07001639 }
Yinghai Lube7a6562008-08-24 02:01:51 -07001640
1641 apic_pm_activate();
1642
1643 return 0;
1644
1645no_apic:
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001646 pr_info("No local APIC present or hardware disabled\n");
Yinghai Lube7a6562008-08-24 02:01:51 -07001647 return -1;
1648}
1649#endif
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001650
1651/**
1652 * init_apic_mappings - initialize APIC mappings
1653 */
1654void __init init_apic_mappings(void)
1655{
Yinghai Lu4401da62009-05-02 10:40:57 -07001656 unsigned int new_apicid;
1657
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07001658 if (x2apic_mode) {
Yinghai Lu4c9961d2008-07-11 18:44:16 -07001659 boot_cpu_physical_apicid = read_apic_id();
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001660 return;
1661 }
1662
Yinghai Lu4797f6b2009-05-02 10:40:57 -07001663 /* If no local APIC can be found return early */
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001664 if (!smp_found_config && detect_init_APIC()) {
Yinghai Lu4797f6b2009-05-02 10:40:57 -07001665 /* lets NOP'ify apic operations */
Cyrill Gorcunovcec6be62009-05-11 17:41:40 +04001666 pr_info("APIC: disable apic facility\n");
1667 apic_disable();
Yinghai Lu4797f6b2009-05-02 10:40:57 -07001668 } else {
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001669 apic_phys = mp_lapic_addr;
1670
Yinghai Lu4797f6b2009-05-02 10:40:57 -07001671 /*
1672 * acpi lapic path already maps that address in
1673 * acpi_register_lapic_address()
1674 */
Eric W. Biederman5989cd62010-08-04 13:30:27 -07001675 if (!acpi_lapic && !smp_found_config)
Yinghai Lu326a2e62010-12-07 00:55:38 -08001676 register_lapic_address(apic_phys);
Cyrill Gorcunovcec6be62009-05-11 17:41:40 +04001677 }
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001678
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001679 /*
1680 * Fetch the APIC ID of the BSP in case we have a
1681 * default configuration (or the MP table is broken).
1682 */
Yinghai Lu4401da62009-05-02 10:40:57 -07001683 new_apicid = read_apic_id();
1684 if (boot_cpu_physical_apicid != new_apicid) {
1685 boot_cpu_physical_apicid = new_apicid;
Cyrill Gorcunov103428e2009-06-07 16:48:40 +04001686 /*
1687 * yeah -- we lie about apic_version
1688 * in case if apic was disabled via boot option
1689 * but it's not a problem for SMP compiled kernel
1690 * since smp_sanity_check is prepared for such a case
1691 * and disable smp mode
1692 */
Yinghai Lu4401da62009-05-02 10:40:57 -07001693 apic_version[new_apicid] =
1694 GET_APIC_VERSION(apic_read(APIC_LVR));
Cyrill Gorcunov08306ce2009-04-12 20:47:41 +04001695 }
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001696}
1697
Yinghai Luc0104d32010-12-07 00:55:17 -08001698void __init register_lapic_address(unsigned long address)
1699{
1700 mp_lapic_addr = address;
1701
Yinghai Lu04501932010-12-07 00:55:56 -08001702 if (!x2apic_mode) {
1703 set_fixmap_nocache(FIX_APIC_BASE, address);
1704 apic_printk(APIC_VERBOSE, "mapped APIC to %16lx (%16lx)\n",
1705 APIC_BASE, mp_lapic_addr);
1706 }
Yinghai Luc0104d32010-12-07 00:55:17 -08001707 if (boot_cpu_physical_apicid == -1U) {
1708 boot_cpu_physical_apicid = read_apic_id();
1709 apic_version[boot_cpu_physical_apicid] =
1710 GET_APIC_VERSION(apic_read(APIC_LVR));
1711 }
1712}
1713
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001714/*
1715 * This initializes the IO-APIC and APIC hardware if this is
1716 * a UP kernel.
1717 */
Yinghai Lu56d91f12010-12-16 19:09:24 -08001718int apic_version[MAX_LOCAL_APIC];
Cyrill Gorcunov1b313f42008-08-18 20:45:57 +04001719
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001720int __init APIC_init_uniprocessor(void)
1721{
1722 if (disable_apic) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001723 pr_info("Apic disabled\n");
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001724 return -1;
1725 }
Jan Beulichf1182632009-01-14 12:27:35 +00001726#ifdef CONFIG_X86_64
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001727 if (!cpu_has_apic) {
1728 disable_apic = 1;
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001729 pr_info("Apic disabled by BIOS\n");
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001730 return -1;
1731 }
Yinghai Lufa2bd352008-08-24 02:01:50 -07001732#else
1733 if (!smp_found_config && !cpu_has_apic)
1734 return -1;
1735
1736 /*
1737 * Complain if the BIOS pretends there is one.
1738 */
1739 if (!cpu_has_apic &&
1740 APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001741 pr_err("BIOS bug, local APIC 0x%x not detected!...\n",
1742 boot_cpu_physical_apicid);
Yinghai Lufa2bd352008-08-24 02:01:50 -07001743 return -1;
1744 }
1745#endif
1746
Ingo Molnar72ce0162009-01-28 06:50:47 +01001747 default_setup_apic_routing();
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001748
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001749 verify_local_APIC();
Glauber Costab5841762008-05-28 13:38:28 -03001750 connect_bsp_APIC();
1751
Yinghai Lufa2bd352008-08-24 02:01:50 -07001752#ifdef CONFIG_X86_64
Glauber de Oliveira Costac70dcb72008-03-19 14:25:58 -03001753 apic_write(APIC_ID, SET_APIC_ID(boot_cpu_physical_apicid));
Yinghai Lufa2bd352008-08-24 02:01:50 -07001754#else
1755 /*
1756 * Hack: In case of kdump, after a crash, kernel might be booting
1757 * on a cpu with non-zero lapic id. But boot_cpu_physical_apicid
1758 * might be zero if read from MP tables. Get it from LAPIC.
1759 */
1760# ifdef CONFIG_CRASH_DUMP
1761 boot_cpu_physical_apicid = read_apic_id();
1762# endif
1763#endif
1764 physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001765 setup_local_APIC();
1766
Yinghai Lu88d0f552009-02-14 23:57:28 -08001767#ifdef CONFIG_X86_IO_APIC
Andi Kleen739f33b2008-01-30 13:30:40 +01001768 /*
1769 * Now enable IO-APICs, actually call clear_IO_APIC
Yinghai Lu98c061b2009-02-16 00:00:50 -08001770 * We need clear_IO_APIC before enabling error vector
Andi Kleen739f33b2008-01-30 13:30:40 +01001771 */
1772 if (!skip_ioapic_setup && nr_ioapics)
1773 enable_IO_APIC();
Yinghai Lufa2bd352008-08-24 02:01:50 -07001774#endif
Andi Kleen739f33b2008-01-30 13:30:40 +01001775
Jan Beulich2fb270f2011-02-09 08:21:02 +00001776 bsp_end_local_APIC_setup();
Andi Kleen739f33b2008-01-30 13:30:40 +01001777
Yinghai Lufa2bd352008-08-24 02:01:50 -07001778#ifdef CONFIG_X86_IO_APIC
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001779 if (smp_found_config && !skip_ioapic_setup && nr_ioapics)
1780 setup_IO_APIC();
Yinghai Lu98c061b2009-02-16 00:00:50 -08001781 else {
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001782 nr_ioapics = 0;
Yinghai Lu98c061b2009-02-16 00:00:50 -08001783 }
Yinghai Lufa2bd352008-08-24 02:01:50 -07001784#endif
1785
Thomas Gleixner736deca2009-08-19 12:35:53 +02001786 x86_init.timers.setup_percpu_clockev();
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001787 return 0;
1788}
1789
1790/*
1791 * Local APIC interrupts
1792 */
1793
1794/*
1795 * This interrupt should _never_ happen with our APIC/SMP architecture
1796 */
Yinghai Ludc1528d2008-08-24 02:01:53 -07001797void smp_spurious_interrupt(struct pt_regs *regs)
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001798{
Yinghai Ludc1528d2008-08-24 02:01:53 -07001799 u32 v;
1800
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001801 exit_idle();
1802 irq_enter();
1803 /*
1804 * Check if this really is a spurious interrupt and ACK it
1805 * if it is a vectored one. Just in case...
1806 * Spurious interrupts should not be ACKed.
1807 */
1808 v = apic_read(APIC_ISR + ((SPURIOUS_APIC_VECTOR & ~0x1f) >> 1));
1809 if (v & (1 << (SPURIOUS_APIC_VECTOR & 0x1f)))
1810 ack_APIC_irq();
1811
Hiroshi Shimamoto915b0d02008-12-08 19:19:26 -08001812 inc_irq_stat(irq_spurious_count);
1813
Yinghai Ludc1528d2008-08-24 02:01:53 -07001814 /* see sw-dev-man vol 3, chapter 7.4.13.5 */
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001815 pr_info("spurious APIC interrupt on CPU#%d, "
1816 "should never happen.\n", smp_processor_id());
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001817 irq_exit();
1818}
1819
1820/*
1821 * This interrupt should never happen with our APIC/SMP architecture
1822 */
Yinghai Ludc1528d2008-08-24 02:01:53 -07001823void smp_error_interrupt(struct pt_regs *regs)
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001824{
Yinghai Ludc1528d2008-08-24 02:01:53 -07001825 u32 v, v1;
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001826
1827 exit_idle();
1828 irq_enter();
1829 /* First tickle the hardware, only then report what went on. -- REW */
1830 v = apic_read(APIC_ESR);
1831 apic_write(APIC_ESR, 0);
1832 v1 = apic_read(APIC_ESR);
1833 ack_APIC_irq();
1834 atomic_inc(&irq_err_count);
1835
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001836 /*
1837 * Here is what the APIC error bits mean:
1838 * 0: Send CS error
1839 * 1: Receive CS error
1840 * 2: Send accept error
1841 * 3: Receive accept error
1842 * 4: Reserved
1843 * 5: Send illegal vector
1844 * 6: Received illegal vector
1845 * 7: Illegal register address
1846 */
1847 pr_debug("APIC error on CPU%d: %02x(%02x)\n",
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001848 smp_processor_id(), v , v1);
1849 irq_exit();
1850}
1851
Glauber Costab5841762008-05-28 13:38:28 -03001852/**
Cyrill Gorcunov36c9d672008-08-18 20:45:53 +04001853 * connect_bsp_APIC - attach the APIC to the interrupt system
1854 */
Glauber Costab5841762008-05-28 13:38:28 -03001855void __init connect_bsp_APIC(void)
1856{
Cyrill Gorcunov36c9d672008-08-18 20:45:53 +04001857#ifdef CONFIG_X86_32
1858 if (pic_mode) {
1859 /*
1860 * Do not trust the local APIC being empty at bootup.
1861 */
1862 clear_local_APIC();
1863 /*
1864 * PIC mode, enable APIC mode in the IMCR, i.e. connect BSP's
1865 * local APIC to INT and NMI lines.
1866 */
1867 apic_printk(APIC_VERBOSE, "leaving PIC mode, "
1868 "enabling APIC mode.\n");
Cyrill Gorcunovc0eaa452009-04-12 20:47:40 +04001869 imcr_pic_to_apic();
Cyrill Gorcunov36c9d672008-08-18 20:45:53 +04001870 }
1871#endif
Ingo Molnar49040332009-01-28 12:43:18 +01001872 if (apic->enable_apic_mode)
1873 apic->enable_apic_mode();
Glauber Costab5841762008-05-28 13:38:28 -03001874}
1875
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +04001876/**
1877 * disconnect_bsp_APIC - detach the APIC from the interrupt system
1878 * @virt_wire_setup: indicates, whether virtual wire mode is selected
1879 *
1880 * Virtual wire mode is necessary to deliver legacy interrupts even when the
1881 * APIC is disabled.
1882 */
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001883void disconnect_bsp_APIC(int virt_wire_setup)
1884{
Cyrill Gorcunov1b4ee4e2008-08-18 23:12:33 +04001885 unsigned int value;
1886
Cyrill Gorcunovc177b0b2008-08-18 20:45:56 +04001887#ifdef CONFIG_X86_32
1888 if (pic_mode) {
1889 /*
1890 * Put the board back into PIC mode (has an effect only on
1891 * certain older boards). Note that APIC interrupts, including
1892 * IPIs, won't work beyond this point! The only exception are
1893 * INIT IPIs.
1894 */
1895 apic_printk(APIC_VERBOSE, "disabling APIC mode, "
1896 "entering PIC mode.\n");
Cyrill Gorcunovc0eaa452009-04-12 20:47:40 +04001897 imcr_apic_to_pic();
Cyrill Gorcunovc177b0b2008-08-18 20:45:56 +04001898 return;
1899 }
1900#endif
1901
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001902 /* Go back to Virtual Wire compatibility mode */
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001903
1904 /* For the spurious interrupt use vector F, and enable it */
1905 value = apic_read(APIC_SPIV);
1906 value &= ~APIC_VECTOR_MASK;
1907 value |= APIC_SPIV_APIC_ENABLED;
1908 value |= 0xf;
1909 apic_write(APIC_SPIV, value);
1910
1911 if (!virt_wire_setup) {
1912 /*
1913 * For LVT0 make it edge triggered, active high,
1914 * external and enabled
1915 */
1916 value = apic_read(APIC_LVT0);
1917 value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
1918 APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
1919 APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
1920 value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
1921 value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_EXTINT);
1922 apic_write(APIC_LVT0, value);
1923 } else {
1924 /* Disable LVT0 */
1925 apic_write(APIC_LVT0, APIC_LVT_MASKED);
1926 }
1927
Cyrill Gorcunovc177b0b2008-08-18 20:45:56 +04001928 /*
1929 * For LVT1 make it edge triggered, active high,
1930 * nmi and enabled
1931 */
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001932 value = apic_read(APIC_LVT1);
1933 value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
1934 APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
1935 APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
1936 value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
1937 value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_NMI);
1938 apic_write(APIC_LVT1, value);
1939}
1940
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03001941void __cpuinit generic_processor_info(int apicid, int version)
1942{
1943 int cpu;
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03001944
Mike Travis3b11ce72008-12-17 15:21:39 -08001945 if (num_processors >= nr_cpu_ids) {
1946 int max = nr_cpu_ids;
1947 int thiscpu = max + disabled_cpus;
1948
1949 pr_warning(
1950 "ACPI: NR_CPUS/possible_cpus limit of %i reached."
1951 " Processor %d/0x%x ignored.\n", max, thiscpu, apicid);
1952
1953 disabled_cpus++;
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03001954 return;
1955 }
1956
1957 num_processors++;
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03001958 if (apicid == boot_cpu_physical_apicid) {
1959 /*
1960 * x86_bios_cpu_apicid is required to have processors listed
1961 * in same order as logical cpu numbers. Hence the first
1962 * entry is BSP, and so on.
Yinghai Lue5fea862011-02-08 23:22:17 -08001963 * boot_cpu_init() already hold bit 0 in cpu_present_mask
1964 * for BSP.
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03001965 */
1966 cpu = 0;
Yinghai Lue5fea862011-02-08 23:22:17 -08001967 } else
1968 cpu = cpumask_next_zero(-1, cpu_present_mask);
1969
1970 /*
1971 * Validate version
1972 */
1973 if (version == 0x0) {
1974 pr_warning("BIOS bug: APIC version is 0 for CPU %d/0x%x, fixing up to 0x10\n",
1975 cpu, apicid);
1976 version = 0x10;
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03001977 }
Yinghai Lue5fea862011-02-08 23:22:17 -08001978 apic_version[apicid] = version;
1979
1980 if (version != apic_version[boot_cpu_physical_apicid]) {
1981 pr_warning("BIOS bug: APIC version mismatch, boot CPU: %x, CPU %d: version %x\n",
1982 apic_version[boot_cpu_physical_apicid], cpu, version);
1983 }
1984
1985 physid_set(apicid, phys_cpu_present_map);
Yinghai Lue0da3362008-06-08 18:29:22 -07001986 if (apicid > max_physical_apicid)
1987 max_physical_apicid = apicid;
1988
Ingo Molnar3e5095d2009-01-27 17:07:08 +01001989#if defined(CONFIG_SMP) || defined(CONFIG_X86_64)
Tejun Heof10fcd42009-01-13 20:41:34 +09001990 early_per_cpu(x86_cpu_to_apicid, cpu) = apicid;
1991 early_per_cpu(x86_bios_cpu_apicid, cpu) = apicid;
Cyrill Gorcunov1b313f42008-08-18 20:45:57 +04001992#endif
Tejun Heoacb8bc02011-01-23 14:37:33 +01001993#ifdef CONFIG_X86_32
1994 early_per_cpu(x86_cpu_to_logical_apicid, cpu) =
1995 apic->x86_32_early_logical_apicid(cpu);
1996#endif
Mike Travis1de88cd2008-12-16 17:34:02 -08001997 set_cpu_possible(cpu, true);
1998 set_cpu_present(cpu, true);
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03001999}
2000
Suresh Siddha0c81c742008-07-10 11:16:48 -07002001int hard_smp_processor_id(void)
2002{
2003 return read_apic_id();
2004}
Ingo Molnar1dcdd3d2009-01-28 17:55:37 +01002005
2006void default_init_apic_ldr(void)
2007{
2008 unsigned long val;
2009
2010 apic_write(APIC_DFR, APIC_DFR_VALUE);
2011 val = apic_read(APIC_LDR) & ~APIC_LDR_MASK;
2012 val |= SET_APIC_LOGICAL_ID(1UL << smp_processor_id());
2013 apic_write(APIC_LDR, val);
2014}
2015
2016#ifdef CONFIG_X86_32
Tejun Heo89e5dc22011-01-23 14:37:38 +01002017int default_x86_32_numa_cpu_node(int cpu)
Ingo Molnar1dcdd3d2009-01-28 17:55:37 +01002018{
Tejun Heo89e5dc22011-01-23 14:37:38 +01002019#ifdef CONFIG_NUMA
2020 int apicid = early_per_cpu(x86_cpu_to_apicid, cpu);
2021
2022 if (apicid != BAD_APICID)
Tejun Heobbc9e2f2011-01-23 14:37:39 +01002023 return __apicid_to_node[apicid];
Tejun Heo89e5dc22011-01-23 14:37:38 +01002024 return NUMA_NO_NODE;
Ingo Molnar1dcdd3d2009-01-28 17:55:37 +01002025#else
2026 return 0;
2027#endif
2028}
Yinghai Lu34919982008-08-24 02:01:48 -07002029#endif
Suresh Siddha0c81c742008-07-10 11:16:48 -07002030
Thomas Gleixner0e078e22008-01-30 13:30:20 +01002031/*
2032 * Power management
2033 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002034#ifdef CONFIG_PM
2035
2036static struct {
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +04002037 /*
2038 * 'active' is true if the local APIC was enabled by us and
2039 * not the BIOS; this signifies that we are also responsible
2040 * for disabling it before entering apm/acpi suspend
2041 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002042 int active;
2043 /* r/w apic fields */
2044 unsigned int apic_id;
2045 unsigned int apic_taskpri;
2046 unsigned int apic_ldr;
2047 unsigned int apic_dfr;
2048 unsigned int apic_spiv;
2049 unsigned int apic_lvtt;
2050 unsigned int apic_lvtpc;
2051 unsigned int apic_lvt0;
2052 unsigned int apic_lvt1;
2053 unsigned int apic_lvterr;
2054 unsigned int apic_tmict;
2055 unsigned int apic_tdcr;
2056 unsigned int apic_thmr;
2057} apic_pm_state;
2058
Rafael J. Wysockif3c6ea12011-03-23 22:15:54 +01002059static int lapic_suspend(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002060{
2061 unsigned long flags;
Karsten Wiesef990fff2006-12-07 02:14:11 +01002062 int maxlvt;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002063
2064 if (!apic_pm_state.active)
2065 return 0;
2066
Thomas Gleixner37e650c2008-01-30 13:30:14 +01002067 maxlvt = lapic_get_maxlvt();
Karsten Wiesef990fff2006-12-07 02:14:11 +01002068
Suresh Siddha2d7a66d2008-07-11 14:24:19 -07002069 apic_pm_state.apic_id = apic_read(APIC_ID);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002070 apic_pm_state.apic_taskpri = apic_read(APIC_TASKPRI);
2071 apic_pm_state.apic_ldr = apic_read(APIC_LDR);
2072 apic_pm_state.apic_dfr = apic_read(APIC_DFR);
2073 apic_pm_state.apic_spiv = apic_read(APIC_SPIV);
2074 apic_pm_state.apic_lvtt = apic_read(APIC_LVTT);
Karsten Wiesef990fff2006-12-07 02:14:11 +01002075 if (maxlvt >= 4)
2076 apic_pm_state.apic_lvtpc = apic_read(APIC_LVTPC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002077 apic_pm_state.apic_lvt0 = apic_read(APIC_LVT0);
2078 apic_pm_state.apic_lvt1 = apic_read(APIC_LVT1);
2079 apic_pm_state.apic_lvterr = apic_read(APIC_LVTERR);
2080 apic_pm_state.apic_tmict = apic_read(APIC_TMICT);
2081 apic_pm_state.apic_tdcr = apic_read(APIC_TDCR);
Andi Kleen4efc0672009-04-28 19:07:31 +02002082#ifdef CONFIG_X86_THERMAL_VECTOR
Karsten Wiesef990fff2006-12-07 02:14:11 +01002083 if (maxlvt >= 5)
2084 apic_pm_state.apic_thmr = apic_read(APIC_LVTTHMR);
2085#endif
Cyrill Gorcunov24968cf2008-08-16 23:21:52 +04002086
Fernando Luis Vázquez Cao2b94ab22006-09-26 10:52:33 +02002087 local_irq_save(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002088 disable_local_APIC();
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07002089
Fenghua Yub24696b2009-03-27 14:22:44 -07002090 if (intr_remapping_enabled)
2091 disable_intr_remapping();
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07002092
Linus Torvalds1da177e2005-04-16 15:20:36 -07002093 local_irq_restore(flags);
2094 return 0;
2095}
2096
Rafael J. Wysockif3c6ea12011-03-23 22:15:54 +01002097static void lapic_resume(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002098{
2099 unsigned int l, h;
2100 unsigned long flags;
Rafael J. Wysockif3c6ea12011-03-23 22:15:54 +01002101 int maxlvt, ret;
Fenghua Yub24696b2009-03-27 14:22:44 -07002102 struct IO_APIC_route_entry **ioapic_entries = NULL;
2103
Linus Torvalds1da177e2005-04-16 15:20:36 -07002104 if (!apic_pm_state.active)
Rafael J. Wysockif3c6ea12011-03-23 22:15:54 +01002105 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002106
Fenghua Yub24696b2009-03-27 14:22:44 -07002107 local_irq_save(flags);
Weidong Han9a2755c2009-04-17 16:42:16 +08002108 if (intr_remapping_enabled) {
Fenghua Yub24696b2009-03-27 14:22:44 -07002109 ioapic_entries = alloc_ioapic_entries();
2110 if (!ioapic_entries) {
2111 WARN(1, "Alloc ioapic_entries in lapic resume failed.");
Jiri Slaby3d58829b2009-05-28 09:54:47 +02002112 goto restore;
Fenghua Yub24696b2009-03-27 14:22:44 -07002113 }
2114
2115 ret = save_IO_APIC_setup(ioapic_entries);
2116 if (ret) {
2117 WARN(1, "Saving IO-APIC state failed: %d\n", ret);
2118 free_ioapic_entries(ioapic_entries);
Jiri Slaby3d58829b2009-05-28 09:54:47 +02002119 goto restore;
Fenghua Yub24696b2009-03-27 14:22:44 -07002120 }
2121
2122 mask_IO_APIC_setup(ioapic_entries);
Jacob Panb81bb372009-11-09 11:27:04 -08002123 legacy_pic->mask_all();
Fenghua Yub24696b2009-03-27 14:22:44 -07002124 }
Karsten Wiesef990fff2006-12-07 02:14:11 +01002125
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07002126 if (x2apic_mode)
Cyrill Gorcunov92206c92008-08-16 23:21:51 +04002127 enable_x2apic();
Suresh Siddhacf6567f2009-03-16 17:05:00 -07002128 else {
Cyrill Gorcunov92206c92008-08-16 23:21:51 +04002129 /*
2130 * Make sure the APICBASE points to the right address
2131 *
2132 * FIXME! This will be wrong if we ever support suspend on
2133 * SMP! We'll need to do this as part of the CPU restore!
2134 */
Suresh Siddha6e1cb382008-07-10 11:16:58 -07002135 rdmsr(MSR_IA32_APICBASE, l, h);
2136 l &= ~MSR_IA32_APICBASE_BASE;
2137 l |= MSR_IA32_APICBASE_ENABLE | mp_lapic_addr;
2138 wrmsr(MSR_IA32_APICBASE, l, h);
Yinghai Lud5e629a2008-08-17 21:12:27 -07002139 }
Suresh Siddha6e1cb382008-07-10 11:16:58 -07002140
Fenghua Yub24696b2009-03-27 14:22:44 -07002141 maxlvt = lapic_get_maxlvt();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002142 apic_write(APIC_LVTERR, ERROR_APIC_VECTOR | APIC_LVT_MASKED);
2143 apic_write(APIC_ID, apic_pm_state.apic_id);
2144 apic_write(APIC_DFR, apic_pm_state.apic_dfr);
2145 apic_write(APIC_LDR, apic_pm_state.apic_ldr);
2146 apic_write(APIC_TASKPRI, apic_pm_state.apic_taskpri);
2147 apic_write(APIC_SPIV, apic_pm_state.apic_spiv);
2148 apic_write(APIC_LVT0, apic_pm_state.apic_lvt0);
2149 apic_write(APIC_LVT1, apic_pm_state.apic_lvt1);
Cyrill Gorcunov92206c92008-08-16 23:21:51 +04002150#if defined(CONFIG_X86_MCE_P4THERMAL) || defined(CONFIG_X86_MCE_INTEL)
Karsten Wiesef990fff2006-12-07 02:14:11 +01002151 if (maxlvt >= 5)
2152 apic_write(APIC_LVTTHMR, apic_pm_state.apic_thmr);
2153#endif
2154 if (maxlvt >= 4)
2155 apic_write(APIC_LVTPC, apic_pm_state.apic_lvtpc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002156 apic_write(APIC_LVTT, apic_pm_state.apic_lvtt);
2157 apic_write(APIC_TDCR, apic_pm_state.apic_tdcr);
2158 apic_write(APIC_TMICT, apic_pm_state.apic_tmict);
2159 apic_write(APIC_ESR, 0);
2160 apic_read(APIC_ESR);
2161 apic_write(APIC_LVTERR, apic_pm_state.apic_lvterr);
2162 apic_write(APIC_ESR, 0);
2163 apic_read(APIC_ESR);
Cyrill Gorcunov92206c92008-08-16 23:21:51 +04002164
Weidong Han9a2755c2009-04-17 16:42:16 +08002165 if (intr_remapping_enabled) {
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07002166 reenable_intr_remapping(x2apic_mode);
Jacob Panb81bb372009-11-09 11:27:04 -08002167 legacy_pic->restore_mask();
Fenghua Yub24696b2009-03-27 14:22:44 -07002168 restore_IO_APIC_setup(ioapic_entries);
2169 free_ioapic_entries(ioapic_entries);
2170 }
Jiri Slaby3d58829b2009-05-28 09:54:47 +02002171restore:
Linus Torvalds1da177e2005-04-16 15:20:36 -07002172 local_irq_restore(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002173}
2174
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +04002175/*
2176 * This device has no shutdown method - fully functioning local APICs
2177 * are needed on every CPU up until machine_halt/restart/poweroff.
2178 */
2179
Rafael J. Wysockif3c6ea12011-03-23 22:15:54 +01002180static struct syscore_ops lapic_syscore_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002181 .resume = lapic_resume,
2182 .suspend = lapic_suspend,
2183};
2184
Ashok Raje6982c62005-06-25 14:54:58 -07002185static void __cpuinit apic_pm_activate(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002186{
2187 apic_pm_state.active = 1;
2188}
2189
2190static int __init init_lapic_sysfs(void)
2191{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002192 /* XXX: remove suspend/resume procs if !apic_pm_state.active? */
Rafael J. Wysockif3c6ea12011-03-23 22:15:54 +01002193 if (cpu_has_apic)
2194 register_syscore_ops(&lapic_syscore_ops);
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +01002195
Rafael J. Wysockif3c6ea12011-03-23 22:15:54 +01002196 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002197}
Fenghua Yub24696b2009-03-27 14:22:44 -07002198
2199/* local apic needs to resume before other devices access its registers. */
2200core_initcall(init_lapic_sysfs);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002201
2202#else /* CONFIG_PM */
2203
2204static void apic_pm_activate(void) { }
2205
2206#endif /* CONFIG_PM */
2207
Yinghai Luf28c0ae2008-08-24 02:01:49 -07002208#ifdef CONFIG_X86_64
Yinghai Lue0e42142009-04-26 23:39:38 -07002209
2210static int __cpuinit apic_cluster_num(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002211{
2212 int i, clusters, zeros;
2213 unsigned id;
Yinghai Lu322850a2008-02-23 21:48:42 -08002214 u16 *bios_cpu_apicid;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002215 DECLARE_BITMAP(clustermap, NUM_APIC_CLUSTERS);
2216
Mike Travis23ca4bb2008-05-12 21:21:12 +02002217 bios_cpu_apicid = early_per_cpu_ptr(x86_bios_cpu_apicid);
Suresh Siddha376ec332005-05-16 21:53:32 -07002218 bitmap_zero(clustermap, NUM_APIC_CLUSTERS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002219
Mike Travis168ef542008-12-16 17:34:01 -08002220 for (i = 0; i < nr_cpu_ids; i++) {
travis@sgi.come8c10ef2008-01-30 13:33:12 +01002221 /* are we being called early in kernel startup? */
Mike Travis693e3c52008-01-30 13:33:14 +01002222 if (bios_cpu_apicid) {
2223 id = bios_cpu_apicid[i];
Jaswinder Singh Rajpute423e332009-01-04 16:16:25 +05302224 } else if (i < nr_cpu_ids) {
travis@sgi.come8c10ef2008-01-30 13:33:12 +01002225 if (cpu_present(i))
2226 id = per_cpu(x86_bios_cpu_apicid, i);
2227 else
2228 continue;
Jaswinder Singh Rajpute423e332009-01-04 16:16:25 +05302229 } else
travis@sgi.come8c10ef2008-01-30 13:33:12 +01002230 break;
2231
Linus Torvalds1da177e2005-04-16 15:20:36 -07002232 if (id != BAD_APICID)
2233 __set_bit(APIC_CLUSTERID(id), clustermap);
2234 }
2235
2236 /* Problem: Partially populated chassis may not have CPUs in some of
2237 * the APIC clusters they have been allocated. Only present CPUs have
travis@sgi.com602a54a2008-01-30 13:33:21 +01002238 * x86_bios_cpu_apicid entries, thus causing zeroes in the bitmap.
2239 * Since clusters are allocated sequentially, count zeros only if
2240 * they are bounded by ones.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002241 */
2242 clusters = 0;
2243 zeros = 0;
2244 for (i = 0; i < NUM_APIC_CLUSTERS; i++) {
2245 if (test_bit(i, clustermap)) {
2246 clusters += 1 + zeros;
2247 zeros = 0;
2248 } else
2249 ++zeros;
2250 }
2251
Yinghai Lue0e42142009-04-26 23:39:38 -07002252 return clusters;
2253}
2254
2255static int __cpuinitdata multi_checked;
2256static int __cpuinitdata multi;
2257
2258static int __cpuinit set_multi(const struct dmi_system_id *d)
2259{
2260 if (multi)
2261 return 0;
Cyrill Gorcunov6f0aced2009-05-01 23:54:25 +04002262 pr_info("APIC: %s detected, Multi Chassis\n", d->ident);
Yinghai Lue0e42142009-04-26 23:39:38 -07002263 multi = 1;
2264 return 0;
2265}
2266
2267static const __cpuinitconst struct dmi_system_id multi_dmi_table[] = {
2268 {
2269 .callback = set_multi,
2270 .ident = "IBM System Summit2",
2271 .matches = {
2272 DMI_MATCH(DMI_SYS_VENDOR, "IBM"),
2273 DMI_MATCH(DMI_PRODUCT_NAME, "Summit2"),
2274 },
2275 },
2276 {}
2277};
2278
2279static void __cpuinit dmi_check_multi(void)
2280{
2281 if (multi_checked)
2282 return;
2283
2284 dmi_check_system(multi_dmi_table);
2285 multi_checked = 1;
2286}
2287
2288/*
2289 * apic_is_clustered_box() -- Check if we can expect good TSC
2290 *
2291 * Thus far, the major user of this is IBM's Summit2 series:
2292 * Clustered boxes may have unsynced TSC problems if they are
2293 * multi-chassis.
2294 * Use DMI to check them
2295 */
2296__cpuinit int apic_is_clustered_box(void)
2297{
2298 dmi_check_multi();
2299 if (multi)
Ravikiran G Thirumalai1cb68482008-03-20 00:45:08 -07002300 return 1;
2301
Yinghai Lue0e42142009-04-26 23:39:38 -07002302 if (!is_vsmp_box())
2303 return 0;
2304
Linus Torvalds1da177e2005-04-16 15:20:36 -07002305 /*
Yinghai Lue0e42142009-04-26 23:39:38 -07002306 * ScaleMP vSMPowered boxes have one cluster per board and TSCs are
2307 * not guaranteed to be synced between boards
Linus Torvalds1da177e2005-04-16 15:20:36 -07002308 */
Yinghai Lue0e42142009-04-26 23:39:38 -07002309 if (apic_cluster_num() > 1)
2310 return 1;
2311
2312 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002313}
Yinghai Luf28c0ae2008-08-24 02:01:49 -07002314#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002315
2316/*
Thomas Gleixner0e078e22008-01-30 13:30:20 +01002317 * APIC command line parameters
Linus Torvalds1da177e2005-04-16 15:20:36 -07002318 */
Cyrill Gorcunov789fa732008-08-18 20:46:01 +04002319static int __init setup_disableapic(char *arg)
Thomas Gleixner6935d1f2007-07-21 17:10:17 +02002320{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002321 disable_apic = 1;
Yinghai Lu9175fc02008-07-21 01:38:14 -07002322 setup_clear_cpu_cap(X86_FEATURE_APIC);
Andi Kleen2c8c0e62006-09-26 10:52:32 +02002323 return 0;
2324}
2325early_param("disableapic", setup_disableapic);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002326
Andi Kleen2c8c0e62006-09-26 10:52:32 +02002327/* same as disableapic, for compatibility */
Cyrill Gorcunov789fa732008-08-18 20:46:01 +04002328static int __init setup_nolapic(char *arg)
Thomas Gleixner6935d1f2007-07-21 17:10:17 +02002329{
Cyrill Gorcunov789fa732008-08-18 20:46:01 +04002330 return setup_disableapic(arg);
Thomas Gleixner6935d1f2007-07-21 17:10:17 +02002331}
Andi Kleen2c8c0e62006-09-26 10:52:32 +02002332early_param("nolapic", setup_nolapic);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002333
Linus Torvalds2e7c2832007-03-23 11:32:31 -07002334static int __init parse_lapic_timer_c2_ok(char *arg)
2335{
2336 local_apic_timer_c2_ok = 1;
2337 return 0;
2338}
2339early_param("lapic_timer_c2_ok", parse_lapic_timer_c2_ok);
2340
Cyrill Gorcunov36fef092008-08-15 13:51:20 +02002341static int __init parse_disable_apic_timer(char *arg)
Thomas Gleixner6935d1f2007-07-21 17:10:17 +02002342{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002343 disable_apic_timer = 1;
Cyrill Gorcunov36fef092008-08-15 13:51:20 +02002344 return 0;
Thomas Gleixner6935d1f2007-07-21 17:10:17 +02002345}
Cyrill Gorcunov36fef092008-08-15 13:51:20 +02002346early_param("noapictimer", parse_disable_apic_timer);
2347
2348static int __init parse_nolapic_timer(char *arg)
2349{
2350 disable_apic_timer = 1;
2351 return 0;
2352}
2353early_param("nolapic_timer", parse_nolapic_timer);
Andi Kleen73dea472006-02-03 21:50:50 +01002354
Cyrill Gorcunov79af9be2008-08-18 20:46:00 +04002355static int __init apic_set_verbosity(char *arg)
2356{
2357 if (!arg) {
2358#ifdef CONFIG_X86_64
2359 skip_ioapic_setup = 0;
Cyrill Gorcunov79af9be2008-08-18 20:46:00 +04002360 return 0;
2361#endif
2362 return -EINVAL;
2363 }
2364
2365 if (strcmp("debug", arg) == 0)
2366 apic_verbosity = APIC_DEBUG;
2367 else if (strcmp("verbose", arg) == 0)
2368 apic_verbosity = APIC_VERBOSE;
2369 else {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01002370 pr_warning("APIC Verbosity level %s not recognised"
Cyrill Gorcunov79af9be2008-08-18 20:46:00 +04002371 " use apic=verbose or apic=debug\n", arg);
2372 return -EINVAL;
2373 }
2374
2375 return 0;
2376}
2377early_param("apic", apic_set_verbosity);
2378
Yinghai Lu1e934dd2008-02-22 13:37:26 -08002379static int __init lapic_insert_resource(void)
2380{
2381 if (!apic_phys)
2382 return -1;
2383
2384 /* Put local APIC into the resource map. */
2385 lapic_resource.start = apic_phys;
2386 lapic_resource.end = lapic_resource.start + PAGE_SIZE - 1;
2387 insert_resource(&iomem_resource, &lapic_resource);
2388
2389 return 0;
2390}
2391
2392/*
2393 * need call insert after e820_reserve_resources()
2394 * that is using request_resource
2395 */
2396late_initcall(lapic_insert_resource);