blob: 3240bbabc2f947320f0a95cf6177eabb600d91cf [file] [log] [blame]
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001/*
2 * arch/powerpc/kernel/mpic.c
3 *
4 * Driver for interrupt controllers following the OpenPIC standard, the
5 * common implementation beeing IBM's MPIC. This driver also can deal
6 * with various broken implementations of this HW.
7 *
8 * Copyright (C) 2004 Benjamin Herrenschmidt, IBM Corp.
Scott Wood22d168c2011-03-24 16:43:54 -05009 * Copyright 2010-2011 Freescale Semiconductor, Inc.
Paul Mackerras14cf11a2005-09-26 16:04:21 +100010 *
11 * This file is subject to the terms and conditions of the GNU General Public
12 * License. See the file COPYING in the main directory of this archive
13 * for more details.
14 */
15
16#undef DEBUG
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +110017#undef DEBUG_IPI
18#undef DEBUG_IRQ
19#undef DEBUG_LOW
Paul Mackerras14cf11a2005-09-26 16:04:21 +100020
Paul Mackerras14cf11a2005-09-26 16:04:21 +100021#include <linux/types.h>
22#include <linux/kernel.h>
23#include <linux/init.h>
24#include <linux/irq.h>
25#include <linux/smp.h>
26#include <linux/interrupt.h>
27#include <linux/bootmem.h>
28#include <linux/spinlock.h>
29#include <linux/pci.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Rafael J. Wysockif5a592f2011-04-26 19:14:57 +020031#include <linux/syscore_ops.h>
Christian Dietrich76462232011-06-04 05:36:54 +000032#include <linux/ratelimit.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100033
34#include <asm/ptrace.h>
35#include <asm/signal.h>
36#include <asm/io.h>
37#include <asm/pgtable.h>
38#include <asm/irq.h>
39#include <asm/machdep.h>
40#include <asm/mpic.h>
41#include <asm/smp.h>
42
Michael Ellermana7de7c72007-05-08 12:58:36 +100043#include "mpic.h"
44
Paul Mackerras14cf11a2005-09-26 16:04:21 +100045#ifdef DEBUG
46#define DBG(fmt...) printk(fmt)
47#else
48#define DBG(fmt...)
49#endif
50
51static struct mpic *mpics;
52static struct mpic *mpic_primary;
Thomas Gleixner203041a2010-02-18 02:23:18 +000053static DEFINE_RAW_SPINLOCK(mpic_lock);
Paul Mackerras14cf11a2005-09-26 16:04:21 +100054
Paul Mackerrasc0c0d992005-10-01 13:49:08 +100055#ifdef CONFIG_PPC32 /* XXX for now */
Andy Whitcrofte40c7f02005-11-29 19:25:54 +000056#ifdef CONFIG_IRQ_ALL_CPUS
57#define distribute_irqs (1)
58#else
59#define distribute_irqs (0)
60#endif
Paul Mackerrasc0c0d992005-10-01 13:49:08 +100061#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +100062
Zang Roy-r6191172335932006-08-25 14:16:30 +100063#ifdef CONFIG_MPIC_WEIRD
64static u32 mpic_infos[][MPIC_IDX_END] = {
65 [0] = { /* Original OpenPIC compatible MPIC */
66 MPIC_GREG_BASE,
67 MPIC_GREG_FEATURE_0,
68 MPIC_GREG_GLOBAL_CONF_0,
69 MPIC_GREG_VENDOR_ID,
70 MPIC_GREG_IPI_VECTOR_PRI_0,
71 MPIC_GREG_IPI_STRIDE,
72 MPIC_GREG_SPURIOUS,
73 MPIC_GREG_TIMER_FREQ,
74
75 MPIC_TIMER_BASE,
76 MPIC_TIMER_STRIDE,
77 MPIC_TIMER_CURRENT_CNT,
78 MPIC_TIMER_BASE_CNT,
79 MPIC_TIMER_VECTOR_PRI,
80 MPIC_TIMER_DESTINATION,
81
82 MPIC_CPU_BASE,
83 MPIC_CPU_STRIDE,
84 MPIC_CPU_IPI_DISPATCH_0,
85 MPIC_CPU_IPI_DISPATCH_STRIDE,
86 MPIC_CPU_CURRENT_TASK_PRI,
87 MPIC_CPU_WHOAMI,
88 MPIC_CPU_INTACK,
89 MPIC_CPU_EOI,
Olof Johanssonf3653552007-12-20 13:11:18 -060090 MPIC_CPU_MCACK,
Zang Roy-r6191172335932006-08-25 14:16:30 +100091
92 MPIC_IRQ_BASE,
93 MPIC_IRQ_STRIDE,
94 MPIC_IRQ_VECTOR_PRI,
95 MPIC_VECPRI_VECTOR_MASK,
96 MPIC_VECPRI_POLARITY_POSITIVE,
97 MPIC_VECPRI_POLARITY_NEGATIVE,
98 MPIC_VECPRI_SENSE_LEVEL,
99 MPIC_VECPRI_SENSE_EDGE,
100 MPIC_VECPRI_POLARITY_MASK,
101 MPIC_VECPRI_SENSE_MASK,
102 MPIC_IRQ_DESTINATION
103 },
104 [1] = { /* Tsi108/109 PIC */
105 TSI108_GREG_BASE,
106 TSI108_GREG_FEATURE_0,
107 TSI108_GREG_GLOBAL_CONF_0,
108 TSI108_GREG_VENDOR_ID,
109 TSI108_GREG_IPI_VECTOR_PRI_0,
110 TSI108_GREG_IPI_STRIDE,
111 TSI108_GREG_SPURIOUS,
112 TSI108_GREG_TIMER_FREQ,
113
114 TSI108_TIMER_BASE,
115 TSI108_TIMER_STRIDE,
116 TSI108_TIMER_CURRENT_CNT,
117 TSI108_TIMER_BASE_CNT,
118 TSI108_TIMER_VECTOR_PRI,
119 TSI108_TIMER_DESTINATION,
120
121 TSI108_CPU_BASE,
122 TSI108_CPU_STRIDE,
123 TSI108_CPU_IPI_DISPATCH_0,
124 TSI108_CPU_IPI_DISPATCH_STRIDE,
125 TSI108_CPU_CURRENT_TASK_PRI,
126 TSI108_CPU_WHOAMI,
127 TSI108_CPU_INTACK,
128 TSI108_CPU_EOI,
Olof Johanssonf3653552007-12-20 13:11:18 -0600129 TSI108_CPU_MCACK,
Zang Roy-r6191172335932006-08-25 14:16:30 +1000130
131 TSI108_IRQ_BASE,
132 TSI108_IRQ_STRIDE,
133 TSI108_IRQ_VECTOR_PRI,
134 TSI108_VECPRI_VECTOR_MASK,
135 TSI108_VECPRI_POLARITY_POSITIVE,
136 TSI108_VECPRI_POLARITY_NEGATIVE,
137 TSI108_VECPRI_SENSE_LEVEL,
138 TSI108_VECPRI_SENSE_EDGE,
139 TSI108_VECPRI_POLARITY_MASK,
140 TSI108_VECPRI_SENSE_MASK,
141 TSI108_IRQ_DESTINATION
142 },
143};
144
145#define MPIC_INFO(name) mpic->hw_set[MPIC_IDX_##name]
146
147#else /* CONFIG_MPIC_WEIRD */
148
149#define MPIC_INFO(name) MPIC_##name
150
151#endif /* CONFIG_MPIC_WEIRD */
152
Meador Inged6a26392011-03-14 10:01:07 +0000153static inline unsigned int mpic_processor_id(struct mpic *mpic)
154{
155 unsigned int cpu = 0;
156
Kyle Moffettbe8bec52011-12-02 06:28:03 +0000157 if (!(mpic->flags & MPIC_SECONDARY))
Meador Inged6a26392011-03-14 10:01:07 +0000158 cpu = hard_smp_processor_id();
159
160 return cpu;
161}
162
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000163/*
164 * Register accessor functions
165 */
166
167
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100168static inline u32 _mpic_read(enum mpic_reg_type type,
169 struct mpic_reg_bank *rb,
170 unsigned int reg)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000171{
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100172 switch(type) {
173#ifdef CONFIG_PPC_DCR
174 case mpic_access_dcr:
Michael Ellerman83f34df2007-10-15 19:34:36 +1000175 return dcr_read(rb->dhost, reg);
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100176#endif
177 case mpic_access_mmio_be:
178 return in_be32(rb->base + (reg >> 2));
179 case mpic_access_mmio_le:
180 default:
181 return in_le32(rb->base + (reg >> 2));
182 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000183}
184
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100185static inline void _mpic_write(enum mpic_reg_type type,
186 struct mpic_reg_bank *rb,
187 unsigned int reg, u32 value)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000188{
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100189 switch(type) {
190#ifdef CONFIG_PPC_DCR
191 case mpic_access_dcr:
Johannes Bergd9d10632008-02-21 20:39:01 +1100192 dcr_write(rb->dhost, reg, value);
193 break;
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100194#endif
195 case mpic_access_mmio_be:
Johannes Bergd9d10632008-02-21 20:39:01 +1100196 out_be32(rb->base + (reg >> 2), value);
197 break;
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100198 case mpic_access_mmio_le:
199 default:
Johannes Bergd9d10632008-02-21 20:39:01 +1100200 out_le32(rb->base + (reg >> 2), value);
201 break;
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100202 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000203}
204
205static inline u32 _mpic_ipi_read(struct mpic *mpic, unsigned int ipi)
206{
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100207 enum mpic_reg_type type = mpic->reg_type;
Zang Roy-r6191172335932006-08-25 14:16:30 +1000208 unsigned int offset = MPIC_INFO(GREG_IPI_VECTOR_PRI_0) +
209 (ipi * MPIC_INFO(GREG_IPI_STRIDE));
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000210
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100211 if ((mpic->flags & MPIC_BROKEN_IPI) && type == mpic_access_mmio_le)
212 type = mpic_access_mmio_be;
213 return _mpic_read(type, &mpic->gregs, offset);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000214}
215
216static inline void _mpic_ipi_write(struct mpic *mpic, unsigned int ipi, u32 value)
217{
Zang Roy-r6191172335932006-08-25 14:16:30 +1000218 unsigned int offset = MPIC_INFO(GREG_IPI_VECTOR_PRI_0) +
219 (ipi * MPIC_INFO(GREG_IPI_STRIDE));
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000220
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100221 _mpic_write(mpic->reg_type, &mpic->gregs, offset, value);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000222}
223
Scott Woodea941872011-03-24 16:43:55 -0500224static inline u32 _mpic_tm_read(struct mpic *mpic, unsigned int tm)
225{
226 unsigned int offset = MPIC_INFO(TIMER_VECTOR_PRI) +
227 ((tm & 3) * MPIC_INFO(TIMER_STRIDE));
228
229 if (tm >= 4)
230 offset += 0x1000 / 4;
231
232 return _mpic_read(mpic->reg_type, &mpic->tmregs, offset);
233}
234
235static inline void _mpic_tm_write(struct mpic *mpic, unsigned int tm, u32 value)
236{
237 unsigned int offset = MPIC_INFO(TIMER_VECTOR_PRI) +
238 ((tm & 3) * MPIC_INFO(TIMER_STRIDE));
239
240 if (tm >= 4)
241 offset += 0x1000 / 4;
242
243 _mpic_write(mpic->reg_type, &mpic->tmregs, offset, value);
244}
245
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000246static inline u32 _mpic_cpu_read(struct mpic *mpic, unsigned int reg)
247{
Meador Inged6a26392011-03-14 10:01:07 +0000248 unsigned int cpu = mpic_processor_id(mpic);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000249
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100250 return _mpic_read(mpic->reg_type, &mpic->cpuregs[cpu], reg);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000251}
252
253static inline void _mpic_cpu_write(struct mpic *mpic, unsigned int reg, u32 value)
254{
Meador Inged6a26392011-03-14 10:01:07 +0000255 unsigned int cpu = mpic_processor_id(mpic);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000256
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100257 _mpic_write(mpic->reg_type, &mpic->cpuregs[cpu], reg, value);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000258}
259
260static inline u32 _mpic_irq_read(struct mpic *mpic, unsigned int src_no, unsigned int reg)
261{
262 unsigned int isu = src_no >> mpic->isu_shift;
263 unsigned int idx = src_no & mpic->isu_mask;
Michael Ellerman11a6b292009-07-05 16:08:52 +0000264 unsigned int val;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000265
Michael Ellerman11a6b292009-07-05 16:08:52 +0000266 val = _mpic_read(mpic->reg_type, &mpic->isus[isu],
267 reg + (idx * MPIC_INFO(IRQ_STRIDE)));
Olof Johansson0d72ba92007-09-08 05:13:19 +1000268#ifdef CONFIG_MPIC_BROKEN_REGREAD
269 if (reg == 0)
Michael Ellerman11a6b292009-07-05 16:08:52 +0000270 val = (val & (MPIC_VECPRI_MASK | MPIC_VECPRI_ACTIVITY)) |
271 mpic->isu_reg0_shadow[src_no];
Olof Johansson0d72ba92007-09-08 05:13:19 +1000272#endif
Michael Ellerman11a6b292009-07-05 16:08:52 +0000273 return val;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000274}
275
276static inline void _mpic_irq_write(struct mpic *mpic, unsigned int src_no,
277 unsigned int reg, u32 value)
278{
279 unsigned int isu = src_no >> mpic->isu_shift;
280 unsigned int idx = src_no & mpic->isu_mask;
281
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100282 _mpic_write(mpic->reg_type, &mpic->isus[isu],
Zang Roy-r6191172335932006-08-25 14:16:30 +1000283 reg + (idx * MPIC_INFO(IRQ_STRIDE)), value);
Olof Johansson0d72ba92007-09-08 05:13:19 +1000284
285#ifdef CONFIG_MPIC_BROKEN_REGREAD
286 if (reg == 0)
Michael Ellerman11a6b292009-07-05 16:08:52 +0000287 mpic->isu_reg0_shadow[src_no] =
288 value & ~(MPIC_VECPRI_MASK | MPIC_VECPRI_ACTIVITY);
Olof Johansson0d72ba92007-09-08 05:13:19 +1000289#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000290}
291
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100292#define mpic_read(b,r) _mpic_read(mpic->reg_type,&(b),(r))
293#define mpic_write(b,r,v) _mpic_write(mpic->reg_type,&(b),(r),(v))
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000294#define mpic_ipi_read(i) _mpic_ipi_read(mpic,(i))
295#define mpic_ipi_write(i,v) _mpic_ipi_write(mpic,(i),(v))
Scott Woodea941872011-03-24 16:43:55 -0500296#define mpic_tm_read(i) _mpic_tm_read(mpic,(i))
297#define mpic_tm_write(i,v) _mpic_tm_write(mpic,(i),(v))
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000298#define mpic_cpu_read(i) _mpic_cpu_read(mpic,(i))
299#define mpic_cpu_write(i,v) _mpic_cpu_write(mpic,(i),(v))
300#define mpic_irq_read(s,r) _mpic_irq_read(mpic,(s),(r))
301#define mpic_irq_write(s,r,v) _mpic_irq_write(mpic,(s),(r),(v))
302
303
304/*
305 * Low level utility functions
306 */
307
308
Becky Brucec51a3fdc2008-01-14 20:56:18 -0600309static void _mpic_map_mmio(struct mpic *mpic, phys_addr_t phys_addr,
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100310 struct mpic_reg_bank *rb, unsigned int offset,
311 unsigned int size)
312{
313 rb->base = ioremap(phys_addr + offset, size);
314 BUG_ON(rb->base == NULL);
315}
316
317#ifdef CONFIG_PPC_DCR
Benjamin Herrenschmidt5a2642f2009-06-22 16:47:59 +0000318static void _mpic_map_dcr(struct mpic *mpic, struct device_node *node,
319 struct mpic_reg_bank *rb,
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100320 unsigned int offset, unsigned int size)
321{
Kyle Moffette62b7602011-12-02 06:28:04 +0000322 phys_addr_t phys_addr = dcr_resource_start(node, 0);
323 rb->dhost = dcr_map(mpic->node, phys_addr + offset, size);
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100324 BUG_ON(!DCR_MAP_OK(rb->dhost));
325}
326
Benjamin Herrenschmidt5a2642f2009-06-22 16:47:59 +0000327static inline void mpic_map(struct mpic *mpic, struct device_node *node,
328 phys_addr_t phys_addr, struct mpic_reg_bank *rb,
329 unsigned int offset, unsigned int size)
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100330{
331 if (mpic->flags & MPIC_USES_DCR)
Benjamin Herrenschmidt5a2642f2009-06-22 16:47:59 +0000332 _mpic_map_dcr(mpic, node, rb, offset, size);
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100333 else
334 _mpic_map_mmio(mpic, phys_addr, rb, offset, size);
335}
336#else /* CONFIG_PPC_DCR */
Benjamin Herrenschmidt5a2642f2009-06-22 16:47:59 +0000337#define mpic_map(m,n,p,b,o,s) _mpic_map_mmio(m,p,b,o,s)
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100338#endif /* !CONFIG_PPC_DCR */
339
340
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000341
342/* Check if we have one of those nice broken MPICs with a flipped endian on
343 * reads from IPI registers
344 */
345static void __init mpic_test_broken_ipi(struct mpic *mpic)
346{
347 u32 r;
348
Zang Roy-r6191172335932006-08-25 14:16:30 +1000349 mpic_write(mpic->gregs, MPIC_INFO(GREG_IPI_VECTOR_PRI_0), MPIC_VECPRI_MASK);
350 r = mpic_read(mpic->gregs, MPIC_INFO(GREG_IPI_VECTOR_PRI_0));
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000351
352 if (r == le32_to_cpu(MPIC_VECPRI_MASK)) {
353 printk(KERN_INFO "mpic: Detected reversed IPI registers\n");
354 mpic->flags |= MPIC_BROKEN_IPI;
355 }
356}
357
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000358#ifdef CONFIG_MPIC_U3_HT_IRQS
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000359
360/* Test if an interrupt is sourced from HyperTransport (used on broken U3s)
361 * to force the edge setting on the MPIC and do the ack workaround.
362 */
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100363static inline int mpic_is_ht_interrupt(struct mpic *mpic, unsigned int source)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000364{
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100365 if (source >= 128 || !mpic->fixups)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000366 return 0;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100367 return mpic->fixups[source].base != NULL;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000368}
369
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100370
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100371static inline void mpic_ht_end_irq(struct mpic *mpic, unsigned int source)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000372{
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100373 struct mpic_irq_fixup *fixup = &mpic->fixups[source];
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000374
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100375 if (fixup->applebase) {
376 unsigned int soff = (fixup->index >> 3) & ~3;
377 unsigned int mask = 1U << (fixup->index & 0x1f);
378 writel(mask, fixup->applebase + soff);
379 } else {
Thomas Gleixner203041a2010-02-18 02:23:18 +0000380 raw_spin_lock(&mpic->fixup_lock);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100381 writeb(0x11 + 2 * fixup->index, fixup->base + 2);
382 writel(fixup->data, fixup->base + 4);
Thomas Gleixner203041a2010-02-18 02:23:18 +0000383 raw_spin_unlock(&mpic->fixup_lock);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100384 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000385}
386
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100387static void mpic_startup_ht_interrupt(struct mpic *mpic, unsigned int source,
Thomas Gleixner24a3f2e2011-03-25 16:20:15 +0100388 bool level)
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100389{
390 struct mpic_irq_fixup *fixup = &mpic->fixups[source];
391 unsigned long flags;
392 u32 tmp;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000393
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100394 if (fixup->base == NULL)
395 return;
396
Thomas Gleixner24a3f2e2011-03-25 16:20:15 +0100397 DBG("startup_ht_interrupt(0x%x) index: %d\n",
398 source, fixup->index);
Thomas Gleixner203041a2010-02-18 02:23:18 +0000399 raw_spin_lock_irqsave(&mpic->fixup_lock, flags);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100400 /* Enable and configure */
401 writeb(0x10 + 2 * fixup->index, fixup->base + 2);
402 tmp = readl(fixup->base + 4);
403 tmp &= ~(0x23U);
Thomas Gleixner24a3f2e2011-03-25 16:20:15 +0100404 if (level)
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100405 tmp |= 0x22;
406 writel(tmp, fixup->base + 4);
Thomas Gleixner203041a2010-02-18 02:23:18 +0000407 raw_spin_unlock_irqrestore(&mpic->fixup_lock, flags);
Johannes Berg3669e932007-05-02 16:33:41 +1000408
409#ifdef CONFIG_PM
410 /* use the lowest bit inverted to the actual HW,
411 * set if this fixup was enabled, clear otherwise */
412 mpic->save_data[source].fixup_data = tmp | 1;
413#endif
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100414}
415
Thomas Gleixner24a3f2e2011-03-25 16:20:15 +0100416static void mpic_shutdown_ht_interrupt(struct mpic *mpic, unsigned int source)
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100417{
418 struct mpic_irq_fixup *fixup = &mpic->fixups[source];
419 unsigned long flags;
420 u32 tmp;
421
422 if (fixup->base == NULL)
423 return;
424
Thomas Gleixner24a3f2e2011-03-25 16:20:15 +0100425 DBG("shutdown_ht_interrupt(0x%x)\n", source);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100426
427 /* Disable */
Thomas Gleixner203041a2010-02-18 02:23:18 +0000428 raw_spin_lock_irqsave(&mpic->fixup_lock, flags);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100429 writeb(0x10 + 2 * fixup->index, fixup->base + 2);
430 tmp = readl(fixup->base + 4);
Segher Boessenkool72b13812006-02-17 11:25:42 +0100431 tmp |= 1;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100432 writel(tmp, fixup->base + 4);
Thomas Gleixner203041a2010-02-18 02:23:18 +0000433 raw_spin_unlock_irqrestore(&mpic->fixup_lock, flags);
Johannes Berg3669e932007-05-02 16:33:41 +1000434
435#ifdef CONFIG_PM
436 /* use the lowest bit inverted to the actual HW,
437 * set if this fixup was enabled, clear otherwise */
438 mpic->save_data[source].fixup_data = tmp & ~1;
439#endif
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100440}
441
Michael Ellerman812fd1f2007-05-08 12:58:36 +1000442#ifdef CONFIG_PCI_MSI
443static void __init mpic_scan_ht_msi(struct mpic *mpic, u8 __iomem *devbase,
444 unsigned int devfn)
445{
446 u8 __iomem *base;
447 u8 pos, flags;
448 u64 addr = 0;
449
450 for (pos = readb(devbase + PCI_CAPABILITY_LIST); pos != 0;
451 pos = readb(devbase + pos + PCI_CAP_LIST_NEXT)) {
452 u8 id = readb(devbase + pos + PCI_CAP_LIST_ID);
453 if (id == PCI_CAP_ID_HT) {
454 id = readb(devbase + pos + 3);
455 if ((id & HT_5BIT_CAP_MASK) == HT_CAPTYPE_MSI_MAPPING)
456 break;
457 }
458 }
459
460 if (pos == 0)
461 return;
462
463 base = devbase + pos;
464
465 flags = readb(base + HT_MSI_FLAGS);
466 if (!(flags & HT_MSI_FLAGS_FIXED)) {
467 addr = readl(base + HT_MSI_ADDR_LO) & HT_MSI_ADDR_LO_MASK;
468 addr = addr | ((u64)readl(base + HT_MSI_ADDR_HI) << 32);
469 }
470
Ingo Molnarfe333322009-01-06 14:26:03 +0000471 printk(KERN_DEBUG "mpic: - HT:%02x.%x %s MSI mapping found @ 0x%llx\n",
Michael Ellerman812fd1f2007-05-08 12:58:36 +1000472 PCI_SLOT(devfn), PCI_FUNC(devfn),
473 flags & HT_MSI_FLAGS_ENABLE ? "enabled" : "disabled", addr);
474
475 if (!(flags & HT_MSI_FLAGS_ENABLE))
476 writeb(flags | HT_MSI_FLAGS_ENABLE, base + HT_MSI_FLAGS);
477}
478#else
479static void __init mpic_scan_ht_msi(struct mpic *mpic, u8 __iomem *devbase,
480 unsigned int devfn)
481{
482 return;
483}
484#endif
485
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100486static void __init mpic_scan_ht_pic(struct mpic *mpic, u8 __iomem *devbase,
487 unsigned int devfn, u32 vdid)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000488{
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100489 int i, irq, n;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100490 u8 __iomem *base;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000491 u32 tmp;
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100492 u8 pos;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000493
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100494 for (pos = readb(devbase + PCI_CAPABILITY_LIST); pos != 0;
495 pos = readb(devbase + pos + PCI_CAP_LIST_NEXT)) {
496 u8 id = readb(devbase + pos + PCI_CAP_LIST_ID);
Brice Goglin46ff3462006-08-31 01:55:24 -0400497 if (id == PCI_CAP_ID_HT) {
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100498 id = readb(devbase + pos + 3);
Michael Ellermanbeb7cc82006-11-22 18:26:22 +1100499 if ((id & HT_5BIT_CAP_MASK) == HT_CAPTYPE_IRQ)
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100500 break;
501 }
502 }
503 if (pos == 0)
504 return;
505
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100506 base = devbase + pos;
507 writeb(0x01, base + 2);
508 n = (readl(base + 4) >> 16) & 0xff;
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100509
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100510 printk(KERN_INFO "mpic: - HT:%02x.%x [0x%02x] vendor %04x device %04x"
511 " has %d irqs\n",
512 devfn >> 3, devfn & 0x7, pos, vdid & 0xffff, vdid >> 16, n + 1);
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100513
514 for (i = 0; i <= n; i++) {
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100515 writeb(0x10 + 2 * i, base + 2);
516 tmp = readl(base + 4);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000517 irq = (tmp >> 16) & 0xff;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100518 DBG("HT PIC index 0x%x, irq 0x%x, tmp: %08x\n", i, irq, tmp);
519 /* mask it , will be unmasked later */
520 tmp |= 0x1;
521 writel(tmp, base + 4);
522 mpic->fixups[irq].index = i;
523 mpic->fixups[irq].base = base;
524 /* Apple HT PIC has a non-standard way of doing EOIs */
525 if ((vdid & 0xffff) == 0x106b)
526 mpic->fixups[irq].applebase = devbase + 0x60;
527 else
528 mpic->fixups[irq].applebase = NULL;
529 writeb(0x11 + 2 * i, base + 2);
530 mpic->fixups[irq].data = readl(base + 4) | 0x80000000;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000531 }
532}
533
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000534
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100535static void __init mpic_scan_ht_pics(struct mpic *mpic)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000536{
537 unsigned int devfn;
538 u8 __iomem *cfgspace;
539
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100540 printk(KERN_INFO "mpic: Setting up HT PICs workarounds for U3/U4\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000541
542 /* Allocate fixups array */
Anton Vorontsovea960252009-07-01 10:59:57 +0000543 mpic->fixups = kzalloc(128 * sizeof(*mpic->fixups), GFP_KERNEL);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000544 BUG_ON(mpic->fixups == NULL);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000545
546 /* Init spinlock */
Thomas Gleixner203041a2010-02-18 02:23:18 +0000547 raw_spin_lock_init(&mpic->fixup_lock);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000548
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100549 /* Map U3 config space. We assume all IO-APICs are on the primary bus
550 * so we only need to map 64kB.
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000551 */
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100552 cfgspace = ioremap(0xf2000000, 0x10000);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000553 BUG_ON(cfgspace == NULL);
554
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100555 /* Now we scan all slots. We do a very quick scan, we read the header
556 * type, vendor ID and device ID only, that's plenty enough
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000557 */
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100558 for (devfn = 0; devfn < 0x100; devfn++) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000559 u8 __iomem *devbase = cfgspace + (devfn << 8);
560 u8 hdr_type = readb(devbase + PCI_HEADER_TYPE);
561 u32 l = readl(devbase + PCI_VENDOR_ID);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100562 u16 s;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000563
564 DBG("devfn %x, l: %x\n", devfn, l);
565
566 /* If no device, skip */
567 if (l == 0xffffffff || l == 0x00000000 ||
568 l == 0x0000ffff || l == 0xffff0000)
569 goto next;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100570 /* Check if is supports capability lists */
571 s = readw(devbase + PCI_STATUS);
572 if (!(s & PCI_STATUS_CAP_LIST))
573 goto next;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000574
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100575 mpic_scan_ht_pic(mpic, devbase, devfn, l);
Michael Ellerman812fd1f2007-05-08 12:58:36 +1000576 mpic_scan_ht_msi(mpic, devbase, devfn);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000577
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000578 next:
579 /* next device, if function 0 */
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100580 if (PCI_FUNC(devfn) == 0 && (hdr_type & 0x80) == 0)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000581 devfn += 7;
582 }
583}
584
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000585#else /* CONFIG_MPIC_U3_HT_IRQS */
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700586
587static inline int mpic_is_ht_interrupt(struct mpic *mpic, unsigned int source)
588{
589 return 0;
590}
591
592static void __init mpic_scan_ht_pics(struct mpic *mpic)
593{
594}
595
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000596#endif /* CONFIG_MPIC_U3_HT_IRQS */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000597
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000598/* Find an mpic associated with a given linux interrupt */
Tony Breedsd69a78d2009-04-07 18:26:54 +0000599static struct mpic *mpic_find(unsigned int irq)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000600{
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000601 if (irq < NUM_ISA_INTERRUPTS)
602 return NULL;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000603
Thomas Gleixnerec775d02011-03-25 16:45:20 +0100604 return irq_get_chip_data(irq);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000605}
606
Tony Breedsd69a78d2009-04-07 18:26:54 +0000607/* Determine if the linux irq is an IPI */
608static unsigned int mpic_is_ipi(struct mpic *mpic, unsigned int irq)
609{
Grant Likely476eb492011-05-04 15:02:15 +1000610 unsigned int src = virq_to_hw(irq);
Tony Breedsd69a78d2009-04-07 18:26:54 +0000611
612 return (src >= mpic->ipi_vecs[0] && src <= mpic->ipi_vecs[3]);
613}
614
Scott Woodea941872011-03-24 16:43:55 -0500615/* Determine if the linux irq is a timer */
616static unsigned int mpic_is_tm(struct mpic *mpic, unsigned int irq)
617{
618 unsigned int src = virq_to_hw(irq);
619
620 return (src >= mpic->timer_vecs[0] && src <= mpic->timer_vecs[7]);
621}
Tony Breedsd69a78d2009-04-07 18:26:54 +0000622
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000623/* Convert a cpu mask from logical to physical cpu numbers. */
624static inline u32 mpic_physmask(u32 cpumask)
625{
626 int i;
627 u32 mask = 0;
628
Milton Millerebc04212011-05-10 19:28:59 +0000629 for (i = 0; i < min(32, NR_CPUS); ++i, cpumask >>= 1)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000630 mask |= (cpumask & 1) << get_hard_smp_processor_id(i);
631 return mask;
632}
633
634#ifdef CONFIG_SMP
635/* Get the mpic structure from the IPI number */
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000636static inline struct mpic * mpic_from_ipi(struct irq_data *d)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000637{
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000638 return irq_data_get_irq_chip_data(d);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000639}
640#endif
641
642/* Get the mpic structure from the irq number */
643static inline struct mpic * mpic_from_irq(unsigned int irq)
644{
Thomas Gleixnerec775d02011-03-25 16:45:20 +0100645 return irq_get_chip_data(irq);
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000646}
647
648/* Get the mpic structure from the irq data */
649static inline struct mpic * mpic_from_irq_data(struct irq_data *d)
650{
651 return irq_data_get_irq_chip_data(d);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000652}
653
654/* Send an EOI */
655static inline void mpic_eoi(struct mpic *mpic)
656{
Zang Roy-r6191172335932006-08-25 14:16:30 +1000657 mpic_cpu_write(MPIC_INFO(CPU_EOI), 0);
658 (void)mpic_cpu_read(MPIC_INFO(CPU_WHOAMI));
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000659}
660
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000661/*
662 * Linux descriptor level callbacks
663 */
664
665
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000666void mpic_unmask_irq(struct irq_data *d)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000667{
668 unsigned int loops = 100000;
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000669 struct mpic *mpic = mpic_from_irq_data(d);
Grant Likely476eb492011-05-04 15:02:15 +1000670 unsigned int src = irqd_to_hwirq(d);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000671
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000672 DBG("%p: %s: enable_irq: %d (src %d)\n", mpic, mpic->name, d->irq, src);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000673
Zang Roy-r6191172335932006-08-25 14:16:30 +1000674 mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI),
675 mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)) &
Benjamin Herrenschmidte5356642005-11-18 17:18:15 +1100676 ~MPIC_VECPRI_MASK);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000677 /* make sure mask gets to controller before we return to user */
678 do {
679 if (!loops--) {
Scott Wood8bfc5e32011-01-17 12:10:41 +0000680 printk(KERN_ERR "%s: timeout on hwirq %u\n",
681 __func__, src);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000682 break;
683 }
Zang Roy-r6191172335932006-08-25 14:16:30 +1000684 } while(mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)) & MPIC_VECPRI_MASK);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100685}
686
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000687void mpic_mask_irq(struct irq_data *d)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000688{
689 unsigned int loops = 100000;
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000690 struct mpic *mpic = mpic_from_irq_data(d);
Grant Likely476eb492011-05-04 15:02:15 +1000691 unsigned int src = irqd_to_hwirq(d);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000692
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000693 DBG("%s: disable_irq: %d (src %d)\n", mpic->name, d->irq, src);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000694
Zang Roy-r6191172335932006-08-25 14:16:30 +1000695 mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI),
696 mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)) |
Benjamin Herrenschmidte5356642005-11-18 17:18:15 +1100697 MPIC_VECPRI_MASK);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000698
699 /* make sure mask gets to controller before we return to user */
700 do {
701 if (!loops--) {
Scott Wood8bfc5e32011-01-17 12:10:41 +0000702 printk(KERN_ERR "%s: timeout on hwirq %u\n",
703 __func__, src);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000704 break;
705 }
Zang Roy-r6191172335932006-08-25 14:16:30 +1000706 } while(!(mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)) & MPIC_VECPRI_MASK));
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000707}
708
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000709void mpic_end_irq(struct irq_data *d)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000710{
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000711 struct mpic *mpic = mpic_from_irq_data(d);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000712
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100713#ifdef DEBUG_IRQ
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000714 DBG("%s: end_irq: %d\n", mpic->name, d->irq);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100715#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000716 /* We always EOI on end_irq() even for edge interrupts since that
717 * should only lower the priority, the MPIC should have properly
718 * latched another edge interrupt coming in anyway
719 */
720
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000721 mpic_eoi(mpic);
722}
723
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000724#ifdef CONFIG_MPIC_U3_HT_IRQS
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000725
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000726static void mpic_unmask_ht_irq(struct irq_data *d)
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000727{
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000728 struct mpic *mpic = mpic_from_irq_data(d);
Grant Likely476eb492011-05-04 15:02:15 +1000729 unsigned int src = irqd_to_hwirq(d);
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000730
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000731 mpic_unmask_irq(d);
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000732
Thomas Gleixner24a3f2e2011-03-25 16:20:15 +0100733 if (irqd_is_level_type(d))
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000734 mpic_ht_end_irq(mpic, src);
735}
736
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000737static unsigned int mpic_startup_ht_irq(struct irq_data *d)
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000738{
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000739 struct mpic *mpic = mpic_from_irq_data(d);
Grant Likely476eb492011-05-04 15:02:15 +1000740 unsigned int src = irqd_to_hwirq(d);
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000741
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000742 mpic_unmask_irq(d);
Thomas Gleixner24a3f2e2011-03-25 16:20:15 +0100743 mpic_startup_ht_interrupt(mpic, src, irqd_is_level_type(d));
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000744
745 return 0;
746}
747
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000748static void mpic_shutdown_ht_irq(struct irq_data *d)
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000749{
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000750 struct mpic *mpic = mpic_from_irq_data(d);
Grant Likely476eb492011-05-04 15:02:15 +1000751 unsigned int src = irqd_to_hwirq(d);
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000752
Thomas Gleixner24a3f2e2011-03-25 16:20:15 +0100753 mpic_shutdown_ht_interrupt(mpic, src);
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000754 mpic_mask_irq(d);
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000755}
756
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000757static void mpic_end_ht_irq(struct irq_data *d)
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000758{
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000759 struct mpic *mpic = mpic_from_irq_data(d);
Grant Likely476eb492011-05-04 15:02:15 +1000760 unsigned int src = irqd_to_hwirq(d);
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000761
762#ifdef DEBUG_IRQ
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000763 DBG("%s: end_irq: %d\n", mpic->name, d->irq);
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000764#endif
765 /* We always EOI on end_irq() even for edge interrupts since that
766 * should only lower the priority, the MPIC should have properly
767 * latched another edge interrupt coming in anyway
768 */
769
Thomas Gleixner24a3f2e2011-03-25 16:20:15 +0100770 if (irqd_is_level_type(d))
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000771 mpic_ht_end_irq(mpic, src);
772 mpic_eoi(mpic);
773}
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000774#endif /* !CONFIG_MPIC_U3_HT_IRQS */
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000775
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000776#ifdef CONFIG_SMP
777
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000778static void mpic_unmask_ipi(struct irq_data *d)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000779{
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000780 struct mpic *mpic = mpic_from_ipi(d);
Grant Likely476eb492011-05-04 15:02:15 +1000781 unsigned int src = virq_to_hw(d->irq) - mpic->ipi_vecs[0];
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000782
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000783 DBG("%s: enable_ipi: %d (ipi %d)\n", mpic->name, d->irq, src);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000784 mpic_ipi_write(src, mpic_ipi_read(src) & ~MPIC_VECPRI_MASK);
785}
786
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000787static void mpic_mask_ipi(struct irq_data *d)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000788{
789 /* NEVER disable an IPI... that's just plain wrong! */
790}
791
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000792static void mpic_end_ipi(struct irq_data *d)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000793{
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000794 struct mpic *mpic = mpic_from_ipi(d);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000795
796 /*
797 * IPIs are marked IRQ_PER_CPU. This has the side effect of
798 * preventing the IRQ_PENDING/IRQ_INPROGRESS logic from
799 * applying to them. We EOI them late to avoid re-entering.
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000800 */
801 mpic_eoi(mpic);
802}
803
804#endif /* CONFIG_SMP */
805
Scott Woodea941872011-03-24 16:43:55 -0500806static void mpic_unmask_tm(struct irq_data *d)
807{
808 struct mpic *mpic = mpic_from_irq_data(d);
809 unsigned int src = virq_to_hw(d->irq) - mpic->timer_vecs[0];
810
Dmitry Eremin-Solenikov77ef4892011-05-30 01:56:09 +0000811 DBG("%s: enable_tm: %d (tm %d)\n", mpic->name, d->irq, src);
Scott Woodea941872011-03-24 16:43:55 -0500812 mpic_tm_write(src, mpic_tm_read(src) & ~MPIC_VECPRI_MASK);
813 mpic_tm_read(src);
814}
815
816static void mpic_mask_tm(struct irq_data *d)
817{
818 struct mpic *mpic = mpic_from_irq_data(d);
819 unsigned int src = virq_to_hw(d->irq) - mpic->timer_vecs[0];
820
821 mpic_tm_write(src, mpic_tm_read(src) | MPIC_VECPRI_MASK);
822 mpic_tm_read(src);
823}
824
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000825int mpic_set_affinity(struct irq_data *d, const struct cpumask *cpumask,
826 bool force)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000827{
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000828 struct mpic *mpic = mpic_from_irq_data(d);
Grant Likely476eb492011-05-04 15:02:15 +1000829 unsigned int src = irqd_to_hwirq(d);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000830
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000831 if (mpic->flags & MPIC_SINGLE_DEST_CPU) {
Yang Li38e13132009-12-16 20:18:11 +0000832 int cpuid = irq_choose_cpu(cpumask);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000833
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000834 mpic_irq_write(src, MPIC_INFO(IRQ_DESTINATION), 1 << cpuid);
835 } else {
Milton Miller2a116f32011-05-10 19:29:02 +0000836 u32 mask = cpumask_bits(cpumask)[0];
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000837
Milton Miller2a116f32011-05-10 19:29:02 +0000838 mask &= cpumask_bits(cpu_online_mask)[0];
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000839
840 mpic_irq_write(src, MPIC_INFO(IRQ_DESTINATION),
Milton Miller2a116f32011-05-10 19:29:02 +0000841 mpic_physmask(mask));
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000842 }
Yinghai Lud5dedd42009-04-27 17:59:21 -0700843
844 return 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000845}
846
Zang Roy-r6191172335932006-08-25 14:16:30 +1000847static unsigned int mpic_type_to_vecpri(struct mpic *mpic, unsigned int type)
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000848{
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000849 /* Now convert sense value */
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700850 switch(type & IRQ_TYPE_SENSE_MASK) {
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000851 case IRQ_TYPE_EDGE_RISING:
Zang Roy-r6191172335932006-08-25 14:16:30 +1000852 return MPIC_INFO(VECPRI_SENSE_EDGE) |
853 MPIC_INFO(VECPRI_POLARITY_POSITIVE);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000854 case IRQ_TYPE_EDGE_FALLING:
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700855 case IRQ_TYPE_EDGE_BOTH:
Zang Roy-r6191172335932006-08-25 14:16:30 +1000856 return MPIC_INFO(VECPRI_SENSE_EDGE) |
857 MPIC_INFO(VECPRI_POLARITY_NEGATIVE);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000858 case IRQ_TYPE_LEVEL_HIGH:
Zang Roy-r6191172335932006-08-25 14:16:30 +1000859 return MPIC_INFO(VECPRI_SENSE_LEVEL) |
860 MPIC_INFO(VECPRI_POLARITY_POSITIVE);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000861 case IRQ_TYPE_LEVEL_LOW:
862 default:
Zang Roy-r6191172335932006-08-25 14:16:30 +1000863 return MPIC_INFO(VECPRI_SENSE_LEVEL) |
864 MPIC_INFO(VECPRI_POLARITY_NEGATIVE);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000865 }
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700866}
867
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000868int mpic_set_irq_type(struct irq_data *d, unsigned int flow_type)
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700869{
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000870 struct mpic *mpic = mpic_from_irq_data(d);
Grant Likely476eb492011-05-04 15:02:15 +1000871 unsigned int src = irqd_to_hwirq(d);
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700872 unsigned int vecpri, vold, vnew;
873
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -0700874 DBG("mpic: set_irq_type(mpic:@%p,virq:%d,src:0x%x,type:0x%x)\n",
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000875 mpic, d->irq, src, flow_type);
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700876
877 if (src >= mpic->irq_count)
878 return -EINVAL;
879
880 if (flow_type == IRQ_TYPE_NONE)
881 if (mpic->senses && src < mpic->senses_count)
882 flow_type = mpic->senses[src];
883 if (flow_type == IRQ_TYPE_NONE)
884 flow_type = IRQ_TYPE_LEVEL_LOW;
885
Thomas Gleixner24a3f2e2011-03-25 16:20:15 +0100886 irqd_set_trigger_type(d, flow_type);
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700887
888 if (mpic_is_ht_interrupt(mpic, src))
889 vecpri = MPIC_VECPRI_POLARITY_POSITIVE |
890 MPIC_VECPRI_SENSE_EDGE;
891 else
Zang Roy-r6191172335932006-08-25 14:16:30 +1000892 vecpri = mpic_type_to_vecpri(mpic, flow_type);
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700893
Zang Roy-r6191172335932006-08-25 14:16:30 +1000894 vold = mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI));
895 vnew = vold & ~(MPIC_INFO(VECPRI_POLARITY_MASK) |
896 MPIC_INFO(VECPRI_SENSE_MASK));
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700897 vnew |= vecpri;
898 if (vold != vnew)
Zang Roy-r6191172335932006-08-25 14:16:30 +1000899 mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI), vnew);
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700900
Justin P. Mattocke075cd72011-11-21 06:43:26 +0000901 return IRQ_SET_MASK_OK_NOCOPY;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000902}
903
Olof Johansson38958dd2007-12-12 17:44:46 +1100904void mpic_set_vector(unsigned int virq, unsigned int vector)
905{
906 struct mpic *mpic = mpic_from_irq(virq);
Grant Likely476eb492011-05-04 15:02:15 +1000907 unsigned int src = virq_to_hw(virq);
Olof Johansson38958dd2007-12-12 17:44:46 +1100908 unsigned int vecpri;
909
910 DBG("mpic: set_vector(mpic:@%p,virq:%d,src:%d,vector:0x%x)\n",
911 mpic, virq, src, vector);
912
913 if (src >= mpic->irq_count)
914 return;
915
916 vecpri = mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI));
917 vecpri = vecpri & ~MPIC_INFO(VECPRI_VECTOR_MASK);
918 vecpri |= vector;
919 mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI), vecpri);
920}
921
Meador Ingedfec2202011-03-14 10:01:06 +0000922void mpic_set_destination(unsigned int virq, unsigned int cpuid)
923{
924 struct mpic *mpic = mpic_from_irq(virq);
Grant Likely476eb492011-05-04 15:02:15 +1000925 unsigned int src = virq_to_hw(virq);
Meador Ingedfec2202011-03-14 10:01:06 +0000926
927 DBG("mpic: set_destination(mpic:@%p,virq:%d,src:%d,cpuid:0x%x)\n",
928 mpic, virq, src, cpuid);
929
930 if (src >= mpic->irq_count)
931 return;
932
933 mpic_irq_write(src, MPIC_INFO(IRQ_DESTINATION), 1 << cpuid);
934}
935
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000936static struct irq_chip mpic_irq_chip = {
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000937 .irq_mask = mpic_mask_irq,
938 .irq_unmask = mpic_unmask_irq,
939 .irq_eoi = mpic_end_irq,
940 .irq_set_type = mpic_set_irq_type,
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000941};
942
943#ifdef CONFIG_SMP
944static struct irq_chip mpic_ipi_chip = {
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000945 .irq_mask = mpic_mask_ipi,
946 .irq_unmask = mpic_unmask_ipi,
947 .irq_eoi = mpic_end_ipi,
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000948};
949#endif /* CONFIG_SMP */
950
Scott Woodea941872011-03-24 16:43:55 -0500951static struct irq_chip mpic_tm_chip = {
952 .irq_mask = mpic_mask_tm,
953 .irq_unmask = mpic_unmask_tm,
954 .irq_eoi = mpic_end_irq,
955};
956
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000957#ifdef CONFIG_MPIC_U3_HT_IRQS
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000958static struct irq_chip mpic_irq_ht_chip = {
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000959 .irq_startup = mpic_startup_ht_irq,
960 .irq_shutdown = mpic_shutdown_ht_irq,
961 .irq_mask = mpic_mask_irq,
962 .irq_unmask = mpic_unmask_ht_irq,
963 .irq_eoi = mpic_end_ht_irq,
964 .irq_set_type = mpic_set_irq_type,
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000965};
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000966#endif /* CONFIG_MPIC_U3_HT_IRQS */
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000967
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000968
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000969static int mpic_host_match(struct irq_host *h, struct device_node *node)
970{
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000971 /* Exact match, unless mpic node is NULL */
Michael Ellerman52964f82007-08-28 18:47:54 +1000972 return h->of_node == NULL || h->of_node == node;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000973}
974
975static int mpic_host_map(struct irq_host *h, unsigned int virq,
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700976 irq_hw_number_t hw)
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000977{
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000978 struct mpic *mpic = h->host_data;
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700979 struct irq_chip *chip;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000980
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -0700981 DBG("mpic: map virq %d, hwirq 0x%lx\n", virq, hw);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000982
Olof Johansson7df24572007-01-28 23:33:18 -0600983 if (hw == mpic->spurious_vec)
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000984 return -EINVAL;
Benjamin Herrenschmidt7fd72182007-07-21 09:55:21 +1000985 if (mpic->protected && test_bit(hw, mpic->protected))
986 return -EINVAL;
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -0700987
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000988#ifdef CONFIG_SMP
Olof Johansson7df24572007-01-28 23:33:18 -0600989 else if (hw >= mpic->ipi_vecs[0]) {
Kyle Moffettbe8bec52011-12-02 06:28:03 +0000990 WARN_ON(mpic->flags & MPIC_SECONDARY);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000991
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -0700992 DBG("mpic: mapping as IPI\n");
Thomas Gleixnerec775d02011-03-25 16:45:20 +0100993 irq_set_chip_data(virq, mpic);
994 irq_set_chip_and_handler(virq, &mpic->hc_ipi,
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000995 handle_percpu_irq);
996 return 0;
997 }
998#endif /* CONFIG_SMP */
999
Scott Woodea941872011-03-24 16:43:55 -05001000 if (hw >= mpic->timer_vecs[0] && hw <= mpic->timer_vecs[7]) {
Kyle Moffettbe8bec52011-12-02 06:28:03 +00001001 WARN_ON(mpic->flags & MPIC_SECONDARY);
Scott Woodea941872011-03-24 16:43:55 -05001002
1003 DBG("mpic: mapping as timer\n");
1004 irq_set_chip_data(virq, mpic);
1005 irq_set_chip_and_handler(virq, &mpic->hc_tm,
1006 handle_fasteoi_irq);
1007 return 0;
1008 }
1009
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001010 if (hw >= mpic->irq_count)
1011 return -EINVAL;
1012
Michael Ellermana7de7c72007-05-08 12:58:36 +10001013 mpic_msi_reserve_hwirq(mpic, hw);
1014
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -07001015 /* Default chip */
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001016 chip = &mpic->hc_irq;
1017
Michael Ellerman6cfef5b2007-04-23 18:47:08 +10001018#ifdef CONFIG_MPIC_U3_HT_IRQS
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001019 /* Check for HT interrupts, override vecpri */
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -07001020 if (mpic_is_ht_interrupt(mpic, hw))
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001021 chip = &mpic->hc_ht_irq;
Michael Ellerman6cfef5b2007-04-23 18:47:08 +10001022#endif /* CONFIG_MPIC_U3_HT_IRQS */
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001023
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -07001024 DBG("mpic: mapping to irq chip @%p\n", chip);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001025
Thomas Gleixnerec775d02011-03-25 16:45:20 +01001026 irq_set_chip_data(virq, mpic);
1027 irq_set_chip_and_handler(virq, chip, handle_fasteoi_irq);
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -07001028
1029 /* Set default irq type */
Thomas Gleixnerec775d02011-03-25 16:45:20 +01001030 irq_set_irq_type(virq, IRQ_TYPE_NONE);
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -07001031
Meador Ingedfec2202011-03-14 10:01:06 +00001032 /* If the MPIC was reset, then all vectors have already been
1033 * initialized. Otherwise, a per source lazy initialization
1034 * is done here.
1035 */
1036 if (!mpic_is_ipi(mpic, hw) && (mpic->flags & MPIC_NO_RESET)) {
Meador Ingedfec2202011-03-14 10:01:06 +00001037 mpic_set_vector(virq, hw);
Meador Inged6a26392011-03-14 10:01:07 +00001038 mpic_set_destination(virq, mpic_processor_id(mpic));
Meador Ingedfec2202011-03-14 10:01:06 +00001039 mpic_irq_set_priority(virq, 8);
1040 }
1041
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001042 return 0;
1043}
1044
1045static int mpic_host_xlate(struct irq_host *h, struct device_node *ct,
Roman Fietze40d50cf2009-12-08 02:39:50 +00001046 const u32 *intspec, unsigned int intsize,
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001047 irq_hw_number_t *out_hwirq, unsigned int *out_flags)
1048
1049{
Scott Wood22d168c2011-03-24 16:43:54 -05001050 struct mpic *mpic = h->host_data;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001051 static unsigned char map_mpic_senses[4] = {
1052 IRQ_TYPE_EDGE_RISING,
1053 IRQ_TYPE_LEVEL_LOW,
1054 IRQ_TYPE_LEVEL_HIGH,
1055 IRQ_TYPE_EDGE_FALLING,
1056 };
1057
1058 *out_hwirq = intspec[0];
Scott Wood22d168c2011-03-24 16:43:54 -05001059 if (intsize >= 4 && (mpic->flags & MPIC_FSL)) {
1060 /*
1061 * Freescale MPIC with extended intspec:
1062 * First two cells are as usual. Third specifies
1063 * an "interrupt type". Fourth is type-specific data.
1064 *
1065 * See Documentation/devicetree/bindings/powerpc/fsl/mpic.txt
1066 */
1067 switch (intspec[2]) {
1068 case 0:
1069 case 1: /* no EISR/EIMR support for now, treat as shared IRQ */
1070 break;
1071 case 2:
1072 if (intspec[0] >= ARRAY_SIZE(mpic->ipi_vecs))
1073 return -EINVAL;
1074
1075 *out_hwirq = mpic->ipi_vecs[intspec[0]];
1076 break;
1077 case 3:
1078 if (intspec[0] >= ARRAY_SIZE(mpic->timer_vecs))
1079 return -EINVAL;
1080
1081 *out_hwirq = mpic->timer_vecs[intspec[0]];
1082 break;
1083 default:
1084 pr_debug("%s: unknown irq type %u\n",
1085 __func__, intspec[2]);
1086 return -EINVAL;
1087 }
1088
1089 *out_flags = map_mpic_senses[intspec[1] & 3];
1090 } else if (intsize > 1) {
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -07001091 u32 mask = 0x3;
1092
1093 /* Apple invented a new race of encoding on machines with
1094 * an HT APIC. They encode, among others, the index within
1095 * the HT APIC. We don't care about it here since thankfully,
1096 * it appears that they have the APIC already properly
1097 * configured, and thus our current fixup code that reads the
1098 * APIC config works fine. However, we still need to mask out
1099 * bits in the specifier to make sure we only get bit 0 which
1100 * is the level/edge bit (the only sense bit exposed by Apple),
1101 * as their bit 1 means something else.
1102 */
1103 if (machine_is(powermac))
1104 mask = 0x1;
1105 *out_flags = map_mpic_senses[intspec[1] & mask];
1106 } else
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001107 *out_flags = IRQ_TYPE_NONE;
1108
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -07001109 DBG("mpic: xlate (%d cells: 0x%08x 0x%08x) to line 0x%lx sense 0x%x\n",
1110 intsize, intspec[0], intspec[1], *out_hwirq, *out_flags);
1111
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001112 return 0;
1113}
1114
1115static struct irq_host_ops mpic_host_ops = {
1116 .match = mpic_host_match,
1117 .map = mpic_host_map,
1118 .xlate = mpic_host_xlate,
1119};
1120
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001121/*
1122 * Exported functions
1123 */
1124
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001125struct mpic * __init mpic_alloc(struct device_node *node,
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001126 phys_addr_t phys_addr,
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001127 unsigned int flags,
1128 unsigned int isu_size,
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001129 unsigned int irq_count,
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001130 const char *name)
1131{
Kyle Moffett5bdb6f22011-12-02 06:28:00 +00001132 int i, psize, intvec_top;
1133 struct mpic *mpic;
1134 u32 greg_feature;
1135 const char *vers;
1136 const u32 *psrc;
Kyle Moffett8bf41562011-12-02 06:27:59 +00001137
Kyle Moffett996983b2011-12-02 06:28:02 +00001138 /* Default MPIC search parameters */
1139 static const struct of_device_id __initconst mpic_device_id[] = {
1140 { .type = "open-pic", },
1141 { .compatible = "open-pic", },
1142 {},
1143 };
1144
1145 /*
1146 * If we were not passed a device-tree node, then perform the default
1147 * search for standardized a standardized OpenPIC.
1148 */
1149 if (node) {
1150 node = of_node_get(node);
1151 } else {
1152 node = of_find_matching_node(NULL, mpic_device_id);
1153 if (!node)
1154 return NULL;
1155 }
Kyle Moffett5bdb6f22011-12-02 06:28:00 +00001156
1157 /* Pick the physical address from the device tree if unspecified */
Kyle Moffett8bf41562011-12-02 06:27:59 +00001158 if (!phys_addr) {
Kyle Moffett8bf41562011-12-02 06:27:59 +00001159 /* Check if it is DCR-based */
1160 if (of_get_property(node, "dcr-reg", NULL)) {
1161 flags |= MPIC_USES_DCR;
1162 } else {
1163 struct resource r;
1164 if (of_address_to_resource(node, 0, &r))
Kyle Moffett996983b2011-12-02 06:28:02 +00001165 goto err_of_node_put;
Kyle Moffett8bf41562011-12-02 06:27:59 +00001166 phys_addr = r.start;
1167 }
1168 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001169
Kumar Gala85355bb2009-06-18 22:01:20 +00001170 mpic = kzalloc(sizeof(struct mpic), GFP_KERNEL);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001171 if (mpic == NULL)
Kyle Moffett996983b2011-12-02 06:28:02 +00001172 goto err_of_node_put;
Kumar Gala85355bb2009-06-18 22:01:20 +00001173
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001174 mpic->name = name;
Kyle Moffette7a98672011-12-02 06:28:01 +00001175 mpic->paddr = phys_addr;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001176
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +10001177 mpic->hc_irq = mpic_irq_chip;
Thomas Gleixnerb27df672009-11-18 23:44:21 +00001178 mpic->hc_irq.name = name;
Kyle Moffettbe8bec52011-12-02 06:28:03 +00001179 if (!(flags & MPIC_SECONDARY))
Lennert Buytenhek835c0552011-03-08 22:26:43 +00001180 mpic->hc_irq.irq_set_affinity = mpic_set_affinity;
Michael Ellerman6cfef5b2007-04-23 18:47:08 +10001181#ifdef CONFIG_MPIC_U3_HT_IRQS
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +10001182 mpic->hc_ht_irq = mpic_irq_ht_chip;
Thomas Gleixnerb27df672009-11-18 23:44:21 +00001183 mpic->hc_ht_irq.name = name;
Kyle Moffettbe8bec52011-12-02 06:28:03 +00001184 if (!(flags & MPIC_SECONDARY))
Lennert Buytenhek835c0552011-03-08 22:26:43 +00001185 mpic->hc_ht_irq.irq_set_affinity = mpic_set_affinity;
Michael Ellerman6cfef5b2007-04-23 18:47:08 +10001186#endif /* CONFIG_MPIC_U3_HT_IRQS */
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001187
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001188#ifdef CONFIG_SMP
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +10001189 mpic->hc_ipi = mpic_ipi_chip;
Thomas Gleixnerb27df672009-11-18 23:44:21 +00001190 mpic->hc_ipi.name = name;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001191#endif /* CONFIG_SMP */
1192
Scott Woodea941872011-03-24 16:43:55 -05001193 mpic->hc_tm = mpic_tm_chip;
1194 mpic->hc_tm.name = name;
1195
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001196 mpic->flags = flags;
1197 mpic->isu_size = isu_size;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001198 mpic->irq_count = irq_count;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001199 mpic->num_sources = 0; /* so far */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001200
Olof Johansson7df24572007-01-28 23:33:18 -06001201 if (flags & MPIC_LARGE_VECTORS)
1202 intvec_top = 2047;
1203 else
1204 intvec_top = 255;
1205
Scott Woodea941872011-03-24 16:43:55 -05001206 mpic->timer_vecs[0] = intvec_top - 12;
1207 mpic->timer_vecs[1] = intvec_top - 11;
1208 mpic->timer_vecs[2] = intvec_top - 10;
1209 mpic->timer_vecs[3] = intvec_top - 9;
1210 mpic->timer_vecs[4] = intvec_top - 8;
1211 mpic->timer_vecs[5] = intvec_top - 7;
1212 mpic->timer_vecs[6] = intvec_top - 6;
1213 mpic->timer_vecs[7] = intvec_top - 5;
Olof Johansson7df24572007-01-28 23:33:18 -06001214 mpic->ipi_vecs[0] = intvec_top - 4;
1215 mpic->ipi_vecs[1] = intvec_top - 3;
1216 mpic->ipi_vecs[2] = intvec_top - 2;
1217 mpic->ipi_vecs[3] = intvec_top - 1;
1218 mpic->spurious_vec = intvec_top;
1219
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001220 /* Check for "big-endian" in device-tree */
Kyle Moffett5bdb6f22011-12-02 06:28:00 +00001221 if (of_get_property(node, "big-endian", NULL) != NULL)
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001222 mpic->flags |= MPIC_BIG_ENDIAN;
Kyle Moffett5bdb6f22011-12-02 06:28:00 +00001223 if (of_device_is_compatible(node, "fsl,mpic"))
Scott Wood22d168c2011-03-24 16:43:54 -05001224 mpic->flags |= MPIC_FSL;
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001225
Benjamin Herrenschmidt7fd72182007-07-21 09:55:21 +10001226 /* Look for protected sources */
Kyle Moffett5bdb6f22011-12-02 06:28:00 +00001227 psrc = of_get_property(node, "protected-sources", &psize);
1228 if (psrc) {
1229 /* Allocate a bitmap with one bit per interrupt */
1230 unsigned int mapsize = BITS_TO_LONGS(intvec_top + 1);
1231 mpic->protected = kzalloc(mapsize*sizeof(long), GFP_KERNEL);
1232 BUG_ON(mpic->protected == NULL);
1233 for (i = 0; i < psize/sizeof(u32); i++) {
1234 if (psrc[i] > intvec_top)
1235 continue;
1236 __set_bit(psrc[i], mpic->protected);
Benjamin Herrenschmidt7fd72182007-07-21 09:55:21 +10001237 }
1238 }
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001239
Zang Roy-r6191172335932006-08-25 14:16:30 +10001240#ifdef CONFIG_MPIC_WEIRD
1241 mpic->hw_set = mpic_infos[MPIC_GET_REGSET(flags)];
1242#endif
1243
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001244 /* default register type */
Kyle Moffett8bf41562011-12-02 06:27:59 +00001245 if (flags & MPIC_BIG_ENDIAN)
1246 mpic->reg_type = mpic_access_mmio_be;
1247 else
1248 mpic->reg_type = mpic_access_mmio_le;
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001249
Kyle Moffett8bf41562011-12-02 06:27:59 +00001250 /*
1251 * An MPIC with a "dcr-reg" property must be accessed that way, but
1252 * only if the kernel includes DCR support.
1253 */
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001254#ifdef CONFIG_PPC_DCR
Kyle Moffett8bf41562011-12-02 06:27:59 +00001255 if (flags & MPIC_USES_DCR)
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001256 mpic->reg_type = mpic_access_dcr;
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001257#else
Kyle Moffett8bf41562011-12-02 06:27:59 +00001258 BUG_ON(flags & MPIC_USES_DCR);
1259#endif
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001260
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001261 /* Map the global registers */
Kyle Moffette7a98672011-12-02 06:28:01 +00001262 mpic_map(mpic, node, mpic->paddr, &mpic->gregs, MPIC_INFO(GREG_BASE), 0x1000);
1263 mpic_map(mpic, node, mpic->paddr, &mpic->tmregs, MPIC_INFO(TIMER_BASE), 0x1000);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001264
1265 /* Reset */
Meador Ingedfec2202011-03-14 10:01:06 +00001266
1267 /* When using a device-node, reset requests are only honored if the MPIC
1268 * is allowed to reset.
1269 */
Kyle Moffettc579bc762011-12-02 06:28:05 +00001270 if (of_get_property(node, "pic-no-reset", NULL))
Meador Ingedfec2202011-03-14 10:01:06 +00001271 mpic->flags |= MPIC_NO_RESET;
1272
1273 if ((flags & MPIC_WANTS_RESET) && !(mpic->flags & MPIC_NO_RESET)) {
1274 printk(KERN_DEBUG "mpic: Resetting\n");
Zang Roy-r6191172335932006-08-25 14:16:30 +10001275 mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
1276 mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001277 | MPIC_GREG_GCONF_RESET);
Zang Roy-r6191172335932006-08-25 14:16:30 +10001278 while( mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001279 & MPIC_GREG_GCONF_RESET)
1280 mb();
1281 }
1282
Kumar Galad91e4ea2009-01-07 15:53:29 -06001283 /* CoreInt */
1284 if (flags & MPIC_ENABLE_COREINT)
1285 mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
1286 mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
1287 | MPIC_GREG_GCONF_COREINT);
1288
Olof Johanssonf3653552007-12-20 13:11:18 -06001289 if (flags & MPIC_ENABLE_MCK)
1290 mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
1291 mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
1292 | MPIC_GREG_GCONF_MCK);
1293
Timur Tabi14b92472011-07-08 11:12:42 +00001294 /*
1295 * Read feature register. For non-ISU MPICs, num sources as well. On
1296 * ISU MPICs, sources are counted as ISUs are added
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001297 */
Johannes Bergd9d10632008-02-21 20:39:01 +11001298 greg_feature = mpic_read(mpic->gregs, MPIC_INFO(GREG_FEATURE_0));
Anton Vorontsov5073e7e2008-05-24 04:40:00 +10001299 if (isu_size == 0) {
Kumar Gala475ca392008-05-22 06:59:23 +10001300 if (flags & MPIC_BROKEN_FRR_NIRQS)
1301 mpic->num_sources = mpic->irq_count;
1302 else
1303 mpic->num_sources =
1304 ((greg_feature & MPIC_GREG_FEATURE_LAST_SRC_MASK)
1305 >> MPIC_GREG_FEATURE_LAST_SRC_SHIFT) + 1;
Anton Vorontsov5073e7e2008-05-24 04:40:00 +10001306 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001307
Timur Tabi14b92472011-07-08 11:12:42 +00001308 /*
1309 * The MPIC driver will crash if there are more cores than we
1310 * can initialize, so we may as well catch that problem here.
1311 */
1312 BUG_ON(num_possible_cpus() > MPIC_MAX_CPUS);
1313
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001314 /* Map the per-CPU registers */
Timur Tabi14b92472011-07-08 11:12:42 +00001315 for_each_possible_cpu(i) {
1316 unsigned int cpu = get_hard_smp_processor_id(i);
1317
Kyle Moffette7a98672011-12-02 06:28:01 +00001318 mpic_map(mpic, node, mpic->paddr, &mpic->cpuregs[cpu],
Timur Tabi14b92472011-07-08 11:12:42 +00001319 MPIC_INFO(CPU_BASE) + cpu * MPIC_INFO(CPU_STRIDE),
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001320 0x1000);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001321 }
1322
1323 /* Initialize main ISU if none provided */
1324 if (mpic->isu_size == 0) {
1325 mpic->isu_size = mpic->num_sources;
Kyle Moffette7a98672011-12-02 06:28:01 +00001326 mpic_map(mpic, node, mpic->paddr, &mpic->isus[0],
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001327 MPIC_INFO(IRQ_BASE), MPIC_INFO(IRQ_STRIDE) * mpic->isu_size);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001328 }
1329 mpic->isu_shift = 1 + __ilog2(mpic->isu_size - 1);
1330 mpic->isu_mask = (1 << mpic->isu_shift) - 1;
1331
Kumar Gala31207da2009-05-08 12:08:20 +00001332 mpic->irqhost = irq_alloc_host(node, IRQ_HOST_MAP_LINEAR,
1333 isu_size ? isu_size : mpic->num_sources,
1334 &mpic_host_ops,
1335 flags & MPIC_LARGE_VECTORS ? 2048 : 256);
Kyle Moffett996983b2011-12-02 06:28:02 +00001336
1337 /*
1338 * FIXME: The code leaks the MPIC object and mappings here; this
1339 * is very unlikely to fail but it ought to be fixed anyways.
1340 */
Kumar Gala31207da2009-05-08 12:08:20 +00001341 if (mpic->irqhost == NULL)
1342 return NULL;
1343
1344 mpic->irqhost->host_data = mpic;
1345
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001346 /* Display version */
Johannes Bergd9d10632008-02-21 20:39:01 +11001347 switch (greg_feature & MPIC_GREG_FEATURE_VERSION_MASK) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001348 case 1:
1349 vers = "1.0";
1350 break;
1351 case 2:
1352 vers = "1.2";
1353 break;
1354 case 3:
1355 vers = "1.3";
1356 break;
1357 default:
1358 vers = "<unknown>";
1359 break;
1360 }
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001361 printk(KERN_INFO "mpic: Setting up MPIC \"%s\" version %s at %llx,"
1362 " max %d CPUs\n",
Kyle Moffette7a98672011-12-02 06:28:01 +00001363 name, vers, (unsigned long long)mpic->paddr, num_possible_cpus());
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001364 printk(KERN_INFO "mpic: ISU size: %d, shift: %d, mask: %x\n",
1365 mpic->isu_size, mpic->isu_shift, mpic->isu_mask);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001366
1367 mpic->next = mpics;
1368 mpics = mpic;
1369
Kyle Moffettbe8bec52011-12-02 06:28:03 +00001370 if (!(flags & MPIC_SECONDARY)) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001371 mpic_primary = mpic;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001372 irq_set_default_host(mpic->irqhost);
1373 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001374
Kyle Moffett996983b2011-12-02 06:28:02 +00001375 of_node_put(node);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001376 return mpic;
Kyle Moffett996983b2011-12-02 06:28:02 +00001377
1378err_of_node_put:
1379 of_node_put(node);
1380 return NULL;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001381}
1382
1383void __init mpic_assign_isu(struct mpic *mpic, unsigned int isu_num,
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001384 phys_addr_t paddr)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001385{
1386 unsigned int isu_first = isu_num * mpic->isu_size;
1387
1388 BUG_ON(isu_num >= MPIC_MAX_ISU);
1389
Benjamin Herrenschmidt5a2642f2009-06-22 16:47:59 +00001390 mpic_map(mpic, mpic->irqhost->of_node,
1391 paddr, &mpic->isus[isu_num], 0,
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001392 MPIC_INFO(IRQ_STRIDE) * mpic->isu_size);
Benjamin Herrenschmidt5a2642f2009-06-22 16:47:59 +00001393
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001394 if ((isu_first + mpic->isu_size) > mpic->num_sources)
1395 mpic->num_sources = isu_first + mpic->isu_size;
1396}
1397
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001398void __init mpic_set_default_senses(struct mpic *mpic, u8 *senses, int count)
1399{
1400 mpic->senses = senses;
1401 mpic->senses_count = count;
1402}
1403
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001404void __init mpic_init(struct mpic *mpic)
1405{
1406 int i;
Arnd Bergmanncc353c32008-11-28 09:51:23 +00001407 int cpu;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001408
1409 BUG_ON(mpic->num_sources == 0);
1410
1411 printk(KERN_INFO "mpic: Initializing for %d sources\n", mpic->num_sources);
1412
1413 /* Set current processor priority to max */
Zang Roy-r6191172335932006-08-25 14:16:30 +10001414 mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), 0xf);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001415
Scott Woodea941872011-03-24 16:43:55 -05001416 /* Initialize timers to our reserved vectors and mask them for now */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001417 for (i = 0; i < 4; i++) {
1418 mpic_write(mpic->tmregs,
Zang Roy-r6191172335932006-08-25 14:16:30 +10001419 i * MPIC_INFO(TIMER_STRIDE) +
Scott Woodea941872011-03-24 16:43:55 -05001420 MPIC_INFO(TIMER_DESTINATION),
1421 1 << hard_smp_processor_id());
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001422 mpic_write(mpic->tmregs,
Zang Roy-r6191172335932006-08-25 14:16:30 +10001423 i * MPIC_INFO(TIMER_STRIDE) +
1424 MPIC_INFO(TIMER_VECTOR_PRI),
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001425 MPIC_VECPRI_MASK |
Scott Woodea941872011-03-24 16:43:55 -05001426 (9 << MPIC_VECPRI_PRIORITY_SHIFT) |
Olof Johansson7df24572007-01-28 23:33:18 -06001427 (mpic->timer_vecs[0] + i));
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001428 }
1429
1430 /* Initialize IPIs to our reserved vectors and mark them disabled for now */
1431 mpic_test_broken_ipi(mpic);
1432 for (i = 0; i < 4; i++) {
1433 mpic_ipi_write(i,
1434 MPIC_VECPRI_MASK |
1435 (10 << MPIC_VECPRI_PRIORITY_SHIFT) |
Olof Johansson7df24572007-01-28 23:33:18 -06001436 (mpic->ipi_vecs[0] + i));
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001437 }
1438
1439 /* Initialize interrupt sources */
1440 if (mpic->irq_count == 0)
1441 mpic->irq_count = mpic->num_sources;
1442
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +11001443 /* Do the HT PIC fixups on U3 broken mpic */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001444 DBG("MPIC flags: %x\n", mpic->flags);
Kyle Moffettbe8bec52011-12-02 06:28:03 +00001445 if ((mpic->flags & MPIC_U3_HT_IRQS) && !(mpic->flags & MPIC_SECONDARY)) {
Johannes Berg3669e932007-05-02 16:33:41 +10001446 mpic_scan_ht_pics(mpic);
Michael Ellerman05af7bd2007-05-08 12:58:37 +10001447 mpic_u3msi_init(mpic);
1448 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001449
Olof Johansson38958dd2007-12-12 17:44:46 +11001450 mpic_pasemi_msi_init(mpic);
1451
Meador Inged6a26392011-03-14 10:01:07 +00001452 cpu = mpic_processor_id(mpic);
Arnd Bergmanncc353c32008-11-28 09:51:23 +00001453
Meador Ingedfec2202011-03-14 10:01:06 +00001454 if (!(mpic->flags & MPIC_NO_RESET)) {
1455 for (i = 0; i < mpic->num_sources; i++) {
1456 /* start with vector = source number, and masked */
1457 u32 vecpri = MPIC_VECPRI_MASK | i |
1458 (8 << MPIC_VECPRI_PRIORITY_SHIFT);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001459
Meador Ingedfec2202011-03-14 10:01:06 +00001460 /* check if protected */
1461 if (mpic->protected && test_bit(i, mpic->protected))
1462 continue;
1463 /* init hw */
1464 mpic_irq_write(i, MPIC_INFO(IRQ_VECTOR_PRI), vecpri);
1465 mpic_irq_write(i, MPIC_INFO(IRQ_DESTINATION), 1 << cpu);
1466 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001467 }
1468
Olof Johansson7df24572007-01-28 23:33:18 -06001469 /* Init spurious vector */
1470 mpic_write(mpic->gregs, MPIC_INFO(GREG_SPURIOUS), mpic->spurious_vec);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001471
Zang Roy-r6191172335932006-08-25 14:16:30 +10001472 /* Disable 8259 passthrough, if supported */
1473 if (!(mpic->flags & MPIC_NO_PTHROU_DIS))
1474 mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
1475 mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
1476 | MPIC_GREG_GCONF_8259_PTHROU_DIS);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001477
Olof Johanssond87bf3b2007-12-27 22:16:29 -06001478 if (mpic->flags & MPIC_NO_BIAS)
1479 mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
1480 mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
1481 | MPIC_GREG_GCONF_NO_BIAS);
1482
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001483 /* Set current processor priority to 0 */
Zang Roy-r6191172335932006-08-25 14:16:30 +10001484 mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), 0);
Johannes Berg3669e932007-05-02 16:33:41 +10001485
1486#ifdef CONFIG_PM
1487 /* allocate memory to save mpic state */
Anton Vorontsovea960252009-07-01 10:59:57 +00001488 mpic->save_data = kmalloc(mpic->num_sources * sizeof(*mpic->save_data),
1489 GFP_KERNEL);
Johannes Berg3669e932007-05-02 16:33:41 +10001490 BUG_ON(mpic->save_data == NULL);
1491#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001492}
1493
Mark A. Greer868ea0c2006-06-20 14:15:36 -07001494void __init mpic_set_clk_ratio(struct mpic *mpic, u32 clock_ratio)
1495{
1496 u32 v;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001497
Mark A. Greer868ea0c2006-06-20 14:15:36 -07001498 v = mpic_read(mpic->gregs, MPIC_GREG_GLOBAL_CONF_1);
1499 v &= ~MPIC_GREG_GLOBAL_CONF_1_CLK_RATIO_MASK;
1500 v |= MPIC_GREG_GLOBAL_CONF_1_CLK_RATIO(clock_ratio);
1501 mpic_write(mpic->gregs, MPIC_GREG_GLOBAL_CONF_1, v);
1502}
1503
1504void __init mpic_set_serial_int(struct mpic *mpic, int enable)
1505{
Benjamin Herrenschmidtba1826e2006-07-05 15:36:15 +10001506 unsigned long flags;
Mark A. Greer868ea0c2006-06-20 14:15:36 -07001507 u32 v;
1508
Thomas Gleixner203041a2010-02-18 02:23:18 +00001509 raw_spin_lock_irqsave(&mpic_lock, flags);
Mark A. Greer868ea0c2006-06-20 14:15:36 -07001510 v = mpic_read(mpic->gregs, MPIC_GREG_GLOBAL_CONF_1);
1511 if (enable)
1512 v |= MPIC_GREG_GLOBAL_CONF_1_SIE;
1513 else
1514 v &= ~MPIC_GREG_GLOBAL_CONF_1_SIE;
1515 mpic_write(mpic->gregs, MPIC_GREG_GLOBAL_CONF_1, v);
Thomas Gleixner203041a2010-02-18 02:23:18 +00001516 raw_spin_unlock_irqrestore(&mpic_lock, flags);
Mark A. Greer868ea0c2006-06-20 14:15:36 -07001517}
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001518
1519void mpic_irq_set_priority(unsigned int irq, unsigned int pri)
1520{
Tony Breedsd69a78d2009-04-07 18:26:54 +00001521 struct mpic *mpic = mpic_find(irq);
Grant Likely476eb492011-05-04 15:02:15 +10001522 unsigned int src = virq_to_hw(irq);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001523 unsigned long flags;
1524 u32 reg;
1525
Stephen Rothwell06a901c2008-05-21 16:24:31 +10001526 if (!mpic)
1527 return;
1528
Thomas Gleixner203041a2010-02-18 02:23:18 +00001529 raw_spin_lock_irqsave(&mpic_lock, flags);
Tony Breedsd69a78d2009-04-07 18:26:54 +00001530 if (mpic_is_ipi(mpic, irq)) {
Olof Johansson7df24572007-01-28 23:33:18 -06001531 reg = mpic_ipi_read(src - mpic->ipi_vecs[0]) &
Benjamin Herrenschmidte5356642005-11-18 17:18:15 +11001532 ~MPIC_VECPRI_PRIORITY_MASK;
Olof Johansson7df24572007-01-28 23:33:18 -06001533 mpic_ipi_write(src - mpic->ipi_vecs[0],
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001534 reg | (pri << MPIC_VECPRI_PRIORITY_SHIFT));
Scott Woodea941872011-03-24 16:43:55 -05001535 } else if (mpic_is_tm(mpic, irq)) {
1536 reg = mpic_tm_read(src - mpic->timer_vecs[0]) &
1537 ~MPIC_VECPRI_PRIORITY_MASK;
1538 mpic_tm_write(src - mpic->timer_vecs[0],
1539 reg | (pri << MPIC_VECPRI_PRIORITY_SHIFT));
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001540 } else {
Zang Roy-r6191172335932006-08-25 14:16:30 +10001541 reg = mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI))
Benjamin Herrenschmidte5356642005-11-18 17:18:15 +11001542 & ~MPIC_VECPRI_PRIORITY_MASK;
Zang Roy-r6191172335932006-08-25 14:16:30 +10001543 mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI),
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001544 reg | (pri << MPIC_VECPRI_PRIORITY_SHIFT));
1545 }
Thomas Gleixner203041a2010-02-18 02:23:18 +00001546 raw_spin_unlock_irqrestore(&mpic_lock, flags);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001547}
1548
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001549void mpic_setup_this_cpu(void)
1550{
1551#ifdef CONFIG_SMP
1552 struct mpic *mpic = mpic_primary;
1553 unsigned long flags;
1554 u32 msk = 1 << hard_smp_processor_id();
1555 unsigned int i;
1556
1557 BUG_ON(mpic == NULL);
1558
1559 DBG("%s: setup_this_cpu(%d)\n", mpic->name, hard_smp_processor_id());
1560
Thomas Gleixner203041a2010-02-18 02:23:18 +00001561 raw_spin_lock_irqsave(&mpic_lock, flags);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001562
1563 /* let the mpic know we want intrs. default affinity is 0xffffffff
1564 * until changed via /proc. That's how it's done on x86. If we want
1565 * it differently, then we should make sure we also change the default
Ingo Molnara53da522006-06-29 02:24:38 -07001566 * values of irq_desc[].affinity in irq.c.
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001567 */
1568 if (distribute_irqs) {
1569 for (i = 0; i < mpic->num_sources ; i++)
Zang Roy-r6191172335932006-08-25 14:16:30 +10001570 mpic_irq_write(i, MPIC_INFO(IRQ_DESTINATION),
1571 mpic_irq_read(i, MPIC_INFO(IRQ_DESTINATION)) | msk);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001572 }
1573
1574 /* Set current processor priority to 0 */
Zang Roy-r6191172335932006-08-25 14:16:30 +10001575 mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), 0);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001576
Thomas Gleixner203041a2010-02-18 02:23:18 +00001577 raw_spin_unlock_irqrestore(&mpic_lock, flags);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001578#endif /* CONFIG_SMP */
1579}
1580
1581int mpic_cpu_get_priority(void)
1582{
1583 struct mpic *mpic = mpic_primary;
1584
Zang Roy-r6191172335932006-08-25 14:16:30 +10001585 return mpic_cpu_read(MPIC_INFO(CPU_CURRENT_TASK_PRI));
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001586}
1587
1588void mpic_cpu_set_priority(int prio)
1589{
1590 struct mpic *mpic = mpic_primary;
1591
1592 prio &= MPIC_CPU_TASKPRI_MASK;
Zang Roy-r6191172335932006-08-25 14:16:30 +10001593 mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), prio);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001594}
1595
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001596void mpic_teardown_this_cpu(int secondary)
1597{
1598 struct mpic *mpic = mpic_primary;
1599 unsigned long flags;
1600 u32 msk = 1 << hard_smp_processor_id();
1601 unsigned int i;
1602
1603 BUG_ON(mpic == NULL);
1604
1605 DBG("%s: teardown_this_cpu(%d)\n", mpic->name, hard_smp_processor_id());
Thomas Gleixner203041a2010-02-18 02:23:18 +00001606 raw_spin_lock_irqsave(&mpic_lock, flags);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001607
1608 /* let the mpic know we don't want intrs. */
1609 for (i = 0; i < mpic->num_sources ; i++)
Zang Roy-r6191172335932006-08-25 14:16:30 +10001610 mpic_irq_write(i, MPIC_INFO(IRQ_DESTINATION),
1611 mpic_irq_read(i, MPIC_INFO(IRQ_DESTINATION)) & ~msk);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001612
1613 /* Set current processor priority to max */
Zang Roy-r6191172335932006-08-25 14:16:30 +10001614 mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), 0xf);
Valentine Barshak71327992008-04-03 23:09:43 +04001615 /* We need to EOI the IPI since not all platforms reset the MPIC
1616 * on boot and new interrupts wouldn't get delivered otherwise.
1617 */
1618 mpic_eoi(mpic);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001619
Thomas Gleixner203041a2010-02-18 02:23:18 +00001620 raw_spin_unlock_irqrestore(&mpic_lock, flags);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001621}
1622
1623
Olof Johanssonf3653552007-12-20 13:11:18 -06001624static unsigned int _mpic_get_one_irq(struct mpic *mpic, int reg)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001625{
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001626 u32 src;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001627
Olof Johanssonf3653552007-12-20 13:11:18 -06001628 src = mpic_cpu_read(reg) & MPIC_INFO(VECPRI_VECTOR_MASK);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +11001629#ifdef DEBUG_LOW
Olof Johanssonf3653552007-12-20 13:11:18 -06001630 DBG("%s: get_one_irq(reg 0x%x): %d\n", mpic->name, reg, src);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +11001631#endif
Josh Boyer5cddd2e2007-05-01 06:38:11 +10001632 if (unlikely(src == mpic->spurious_vec)) {
1633 if (mpic->flags & MPIC_SPV_EOI)
1634 mpic_eoi(mpic);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001635 return NO_IRQ;
Josh Boyer5cddd2e2007-05-01 06:38:11 +10001636 }
Benjamin Herrenschmidt7fd72182007-07-21 09:55:21 +10001637 if (unlikely(mpic->protected && test_bit(src, mpic->protected))) {
Christian Dietrich76462232011-06-04 05:36:54 +00001638 printk_ratelimited(KERN_WARNING "%s: Got protected source %d !\n",
1639 mpic->name, (int)src);
Benjamin Herrenschmidt7fd72182007-07-21 09:55:21 +10001640 mpic_eoi(mpic);
1641 return NO_IRQ;
1642 }
1643
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001644 return irq_linear_revmap(mpic->irqhost, src);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001645}
1646
Olof Johanssonf3653552007-12-20 13:11:18 -06001647unsigned int mpic_get_one_irq(struct mpic *mpic)
1648{
1649 return _mpic_get_one_irq(mpic, MPIC_INFO(CPU_INTACK));
1650}
1651
Olaf Hering35a84c22006-10-07 22:08:26 +10001652unsigned int mpic_get_irq(void)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001653{
1654 struct mpic *mpic = mpic_primary;
1655
1656 BUG_ON(mpic == NULL);
1657
Olaf Hering35a84c22006-10-07 22:08:26 +10001658 return mpic_get_one_irq(mpic);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001659}
1660
Kumar Galad91e4ea2009-01-07 15:53:29 -06001661unsigned int mpic_get_coreint_irq(void)
1662{
1663#ifdef CONFIG_BOOKE
1664 struct mpic *mpic = mpic_primary;
1665 u32 src;
1666
1667 BUG_ON(mpic == NULL);
1668
1669 src = mfspr(SPRN_EPR);
1670
1671 if (unlikely(src == mpic->spurious_vec)) {
1672 if (mpic->flags & MPIC_SPV_EOI)
1673 mpic_eoi(mpic);
1674 return NO_IRQ;
1675 }
1676 if (unlikely(mpic->protected && test_bit(src, mpic->protected))) {
Christian Dietrich76462232011-06-04 05:36:54 +00001677 printk_ratelimited(KERN_WARNING "%s: Got protected source %d !\n",
1678 mpic->name, (int)src);
Kumar Galad91e4ea2009-01-07 15:53:29 -06001679 return NO_IRQ;
1680 }
1681
1682 return irq_linear_revmap(mpic->irqhost, src);
1683#else
1684 return NO_IRQ;
1685#endif
1686}
1687
Olof Johanssonf3653552007-12-20 13:11:18 -06001688unsigned int mpic_get_mcirq(void)
1689{
1690 struct mpic *mpic = mpic_primary;
1691
1692 BUG_ON(mpic == NULL);
1693
1694 return _mpic_get_one_irq(mpic, MPIC_INFO(CPU_MCACK));
1695}
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001696
1697#ifdef CONFIG_SMP
1698void mpic_request_ipis(void)
1699{
1700 struct mpic *mpic = mpic_primary;
Milton Miller78608dd2008-10-10 01:56:50 +00001701 int i;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001702 BUG_ON(mpic == NULL);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001703
Frans Pop8354be92010-02-06 07:47:20 +00001704 printk(KERN_INFO "mpic: requesting IPIs...\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001705
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001706 for (i = 0; i < 4; i++) {
1707 unsigned int vipi = irq_create_mapping(mpic->irqhost,
Olof Johansson7df24572007-01-28 23:33:18 -06001708 mpic->ipi_vecs[0] + i);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001709 if (vipi == NO_IRQ) {
Milton Miller78608dd2008-10-10 01:56:50 +00001710 printk(KERN_ERR "Failed to map %s\n", smp_ipi_name[i]);
1711 continue;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001712 }
Milton Miller78608dd2008-10-10 01:56:50 +00001713 smp_request_message_ipi(vipi, i);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001714 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001715}
Paul Mackerrasa9c59262005-10-20 17:09:51 +10001716
Milton Miller3caba982011-05-10 19:29:17 +00001717void smp_mpic_message_pass(int cpu, int msg)
Benjamin Herrenschmidt2ef613cb2010-05-06 18:01:46 +10001718{
1719 struct mpic *mpic = mpic_primary;
Milton Miller3caba982011-05-10 19:29:17 +00001720 u32 physmask;
Benjamin Herrenschmidt2ef613cb2010-05-06 18:01:46 +10001721
1722 BUG_ON(mpic == NULL);
1723
Paul Mackerrasa9c59262005-10-20 17:09:51 +10001724 /* make sure we're sending something that translates to an IPI */
1725 if ((unsigned int)msg > 3) {
1726 printk("SMP %d: smp_message_pass: unknown msg %d\n",
1727 smp_processor_id(), msg);
1728 return;
1729 }
Milton Miller3caba982011-05-10 19:29:17 +00001730
1731#ifdef DEBUG_IPI
1732 DBG("%s: send_ipi(ipi_no: %d)\n", mpic->name, msg);
1733#endif
1734
1735 physmask = 1 << get_hard_smp_processor_id(cpu);
1736
1737 mpic_cpu_write(MPIC_INFO(CPU_IPI_DISPATCH_0) +
1738 msg * MPIC_INFO(CPU_IPI_DISPATCH_STRIDE), physmask);
Paul Mackerrasa9c59262005-10-20 17:09:51 +10001739}
Michael Ellerman775aeff2007-02-08 18:34:04 +11001740
1741int __init smp_mpic_probe(void)
1742{
1743 int nr_cpus;
1744
1745 DBG("smp_mpic_probe()...\n");
1746
Benjamin Herrenschmidt2ef613cb2010-05-06 18:01:46 +10001747 nr_cpus = cpumask_weight(cpu_possible_mask);
Michael Ellerman775aeff2007-02-08 18:34:04 +11001748
1749 DBG("nr_cpus: %d\n", nr_cpus);
1750
1751 if (nr_cpus > 1)
1752 mpic_request_ipis();
1753
1754 return nr_cpus;
1755}
1756
1757void __devinit smp_mpic_setup_cpu(int cpu)
1758{
1759 mpic_setup_this_cpu();
1760}
Matthew McClintock66953eb2010-06-29 09:42:26 +00001761
1762void mpic_reset_core(int cpu)
1763{
1764 struct mpic *mpic = mpic_primary;
1765 u32 pir;
1766 int cpuid = get_hard_smp_processor_id(cpu);
Matthew McClintock44f16fc2011-10-26 13:46:57 -05001767 int i;
Matthew McClintock66953eb2010-06-29 09:42:26 +00001768
1769 /* Set target bit for core reset */
1770 pir = mpic_read(mpic->gregs, MPIC_INFO(GREG_PROCESSOR_INIT));
1771 pir |= (1 << cpuid);
1772 mpic_write(mpic->gregs, MPIC_INFO(GREG_PROCESSOR_INIT), pir);
1773 mpic_read(mpic->gregs, MPIC_INFO(GREG_PROCESSOR_INIT));
1774
1775 /* Restore target bit after reset complete */
1776 pir &= ~(1 << cpuid);
1777 mpic_write(mpic->gregs, MPIC_INFO(GREG_PROCESSOR_INIT), pir);
1778 mpic_read(mpic->gregs, MPIC_INFO(GREG_PROCESSOR_INIT));
Matthew McClintock44f16fc2011-10-26 13:46:57 -05001779
1780 /* Perform 15 EOI on each reset core to clear pending interrupts.
1781 * This is required for FSL CoreNet based devices */
1782 if (mpic->flags & MPIC_FSL) {
1783 for (i = 0; i < 15; i++) {
1784 _mpic_write(mpic->reg_type, &mpic->cpuregs[cpuid],
1785 MPIC_CPU_EOI, 0);
1786 }
1787 }
Matthew McClintock66953eb2010-06-29 09:42:26 +00001788}
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001789#endif /* CONFIG_SMP */
Johannes Berg3669e932007-05-02 16:33:41 +10001790
1791#ifdef CONFIG_PM
Rafael J. Wysockif5a592f2011-04-26 19:14:57 +02001792static void mpic_suspend_one(struct mpic *mpic)
Johannes Berg3669e932007-05-02 16:33:41 +10001793{
Johannes Berg3669e932007-05-02 16:33:41 +10001794 int i;
1795
1796 for (i = 0; i < mpic->num_sources; i++) {
1797 mpic->save_data[i].vecprio =
1798 mpic_irq_read(i, MPIC_INFO(IRQ_VECTOR_PRI));
1799 mpic->save_data[i].dest =
1800 mpic_irq_read(i, MPIC_INFO(IRQ_DESTINATION));
1801 }
Rafael J. Wysockif5a592f2011-04-26 19:14:57 +02001802}
1803
1804static int mpic_suspend(void)
1805{
1806 struct mpic *mpic = mpics;
1807
1808 while (mpic) {
1809 mpic_suspend_one(mpic);
1810 mpic = mpic->next;
1811 }
Johannes Berg3669e932007-05-02 16:33:41 +10001812
1813 return 0;
1814}
1815
Rafael J. Wysockif5a592f2011-04-26 19:14:57 +02001816static void mpic_resume_one(struct mpic *mpic)
Johannes Berg3669e932007-05-02 16:33:41 +10001817{
Johannes Berg3669e932007-05-02 16:33:41 +10001818 int i;
1819
1820 for (i = 0; i < mpic->num_sources; i++) {
1821 mpic_irq_write(i, MPIC_INFO(IRQ_VECTOR_PRI),
1822 mpic->save_data[i].vecprio);
1823 mpic_irq_write(i, MPIC_INFO(IRQ_DESTINATION),
1824 mpic->save_data[i].dest);
1825
1826#ifdef CONFIG_MPIC_U3_HT_IRQS
Alastair Bridgewater7c9d9362010-06-12 15:36:48 +00001827 if (mpic->fixups) {
Johannes Berg3669e932007-05-02 16:33:41 +10001828 struct mpic_irq_fixup *fixup = &mpic->fixups[i];
1829
1830 if (fixup->base) {
1831 /* we use the lowest bit in an inverted meaning */
1832 if ((mpic->save_data[i].fixup_data & 1) == 0)
1833 continue;
1834
1835 /* Enable and configure */
1836 writeb(0x10 + 2 * fixup->index, fixup->base + 2);
1837
1838 writel(mpic->save_data[i].fixup_data & ~1,
1839 fixup->base + 4);
1840 }
1841 }
1842#endif
1843 } /* end for loop */
Johannes Berg3669e932007-05-02 16:33:41 +10001844}
Johannes Berg3669e932007-05-02 16:33:41 +10001845
Rafael J. Wysockif5a592f2011-04-26 19:14:57 +02001846static void mpic_resume(void)
1847{
1848 struct mpic *mpic = mpics;
1849
1850 while (mpic) {
1851 mpic_resume_one(mpic);
1852 mpic = mpic->next;
1853 }
1854}
1855
1856static struct syscore_ops mpic_syscore_ops = {
Johannes Berg3669e932007-05-02 16:33:41 +10001857 .resume = mpic_resume,
1858 .suspend = mpic_suspend,
Johannes Berg3669e932007-05-02 16:33:41 +10001859};
1860
1861static int mpic_init_sys(void)
1862{
Rafael J. Wysockif5a592f2011-04-26 19:14:57 +02001863 register_syscore_ops(&mpic_syscore_ops);
1864 return 0;
Johannes Berg3669e932007-05-02 16:33:41 +10001865}
1866
1867device_initcall(mpic_init_sys);
Rafael J. Wysockif5a592f2011-04-26 19:14:57 +02001868#endif