blob: 89106792d067bbcaebde6a813dca9c8e01df6279 [file] [log] [blame]
SAN People73a59c12006-01-09 17:05:41 +00001/*
Andrew Victor9d041262007-02-05 11:42:07 +01002 * arch/arm/mach-at91/at91rm9200.c
SAN People73a59c12006-01-09 17:05:41 +00003 *
4 * Copyright (C) 2005 SAN People
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 */
12
SAN People73a59c12006-01-09 17:05:41 +000013#include <linux/module.h>
14
Russell King80b02c12009-01-08 10:01:47 +000015#include <asm/irq.h>
SAN People73a59c12006-01-09 17:05:41 +000016#include <asm/mach/arch.h>
17#include <asm/mach/map.h>
David Howells9f97da72012-03-28 18:30:01 +010018#include <asm/system_misc.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010019#include <mach/at91rm9200.h>
20#include <mach/at91_pmc.h>
21#include <mach/at91_st.h>
Jean-Christophe PLAGNIOL-VILLARDe57556e32011-04-24 11:40:22 +080022#include <mach/cpu.h>
SAN People73a59c12006-01-09 17:05:41 +000023
Jean-Christophe PLAGNIOL-VILLARD21d08b92011-04-23 15:28:34 +080024#include "soc.h"
Andrew Victor10e8e1f2006-06-19 15:26:51 +010025#include "generic.h"
Andrew Victor2eeaaa22006-09-27 10:50:59 +010026#include "clock.h"
Jean-Christophe PLAGNIOL-VILLARDfaee0cc2011-10-14 01:37:09 +080027#include "sam9_smc.h"
SAN People73a59c12006-01-09 17:05:41 +000028
Andrew Victor2eeaaa22006-09-27 10:50:59 +010029/* --------------------------------------------------------------------
30 * Clocks
31 * -------------------------------------------------------------------- */
32
33/*
34 * The peripheral clocks.
35 */
36static struct clk udc_clk = {
37 .name = "udc_clk",
38 .pmc_mask = 1 << AT91RM9200_ID_UDP,
39 .type = CLK_TYPE_PERIPHERAL,
40};
41static struct clk ohci_clk = {
42 .name = "ohci_clk",
43 .pmc_mask = 1 << AT91RM9200_ID_UHP,
44 .type = CLK_TYPE_PERIPHERAL,
45};
46static struct clk ether_clk = {
47 .name = "ether_clk",
48 .pmc_mask = 1 << AT91RM9200_ID_EMAC,
49 .type = CLK_TYPE_PERIPHERAL,
50};
51static struct clk mmc_clk = {
52 .name = "mci_clk",
53 .pmc_mask = 1 << AT91RM9200_ID_MCI,
54 .type = CLK_TYPE_PERIPHERAL,
55};
56static struct clk twi_clk = {
57 .name = "twi_clk",
58 .pmc_mask = 1 << AT91RM9200_ID_TWI,
59 .type = CLK_TYPE_PERIPHERAL,
60};
61static struct clk usart0_clk = {
62 .name = "usart0_clk",
63 .pmc_mask = 1 << AT91RM9200_ID_US0,
64 .type = CLK_TYPE_PERIPHERAL,
65};
66static struct clk usart1_clk = {
67 .name = "usart1_clk",
68 .pmc_mask = 1 << AT91RM9200_ID_US1,
69 .type = CLK_TYPE_PERIPHERAL,
70};
71static struct clk usart2_clk = {
72 .name = "usart2_clk",
73 .pmc_mask = 1 << AT91RM9200_ID_US2,
74 .type = CLK_TYPE_PERIPHERAL,
75};
76static struct clk usart3_clk = {
77 .name = "usart3_clk",
78 .pmc_mask = 1 << AT91RM9200_ID_US3,
79 .type = CLK_TYPE_PERIPHERAL,
80};
81static struct clk spi_clk = {
82 .name = "spi_clk",
83 .pmc_mask = 1 << AT91RM9200_ID_SPI,
84 .type = CLK_TYPE_PERIPHERAL,
85};
86static struct clk pioA_clk = {
87 .name = "pioA_clk",
88 .pmc_mask = 1 << AT91RM9200_ID_PIOA,
89 .type = CLK_TYPE_PERIPHERAL,
90};
91static struct clk pioB_clk = {
92 .name = "pioB_clk",
93 .pmc_mask = 1 << AT91RM9200_ID_PIOB,
94 .type = CLK_TYPE_PERIPHERAL,
95};
96static struct clk pioC_clk = {
97 .name = "pioC_clk",
98 .pmc_mask = 1 << AT91RM9200_ID_PIOC,
99 .type = CLK_TYPE_PERIPHERAL,
100};
101static struct clk pioD_clk = {
102 .name = "pioD_clk",
103 .pmc_mask = 1 << AT91RM9200_ID_PIOD,
104 .type = CLK_TYPE_PERIPHERAL,
105};
Andrew Victore8788ba2007-05-02 17:14:57 +0100106static struct clk ssc0_clk = {
107 .name = "ssc0_clk",
108 .pmc_mask = 1 << AT91RM9200_ID_SSC0,
109 .type = CLK_TYPE_PERIPHERAL,
110};
111static struct clk ssc1_clk = {
112 .name = "ssc1_clk",
113 .pmc_mask = 1 << AT91RM9200_ID_SSC1,
114 .type = CLK_TYPE_PERIPHERAL,
115};
116static struct clk ssc2_clk = {
117 .name = "ssc2_clk",
118 .pmc_mask = 1 << AT91RM9200_ID_SSC2,
119 .type = CLK_TYPE_PERIPHERAL,
120};
Andrew Victorc177a1e2007-02-08 10:25:38 +0100121static struct clk tc0_clk = {
122 .name = "tc0_clk",
123 .pmc_mask = 1 << AT91RM9200_ID_TC0,
124 .type = CLK_TYPE_PERIPHERAL,
125};
126static struct clk tc1_clk = {
127 .name = "tc1_clk",
128 .pmc_mask = 1 << AT91RM9200_ID_TC1,
129 .type = CLK_TYPE_PERIPHERAL,
130};
131static struct clk tc2_clk = {
132 .name = "tc2_clk",
133 .pmc_mask = 1 << AT91RM9200_ID_TC2,
134 .type = CLK_TYPE_PERIPHERAL,
135};
136static struct clk tc3_clk = {
137 .name = "tc3_clk",
138 .pmc_mask = 1 << AT91RM9200_ID_TC3,
139 .type = CLK_TYPE_PERIPHERAL,
140};
141static struct clk tc4_clk = {
142 .name = "tc4_clk",
143 .pmc_mask = 1 << AT91RM9200_ID_TC4,
144 .type = CLK_TYPE_PERIPHERAL,
145};
146static struct clk tc5_clk = {
147 .name = "tc5_clk",
148 .pmc_mask = 1 << AT91RM9200_ID_TC5,
149 .type = CLK_TYPE_PERIPHERAL,
150};
Andrew Victor2eeaaa22006-09-27 10:50:59 +0100151
152static struct clk *periph_clocks[] __initdata = {
153 &pioA_clk,
154 &pioB_clk,
155 &pioC_clk,
156 &pioD_clk,
157 &usart0_clk,
158 &usart1_clk,
159 &usart2_clk,
160 &usart3_clk,
161 &mmc_clk,
162 &udc_clk,
163 &twi_clk,
164 &spi_clk,
Andrew Victore8788ba2007-05-02 17:14:57 +0100165 &ssc0_clk,
166 &ssc1_clk,
167 &ssc2_clk,
Andrew Victorc177a1e2007-02-08 10:25:38 +0100168 &tc0_clk,
169 &tc1_clk,
170 &tc2_clk,
171 &tc3_clk,
172 &tc4_clk,
173 &tc5_clk,
Andrew Victor2eeaaa22006-09-27 10:50:59 +0100174 &ohci_clk,
175 &ether_clk,
176 // irq0 .. irq6
177};
178
Jean-Christophe PLAGNIOL-VILLARDbd602992011-02-02 07:27:07 +0100179static struct clk_lookup periph_clocks_lookups[] = {
180 CLKDEV_CON_DEV_ID("t0_clk", "atmel_tcb.0", &tc0_clk),
181 CLKDEV_CON_DEV_ID("t1_clk", "atmel_tcb.0", &tc1_clk),
182 CLKDEV_CON_DEV_ID("t2_clk", "atmel_tcb.0", &tc2_clk),
183 CLKDEV_CON_DEV_ID("t0_clk", "atmel_tcb.1", &tc3_clk),
184 CLKDEV_CON_DEV_ID("t1_clk", "atmel_tcb.1", &tc4_clk),
185 CLKDEV_CON_DEV_ID("t2_clk", "atmel_tcb.1", &tc5_clk),
Joachim Eastwoodc5efefa2011-06-02 01:36:09 +0200186 CLKDEV_CON_DEV_ID("pclk", "ssc.0", &ssc0_clk),
187 CLKDEV_CON_DEV_ID("pclk", "ssc.1", &ssc1_clk),
188 CLKDEV_CON_DEV_ID("pclk", "ssc.2", &ssc2_clk),
Jean-Christophe PLAGNIOL-VILLARD0af43162011-08-30 03:29:28 +0200189 /* fake hclk clock */
190 CLKDEV_CON_DEV_ID("hclk", "at91_ohci", &ohci_clk),
Jean-Christophe PLAGNIOL-VILLARD619d4a42011-11-13 13:00:58 +0800191 CLKDEV_CON_ID("pioA", &pioA_clk),
192 CLKDEV_CON_ID("pioB", &pioB_clk),
193 CLKDEV_CON_ID("pioC", &pioC_clk),
194 CLKDEV_CON_ID("pioD", &pioD_clk),
Jean-Christophe PLAGNIOL-VILLARDbd602992011-02-02 07:27:07 +0100195};
196
197static struct clk_lookup usart_clocks_lookups[] = {
198 CLKDEV_CON_DEV_ID("usart", "atmel_usart.0", &mck),
199 CLKDEV_CON_DEV_ID("usart", "atmel_usart.1", &usart0_clk),
200 CLKDEV_CON_DEV_ID("usart", "atmel_usart.2", &usart1_clk),
201 CLKDEV_CON_DEV_ID("usart", "atmel_usart.3", &usart2_clk),
202 CLKDEV_CON_DEV_ID("usart", "atmel_usart.4", &usart3_clk),
203};
204
Andrew Victor2eeaaa22006-09-27 10:50:59 +0100205/*
206 * The four programmable clocks.
207 * You must configure pin multiplexing to bring these signals out.
208 */
209static struct clk pck0 = {
210 .name = "pck0",
211 .pmc_mask = AT91_PMC_PCK0,
212 .type = CLK_TYPE_PROGRAMMABLE,
213 .id = 0,
214};
215static struct clk pck1 = {
216 .name = "pck1",
217 .pmc_mask = AT91_PMC_PCK1,
218 .type = CLK_TYPE_PROGRAMMABLE,
219 .id = 1,
220};
221static struct clk pck2 = {
222 .name = "pck2",
223 .pmc_mask = AT91_PMC_PCK2,
224 .type = CLK_TYPE_PROGRAMMABLE,
225 .id = 2,
226};
227static struct clk pck3 = {
228 .name = "pck3",
229 .pmc_mask = AT91_PMC_PCK3,
230 .type = CLK_TYPE_PROGRAMMABLE,
231 .id = 3,
232};
233
234static void __init at91rm9200_register_clocks(void)
SAN People73a59c12006-01-09 17:05:41 +0000235{
Andrew Victor2eeaaa22006-09-27 10:50:59 +0100236 int i;
237
238 for (i = 0; i < ARRAY_SIZE(periph_clocks); i++)
239 clk_register(periph_clocks[i]);
240
Jean-Christophe PLAGNIOL-VILLARDbd602992011-02-02 07:27:07 +0100241 clkdev_add_table(periph_clocks_lookups,
242 ARRAY_SIZE(periph_clocks_lookups));
243 clkdev_add_table(usart_clocks_lookups,
244 ARRAY_SIZE(usart_clocks_lookups));
245
Andrew Victor2eeaaa22006-09-27 10:50:59 +0100246 clk_register(&pck0);
247 clk_register(&pck1);
248 clk_register(&pck2);
249 clk_register(&pck3);
250}
251
Jean-Christophe PLAGNIOL-VILLARDbd602992011-02-02 07:27:07 +0100252static struct clk_lookup console_clock_lookup;
253
254void __init at91rm9200_set_console_clock(int id)
255{
256 if (id >= ARRAY_SIZE(usart_clocks_lookups))
257 return;
258
259 console_clock_lookup.con_id = "usart";
260 console_clock_lookup.clk = usart_clocks_lookups[id].clk;
261 clkdev_add(&console_clock_lookup);
262}
263
Andrew Victorf2173832006-09-27 13:23:00 +0100264/* --------------------------------------------------------------------
265 * GPIO
266 * -------------------------------------------------------------------- */
267
Jean-Christophe PLAGNIOL-VILLARD1a2d9152011-10-17 14:28:38 +0800268static struct at91_gpio_bank at91rm9200_gpio[] __initdata = {
Andrew Victorf2173832006-09-27 13:23:00 +0100269 {
270 .id = AT91RM9200_ID_PIOA,
Jean-Christophe PLAGNIOL-VILLARD80e91cb2011-09-16 23:37:50 +0800271 .regbase = AT91RM9200_BASE_PIOA,
Andrew Victorf2173832006-09-27 13:23:00 +0100272 }, {
273 .id = AT91RM9200_ID_PIOB,
Jean-Christophe PLAGNIOL-VILLARD80e91cb2011-09-16 23:37:50 +0800274 .regbase = AT91RM9200_BASE_PIOB,
Andrew Victorf2173832006-09-27 13:23:00 +0100275 }, {
276 .id = AT91RM9200_ID_PIOC,
Jean-Christophe PLAGNIOL-VILLARD80e91cb2011-09-16 23:37:50 +0800277 .regbase = AT91RM9200_BASE_PIOC,
Andrew Victorf2173832006-09-27 13:23:00 +0100278 }, {
279 .id = AT91RM9200_ID_PIOD,
Jean-Christophe PLAGNIOL-VILLARD80e91cb2011-09-16 23:37:50 +0800280 .regbase = AT91RM9200_BASE_PIOD,
Andrew Victorf2173832006-09-27 13:23:00 +0100281 }
282};
Andrew Victor2eeaaa22006-09-27 10:50:59 +0100283
Nicolas Pitrec9dfafb2011-08-02 10:21:36 -0400284static void at91rm9200_idle(void)
285{
286 /*
287 * Disable the processor clock. The processor will be automatically
288 * re-enabled by an interrupt or by a reset.
289 */
Jean-Christophe PLAGNIOL-VILLARDb5514952011-11-25 09:59:46 +0800290 at91_pmc_write(AT91_PMC_SCDR, AT91_PMC_PCK);
Nicolas Pitrec9dfafb2011-08-02 10:21:36 -0400291}
292
Russell King1b2073e2011-11-03 09:53:29 +0000293static void at91rm9200_restart(char mode, const char *cmd)
Andrew Victor1f4fd0a2006-11-30 10:01:47 +0100294{
295 /*
296 * Perform a hardware reset with the use of the Watchdog timer.
297 */
Jean-Christophe PLAGNIOL-VILLARD5e9cf5e2012-02-20 11:07:39 +0100298 at91_st_write(AT91_ST_WDMR, AT91_ST_RSTEN | AT91_ST_EXTEN | 1);
299 at91_st_write(AT91_ST_CR, AT91_ST_WDRST);
Andrew Victor1f4fd0a2006-11-30 10:01:47 +0100300}
301
Andrew Victor2eeaaa22006-09-27 10:50:59 +0100302/* --------------------------------------------------------------------
303 * AT91RM9200 processor initialization
304 * -------------------------------------------------------------------- */
Jean-Christophe PLAGNIOL-VILLARD21d08b92011-04-23 15:28:34 +0800305static void __init at91rm9200_map_io(void)
Andrew Victor2eeaaa22006-09-27 10:50:59 +0100306{
307 /* Map peripherals */
Jean-Christophe PLAGNIOL-VILLARDf0051d82011-05-10 03:20:09 +0800308 at91_init_sram(0, AT91RM9200_SRAM_BASE, AT91RM9200_SRAM_SIZE);
Jean-Christophe PLAGNIOL-VILLARD1b021a32011-04-28 20:19:32 +0800309}
Andrew Victor2eeaaa22006-09-27 10:50:59 +0100310
Jean-Christophe PLAGNIOL-VILLARDcfa5a1f2011-10-14 01:17:18 +0800311static void __init at91rm9200_ioremap_registers(void)
312{
Jean-Christophe PLAGNIOL-VILLARD5e9cf5e2012-02-20 11:07:39 +0100313 at91rm9200_ioremap_st(AT91RM9200_BASE_ST);
Jean-Christophe PLAGNIOL-VILLARDf363c402012-02-13 12:58:53 +0800314 at91_ioremap_ramc(0, AT91RM9200_BASE_MC, 256);
Jean-Christophe PLAGNIOL-VILLARDcfa5a1f2011-10-14 01:17:18 +0800315}
316
Jean-Christophe PLAGNIOL-VILLARD46539372011-04-24 18:20:28 +0800317static void __init at91rm9200_initialize(void)
Jean-Christophe PLAGNIOL-VILLARD1b021a32011-04-28 20:19:32 +0800318{
Nicolas Pitrec9dfafb2011-08-02 10:21:36 -0400319 arm_pm_idle = at91rm9200_idle;
Russell King1b2073e2011-11-03 09:53:29 +0000320 arm_pm_restart = at91rm9200_restart;
Andrew Victor1f4fd0a2006-11-30 10:01:47 +0100321 at91_extern_irq = (1 << AT91RM9200_ID_IRQ0) | (1 << AT91RM9200_ID_IRQ1)
322 | (1 << AT91RM9200_ID_IRQ2) | (1 << AT91RM9200_ID_IRQ3)
323 | (1 << AT91RM9200_ID_IRQ4) | (1 << AT91RM9200_ID_IRQ5)
324 | (1 << AT91RM9200_ID_IRQ6);
325
Andrew Victorf2173832006-09-27 13:23:00 +0100326 /* Initialize GPIO subsystem */
Jean-Christophe PLAGNIOL-VILLARDe57556e32011-04-24 11:40:22 +0800327 at91_gpio_init(at91rm9200_gpio,
328 cpu_is_at91rm9200_bga() ? AT91RM9200_BGA : AT91RM9200_PQFP);
SAN People73a59c12006-01-09 17:05:41 +0000329}
330
Andrew Victorf2173832006-09-27 13:23:00 +0100331
332/* --------------------------------------------------------------------
333 * Interrupt initialization
334 * -------------------------------------------------------------------- */
335
Andrew Victorba854e12006-07-05 17:22:52 +0100336/*
337 * The default interrupt priority levels (0 = lowest, 7 = highest).
338 */
339static unsigned int at91rm9200_default_irq_priority[NR_AIC_IRQS] __initdata = {
340 7, /* Advanced Interrupt Controller (FIQ) */
341 7, /* System Peripherals */
Andrew Victor7cbed2b2007-11-20 08:46:53 +0100342 1, /* Parallel IO Controller A */
343 1, /* Parallel IO Controller B */
344 1, /* Parallel IO Controller C */
345 1, /* Parallel IO Controller D */
346 5, /* USART 0 */
347 5, /* USART 1 */
348 5, /* USART 2 */
349 5, /* USART 3 */
Andrew Victorba854e12006-07-05 17:22:52 +0100350 0, /* Multimedia Card Interface */
Andrew Victor7cbed2b2007-11-20 08:46:53 +0100351 2, /* USB Device Port */
352 6, /* Two-Wire Interface */
353 5, /* Serial Peripheral Interface */
354 4, /* Serial Synchronous Controller 0 */
355 4, /* Serial Synchronous Controller 1 */
356 4, /* Serial Synchronous Controller 2 */
Andrew Victorba854e12006-07-05 17:22:52 +0100357 0, /* Timer Counter 0 */
358 0, /* Timer Counter 1 */
359 0, /* Timer Counter 2 */
360 0, /* Timer Counter 3 */
361 0, /* Timer Counter 4 */
362 0, /* Timer Counter 5 */
Andrew Victor7cbed2b2007-11-20 08:46:53 +0100363 2, /* USB Host port */
Andrew Victorba854e12006-07-05 17:22:52 +0100364 3, /* Ethernet MAC */
365 0, /* Advanced Interrupt Controller (IRQ0) */
366 0, /* Advanced Interrupt Controller (IRQ1) */
367 0, /* Advanced Interrupt Controller (IRQ2) */
368 0, /* Advanced Interrupt Controller (IRQ3) */
369 0, /* Advanced Interrupt Controller (IRQ4) */
370 0, /* Advanced Interrupt Controller (IRQ5) */
371 0 /* Advanced Interrupt Controller (IRQ6) */
372};
373
Jean-Christophe PLAGNIOL-VILLARD8c3583b2011-04-23 22:12:57 +0800374struct at91_init_soc __initdata at91rm9200_soc = {
Jean-Christophe PLAGNIOL-VILLARD21d08b92011-04-23 15:28:34 +0800375 .map_io = at91rm9200_map_io,
Jean-Christophe PLAGNIOL-VILLARD92100c12011-04-23 15:28:34 +0800376 .default_irq_priority = at91rm9200_default_irq_priority,
Jean-Christophe PLAGNIOL-VILLARDcfa5a1f2011-10-14 01:17:18 +0800377 .ioremap_registers = at91rm9200_ioremap_registers,
Jean-Christophe PLAGNIOL-VILLARD51ddec72011-04-24 18:15:34 +0800378 .register_clocks = at91rm9200_register_clocks,
Jean-Christophe PLAGNIOL-VILLARD21d08b92011-04-23 15:28:34 +0800379 .init = at91rm9200_initialize,
380};