blob: 792d9cce8846b418500676d62ee87bfb84db97e6 [file] [log] [blame]
Avi Kivity6aa8b732006-12-10 02:21:36 -08001/*
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * This module enables machines with Intel VT-x extensions to run virtual
5 * machines without emulation or binary translation.
6 *
7 * Copyright (C) 2006 Qumranet, Inc.
Nicolas Kaiser9611c182010-10-06 14:23:22 +02008 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
Avi Kivity6aa8b732006-12-10 02:21:36 -08009 *
10 * Authors:
11 * Avi Kivity <avi@qumranet.com>
12 * Yaniv Kamay <yaniv@qumranet.com>
13 *
14 * This work is licensed under the terms of the GNU GPL, version 2. See
15 * the COPYING file in the top-level directory.
16 *
17 */
18
Eddie Dong85f455f2007-07-06 12:20:49 +030019#include "irq.h"
Zhang Xiantao1d737c82007-12-14 09:35:10 +080020#include "mmu.h"
Avi Kivity00b27a32011-11-23 16:30:32 +020021#include "cpuid.h"
Avi Kivitye4956062007-06-28 14:15:57 -040022
Avi Kivityedf88412007-12-16 11:02:48 +020023#include <linux/kvm_host.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080024#include <linux/module.h>
Ahmed S. Darwish9d8f5492007-02-19 14:37:46 +020025#include <linux/kernel.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080026#include <linux/mm.h>
27#include <linux/highmem.h>
Alexey Dobriyane8edc6e2007-05-21 01:22:52 +040028#include <linux/sched.h>
Avi Kivityc7addb92007-09-16 18:58:32 +020029#include <linux/moduleparam.h>
Josh Triplette9bda3b2012-03-20 23:33:51 -070030#include <linux/mod_devicetable.h>
Marcelo Tosatti229456f2009-06-17 09:22:14 -030031#include <linux/ftrace_event.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Shane Wangcafd6652010-04-29 12:09:01 -040033#include <linux/tboot.h>
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030034#include "kvm_cache_regs.h"
Avi Kivity35920a32008-07-03 14:50:12 +030035#include "x86.h"
Avi Kivitye4956062007-06-28 14:15:57 -040036
Avi Kivity6aa8b732006-12-10 02:21:36 -080037#include <asm/io.h>
Anthony Liguori3b3be0d2006-12-13 00:33:43 -080038#include <asm/desc.h>
Eduardo Habkost13673a92008-11-17 19:03:13 -020039#include <asm/vmx.h>
Eduardo Habkost6210e372008-11-17 19:03:16 -020040#include <asm/virtext.h>
Andi Kleena0861c02009-06-08 17:37:09 +080041#include <asm/mce.h>
Dexuan Cui2acf9232010-06-10 11:27:12 +080042#include <asm/i387.h>
43#include <asm/xcr.h>
Gleb Natapovd7cd9792011-10-05 14:01:23 +020044#include <asm/perf_event.h>
Zhang Yanfei8f536b72012-12-06 23:43:34 +080045#include <asm/kexec.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080046
Marcelo Tosatti229456f2009-06-17 09:22:14 -030047#include "trace.h"
48
Avi Kivity4ecac3f2008-05-13 13:23:38 +030049#define __ex(x) __kvm_handle_fault_on_reboot(x)
Avi Kivity5e520e62011-05-15 10:13:12 -040050#define __ex_clear(x, reg) \
51 ____kvm_handle_fault_on_reboot(x, "xor " reg " , " reg)
Avi Kivity4ecac3f2008-05-13 13:23:38 +030052
Avi Kivity6aa8b732006-12-10 02:21:36 -080053MODULE_AUTHOR("Qumranet");
54MODULE_LICENSE("GPL");
55
Josh Triplette9bda3b2012-03-20 23:33:51 -070056static const struct x86_cpu_id vmx_cpu_id[] = {
57 X86_FEATURE_MATCH(X86_FEATURE_VMX),
58 {}
59};
60MODULE_DEVICE_TABLE(x86cpu, vmx_cpu_id);
61
Rusty Russell476bc002012-01-13 09:32:18 +103062static bool __read_mostly enable_vpid = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020063module_param_named(vpid, enable_vpid, bool, 0444);
Sheng Yang2384d2b2008-01-17 15:14:33 +080064
Rusty Russell476bc002012-01-13 09:32:18 +103065static bool __read_mostly flexpriority_enabled = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020066module_param_named(flexpriority, flexpriority_enabled, bool, S_IRUGO);
Avi Kivity4c9fc8e2008-03-24 18:15:14 +020067
Rusty Russell476bc002012-01-13 09:32:18 +103068static bool __read_mostly enable_ept = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020069module_param_named(ept, enable_ept, bool, S_IRUGO);
Sheng Yangd56f5462008-04-25 10:13:16 +080070
Rusty Russell476bc002012-01-13 09:32:18 +103071static bool __read_mostly enable_unrestricted_guest = 1;
Nitin A Kamble3a624e22009-06-08 11:34:16 -070072module_param_named(unrestricted_guest,
73 enable_unrestricted_guest, bool, S_IRUGO);
74
Xudong Hao83c3a332012-05-28 19:33:35 +080075static bool __read_mostly enable_ept_ad_bits = 1;
76module_param_named(eptad, enable_ept_ad_bits, bool, S_IRUGO);
77
Avi Kivitya27685c2012-06-12 20:30:18 +030078static bool __read_mostly emulate_invalid_guest_state = true;
Avi Kivityc1f8bc02009-03-23 15:41:17 +020079module_param(emulate_invalid_guest_state, bool, S_IRUGO);
Mohammed Gamal04fa4d32008-08-17 16:39:48 +030080
Rusty Russell476bc002012-01-13 09:32:18 +103081static bool __read_mostly vmm_exclusive = 1;
Dongxiao Xub923e622010-05-11 18:29:45 +080082module_param(vmm_exclusive, bool, S_IRUGO);
83
Rusty Russell476bc002012-01-13 09:32:18 +103084static bool __read_mostly fasteoi = 1;
Kevin Tian58fbbf262011-08-30 13:56:17 +030085module_param(fasteoi, bool, S_IRUGO);
86
Nadav Har'El801d3422011-05-25 23:02:23 +030087/*
88 * If nested=1, nested virtualization is supported, i.e., guests may use
89 * VMX and be a hypervisor for its own guests. If nested=0, guests may not
90 * use VMX instructions.
91 */
Rusty Russell476bc002012-01-13 09:32:18 +103092static bool __read_mostly nested = 0;
Nadav Har'El801d3422011-05-25 23:02:23 +030093module_param(nested, bool, S_IRUGO);
94
Avi Kivitycdc0e242009-12-06 17:21:14 +020095#define KVM_GUEST_CR0_MASK_UNRESTRICTED_GUEST \
96 (X86_CR0_WP | X86_CR0_NE | X86_CR0_NW | X86_CR0_CD)
97#define KVM_GUEST_CR0_MASK \
98 (KVM_GUEST_CR0_MASK_UNRESTRICTED_GUEST | X86_CR0_PG | X86_CR0_PE)
99#define KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST \
Avi Kivity81231c62010-01-24 16:26:40 +0200100 (X86_CR0_WP | X86_CR0_NE)
Avi Kivitycdc0e242009-12-06 17:21:14 +0200101#define KVM_VM_CR0_ALWAYS_ON \
102 (KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST | X86_CR0_PG | X86_CR0_PE)
Avi Kivity4c386092009-12-07 12:26:18 +0200103#define KVM_CR4_GUEST_OWNED_BITS \
104 (X86_CR4_PVI | X86_CR4_DE | X86_CR4_PCE | X86_CR4_OSFXSR \
105 | X86_CR4_OSXMMEXCPT)
106
Avi Kivitycdc0e242009-12-06 17:21:14 +0200107#define KVM_PMODE_VM_CR4_ALWAYS_ON (X86_CR4_PAE | X86_CR4_VMXE)
108#define KVM_RMODE_VM_CR4_ALWAYS_ON (X86_CR4_VME | X86_CR4_PAE | X86_CR4_VMXE)
109
Avi Kivity78ac8b42010-04-08 18:19:35 +0300110#define RMODE_GUEST_OWNED_EFLAGS_BITS (~(X86_EFLAGS_IOPL | X86_EFLAGS_VM))
111
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800112/*
113 * These 2 parameters are used to config the controls for Pause-Loop Exiting:
114 * ple_gap: upper bound on the amount of time between two successive
115 * executions of PAUSE in a loop. Also indicate if ple enabled.
Rik van Riel00c25bc2011-01-04 09:51:33 -0500116 * According to test, this time is usually smaller than 128 cycles.
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800117 * ple_window: upper bound on the amount of time a guest is allowed to execute
118 * in a PAUSE loop. Tests indicate that most spinlocks are held for
119 * less than 2^12 cycles
120 * Time is measured based on a counter that runs at the same rate as the TSC,
121 * refer SDM volume 3b section 21.6.13 & 22.1.3.
122 */
Rik van Riel00c25bc2011-01-04 09:51:33 -0500123#define KVM_VMX_DEFAULT_PLE_GAP 128
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800124#define KVM_VMX_DEFAULT_PLE_WINDOW 4096
125static int ple_gap = KVM_VMX_DEFAULT_PLE_GAP;
126module_param(ple_gap, int, S_IRUGO);
127
128static int ple_window = KVM_VMX_DEFAULT_PLE_WINDOW;
129module_param(ple_window, int, S_IRUGO);
130
Avi Kivity83287ea422012-09-16 15:10:57 +0300131extern const ulong vmx_return;
132
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200133#define NR_AUTOLOAD_MSRS 8
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300134#define VMCS02_POOL_SIZE 1
Avi Kivity61d2ef22010-04-28 16:40:38 +0300135
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400136struct vmcs {
137 u32 revision_id;
138 u32 abort;
139 char data[0];
140};
141
Nadav Har'Eld462b812011-05-24 15:26:10 +0300142/*
143 * Track a VMCS that may be loaded on a certain CPU. If it is (cpu!=-1), also
144 * remember whether it was VMLAUNCHed, and maintain a linked list of all VMCSs
145 * loaded on this CPU (so we can clear them if the CPU goes down).
146 */
147struct loaded_vmcs {
148 struct vmcs *vmcs;
149 int cpu;
150 int launched;
151 struct list_head loaded_vmcss_on_cpu_link;
152};
153
Avi Kivity26bb0982009-09-07 11:14:12 +0300154struct shared_msr_entry {
155 unsigned index;
156 u64 data;
Avi Kivityd5696722009-12-02 12:28:47 +0200157 u64 mask;
Avi Kivity26bb0982009-09-07 11:14:12 +0300158};
159
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300160/*
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300161 * struct vmcs12 describes the state that our guest hypervisor (L1) keeps for a
162 * single nested guest (L2), hence the name vmcs12. Any VMX implementation has
163 * a VMCS structure, and vmcs12 is our emulated VMX's VMCS. This structure is
164 * stored in guest memory specified by VMPTRLD, but is opaque to the guest,
165 * which must access it using VMREAD/VMWRITE/VMCLEAR instructions.
166 * More than one of these structures may exist, if L1 runs multiple L2 guests.
167 * nested_vmx_run() will use the data here to build a vmcs02: a VMCS for the
168 * underlying hardware which will be used to run L2.
169 * This structure is packed to ensure that its layout is identical across
170 * machines (necessary for live migration).
171 * If there are changes in this struct, VMCS12_REVISION must be changed.
172 */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300173typedef u64 natural_width;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300174struct __packed vmcs12 {
175 /* According to the Intel spec, a VMCS region must start with the
176 * following two fields. Then follow implementation-specific data.
177 */
178 u32 revision_id;
179 u32 abort;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300180
Nadav Har'El27d6c862011-05-25 23:06:59 +0300181 u32 launch_state; /* set to 0 by VMCLEAR, to 1 by VMLAUNCH */
182 u32 padding[7]; /* room for future expansion */
183
Nadav Har'El22bd0352011-05-25 23:05:57 +0300184 u64 io_bitmap_a;
185 u64 io_bitmap_b;
186 u64 msr_bitmap;
187 u64 vm_exit_msr_store_addr;
188 u64 vm_exit_msr_load_addr;
189 u64 vm_entry_msr_load_addr;
190 u64 tsc_offset;
191 u64 virtual_apic_page_addr;
192 u64 apic_access_addr;
193 u64 ept_pointer;
194 u64 guest_physical_address;
195 u64 vmcs_link_pointer;
196 u64 guest_ia32_debugctl;
197 u64 guest_ia32_pat;
198 u64 guest_ia32_efer;
199 u64 guest_ia32_perf_global_ctrl;
200 u64 guest_pdptr0;
201 u64 guest_pdptr1;
202 u64 guest_pdptr2;
203 u64 guest_pdptr3;
204 u64 host_ia32_pat;
205 u64 host_ia32_efer;
206 u64 host_ia32_perf_global_ctrl;
207 u64 padding64[8]; /* room for future expansion */
208 /*
209 * To allow migration of L1 (complete with its L2 guests) between
210 * machines of different natural widths (32 or 64 bit), we cannot have
211 * unsigned long fields with no explict size. We use u64 (aliased
212 * natural_width) instead. Luckily, x86 is little-endian.
213 */
214 natural_width cr0_guest_host_mask;
215 natural_width cr4_guest_host_mask;
216 natural_width cr0_read_shadow;
217 natural_width cr4_read_shadow;
218 natural_width cr3_target_value0;
219 natural_width cr3_target_value1;
220 natural_width cr3_target_value2;
221 natural_width cr3_target_value3;
222 natural_width exit_qualification;
223 natural_width guest_linear_address;
224 natural_width guest_cr0;
225 natural_width guest_cr3;
226 natural_width guest_cr4;
227 natural_width guest_es_base;
228 natural_width guest_cs_base;
229 natural_width guest_ss_base;
230 natural_width guest_ds_base;
231 natural_width guest_fs_base;
232 natural_width guest_gs_base;
233 natural_width guest_ldtr_base;
234 natural_width guest_tr_base;
235 natural_width guest_gdtr_base;
236 natural_width guest_idtr_base;
237 natural_width guest_dr7;
238 natural_width guest_rsp;
239 natural_width guest_rip;
240 natural_width guest_rflags;
241 natural_width guest_pending_dbg_exceptions;
242 natural_width guest_sysenter_esp;
243 natural_width guest_sysenter_eip;
244 natural_width host_cr0;
245 natural_width host_cr3;
246 natural_width host_cr4;
247 natural_width host_fs_base;
248 natural_width host_gs_base;
249 natural_width host_tr_base;
250 natural_width host_gdtr_base;
251 natural_width host_idtr_base;
252 natural_width host_ia32_sysenter_esp;
253 natural_width host_ia32_sysenter_eip;
254 natural_width host_rsp;
255 natural_width host_rip;
256 natural_width paddingl[8]; /* room for future expansion */
257 u32 pin_based_vm_exec_control;
258 u32 cpu_based_vm_exec_control;
259 u32 exception_bitmap;
260 u32 page_fault_error_code_mask;
261 u32 page_fault_error_code_match;
262 u32 cr3_target_count;
263 u32 vm_exit_controls;
264 u32 vm_exit_msr_store_count;
265 u32 vm_exit_msr_load_count;
266 u32 vm_entry_controls;
267 u32 vm_entry_msr_load_count;
268 u32 vm_entry_intr_info_field;
269 u32 vm_entry_exception_error_code;
270 u32 vm_entry_instruction_len;
271 u32 tpr_threshold;
272 u32 secondary_vm_exec_control;
273 u32 vm_instruction_error;
274 u32 vm_exit_reason;
275 u32 vm_exit_intr_info;
276 u32 vm_exit_intr_error_code;
277 u32 idt_vectoring_info_field;
278 u32 idt_vectoring_error_code;
279 u32 vm_exit_instruction_len;
280 u32 vmx_instruction_info;
281 u32 guest_es_limit;
282 u32 guest_cs_limit;
283 u32 guest_ss_limit;
284 u32 guest_ds_limit;
285 u32 guest_fs_limit;
286 u32 guest_gs_limit;
287 u32 guest_ldtr_limit;
288 u32 guest_tr_limit;
289 u32 guest_gdtr_limit;
290 u32 guest_idtr_limit;
291 u32 guest_es_ar_bytes;
292 u32 guest_cs_ar_bytes;
293 u32 guest_ss_ar_bytes;
294 u32 guest_ds_ar_bytes;
295 u32 guest_fs_ar_bytes;
296 u32 guest_gs_ar_bytes;
297 u32 guest_ldtr_ar_bytes;
298 u32 guest_tr_ar_bytes;
299 u32 guest_interruptibility_info;
300 u32 guest_activity_state;
301 u32 guest_sysenter_cs;
302 u32 host_ia32_sysenter_cs;
303 u32 padding32[8]; /* room for future expansion */
304 u16 virtual_processor_id;
305 u16 guest_es_selector;
306 u16 guest_cs_selector;
307 u16 guest_ss_selector;
308 u16 guest_ds_selector;
309 u16 guest_fs_selector;
310 u16 guest_gs_selector;
311 u16 guest_ldtr_selector;
312 u16 guest_tr_selector;
313 u16 host_es_selector;
314 u16 host_cs_selector;
315 u16 host_ss_selector;
316 u16 host_ds_selector;
317 u16 host_fs_selector;
318 u16 host_gs_selector;
319 u16 host_tr_selector;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300320};
321
322/*
323 * VMCS12_REVISION is an arbitrary id that should be changed if the content or
324 * layout of struct vmcs12 is changed. MSR_IA32_VMX_BASIC returns this id, and
325 * VMPTRLD verifies that the VMCS region that L1 is loading contains this id.
326 */
327#define VMCS12_REVISION 0x11e57ed0
328
329/*
330 * VMCS12_SIZE is the number of bytes L1 should allocate for the VMXON region
331 * and any VMCS region. Although only sizeof(struct vmcs12) are used by the
332 * current implementation, 4K are reserved to avoid future complications.
333 */
334#define VMCS12_SIZE 0x1000
335
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300336/* Used to remember the last vmcs02 used for some recently used vmcs12s */
337struct vmcs02_list {
338 struct list_head list;
339 gpa_t vmptr;
340 struct loaded_vmcs vmcs02;
341};
342
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300343/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300344 * The nested_vmx structure is part of vcpu_vmx, and holds information we need
345 * for correct emulation of VMX (i.e., nested VMX) on this vcpu.
346 */
347struct nested_vmx {
348 /* Has the level1 guest done vmxon? */
349 bool vmxon;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300350
351 /* The guest-physical address of the current VMCS L1 keeps for L2 */
352 gpa_t current_vmptr;
353 /* The host-usable pointer to the above */
354 struct page *current_vmcs12_page;
355 struct vmcs12 *current_vmcs12;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300356
357 /* vmcs02_list cache of VMCSs recently used to run L2 guests */
358 struct list_head vmcs02_pool;
359 int vmcs02_num;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +0300360 u64 vmcs01_tsc_offset;
Nadav Har'El644d7112011-05-25 23:12:35 +0300361 /* L2 must run next, and mustn't decide to exit to L1. */
362 bool nested_run_pending;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +0300363 /*
364 * Guest pages referred to in vmcs02 with host-physical pointers, so
365 * we must keep them pinned while L2 runs.
366 */
367 struct page *apic_access_page;
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300368};
369
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400370struct vcpu_vmx {
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000371 struct kvm_vcpu vcpu;
Avi Kivity313dbd42008-07-17 18:04:30 +0300372 unsigned long host_rsp;
Avi Kivity29bd8a72007-09-10 17:27:03 +0300373 u8 fail;
Avi Kivity69c73022011-03-07 15:26:44 +0200374 u8 cpl;
Avi Kivity9d58b932011-03-07 16:52:07 +0200375 bool nmi_known_unmasked;
Avi Kivity51aa01d2010-07-20 14:31:20 +0300376 u32 exit_intr_info;
Avi Kivity1155f762007-11-22 11:30:47 +0200377 u32 idt_vectoring_info;
Avi Kivity6de12732011-03-07 12:51:22 +0200378 ulong rflags;
Avi Kivity26bb0982009-09-07 11:14:12 +0300379 struct shared_msr_entry *guest_msrs;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400380 int nmsrs;
381 int save_nmsrs;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400382#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300383 u64 msr_host_kernel_gs_base;
384 u64 msr_guest_kernel_gs_base;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400385#endif
Nadav Har'Eld462b812011-05-24 15:26:10 +0300386 /*
387 * loaded_vmcs points to the VMCS currently used in this vcpu. For a
388 * non-nested (L1) guest, it always points to vmcs01. For a nested
389 * guest (L2), it points to a different VMCS.
390 */
391 struct loaded_vmcs vmcs01;
392 struct loaded_vmcs *loaded_vmcs;
393 bool __launched; /* temporary, used in vmx_vcpu_run */
Avi Kivity61d2ef22010-04-28 16:40:38 +0300394 struct msr_autoload {
395 unsigned nr;
396 struct vmx_msr_entry guest[NR_AUTOLOAD_MSRS];
397 struct vmx_msr_entry host[NR_AUTOLOAD_MSRS];
398 } msr_autoload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400399 struct {
400 int loaded;
401 u16 fs_sel, gs_sel, ldt_sel;
Avi Kivityb2da15a2012-05-13 19:53:24 +0300402#ifdef CONFIG_X86_64
403 u16 ds_sel, es_sel;
404#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +0200405 int gs_ldt_reload_needed;
406 int fs_reload_needed;
Mike Dayd77c26f2007-10-08 09:02:08 -0400407 } host_state;
Avi Kivity9c8cba32007-11-22 11:42:59 +0200408 struct {
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300409 int vm86_active;
Avi Kivity78ac8b42010-04-08 18:19:35 +0300410 ulong save_rflags;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +0300411 struct kvm_segment segs[8];
412 } rmode;
413 struct {
414 u32 bitmask; /* 4 bits per segment (1 bit per field) */
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300415 struct kvm_save_segment {
416 u16 selector;
417 unsigned long base;
418 u32 limit;
419 u32 ar;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +0300420 } seg[8];
Avi Kivity2fb92db2011-04-27 19:42:18 +0300421 } segment_cache;
Sheng Yang2384d2b2008-01-17 15:14:33 +0800422 int vpid;
Mohammed Gamal04fa4d32008-08-17 16:39:48 +0300423 bool emulation_required;
Jan Kiszka3b86cd92008-09-26 09:30:57 +0200424
425 /* Support for vnmi-less CPUs */
426 int soft_vnmi_blocked;
427 ktime_t entry_time;
428 s64 vnmi_blocked_time;
Andi Kleena0861c02009-06-08 17:37:09 +0800429 u32 exit_reason;
Sheng Yang4e47c7a2009-12-18 16:48:47 +0800430
431 bool rdtscp_enabled;
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300432
433 /* Support for a guest hypervisor (nested VMX) */
434 struct nested_vmx nested;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400435};
436
Avi Kivity2fb92db2011-04-27 19:42:18 +0300437enum segment_cache_field {
438 SEG_FIELD_SEL = 0,
439 SEG_FIELD_BASE = 1,
440 SEG_FIELD_LIMIT = 2,
441 SEG_FIELD_AR = 3,
442
443 SEG_FIELD_NR = 4
444};
445
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400446static inline struct vcpu_vmx *to_vmx(struct kvm_vcpu *vcpu)
447{
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000448 return container_of(vcpu, struct vcpu_vmx, vcpu);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400449}
450
Nadav Har'El22bd0352011-05-25 23:05:57 +0300451#define VMCS12_OFFSET(x) offsetof(struct vmcs12, x)
452#define FIELD(number, name) [number] = VMCS12_OFFSET(name)
453#define FIELD64(number, name) [number] = VMCS12_OFFSET(name), \
454 [number##_HIGH] = VMCS12_OFFSET(name)+4
455
Mathias Krause772e0312012-08-30 01:30:19 +0200456static const unsigned short vmcs_field_to_offset_table[] = {
Nadav Har'El22bd0352011-05-25 23:05:57 +0300457 FIELD(VIRTUAL_PROCESSOR_ID, virtual_processor_id),
458 FIELD(GUEST_ES_SELECTOR, guest_es_selector),
459 FIELD(GUEST_CS_SELECTOR, guest_cs_selector),
460 FIELD(GUEST_SS_SELECTOR, guest_ss_selector),
461 FIELD(GUEST_DS_SELECTOR, guest_ds_selector),
462 FIELD(GUEST_FS_SELECTOR, guest_fs_selector),
463 FIELD(GUEST_GS_SELECTOR, guest_gs_selector),
464 FIELD(GUEST_LDTR_SELECTOR, guest_ldtr_selector),
465 FIELD(GUEST_TR_SELECTOR, guest_tr_selector),
466 FIELD(HOST_ES_SELECTOR, host_es_selector),
467 FIELD(HOST_CS_SELECTOR, host_cs_selector),
468 FIELD(HOST_SS_SELECTOR, host_ss_selector),
469 FIELD(HOST_DS_SELECTOR, host_ds_selector),
470 FIELD(HOST_FS_SELECTOR, host_fs_selector),
471 FIELD(HOST_GS_SELECTOR, host_gs_selector),
472 FIELD(HOST_TR_SELECTOR, host_tr_selector),
473 FIELD64(IO_BITMAP_A, io_bitmap_a),
474 FIELD64(IO_BITMAP_B, io_bitmap_b),
475 FIELD64(MSR_BITMAP, msr_bitmap),
476 FIELD64(VM_EXIT_MSR_STORE_ADDR, vm_exit_msr_store_addr),
477 FIELD64(VM_EXIT_MSR_LOAD_ADDR, vm_exit_msr_load_addr),
478 FIELD64(VM_ENTRY_MSR_LOAD_ADDR, vm_entry_msr_load_addr),
479 FIELD64(TSC_OFFSET, tsc_offset),
480 FIELD64(VIRTUAL_APIC_PAGE_ADDR, virtual_apic_page_addr),
481 FIELD64(APIC_ACCESS_ADDR, apic_access_addr),
482 FIELD64(EPT_POINTER, ept_pointer),
483 FIELD64(GUEST_PHYSICAL_ADDRESS, guest_physical_address),
484 FIELD64(VMCS_LINK_POINTER, vmcs_link_pointer),
485 FIELD64(GUEST_IA32_DEBUGCTL, guest_ia32_debugctl),
486 FIELD64(GUEST_IA32_PAT, guest_ia32_pat),
487 FIELD64(GUEST_IA32_EFER, guest_ia32_efer),
488 FIELD64(GUEST_IA32_PERF_GLOBAL_CTRL, guest_ia32_perf_global_ctrl),
489 FIELD64(GUEST_PDPTR0, guest_pdptr0),
490 FIELD64(GUEST_PDPTR1, guest_pdptr1),
491 FIELD64(GUEST_PDPTR2, guest_pdptr2),
492 FIELD64(GUEST_PDPTR3, guest_pdptr3),
493 FIELD64(HOST_IA32_PAT, host_ia32_pat),
494 FIELD64(HOST_IA32_EFER, host_ia32_efer),
495 FIELD64(HOST_IA32_PERF_GLOBAL_CTRL, host_ia32_perf_global_ctrl),
496 FIELD(PIN_BASED_VM_EXEC_CONTROL, pin_based_vm_exec_control),
497 FIELD(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control),
498 FIELD(EXCEPTION_BITMAP, exception_bitmap),
499 FIELD(PAGE_FAULT_ERROR_CODE_MASK, page_fault_error_code_mask),
500 FIELD(PAGE_FAULT_ERROR_CODE_MATCH, page_fault_error_code_match),
501 FIELD(CR3_TARGET_COUNT, cr3_target_count),
502 FIELD(VM_EXIT_CONTROLS, vm_exit_controls),
503 FIELD(VM_EXIT_MSR_STORE_COUNT, vm_exit_msr_store_count),
504 FIELD(VM_EXIT_MSR_LOAD_COUNT, vm_exit_msr_load_count),
505 FIELD(VM_ENTRY_CONTROLS, vm_entry_controls),
506 FIELD(VM_ENTRY_MSR_LOAD_COUNT, vm_entry_msr_load_count),
507 FIELD(VM_ENTRY_INTR_INFO_FIELD, vm_entry_intr_info_field),
508 FIELD(VM_ENTRY_EXCEPTION_ERROR_CODE, vm_entry_exception_error_code),
509 FIELD(VM_ENTRY_INSTRUCTION_LEN, vm_entry_instruction_len),
510 FIELD(TPR_THRESHOLD, tpr_threshold),
511 FIELD(SECONDARY_VM_EXEC_CONTROL, secondary_vm_exec_control),
512 FIELD(VM_INSTRUCTION_ERROR, vm_instruction_error),
513 FIELD(VM_EXIT_REASON, vm_exit_reason),
514 FIELD(VM_EXIT_INTR_INFO, vm_exit_intr_info),
515 FIELD(VM_EXIT_INTR_ERROR_CODE, vm_exit_intr_error_code),
516 FIELD(IDT_VECTORING_INFO_FIELD, idt_vectoring_info_field),
517 FIELD(IDT_VECTORING_ERROR_CODE, idt_vectoring_error_code),
518 FIELD(VM_EXIT_INSTRUCTION_LEN, vm_exit_instruction_len),
519 FIELD(VMX_INSTRUCTION_INFO, vmx_instruction_info),
520 FIELD(GUEST_ES_LIMIT, guest_es_limit),
521 FIELD(GUEST_CS_LIMIT, guest_cs_limit),
522 FIELD(GUEST_SS_LIMIT, guest_ss_limit),
523 FIELD(GUEST_DS_LIMIT, guest_ds_limit),
524 FIELD(GUEST_FS_LIMIT, guest_fs_limit),
525 FIELD(GUEST_GS_LIMIT, guest_gs_limit),
526 FIELD(GUEST_LDTR_LIMIT, guest_ldtr_limit),
527 FIELD(GUEST_TR_LIMIT, guest_tr_limit),
528 FIELD(GUEST_GDTR_LIMIT, guest_gdtr_limit),
529 FIELD(GUEST_IDTR_LIMIT, guest_idtr_limit),
530 FIELD(GUEST_ES_AR_BYTES, guest_es_ar_bytes),
531 FIELD(GUEST_CS_AR_BYTES, guest_cs_ar_bytes),
532 FIELD(GUEST_SS_AR_BYTES, guest_ss_ar_bytes),
533 FIELD(GUEST_DS_AR_BYTES, guest_ds_ar_bytes),
534 FIELD(GUEST_FS_AR_BYTES, guest_fs_ar_bytes),
535 FIELD(GUEST_GS_AR_BYTES, guest_gs_ar_bytes),
536 FIELD(GUEST_LDTR_AR_BYTES, guest_ldtr_ar_bytes),
537 FIELD(GUEST_TR_AR_BYTES, guest_tr_ar_bytes),
538 FIELD(GUEST_INTERRUPTIBILITY_INFO, guest_interruptibility_info),
539 FIELD(GUEST_ACTIVITY_STATE, guest_activity_state),
540 FIELD(GUEST_SYSENTER_CS, guest_sysenter_cs),
541 FIELD(HOST_IA32_SYSENTER_CS, host_ia32_sysenter_cs),
542 FIELD(CR0_GUEST_HOST_MASK, cr0_guest_host_mask),
543 FIELD(CR4_GUEST_HOST_MASK, cr4_guest_host_mask),
544 FIELD(CR0_READ_SHADOW, cr0_read_shadow),
545 FIELD(CR4_READ_SHADOW, cr4_read_shadow),
546 FIELD(CR3_TARGET_VALUE0, cr3_target_value0),
547 FIELD(CR3_TARGET_VALUE1, cr3_target_value1),
548 FIELD(CR3_TARGET_VALUE2, cr3_target_value2),
549 FIELD(CR3_TARGET_VALUE3, cr3_target_value3),
550 FIELD(EXIT_QUALIFICATION, exit_qualification),
551 FIELD(GUEST_LINEAR_ADDRESS, guest_linear_address),
552 FIELD(GUEST_CR0, guest_cr0),
553 FIELD(GUEST_CR3, guest_cr3),
554 FIELD(GUEST_CR4, guest_cr4),
555 FIELD(GUEST_ES_BASE, guest_es_base),
556 FIELD(GUEST_CS_BASE, guest_cs_base),
557 FIELD(GUEST_SS_BASE, guest_ss_base),
558 FIELD(GUEST_DS_BASE, guest_ds_base),
559 FIELD(GUEST_FS_BASE, guest_fs_base),
560 FIELD(GUEST_GS_BASE, guest_gs_base),
561 FIELD(GUEST_LDTR_BASE, guest_ldtr_base),
562 FIELD(GUEST_TR_BASE, guest_tr_base),
563 FIELD(GUEST_GDTR_BASE, guest_gdtr_base),
564 FIELD(GUEST_IDTR_BASE, guest_idtr_base),
565 FIELD(GUEST_DR7, guest_dr7),
566 FIELD(GUEST_RSP, guest_rsp),
567 FIELD(GUEST_RIP, guest_rip),
568 FIELD(GUEST_RFLAGS, guest_rflags),
569 FIELD(GUEST_PENDING_DBG_EXCEPTIONS, guest_pending_dbg_exceptions),
570 FIELD(GUEST_SYSENTER_ESP, guest_sysenter_esp),
571 FIELD(GUEST_SYSENTER_EIP, guest_sysenter_eip),
572 FIELD(HOST_CR0, host_cr0),
573 FIELD(HOST_CR3, host_cr3),
574 FIELD(HOST_CR4, host_cr4),
575 FIELD(HOST_FS_BASE, host_fs_base),
576 FIELD(HOST_GS_BASE, host_gs_base),
577 FIELD(HOST_TR_BASE, host_tr_base),
578 FIELD(HOST_GDTR_BASE, host_gdtr_base),
579 FIELD(HOST_IDTR_BASE, host_idtr_base),
580 FIELD(HOST_IA32_SYSENTER_ESP, host_ia32_sysenter_esp),
581 FIELD(HOST_IA32_SYSENTER_EIP, host_ia32_sysenter_eip),
582 FIELD(HOST_RSP, host_rsp),
583 FIELD(HOST_RIP, host_rip),
584};
585static const int max_vmcs_field = ARRAY_SIZE(vmcs_field_to_offset_table);
586
587static inline short vmcs_field_to_offset(unsigned long field)
588{
589 if (field >= max_vmcs_field || vmcs_field_to_offset_table[field] == 0)
590 return -1;
591 return vmcs_field_to_offset_table[field];
592}
593
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300594static inline struct vmcs12 *get_vmcs12(struct kvm_vcpu *vcpu)
595{
596 return to_vmx(vcpu)->nested.current_vmcs12;
597}
598
599static struct page *nested_get_page(struct kvm_vcpu *vcpu, gpa_t addr)
600{
601 struct page *page = gfn_to_page(vcpu->kvm, addr >> PAGE_SHIFT);
Xiao Guangrong32cad842012-08-03 15:42:52 +0800602 if (is_error_page(page))
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300603 return NULL;
Xiao Guangrong32cad842012-08-03 15:42:52 +0800604
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300605 return page;
606}
607
608static void nested_release_page(struct page *page)
609{
610 kvm_release_page_dirty(page);
611}
612
613static void nested_release_page_clean(struct page *page)
614{
615 kvm_release_page_clean(page);
616}
617
Sheng Yang4e1096d2008-07-06 19:16:51 +0800618static u64 construct_eptp(unsigned long root_hpa);
Dongxiao Xu4610c9c2010-05-11 18:29:48 +0800619static void kvm_cpu_vmxon(u64 addr);
620static void kvm_cpu_vmxoff(void);
Avi Kivityaff48ba2010-12-05 18:56:11 +0200621static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3);
Gleb Natapov776e58e2011-03-13 12:34:27 +0200622static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr);
Orit Wassermanb246dd52012-05-31 14:49:22 +0300623static void vmx_set_segment(struct kvm_vcpu *vcpu,
624 struct kvm_segment *var, int seg);
625static void vmx_get_segment(struct kvm_vcpu *vcpu,
626 struct kvm_segment *var, int seg);
Avi Kivity75880a02007-06-20 11:20:04 +0300627
Avi Kivity6aa8b732006-12-10 02:21:36 -0800628static DEFINE_PER_CPU(struct vmcs *, vmxarea);
629static DEFINE_PER_CPU(struct vmcs *, current_vmcs);
Nadav Har'Eld462b812011-05-24 15:26:10 +0300630/*
631 * We maintain a per-CPU linked-list of VMCS loaded on that CPU. This is needed
632 * when a CPU is brought down, and we need to VMCLEAR all VMCSs loaded on it.
633 */
634static DEFINE_PER_CPU(struct list_head, loaded_vmcss_on_cpu);
Avi Kivity3444d7d2010-07-26 18:32:38 +0300635static DEFINE_PER_CPU(struct desc_ptr, host_gdt);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800636
Avi Kivity3e7c73e2009-02-24 21:46:19 +0200637static unsigned long *vmx_io_bitmap_a;
638static unsigned long *vmx_io_bitmap_b;
Avi Kivity58972972009-02-24 22:26:47 +0200639static unsigned long *vmx_msr_bitmap_legacy;
640static unsigned long *vmx_msr_bitmap_longmode;
He, Qingfdef3ad2007-04-30 09:45:24 +0300641
Avi Kivity110312c2010-12-21 12:54:20 +0200642static bool cpu_has_load_ia32_efer;
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200643static bool cpu_has_load_perf_global_ctrl;
Avi Kivity110312c2010-12-21 12:54:20 +0200644
Sheng Yang2384d2b2008-01-17 15:14:33 +0800645static DECLARE_BITMAP(vmx_vpid_bitmap, VMX_NR_VPIDS);
646static DEFINE_SPINLOCK(vmx_vpid_lock);
647
Yang, Sheng1c3d14f2007-07-29 11:07:42 +0300648static struct vmcs_config {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800649 int size;
650 int order;
651 u32 revision_id;
Yang, Sheng1c3d14f2007-07-29 11:07:42 +0300652 u32 pin_based_exec_ctrl;
653 u32 cpu_based_exec_ctrl;
Sheng Yangf78e0e22007-10-29 09:40:42 +0800654 u32 cpu_based_2nd_exec_ctrl;
Yang, Sheng1c3d14f2007-07-29 11:07:42 +0300655 u32 vmexit_ctrl;
656 u32 vmentry_ctrl;
657} vmcs_config;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800658
Hannes Ederefff9e52008-11-28 17:02:06 +0100659static struct vmx_capability {
Sheng Yangd56f5462008-04-25 10:13:16 +0800660 u32 ept;
661 u32 vpid;
662} vmx_capability;
663
Avi Kivity6aa8b732006-12-10 02:21:36 -0800664#define VMX_SEGMENT_FIELD(seg) \
665 [VCPU_SREG_##seg] = { \
666 .selector = GUEST_##seg##_SELECTOR, \
667 .base = GUEST_##seg##_BASE, \
668 .limit = GUEST_##seg##_LIMIT, \
669 .ar_bytes = GUEST_##seg##_AR_BYTES, \
670 }
671
Mathias Krause772e0312012-08-30 01:30:19 +0200672static const struct kvm_vmx_segment_field {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800673 unsigned selector;
674 unsigned base;
675 unsigned limit;
676 unsigned ar_bytes;
677} kvm_vmx_segment_fields[] = {
678 VMX_SEGMENT_FIELD(CS),
679 VMX_SEGMENT_FIELD(DS),
680 VMX_SEGMENT_FIELD(ES),
681 VMX_SEGMENT_FIELD(FS),
682 VMX_SEGMENT_FIELD(GS),
683 VMX_SEGMENT_FIELD(SS),
684 VMX_SEGMENT_FIELD(TR),
685 VMX_SEGMENT_FIELD(LDTR),
686};
687
Avi Kivity26bb0982009-09-07 11:14:12 +0300688static u64 host_efer;
689
Avi Kivity6de4f3ad2009-05-31 22:58:47 +0300690static void ept_save_pdptrs(struct kvm_vcpu *vcpu);
691
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300692/*
Brian Gerst8c065852010-07-17 09:03:26 -0400693 * Keep MSR_STAR at the end, as setup_msrs() will try to optimize it
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300694 * away by decrementing the array size.
695 */
Avi Kivity6aa8b732006-12-10 02:21:36 -0800696static const u32 vmx_msr_index[] = {
Avi Kivity05b3e0c2006-12-13 00:33:45 -0800697#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300698 MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800699#endif
Brian Gerst8c065852010-07-17 09:03:26 -0400700 MSR_EFER, MSR_TSC_AUX, MSR_STAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800701};
Ahmed S. Darwish9d8f5492007-02-19 14:37:46 +0200702#define NR_VMX_MSR ARRAY_SIZE(vmx_msr_index)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800703
Gui Jianfeng31299942010-03-15 17:29:09 +0800704static inline bool is_page_fault(u32 intr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800705{
706 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
707 INTR_INFO_VALID_MASK)) ==
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +0100708 (INTR_TYPE_HARD_EXCEPTION | PF_VECTOR | INTR_INFO_VALID_MASK);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800709}
710
Gui Jianfeng31299942010-03-15 17:29:09 +0800711static inline bool is_no_device(u32 intr_info)
Anthony Liguori2ab455c2007-04-27 09:29:49 +0300712{
713 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
714 INTR_INFO_VALID_MASK)) ==
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +0100715 (INTR_TYPE_HARD_EXCEPTION | NM_VECTOR | INTR_INFO_VALID_MASK);
Anthony Liguori2ab455c2007-04-27 09:29:49 +0300716}
717
Gui Jianfeng31299942010-03-15 17:29:09 +0800718static inline bool is_invalid_opcode(u32 intr_info)
Anthony Liguori7aa81cc2007-09-17 14:57:50 -0500719{
720 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
721 INTR_INFO_VALID_MASK)) ==
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +0100722 (INTR_TYPE_HARD_EXCEPTION | UD_VECTOR | INTR_INFO_VALID_MASK);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -0500723}
724
Gui Jianfeng31299942010-03-15 17:29:09 +0800725static inline bool is_external_interrupt(u32 intr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800726{
727 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
728 == (INTR_TYPE_EXT_INTR | INTR_INFO_VALID_MASK);
729}
730
Gui Jianfeng31299942010-03-15 17:29:09 +0800731static inline bool is_machine_check(u32 intr_info)
Andi Kleena0861c02009-06-08 17:37:09 +0800732{
733 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
734 INTR_INFO_VALID_MASK)) ==
735 (INTR_TYPE_HARD_EXCEPTION | MC_VECTOR | INTR_INFO_VALID_MASK);
736}
737
Gui Jianfeng31299942010-03-15 17:29:09 +0800738static inline bool cpu_has_vmx_msr_bitmap(void)
Sheng Yang25c5f222008-03-28 13:18:56 +0800739{
Sheng Yang04547152009-04-01 15:52:31 +0800740 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_USE_MSR_BITMAPS;
Sheng Yang25c5f222008-03-28 13:18:56 +0800741}
742
Gui Jianfeng31299942010-03-15 17:29:09 +0800743static inline bool cpu_has_vmx_tpr_shadow(void)
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800744{
Sheng Yang04547152009-04-01 15:52:31 +0800745 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW;
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800746}
747
Gui Jianfeng31299942010-03-15 17:29:09 +0800748static inline bool vm_need_tpr_shadow(struct kvm *kvm)
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800749{
Sheng Yang04547152009-04-01 15:52:31 +0800750 return (cpu_has_vmx_tpr_shadow()) && (irqchip_in_kernel(kvm));
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800751}
752
Gui Jianfeng31299942010-03-15 17:29:09 +0800753static inline bool cpu_has_secondary_exec_ctrls(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +0800754{
Sheng Yang04547152009-04-01 15:52:31 +0800755 return vmcs_config.cpu_based_exec_ctrl &
756 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Sheng Yangf78e0e22007-10-29 09:40:42 +0800757}
758
Avi Kivity774ead32007-12-26 13:57:04 +0200759static inline bool cpu_has_vmx_virtualize_apic_accesses(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +0800760{
Sheng Yang04547152009-04-01 15:52:31 +0800761 return vmcs_config.cpu_based_2nd_exec_ctrl &
762 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
763}
764
765static inline bool cpu_has_vmx_flexpriority(void)
766{
767 return cpu_has_vmx_tpr_shadow() &&
768 cpu_has_vmx_virtualize_apic_accesses();
Sheng Yangf78e0e22007-10-29 09:40:42 +0800769}
770
Marcelo Tosattie7997942009-06-11 12:07:40 -0300771static inline bool cpu_has_vmx_ept_execute_only(void)
772{
Gui Jianfeng31299942010-03-15 17:29:09 +0800773 return vmx_capability.ept & VMX_EPT_EXECUTE_ONLY_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -0300774}
775
776static inline bool cpu_has_vmx_eptp_uncacheable(void)
777{
Gui Jianfeng31299942010-03-15 17:29:09 +0800778 return vmx_capability.ept & VMX_EPTP_UC_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -0300779}
780
781static inline bool cpu_has_vmx_eptp_writeback(void)
782{
Gui Jianfeng31299942010-03-15 17:29:09 +0800783 return vmx_capability.ept & VMX_EPTP_WB_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -0300784}
785
786static inline bool cpu_has_vmx_ept_2m_page(void)
787{
Gui Jianfeng31299942010-03-15 17:29:09 +0800788 return vmx_capability.ept & VMX_EPT_2MB_PAGE_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -0300789}
790
Sheng Yang878403b2010-01-05 19:02:29 +0800791static inline bool cpu_has_vmx_ept_1g_page(void)
792{
Gui Jianfeng31299942010-03-15 17:29:09 +0800793 return vmx_capability.ept & VMX_EPT_1GB_PAGE_BIT;
Sheng Yang878403b2010-01-05 19:02:29 +0800794}
795
Sheng Yang4bc9b982010-06-02 14:05:24 +0800796static inline bool cpu_has_vmx_ept_4levels(void)
797{
798 return vmx_capability.ept & VMX_EPT_PAGE_WALK_4_BIT;
799}
800
Xudong Hao83c3a332012-05-28 19:33:35 +0800801static inline bool cpu_has_vmx_ept_ad_bits(void)
802{
803 return vmx_capability.ept & VMX_EPT_AD_BIT;
804}
805
Gui Jianfeng31299942010-03-15 17:29:09 +0800806static inline bool cpu_has_vmx_invept_context(void)
Sheng Yangd56f5462008-04-25 10:13:16 +0800807{
Gui Jianfeng31299942010-03-15 17:29:09 +0800808 return vmx_capability.ept & VMX_EPT_EXTENT_CONTEXT_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +0800809}
810
Gui Jianfeng31299942010-03-15 17:29:09 +0800811static inline bool cpu_has_vmx_invept_global(void)
Sheng Yangd56f5462008-04-25 10:13:16 +0800812{
Gui Jianfeng31299942010-03-15 17:29:09 +0800813 return vmx_capability.ept & VMX_EPT_EXTENT_GLOBAL_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +0800814}
815
Gui Jianfeng518c8ae2010-06-04 08:51:39 +0800816static inline bool cpu_has_vmx_invvpid_single(void)
817{
818 return vmx_capability.vpid & VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT;
819}
820
Gui Jianfengb9d762f2010-06-07 10:32:29 +0800821static inline bool cpu_has_vmx_invvpid_global(void)
822{
823 return vmx_capability.vpid & VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT;
824}
825
Gui Jianfeng31299942010-03-15 17:29:09 +0800826static inline bool cpu_has_vmx_ept(void)
Sheng Yangd56f5462008-04-25 10:13:16 +0800827{
Sheng Yang04547152009-04-01 15:52:31 +0800828 return vmcs_config.cpu_based_2nd_exec_ctrl &
829 SECONDARY_EXEC_ENABLE_EPT;
Sheng Yangd56f5462008-04-25 10:13:16 +0800830}
831
Gui Jianfeng31299942010-03-15 17:29:09 +0800832static inline bool cpu_has_vmx_unrestricted_guest(void)
Nitin A Kamble3a624e22009-06-08 11:34:16 -0700833{
834 return vmcs_config.cpu_based_2nd_exec_ctrl &
835 SECONDARY_EXEC_UNRESTRICTED_GUEST;
836}
837
Gui Jianfeng31299942010-03-15 17:29:09 +0800838static inline bool cpu_has_vmx_ple(void)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800839{
840 return vmcs_config.cpu_based_2nd_exec_ctrl &
841 SECONDARY_EXEC_PAUSE_LOOP_EXITING;
842}
843
Gui Jianfeng31299942010-03-15 17:29:09 +0800844static inline bool vm_need_virtualize_apic_accesses(struct kvm *kvm)
Sheng Yangf78e0e22007-10-29 09:40:42 +0800845{
Gui Jianfeng6d3e4352010-01-29 15:36:59 +0800846 return flexpriority_enabled && irqchip_in_kernel(kvm);
Sheng Yangf78e0e22007-10-29 09:40:42 +0800847}
848
Gui Jianfeng31299942010-03-15 17:29:09 +0800849static inline bool cpu_has_vmx_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +0800850{
Sheng Yang04547152009-04-01 15:52:31 +0800851 return vmcs_config.cpu_based_2nd_exec_ctrl &
852 SECONDARY_EXEC_ENABLE_VPID;
Sheng Yang2384d2b2008-01-17 15:14:33 +0800853}
854
Gui Jianfeng31299942010-03-15 17:29:09 +0800855static inline bool cpu_has_vmx_rdtscp(void)
Sheng Yang4e47c7a2009-12-18 16:48:47 +0800856{
857 return vmcs_config.cpu_based_2nd_exec_ctrl &
858 SECONDARY_EXEC_RDTSCP;
859}
860
Mao, Junjiead756a12012-07-02 01:18:48 +0000861static inline bool cpu_has_vmx_invpcid(void)
862{
863 return vmcs_config.cpu_based_2nd_exec_ctrl &
864 SECONDARY_EXEC_ENABLE_INVPCID;
865}
866
Gui Jianfeng31299942010-03-15 17:29:09 +0800867static inline bool cpu_has_virtual_nmis(void)
Sheng Yangf08864b2008-05-15 18:23:25 +0800868{
869 return vmcs_config.pin_based_exec_ctrl & PIN_BASED_VIRTUAL_NMIS;
870}
871
Sheng Yangf5f48ee2010-06-30 12:25:15 +0800872static inline bool cpu_has_vmx_wbinvd_exit(void)
873{
874 return vmcs_config.cpu_based_2nd_exec_ctrl &
875 SECONDARY_EXEC_WBINVD_EXITING;
876}
877
Sheng Yang04547152009-04-01 15:52:31 +0800878static inline bool report_flexpriority(void)
879{
880 return flexpriority_enabled;
881}
882
Nadav Har'Elfe3ef052011-05-25 23:10:02 +0300883static inline bool nested_cpu_has(struct vmcs12 *vmcs12, u32 bit)
884{
885 return vmcs12->cpu_based_vm_exec_control & bit;
886}
887
888static inline bool nested_cpu_has2(struct vmcs12 *vmcs12, u32 bit)
889{
890 return (vmcs12->cpu_based_vm_exec_control &
891 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) &&
892 (vmcs12->secondary_vm_exec_control & bit);
893}
894
Nadav Har'El644d7112011-05-25 23:12:35 +0300895static inline bool nested_cpu_has_virtual_nmis(struct vmcs12 *vmcs12,
896 struct kvm_vcpu *vcpu)
897{
898 return vmcs12->pin_based_vm_exec_control & PIN_BASED_VIRTUAL_NMIS;
899}
900
901static inline bool is_exception(u32 intr_info)
902{
903 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
904 == (INTR_TYPE_HARD_EXCEPTION | INTR_INFO_VALID_MASK);
905}
906
907static void nested_vmx_vmexit(struct kvm_vcpu *vcpu);
Nadav Har'El7c177932011-05-25 23:12:04 +0300908static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
909 struct vmcs12 *vmcs12,
910 u32 reason, unsigned long qualification);
911
Rusty Russell8b9cf982007-07-30 16:31:43 +1000912static int __find_msr_index(struct vcpu_vmx *vmx, u32 msr)
Avi Kivity7725f0b2006-12-13 00:34:01 -0800913{
914 int i;
915
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400916 for (i = 0; i < vmx->nmsrs; ++i)
Avi Kivity26bb0982009-09-07 11:14:12 +0300917 if (vmx_msr_index[vmx->guest_msrs[i].index] == msr)
Eddie Donga75beee2007-05-17 18:55:15 +0300918 return i;
919 return -1;
920}
921
Sheng Yang2384d2b2008-01-17 15:14:33 +0800922static inline void __invvpid(int ext, u16 vpid, gva_t gva)
923{
924 struct {
925 u64 vpid : 16;
926 u64 rsvd : 48;
927 u64 gva;
928 } operand = { vpid, 0, gva };
929
Avi Kivity4ecac3f2008-05-13 13:23:38 +0300930 asm volatile (__ex(ASM_VMX_INVVPID)
Sheng Yang2384d2b2008-01-17 15:14:33 +0800931 /* CF==1 or ZF==1 --> rc = -1 */
932 "; ja 1f ; ud2 ; 1:"
933 : : "a"(&operand), "c"(ext) : "cc", "memory");
934}
935
Sheng Yang14394422008-04-28 12:24:45 +0800936static inline void __invept(int ext, u64 eptp, gpa_t gpa)
937{
938 struct {
939 u64 eptp, gpa;
940 } operand = {eptp, gpa};
941
Avi Kivity4ecac3f2008-05-13 13:23:38 +0300942 asm volatile (__ex(ASM_VMX_INVEPT)
Sheng Yang14394422008-04-28 12:24:45 +0800943 /* CF==1 or ZF==1 --> rc = -1 */
944 "; ja 1f ; ud2 ; 1:\n"
945 : : "a" (&operand), "c" (ext) : "cc", "memory");
946}
947
Avi Kivity26bb0982009-09-07 11:14:12 +0300948static struct shared_msr_entry *find_msr_entry(struct vcpu_vmx *vmx, u32 msr)
Eddie Donga75beee2007-05-17 18:55:15 +0300949{
950 int i;
951
Rusty Russell8b9cf982007-07-30 16:31:43 +1000952 i = __find_msr_index(vmx, msr);
Eddie Donga75beee2007-05-17 18:55:15 +0300953 if (i >= 0)
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400954 return &vmx->guest_msrs[i];
Al Viro8b6d44c2007-02-09 16:38:40 +0000955 return NULL;
Avi Kivity7725f0b2006-12-13 00:34:01 -0800956}
957
Avi Kivity6aa8b732006-12-10 02:21:36 -0800958static void vmcs_clear(struct vmcs *vmcs)
959{
960 u64 phys_addr = __pa(vmcs);
961 u8 error;
962
Avi Kivity4ecac3f2008-05-13 13:23:38 +0300963 asm volatile (__ex(ASM_VMX_VMCLEAR_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +0200964 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800965 : "cc", "memory");
966 if (error)
967 printk(KERN_ERR "kvm: vmclear fail: %p/%llx\n",
968 vmcs, phys_addr);
969}
970
Nadav Har'Eld462b812011-05-24 15:26:10 +0300971static inline void loaded_vmcs_init(struct loaded_vmcs *loaded_vmcs)
972{
973 vmcs_clear(loaded_vmcs->vmcs);
974 loaded_vmcs->cpu = -1;
975 loaded_vmcs->launched = 0;
976}
977
Dongxiao Xu7725b892010-05-11 18:29:38 +0800978static void vmcs_load(struct vmcs *vmcs)
979{
980 u64 phys_addr = __pa(vmcs);
981 u8 error;
982
983 asm volatile (__ex(ASM_VMX_VMPTRLD_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +0200984 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Dongxiao Xu7725b892010-05-11 18:29:38 +0800985 : "cc", "memory");
986 if (error)
Nadav Har'El2844d842011-05-25 23:16:40 +0300987 printk(KERN_ERR "kvm: vmptrld %p/%llx failed\n",
Dongxiao Xu7725b892010-05-11 18:29:38 +0800988 vmcs, phys_addr);
989}
990
Zhang Yanfei8f536b72012-12-06 23:43:34 +0800991#ifdef CONFIG_KEXEC
992/*
993 * This bitmap is used to indicate whether the vmclear
994 * operation is enabled on all cpus. All disabled by
995 * default.
996 */
997static cpumask_t crash_vmclear_enabled_bitmap = CPU_MASK_NONE;
998
999static inline void crash_enable_local_vmclear(int cpu)
1000{
1001 cpumask_set_cpu(cpu, &crash_vmclear_enabled_bitmap);
1002}
1003
1004static inline void crash_disable_local_vmclear(int cpu)
1005{
1006 cpumask_clear_cpu(cpu, &crash_vmclear_enabled_bitmap);
1007}
1008
1009static inline int crash_local_vmclear_enabled(int cpu)
1010{
1011 return cpumask_test_cpu(cpu, &crash_vmclear_enabled_bitmap);
1012}
1013
1014static void crash_vmclear_local_loaded_vmcss(void)
1015{
1016 int cpu = raw_smp_processor_id();
1017 struct loaded_vmcs *v;
1018
1019 if (!crash_local_vmclear_enabled(cpu))
1020 return;
1021
1022 list_for_each_entry(v, &per_cpu(loaded_vmcss_on_cpu, cpu),
1023 loaded_vmcss_on_cpu_link)
1024 vmcs_clear(v->vmcs);
1025}
1026#else
1027static inline void crash_enable_local_vmclear(int cpu) { }
1028static inline void crash_disable_local_vmclear(int cpu) { }
1029#endif /* CONFIG_KEXEC */
1030
Nadav Har'Eld462b812011-05-24 15:26:10 +03001031static void __loaded_vmcs_clear(void *arg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001032{
Nadav Har'Eld462b812011-05-24 15:26:10 +03001033 struct loaded_vmcs *loaded_vmcs = arg;
Ingo Molnard3b2c332007-01-05 16:36:23 -08001034 int cpu = raw_smp_processor_id();
Avi Kivity6aa8b732006-12-10 02:21:36 -08001035
Nadav Har'Eld462b812011-05-24 15:26:10 +03001036 if (loaded_vmcs->cpu != cpu)
1037 return; /* vcpu migration can race with cpu offline */
1038 if (per_cpu(current_vmcs, cpu) == loaded_vmcs->vmcs)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001039 per_cpu(current_vmcs, cpu) = NULL;
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001040 crash_disable_local_vmclear(cpu);
Nadav Har'Eld462b812011-05-24 15:26:10 +03001041 list_del(&loaded_vmcs->loaded_vmcss_on_cpu_link);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08001042
1043 /*
1044 * we should ensure updating loaded_vmcs->loaded_vmcss_on_cpu_link
1045 * is before setting loaded_vmcs->vcpu to -1 which is done in
1046 * loaded_vmcs_init. Otherwise, other cpu can see vcpu = -1 fist
1047 * then adds the vmcs into percpu list before it is deleted.
1048 */
1049 smp_wmb();
1050
Nadav Har'Eld462b812011-05-24 15:26:10 +03001051 loaded_vmcs_init(loaded_vmcs);
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001052 crash_enable_local_vmclear(cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001053}
1054
Nadav Har'Eld462b812011-05-24 15:26:10 +03001055static void loaded_vmcs_clear(struct loaded_vmcs *loaded_vmcs)
Avi Kivity8d0be2b2007-02-12 00:54:46 -08001056{
Xiao Guangronge6c7d322012-11-28 20:53:15 +08001057 int cpu = loaded_vmcs->cpu;
1058
1059 if (cpu != -1)
1060 smp_call_function_single(cpu,
1061 __loaded_vmcs_clear, loaded_vmcs, 1);
Avi Kivity8d0be2b2007-02-12 00:54:46 -08001062}
1063
Gui Jianfeng1760dd42010-06-07 10:33:27 +08001064static inline void vpid_sync_vcpu_single(struct vcpu_vmx *vmx)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001065{
1066 if (vmx->vpid == 0)
1067 return;
1068
Gui Jianfeng518c8ae2010-06-04 08:51:39 +08001069 if (cpu_has_vmx_invvpid_single())
1070 __invvpid(VMX_VPID_EXTENT_SINGLE_CONTEXT, vmx->vpid, 0);
Sheng Yang2384d2b2008-01-17 15:14:33 +08001071}
1072
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001073static inline void vpid_sync_vcpu_global(void)
1074{
1075 if (cpu_has_vmx_invvpid_global())
1076 __invvpid(VMX_VPID_EXTENT_ALL_CONTEXT, 0, 0);
1077}
1078
1079static inline void vpid_sync_context(struct vcpu_vmx *vmx)
1080{
1081 if (cpu_has_vmx_invvpid_single())
Gui Jianfeng1760dd42010-06-07 10:33:27 +08001082 vpid_sync_vcpu_single(vmx);
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001083 else
1084 vpid_sync_vcpu_global();
1085}
1086
Sheng Yang14394422008-04-28 12:24:45 +08001087static inline void ept_sync_global(void)
1088{
1089 if (cpu_has_vmx_invept_global())
1090 __invept(VMX_EPT_EXTENT_GLOBAL, 0, 0);
1091}
1092
1093static inline void ept_sync_context(u64 eptp)
1094{
Avi Kivity089d0342009-03-23 18:26:32 +02001095 if (enable_ept) {
Sheng Yang14394422008-04-28 12:24:45 +08001096 if (cpu_has_vmx_invept_context())
1097 __invept(VMX_EPT_EXTENT_CONTEXT, eptp, 0);
1098 else
1099 ept_sync_global();
1100 }
1101}
1102
Avi Kivity96304212011-05-15 10:13:13 -04001103static __always_inline unsigned long vmcs_readl(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001104{
Avi Kivity5e520e62011-05-15 10:13:12 -04001105 unsigned long value;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001106
Avi Kivity5e520e62011-05-15 10:13:12 -04001107 asm volatile (__ex_clear(ASM_VMX_VMREAD_RDX_RAX, "%0")
1108 : "=a"(value) : "d"(field) : "cc");
Avi Kivity6aa8b732006-12-10 02:21:36 -08001109 return value;
1110}
1111
Avi Kivity96304212011-05-15 10:13:13 -04001112static __always_inline u16 vmcs_read16(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001113{
1114 return vmcs_readl(field);
1115}
1116
Avi Kivity96304212011-05-15 10:13:13 -04001117static __always_inline u32 vmcs_read32(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001118{
1119 return vmcs_readl(field);
1120}
1121
Avi Kivity96304212011-05-15 10:13:13 -04001122static __always_inline u64 vmcs_read64(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001123{
Avi Kivity05b3e0c2006-12-13 00:33:45 -08001124#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001125 return vmcs_readl(field);
1126#else
1127 return vmcs_readl(field) | ((u64)vmcs_readl(field+1) << 32);
1128#endif
1129}
1130
Avi Kivitye52de1b2007-01-05 16:36:56 -08001131static noinline void vmwrite_error(unsigned long field, unsigned long value)
1132{
1133 printk(KERN_ERR "vmwrite error: reg %lx value %lx (err %d)\n",
1134 field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
1135 dump_stack();
1136}
1137
Avi Kivity6aa8b732006-12-10 02:21:36 -08001138static void vmcs_writel(unsigned long field, unsigned long value)
1139{
1140 u8 error;
1141
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001142 asm volatile (__ex(ASM_VMX_VMWRITE_RAX_RDX) "; setna %0"
Mike Dayd77c26f2007-10-08 09:02:08 -04001143 : "=q"(error) : "a"(value), "d"(field) : "cc");
Avi Kivitye52de1b2007-01-05 16:36:56 -08001144 if (unlikely(error))
1145 vmwrite_error(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001146}
1147
1148static void vmcs_write16(unsigned long field, u16 value)
1149{
1150 vmcs_writel(field, value);
1151}
1152
1153static void vmcs_write32(unsigned long field, u32 value)
1154{
1155 vmcs_writel(field, value);
1156}
1157
1158static void vmcs_write64(unsigned long field, u64 value)
1159{
Avi Kivity6aa8b732006-12-10 02:21:36 -08001160 vmcs_writel(field, value);
Avi Kivity7682f2d2008-05-12 19:25:43 +03001161#ifndef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001162 asm volatile ("");
1163 vmcs_writel(field+1, value >> 32);
1164#endif
1165}
1166
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001167static void vmcs_clear_bits(unsigned long field, u32 mask)
1168{
1169 vmcs_writel(field, vmcs_readl(field) & ~mask);
1170}
1171
1172static void vmcs_set_bits(unsigned long field, u32 mask)
1173{
1174 vmcs_writel(field, vmcs_readl(field) | mask);
1175}
1176
Avi Kivity2fb92db2011-04-27 19:42:18 +03001177static void vmx_segment_cache_clear(struct vcpu_vmx *vmx)
1178{
1179 vmx->segment_cache.bitmask = 0;
1180}
1181
1182static bool vmx_segment_cache_test_set(struct vcpu_vmx *vmx, unsigned seg,
1183 unsigned field)
1184{
1185 bool ret;
1186 u32 mask = 1 << (seg * SEG_FIELD_NR + field);
1187
1188 if (!(vmx->vcpu.arch.regs_avail & (1 << VCPU_EXREG_SEGMENTS))) {
1189 vmx->vcpu.arch.regs_avail |= (1 << VCPU_EXREG_SEGMENTS);
1190 vmx->segment_cache.bitmask = 0;
1191 }
1192 ret = vmx->segment_cache.bitmask & mask;
1193 vmx->segment_cache.bitmask |= mask;
1194 return ret;
1195}
1196
1197static u16 vmx_read_guest_seg_selector(struct vcpu_vmx *vmx, unsigned seg)
1198{
1199 u16 *p = &vmx->segment_cache.seg[seg].selector;
1200
1201 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_SEL))
1202 *p = vmcs_read16(kvm_vmx_segment_fields[seg].selector);
1203 return *p;
1204}
1205
1206static ulong vmx_read_guest_seg_base(struct vcpu_vmx *vmx, unsigned seg)
1207{
1208 ulong *p = &vmx->segment_cache.seg[seg].base;
1209
1210 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_BASE))
1211 *p = vmcs_readl(kvm_vmx_segment_fields[seg].base);
1212 return *p;
1213}
1214
1215static u32 vmx_read_guest_seg_limit(struct vcpu_vmx *vmx, unsigned seg)
1216{
1217 u32 *p = &vmx->segment_cache.seg[seg].limit;
1218
1219 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_LIMIT))
1220 *p = vmcs_read32(kvm_vmx_segment_fields[seg].limit);
1221 return *p;
1222}
1223
1224static u32 vmx_read_guest_seg_ar(struct vcpu_vmx *vmx, unsigned seg)
1225{
1226 u32 *p = &vmx->segment_cache.seg[seg].ar;
1227
1228 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_AR))
1229 *p = vmcs_read32(kvm_vmx_segment_fields[seg].ar_bytes);
1230 return *p;
1231}
1232
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001233static void update_exception_bitmap(struct kvm_vcpu *vcpu)
1234{
1235 u32 eb;
1236
Jan Kiszkafd7373c2010-01-20 18:20:20 +01001237 eb = (1u << PF_VECTOR) | (1u << UD_VECTOR) | (1u << MC_VECTOR) |
1238 (1u << NM_VECTOR) | (1u << DB_VECTOR);
1239 if ((vcpu->guest_debug &
1240 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP)) ==
1241 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP))
1242 eb |= 1u << BP_VECTOR;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03001243 if (to_vmx(vcpu)->rmode.vm86_active)
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001244 eb = ~0;
Avi Kivity089d0342009-03-23 18:26:32 +02001245 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08001246 eb &= ~(1u << PF_VECTOR); /* bypass_guest_pf = 0 */
Avi Kivity02daab22009-12-30 12:40:26 +02001247 if (vcpu->fpu_active)
1248 eb &= ~(1u << NM_VECTOR);
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001249
1250 /* When we are running a nested L2 guest and L1 specified for it a
1251 * certain exception bitmap, we must trap the same exceptions and pass
1252 * them to L1. When running L2, we will only handle the exceptions
1253 * specified above if L1 did not want them.
1254 */
1255 if (is_guest_mode(vcpu))
1256 eb |= get_vmcs12(vcpu)->exception_bitmap;
1257
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001258 vmcs_write32(EXCEPTION_BITMAP, eb);
1259}
1260
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001261static void clear_atomic_switch_msr_special(unsigned long entry,
1262 unsigned long exit)
1263{
1264 vmcs_clear_bits(VM_ENTRY_CONTROLS, entry);
1265 vmcs_clear_bits(VM_EXIT_CONTROLS, exit);
1266}
1267
Avi Kivity61d2ef22010-04-28 16:40:38 +03001268static void clear_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr)
1269{
1270 unsigned i;
1271 struct msr_autoload *m = &vmx->msr_autoload;
1272
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001273 switch (msr) {
1274 case MSR_EFER:
1275 if (cpu_has_load_ia32_efer) {
1276 clear_atomic_switch_msr_special(VM_ENTRY_LOAD_IA32_EFER,
1277 VM_EXIT_LOAD_IA32_EFER);
1278 return;
1279 }
1280 break;
1281 case MSR_CORE_PERF_GLOBAL_CTRL:
1282 if (cpu_has_load_perf_global_ctrl) {
1283 clear_atomic_switch_msr_special(
1284 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
1285 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
1286 return;
1287 }
1288 break;
Avi Kivity110312c2010-12-21 12:54:20 +02001289 }
1290
Avi Kivity61d2ef22010-04-28 16:40:38 +03001291 for (i = 0; i < m->nr; ++i)
1292 if (m->guest[i].index == msr)
1293 break;
1294
1295 if (i == m->nr)
1296 return;
1297 --m->nr;
1298 m->guest[i] = m->guest[m->nr];
1299 m->host[i] = m->host[m->nr];
1300 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
1301 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
1302}
1303
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001304static void add_atomic_switch_msr_special(unsigned long entry,
1305 unsigned long exit, unsigned long guest_val_vmcs,
1306 unsigned long host_val_vmcs, u64 guest_val, u64 host_val)
1307{
1308 vmcs_write64(guest_val_vmcs, guest_val);
1309 vmcs_write64(host_val_vmcs, host_val);
1310 vmcs_set_bits(VM_ENTRY_CONTROLS, entry);
1311 vmcs_set_bits(VM_EXIT_CONTROLS, exit);
1312}
1313
Avi Kivity61d2ef22010-04-28 16:40:38 +03001314static void add_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr,
1315 u64 guest_val, u64 host_val)
1316{
1317 unsigned i;
1318 struct msr_autoload *m = &vmx->msr_autoload;
1319
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001320 switch (msr) {
1321 case MSR_EFER:
1322 if (cpu_has_load_ia32_efer) {
1323 add_atomic_switch_msr_special(VM_ENTRY_LOAD_IA32_EFER,
1324 VM_EXIT_LOAD_IA32_EFER,
1325 GUEST_IA32_EFER,
1326 HOST_IA32_EFER,
1327 guest_val, host_val);
1328 return;
1329 }
1330 break;
1331 case MSR_CORE_PERF_GLOBAL_CTRL:
1332 if (cpu_has_load_perf_global_ctrl) {
1333 add_atomic_switch_msr_special(
1334 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
1335 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL,
1336 GUEST_IA32_PERF_GLOBAL_CTRL,
1337 HOST_IA32_PERF_GLOBAL_CTRL,
1338 guest_val, host_val);
1339 return;
1340 }
1341 break;
Avi Kivity110312c2010-12-21 12:54:20 +02001342 }
1343
Avi Kivity61d2ef22010-04-28 16:40:38 +03001344 for (i = 0; i < m->nr; ++i)
1345 if (m->guest[i].index == msr)
1346 break;
1347
Gleb Natapove7fc6f92011-10-05 14:01:24 +02001348 if (i == NR_AUTOLOAD_MSRS) {
1349 printk_once(KERN_WARNING"Not enough mst switch entries. "
1350 "Can't add msr %x\n", msr);
1351 return;
1352 } else if (i == m->nr) {
Avi Kivity61d2ef22010-04-28 16:40:38 +03001353 ++m->nr;
1354 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
1355 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
1356 }
1357
1358 m->guest[i].index = msr;
1359 m->guest[i].value = guest_val;
1360 m->host[i].index = msr;
1361 m->host[i].value = host_val;
1362}
1363
Avi Kivity33ed6322007-05-02 16:54:03 +03001364static void reload_tss(void)
1365{
Avi Kivity33ed6322007-05-02 16:54:03 +03001366 /*
1367 * VT restores TR but not its size. Useless.
1368 */
Avi Kivityd3591922010-07-26 18:32:39 +03001369 struct desc_ptr *gdt = &__get_cpu_var(host_gdt);
Avi Kivitya5f61302008-02-20 17:57:21 +02001370 struct desc_struct *descs;
Avi Kivity33ed6322007-05-02 16:54:03 +03001371
Avi Kivityd3591922010-07-26 18:32:39 +03001372 descs = (void *)gdt->address;
Avi Kivity33ed6322007-05-02 16:54:03 +03001373 descs[GDT_ENTRY_TSS].type = 9; /* available TSS */
1374 load_TR_desc();
Avi Kivity33ed6322007-05-02 16:54:03 +03001375}
1376
Avi Kivity92c0d902009-10-29 11:00:16 +02001377static bool update_transition_efer(struct vcpu_vmx *vmx, int efer_offset)
Eddie Dong2cc51562007-05-21 07:28:09 +03001378{
Roel Kluin3a34a882009-08-04 02:08:45 -07001379 u64 guest_efer;
Avi Kivity51c6cf62007-08-29 03:48:05 +03001380 u64 ignore_bits;
Eddie Dong2cc51562007-05-21 07:28:09 +03001381
Avi Kivityf6801df2010-01-21 15:31:50 +02001382 guest_efer = vmx->vcpu.arch.efer;
Roel Kluin3a34a882009-08-04 02:08:45 -07001383
Avi Kivity51c6cf62007-08-29 03:48:05 +03001384 /*
Guo Chao0fa06072012-06-28 15:16:19 +08001385 * NX is emulated; LMA and LME handled by hardware; SCE meaningless
Avi Kivity51c6cf62007-08-29 03:48:05 +03001386 * outside long mode
1387 */
1388 ignore_bits = EFER_NX | EFER_SCE;
1389#ifdef CONFIG_X86_64
1390 ignore_bits |= EFER_LMA | EFER_LME;
1391 /* SCE is meaningful only in long mode on Intel */
1392 if (guest_efer & EFER_LMA)
1393 ignore_bits &= ~(u64)EFER_SCE;
1394#endif
Avi Kivity51c6cf62007-08-29 03:48:05 +03001395 guest_efer &= ~ignore_bits;
1396 guest_efer |= host_efer & ignore_bits;
Avi Kivity26bb0982009-09-07 11:14:12 +03001397 vmx->guest_msrs[efer_offset].data = guest_efer;
Avi Kivityd5696722009-12-02 12:28:47 +02001398 vmx->guest_msrs[efer_offset].mask = ~ignore_bits;
Avi Kivity84ad33e2010-04-28 16:42:29 +03001399
1400 clear_atomic_switch_msr(vmx, MSR_EFER);
1401 /* On ept, can't emulate nx, and must switch nx atomically */
1402 if (enable_ept && ((vmx->vcpu.arch.efer ^ host_efer) & EFER_NX)) {
1403 guest_efer = vmx->vcpu.arch.efer;
1404 if (!(guest_efer & EFER_LMA))
1405 guest_efer &= ~EFER_LME;
1406 add_atomic_switch_msr(vmx, MSR_EFER, guest_efer, host_efer);
1407 return false;
1408 }
1409
Avi Kivity26bb0982009-09-07 11:14:12 +03001410 return true;
Avi Kivity51c6cf62007-08-29 03:48:05 +03001411}
1412
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001413static unsigned long segment_base(u16 selector)
1414{
Avi Kivityd3591922010-07-26 18:32:39 +03001415 struct desc_ptr *gdt = &__get_cpu_var(host_gdt);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001416 struct desc_struct *d;
1417 unsigned long table_base;
1418 unsigned long v;
1419
1420 if (!(selector & ~3))
1421 return 0;
1422
Avi Kivityd3591922010-07-26 18:32:39 +03001423 table_base = gdt->address;
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001424
1425 if (selector & 4) { /* from ldt */
1426 u16 ldt_selector = kvm_read_ldt();
1427
1428 if (!(ldt_selector & ~3))
1429 return 0;
1430
1431 table_base = segment_base(ldt_selector);
1432 }
1433 d = (struct desc_struct *)(table_base + (selector & ~7));
1434 v = get_desc_base(d);
1435#ifdef CONFIG_X86_64
1436 if (d->s == 0 && (d->type == 2 || d->type == 9 || d->type == 11))
1437 v |= ((unsigned long)((struct ldttss_desc64 *)d)->base3) << 32;
1438#endif
1439 return v;
1440}
1441
1442static inline unsigned long kvm_read_tr_base(void)
1443{
1444 u16 tr;
1445 asm("str %0" : "=g"(tr));
1446 return segment_base(tr);
1447}
1448
Avi Kivity04d2cc72007-09-10 18:10:54 +03001449static void vmx_save_host_state(struct kvm_vcpu *vcpu)
Avi Kivity33ed6322007-05-02 16:54:03 +03001450{
Avi Kivity04d2cc72007-09-10 18:10:54 +03001451 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03001452 int i;
Avi Kivity04d2cc72007-09-10 18:10:54 +03001453
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001454 if (vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03001455 return;
1456
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001457 vmx->host_state.loaded = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03001458 /*
1459 * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
1460 * allow segment selectors with cpl > 0 or ti == 1.
1461 */
Avi Kivityd6e88ae2008-07-10 16:53:33 +03001462 vmx->host_state.ldt_sel = kvm_read_ldt();
Laurent Vivier152d3f22007-08-23 16:33:11 +02001463 vmx->host_state.gs_ldt_reload_needed = vmx->host_state.ldt_sel;
Avi Kivity9581d442010-10-19 16:46:55 +02001464 savesegment(fs, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001465 if (!(vmx->host_state.fs_sel & 7)) {
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001466 vmcs_write16(HOST_FS_SELECTOR, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001467 vmx->host_state.fs_reload_needed = 0;
1468 } else {
Avi Kivity33ed6322007-05-02 16:54:03 +03001469 vmcs_write16(HOST_FS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001470 vmx->host_state.fs_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03001471 }
Avi Kivity9581d442010-10-19 16:46:55 +02001472 savesegment(gs, vmx->host_state.gs_sel);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001473 if (!(vmx->host_state.gs_sel & 7))
1474 vmcs_write16(HOST_GS_SELECTOR, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001475 else {
1476 vmcs_write16(HOST_GS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001477 vmx->host_state.gs_ldt_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03001478 }
1479
1480#ifdef CONFIG_X86_64
Avi Kivityb2da15a2012-05-13 19:53:24 +03001481 savesegment(ds, vmx->host_state.ds_sel);
1482 savesegment(es, vmx->host_state.es_sel);
1483#endif
1484
1485#ifdef CONFIG_X86_64
Avi Kivity33ed6322007-05-02 16:54:03 +03001486 vmcs_writel(HOST_FS_BASE, read_msr(MSR_FS_BASE));
1487 vmcs_writel(HOST_GS_BASE, read_msr(MSR_GS_BASE));
1488#else
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001489 vmcs_writel(HOST_FS_BASE, segment_base(vmx->host_state.fs_sel));
1490 vmcs_writel(HOST_GS_BASE, segment_base(vmx->host_state.gs_sel));
Avi Kivity33ed6322007-05-02 16:54:03 +03001491#endif
Avi Kivity707c0872007-05-02 17:33:43 +03001492
1493#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02001494 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
1495 if (is_long_mode(&vmx->vcpu))
Avi Kivity44ea2b12009-09-06 15:55:37 +03001496 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
Avi Kivity707c0872007-05-02 17:33:43 +03001497#endif
Avi Kivity26bb0982009-09-07 11:14:12 +03001498 for (i = 0; i < vmx->save_nmsrs; ++i)
1499 kvm_set_shared_msr(vmx->guest_msrs[i].index,
Avi Kivityd5696722009-12-02 12:28:47 +02001500 vmx->guest_msrs[i].data,
1501 vmx->guest_msrs[i].mask);
Avi Kivity33ed6322007-05-02 16:54:03 +03001502}
1503
Avi Kivitya9b21b62008-06-24 11:48:49 +03001504static void __vmx_load_host_state(struct vcpu_vmx *vmx)
Avi Kivity33ed6322007-05-02 16:54:03 +03001505{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001506 if (!vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03001507 return;
1508
Avi Kivitye1beb1d2007-11-18 13:50:24 +02001509 ++vmx->vcpu.stat.host_state_reload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001510 vmx->host_state.loaded = 0;
Avi Kivityc8770e72010-11-11 12:37:26 +02001511#ifdef CONFIG_X86_64
1512 if (is_long_mode(&vmx->vcpu))
1513 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
1514#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +02001515 if (vmx->host_state.gs_ldt_reload_needed) {
Avi Kivityd6e88ae2008-07-10 16:53:33 +03001516 kvm_load_ldt(vmx->host_state.ldt_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001517#ifdef CONFIG_X86_64
Avi Kivity9581d442010-10-19 16:46:55 +02001518 load_gs_index(vmx->host_state.gs_sel);
Avi Kivity9581d442010-10-19 16:46:55 +02001519#else
1520 loadsegment(gs, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001521#endif
Avi Kivity33ed6322007-05-02 16:54:03 +03001522 }
Avi Kivity0a77fe42010-10-19 18:48:35 +02001523 if (vmx->host_state.fs_reload_needed)
1524 loadsegment(fs, vmx->host_state.fs_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03001525#ifdef CONFIG_X86_64
1526 if (unlikely(vmx->host_state.ds_sel | vmx->host_state.es_sel)) {
1527 loadsegment(ds, vmx->host_state.ds_sel);
1528 loadsegment(es, vmx->host_state.es_sel);
1529 }
Avi Kivityb2da15a2012-05-13 19:53:24 +03001530#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +02001531 reload_tss();
Avi Kivity44ea2b12009-09-06 15:55:37 +03001532#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02001533 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
Avi Kivity44ea2b12009-09-06 15:55:37 +03001534#endif
Suresh Siddhab1a74bf2012-09-20 11:01:49 -07001535 /*
1536 * If the FPU is not active (through the host task or
1537 * the guest vcpu), then restore the cr0.TS bit.
1538 */
1539 if (!user_has_fpu() && !vmx->vcpu.guest_fpu_loaded)
1540 stts();
Avi Kivity3444d7d2010-07-26 18:32:38 +03001541 load_gdt(&__get_cpu_var(host_gdt));
Avi Kivity33ed6322007-05-02 16:54:03 +03001542}
1543
Avi Kivitya9b21b62008-06-24 11:48:49 +03001544static void vmx_load_host_state(struct vcpu_vmx *vmx)
1545{
1546 preempt_disable();
1547 __vmx_load_host_state(vmx);
1548 preempt_enable();
1549}
1550
Avi Kivity6aa8b732006-12-10 02:21:36 -08001551/*
1552 * Switches to specified vcpu, until a matching vcpu_put(), but assumes
1553 * vcpu mutex is already taken.
1554 */
Avi Kivity15ad7142007-07-11 18:17:21 +03001555static void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001556{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001557 struct vcpu_vmx *vmx = to_vmx(vcpu);
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08001558 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Avi Kivity6aa8b732006-12-10 02:21:36 -08001559
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08001560 if (!vmm_exclusive)
1561 kvm_cpu_vmxon(phys_addr);
Nadav Har'Eld462b812011-05-24 15:26:10 +03001562 else if (vmx->loaded_vmcs->cpu != cpu)
1563 loaded_vmcs_clear(vmx->loaded_vmcs);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001564
Nadav Har'Eld462b812011-05-24 15:26:10 +03001565 if (per_cpu(current_vmcs, cpu) != vmx->loaded_vmcs->vmcs) {
1566 per_cpu(current_vmcs, cpu) = vmx->loaded_vmcs->vmcs;
1567 vmcs_load(vmx->loaded_vmcs->vmcs);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001568 }
1569
Nadav Har'Eld462b812011-05-24 15:26:10 +03001570 if (vmx->loaded_vmcs->cpu != cpu) {
Avi Kivityd3591922010-07-26 18:32:39 +03001571 struct desc_ptr *gdt = &__get_cpu_var(host_gdt);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001572 unsigned long sysenter_esp;
1573
Avi Kivitya8eeb042010-05-10 12:34:53 +03001574 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001575 local_irq_disable();
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001576 crash_disable_local_vmclear(cpu);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08001577
1578 /*
1579 * Read loaded_vmcs->cpu should be before fetching
1580 * loaded_vmcs->loaded_vmcss_on_cpu_link.
1581 * See the comments in __loaded_vmcs_clear().
1582 */
1583 smp_rmb();
1584
Nadav Har'Eld462b812011-05-24 15:26:10 +03001585 list_add(&vmx->loaded_vmcs->loaded_vmcss_on_cpu_link,
1586 &per_cpu(loaded_vmcss_on_cpu, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001587 crash_enable_local_vmclear(cpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001588 local_irq_enable();
1589
Avi Kivity6aa8b732006-12-10 02:21:36 -08001590 /*
1591 * Linux uses per-cpu TSS and GDT, so set these when switching
1592 * processors.
1593 */
Avi Kivityd6e88ae2008-07-10 16:53:33 +03001594 vmcs_writel(HOST_TR_BASE, kvm_read_tr_base()); /* 22.2.4 */
Avi Kivityd3591922010-07-26 18:32:39 +03001595 vmcs_writel(HOST_GDTR_BASE, gdt->address); /* 22.2.4 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001596
1597 rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
1598 vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
Nadav Har'Eld462b812011-05-24 15:26:10 +03001599 vmx->loaded_vmcs->cpu = cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001600 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001601}
1602
1603static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
1604{
Avi Kivitya9b21b62008-06-24 11:48:49 +03001605 __vmx_load_host_state(to_vmx(vcpu));
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08001606 if (!vmm_exclusive) {
Nadav Har'Eld462b812011-05-24 15:26:10 +03001607 __loaded_vmcs_clear(to_vmx(vcpu)->loaded_vmcs);
1608 vcpu->cpu = -1;
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08001609 kvm_cpu_vmxoff();
1610 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001611}
1612
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001613static void vmx_fpu_activate(struct kvm_vcpu *vcpu)
1614{
Avi Kivity81231c62010-01-24 16:26:40 +02001615 ulong cr0;
1616
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001617 if (vcpu->fpu_active)
1618 return;
1619 vcpu->fpu_active = 1;
Avi Kivity81231c62010-01-24 16:26:40 +02001620 cr0 = vmcs_readl(GUEST_CR0);
1621 cr0 &= ~(X86_CR0_TS | X86_CR0_MP);
1622 cr0 |= kvm_read_cr0_bits(vcpu, X86_CR0_TS | X86_CR0_MP);
1623 vmcs_writel(GUEST_CR0, cr0);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001624 update_exception_bitmap(vcpu);
Avi Kivityedcafe32009-12-30 18:07:40 +02001625 vcpu->arch.cr0_guest_owned_bits = X86_CR0_TS;
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001626 if (is_guest_mode(vcpu))
1627 vcpu->arch.cr0_guest_owned_bits &=
1628 ~get_vmcs12(vcpu)->cr0_guest_host_mask;
Avi Kivityedcafe32009-12-30 18:07:40 +02001629 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001630}
1631
Avi Kivityedcafe32009-12-30 18:07:40 +02001632static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu);
1633
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03001634/*
1635 * Return the cr0 value that a nested guest would read. This is a combination
1636 * of the real cr0 used to run the guest (guest_cr0), and the bits shadowed by
1637 * its hypervisor (cr0_read_shadow).
1638 */
1639static inline unsigned long nested_read_cr0(struct vmcs12 *fields)
1640{
1641 return (fields->guest_cr0 & ~fields->cr0_guest_host_mask) |
1642 (fields->cr0_read_shadow & fields->cr0_guest_host_mask);
1643}
1644static inline unsigned long nested_read_cr4(struct vmcs12 *fields)
1645{
1646 return (fields->guest_cr4 & ~fields->cr4_guest_host_mask) |
1647 (fields->cr4_read_shadow & fields->cr4_guest_host_mask);
1648}
1649
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001650static void vmx_fpu_deactivate(struct kvm_vcpu *vcpu)
1651{
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001652 /* Note that there is no vcpu->fpu_active = 0 here. The caller must
1653 * set this *before* calling this function.
1654 */
Avi Kivityedcafe32009-12-30 18:07:40 +02001655 vmx_decache_cr0_guest_bits(vcpu);
Avi Kivity81231c62010-01-24 16:26:40 +02001656 vmcs_set_bits(GUEST_CR0, X86_CR0_TS | X86_CR0_MP);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001657 update_exception_bitmap(vcpu);
Avi Kivityedcafe32009-12-30 18:07:40 +02001658 vcpu->arch.cr0_guest_owned_bits = 0;
1659 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001660 if (is_guest_mode(vcpu)) {
1661 /*
1662 * L1's specified read shadow might not contain the TS bit,
1663 * so now that we turned on shadowing of this bit, we need to
1664 * set this bit of the shadow. Like in nested_vmx_run we need
1665 * nested_read_cr0(vmcs12), but vmcs12->guest_cr0 is not yet
1666 * up-to-date here because we just decached cr0.TS (and we'll
1667 * only update vmcs12->guest_cr0 on nested exit).
1668 */
1669 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
1670 vmcs12->guest_cr0 = (vmcs12->guest_cr0 & ~X86_CR0_TS) |
1671 (vcpu->arch.cr0 & X86_CR0_TS);
1672 vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
1673 } else
1674 vmcs_writel(CR0_READ_SHADOW, vcpu->arch.cr0);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001675}
1676
Avi Kivity6aa8b732006-12-10 02:21:36 -08001677static unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
1678{
Avi Kivity78ac8b42010-04-08 18:19:35 +03001679 unsigned long rflags, save_rflags;
Avi Kivity345dcaa2009-08-12 15:29:37 +03001680
Avi Kivity6de12732011-03-07 12:51:22 +02001681 if (!test_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail)) {
1682 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
1683 rflags = vmcs_readl(GUEST_RFLAGS);
1684 if (to_vmx(vcpu)->rmode.vm86_active) {
1685 rflags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
1686 save_rflags = to_vmx(vcpu)->rmode.save_rflags;
1687 rflags |= save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
1688 }
1689 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001690 }
Avi Kivity6de12732011-03-07 12:51:22 +02001691 return to_vmx(vcpu)->rflags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001692}
1693
1694static void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
1695{
Avi Kivity6de12732011-03-07 12:51:22 +02001696 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
Avi Kivity69c73022011-03-07 15:26:44 +02001697 __clear_bit(VCPU_EXREG_CPL, (ulong *)&vcpu->arch.regs_avail);
Avi Kivity6de12732011-03-07 12:51:22 +02001698 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001699 if (to_vmx(vcpu)->rmode.vm86_active) {
1700 to_vmx(vcpu)->rmode.save_rflags = rflags;
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01001701 rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001702 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001703 vmcs_writel(GUEST_RFLAGS, rflags);
1704}
1705
Glauber Costa2809f5d2009-05-12 16:21:05 -04001706static u32 vmx_get_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
1707{
1708 u32 interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
1709 int ret = 0;
1710
1711 if (interruptibility & GUEST_INTR_STATE_STI)
Jan Kiszka48005f62010-02-19 19:38:07 +01001712 ret |= KVM_X86_SHADOW_INT_STI;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001713 if (interruptibility & GUEST_INTR_STATE_MOV_SS)
Jan Kiszka48005f62010-02-19 19:38:07 +01001714 ret |= KVM_X86_SHADOW_INT_MOV_SS;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001715
1716 return ret & mask;
1717}
1718
1719static void vmx_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
1720{
1721 u32 interruptibility_old = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
1722 u32 interruptibility = interruptibility_old;
1723
1724 interruptibility &= ~(GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS);
1725
Jan Kiszka48005f62010-02-19 19:38:07 +01001726 if (mask & KVM_X86_SHADOW_INT_MOV_SS)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001727 interruptibility |= GUEST_INTR_STATE_MOV_SS;
Jan Kiszka48005f62010-02-19 19:38:07 +01001728 else if (mask & KVM_X86_SHADOW_INT_STI)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001729 interruptibility |= GUEST_INTR_STATE_STI;
1730
1731 if ((interruptibility != interruptibility_old))
1732 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, interruptibility);
1733}
1734
Avi Kivity6aa8b732006-12-10 02:21:36 -08001735static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
1736{
1737 unsigned long rip;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001738
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03001739 rip = kvm_rip_read(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001740 rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03001741 kvm_rip_write(vcpu, rip);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001742
Glauber Costa2809f5d2009-05-12 16:21:05 -04001743 /* skipping an emulated instruction also counts */
1744 vmx_set_interrupt_shadow(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001745}
1746
Nadav Har'El0b6ac342011-05-25 23:13:36 +03001747/*
1748 * KVM wants to inject page-faults which it got to the guest. This function
1749 * checks whether in a nested guest, we need to inject them to L1 or L2.
1750 * This function assumes it is called with the exit reason in vmcs02 being
1751 * a #PF exception (this is the only case in which KVM injects a #PF when L2
1752 * is running).
1753 */
1754static int nested_pf_handled(struct kvm_vcpu *vcpu)
1755{
1756 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
1757
1758 /* TODO: also check PFEC_MATCH/MASK, not just EB.PF. */
Nadav Har'El95871902012-03-06 16:39:22 +02001759 if (!(vmcs12->exception_bitmap & (1u << PF_VECTOR)))
Nadav Har'El0b6ac342011-05-25 23:13:36 +03001760 return 0;
1761
1762 nested_vmx_vmexit(vcpu);
1763 return 1;
1764}
1765
Avi Kivity298101d2007-11-25 13:41:11 +02001766static void vmx_queue_exception(struct kvm_vcpu *vcpu, unsigned nr,
Joerg Roedelce7ddec2010-04-22 12:33:13 +02001767 bool has_error_code, u32 error_code,
1768 bool reinject)
Avi Kivity298101d2007-11-25 13:41:11 +02001769{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001770 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001771 u32 intr_info = nr | INTR_INFO_VALID_MASK;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001772
Nadav Har'El0b6ac342011-05-25 23:13:36 +03001773 if (nr == PF_VECTOR && is_guest_mode(vcpu) &&
1774 nested_pf_handled(vcpu))
1775 return;
1776
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001777 if (has_error_code) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001778 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001779 intr_info |= INTR_INFO_DELIVER_CODE_MASK;
1780 }
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001781
Avi Kivity7ffd92c2009-06-09 14:10:45 +03001782 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05001783 int inc_eip = 0;
1784 if (kvm_exception_is_soft(nr))
1785 inc_eip = vcpu->arch.event_exit_inst_len;
1786 if (kvm_inject_realmode_interrupt(vcpu, nr, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02001787 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001788 return;
1789 }
1790
Gleb Natapov66fd3f72009-05-11 13:35:50 +03001791 if (kvm_exception_is_soft(nr)) {
1792 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
1793 vmx->vcpu.arch.event_exit_inst_len);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001794 intr_info |= INTR_TYPE_SOFT_EXCEPTION;
1795 } else
1796 intr_info |= INTR_TYPE_HARD_EXCEPTION;
1797
1798 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
Avi Kivity298101d2007-11-25 13:41:11 +02001799}
1800
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001801static bool vmx_rdtscp_supported(void)
1802{
1803 return cpu_has_vmx_rdtscp();
1804}
1805
Mao, Junjiead756a12012-07-02 01:18:48 +00001806static bool vmx_invpcid_supported(void)
1807{
1808 return cpu_has_vmx_invpcid() && enable_ept;
1809}
1810
Avi Kivity6aa8b732006-12-10 02:21:36 -08001811/*
Eddie Donga75beee2007-05-17 18:55:15 +03001812 * Swap MSR entry in host/guest MSR entry array.
1813 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10001814static void move_msr_up(struct vcpu_vmx *vmx, int from, int to)
Eddie Donga75beee2007-05-17 18:55:15 +03001815{
Avi Kivity26bb0982009-09-07 11:14:12 +03001816 struct shared_msr_entry tmp;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001817
1818 tmp = vmx->guest_msrs[to];
1819 vmx->guest_msrs[to] = vmx->guest_msrs[from];
1820 vmx->guest_msrs[from] = tmp;
Eddie Donga75beee2007-05-17 18:55:15 +03001821}
1822
1823/*
Avi Kivitye38aea32007-04-19 13:22:48 +03001824 * Set up the vmcs to automatically save and restore system
1825 * msrs. Don't touch the 64-bit msrs if the guest is in legacy
1826 * mode, as fiddling with msrs is very expensive.
1827 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10001828static void setup_msrs(struct vcpu_vmx *vmx)
Avi Kivitye38aea32007-04-19 13:22:48 +03001829{
Avi Kivity26bb0982009-09-07 11:14:12 +03001830 int save_nmsrs, index;
Avi Kivity58972972009-02-24 22:26:47 +02001831 unsigned long *msr_bitmap;
Avi Kivitye38aea32007-04-19 13:22:48 +03001832
Eddie Donga75beee2007-05-17 18:55:15 +03001833 save_nmsrs = 0;
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001834#ifdef CONFIG_X86_64
Rusty Russell8b9cf982007-07-30 16:31:43 +10001835 if (is_long_mode(&vmx->vcpu)) {
Rusty Russell8b9cf982007-07-30 16:31:43 +10001836 index = __find_msr_index(vmx, MSR_SYSCALL_MASK);
Eddie Donga75beee2007-05-17 18:55:15 +03001837 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10001838 move_msr_up(vmx, index, save_nmsrs++);
1839 index = __find_msr_index(vmx, MSR_LSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03001840 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10001841 move_msr_up(vmx, index, save_nmsrs++);
1842 index = __find_msr_index(vmx, MSR_CSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03001843 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10001844 move_msr_up(vmx, index, save_nmsrs++);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001845 index = __find_msr_index(vmx, MSR_TSC_AUX);
1846 if (index >= 0 && vmx->rdtscp_enabled)
1847 move_msr_up(vmx, index, save_nmsrs++);
Eddie Donga75beee2007-05-17 18:55:15 +03001848 /*
Brian Gerst8c065852010-07-17 09:03:26 -04001849 * MSR_STAR is only needed on long mode guests, and only
Eddie Donga75beee2007-05-17 18:55:15 +03001850 * if efer.sce is enabled.
1851 */
Brian Gerst8c065852010-07-17 09:03:26 -04001852 index = __find_msr_index(vmx, MSR_STAR);
Avi Kivityf6801df2010-01-21 15:31:50 +02001853 if ((index >= 0) && (vmx->vcpu.arch.efer & EFER_SCE))
Rusty Russell8b9cf982007-07-30 16:31:43 +10001854 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001855 }
Eddie Donga75beee2007-05-17 18:55:15 +03001856#endif
Avi Kivity92c0d902009-10-29 11:00:16 +02001857 index = __find_msr_index(vmx, MSR_EFER);
1858 if (index >= 0 && update_transition_efer(vmx, index))
Avi Kivity26bb0982009-09-07 11:14:12 +03001859 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001860
Avi Kivity26bb0982009-09-07 11:14:12 +03001861 vmx->save_nmsrs = save_nmsrs;
Avi Kivity58972972009-02-24 22:26:47 +02001862
1863 if (cpu_has_vmx_msr_bitmap()) {
1864 if (is_long_mode(&vmx->vcpu))
1865 msr_bitmap = vmx_msr_bitmap_longmode;
1866 else
1867 msr_bitmap = vmx_msr_bitmap_legacy;
1868
1869 vmcs_write64(MSR_BITMAP, __pa(msr_bitmap));
1870 }
Avi Kivitye38aea32007-04-19 13:22:48 +03001871}
1872
1873/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08001874 * reads and returns guest's timestamp counter "register"
1875 * guest_tsc = host_tsc + tsc_offset -- 21.3
1876 */
1877static u64 guest_read_tsc(void)
1878{
1879 u64 host_tsc, tsc_offset;
1880
1881 rdtscll(host_tsc);
1882 tsc_offset = vmcs_read64(TSC_OFFSET);
1883 return host_tsc + tsc_offset;
1884}
1885
1886/*
Nadav Har'Eld5c17852011-08-02 15:54:20 +03001887 * Like guest_read_tsc, but always returns L1's notion of the timestamp
1888 * counter, even if a nested guest (L2) is currently running.
1889 */
Marcelo Tosatti886b4702012-11-27 23:28:58 -02001890u64 vmx_read_l1_tsc(struct kvm_vcpu *vcpu, u64 host_tsc)
Nadav Har'Eld5c17852011-08-02 15:54:20 +03001891{
Marcelo Tosatti886b4702012-11-27 23:28:58 -02001892 u64 tsc_offset;
Nadav Har'Eld5c17852011-08-02 15:54:20 +03001893
Nadav Har'Eld5c17852011-08-02 15:54:20 +03001894 tsc_offset = is_guest_mode(vcpu) ?
1895 to_vmx(vcpu)->nested.vmcs01_tsc_offset :
1896 vmcs_read64(TSC_OFFSET);
1897 return host_tsc + tsc_offset;
1898}
1899
1900/*
Zachary Amsdencc578282012-02-03 15:43:50 -02001901 * Engage any workarounds for mis-matched TSC rates. Currently limited to
1902 * software catchup for faster rates on slower CPUs.
Joerg Roedel4051b182011-03-25 09:44:49 +01001903 */
Zachary Amsdencc578282012-02-03 15:43:50 -02001904static void vmx_set_tsc_khz(struct kvm_vcpu *vcpu, u32 user_tsc_khz, bool scale)
Joerg Roedel4051b182011-03-25 09:44:49 +01001905{
Zachary Amsdencc578282012-02-03 15:43:50 -02001906 if (!scale)
1907 return;
1908
1909 if (user_tsc_khz > tsc_khz) {
1910 vcpu->arch.tsc_catchup = 1;
1911 vcpu->arch.tsc_always_catchup = 1;
1912 } else
1913 WARN(1, "user requested TSC rate below hardware speed\n");
Joerg Roedel4051b182011-03-25 09:44:49 +01001914}
1915
Will Auldba904632012-11-29 12:42:50 -08001916static u64 vmx_read_tsc_offset(struct kvm_vcpu *vcpu)
1917{
1918 return vmcs_read64(TSC_OFFSET);
1919}
1920
Joerg Roedel4051b182011-03-25 09:44:49 +01001921/*
Zachary Amsden99e3e302010-08-19 22:07:17 -10001922 * writes 'offset' into guest's timestamp counter offset register
Avi Kivity6aa8b732006-12-10 02:21:36 -08001923 */
Zachary Amsden99e3e302010-08-19 22:07:17 -10001924static void vmx_write_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001925{
Nadav Har'El27fc51b2011-08-02 15:54:52 +03001926 if (is_guest_mode(vcpu)) {
Nadav Har'El79918252011-05-25 23:15:39 +03001927 /*
Nadav Har'El27fc51b2011-08-02 15:54:52 +03001928 * We're here if L1 chose not to trap WRMSR to TSC. According
1929 * to the spec, this should set L1's TSC; The offset that L1
1930 * set for L2 remains unchanged, and still needs to be added
1931 * to the newly set TSC to get L2's TSC.
Nadav Har'El79918252011-05-25 23:15:39 +03001932 */
Nadav Har'El27fc51b2011-08-02 15:54:52 +03001933 struct vmcs12 *vmcs12;
1934 to_vmx(vcpu)->nested.vmcs01_tsc_offset = offset;
1935 /* recalculate vmcs02.TSC_OFFSET: */
1936 vmcs12 = get_vmcs12(vcpu);
1937 vmcs_write64(TSC_OFFSET, offset +
1938 (nested_cpu_has(vmcs12, CPU_BASED_USE_TSC_OFFSETING) ?
1939 vmcs12->tsc_offset : 0));
1940 } else {
1941 vmcs_write64(TSC_OFFSET, offset);
1942 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001943}
1944
Marcelo Tosattif1e2b262012-02-03 15:43:55 -02001945static void vmx_adjust_tsc_offset(struct kvm_vcpu *vcpu, s64 adjustment, bool host)
Zachary Amsdene48672f2010-08-19 22:07:23 -10001946{
1947 u64 offset = vmcs_read64(TSC_OFFSET);
1948 vmcs_write64(TSC_OFFSET, offset + adjustment);
Nadav Har'El79918252011-05-25 23:15:39 +03001949 if (is_guest_mode(vcpu)) {
1950 /* Even when running L2, the adjustment needs to apply to L1 */
1951 to_vmx(vcpu)->nested.vmcs01_tsc_offset += adjustment;
1952 }
Zachary Amsdene48672f2010-08-19 22:07:23 -10001953}
1954
Joerg Roedel857e4092011-03-25 09:44:50 +01001955static u64 vmx_compute_tsc_offset(struct kvm_vcpu *vcpu, u64 target_tsc)
1956{
1957 return target_tsc - native_read_tsc();
1958}
1959
Nadav Har'El801d3422011-05-25 23:02:23 +03001960static bool guest_cpuid_has_vmx(struct kvm_vcpu *vcpu)
1961{
1962 struct kvm_cpuid_entry2 *best = kvm_find_cpuid_entry(vcpu, 1, 0);
1963 return best && (best->ecx & (1 << (X86_FEATURE_VMX & 31)));
1964}
1965
1966/*
1967 * nested_vmx_allowed() checks whether a guest should be allowed to use VMX
1968 * instructions and MSRs (i.e., nested VMX). Nested VMX is disabled for
1969 * all guests if the "nested" module option is off, and can also be disabled
1970 * for a single guest by disabling its VMX cpuid bit.
1971 */
1972static inline bool nested_vmx_allowed(struct kvm_vcpu *vcpu)
1973{
1974 return nested && guest_cpuid_has_vmx(vcpu);
1975}
1976
Avi Kivity6aa8b732006-12-10 02:21:36 -08001977/*
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03001978 * nested_vmx_setup_ctls_msrs() sets up variables containing the values to be
1979 * returned for the various VMX controls MSRs when nested VMX is enabled.
1980 * The same values should also be used to verify that vmcs12 control fields are
1981 * valid during nested entry from L1 to L2.
1982 * Each of these control msrs has a low and high 32-bit half: A low bit is on
1983 * if the corresponding bit in the (32-bit) control field *must* be on, and a
1984 * bit in the high half is on if the corresponding bit in the control field
1985 * may be on. See also vmx_control_verify().
1986 * TODO: allow these variables to be modified (downgraded) by module options
1987 * or other means.
1988 */
1989static u32 nested_vmx_procbased_ctls_low, nested_vmx_procbased_ctls_high;
1990static u32 nested_vmx_secondary_ctls_low, nested_vmx_secondary_ctls_high;
1991static u32 nested_vmx_pinbased_ctls_low, nested_vmx_pinbased_ctls_high;
1992static u32 nested_vmx_exit_ctls_low, nested_vmx_exit_ctls_high;
1993static u32 nested_vmx_entry_ctls_low, nested_vmx_entry_ctls_high;
1994static __init void nested_vmx_setup_ctls_msrs(void)
1995{
1996 /*
1997 * Note that as a general rule, the high half of the MSRs (bits in
1998 * the control fields which may be 1) should be initialized by the
1999 * intersection of the underlying hardware's MSR (i.e., features which
2000 * can be supported) and the list of features we want to expose -
2001 * because they are known to be properly supported in our code.
2002 * Also, usually, the low half of the MSRs (bits which must be 1) can
2003 * be set to 0, meaning that L1 may turn off any of these bits. The
2004 * reason is that if one of these bits is necessary, it will appear
2005 * in vmcs01 and prepare_vmcs02, when it bitwise-or's the control
2006 * fields of vmcs01 and vmcs02, will turn these bits off - and
2007 * nested_vmx_exit_handled() will not pass related exits to L1.
2008 * These rules have exceptions below.
2009 */
2010
2011 /* pin-based controls */
2012 /*
2013 * According to the Intel spec, if bit 55 of VMX_BASIC is off (as it is
2014 * in our case), bits 1, 2 and 4 (i.e., 0x16) must be 1 in this MSR.
2015 */
2016 nested_vmx_pinbased_ctls_low = 0x16 ;
2017 nested_vmx_pinbased_ctls_high = 0x16 |
2018 PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING |
2019 PIN_BASED_VIRTUAL_NMIS;
2020
2021 /* exit controls */
2022 nested_vmx_exit_ctls_low = 0;
Nadav Har'Elb6f12502011-05-25 23:13:06 +03002023 /* Note that guest use of VM_EXIT_ACK_INTR_ON_EXIT is not supported. */
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002024#ifdef CONFIG_X86_64
2025 nested_vmx_exit_ctls_high = VM_EXIT_HOST_ADDR_SPACE_SIZE;
2026#else
2027 nested_vmx_exit_ctls_high = 0;
2028#endif
2029
2030 /* entry controls */
2031 rdmsr(MSR_IA32_VMX_ENTRY_CTLS,
2032 nested_vmx_entry_ctls_low, nested_vmx_entry_ctls_high);
2033 nested_vmx_entry_ctls_low = 0;
2034 nested_vmx_entry_ctls_high &=
2035 VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_IA32E_MODE;
2036
2037 /* cpu-based controls */
2038 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS,
2039 nested_vmx_procbased_ctls_low, nested_vmx_procbased_ctls_high);
2040 nested_vmx_procbased_ctls_low = 0;
2041 nested_vmx_procbased_ctls_high &=
2042 CPU_BASED_VIRTUAL_INTR_PENDING | CPU_BASED_USE_TSC_OFFSETING |
2043 CPU_BASED_HLT_EXITING | CPU_BASED_INVLPG_EXITING |
2044 CPU_BASED_MWAIT_EXITING | CPU_BASED_CR3_LOAD_EXITING |
2045 CPU_BASED_CR3_STORE_EXITING |
2046#ifdef CONFIG_X86_64
2047 CPU_BASED_CR8_LOAD_EXITING | CPU_BASED_CR8_STORE_EXITING |
2048#endif
2049 CPU_BASED_MOV_DR_EXITING | CPU_BASED_UNCOND_IO_EXITING |
2050 CPU_BASED_USE_IO_BITMAPS | CPU_BASED_MONITOR_EXITING |
Avi Kivitydbcb4e72012-08-13 15:38:22 +03002051 CPU_BASED_RDPMC_EXITING | CPU_BASED_RDTSC_EXITING |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002052 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
2053 /*
2054 * We can allow some features even when not supported by the
2055 * hardware. For example, L1 can specify an MSR bitmap - and we
2056 * can use it to avoid exits to L1 - even when L0 runs L2
2057 * without MSR bitmaps.
2058 */
2059 nested_vmx_procbased_ctls_high |= CPU_BASED_USE_MSR_BITMAPS;
2060
2061 /* secondary cpu-based controls */
2062 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS2,
2063 nested_vmx_secondary_ctls_low, nested_vmx_secondary_ctls_high);
2064 nested_vmx_secondary_ctls_low = 0;
2065 nested_vmx_secondary_ctls_high &=
2066 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
2067}
2068
2069static inline bool vmx_control_verify(u32 control, u32 low, u32 high)
2070{
2071 /*
2072 * Bits 0 in high must be 0, and bits 1 in low must be 1.
2073 */
2074 return ((control & high) | low) == control;
2075}
2076
2077static inline u64 vmx_control_msr(u32 low, u32 high)
2078{
2079 return low | ((u64)high << 32);
2080}
2081
2082/*
2083 * If we allow our guest to use VMX instructions (i.e., nested VMX), we should
2084 * also let it use VMX-specific MSRs.
2085 * vmx_get_vmx_msr() and vmx_set_vmx_msr() return 1 when we handled a
2086 * VMX-specific MSR, or 0 when we haven't (and the caller should handle it
2087 * like all other MSRs).
2088 */
2089static int vmx_get_vmx_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
2090{
2091 if (!nested_vmx_allowed(vcpu) && msr_index >= MSR_IA32_VMX_BASIC &&
2092 msr_index <= MSR_IA32_VMX_TRUE_ENTRY_CTLS) {
2093 /*
2094 * According to the spec, processors which do not support VMX
2095 * should throw a #GP(0) when VMX capability MSRs are read.
2096 */
2097 kvm_queue_exception_e(vcpu, GP_VECTOR, 0);
2098 return 1;
2099 }
2100
2101 switch (msr_index) {
2102 case MSR_IA32_FEATURE_CONTROL:
2103 *pdata = 0;
2104 break;
2105 case MSR_IA32_VMX_BASIC:
2106 /*
2107 * This MSR reports some information about VMX support. We
2108 * should return information about the VMX we emulate for the
2109 * guest, and the VMCS structure we give it - not about the
2110 * VMX support of the underlying hardware.
2111 */
2112 *pdata = VMCS12_REVISION |
2113 ((u64)VMCS12_SIZE << VMX_BASIC_VMCS_SIZE_SHIFT) |
2114 (VMX_BASIC_MEM_TYPE_WB << VMX_BASIC_MEM_TYPE_SHIFT);
2115 break;
2116 case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
2117 case MSR_IA32_VMX_PINBASED_CTLS:
2118 *pdata = vmx_control_msr(nested_vmx_pinbased_ctls_low,
2119 nested_vmx_pinbased_ctls_high);
2120 break;
2121 case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
2122 case MSR_IA32_VMX_PROCBASED_CTLS:
2123 *pdata = vmx_control_msr(nested_vmx_procbased_ctls_low,
2124 nested_vmx_procbased_ctls_high);
2125 break;
2126 case MSR_IA32_VMX_TRUE_EXIT_CTLS:
2127 case MSR_IA32_VMX_EXIT_CTLS:
2128 *pdata = vmx_control_msr(nested_vmx_exit_ctls_low,
2129 nested_vmx_exit_ctls_high);
2130 break;
2131 case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
2132 case MSR_IA32_VMX_ENTRY_CTLS:
2133 *pdata = vmx_control_msr(nested_vmx_entry_ctls_low,
2134 nested_vmx_entry_ctls_high);
2135 break;
2136 case MSR_IA32_VMX_MISC:
2137 *pdata = 0;
2138 break;
2139 /*
2140 * These MSRs specify bits which the guest must keep fixed (on or off)
2141 * while L1 is in VMXON mode (in L1's root mode, or running an L2).
2142 * We picked the standard core2 setting.
2143 */
2144#define VMXON_CR0_ALWAYSON (X86_CR0_PE | X86_CR0_PG | X86_CR0_NE)
2145#define VMXON_CR4_ALWAYSON X86_CR4_VMXE
2146 case MSR_IA32_VMX_CR0_FIXED0:
2147 *pdata = VMXON_CR0_ALWAYSON;
2148 break;
2149 case MSR_IA32_VMX_CR0_FIXED1:
2150 *pdata = -1ULL;
2151 break;
2152 case MSR_IA32_VMX_CR4_FIXED0:
2153 *pdata = VMXON_CR4_ALWAYSON;
2154 break;
2155 case MSR_IA32_VMX_CR4_FIXED1:
2156 *pdata = -1ULL;
2157 break;
2158 case MSR_IA32_VMX_VMCS_ENUM:
2159 *pdata = 0x1f;
2160 break;
2161 case MSR_IA32_VMX_PROCBASED_CTLS2:
2162 *pdata = vmx_control_msr(nested_vmx_secondary_ctls_low,
2163 nested_vmx_secondary_ctls_high);
2164 break;
2165 case MSR_IA32_VMX_EPT_VPID_CAP:
2166 /* Currently, no nested ept or nested vpid */
2167 *pdata = 0;
2168 break;
2169 default:
2170 return 0;
2171 }
2172
2173 return 1;
2174}
2175
2176static int vmx_set_vmx_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 data)
2177{
2178 if (!nested_vmx_allowed(vcpu))
2179 return 0;
2180
2181 if (msr_index == MSR_IA32_FEATURE_CONTROL)
2182 /* TODO: the right thing. */
2183 return 1;
2184 /*
2185 * No need to treat VMX capability MSRs specially: If we don't handle
2186 * them, handle_wrmsr will #GP(0), which is correct (they are readonly)
2187 */
2188 return 0;
2189}
2190
2191/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08002192 * Reads an msr value (of 'msr_index') into 'pdata'.
2193 * Returns 0 on success, non-0 otherwise.
2194 * Assumes vcpu_load() was already called.
2195 */
2196static int vmx_get_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
2197{
2198 u64 data;
Avi Kivity26bb0982009-09-07 11:14:12 +03002199 struct shared_msr_entry *msr;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002200
2201 if (!pdata) {
2202 printk(KERN_ERR "BUG: get_msr called with NULL pdata\n");
2203 return -EINVAL;
2204 }
2205
2206 switch (msr_index) {
Avi Kivity05b3e0c2006-12-13 00:33:45 -08002207#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08002208 case MSR_FS_BASE:
2209 data = vmcs_readl(GUEST_FS_BASE);
2210 break;
2211 case MSR_GS_BASE:
2212 data = vmcs_readl(GUEST_GS_BASE);
2213 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03002214 case MSR_KERNEL_GS_BASE:
2215 vmx_load_host_state(to_vmx(vcpu));
2216 data = to_vmx(vcpu)->msr_guest_kernel_gs_base;
2217 break;
Avi Kivity26bb0982009-09-07 11:14:12 +03002218#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08002219 case MSR_EFER:
Avi Kivity3bab1f52006-12-29 16:49:48 -08002220 return kvm_get_msr_common(vcpu, msr_index, pdata);
Jaswinder Singh Rajputaf24a4e2009-05-15 18:42:05 +05302221 case MSR_IA32_TSC:
Avi Kivity6aa8b732006-12-10 02:21:36 -08002222 data = guest_read_tsc();
2223 break;
2224 case MSR_IA32_SYSENTER_CS:
2225 data = vmcs_read32(GUEST_SYSENTER_CS);
2226 break;
2227 case MSR_IA32_SYSENTER_EIP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02002228 data = vmcs_readl(GUEST_SYSENTER_EIP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002229 break;
2230 case MSR_IA32_SYSENTER_ESP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02002231 data = vmcs_readl(GUEST_SYSENTER_ESP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002232 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002233 case MSR_TSC_AUX:
2234 if (!to_vmx(vcpu)->rdtscp_enabled)
2235 return 1;
2236 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002237 default:
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002238 if (vmx_get_vmx_msr(vcpu, msr_index, pdata))
2239 return 0;
Rusty Russell8b9cf982007-07-30 16:31:43 +10002240 msr = find_msr_entry(to_vmx(vcpu), msr_index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08002241 if (msr) {
2242 data = msr->data;
2243 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002244 }
Avi Kivity3bab1f52006-12-29 16:49:48 -08002245 return kvm_get_msr_common(vcpu, msr_index, pdata);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002246 }
2247
2248 *pdata = data;
2249 return 0;
2250}
2251
2252/*
2253 * Writes msr value into into the appropriate "register".
2254 * Returns 0 on success, non-0 otherwise.
2255 * Assumes vcpu_load() was already called.
2256 */
Will Auld8fe8ab42012-11-29 12:42:12 -08002257static int vmx_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002258{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002259 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03002260 struct shared_msr_entry *msr;
Eddie Dong2cc51562007-05-21 07:28:09 +03002261 int ret = 0;
Will Auld8fe8ab42012-11-29 12:42:12 -08002262 u32 msr_index = msr_info->index;
2263 u64 data = msr_info->data;
Eddie Dong2cc51562007-05-21 07:28:09 +03002264
Avi Kivity6aa8b732006-12-10 02:21:36 -08002265 switch (msr_index) {
Avi Kivity3bab1f52006-12-29 16:49:48 -08002266 case MSR_EFER:
Will Auld8fe8ab42012-11-29 12:42:12 -08002267 ret = kvm_set_msr_common(vcpu, msr_info);
Eddie Dong2cc51562007-05-21 07:28:09 +03002268 break;
Avi Kivity16175a72009-03-23 22:13:44 +02002269#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08002270 case MSR_FS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03002271 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002272 vmcs_writel(GUEST_FS_BASE, data);
2273 break;
2274 case MSR_GS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03002275 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002276 vmcs_writel(GUEST_GS_BASE, data);
2277 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03002278 case MSR_KERNEL_GS_BASE:
2279 vmx_load_host_state(vmx);
2280 vmx->msr_guest_kernel_gs_base = data;
2281 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002282#endif
2283 case MSR_IA32_SYSENTER_CS:
2284 vmcs_write32(GUEST_SYSENTER_CS, data);
2285 break;
2286 case MSR_IA32_SYSENTER_EIP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02002287 vmcs_writel(GUEST_SYSENTER_EIP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002288 break;
2289 case MSR_IA32_SYSENTER_ESP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02002290 vmcs_writel(GUEST_SYSENTER_ESP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002291 break;
Jaswinder Singh Rajputaf24a4e2009-05-15 18:42:05 +05302292 case MSR_IA32_TSC:
Will Auld8fe8ab42012-11-29 12:42:12 -08002293 kvm_write_tsc(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002294 break;
Sheng Yang468d4722008-10-09 16:01:55 +08002295 case MSR_IA32_CR_PAT:
2296 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
2297 vmcs_write64(GUEST_IA32_PAT, data);
2298 vcpu->arch.pat = data;
2299 break;
2300 }
Will Auld8fe8ab42012-11-29 12:42:12 -08002301 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002302 break;
Will Auldba904632012-11-29 12:42:50 -08002303 case MSR_IA32_TSC_ADJUST:
2304 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002305 break;
2306 case MSR_TSC_AUX:
2307 if (!vmx->rdtscp_enabled)
2308 return 1;
2309 /* Check reserved bit, higher 32 bits should be zero */
2310 if ((data >> 32) != 0)
2311 return 1;
2312 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002313 default:
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002314 if (vmx_set_vmx_msr(vcpu, msr_index, data))
2315 break;
Rusty Russell8b9cf982007-07-30 16:31:43 +10002316 msr = find_msr_entry(vmx, msr_index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08002317 if (msr) {
2318 msr->data = data;
Avi Kivity2225fd52012-04-18 15:03:04 +03002319 if (msr - vmx->guest_msrs < vmx->save_nmsrs) {
2320 preempt_disable();
Avi Kivity9ee73972012-03-06 14:16:33 +02002321 kvm_set_shared_msr(msr->index, msr->data,
2322 msr->mask);
Avi Kivity2225fd52012-04-18 15:03:04 +03002323 preempt_enable();
2324 }
Avi Kivity3bab1f52006-12-29 16:49:48 -08002325 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002326 }
Will Auld8fe8ab42012-11-29 12:42:12 -08002327 ret = kvm_set_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002328 }
2329
Eddie Dong2cc51562007-05-21 07:28:09 +03002330 return ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002331}
2332
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002333static void vmx_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002334{
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002335 __set_bit(reg, (unsigned long *)&vcpu->arch.regs_avail);
2336 switch (reg) {
2337 case VCPU_REGS_RSP:
2338 vcpu->arch.regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
2339 break;
2340 case VCPU_REGS_RIP:
2341 vcpu->arch.regs[VCPU_REGS_RIP] = vmcs_readl(GUEST_RIP);
2342 break;
Avi Kivity6de4f3ad2009-05-31 22:58:47 +03002343 case VCPU_EXREG_PDPTR:
2344 if (enable_ept)
2345 ept_save_pdptrs(vcpu);
2346 break;
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002347 default:
2348 break;
2349 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002350}
2351
Avi Kivity6aa8b732006-12-10 02:21:36 -08002352static __init int cpu_has_kvm_support(void)
2353{
Eduardo Habkost6210e372008-11-17 19:03:16 -02002354 return cpu_has_vmx();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002355}
2356
2357static __init int vmx_disabled_by_bios(void)
2358{
2359 u64 msr;
2360
2361 rdmsrl(MSR_IA32_FEATURE_CONTROL, msr);
Shane Wangcafd6652010-04-29 12:09:01 -04002362 if (msr & FEATURE_CONTROL_LOCKED) {
Joseph Cihula23f3e992011-02-08 11:45:56 -08002363 /* launched w/ TXT and VMX disabled */
Shane Wangcafd6652010-04-29 12:09:01 -04002364 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
2365 && tboot_enabled())
2366 return 1;
Joseph Cihula23f3e992011-02-08 11:45:56 -08002367 /* launched w/o TXT and VMX only enabled w/ TXT */
Shane Wangcafd6652010-04-29 12:09:01 -04002368 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
Joseph Cihula23f3e992011-02-08 11:45:56 -08002369 && (msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
Shane Wangf9335af2010-11-17 11:40:17 +08002370 && !tboot_enabled()) {
2371 printk(KERN_WARNING "kvm: disable TXT in the BIOS or "
Joseph Cihula23f3e992011-02-08 11:45:56 -08002372 "activate TXT before enabling KVM\n");
Shane Wangcafd6652010-04-29 12:09:01 -04002373 return 1;
Shane Wangf9335af2010-11-17 11:40:17 +08002374 }
Joseph Cihula23f3e992011-02-08 11:45:56 -08002375 /* launched w/o TXT and VMX disabled */
2376 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
2377 && !tboot_enabled())
2378 return 1;
Shane Wangcafd6652010-04-29 12:09:01 -04002379 }
2380
2381 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002382}
2383
Dongxiao Xu7725b892010-05-11 18:29:38 +08002384static void kvm_cpu_vmxon(u64 addr)
2385{
2386 asm volatile (ASM_VMX_VMXON_RAX
2387 : : "a"(&addr), "m"(addr)
2388 : "memory", "cc");
2389}
2390
Alexander Graf10474ae2009-09-15 11:37:46 +02002391static int hardware_enable(void *garbage)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002392{
2393 int cpu = raw_smp_processor_id();
2394 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Shane Wangcafd6652010-04-29 12:09:01 -04002395 u64 old, test_bits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002396
Alexander Graf10474ae2009-09-15 11:37:46 +02002397 if (read_cr4() & X86_CR4_VMXE)
2398 return -EBUSY;
2399
Nadav Har'Eld462b812011-05-24 15:26:10 +03002400 INIT_LIST_HEAD(&per_cpu(loaded_vmcss_on_cpu, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002401
2402 /*
2403 * Now we can enable the vmclear operation in kdump
2404 * since the loaded_vmcss_on_cpu list on this cpu
2405 * has been initialized.
2406 *
2407 * Though the cpu is not in VMX operation now, there
2408 * is no problem to enable the vmclear operation
2409 * for the loaded_vmcss_on_cpu list is empty!
2410 */
2411 crash_enable_local_vmclear(cpu);
2412
Avi Kivity6aa8b732006-12-10 02:21:36 -08002413 rdmsrl(MSR_IA32_FEATURE_CONTROL, old);
Shane Wangcafd6652010-04-29 12:09:01 -04002414
2415 test_bits = FEATURE_CONTROL_LOCKED;
2416 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
2417 if (tboot_enabled())
2418 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX;
2419
2420 if ((old & test_bits) != test_bits) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002421 /* enable and lock */
Shane Wangcafd6652010-04-29 12:09:01 -04002422 wrmsrl(MSR_IA32_FEATURE_CONTROL, old | test_bits);
2423 }
Rusty Russell66aee912007-07-17 23:34:16 +10002424 write_cr4(read_cr4() | X86_CR4_VMXE); /* FIXME: not cpu hotplug safe */
Alexander Graf10474ae2009-09-15 11:37:46 +02002425
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002426 if (vmm_exclusive) {
2427 kvm_cpu_vmxon(phys_addr);
2428 ept_sync_global();
2429 }
Alexander Graf10474ae2009-09-15 11:37:46 +02002430
Avi Kivity3444d7d2010-07-26 18:32:38 +03002431 store_gdt(&__get_cpu_var(host_gdt));
2432
Alexander Graf10474ae2009-09-15 11:37:46 +02002433 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002434}
2435
Nadav Har'Eld462b812011-05-24 15:26:10 +03002436static void vmclear_local_loaded_vmcss(void)
Avi Kivity543e4242008-05-13 16:22:47 +03002437{
2438 int cpu = raw_smp_processor_id();
Nadav Har'Eld462b812011-05-24 15:26:10 +03002439 struct loaded_vmcs *v, *n;
Avi Kivity543e4242008-05-13 16:22:47 +03002440
Nadav Har'Eld462b812011-05-24 15:26:10 +03002441 list_for_each_entry_safe(v, n, &per_cpu(loaded_vmcss_on_cpu, cpu),
2442 loaded_vmcss_on_cpu_link)
2443 __loaded_vmcs_clear(v);
Avi Kivity543e4242008-05-13 16:22:47 +03002444}
2445
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02002446
2447/* Just like cpu_vmxoff(), but with the __kvm_handle_fault_on_reboot()
2448 * tricks.
2449 */
2450static void kvm_cpu_vmxoff(void)
2451{
2452 asm volatile (__ex(ASM_VMX_VMXOFF) : : : "cc");
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02002453}
2454
Avi Kivity6aa8b732006-12-10 02:21:36 -08002455static void hardware_disable(void *garbage)
2456{
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002457 if (vmm_exclusive) {
Nadav Har'Eld462b812011-05-24 15:26:10 +03002458 vmclear_local_loaded_vmcss();
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002459 kvm_cpu_vmxoff();
2460 }
Dongxiao Xu7725b892010-05-11 18:29:38 +08002461 write_cr4(read_cr4() & ~X86_CR4_VMXE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002462}
2463
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002464static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
Mike Dayd77c26f2007-10-08 09:02:08 -04002465 u32 msr, u32 *result)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002466{
2467 u32 vmx_msr_low, vmx_msr_high;
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002468 u32 ctl = ctl_min | ctl_opt;
2469
2470 rdmsr(msr, vmx_msr_low, vmx_msr_high);
2471
2472 ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
2473 ctl |= vmx_msr_low; /* bit == 1 in low word ==> must be one */
2474
2475 /* Ensure minimum (required) set of control bits are supported. */
2476 if (ctl_min & ~ctl)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002477 return -EIO;
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002478
2479 *result = ctl;
2480 return 0;
2481}
2482
Avi Kivity110312c2010-12-21 12:54:20 +02002483static __init bool allow_1_setting(u32 msr, u32 ctl)
2484{
2485 u32 vmx_msr_low, vmx_msr_high;
2486
2487 rdmsr(msr, vmx_msr_low, vmx_msr_high);
2488 return vmx_msr_high & ctl;
2489}
2490
Yang, Sheng002c7f72007-07-31 14:23:01 +03002491static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf)
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002492{
2493 u32 vmx_msr_low, vmx_msr_high;
Sheng Yangd56f5462008-04-25 10:13:16 +08002494 u32 min, opt, min2, opt2;
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002495 u32 _pin_based_exec_control = 0;
2496 u32 _cpu_based_exec_control = 0;
Sheng Yangf78e0e22007-10-29 09:40:42 +08002497 u32 _cpu_based_2nd_exec_control = 0;
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002498 u32 _vmexit_control = 0;
2499 u32 _vmentry_control = 0;
2500
2501 min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING;
Sheng Yangf08864b2008-05-15 18:23:25 +08002502 opt = PIN_BASED_VIRTUAL_NMIS;
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002503 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
2504 &_pin_based_exec_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002505 return -EIO;
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002506
Raghavendra K T10166742012-02-07 23:19:20 +05302507 min = CPU_BASED_HLT_EXITING |
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002508#ifdef CONFIG_X86_64
2509 CPU_BASED_CR8_LOAD_EXITING |
2510 CPU_BASED_CR8_STORE_EXITING |
2511#endif
Sheng Yangd56f5462008-04-25 10:13:16 +08002512 CPU_BASED_CR3_LOAD_EXITING |
2513 CPU_BASED_CR3_STORE_EXITING |
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002514 CPU_BASED_USE_IO_BITMAPS |
2515 CPU_BASED_MOV_DR_EXITING |
Marcelo Tosattia7052892008-09-23 13:18:35 -03002516 CPU_BASED_USE_TSC_OFFSETING |
Sheng Yang59708672009-12-15 13:29:54 +08002517 CPU_BASED_MWAIT_EXITING |
2518 CPU_BASED_MONITOR_EXITING |
Avi Kivityfee84b02011-11-10 14:57:25 +02002519 CPU_BASED_INVLPG_EXITING |
2520 CPU_BASED_RDPMC_EXITING;
Anthony Liguori443381a2010-12-06 10:53:38 -06002521
Sheng Yangf78e0e22007-10-29 09:40:42 +08002522 opt = CPU_BASED_TPR_SHADOW |
Sheng Yang25c5f222008-03-28 13:18:56 +08002523 CPU_BASED_USE_MSR_BITMAPS |
Sheng Yangf78e0e22007-10-29 09:40:42 +08002524 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002525 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
2526 &_cpu_based_exec_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002527 return -EIO;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08002528#ifdef CONFIG_X86_64
2529 if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
2530 _cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
2531 ~CPU_BASED_CR8_STORE_EXITING;
2532#endif
Sheng Yangf78e0e22007-10-29 09:40:42 +08002533 if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
Sheng Yangd56f5462008-04-25 10:13:16 +08002534 min2 = 0;
2535 opt2 = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Sheng Yang2384d2b2008-01-17 15:14:33 +08002536 SECONDARY_EXEC_WBINVD_EXITING |
Sheng Yangd56f5462008-04-25 10:13:16 +08002537 SECONDARY_EXEC_ENABLE_VPID |
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002538 SECONDARY_EXEC_ENABLE_EPT |
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08002539 SECONDARY_EXEC_UNRESTRICTED_GUEST |
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002540 SECONDARY_EXEC_PAUSE_LOOP_EXITING |
Mao, Junjiead756a12012-07-02 01:18:48 +00002541 SECONDARY_EXEC_RDTSCP |
2542 SECONDARY_EXEC_ENABLE_INVPCID;
Sheng Yangd56f5462008-04-25 10:13:16 +08002543 if (adjust_vmx_controls(min2, opt2,
2544 MSR_IA32_VMX_PROCBASED_CTLS2,
Sheng Yangf78e0e22007-10-29 09:40:42 +08002545 &_cpu_based_2nd_exec_control) < 0)
2546 return -EIO;
2547 }
2548#ifndef CONFIG_X86_64
2549 if (!(_cpu_based_2nd_exec_control &
2550 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
2551 _cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
2552#endif
Sheng Yangd56f5462008-04-25 10:13:16 +08002553 if (_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_EPT) {
Marcelo Tosattia7052892008-09-23 13:18:35 -03002554 /* CR3 accesses and invlpg don't need to cause VM Exits when EPT
2555 enabled */
Gleb Natapov5fff7d22009-08-27 18:41:30 +03002556 _cpu_based_exec_control &= ~(CPU_BASED_CR3_LOAD_EXITING |
2557 CPU_BASED_CR3_STORE_EXITING |
2558 CPU_BASED_INVLPG_EXITING);
Sheng Yangd56f5462008-04-25 10:13:16 +08002559 rdmsr(MSR_IA32_VMX_EPT_VPID_CAP,
2560 vmx_capability.ept, vmx_capability.vpid);
2561 }
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002562
2563 min = 0;
2564#ifdef CONFIG_X86_64
2565 min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
2566#endif
Sheng Yang468d4722008-10-09 16:01:55 +08002567 opt = VM_EXIT_SAVE_IA32_PAT | VM_EXIT_LOAD_IA32_PAT;
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002568 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
2569 &_vmexit_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002570 return -EIO;
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002571
Sheng Yang468d4722008-10-09 16:01:55 +08002572 min = 0;
2573 opt = VM_ENTRY_LOAD_IA32_PAT;
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002574 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
2575 &_vmentry_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002576 return -EIO;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002577
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08002578 rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002579
2580 /* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
2581 if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002582 return -EIO;
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002583
2584#ifdef CONFIG_X86_64
2585 /* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
2586 if (vmx_msr_high & (1u<<16))
Yang, Sheng002c7f72007-07-31 14:23:01 +03002587 return -EIO;
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002588#endif
2589
2590 /* Require Write-Back (WB) memory type for VMCS accesses. */
2591 if (((vmx_msr_high >> 18) & 15) != 6)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002592 return -EIO;
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002593
Yang, Sheng002c7f72007-07-31 14:23:01 +03002594 vmcs_conf->size = vmx_msr_high & 0x1fff;
2595 vmcs_conf->order = get_order(vmcs_config.size);
2596 vmcs_conf->revision_id = vmx_msr_low;
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002597
Yang, Sheng002c7f72007-07-31 14:23:01 +03002598 vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
2599 vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
Sheng Yangf78e0e22007-10-29 09:40:42 +08002600 vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
Yang, Sheng002c7f72007-07-31 14:23:01 +03002601 vmcs_conf->vmexit_ctrl = _vmexit_control;
2602 vmcs_conf->vmentry_ctrl = _vmentry_control;
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002603
Avi Kivity110312c2010-12-21 12:54:20 +02002604 cpu_has_load_ia32_efer =
2605 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
2606 VM_ENTRY_LOAD_IA32_EFER)
2607 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
2608 VM_EXIT_LOAD_IA32_EFER);
2609
Gleb Natapov8bf00a52011-10-05 14:01:22 +02002610 cpu_has_load_perf_global_ctrl =
2611 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
2612 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
2613 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
2614 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
2615
2616 /*
2617 * Some cpus support VM_ENTRY_(LOAD|SAVE)_IA32_PERF_GLOBAL_CTRL
2618 * but due to arrata below it can't be used. Workaround is to use
2619 * msr load mechanism to switch IA32_PERF_GLOBAL_CTRL.
2620 *
2621 * VM Exit May Incorrectly Clear IA32_PERF_GLOBAL_CTRL [34:32]
2622 *
2623 * AAK155 (model 26)
2624 * AAP115 (model 30)
2625 * AAT100 (model 37)
2626 * BC86,AAY89,BD102 (model 44)
2627 * BA97 (model 46)
2628 *
2629 */
2630 if (cpu_has_load_perf_global_ctrl && boot_cpu_data.x86 == 0x6) {
2631 switch (boot_cpu_data.x86_model) {
2632 case 26:
2633 case 30:
2634 case 37:
2635 case 44:
2636 case 46:
2637 cpu_has_load_perf_global_ctrl = false;
2638 printk_once(KERN_WARNING"kvm: VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL "
2639 "does not work properly. Using workaround\n");
2640 break;
2641 default:
2642 break;
2643 }
2644 }
2645
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002646 return 0;
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08002647}
Avi Kivity6aa8b732006-12-10 02:21:36 -08002648
2649static struct vmcs *alloc_vmcs_cpu(int cpu)
2650{
2651 int node = cpu_to_node(cpu);
2652 struct page *pages;
2653 struct vmcs *vmcs;
2654
Mel Gorman6484eb32009-06-16 15:31:54 -07002655 pages = alloc_pages_exact_node(node, GFP_KERNEL, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002656 if (!pages)
2657 return NULL;
2658 vmcs = page_address(pages);
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002659 memset(vmcs, 0, vmcs_config.size);
2660 vmcs->revision_id = vmcs_config.revision_id; /* vmcs revision id */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002661 return vmcs;
2662}
2663
2664static struct vmcs *alloc_vmcs(void)
2665{
Ingo Molnard3b2c332007-01-05 16:36:23 -08002666 return alloc_vmcs_cpu(raw_smp_processor_id());
Avi Kivity6aa8b732006-12-10 02:21:36 -08002667}
2668
2669static void free_vmcs(struct vmcs *vmcs)
2670{
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002671 free_pages((unsigned long)vmcs, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002672}
2673
Nadav Har'Eld462b812011-05-24 15:26:10 +03002674/*
2675 * Free a VMCS, but before that VMCLEAR it on the CPU where it was last loaded
2676 */
2677static void free_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
2678{
2679 if (!loaded_vmcs->vmcs)
2680 return;
2681 loaded_vmcs_clear(loaded_vmcs);
2682 free_vmcs(loaded_vmcs->vmcs);
2683 loaded_vmcs->vmcs = NULL;
2684}
2685
Sam Ravnborg39959582007-06-01 00:47:13 -07002686static void free_kvm_area(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002687{
2688 int cpu;
2689
Zachary Amsden3230bb42009-09-29 11:38:37 -10002690 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002691 free_vmcs(per_cpu(vmxarea, cpu));
Zachary Amsden3230bb42009-09-29 11:38:37 -10002692 per_cpu(vmxarea, cpu) = NULL;
2693 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002694}
2695
Avi Kivity6aa8b732006-12-10 02:21:36 -08002696static __init int alloc_kvm_area(void)
2697{
2698 int cpu;
2699
Zachary Amsden3230bb42009-09-29 11:38:37 -10002700 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002701 struct vmcs *vmcs;
2702
2703 vmcs = alloc_vmcs_cpu(cpu);
2704 if (!vmcs) {
2705 free_kvm_area();
2706 return -ENOMEM;
2707 }
2708
2709 per_cpu(vmxarea, cpu) = vmcs;
2710 }
2711 return 0;
2712}
2713
2714static __init int hardware_setup(void)
2715{
Yang, Sheng002c7f72007-07-31 14:23:01 +03002716 if (setup_vmcs_config(&vmcs_config) < 0)
2717 return -EIO;
Joerg Roedel50a37eb2008-01-31 14:57:38 +01002718
2719 if (boot_cpu_has(X86_FEATURE_NX))
2720 kvm_enable_efer_bits(EFER_NX);
2721
Sheng Yang93ba03c2009-04-01 15:52:32 +08002722 if (!cpu_has_vmx_vpid())
2723 enable_vpid = 0;
2724
Sheng Yang4bc9b982010-06-02 14:05:24 +08002725 if (!cpu_has_vmx_ept() ||
2726 !cpu_has_vmx_ept_4levels()) {
Sheng Yang93ba03c2009-04-01 15:52:32 +08002727 enable_ept = 0;
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002728 enable_unrestricted_guest = 0;
Xudong Hao83c3a332012-05-28 19:33:35 +08002729 enable_ept_ad_bits = 0;
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002730 }
2731
Xudong Hao83c3a332012-05-28 19:33:35 +08002732 if (!cpu_has_vmx_ept_ad_bits())
2733 enable_ept_ad_bits = 0;
2734
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002735 if (!cpu_has_vmx_unrestricted_guest())
2736 enable_unrestricted_guest = 0;
Sheng Yang93ba03c2009-04-01 15:52:32 +08002737
2738 if (!cpu_has_vmx_flexpriority())
2739 flexpriority_enabled = 0;
2740
Gleb Natapov95ba8273132009-04-21 17:45:08 +03002741 if (!cpu_has_vmx_tpr_shadow())
2742 kvm_x86_ops->update_cr8_intercept = NULL;
2743
Marcelo Tosatti54dee992009-06-11 12:07:44 -03002744 if (enable_ept && !cpu_has_vmx_ept_2m_page())
2745 kvm_disable_largepages();
2746
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08002747 if (!cpu_has_vmx_ple())
2748 ple_gap = 0;
2749
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002750 if (nested)
2751 nested_vmx_setup_ctls_msrs();
2752
Avi Kivity6aa8b732006-12-10 02:21:36 -08002753 return alloc_kvm_area();
2754}
2755
2756static __exit void hardware_unsetup(void)
2757{
2758 free_kvm_area();
2759}
2760
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002761static void fix_pmode_dataseg(struct kvm_vcpu *vcpu, int seg, struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002762{
Mathias Krause772e0312012-08-30 01:30:19 +02002763 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Avi Kivityc865c432012-08-21 17:07:01 +03002764 struct kvm_segment tmp = *save;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002765
Avi Kivityc865c432012-08-21 17:07:01 +03002766 if (!(vmcs_readl(sf->base) == tmp.base && tmp.s)) {
2767 tmp.base = vmcs_readl(sf->base);
2768 tmp.selector = vmcs_read16(sf->selector);
Gleb Natapova4d33262012-12-11 15:14:10 +02002769 tmp.dpl = tmp.selector & SELECTOR_RPL_MASK;
Avi Kivityc865c432012-08-21 17:07:01 +03002770 tmp.s = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002771 }
Avi Kivityc865c432012-08-21 17:07:01 +03002772 vmx_set_segment(vcpu, &tmp, seg);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002773}
2774
2775static void enter_pmode(struct kvm_vcpu *vcpu)
2776{
2777 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002778 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002779
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002780 vmx->emulation_required = 1;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002781 vmx->rmode.vm86_active = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002782
Avi Kivity2fb92db2011-04-27 19:42:18 +03002783 vmx_segment_cache_clear(vmx);
2784
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002785 vmx_set_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002786
2787 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03002788 flags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
2789 flags |= vmx->rmode.save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002790 vmcs_writel(GUEST_RFLAGS, flags);
2791
Rusty Russell66aee912007-07-17 23:34:16 +10002792 vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
2793 (vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
Avi Kivity6aa8b732006-12-10 02:21:36 -08002794
2795 update_exception_bitmap(vcpu);
2796
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002797 if (emulate_invalid_guest_state)
2798 return;
2799
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002800 fix_pmode_dataseg(vcpu, VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
2801 fix_pmode_dataseg(vcpu, VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
2802 fix_pmode_dataseg(vcpu, VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
2803 fix_pmode_dataseg(vcpu, VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002804
Avi Kivity2fb92db2011-04-27 19:42:18 +03002805 vmx_segment_cache_clear(vmx);
2806
Avi Kivity6aa8b732006-12-10 02:21:36 -08002807 vmcs_write16(GUEST_SS_SELECTOR, 0);
2808 vmcs_write32(GUEST_SS_AR_BYTES, 0x93);
2809
2810 vmcs_write16(GUEST_CS_SELECTOR,
2811 vmcs_read16(GUEST_CS_SELECTOR) & ~SELECTOR_RPL_MASK);
2812 vmcs_write32(GUEST_CS_AR_BYTES, 0x9b);
2813}
2814
Mike Dayd77c26f2007-10-08 09:02:08 -04002815static gva_t rmode_tss_base(struct kvm *kvm)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002816{
Zhang Xiantaobfc6d222007-12-14 10:20:16 +08002817 if (!kvm->arch.tss_addr) {
Marcelo Tosattibc6678a2009-12-23 14:35:21 -02002818 struct kvm_memslots *slots;
Xiao Guangrong28a37542011-11-24 19:04:35 +08002819 struct kvm_memory_slot *slot;
Marcelo Tosattibc6678a2009-12-23 14:35:21 -02002820 gfn_t base_gfn;
2821
Lai Jiangshan90d83dc2010-04-19 17:41:23 +08002822 slots = kvm_memslots(kvm);
Xiao Guangrong28a37542011-11-24 19:04:35 +08002823 slot = id_to_memslot(slots, 0);
2824 base_gfn = slot->base_gfn + slot->npages - 3;
2825
Izik Eiduscbc94022007-10-25 00:29:55 +02002826 return base_gfn << PAGE_SHIFT;
2827 }
Zhang Xiantaobfc6d222007-12-14 10:20:16 +08002828 return kvm->arch.tss_addr;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002829}
2830
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002831static void fix_rmode_seg(int seg, struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002832{
Mathias Krause772e0312012-08-30 01:30:19 +02002833 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Avi Kivity6aa8b732006-12-10 02:21:36 -08002834
Jan Kiszka15b00f32007-11-19 10:21:45 +01002835 vmcs_write16(sf->selector, save->base >> 4);
Gleb Natapov444e8632010-12-27 17:25:04 +02002836 vmcs_write32(sf->base, save->base & 0xffff0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002837 vmcs_write32(sf->limit, 0xffff);
2838 vmcs_write32(sf->ar_bytes, 0xf3);
Gleb Natapov444e8632010-12-27 17:25:04 +02002839 if (save->base & 0xf)
2840 printk_once(KERN_WARNING "kvm: segment base is not paragraph"
2841 " aligned when entering protected mode (seg=%d)",
2842 seg);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002843}
2844
2845static void enter_rmode(struct kvm_vcpu *vcpu)
2846{
2847 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002848 struct vcpu_vmx *vmx = to_vmx(vcpu);
Orit Wassermanb246dd52012-05-31 14:49:22 +03002849 struct kvm_segment var;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002850
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002851 if (enable_unrestricted_guest)
2852 return;
2853
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002854 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
2855 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
2856 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
2857 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
2858 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
Gleb Natapovc6ad11532012-12-12 19:10:51 +02002859 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
2860 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002861
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002862 vmx->emulation_required = 1;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002863 vmx->rmode.vm86_active = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002864
Avi Kivitybaa7e812012-08-21 17:06:58 +03002865
Gleb Natapov776e58e2011-03-13 12:34:27 +02002866 /*
2867 * Very old userspace does not call KVM_SET_TSS_ADDR before entering
2868 * vcpu. Call it here with phys address pointing 16M below 4G.
2869 */
2870 if (!vcpu->kvm->arch.tss_addr) {
2871 printk_once(KERN_WARNING "kvm: KVM_SET_TSS_ADDR need to be "
2872 "called before entering vcpu\n");
2873 srcu_read_unlock(&vcpu->kvm->srcu, vcpu->srcu_idx);
2874 vmx_set_tss_addr(vcpu->kvm, 0xfeffd000);
2875 vcpu->srcu_idx = srcu_read_lock(&vcpu->kvm->srcu);
2876 }
2877
Avi Kivity2fb92db2011-04-27 19:42:18 +03002878 vmx_segment_cache_clear(vmx);
2879
Avi Kivity6aa8b732006-12-10 02:21:36 -08002880 vmcs_writel(GUEST_TR_BASE, rmode_tss_base(vcpu->kvm));
Avi Kivity6aa8b732006-12-10 02:21:36 -08002881 vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002882 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
2883
2884 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03002885 vmx->rmode.save_rflags = flags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002886
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01002887 flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002888
2889 vmcs_writel(GUEST_RFLAGS, flags);
Rusty Russell66aee912007-07-17 23:34:16 +10002890 vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002891 update_exception_bitmap(vcpu);
2892
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002893 if (emulate_invalid_guest_state)
2894 goto continue_rmode;
2895
Orit Wassermanb246dd52012-05-31 14:49:22 +03002896 vmx_get_segment(vcpu, &var, VCPU_SREG_SS);
2897 vmx_set_segment(vcpu, &var, VCPU_SREG_SS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002898
Orit Wassermanb246dd52012-05-31 14:49:22 +03002899 vmx_get_segment(vcpu, &var, VCPU_SREG_CS);
2900 vmx_set_segment(vcpu, &var, VCPU_SREG_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002901
Orit Wassermanb246dd52012-05-31 14:49:22 +03002902 vmx_get_segment(vcpu, &var, VCPU_SREG_ES);
2903 vmx_set_segment(vcpu, &var, VCPU_SREG_ES);
2904
2905 vmx_get_segment(vcpu, &var, VCPU_SREG_DS);
2906 vmx_set_segment(vcpu, &var, VCPU_SREG_DS);
2907
2908 vmx_get_segment(vcpu, &var, VCPU_SREG_GS);
2909 vmx_set_segment(vcpu, &var, VCPU_SREG_GS);
2910
2911 vmx_get_segment(vcpu, &var, VCPU_SREG_FS);
2912 vmx_set_segment(vcpu, &var, VCPU_SREG_FS);
Avi Kivity75880a02007-06-20 11:20:04 +03002913
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002914continue_rmode:
Eddie Dong8668a3c2007-10-10 14:26:45 +08002915 kvm_mmu_reset_context(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002916}
2917
Amit Shah401d10d2009-02-20 22:53:37 +05302918static void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
2919{
2920 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03002921 struct shared_msr_entry *msr = find_msr_entry(vmx, MSR_EFER);
2922
2923 if (!msr)
2924 return;
Amit Shah401d10d2009-02-20 22:53:37 +05302925
Avi Kivity44ea2b12009-09-06 15:55:37 +03002926 /*
2927 * Force kernel_gs_base reloading before EFER changes, as control
2928 * of this msr depends on is_long_mode().
2929 */
2930 vmx_load_host_state(to_vmx(vcpu));
Avi Kivityf6801df2010-01-21 15:31:50 +02002931 vcpu->arch.efer = efer;
Amit Shah401d10d2009-02-20 22:53:37 +05302932 if (efer & EFER_LMA) {
2933 vmcs_write32(VM_ENTRY_CONTROLS,
2934 vmcs_read32(VM_ENTRY_CONTROLS) |
2935 VM_ENTRY_IA32E_MODE);
2936 msr->data = efer;
2937 } else {
2938 vmcs_write32(VM_ENTRY_CONTROLS,
2939 vmcs_read32(VM_ENTRY_CONTROLS) &
2940 ~VM_ENTRY_IA32E_MODE);
2941
2942 msr->data = efer & ~EFER_LME;
2943 }
2944 setup_msrs(vmx);
2945}
2946
Avi Kivity05b3e0c2006-12-13 00:33:45 -08002947#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08002948
2949static void enter_lmode(struct kvm_vcpu *vcpu)
2950{
2951 u32 guest_tr_ar;
2952
Avi Kivity2fb92db2011-04-27 19:42:18 +03002953 vmx_segment_cache_clear(to_vmx(vcpu));
2954
Avi Kivity6aa8b732006-12-10 02:21:36 -08002955 guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
2956 if ((guest_tr_ar & AR_TYPE_MASK) != AR_TYPE_BUSY_64_TSS) {
Jan Kiszkabd801582011-09-12 11:26:22 +02002957 pr_debug_ratelimited("%s: tss fixup for long mode. \n",
2958 __func__);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002959 vmcs_write32(GUEST_TR_AR_BYTES,
2960 (guest_tr_ar & ~AR_TYPE_MASK)
2961 | AR_TYPE_BUSY_64_TSS);
2962 }
Avi Kivityda38f432010-07-06 11:30:49 +03002963 vmx_set_efer(vcpu, vcpu->arch.efer | EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002964}
2965
2966static void exit_lmode(struct kvm_vcpu *vcpu)
2967{
Avi Kivity6aa8b732006-12-10 02:21:36 -08002968 vmcs_write32(VM_ENTRY_CONTROLS,
2969 vmcs_read32(VM_ENTRY_CONTROLS)
Li, Xin B1e4e6e02007-08-01 21:49:10 +03002970 & ~VM_ENTRY_IA32E_MODE);
Avi Kivityda38f432010-07-06 11:30:49 +03002971 vmx_set_efer(vcpu, vcpu->arch.efer & ~EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002972}
2973
2974#endif
2975
Sheng Yang2384d2b2008-01-17 15:14:33 +08002976static void vmx_flush_tlb(struct kvm_vcpu *vcpu)
2977{
Gui Jianfengb9d762f2010-06-07 10:32:29 +08002978 vpid_sync_context(to_vmx(vcpu));
Xiao Guangrongdd180b32010-07-03 16:02:42 +08002979 if (enable_ept) {
2980 if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
2981 return;
Sheng Yang4e1096d2008-07-06 19:16:51 +08002982 ept_sync_context(construct_eptp(vcpu->arch.mmu.root_hpa));
Xiao Guangrongdd180b32010-07-03 16:02:42 +08002983 }
Sheng Yang2384d2b2008-01-17 15:14:33 +08002984}
2985
Avi Kivitye8467fd2009-12-29 18:43:06 +02002986static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu)
2987{
2988 ulong cr0_guest_owned_bits = vcpu->arch.cr0_guest_owned_bits;
2989
2990 vcpu->arch.cr0 &= ~cr0_guest_owned_bits;
2991 vcpu->arch.cr0 |= vmcs_readl(GUEST_CR0) & cr0_guest_owned_bits;
2992}
2993
Avi Kivityaff48ba2010-12-05 18:56:11 +02002994static void vmx_decache_cr3(struct kvm_vcpu *vcpu)
2995{
2996 if (enable_ept && is_paging(vcpu))
2997 vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
2998 __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
2999}
3000
Anthony Liguori25c4c272007-04-27 09:29:21 +03003001static void vmx_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
Avi Kivity399badf2007-01-05 16:36:38 -08003002{
Avi Kivityfc78f512009-12-07 12:16:48 +02003003 ulong cr4_guest_owned_bits = vcpu->arch.cr4_guest_owned_bits;
3004
3005 vcpu->arch.cr4 &= ~cr4_guest_owned_bits;
3006 vcpu->arch.cr4 |= vmcs_readl(GUEST_CR4) & cr4_guest_owned_bits;
Avi Kivity399badf2007-01-05 16:36:38 -08003007}
3008
Sheng Yang14394422008-04-28 12:24:45 +08003009static void ept_load_pdptrs(struct kvm_vcpu *vcpu)
3010{
Avi Kivity6de4f3ad2009-05-31 22:58:47 +03003011 if (!test_bit(VCPU_EXREG_PDPTR,
3012 (unsigned long *)&vcpu->arch.regs_dirty))
3013 return;
3014
Sheng Yang14394422008-04-28 12:24:45 +08003015 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Joerg Roedelff03a072010-09-10 17:30:57 +02003016 vmcs_write64(GUEST_PDPTR0, vcpu->arch.mmu.pdptrs[0]);
3017 vmcs_write64(GUEST_PDPTR1, vcpu->arch.mmu.pdptrs[1]);
3018 vmcs_write64(GUEST_PDPTR2, vcpu->arch.mmu.pdptrs[2]);
3019 vmcs_write64(GUEST_PDPTR3, vcpu->arch.mmu.pdptrs[3]);
Sheng Yang14394422008-04-28 12:24:45 +08003020 }
3021}
3022
Avi Kivity8f5d5492009-05-31 18:41:29 +03003023static void ept_save_pdptrs(struct kvm_vcpu *vcpu)
3024{
3025 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Joerg Roedelff03a072010-09-10 17:30:57 +02003026 vcpu->arch.mmu.pdptrs[0] = vmcs_read64(GUEST_PDPTR0);
3027 vcpu->arch.mmu.pdptrs[1] = vmcs_read64(GUEST_PDPTR1);
3028 vcpu->arch.mmu.pdptrs[2] = vmcs_read64(GUEST_PDPTR2);
3029 vcpu->arch.mmu.pdptrs[3] = vmcs_read64(GUEST_PDPTR3);
Avi Kivity8f5d5492009-05-31 18:41:29 +03003030 }
Avi Kivity6de4f3ad2009-05-31 22:58:47 +03003031
3032 __set_bit(VCPU_EXREG_PDPTR,
3033 (unsigned long *)&vcpu->arch.regs_avail);
3034 __set_bit(VCPU_EXREG_PDPTR,
3035 (unsigned long *)&vcpu->arch.regs_dirty);
Avi Kivity8f5d5492009-05-31 18:41:29 +03003036}
3037
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003038static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
Sheng Yang14394422008-04-28 12:24:45 +08003039
3040static void ept_update_paging_mode_cr0(unsigned long *hw_cr0,
3041 unsigned long cr0,
3042 struct kvm_vcpu *vcpu)
3043{
Marcelo Tosatti5233dd52011-06-06 14:27:47 -03003044 if (!test_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail))
3045 vmx_decache_cr3(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003046 if (!(cr0 & X86_CR0_PG)) {
3047 /* From paging/starting to nonpaging */
3048 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08003049 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) |
Sheng Yang14394422008-04-28 12:24:45 +08003050 (CPU_BASED_CR3_LOAD_EXITING |
3051 CPU_BASED_CR3_STORE_EXITING));
3052 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02003053 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08003054 } else if (!is_paging(vcpu)) {
3055 /* From nonpaging to paging */
3056 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08003057 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) &
Sheng Yang14394422008-04-28 12:24:45 +08003058 ~(CPU_BASED_CR3_LOAD_EXITING |
3059 CPU_BASED_CR3_STORE_EXITING));
3060 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02003061 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08003062 }
Sheng Yang95eb84a2009-08-19 09:52:18 +08003063
3064 if (!(cr0 & X86_CR0_WP))
3065 *hw_cr0 &= ~X86_CR0_WP;
Sheng Yang14394422008-04-28 12:24:45 +08003066}
3067
Avi Kivity6aa8b732006-12-10 02:21:36 -08003068static void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
3069{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003070 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003071 unsigned long hw_cr0;
3072
3073 if (enable_unrestricted_guest)
3074 hw_cr0 = (cr0 & ~KVM_GUEST_CR0_MASK_UNRESTRICTED_GUEST)
3075 | KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST;
3076 else
3077 hw_cr0 = (cr0 & ~KVM_GUEST_CR0_MASK) | KVM_VM_CR0_ALWAYS_ON;
Sheng Yang14394422008-04-28 12:24:45 +08003078
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003079 if (vmx->rmode.vm86_active && (cr0 & X86_CR0_PE))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003080 enter_pmode(vcpu);
3081
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003082 if (!vmx->rmode.vm86_active && !(cr0 & X86_CR0_PE))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003083 enter_rmode(vcpu);
3084
Avi Kivity05b3e0c2006-12-13 00:33:45 -08003085#ifdef CONFIG_X86_64
Avi Kivityf6801df2010-01-21 15:31:50 +02003086 if (vcpu->arch.efer & EFER_LME) {
Rusty Russell707d92f2007-07-17 23:19:08 +10003087 if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003088 enter_lmode(vcpu);
Rusty Russell707d92f2007-07-17 23:19:08 +10003089 if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003090 exit_lmode(vcpu);
3091 }
3092#endif
3093
Avi Kivity089d0342009-03-23 18:26:32 +02003094 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08003095 ept_update_paging_mode_cr0(&hw_cr0, cr0, vcpu);
3096
Avi Kivity02daab22009-12-30 12:40:26 +02003097 if (!vcpu->fpu_active)
Avi Kivity81231c62010-01-24 16:26:40 +02003098 hw_cr0 |= X86_CR0_TS | X86_CR0_MP;
Avi Kivity02daab22009-12-30 12:40:26 +02003099
Avi Kivity6aa8b732006-12-10 02:21:36 -08003100 vmcs_writel(CR0_READ_SHADOW, cr0);
Sheng Yang14394422008-04-28 12:24:45 +08003101 vmcs_writel(GUEST_CR0, hw_cr0);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003102 vcpu->arch.cr0 = cr0;
Avi Kivity69c73022011-03-07 15:26:44 +02003103 __clear_bit(VCPU_EXREG_CPL, (ulong *)&vcpu->arch.regs_avail);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003104}
3105
Sheng Yang14394422008-04-28 12:24:45 +08003106static u64 construct_eptp(unsigned long root_hpa)
3107{
3108 u64 eptp;
3109
3110 /* TODO write the value reading from MSR */
3111 eptp = VMX_EPT_DEFAULT_MT |
3112 VMX_EPT_DEFAULT_GAW << VMX_EPT_GAW_EPTP_SHIFT;
Xudong Haob38f9932012-05-28 19:33:36 +08003113 if (enable_ept_ad_bits)
3114 eptp |= VMX_EPT_AD_ENABLE_BIT;
Sheng Yang14394422008-04-28 12:24:45 +08003115 eptp |= (root_hpa & PAGE_MASK);
3116
3117 return eptp;
3118}
3119
Avi Kivity6aa8b732006-12-10 02:21:36 -08003120static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
3121{
Sheng Yang14394422008-04-28 12:24:45 +08003122 unsigned long guest_cr3;
3123 u64 eptp;
3124
3125 guest_cr3 = cr3;
Avi Kivity089d0342009-03-23 18:26:32 +02003126 if (enable_ept) {
Sheng Yang14394422008-04-28 12:24:45 +08003127 eptp = construct_eptp(cr3);
3128 vmcs_write64(EPT_POINTER, eptp);
Avi Kivity9f8fe502010-12-05 17:30:00 +02003129 guest_cr3 = is_paging(vcpu) ? kvm_read_cr3(vcpu) :
Sheng Yangb927a3c2009-07-21 10:42:48 +08003130 vcpu->kvm->arch.ept_identity_map_addr;
Marcelo Tosatti7c93be42009-10-26 16:48:33 -02003131 ept_load_pdptrs(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003132 }
3133
Sheng Yang2384d2b2008-01-17 15:14:33 +08003134 vmx_flush_tlb(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003135 vmcs_writel(GUEST_CR3, guest_cr3);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003136}
3137
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003138static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003139{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003140 unsigned long hw_cr4 = cr4 | (to_vmx(vcpu)->rmode.vm86_active ?
Sheng Yang14394422008-04-28 12:24:45 +08003141 KVM_RMODE_VM_CR4_ALWAYS_ON : KVM_PMODE_VM_CR4_ALWAYS_ON);
3142
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003143 if (cr4 & X86_CR4_VMXE) {
3144 /*
3145 * To use VMXON (and later other VMX instructions), a guest
3146 * must first be able to turn on cr4.VMXE (see handle_vmon()).
3147 * So basically the check on whether to allow nested VMX
3148 * is here.
3149 */
3150 if (!nested_vmx_allowed(vcpu))
3151 return 1;
3152 } else if (to_vmx(vcpu)->nested.vmxon)
3153 return 1;
3154
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003155 vcpu->arch.cr4 = cr4;
Avi Kivitybc230082009-12-08 12:14:42 +02003156 if (enable_ept) {
3157 if (!is_paging(vcpu)) {
3158 hw_cr4 &= ~X86_CR4_PAE;
3159 hw_cr4 |= X86_CR4_PSE;
3160 } else if (!(cr4 & X86_CR4_PAE)) {
3161 hw_cr4 &= ~X86_CR4_PAE;
3162 }
3163 }
Sheng Yang14394422008-04-28 12:24:45 +08003164
3165 vmcs_writel(CR4_READ_SHADOW, cr4);
3166 vmcs_writel(GUEST_CR4, hw_cr4);
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003167 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003168}
3169
Avi Kivity6aa8b732006-12-10 02:21:36 -08003170static void vmx_get_segment(struct kvm_vcpu *vcpu,
3171 struct kvm_segment *var, int seg)
3172{
Avi Kivitya9179492011-01-03 14:28:52 +02003173 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003174 u32 ar;
3175
Gleb Natapovc6ad11532012-12-12 19:10:51 +02003176 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003177 *var = vmx->rmode.segs[seg];
Avi Kivitya9179492011-01-03 14:28:52 +02003178 if (seg == VCPU_SREG_TR
Avi Kivity2fb92db2011-04-27 19:42:18 +03003179 || var->selector == vmx_read_guest_seg_selector(vmx, seg))
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003180 return;
Avi Kivity1390a282012-08-21 17:07:08 +03003181 var->base = vmx_read_guest_seg_base(vmx, seg);
3182 var->selector = vmx_read_guest_seg_selector(vmx, seg);
3183 return;
Avi Kivitya9179492011-01-03 14:28:52 +02003184 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03003185 var->base = vmx_read_guest_seg_base(vmx, seg);
3186 var->limit = vmx_read_guest_seg_limit(vmx, seg);
3187 var->selector = vmx_read_guest_seg_selector(vmx, seg);
3188 ar = vmx_read_guest_seg_ar(vmx, seg);
Avi Kivity9fd4a3b2009-01-04 23:43:42 +02003189 if ((ar & AR_UNUSABLE_MASK) && !emulate_invalid_guest_state)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003190 ar = 0;
3191 var->type = ar & 15;
3192 var->s = (ar >> 4) & 1;
3193 var->dpl = (ar >> 5) & 3;
3194 var->present = (ar >> 7) & 1;
3195 var->avl = (ar >> 12) & 1;
3196 var->l = (ar >> 13) & 1;
3197 var->db = (ar >> 14) & 1;
3198 var->g = (ar >> 15) & 1;
3199 var->unusable = (ar >> 16) & 1;
3200}
3201
Avi Kivitya9179492011-01-03 14:28:52 +02003202static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
3203{
Avi Kivitya9179492011-01-03 14:28:52 +02003204 struct kvm_segment s;
3205
3206 if (to_vmx(vcpu)->rmode.vm86_active) {
3207 vmx_get_segment(vcpu, &s, seg);
3208 return s.base;
3209 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03003210 return vmx_read_guest_seg_base(to_vmx(vcpu), seg);
Avi Kivitya9179492011-01-03 14:28:52 +02003211}
3212
Avi Kivity69c73022011-03-07 15:26:44 +02003213static int __vmx_get_cpl(struct kvm_vcpu *vcpu)
Izik Eidus2e4d2652008-03-24 19:38:34 +02003214{
Avi Kivity3eeb3282010-01-21 15:31:48 +02003215 if (!is_protmode(vcpu))
Izik Eidus2e4d2652008-03-24 19:38:34 +02003216 return 0;
3217
Avi Kivityf4c63e52011-03-07 14:54:28 +02003218 if (!is_long_mode(vcpu)
3219 && (kvm_get_rflags(vcpu) & X86_EFLAGS_VM)) /* if virtual 8086 */
Izik Eidus2e4d2652008-03-24 19:38:34 +02003220 return 3;
3221
Avi Kivity2fb92db2011-04-27 19:42:18 +03003222 return vmx_read_guest_seg_selector(to_vmx(vcpu), VCPU_SREG_CS) & 3;
Izik Eidus2e4d2652008-03-24 19:38:34 +02003223}
3224
Avi Kivity69c73022011-03-07 15:26:44 +02003225static int vmx_get_cpl(struct kvm_vcpu *vcpu)
3226{
Avi Kivityd881e6f2012-06-06 18:36:48 +03003227 struct vcpu_vmx *vmx = to_vmx(vcpu);
3228
3229 /*
3230 * If we enter real mode with cs.sel & 3 != 0, the normal CPL calculations
3231 * fail; use the cache instead.
3232 */
3233 if (unlikely(vmx->emulation_required && emulate_invalid_guest_state)) {
3234 return vmx->cpl;
3235 }
3236
Avi Kivity69c73022011-03-07 15:26:44 +02003237 if (!test_bit(VCPU_EXREG_CPL, (ulong *)&vcpu->arch.regs_avail)) {
3238 __set_bit(VCPU_EXREG_CPL, (ulong *)&vcpu->arch.regs_avail);
Avi Kivityd881e6f2012-06-06 18:36:48 +03003239 vmx->cpl = __vmx_get_cpl(vcpu);
Avi Kivity69c73022011-03-07 15:26:44 +02003240 }
Avi Kivityd881e6f2012-06-06 18:36:48 +03003241
3242 return vmx->cpl;
Avi Kivity69c73022011-03-07 15:26:44 +02003243}
3244
3245
Avi Kivity653e3102007-05-07 10:55:37 +03003246static u32 vmx_segment_access_rights(struct kvm_segment *var)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003247{
Avi Kivity6aa8b732006-12-10 02:21:36 -08003248 u32 ar;
3249
Avi Kivityf0495f92012-06-07 17:06:10 +03003250 if (var->unusable || !var->present)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003251 ar = 1 << 16;
3252 else {
3253 ar = var->type & 15;
3254 ar |= (var->s & 1) << 4;
3255 ar |= (var->dpl & 3) << 5;
3256 ar |= (var->present & 1) << 7;
3257 ar |= (var->avl & 1) << 12;
3258 ar |= (var->l & 1) << 13;
3259 ar |= (var->db & 1) << 14;
3260 ar |= (var->g & 1) << 15;
3261 }
Avi Kivity653e3102007-05-07 10:55:37 +03003262
3263 return ar;
3264}
3265
3266static void vmx_set_segment(struct kvm_vcpu *vcpu,
3267 struct kvm_segment *var, int seg)
3268{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003269 struct vcpu_vmx *vmx = to_vmx(vcpu);
Mathias Krause772e0312012-08-30 01:30:19 +02003270 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Avi Kivity653e3102007-05-07 10:55:37 +03003271 u32 ar;
3272
Avi Kivity2fb92db2011-04-27 19:42:18 +03003273 vmx_segment_cache_clear(vmx);
3274
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003275 if (vmx->rmode.vm86_active && seg == VCPU_SREG_TR) {
Gleb Natapova8ba6c22011-02-21 12:07:58 +02003276 vmcs_write16(sf->selector, var->selector);
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003277 vmx->rmode.segs[VCPU_SREG_TR] = *var;
Avi Kivity653e3102007-05-07 10:55:37 +03003278 return;
3279 }
3280 vmcs_writel(sf->base, var->base);
3281 vmcs_write32(sf->limit, var->limit);
3282 vmcs_write16(sf->selector, var->selector);
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003283 if (vmx->rmode.vm86_active && var->s) {
Avi Kivityce566802012-08-21 17:07:09 +03003284 vmx->rmode.segs[seg] = *var;
Avi Kivity653e3102007-05-07 10:55:37 +03003285 /*
3286 * Hack real-mode segments into vm86 compatibility.
3287 */
3288 if (var->base == 0xffff0000 && var->selector == 0xf000)
3289 vmcs_writel(sf->base, 0xf0000);
3290 ar = 0xf3;
3291 } else
3292 ar = vmx_segment_access_rights(var);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003293
3294 /*
3295 * Fix the "Accessed" bit in AR field of segment registers for older
3296 * qemu binaries.
3297 * IA32 arch specifies that at the time of processor reset the
3298 * "Accessed" bit in the AR field of segment registers is 1. And qemu
Guo Chao0fa06072012-06-28 15:16:19 +08003299 * is setting it to 0 in the userland code. This causes invalid guest
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003300 * state vmexit when "unrestricted guest" mode is turned on.
3301 * Fix for this setup issue in cpu_reset is being pushed in the qemu
3302 * tree. Newer qemu binaries with that qemu fix would not need this
3303 * kvm hack.
3304 */
3305 if (enable_unrestricted_guest && (seg != VCPU_SREG_LDTR))
3306 ar |= 0x1; /* Accessed */
3307
Avi Kivity6aa8b732006-12-10 02:21:36 -08003308 vmcs_write32(sf->ar_bytes, ar);
Avi Kivity69c73022011-03-07 15:26:44 +02003309 __clear_bit(VCPU_EXREG_CPL, (ulong *)&vcpu->arch.regs_avail);
Orit Wassermanb246dd52012-05-31 14:49:22 +03003310
3311 /*
3312 * Fix segments for real mode guest in hosts that don't have
3313 * "unrestricted_mode" or it was disabled.
3314 * This is done to allow migration of the guests from hosts with
3315 * unrestricted guest like Westmere to older host that don't have
3316 * unrestricted guest like Nehelem.
3317 */
Gleb Natapov0b26b582012-12-11 15:14:11 +02003318 if (vmx->rmode.vm86_active) {
Orit Wassermanb246dd52012-05-31 14:49:22 +03003319 switch (seg) {
3320 case VCPU_SREG_CS:
3321 vmcs_write32(GUEST_CS_AR_BYTES, 0xf3);
3322 vmcs_write32(GUEST_CS_LIMIT, 0xffff);
3323 if (vmcs_readl(GUEST_CS_BASE) == 0xffff0000)
3324 vmcs_writel(GUEST_CS_BASE, 0xf0000);
3325 vmcs_write16(GUEST_CS_SELECTOR,
3326 vmcs_readl(GUEST_CS_BASE) >> 4);
3327 break;
3328 case VCPU_SREG_ES:
Orit Wassermanb246dd52012-05-31 14:49:22 +03003329 case VCPU_SREG_DS:
Orit Wassermanb246dd52012-05-31 14:49:22 +03003330 case VCPU_SREG_GS:
Orit Wassermanb246dd52012-05-31 14:49:22 +03003331 case VCPU_SREG_FS:
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003332 fix_rmode_seg(seg, &vmx->rmode.segs[seg]);
Orit Wassermanb246dd52012-05-31 14:49:22 +03003333 break;
3334 case VCPU_SREG_SS:
3335 vmcs_write16(GUEST_SS_SELECTOR,
3336 vmcs_readl(GUEST_SS_BASE) >> 4);
3337 vmcs_write32(GUEST_SS_LIMIT, 0xffff);
3338 vmcs_write32(GUEST_SS_AR_BYTES, 0xf3);
3339 break;
3340 }
3341 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003342}
3343
Avi Kivity6aa8b732006-12-10 02:21:36 -08003344static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
3345{
Avi Kivity2fb92db2011-04-27 19:42:18 +03003346 u32 ar = vmx_read_guest_seg_ar(to_vmx(vcpu), VCPU_SREG_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003347
3348 *db = (ar >> 14) & 1;
3349 *l = (ar >> 13) & 1;
3350}
3351
Gleb Natapov89a27f42010-02-16 10:51:48 +02003352static void vmx_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003353{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003354 dt->size = vmcs_read32(GUEST_IDTR_LIMIT);
3355 dt->address = vmcs_readl(GUEST_IDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003356}
3357
Gleb Natapov89a27f42010-02-16 10:51:48 +02003358static void vmx_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003359{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003360 vmcs_write32(GUEST_IDTR_LIMIT, dt->size);
3361 vmcs_writel(GUEST_IDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003362}
3363
Gleb Natapov89a27f42010-02-16 10:51:48 +02003364static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003365{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003366 dt->size = vmcs_read32(GUEST_GDTR_LIMIT);
3367 dt->address = vmcs_readl(GUEST_GDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003368}
3369
Gleb Natapov89a27f42010-02-16 10:51:48 +02003370static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003371{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003372 vmcs_write32(GUEST_GDTR_LIMIT, dt->size);
3373 vmcs_writel(GUEST_GDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003374}
3375
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003376static bool rmode_segment_valid(struct kvm_vcpu *vcpu, int seg)
3377{
3378 struct kvm_segment var;
3379 u32 ar;
3380
3381 vmx_get_segment(vcpu, &var, seg);
Gleb Natapov07f42f52012-12-12 19:10:49 +02003382 var.dpl = 0x3;
3383 var.g = 0;
3384 var.db = 0;
Gleb Natapov0647f4a2012-12-12 19:10:50 +02003385 if (seg == VCPU_SREG_CS)
3386 var.type = 0x3;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003387 ar = vmx_segment_access_rights(&var);
3388
3389 if (var.base != (var.selector << 4))
3390 return false;
Avi Kivitye2a610d2012-08-21 17:07:03 +03003391 if (var.limit < 0xffff)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003392 return false;
Gleb Natapov07f42f52012-12-12 19:10:49 +02003393 if (ar != 0xf3)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003394 return false;
3395
3396 return true;
3397}
3398
3399static bool code_segment_valid(struct kvm_vcpu *vcpu)
3400{
3401 struct kvm_segment cs;
3402 unsigned int cs_rpl;
3403
3404 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
3405 cs_rpl = cs.selector & SELECTOR_RPL_MASK;
3406
Avi Kivity1872a3f2009-01-04 23:26:52 +02003407 if (cs.unusable)
3408 return false;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003409 if (~cs.type & (AR_TYPE_CODE_MASK|AR_TYPE_ACCESSES_MASK))
3410 return false;
3411 if (!cs.s)
3412 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003413 if (cs.type & AR_TYPE_WRITEABLE_MASK) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003414 if (cs.dpl > cs_rpl)
3415 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003416 } else {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003417 if (cs.dpl != cs_rpl)
3418 return false;
3419 }
3420 if (!cs.present)
3421 return false;
3422
3423 /* TODO: Add Reserved field check, this'll require a new member in the kvm_segment_field structure */
3424 return true;
3425}
3426
3427static bool stack_segment_valid(struct kvm_vcpu *vcpu)
3428{
3429 struct kvm_segment ss;
3430 unsigned int ss_rpl;
3431
3432 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
3433 ss_rpl = ss.selector & SELECTOR_RPL_MASK;
3434
Avi Kivity1872a3f2009-01-04 23:26:52 +02003435 if (ss.unusable)
3436 return true;
3437 if (ss.type != 3 && ss.type != 7)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003438 return false;
3439 if (!ss.s)
3440 return false;
3441 if (ss.dpl != ss_rpl) /* DPL != RPL */
3442 return false;
3443 if (!ss.present)
3444 return false;
3445
3446 return true;
3447}
3448
3449static bool data_segment_valid(struct kvm_vcpu *vcpu, int seg)
3450{
3451 struct kvm_segment var;
3452 unsigned int rpl;
3453
3454 vmx_get_segment(vcpu, &var, seg);
3455 rpl = var.selector & SELECTOR_RPL_MASK;
3456
Avi Kivity1872a3f2009-01-04 23:26:52 +02003457 if (var.unusable)
3458 return true;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003459 if (!var.s)
3460 return false;
3461 if (!var.present)
3462 return false;
3463 if (~var.type & (AR_TYPE_CODE_MASK|AR_TYPE_WRITEABLE_MASK)) {
3464 if (var.dpl < rpl) /* DPL < RPL */
3465 return false;
3466 }
3467
3468 /* TODO: Add other members to kvm_segment_field to allow checking for other access
3469 * rights flags
3470 */
3471 return true;
3472}
3473
3474static bool tr_valid(struct kvm_vcpu *vcpu)
3475{
3476 struct kvm_segment tr;
3477
3478 vmx_get_segment(vcpu, &tr, VCPU_SREG_TR);
3479
Avi Kivity1872a3f2009-01-04 23:26:52 +02003480 if (tr.unusable)
3481 return false;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003482 if (tr.selector & SELECTOR_TI_MASK) /* TI = 1 */
3483 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003484 if (tr.type != 3 && tr.type != 11) /* TODO: Check if guest is in IA32e mode */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003485 return false;
3486 if (!tr.present)
3487 return false;
3488
3489 return true;
3490}
3491
3492static bool ldtr_valid(struct kvm_vcpu *vcpu)
3493{
3494 struct kvm_segment ldtr;
3495
3496 vmx_get_segment(vcpu, &ldtr, VCPU_SREG_LDTR);
3497
Avi Kivity1872a3f2009-01-04 23:26:52 +02003498 if (ldtr.unusable)
3499 return true;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003500 if (ldtr.selector & SELECTOR_TI_MASK) /* TI = 1 */
3501 return false;
3502 if (ldtr.type != 2)
3503 return false;
3504 if (!ldtr.present)
3505 return false;
3506
3507 return true;
3508}
3509
3510static bool cs_ss_rpl_check(struct kvm_vcpu *vcpu)
3511{
3512 struct kvm_segment cs, ss;
3513
3514 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
3515 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
3516
3517 return ((cs.selector & SELECTOR_RPL_MASK) ==
3518 (ss.selector & SELECTOR_RPL_MASK));
3519}
3520
3521/*
3522 * Check if guest state is valid. Returns true if valid, false if
3523 * not.
3524 * We assume that registers are always usable
3525 */
3526static bool guest_state_valid(struct kvm_vcpu *vcpu)
3527{
3528 /* real mode guest state checks */
Avi Kivity3eeb3282010-01-21 15:31:48 +02003529 if (!is_protmode(vcpu)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003530 if (!rmode_segment_valid(vcpu, VCPU_SREG_CS))
3531 return false;
3532 if (!rmode_segment_valid(vcpu, VCPU_SREG_SS))
3533 return false;
3534 if (!rmode_segment_valid(vcpu, VCPU_SREG_DS))
3535 return false;
3536 if (!rmode_segment_valid(vcpu, VCPU_SREG_ES))
3537 return false;
3538 if (!rmode_segment_valid(vcpu, VCPU_SREG_FS))
3539 return false;
3540 if (!rmode_segment_valid(vcpu, VCPU_SREG_GS))
3541 return false;
3542 } else {
3543 /* protected mode guest state checks */
3544 if (!cs_ss_rpl_check(vcpu))
3545 return false;
3546 if (!code_segment_valid(vcpu))
3547 return false;
3548 if (!stack_segment_valid(vcpu))
3549 return false;
3550 if (!data_segment_valid(vcpu, VCPU_SREG_DS))
3551 return false;
3552 if (!data_segment_valid(vcpu, VCPU_SREG_ES))
3553 return false;
3554 if (!data_segment_valid(vcpu, VCPU_SREG_FS))
3555 return false;
3556 if (!data_segment_valid(vcpu, VCPU_SREG_GS))
3557 return false;
3558 if (!tr_valid(vcpu))
3559 return false;
3560 if (!ldtr_valid(vcpu))
3561 return false;
3562 }
3563 /* TODO:
3564 * - Add checks on RIP
3565 * - Add checks on RFLAGS
3566 */
3567
3568 return true;
3569}
3570
Mike Dayd77c26f2007-10-08 09:02:08 -04003571static int init_rmode_tss(struct kvm *kvm)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003572{
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003573 gfn_t fn;
Izik Eidus195aefd2007-10-01 22:14:18 +02003574 u16 data = 0;
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003575 int r, idx, ret = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003576
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003577 idx = srcu_read_lock(&kvm->srcu);
3578 fn = rmode_tss_base(kvm) >> PAGE_SHIFT;
Izik Eidus195aefd2007-10-01 22:14:18 +02003579 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
3580 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003581 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003582 data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
Sheng Yang464d17c2008-08-13 14:10:33 +08003583 r = kvm_write_guest_page(kvm, fn++, &data,
3584 TSS_IOPB_BASE_OFFSET, sizeof(u16));
Izik Eidus195aefd2007-10-01 22:14:18 +02003585 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003586 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003587 r = kvm_clear_guest_page(kvm, fn++, 0, PAGE_SIZE);
3588 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003589 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003590 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
3591 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003592 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003593 data = ~0;
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003594 r = kvm_write_guest_page(kvm, fn, &data,
3595 RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1,
3596 sizeof(u8));
Izik Eidus195aefd2007-10-01 22:14:18 +02003597 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003598 goto out;
3599
3600 ret = 1;
3601out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003602 srcu_read_unlock(&kvm->srcu, idx);
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003603 return ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003604}
3605
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003606static int init_rmode_identity_map(struct kvm *kvm)
3607{
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003608 int i, idx, r, ret;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003609 pfn_t identity_map_pfn;
3610 u32 tmp;
3611
Avi Kivity089d0342009-03-23 18:26:32 +02003612 if (!enable_ept)
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003613 return 1;
3614 if (unlikely(!kvm->arch.ept_identity_pagetable)) {
3615 printk(KERN_ERR "EPT: identity-mapping pagetable "
3616 "haven't been allocated!\n");
3617 return 0;
3618 }
3619 if (likely(kvm->arch.ept_identity_pagetable_done))
3620 return 1;
3621 ret = 0;
Sheng Yangb927a3c2009-07-21 10:42:48 +08003622 identity_map_pfn = kvm->arch.ept_identity_map_addr >> PAGE_SHIFT;
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003623 idx = srcu_read_lock(&kvm->srcu);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003624 r = kvm_clear_guest_page(kvm, identity_map_pfn, 0, PAGE_SIZE);
3625 if (r < 0)
3626 goto out;
3627 /* Set up identity-mapping pagetable for EPT in real mode */
3628 for (i = 0; i < PT32_ENT_PER_PAGE; i++) {
3629 tmp = (i << 22) + (_PAGE_PRESENT | _PAGE_RW | _PAGE_USER |
3630 _PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_PSE);
3631 r = kvm_write_guest_page(kvm, identity_map_pfn,
3632 &tmp, i * sizeof(tmp), sizeof(tmp));
3633 if (r < 0)
3634 goto out;
3635 }
3636 kvm->arch.ept_identity_pagetable_done = true;
3637 ret = 1;
3638out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003639 srcu_read_unlock(&kvm->srcu, idx);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003640 return ret;
3641}
3642
Avi Kivity6aa8b732006-12-10 02:21:36 -08003643static void seg_setup(int seg)
3644{
Mathias Krause772e0312012-08-30 01:30:19 +02003645 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003646 unsigned int ar;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003647
3648 vmcs_write16(sf->selector, 0);
3649 vmcs_writel(sf->base, 0);
3650 vmcs_write32(sf->limit, 0xffff);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003651 if (enable_unrestricted_guest) {
3652 ar = 0x93;
3653 if (seg == VCPU_SREG_CS)
3654 ar |= 0x08; /* code segment */
3655 } else
3656 ar = 0xf3;
3657
3658 vmcs_write32(sf->ar_bytes, ar);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003659}
3660
Sheng Yangf78e0e22007-10-29 09:40:42 +08003661static int alloc_apic_access_page(struct kvm *kvm)
3662{
Xiao Guangrong44841412012-09-07 14:14:20 +08003663 struct page *page;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003664 struct kvm_userspace_memory_region kvm_userspace_mem;
3665 int r = 0;
3666
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003667 mutex_lock(&kvm->slots_lock);
Zhang Xiantaobfc6d222007-12-14 10:20:16 +08003668 if (kvm->arch.apic_access_page)
Sheng Yangf78e0e22007-10-29 09:40:42 +08003669 goto out;
3670 kvm_userspace_mem.slot = APIC_ACCESS_PAGE_PRIVATE_MEMSLOT;
3671 kvm_userspace_mem.flags = 0;
3672 kvm_userspace_mem.guest_phys_addr = 0xfee00000ULL;
3673 kvm_userspace_mem.memory_size = PAGE_SIZE;
Alex Williamsonf82a8cf2012-12-10 10:33:21 -07003674 r = __kvm_set_memory_region(kvm, &kvm_userspace_mem, false);
Sheng Yangf78e0e22007-10-29 09:40:42 +08003675 if (r)
3676 goto out;
Izik Eidus72dc67a2008-02-10 18:04:15 +02003677
Xiao Guangrong44841412012-09-07 14:14:20 +08003678 page = gfn_to_page(kvm, 0xfee00);
3679 if (is_error_page(page)) {
3680 r = -EFAULT;
3681 goto out;
3682 }
3683
3684 kvm->arch.apic_access_page = page;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003685out:
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003686 mutex_unlock(&kvm->slots_lock);
Sheng Yangf78e0e22007-10-29 09:40:42 +08003687 return r;
3688}
3689
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003690static int alloc_identity_pagetable(struct kvm *kvm)
3691{
Xiao Guangrong44841412012-09-07 14:14:20 +08003692 struct page *page;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003693 struct kvm_userspace_memory_region kvm_userspace_mem;
3694 int r = 0;
3695
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003696 mutex_lock(&kvm->slots_lock);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003697 if (kvm->arch.ept_identity_pagetable)
3698 goto out;
3699 kvm_userspace_mem.slot = IDENTITY_PAGETABLE_PRIVATE_MEMSLOT;
3700 kvm_userspace_mem.flags = 0;
Sheng Yangb927a3c2009-07-21 10:42:48 +08003701 kvm_userspace_mem.guest_phys_addr =
3702 kvm->arch.ept_identity_map_addr;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003703 kvm_userspace_mem.memory_size = PAGE_SIZE;
Alex Williamsonf82a8cf2012-12-10 10:33:21 -07003704 r = __kvm_set_memory_region(kvm, &kvm_userspace_mem, false);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003705 if (r)
3706 goto out;
3707
Xiao Guangrong44841412012-09-07 14:14:20 +08003708 page = gfn_to_page(kvm, kvm->arch.ept_identity_map_addr >> PAGE_SHIFT);
3709 if (is_error_page(page)) {
3710 r = -EFAULT;
3711 goto out;
3712 }
3713
3714 kvm->arch.ept_identity_pagetable = page;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003715out:
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003716 mutex_unlock(&kvm->slots_lock);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003717 return r;
3718}
3719
Sheng Yang2384d2b2008-01-17 15:14:33 +08003720static void allocate_vpid(struct vcpu_vmx *vmx)
3721{
3722 int vpid;
3723
3724 vmx->vpid = 0;
Avi Kivity919818a2009-03-23 18:01:29 +02003725 if (!enable_vpid)
Sheng Yang2384d2b2008-01-17 15:14:33 +08003726 return;
3727 spin_lock(&vmx_vpid_lock);
3728 vpid = find_first_zero_bit(vmx_vpid_bitmap, VMX_NR_VPIDS);
3729 if (vpid < VMX_NR_VPIDS) {
3730 vmx->vpid = vpid;
3731 __set_bit(vpid, vmx_vpid_bitmap);
3732 }
3733 spin_unlock(&vmx_vpid_lock);
3734}
3735
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08003736static void free_vpid(struct vcpu_vmx *vmx)
3737{
3738 if (!enable_vpid)
3739 return;
3740 spin_lock(&vmx_vpid_lock);
3741 if (vmx->vpid != 0)
3742 __clear_bit(vmx->vpid, vmx_vpid_bitmap);
3743 spin_unlock(&vmx_vpid_lock);
3744}
3745
Avi Kivity58972972009-02-24 22:26:47 +02003746static void __vmx_disable_intercept_for_msr(unsigned long *msr_bitmap, u32 msr)
Sheng Yang25c5f222008-03-28 13:18:56 +08003747{
Avi Kivity3e7c73e2009-02-24 21:46:19 +02003748 int f = sizeof(unsigned long);
Sheng Yang25c5f222008-03-28 13:18:56 +08003749
3750 if (!cpu_has_vmx_msr_bitmap())
3751 return;
3752
3753 /*
3754 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
3755 * have the write-low and read-high bitmap offsets the wrong way round.
3756 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
3757 */
Sheng Yang25c5f222008-03-28 13:18:56 +08003758 if (msr <= 0x1fff) {
Avi Kivity3e7c73e2009-02-24 21:46:19 +02003759 __clear_bit(msr, msr_bitmap + 0x000 / f); /* read-low */
3760 __clear_bit(msr, msr_bitmap + 0x800 / f); /* write-low */
Sheng Yang25c5f222008-03-28 13:18:56 +08003761 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
3762 msr &= 0x1fff;
Avi Kivity3e7c73e2009-02-24 21:46:19 +02003763 __clear_bit(msr, msr_bitmap + 0x400 / f); /* read-high */
3764 __clear_bit(msr, msr_bitmap + 0xc00 / f); /* write-high */
Sheng Yang25c5f222008-03-28 13:18:56 +08003765 }
Sheng Yang25c5f222008-03-28 13:18:56 +08003766}
3767
Avi Kivity58972972009-02-24 22:26:47 +02003768static void vmx_disable_intercept_for_msr(u32 msr, bool longmode_only)
3769{
3770 if (!longmode_only)
3771 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy, msr);
3772 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode, msr);
3773}
3774
Avi Kivity6aa8b732006-12-10 02:21:36 -08003775/*
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003776 * Set up the vmcs's constant host-state fields, i.e., host-state fields that
3777 * will not change in the lifetime of the guest.
3778 * Note that host-state that does change is set elsewhere. E.g., host-state
3779 * that is set differently for each CPU is set in vmx_vcpu_load(), not here.
3780 */
3781static void vmx_set_constant_host_state(void)
3782{
3783 u32 low32, high32;
3784 unsigned long tmpl;
3785 struct desc_ptr dt;
3786
Suresh Siddhab1a74bf2012-09-20 11:01:49 -07003787 vmcs_writel(HOST_CR0, read_cr0() & ~X86_CR0_TS); /* 22.2.3 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003788 vmcs_writel(HOST_CR4, read_cr4()); /* 22.2.3, 22.2.5 */
3789 vmcs_writel(HOST_CR3, read_cr3()); /* 22.2.3 FIXME: shadow tables */
3790
3791 vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03003792#ifdef CONFIG_X86_64
3793 /*
3794 * Load null selectors, so we can avoid reloading them in
3795 * __vmx_load_host_state(), in case userspace uses the null selectors
3796 * too (the expected case).
3797 */
3798 vmcs_write16(HOST_DS_SELECTOR, 0);
3799 vmcs_write16(HOST_ES_SELECTOR, 0);
3800#else
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003801 vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
3802 vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03003803#endif
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003804 vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
3805 vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
3806
3807 native_store_idt(&dt);
3808 vmcs_writel(HOST_IDTR_BASE, dt.address); /* 22.2.4 */
3809
Avi Kivity83287ea422012-09-16 15:10:57 +03003810 vmcs_writel(HOST_RIP, vmx_return); /* 22.2.5 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003811
3812 rdmsr(MSR_IA32_SYSENTER_CS, low32, high32);
3813 vmcs_write32(HOST_IA32_SYSENTER_CS, low32);
3814 rdmsrl(MSR_IA32_SYSENTER_EIP, tmpl);
3815 vmcs_writel(HOST_IA32_SYSENTER_EIP, tmpl); /* 22.2.3 */
3816
3817 if (vmcs_config.vmexit_ctrl & VM_EXIT_LOAD_IA32_PAT) {
3818 rdmsr(MSR_IA32_CR_PAT, low32, high32);
3819 vmcs_write64(HOST_IA32_PAT, low32 | ((u64) high32 << 32));
3820 }
3821}
3822
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003823static void set_cr4_guest_host_mask(struct vcpu_vmx *vmx)
3824{
3825 vmx->vcpu.arch.cr4_guest_owned_bits = KVM_CR4_GUEST_OWNED_BITS;
3826 if (enable_ept)
3827 vmx->vcpu.arch.cr4_guest_owned_bits |= X86_CR4_PGE;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03003828 if (is_guest_mode(&vmx->vcpu))
3829 vmx->vcpu.arch.cr4_guest_owned_bits &=
3830 ~get_vmcs12(&vmx->vcpu)->cr4_guest_host_mask;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003831 vmcs_writel(CR4_GUEST_HOST_MASK, ~vmx->vcpu.arch.cr4_guest_owned_bits);
3832}
3833
3834static u32 vmx_exec_control(struct vcpu_vmx *vmx)
3835{
3836 u32 exec_control = vmcs_config.cpu_based_exec_ctrl;
3837 if (!vm_need_tpr_shadow(vmx->vcpu.kvm)) {
3838 exec_control &= ~CPU_BASED_TPR_SHADOW;
3839#ifdef CONFIG_X86_64
3840 exec_control |= CPU_BASED_CR8_STORE_EXITING |
3841 CPU_BASED_CR8_LOAD_EXITING;
3842#endif
3843 }
3844 if (!enable_ept)
3845 exec_control |= CPU_BASED_CR3_STORE_EXITING |
3846 CPU_BASED_CR3_LOAD_EXITING |
3847 CPU_BASED_INVLPG_EXITING;
3848 return exec_control;
3849}
3850
3851static u32 vmx_secondary_exec_control(struct vcpu_vmx *vmx)
3852{
3853 u32 exec_control = vmcs_config.cpu_based_2nd_exec_ctrl;
3854 if (!vm_need_virtualize_apic_accesses(vmx->vcpu.kvm))
3855 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
3856 if (vmx->vpid == 0)
3857 exec_control &= ~SECONDARY_EXEC_ENABLE_VPID;
3858 if (!enable_ept) {
3859 exec_control &= ~SECONDARY_EXEC_ENABLE_EPT;
3860 enable_unrestricted_guest = 0;
Mao, Junjiead756a12012-07-02 01:18:48 +00003861 /* Enable INVPCID for non-ept guests may cause performance regression. */
3862 exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003863 }
3864 if (!enable_unrestricted_guest)
3865 exec_control &= ~SECONDARY_EXEC_UNRESTRICTED_GUEST;
3866 if (!ple_gap)
3867 exec_control &= ~SECONDARY_EXEC_PAUSE_LOOP_EXITING;
3868 return exec_control;
3869}
3870
Xiao Guangrongce88dec2011-07-12 03:33:44 +08003871static void ept_set_mmio_spte_mask(void)
3872{
3873 /*
3874 * EPT Misconfigurations can be generated if the value of bits 2:0
3875 * of an EPT paging-structure entry is 110b (write/execute).
3876 * Also, magic bits (0xffull << 49) is set to quickly identify mmio
3877 * spte.
3878 */
3879 kvm_mmu_set_mmio_spte_mask(0xffull << 49 | 0x6ull);
3880}
3881
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003882/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08003883 * Sets up the vmcs for emulated real mode.
3884 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10003885static int vmx_vcpu_setup(struct vcpu_vmx *vmx)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003886{
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02003887#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08003888 unsigned long a;
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02003889#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08003890 int i;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003891
Avi Kivity6aa8b732006-12-10 02:21:36 -08003892 /* I/O */
Avi Kivity3e7c73e2009-02-24 21:46:19 +02003893 vmcs_write64(IO_BITMAP_A, __pa(vmx_io_bitmap_a));
3894 vmcs_write64(IO_BITMAP_B, __pa(vmx_io_bitmap_b));
Avi Kivity6aa8b732006-12-10 02:21:36 -08003895
Sheng Yang25c5f222008-03-28 13:18:56 +08003896 if (cpu_has_vmx_msr_bitmap())
Avi Kivity58972972009-02-24 22:26:47 +02003897 vmcs_write64(MSR_BITMAP, __pa(vmx_msr_bitmap_legacy));
Sheng Yang25c5f222008-03-28 13:18:56 +08003898
Avi Kivity6aa8b732006-12-10 02:21:36 -08003899 vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
3900
Avi Kivity6aa8b732006-12-10 02:21:36 -08003901 /* Control */
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03003902 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL,
3903 vmcs_config.pin_based_exec_ctrl);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08003904
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003905 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, vmx_exec_control(vmx));
Avi Kivity6aa8b732006-12-10 02:21:36 -08003906
Sheng Yang83ff3b92007-11-21 14:33:25 +08003907 if (cpu_has_secondary_exec_ctrls()) {
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003908 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
3909 vmx_secondary_exec_control(vmx));
Sheng Yang83ff3b92007-11-21 14:33:25 +08003910 }
Sheng Yangf78e0e22007-10-29 09:40:42 +08003911
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08003912 if (ple_gap) {
3913 vmcs_write32(PLE_GAP, ple_gap);
3914 vmcs_write32(PLE_WINDOW, ple_window);
3915 }
3916
Xiao Guangrongc3707952011-07-12 03:28:04 +08003917 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, 0);
3918 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003919 vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
3920
Avi Kivity9581d442010-10-19 16:46:55 +02003921 vmcs_write16(HOST_FS_SELECTOR, 0); /* 22.2.4 */
3922 vmcs_write16(HOST_GS_SELECTOR, 0); /* 22.2.4 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003923 vmx_set_constant_host_state();
Avi Kivity05b3e0c2006-12-13 00:33:45 -08003924#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08003925 rdmsrl(MSR_FS_BASE, a);
3926 vmcs_writel(HOST_FS_BASE, a); /* 22.2.4 */
3927 rdmsrl(MSR_GS_BASE, a);
3928 vmcs_writel(HOST_GS_BASE, a); /* 22.2.4 */
3929#else
3930 vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
3931 vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
3932#endif
3933
Eddie Dong2cc51562007-05-21 07:28:09 +03003934 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
3935 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03003936 vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host));
Eddie Dong2cc51562007-05-21 07:28:09 +03003937 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03003938 vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest));
Avi Kivity6aa8b732006-12-10 02:21:36 -08003939
Sheng Yang468d4722008-10-09 16:01:55 +08003940 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003941 u32 msr_low, msr_high;
3942 u64 host_pat;
Sheng Yang468d4722008-10-09 16:01:55 +08003943 rdmsr(MSR_IA32_CR_PAT, msr_low, msr_high);
3944 host_pat = msr_low | ((u64) msr_high << 32);
3945 /* Write the default value follow host pat */
3946 vmcs_write64(GUEST_IA32_PAT, host_pat);
3947 /* Keep arch.pat sync with GUEST_IA32_PAT */
3948 vmx->vcpu.arch.pat = host_pat;
3949 }
3950
Avi Kivity6aa8b732006-12-10 02:21:36 -08003951 for (i = 0; i < NR_VMX_MSR; ++i) {
3952 u32 index = vmx_msr_index[i];
3953 u32 data_low, data_high;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04003954 int j = vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003955
3956 if (rdmsr_safe(index, &data_low, &data_high) < 0)
3957 continue;
Avi Kivity432bd6c2007-01-31 23:48:13 -08003958 if (wrmsr_safe(index, data_low, data_high) < 0)
3959 continue;
Avi Kivity26bb0982009-09-07 11:14:12 +03003960 vmx->guest_msrs[j].index = i;
3961 vmx->guest_msrs[j].data = 0;
Avi Kivityd5696722009-12-02 12:28:47 +02003962 vmx->guest_msrs[j].mask = -1ull;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04003963 ++vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003964 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003965
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03003966 vmcs_write32(VM_EXIT_CONTROLS, vmcs_config.vmexit_ctrl);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003967
3968 /* 22.2.1, 20.8.1 */
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03003969 vmcs_write32(VM_ENTRY_CONTROLS, vmcs_config.vmentry_ctrl);
3970
Avi Kivitye00c8cf2007-10-21 11:00:39 +02003971 vmcs_writel(CR0_GUEST_HOST_MASK, ~0UL);
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03003972 set_cr4_guest_host_mask(vmx);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02003973
3974 return 0;
3975}
3976
3977static int vmx_vcpu_reset(struct kvm_vcpu *vcpu)
3978{
3979 struct vcpu_vmx *vmx = to_vmx(vcpu);
3980 u64 msr;
Xiao Guangrong4b9d3a02010-06-08 10:15:51 +08003981 int ret;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02003982
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003983 vmx->rmode.vm86_active = 0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02003984
Jan Kiszka3b86cd92008-09-26 09:30:57 +02003985 vmx->soft_vnmi_blocked = 0;
3986
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003987 vmx->vcpu.arch.regs[VCPU_REGS_RDX] = get_rdx_init_val();
Avi Kivity2d3ad1f2008-02-24 11:20:43 +02003988 kvm_set_cr8(&vmx->vcpu, 0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02003989 msr = 0xfee00000 | MSR_IA32_APICBASE_ENABLE;
Gleb Natapovc5af89b2009-06-09 15:56:26 +03003990 if (kvm_vcpu_is_bsp(&vmx->vcpu))
Avi Kivitye00c8cf2007-10-21 11:00:39 +02003991 msr |= MSR_IA32_APICBASE_BSP;
3992 kvm_set_apic_base(&vmx->vcpu, msr);
3993
Avi Kivity2fb92db2011-04-27 19:42:18 +03003994 vmx_segment_cache_clear(vmx);
3995
Avi Kivity5706be02008-08-20 15:07:31 +03003996 seg_setup(VCPU_SREG_CS);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02003997 /*
3998 * GUEST_CS_BASE should really be 0xffff0000, but VT vm86 mode
3999 * insists on having GUEST_CS_BASE == GUEST_CS_SELECTOR << 4. Sigh.
4000 */
Gleb Natapovc5af89b2009-06-09 15:56:26 +03004001 if (kvm_vcpu_is_bsp(&vmx->vcpu)) {
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004002 vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
4003 vmcs_writel(GUEST_CS_BASE, 0x000f0000);
4004 } else {
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004005 vmcs_write16(GUEST_CS_SELECTOR, vmx->vcpu.arch.sipi_vector << 8);
4006 vmcs_writel(GUEST_CS_BASE, vmx->vcpu.arch.sipi_vector << 12);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004007 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004008
4009 seg_setup(VCPU_SREG_DS);
4010 seg_setup(VCPU_SREG_ES);
4011 seg_setup(VCPU_SREG_FS);
4012 seg_setup(VCPU_SREG_GS);
4013 seg_setup(VCPU_SREG_SS);
4014
4015 vmcs_write16(GUEST_TR_SELECTOR, 0);
4016 vmcs_writel(GUEST_TR_BASE, 0);
4017 vmcs_write32(GUEST_TR_LIMIT, 0xffff);
4018 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
4019
4020 vmcs_write16(GUEST_LDTR_SELECTOR, 0);
4021 vmcs_writel(GUEST_LDTR_BASE, 0);
4022 vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
4023 vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
4024
4025 vmcs_write32(GUEST_SYSENTER_CS, 0);
4026 vmcs_writel(GUEST_SYSENTER_ESP, 0);
4027 vmcs_writel(GUEST_SYSENTER_EIP, 0);
4028
4029 vmcs_writel(GUEST_RFLAGS, 0x02);
Gleb Natapovc5af89b2009-06-09 15:56:26 +03004030 if (kvm_vcpu_is_bsp(&vmx->vcpu))
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03004031 kvm_rip_write(vcpu, 0xfff0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004032 else
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03004033 kvm_rip_write(vcpu, 0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004034
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004035 vmcs_writel(GUEST_GDTR_BASE, 0);
4036 vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
4037
4038 vmcs_writel(GUEST_IDTR_BASE, 0);
4039 vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
4040
Anthony Liguori443381a2010-12-06 10:53:38 -06004041 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004042 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
4043 vmcs_write32(GUEST_PENDING_DBG_EXCEPTIONS, 0);
4044
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004045 /* Special registers */
4046 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
4047
4048 setup_msrs(vmx);
4049
Avi Kivity6aa8b732006-12-10 02:21:36 -08004050 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
4051
Sheng Yangf78e0e22007-10-29 09:40:42 +08004052 if (cpu_has_vmx_tpr_shadow()) {
4053 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
4054 if (vm_need_tpr_shadow(vmx->vcpu.kvm))
4055 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
Takuya Yoshikawaafc20182011-03-05 12:40:20 +09004056 __pa(vmx->vcpu.arch.apic->regs));
Sheng Yangf78e0e22007-10-29 09:40:42 +08004057 vmcs_write32(TPR_THRESHOLD, 0);
4058 }
4059
4060 if (vm_need_virtualize_apic_accesses(vmx->vcpu.kvm))
4061 vmcs_write64(APIC_ACCESS_ADDR,
Zhang Xiantaobfc6d222007-12-14 10:20:16 +08004062 page_to_phys(vmx->vcpu.kvm->arch.apic_access_page));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004063
Sheng Yang2384d2b2008-01-17 15:14:33 +08004064 if (vmx->vpid != 0)
4065 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
4066
Eduardo Habkostfa400522009-10-24 02:49:58 -02004067 vmx->vcpu.arch.cr0 = X86_CR0_NW | X86_CR0_CD | X86_CR0_ET;
Marcelo Tosatti7a4f5ad2012-03-27 19:47:26 -03004068 vcpu->srcu_idx = srcu_read_lock(&vcpu->kvm->srcu);
Avi Kivity4d4ec082009-12-29 18:07:30 +02004069 vmx_set_cr0(&vmx->vcpu, kvm_read_cr0(vcpu)); /* enter rmode */
Marcelo Tosatti7a4f5ad2012-03-27 19:47:26 -03004070 srcu_read_unlock(&vcpu->kvm->srcu, vcpu->srcu_idx);
Rusty Russell8b9cf982007-07-30 16:31:43 +10004071 vmx_set_cr4(&vmx->vcpu, 0);
Rusty Russell8b9cf982007-07-30 16:31:43 +10004072 vmx_set_efer(&vmx->vcpu, 0);
Rusty Russell8b9cf982007-07-30 16:31:43 +10004073 vmx_fpu_activate(&vmx->vcpu);
4074 update_exception_bitmap(&vmx->vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004075
Gui Jianfengb9d762f2010-06-07 10:32:29 +08004076 vpid_sync_context(vmx);
Sheng Yang2384d2b2008-01-17 15:14:33 +08004077
Marcelo Tosatti3200f402008-03-29 20:17:59 -03004078 ret = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004079
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03004080 /* HACK: Don't enable emulation on guest boot/reset */
4081 vmx->emulation_required = 0;
4082
Avi Kivity6aa8b732006-12-10 02:21:36 -08004083 return ret;
4084}
4085
Nadav Har'Elb6f12502011-05-25 23:13:06 +03004086/*
4087 * In nested virtualization, check if L1 asked to exit on external interrupts.
4088 * For most existing hypervisors, this will always return true.
4089 */
4090static bool nested_exit_on_intr(struct kvm_vcpu *vcpu)
4091{
4092 return get_vmcs12(vcpu)->pin_based_vm_exec_control &
4093 PIN_BASED_EXT_INTR_MASK;
4094}
4095
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004096static void enable_irq_window(struct kvm_vcpu *vcpu)
4097{
4098 u32 cpu_based_vm_exec_control;
Nadav Har'Eld6185f22011-09-22 13:52:56 +03004099 if (is_guest_mode(vcpu) && nested_exit_on_intr(vcpu)) {
4100 /*
4101 * We get here if vmx_interrupt_allowed() said we can't
4102 * inject to L1 now because L2 must run. Ask L2 to exit
4103 * right after entry, so we can inject to L1 more promptly.
Nadav Har'Elb6f12502011-05-25 23:13:06 +03004104 */
Nadav Har'Eld6185f22011-09-22 13:52:56 +03004105 kvm_make_request(KVM_REQ_IMMEDIATE_EXIT, vcpu);
Nadav Har'Elb6f12502011-05-25 23:13:06 +03004106 return;
Nadav Har'Eld6185f22011-09-22 13:52:56 +03004107 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004108
4109 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
4110 cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_INTR_PENDING;
4111 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
4112}
4113
4114static void enable_nmi_window(struct kvm_vcpu *vcpu)
4115{
4116 u32 cpu_based_vm_exec_control;
4117
4118 if (!cpu_has_virtual_nmis()) {
4119 enable_irq_window(vcpu);
4120 return;
4121 }
4122
Avi Kivity30bd0c42010-11-01 23:20:48 +02004123 if (vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_STI) {
4124 enable_irq_window(vcpu);
4125 return;
4126 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004127 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
4128 cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_NMI_PENDING;
4129 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
4130}
4131
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004132static void vmx_inject_irq(struct kvm_vcpu *vcpu)
Eddie Dong85f455f2007-07-06 12:20:49 +03004133{
Avi Kivity9c8cba32007-11-22 11:42:59 +02004134 struct vcpu_vmx *vmx = to_vmx(vcpu);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004135 uint32_t intr;
4136 int irq = vcpu->arch.interrupt.nr;
Avi Kivity9c8cba32007-11-22 11:42:59 +02004137
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004138 trace_kvm_inj_virq(irq);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04004139
Avi Kivityfa89a812008-09-01 15:57:51 +03004140 ++vcpu->stat.irq_injections;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004141 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05004142 int inc_eip = 0;
4143 if (vcpu->arch.interrupt.soft)
4144 inc_eip = vcpu->arch.event_exit_inst_len;
4145 if (kvm_inject_realmode_interrupt(vcpu, irq, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02004146 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Eddie Dong85f455f2007-07-06 12:20:49 +03004147 return;
4148 }
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004149 intr = irq | INTR_INFO_VALID_MASK;
4150 if (vcpu->arch.interrupt.soft) {
4151 intr |= INTR_TYPE_SOFT_INTR;
4152 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
4153 vmx->vcpu.arch.event_exit_inst_len);
4154 } else
4155 intr |= INTR_TYPE_EXT_INTR;
4156 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr);
Eddie Dong85f455f2007-07-06 12:20:49 +03004157}
4158
Sheng Yangf08864b2008-05-15 18:23:25 +08004159static void vmx_inject_nmi(struct kvm_vcpu *vcpu)
4160{
Jan Kiszka66a5a342008-09-26 09:30:51 +02004161 struct vcpu_vmx *vmx = to_vmx(vcpu);
4162
Nadav Har'El0b6ac342011-05-25 23:13:36 +03004163 if (is_guest_mode(vcpu))
4164 return;
4165
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004166 if (!cpu_has_virtual_nmis()) {
4167 /*
4168 * Tracking the NMI-blocked state in software is built upon
4169 * finding the next open IRQ window. This, in turn, depends on
4170 * well-behaving guests: They have to keep IRQs disabled at
4171 * least as long as the NMI handler runs. Otherwise we may
4172 * cause NMI nesting, maybe breaking the guest. But as this is
4173 * highly unlikely, we can live with the residual risk.
4174 */
4175 vmx->soft_vnmi_blocked = 1;
4176 vmx->vnmi_blocked_time = 0;
4177 }
4178
Jan Kiszka487b3912008-09-26 09:30:56 +02004179 ++vcpu->stat.nmi_injections;
Avi Kivity9d58b932011-03-07 16:52:07 +02004180 vmx->nmi_known_unmasked = false;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004181 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05004182 if (kvm_inject_realmode_interrupt(vcpu, NMI_VECTOR, 0) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02004183 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka66a5a342008-09-26 09:30:51 +02004184 return;
4185 }
Sheng Yangf08864b2008-05-15 18:23:25 +08004186 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
4187 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR);
Sheng Yangf08864b2008-05-15 18:23:25 +08004188}
4189
Gleb Natapovc4282df2009-04-21 17:45:07 +03004190static int vmx_nmi_allowed(struct kvm_vcpu *vcpu)
Jan Kiszka33f089c2008-09-26 09:30:49 +02004191{
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004192 if (!cpu_has_virtual_nmis() && to_vmx(vcpu)->soft_vnmi_blocked)
Gleb Natapovc4282df2009-04-21 17:45:07 +03004193 return 0;
Jan Kiszka33f089c2008-09-26 09:30:49 +02004194
Gleb Natapovc4282df2009-04-21 17:45:07 +03004195 return !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
Avi Kivity30bd0c42010-11-01 23:20:48 +02004196 (GUEST_INTR_STATE_MOV_SS | GUEST_INTR_STATE_STI
4197 | GUEST_INTR_STATE_NMI));
Jan Kiszka33f089c2008-09-26 09:30:49 +02004198}
4199
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004200static bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu)
4201{
4202 if (!cpu_has_virtual_nmis())
4203 return to_vmx(vcpu)->soft_vnmi_blocked;
Avi Kivity9d58b932011-03-07 16:52:07 +02004204 if (to_vmx(vcpu)->nmi_known_unmasked)
4205 return false;
Avi Kivityc332c832010-05-04 12:24:12 +03004206 return vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_NMI;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004207}
4208
4209static void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
4210{
4211 struct vcpu_vmx *vmx = to_vmx(vcpu);
4212
4213 if (!cpu_has_virtual_nmis()) {
4214 if (vmx->soft_vnmi_blocked != masked) {
4215 vmx->soft_vnmi_blocked = masked;
4216 vmx->vnmi_blocked_time = 0;
4217 }
4218 } else {
Avi Kivity9d58b932011-03-07 16:52:07 +02004219 vmx->nmi_known_unmasked = !masked;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004220 if (masked)
4221 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
4222 GUEST_INTR_STATE_NMI);
4223 else
4224 vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
4225 GUEST_INTR_STATE_NMI);
4226 }
4227}
4228
Gleb Natapov78646122009-03-23 12:12:11 +02004229static int vmx_interrupt_allowed(struct kvm_vcpu *vcpu)
4230{
Nadav Har'Elb6f12502011-05-25 23:13:06 +03004231 if (is_guest_mode(vcpu) && nested_exit_on_intr(vcpu)) {
Nadav Har'El51cfe382011-09-22 13:53:26 +03004232 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
4233 if (to_vmx(vcpu)->nested.nested_run_pending ||
4234 (vmcs12->idt_vectoring_info_field &
4235 VECTORING_INFO_VALID_MASK))
Nadav Har'Elb6f12502011-05-25 23:13:06 +03004236 return 0;
4237 nested_vmx_vmexit(vcpu);
Nadav Har'Elb6f12502011-05-25 23:13:06 +03004238 vmcs12->vm_exit_reason = EXIT_REASON_EXTERNAL_INTERRUPT;
4239 vmcs12->vm_exit_intr_info = 0;
4240 /* fall through to normal code, but now in L1, not L2 */
4241 }
4242
Gleb Natapovc4282df2009-04-21 17:45:07 +03004243 return (vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
4244 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
4245 (GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS));
Gleb Natapov78646122009-03-23 12:12:11 +02004246}
4247
Izik Eiduscbc94022007-10-25 00:29:55 +02004248static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
4249{
4250 int ret;
4251 struct kvm_userspace_memory_region tss_mem = {
Sheng Yang6fe63972008-10-16 17:30:58 +08004252 .slot = TSS_PRIVATE_MEMSLOT,
Izik Eiduscbc94022007-10-25 00:29:55 +02004253 .guest_phys_addr = addr,
4254 .memory_size = PAGE_SIZE * 3,
4255 .flags = 0,
4256 };
4257
Alex Williamsonf82a8cf2012-12-10 10:33:21 -07004258 ret = kvm_set_memory_region(kvm, &tss_mem, false);
Izik Eiduscbc94022007-10-25 00:29:55 +02004259 if (ret)
4260 return ret;
Zhang Xiantaobfc6d222007-12-14 10:20:16 +08004261 kvm->arch.tss_addr = addr;
Gleb Natapov93ea5382011-02-21 12:07:59 +02004262 if (!init_rmode_tss(kvm))
4263 return -ENOMEM;
4264
Izik Eiduscbc94022007-10-25 00:29:55 +02004265 return 0;
4266}
4267
Avi Kivity6aa8b732006-12-10 02:21:36 -08004268static int handle_rmode_exception(struct kvm_vcpu *vcpu,
4269 int vec, u32 err_code)
4270{
Nitin A Kambleb3f37702007-05-17 15:50:34 +03004271 /*
4272 * Instruction with address size override prefix opcode 0x67
4273 * Cause the #SS fault with 0 error code in VM86 mode.
4274 */
4275 if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0)
Andre Przywara51d8b662010-12-21 11:12:02 +01004276 if (emulate_instruction(vcpu, 0) == EMULATE_DONE)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004277 return 1;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004278 /*
4279 * Forward all other exceptions that are valid in real mode.
4280 * FIXME: Breaks guest debugging in real mode, needs to be fixed with
4281 * the required debugging infrastructure rework.
4282 */
4283 switch (vec) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004284 case DB_VECTOR:
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004285 if (vcpu->guest_debug &
4286 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
4287 return 0;
4288 kvm_queue_exception(vcpu, vec);
4289 return 1;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004290 case BP_VECTOR:
Jan Kiszkac573cd22010-02-23 17:47:53 +01004291 /*
4292 * Update instruction length as we may reinject the exception
4293 * from user space while in guest debugging mode.
4294 */
4295 to_vmx(vcpu)->vcpu.arch.event_exit_inst_len =
4296 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004297 if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
4298 return 0;
4299 /* fall through */
4300 case DE_VECTOR:
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004301 case OF_VECTOR:
4302 case BR_VECTOR:
4303 case UD_VECTOR:
4304 case DF_VECTOR:
4305 case SS_VECTOR:
4306 case GP_VECTOR:
4307 case MF_VECTOR:
4308 kvm_queue_exception(vcpu, vec);
4309 return 1;
4310 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004311 return 0;
4312}
4313
Andi Kleena0861c02009-06-08 17:37:09 +08004314/*
4315 * Trigger machine check on the host. We assume all the MSRs are already set up
4316 * by the CPU and that we still run on the same CPU as the MCE occurred on.
4317 * We pass a fake environment to the machine check handler because we want
4318 * the guest to be always treated like user space, no matter what context
4319 * it used internally.
4320 */
4321static void kvm_machine_check(void)
4322{
4323#if defined(CONFIG_X86_MCE) && defined(CONFIG_X86_64)
4324 struct pt_regs regs = {
4325 .cs = 3, /* Fake ring 3 no matter what the guest ran on */
4326 .flags = X86_EFLAGS_IF,
4327 };
4328
4329 do_machine_check(&regs, 0);
4330#endif
4331}
4332
Avi Kivity851ba692009-08-24 11:10:17 +03004333static int handle_machine_check(struct kvm_vcpu *vcpu)
Andi Kleena0861c02009-06-08 17:37:09 +08004334{
4335 /* already handled by vcpu_run */
4336 return 1;
4337}
4338
Avi Kivity851ba692009-08-24 11:10:17 +03004339static int handle_exception(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004340{
Avi Kivity1155f762007-11-22 11:30:47 +02004341 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03004342 struct kvm_run *kvm_run = vcpu->run;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004343 u32 intr_info, ex_no, error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004344 unsigned long cr2, rip, dr6;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004345 u32 vect_info;
4346 enum emulation_result er;
4347
Avi Kivity1155f762007-11-22 11:30:47 +02004348 vect_info = vmx->idt_vectoring_info;
Avi Kivity88786472011-03-07 17:39:45 +02004349 intr_info = vmx->exit_intr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004350
Andi Kleena0861c02009-06-08 17:37:09 +08004351 if (is_machine_check(intr_info))
Avi Kivity851ba692009-08-24 11:10:17 +03004352 return handle_machine_check(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08004353
Jan Kiszkae4a41882008-09-26 09:30:46 +02004354 if ((intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR)
Avi Kivity1b6269d2007-10-09 12:12:19 +02004355 return 1; /* already handled by vmx_vcpu_run() */
Anthony Liguori2ab455c2007-04-27 09:29:49 +03004356
4357 if (is_no_device(intr_info)) {
Avi Kivity5fd86fc2007-05-02 20:40:00 +03004358 vmx_fpu_activate(vcpu);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03004359 return 1;
4360 }
4361
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05004362 if (is_invalid_opcode(intr_info)) {
Andre Przywara51d8b662010-12-21 11:12:02 +01004363 er = emulate_instruction(vcpu, EMULTYPE_TRAP_UD);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05004364 if (er != EMULATE_DONE)
Avi Kivity7ee5d9402007-11-25 15:22:50 +02004365 kvm_queue_exception(vcpu, UD_VECTOR);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05004366 return 1;
4367 }
4368
Avi Kivity6aa8b732006-12-10 02:21:36 -08004369 error_code = 0;
Ryan Harper2e113842008-02-11 10:26:38 -06004370 if (intr_info & INTR_INFO_DELIVER_CODE_MASK)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004371 error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004372
4373 /*
4374 * The #PF with PFEC.RSVD = 1 indicates the guest is accessing
4375 * MMIO, it is better to report an internal error.
4376 * See the comments in vmx_handle_exit.
4377 */
4378 if ((vect_info & VECTORING_INFO_VALID_MASK) &&
4379 !(is_page_fault(intr_info) && !(error_code & PFERR_RSVD_MASK))) {
4380 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
4381 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_SIMUL_EX;
4382 vcpu->run->internal.ndata = 2;
4383 vcpu->run->internal.data[0] = vect_info;
4384 vcpu->run->internal.data[1] = intr_info;
4385 return 0;
4386 }
4387
Avi Kivity6aa8b732006-12-10 02:21:36 -08004388 if (is_page_fault(intr_info)) {
Sheng Yang14394422008-04-28 12:24:45 +08004389 /* EPT won't cause page fault directly */
Julia Lawallcf3ace72011-08-02 12:34:57 +02004390 BUG_ON(enable_ept);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004391 cr2 = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004392 trace_kvm_page_fault(cr2, error_code);
4393
Gleb Natapov3298b752009-05-11 13:35:46 +03004394 if (kvm_event_needs_reinjection(vcpu))
Avi Kivity577bdc42008-07-19 08:57:05 +03004395 kvm_mmu_unprotect_page_virt(vcpu, cr2);
Andre Przywaradc25e892010-12-21 11:12:07 +01004396 return kvm_mmu_page_fault(vcpu, cr2, error_code, NULL, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004397 }
4398
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004399 if (vmx->rmode.vm86_active &&
Avi Kivity6aa8b732006-12-10 02:21:36 -08004400 handle_rmode_exception(vcpu, intr_info & INTR_INFO_VECTOR_MASK,
Avi Kivity72d6e5a2007-06-05 16:15:51 +03004401 error_code)) {
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004402 if (vcpu->arch.halt_request) {
4403 vcpu->arch.halt_request = 0;
Avi Kivity72d6e5a2007-06-05 16:15:51 +03004404 return kvm_emulate_halt(vcpu);
4405 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004406 return 1;
Avi Kivity72d6e5a2007-06-05 16:15:51 +03004407 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004408
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004409 ex_no = intr_info & INTR_INFO_VECTOR_MASK;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004410 switch (ex_no) {
4411 case DB_VECTOR:
4412 dr6 = vmcs_readl(EXIT_QUALIFICATION);
4413 if (!(vcpu->guest_debug &
4414 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))) {
4415 vcpu->arch.dr6 = dr6 | DR6_FIXED_1;
4416 kvm_queue_exception(vcpu, DB_VECTOR);
4417 return 1;
4418 }
4419 kvm_run->debug.arch.dr6 = dr6 | DR6_FIXED_1;
4420 kvm_run->debug.arch.dr7 = vmcs_readl(GUEST_DR7);
4421 /* fall through */
4422 case BP_VECTOR:
Jan Kiszkac573cd22010-02-23 17:47:53 +01004423 /*
4424 * Update instruction length as we may reinject #BP from
4425 * user space while in guest debugging mode. Reading it for
4426 * #DB as well causes no harm, it is not used in that case.
4427 */
4428 vmx->vcpu.arch.event_exit_inst_len =
4429 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004430 kvm_run->exit_reason = KVM_EXIT_DEBUG;
Avi Kivity0a434bb2011-04-28 15:59:33 +03004431 rip = kvm_rip_read(vcpu);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004432 kvm_run->debug.arch.pc = vmcs_readl(GUEST_CS_BASE) + rip;
4433 kvm_run->debug.arch.exception = ex_no;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004434 break;
4435 default:
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004436 kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
4437 kvm_run->ex.exception = ex_no;
4438 kvm_run->ex.error_code = error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004439 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004440 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004441 return 0;
4442}
4443
Avi Kivity851ba692009-08-24 11:10:17 +03004444static int handle_external_interrupt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004445{
Avi Kivity1165f5f2007-04-19 17:27:43 +03004446 ++vcpu->stat.irq_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004447 return 1;
4448}
4449
Avi Kivity851ba692009-08-24 11:10:17 +03004450static int handle_triple_fault(struct kvm_vcpu *vcpu)
Avi Kivity988ad742007-02-12 00:54:36 -08004451{
Avi Kivity851ba692009-08-24 11:10:17 +03004452 vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
Avi Kivity988ad742007-02-12 00:54:36 -08004453 return 0;
4454}
Avi Kivity6aa8b732006-12-10 02:21:36 -08004455
Avi Kivity851ba692009-08-24 11:10:17 +03004456static int handle_io(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004457{
He, Qingbfdaab02007-09-12 14:18:28 +08004458 unsigned long exit_qualification;
Jan Kiszka34c33d12009-02-08 13:28:15 +01004459 int size, in, string;
Avi Kivity039576c2007-03-20 12:46:50 +02004460 unsigned port;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004461
He, Qingbfdaab02007-09-12 14:18:28 +08004462 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity039576c2007-03-20 12:46:50 +02004463 string = (exit_qualification & 16) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03004464 in = (exit_qualification & 8) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03004465
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004466 ++vcpu->stat.io_exits;
4467
4468 if (string || in)
Andre Przywara51d8b662010-12-21 11:12:02 +01004469 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004470
4471 port = exit_qualification >> 16;
4472 size = (exit_qualification & 7) + 1;
Guillaume Thouvenine93f36b2008-10-28 10:51:30 +01004473 skip_emulated_instruction(vcpu);
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004474
4475 return kvm_fast_pio_out(vcpu, size, port);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004476}
4477
Ingo Molnar102d8322007-02-19 14:37:47 +02004478static void
4479vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
4480{
4481 /*
4482 * Patch in the VMCALL instruction:
4483 */
4484 hypercall[0] = 0x0f;
4485 hypercall[1] = 0x01;
4486 hypercall[2] = 0xc1;
Ingo Molnar102d8322007-02-19 14:37:47 +02004487}
4488
Guo Chao0fa06072012-06-28 15:16:19 +08004489/* called to set cr0 as appropriate for a mov-to-cr0 exit. */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004490static int handle_set_cr0(struct kvm_vcpu *vcpu, unsigned long val)
4491{
4492 if (to_vmx(vcpu)->nested.vmxon &&
4493 ((val & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON))
4494 return 1;
4495
4496 if (is_guest_mode(vcpu)) {
4497 /*
4498 * We get here when L2 changed cr0 in a way that did not change
4499 * any of L1's shadowed bits (see nested_vmx_exit_handled_cr),
4500 * but did change L0 shadowed bits. This can currently happen
4501 * with the TS bit: L0 may want to leave TS on (for lazy fpu
4502 * loading) while pretending to allow the guest to change it.
4503 */
4504 if (kvm_set_cr0(vcpu, (val & vcpu->arch.cr0_guest_owned_bits) |
4505 (vcpu->arch.cr0 & ~vcpu->arch.cr0_guest_owned_bits)))
4506 return 1;
4507 vmcs_writel(CR0_READ_SHADOW, val);
4508 return 0;
4509 } else
4510 return kvm_set_cr0(vcpu, val);
4511}
4512
4513static int handle_set_cr4(struct kvm_vcpu *vcpu, unsigned long val)
4514{
4515 if (is_guest_mode(vcpu)) {
4516 if (kvm_set_cr4(vcpu, (val & vcpu->arch.cr4_guest_owned_bits) |
4517 (vcpu->arch.cr4 & ~vcpu->arch.cr4_guest_owned_bits)))
4518 return 1;
4519 vmcs_writel(CR4_READ_SHADOW, val);
4520 return 0;
4521 } else
4522 return kvm_set_cr4(vcpu, val);
4523}
4524
4525/* called to set cr0 as approriate for clts instruction exit. */
4526static void handle_clts(struct kvm_vcpu *vcpu)
4527{
4528 if (is_guest_mode(vcpu)) {
4529 /*
4530 * We get here when L2 did CLTS, and L1 didn't shadow CR0.TS
4531 * but we did (!fpu_active). We need to keep GUEST_CR0.TS on,
4532 * just pretend it's off (also in arch.cr0 for fpu_activate).
4533 */
4534 vmcs_writel(CR0_READ_SHADOW,
4535 vmcs_readl(CR0_READ_SHADOW) & ~X86_CR0_TS);
4536 vcpu->arch.cr0 &= ~X86_CR0_TS;
4537 } else
4538 vmx_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~X86_CR0_TS));
4539}
4540
Avi Kivity851ba692009-08-24 11:10:17 +03004541static int handle_cr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004542{
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004543 unsigned long exit_qualification, val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004544 int cr;
4545 int reg;
Avi Kivity49a9b072010-06-10 17:02:14 +03004546 int err;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004547
He, Qingbfdaab02007-09-12 14:18:28 +08004548 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004549 cr = exit_qualification & 15;
4550 reg = (exit_qualification >> 8) & 15;
4551 switch ((exit_qualification >> 4) & 3) {
4552 case 0: /* mov to cr */
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004553 val = kvm_register_read(vcpu, reg);
4554 trace_kvm_cr_write(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004555 switch (cr) {
4556 case 0:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004557 err = handle_set_cr0(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01004558 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004559 return 1;
4560 case 3:
Avi Kivity23902182010-06-10 17:02:16 +03004561 err = kvm_set_cr3(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01004562 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004563 return 1;
4564 case 4:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004565 err = handle_set_cr4(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01004566 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004567 return 1;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03004568 case 8: {
4569 u8 cr8_prev = kvm_get_cr8(vcpu);
4570 u8 cr8 = kvm_register_read(vcpu, reg);
Andre Przywaraeea1cff2010-12-21 11:12:00 +01004571 err = kvm_set_cr8(vcpu, cr8);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01004572 kvm_complete_insn_gp(vcpu, err);
Gleb Natapov0a5fff192009-04-21 17:45:06 +03004573 if (irqchip_in_kernel(vcpu->kvm))
4574 return 1;
4575 if (cr8_prev <= cr8)
4576 return 1;
Avi Kivity851ba692009-08-24 11:10:17 +03004577 vcpu->run->exit_reason = KVM_EXIT_SET_TPR;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03004578 return 0;
4579 }
Peter Senna Tschudin4b8073e2012-09-18 18:36:14 +02004580 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004581 break;
Anthony Liguori25c4c272007-04-27 09:29:21 +03004582 case 2: /* clts */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004583 handle_clts(vcpu);
Avi Kivity4d4ec082009-12-29 18:07:30 +02004584 trace_kvm_cr_write(0, kvm_read_cr0(vcpu));
Anthony Liguori25c4c272007-04-27 09:29:21 +03004585 skip_emulated_instruction(vcpu);
Avi Kivity6b52d182010-01-21 15:31:47 +02004586 vmx_fpu_activate(vcpu);
Anthony Liguori25c4c272007-04-27 09:29:21 +03004587 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004588 case 1: /*mov from cr*/
4589 switch (cr) {
4590 case 3:
Avi Kivity9f8fe502010-12-05 17:30:00 +02004591 val = kvm_read_cr3(vcpu);
4592 kvm_register_write(vcpu, reg, val);
4593 trace_kvm_cr_read(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004594 skip_emulated_instruction(vcpu);
4595 return 1;
4596 case 8:
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004597 val = kvm_get_cr8(vcpu);
4598 kvm_register_write(vcpu, reg, val);
4599 trace_kvm_cr_read(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004600 skip_emulated_instruction(vcpu);
4601 return 1;
4602 }
4603 break;
4604 case 3: /* lmsw */
Avi Kivitya1f83a72009-12-29 17:33:58 +02004605 val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
Avi Kivity4d4ec082009-12-29 18:07:30 +02004606 trace_kvm_cr_write(0, (kvm_read_cr0(vcpu) & ~0xful) | val);
Avi Kivitya1f83a72009-12-29 17:33:58 +02004607 kvm_lmsw(vcpu, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004608
4609 skip_emulated_instruction(vcpu);
4610 return 1;
4611 default:
4612 break;
4613 }
Avi Kivity851ba692009-08-24 11:10:17 +03004614 vcpu->run->exit_reason = 0;
Christoffer Dalla737f252012-06-03 21:17:48 +03004615 vcpu_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
Avi Kivity6aa8b732006-12-10 02:21:36 -08004616 (int)(exit_qualification >> 4) & 3, cr);
4617 return 0;
4618}
4619
Avi Kivity851ba692009-08-24 11:10:17 +03004620static int handle_dr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004621{
He, Qingbfdaab02007-09-12 14:18:28 +08004622 unsigned long exit_qualification;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004623 int dr, reg;
4624
Jan Kiszkaf2483412010-01-20 18:20:20 +01004625 /* Do not handle if the CPL > 0, will trigger GP on re-entry */
Avi Kivity0a79b002009-09-01 12:03:25 +03004626 if (!kvm_require_cpl(vcpu, 0))
4627 return 1;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004628 dr = vmcs_readl(GUEST_DR7);
4629 if (dr & DR7_GD) {
4630 /*
4631 * As the vm-exit takes precedence over the debug trap, we
4632 * need to emulate the latter, either for the host or the
4633 * guest debugging itself.
4634 */
4635 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
Avi Kivity851ba692009-08-24 11:10:17 +03004636 vcpu->run->debug.arch.dr6 = vcpu->arch.dr6;
4637 vcpu->run->debug.arch.dr7 = dr;
4638 vcpu->run->debug.arch.pc =
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004639 vmcs_readl(GUEST_CS_BASE) +
4640 vmcs_readl(GUEST_RIP);
Avi Kivity851ba692009-08-24 11:10:17 +03004641 vcpu->run->debug.arch.exception = DB_VECTOR;
4642 vcpu->run->exit_reason = KVM_EXIT_DEBUG;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004643 return 0;
4644 } else {
4645 vcpu->arch.dr7 &= ~DR7_GD;
4646 vcpu->arch.dr6 |= DR6_BD;
4647 vmcs_writel(GUEST_DR7, vcpu->arch.dr7);
4648 kvm_queue_exception(vcpu, DB_VECTOR);
4649 return 1;
4650 }
4651 }
4652
He, Qingbfdaab02007-09-12 14:18:28 +08004653 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004654 dr = exit_qualification & DEBUG_REG_ACCESS_NUM;
4655 reg = DEBUG_REG_ACCESS_REG(exit_qualification);
4656 if (exit_qualification & TYPE_MOV_FROM_DR) {
Gleb Natapov020df072010-04-13 10:05:23 +03004657 unsigned long val;
4658 if (!kvm_get_dr(vcpu, dr, &val))
4659 kvm_register_write(vcpu, reg, val);
4660 } else
4661 kvm_set_dr(vcpu, dr, vcpu->arch.regs[reg]);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004662 skip_emulated_instruction(vcpu);
4663 return 1;
4664}
4665
Gleb Natapov020df072010-04-13 10:05:23 +03004666static void vmx_set_dr7(struct kvm_vcpu *vcpu, unsigned long val)
4667{
4668 vmcs_writel(GUEST_DR7, val);
4669}
4670
Avi Kivity851ba692009-08-24 11:10:17 +03004671static int handle_cpuid(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004672{
Avi Kivity06465c52007-02-28 20:46:53 +02004673 kvm_emulate_cpuid(vcpu);
4674 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004675}
4676
Avi Kivity851ba692009-08-24 11:10:17 +03004677static int handle_rdmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004678{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004679 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
Avi Kivity6aa8b732006-12-10 02:21:36 -08004680 u64 data;
4681
4682 if (vmx_get_msr(vcpu, ecx, &data)) {
Avi Kivity59200272010-01-25 19:47:02 +02004683 trace_kvm_msr_read_ex(ecx);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02004684 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004685 return 1;
4686 }
4687
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004688 trace_kvm_msr_read(ecx, data);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04004689
Avi Kivity6aa8b732006-12-10 02:21:36 -08004690 /* FIXME: handling of bits 32:63 of rax, rdx */
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004691 vcpu->arch.regs[VCPU_REGS_RAX] = data & -1u;
4692 vcpu->arch.regs[VCPU_REGS_RDX] = (data >> 32) & -1u;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004693 skip_emulated_instruction(vcpu);
4694 return 1;
4695}
4696
Avi Kivity851ba692009-08-24 11:10:17 +03004697static int handle_wrmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004698{
Will Auld8fe8ab42012-11-29 12:42:12 -08004699 struct msr_data msr;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004700 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
4701 u64 data = (vcpu->arch.regs[VCPU_REGS_RAX] & -1u)
4702 | ((u64)(vcpu->arch.regs[VCPU_REGS_RDX] & -1u) << 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004703
Will Auld8fe8ab42012-11-29 12:42:12 -08004704 msr.data = data;
4705 msr.index = ecx;
4706 msr.host_initiated = false;
4707 if (vmx_set_msr(vcpu, &msr) != 0) {
Avi Kivity59200272010-01-25 19:47:02 +02004708 trace_kvm_msr_write_ex(ecx, data);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02004709 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004710 return 1;
4711 }
4712
Avi Kivity59200272010-01-25 19:47:02 +02004713 trace_kvm_msr_write(ecx, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004714 skip_emulated_instruction(vcpu);
4715 return 1;
4716}
4717
Avi Kivity851ba692009-08-24 11:10:17 +03004718static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08004719{
Avi Kivity3842d132010-07-27 12:30:24 +03004720 kvm_make_request(KVM_REQ_EVENT, vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08004721 return 1;
4722}
4723
Avi Kivity851ba692009-08-24 11:10:17 +03004724static int handle_interrupt_window(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004725{
Eddie Dong85f455f2007-07-06 12:20:49 +03004726 u32 cpu_based_vm_exec_control;
4727
4728 /* clear pending irq */
4729 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
4730 cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
4731 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04004732
Avi Kivity3842d132010-07-27 12:30:24 +03004733 kvm_make_request(KVM_REQ_EVENT, vcpu);
4734
Jan Kiszkaa26bf122008-09-26 09:30:45 +02004735 ++vcpu->stat.irq_window_exits;
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04004736
Dor Laorc1150d82007-01-05 16:36:24 -08004737 /*
4738 * If the user space waits to inject interrupts, exit as soon as
4739 * possible
4740 */
Gleb Natapov80618232009-04-21 17:44:56 +03004741 if (!irqchip_in_kernel(vcpu->kvm) &&
Avi Kivity851ba692009-08-24 11:10:17 +03004742 vcpu->run->request_interrupt_window &&
Gleb Natapov80618232009-04-21 17:44:56 +03004743 !kvm_cpu_has_interrupt(vcpu)) {
Avi Kivity851ba692009-08-24 11:10:17 +03004744 vcpu->run->exit_reason = KVM_EXIT_IRQ_WINDOW_OPEN;
Dor Laorc1150d82007-01-05 16:36:24 -08004745 return 0;
4746 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004747 return 1;
4748}
4749
Avi Kivity851ba692009-08-24 11:10:17 +03004750static int handle_halt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004751{
4752 skip_emulated_instruction(vcpu);
Avi Kivityd3bef152007-06-05 15:53:05 +03004753 return kvm_emulate_halt(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004754}
4755
Avi Kivity851ba692009-08-24 11:10:17 +03004756static int handle_vmcall(struct kvm_vcpu *vcpu)
Ingo Molnarc21415e2007-02-19 14:37:47 +02004757{
Dor Laor510043d2007-02-19 18:25:43 +02004758 skip_emulated_instruction(vcpu);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05004759 kvm_emulate_hypercall(vcpu);
4760 return 1;
Ingo Molnarc21415e2007-02-19 14:37:47 +02004761}
4762
Gleb Natapovec25d5e2010-11-01 15:35:01 +02004763static int handle_invd(struct kvm_vcpu *vcpu)
4764{
Andre Przywara51d8b662010-12-21 11:12:02 +01004765 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovec25d5e2010-11-01 15:35:01 +02004766}
4767
Avi Kivity851ba692009-08-24 11:10:17 +03004768static int handle_invlpg(struct kvm_vcpu *vcpu)
Marcelo Tosattia7052892008-09-23 13:18:35 -03004769{
Sheng Yangf9c617f2009-03-25 10:08:52 +08004770 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosattia7052892008-09-23 13:18:35 -03004771
4772 kvm_mmu_invlpg(vcpu, exit_qualification);
4773 skip_emulated_instruction(vcpu);
4774 return 1;
4775}
4776
Avi Kivityfee84b02011-11-10 14:57:25 +02004777static int handle_rdpmc(struct kvm_vcpu *vcpu)
4778{
4779 int err;
4780
4781 err = kvm_rdpmc(vcpu);
4782 kvm_complete_insn_gp(vcpu, err);
4783
4784 return 1;
4785}
4786
Avi Kivity851ba692009-08-24 11:10:17 +03004787static int handle_wbinvd(struct kvm_vcpu *vcpu)
Eddie Donge5edaa02007-11-11 12:28:35 +02004788{
4789 skip_emulated_instruction(vcpu);
Sheng Yangf5f48ee2010-06-30 12:25:15 +08004790 kvm_emulate_wbinvd(vcpu);
Eddie Donge5edaa02007-11-11 12:28:35 +02004791 return 1;
4792}
4793
Dexuan Cui2acf9232010-06-10 11:27:12 +08004794static int handle_xsetbv(struct kvm_vcpu *vcpu)
4795{
4796 u64 new_bv = kvm_read_edx_eax(vcpu);
4797 u32 index = kvm_register_read(vcpu, VCPU_REGS_RCX);
4798
4799 if (kvm_set_xcr(vcpu, index, new_bv) == 0)
4800 skip_emulated_instruction(vcpu);
4801 return 1;
4802}
4803
Avi Kivity851ba692009-08-24 11:10:17 +03004804static int handle_apic_access(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08004805{
Kevin Tian58fbbf262011-08-30 13:56:17 +03004806 if (likely(fasteoi)) {
4807 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
4808 int access_type, offset;
4809
4810 access_type = exit_qualification & APIC_ACCESS_TYPE;
4811 offset = exit_qualification & APIC_ACCESS_OFFSET;
4812 /*
4813 * Sane guest uses MOV to write EOI, with written value
4814 * not cared. So make a short-circuit here by avoiding
4815 * heavy instruction emulation.
4816 */
4817 if ((access_type == TYPE_LINEAR_APIC_INST_WRITE) &&
4818 (offset == APIC_EOI)) {
4819 kvm_lapic_set_eoi(vcpu);
4820 skip_emulated_instruction(vcpu);
4821 return 1;
4822 }
4823 }
Andre Przywara51d8b662010-12-21 11:12:02 +01004824 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Sheng Yangf78e0e22007-10-29 09:40:42 +08004825}
4826
Avi Kivity851ba692009-08-24 11:10:17 +03004827static int handle_task_switch(struct kvm_vcpu *vcpu)
Izik Eidus37817f22008-03-24 23:14:53 +02004828{
Jan Kiszka60637aa2008-09-26 09:30:47 +02004829 struct vcpu_vmx *vmx = to_vmx(vcpu);
Izik Eidus37817f22008-03-24 23:14:53 +02004830 unsigned long exit_qualification;
Jan Kiszkae269fb22010-04-14 15:51:09 +02004831 bool has_error_code = false;
4832 u32 error_code = 0;
Izik Eidus37817f22008-03-24 23:14:53 +02004833 u16 tss_selector;
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01004834 int reason, type, idt_v, idt_index;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03004835
4836 idt_v = (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK);
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01004837 idt_index = (vmx->idt_vectoring_info & VECTORING_INFO_VECTOR_MASK);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03004838 type = (vmx->idt_vectoring_info & VECTORING_INFO_TYPE_MASK);
Izik Eidus37817f22008-03-24 23:14:53 +02004839
4840 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
4841
4842 reason = (u32)exit_qualification >> 30;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03004843 if (reason == TASK_SWITCH_GATE && idt_v) {
4844 switch (type) {
4845 case INTR_TYPE_NMI_INTR:
4846 vcpu->arch.nmi_injected = false;
Avi Kivity654f06f2011-03-23 15:02:47 +02004847 vmx_set_nmi_mask(vcpu, true);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03004848 break;
4849 case INTR_TYPE_EXT_INTR:
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004850 case INTR_TYPE_SOFT_INTR:
Gleb Natapov64a7ec02009-03-30 16:03:29 +03004851 kvm_clear_interrupt_queue(vcpu);
4852 break;
4853 case INTR_TYPE_HARD_EXCEPTION:
Jan Kiszkae269fb22010-04-14 15:51:09 +02004854 if (vmx->idt_vectoring_info &
4855 VECTORING_INFO_DELIVER_CODE_MASK) {
4856 has_error_code = true;
4857 error_code =
4858 vmcs_read32(IDT_VECTORING_ERROR_CODE);
4859 }
4860 /* fall through */
Gleb Natapov64a7ec02009-03-30 16:03:29 +03004861 case INTR_TYPE_SOFT_EXCEPTION:
4862 kvm_clear_exception_queue(vcpu);
4863 break;
4864 default:
4865 break;
4866 }
Jan Kiszka60637aa2008-09-26 09:30:47 +02004867 }
Izik Eidus37817f22008-03-24 23:14:53 +02004868 tss_selector = exit_qualification;
4869
Gleb Natapov64a7ec02009-03-30 16:03:29 +03004870 if (!idt_v || (type != INTR_TYPE_HARD_EXCEPTION &&
4871 type != INTR_TYPE_EXT_INTR &&
4872 type != INTR_TYPE_NMI_INTR))
4873 skip_emulated_instruction(vcpu);
4874
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01004875 if (kvm_task_switch(vcpu, tss_selector,
4876 type == INTR_TYPE_SOFT_INTR ? idt_index : -1, reason,
4877 has_error_code, error_code) == EMULATE_FAIL) {
Gleb Natapovacb54512010-04-15 21:03:50 +03004878 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
4879 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
4880 vcpu->run->internal.ndata = 0;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004881 return 0;
Gleb Natapovacb54512010-04-15 21:03:50 +03004882 }
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004883
4884 /* clear all local breakpoint enable flags */
4885 vmcs_writel(GUEST_DR7, vmcs_readl(GUEST_DR7) & ~55);
4886
4887 /*
4888 * TODO: What about debug traps on tss switch?
4889 * Are we supposed to inject them and update dr6?
4890 */
4891
4892 return 1;
Izik Eidus37817f22008-03-24 23:14:53 +02004893}
4894
Avi Kivity851ba692009-08-24 11:10:17 +03004895static int handle_ept_violation(struct kvm_vcpu *vcpu)
Sheng Yang14394422008-04-28 12:24:45 +08004896{
Sheng Yangf9c617f2009-03-25 10:08:52 +08004897 unsigned long exit_qualification;
Sheng Yang14394422008-04-28 12:24:45 +08004898 gpa_t gpa;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08004899 u32 error_code;
Sheng Yang14394422008-04-28 12:24:45 +08004900 int gla_validity;
Sheng Yang14394422008-04-28 12:24:45 +08004901
Sheng Yangf9c617f2009-03-25 10:08:52 +08004902 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Sheng Yang14394422008-04-28 12:24:45 +08004903
Sheng Yang14394422008-04-28 12:24:45 +08004904 gla_validity = (exit_qualification >> 7) & 0x3;
4905 if (gla_validity != 0x3 && gla_validity != 0x1 && gla_validity != 0) {
4906 printk(KERN_ERR "EPT: Handling EPT violation failed!\n");
4907 printk(KERN_ERR "EPT: GPA: 0x%lx, GVA: 0x%lx\n",
4908 (long unsigned int)vmcs_read64(GUEST_PHYSICAL_ADDRESS),
Sheng Yangf9c617f2009-03-25 10:08:52 +08004909 vmcs_readl(GUEST_LINEAR_ADDRESS));
Sheng Yang14394422008-04-28 12:24:45 +08004910 printk(KERN_ERR "EPT: Exit qualification is 0x%lx\n",
4911 (long unsigned int)exit_qualification);
Avi Kivity851ba692009-08-24 11:10:17 +03004912 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
4913 vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_VIOLATION;
Avi Kivity596ae892009-06-03 14:12:10 +03004914 return 0;
Sheng Yang14394422008-04-28 12:24:45 +08004915 }
4916
4917 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004918 trace_kvm_page_fault(gpa, exit_qualification);
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08004919
4920 /* It is a write fault? */
4921 error_code = exit_qualification & (1U << 1);
4922 /* ept page table is present? */
4923 error_code |= (exit_qualification >> 3) & 0x1;
4924
4925 return kvm_mmu_page_fault(vcpu, gpa, error_code, NULL, 0);
Sheng Yang14394422008-04-28 12:24:45 +08004926}
4927
Marcelo Tosatti68f89402009-06-11 12:07:43 -03004928static u64 ept_rsvd_mask(u64 spte, int level)
4929{
4930 int i;
4931 u64 mask = 0;
4932
4933 for (i = 51; i > boot_cpu_data.x86_phys_bits; i--)
4934 mask |= (1ULL << i);
4935
4936 if (level > 2)
4937 /* bits 7:3 reserved */
4938 mask |= 0xf8;
4939 else if (level == 2) {
4940 if (spte & (1ULL << 7))
4941 /* 2MB ref, bits 20:12 reserved */
4942 mask |= 0x1ff000;
4943 else
4944 /* bits 6:3 reserved */
4945 mask |= 0x78;
4946 }
4947
4948 return mask;
4949}
4950
4951static void ept_misconfig_inspect_spte(struct kvm_vcpu *vcpu, u64 spte,
4952 int level)
4953{
4954 printk(KERN_ERR "%s: spte 0x%llx level %d\n", __func__, spte, level);
4955
4956 /* 010b (write-only) */
4957 WARN_ON((spte & 0x7) == 0x2);
4958
4959 /* 110b (write/execute) */
4960 WARN_ON((spte & 0x7) == 0x6);
4961
4962 /* 100b (execute-only) and value not supported by logical processor */
4963 if (!cpu_has_vmx_ept_execute_only())
4964 WARN_ON((spte & 0x7) == 0x4);
4965
4966 /* not 000b */
4967 if ((spte & 0x7)) {
4968 u64 rsvd_bits = spte & ept_rsvd_mask(spte, level);
4969
4970 if (rsvd_bits != 0) {
4971 printk(KERN_ERR "%s: rsvd_bits = 0x%llx\n",
4972 __func__, rsvd_bits);
4973 WARN_ON(1);
4974 }
4975
4976 if (level == 1 || (level == 2 && (spte & (1ULL << 7)))) {
4977 u64 ept_mem_type = (spte & 0x38) >> 3;
4978
4979 if (ept_mem_type == 2 || ept_mem_type == 3 ||
4980 ept_mem_type == 7) {
4981 printk(KERN_ERR "%s: ept_mem_type=0x%llx\n",
4982 __func__, ept_mem_type);
4983 WARN_ON(1);
4984 }
4985 }
4986 }
4987}
4988
Avi Kivity851ba692009-08-24 11:10:17 +03004989static int handle_ept_misconfig(struct kvm_vcpu *vcpu)
Marcelo Tosatti68f89402009-06-11 12:07:43 -03004990{
4991 u64 sptes[4];
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004992 int nr_sptes, i, ret;
Marcelo Tosatti68f89402009-06-11 12:07:43 -03004993 gpa_t gpa;
4994
4995 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
4996
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004997 ret = handle_mmio_page_fault_common(vcpu, gpa, true);
4998 if (likely(ret == 1))
4999 return x86_emulate_instruction(vcpu, gpa, 0, NULL, 0) ==
5000 EMULATE_DONE;
5001 if (unlikely(!ret))
5002 return 1;
5003
5004 /* It is the real ept misconfig */
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005005 printk(KERN_ERR "EPT: Misconfiguration.\n");
5006 printk(KERN_ERR "EPT: GPA: 0x%llx\n", gpa);
5007
5008 nr_sptes = kvm_mmu_get_spte_hierarchy(vcpu, gpa, sptes);
5009
5010 for (i = PT64_ROOT_LEVEL; i > PT64_ROOT_LEVEL - nr_sptes; --i)
5011 ept_misconfig_inspect_spte(vcpu, sptes[i-1], i);
5012
Avi Kivity851ba692009-08-24 11:10:17 +03005013 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
5014 vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_MISCONFIG;
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005015
5016 return 0;
5017}
5018
Avi Kivity851ba692009-08-24 11:10:17 +03005019static int handle_nmi_window(struct kvm_vcpu *vcpu)
Sheng Yangf08864b2008-05-15 18:23:25 +08005020{
5021 u32 cpu_based_vm_exec_control;
5022
5023 /* clear pending NMI */
5024 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5025 cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
5026 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
5027 ++vcpu->stat.nmi_window_exits;
Avi Kivity3842d132010-07-27 12:30:24 +03005028 kvm_make_request(KVM_REQ_EVENT, vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08005029
5030 return 1;
5031}
5032
Mohammed Gamal80ced182009-09-01 12:48:18 +02005033static int handle_invalid_guest_state(struct kvm_vcpu *vcpu)
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005034{
Avi Kivity8b3079a2009-01-05 12:10:54 +02005035 struct vcpu_vmx *vmx = to_vmx(vcpu);
5036 enum emulation_result err = EMULATE_DONE;
Mohammed Gamal80ced182009-09-01 12:48:18 +02005037 int ret = 1;
Avi Kivity49e9d552010-09-19 14:34:08 +02005038 u32 cpu_exec_ctrl;
5039 bool intr_window_requested;
Avi Kivityb8405c12012-06-07 17:08:48 +03005040 unsigned count = 130;
Avi Kivity49e9d552010-09-19 14:34:08 +02005041
5042 cpu_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5043 intr_window_requested = cpu_exec_ctrl & CPU_BASED_VIRTUAL_INTR_PENDING;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005044
Avi Kivityb8405c12012-06-07 17:08:48 +03005045 while (!guest_state_valid(vcpu) && count-- != 0) {
Avi Kivitybdea48e2012-06-10 18:07:57 +03005046 if (intr_window_requested && vmx_interrupt_allowed(vcpu))
Avi Kivity49e9d552010-09-19 14:34:08 +02005047 return handle_interrupt_window(&vmx->vcpu);
5048
Avi Kivityde87dcd2012-06-12 20:21:38 +03005049 if (test_bit(KVM_REQ_EVENT, &vcpu->requests))
5050 return 1;
5051
Andre Przywara51d8b662010-12-21 11:12:02 +01005052 err = emulate_instruction(vcpu, 0);
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005053
Mohammed Gamal80ced182009-09-01 12:48:18 +02005054 if (err == EMULATE_DO_MMIO) {
5055 ret = 0;
5056 goto out;
5057 }
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01005058
Avi Kivityde5f70e2012-06-12 20:22:28 +03005059 if (err != EMULATE_DONE) {
5060 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5061 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
5062 vcpu->run->internal.ndata = 0;
Gleb Natapov6d77dbf2010-05-10 11:16:56 +03005063 return 0;
Avi Kivityde5f70e2012-06-12 20:22:28 +03005064 }
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005065
5066 if (signal_pending(current))
Mohammed Gamal80ced182009-09-01 12:48:18 +02005067 goto out;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005068 if (need_resched())
5069 schedule();
5070 }
5071
Avi Kivity7c068e42012-06-10 18:09:27 +03005072 vmx->emulation_required = !guest_state_valid(vcpu);
Mohammed Gamal80ced182009-09-01 12:48:18 +02005073out:
5074 return ret;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005075}
5076
Avi Kivity6aa8b732006-12-10 02:21:36 -08005077/*
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005078 * Indicate a busy-waiting vcpu in spinlock. We do not enable the PAUSE
5079 * exiting, so only get here on cpu with PAUSE-Loop-Exiting.
5080 */
Marcelo Tosatti9fb41ba2009-10-12 19:37:31 -03005081static int handle_pause(struct kvm_vcpu *vcpu)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005082{
5083 skip_emulated_instruction(vcpu);
5084 kvm_vcpu_on_spin(vcpu);
5085
5086 return 1;
5087}
5088
Sheng Yang59708672009-12-15 13:29:54 +08005089static int handle_invalid_op(struct kvm_vcpu *vcpu)
5090{
5091 kvm_queue_exception(vcpu, UD_VECTOR);
5092 return 1;
5093}
5094
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005095/*
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03005096 * To run an L2 guest, we need a vmcs02 based on the L1-specified vmcs12.
5097 * We could reuse a single VMCS for all the L2 guests, but we also want the
5098 * option to allocate a separate vmcs02 for each separate loaded vmcs12 - this
5099 * allows keeping them loaded on the processor, and in the future will allow
5100 * optimizations where prepare_vmcs02 doesn't need to set all the fields on
5101 * every entry if they never change.
5102 * So we keep, in vmx->nested.vmcs02_pool, a cache of size VMCS02_POOL_SIZE
5103 * (>=0) with a vmcs02 for each recently loaded vmcs12s, most recent first.
5104 *
5105 * The following functions allocate and free a vmcs02 in this pool.
5106 */
5107
5108/* Get a VMCS from the pool to use as vmcs02 for the current vmcs12. */
5109static struct loaded_vmcs *nested_get_current_vmcs02(struct vcpu_vmx *vmx)
5110{
5111 struct vmcs02_list *item;
5112 list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
5113 if (item->vmptr == vmx->nested.current_vmptr) {
5114 list_move(&item->list, &vmx->nested.vmcs02_pool);
5115 return &item->vmcs02;
5116 }
5117
5118 if (vmx->nested.vmcs02_num >= max(VMCS02_POOL_SIZE, 1)) {
5119 /* Recycle the least recently used VMCS. */
5120 item = list_entry(vmx->nested.vmcs02_pool.prev,
5121 struct vmcs02_list, list);
5122 item->vmptr = vmx->nested.current_vmptr;
5123 list_move(&item->list, &vmx->nested.vmcs02_pool);
5124 return &item->vmcs02;
5125 }
5126
5127 /* Create a new VMCS */
5128 item = (struct vmcs02_list *)
5129 kmalloc(sizeof(struct vmcs02_list), GFP_KERNEL);
5130 if (!item)
5131 return NULL;
5132 item->vmcs02.vmcs = alloc_vmcs();
5133 if (!item->vmcs02.vmcs) {
5134 kfree(item);
5135 return NULL;
5136 }
5137 loaded_vmcs_init(&item->vmcs02);
5138 item->vmptr = vmx->nested.current_vmptr;
5139 list_add(&(item->list), &(vmx->nested.vmcs02_pool));
5140 vmx->nested.vmcs02_num++;
5141 return &item->vmcs02;
5142}
5143
5144/* Free and remove from pool a vmcs02 saved for a vmcs12 (if there is one) */
5145static void nested_free_vmcs02(struct vcpu_vmx *vmx, gpa_t vmptr)
5146{
5147 struct vmcs02_list *item;
5148 list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
5149 if (item->vmptr == vmptr) {
5150 free_loaded_vmcs(&item->vmcs02);
5151 list_del(&item->list);
5152 kfree(item);
5153 vmx->nested.vmcs02_num--;
5154 return;
5155 }
5156}
5157
5158/*
5159 * Free all VMCSs saved for this vcpu, except the one pointed by
5160 * vmx->loaded_vmcs. These include the VMCSs in vmcs02_pool (except the one
5161 * currently used, if running L2), and vmcs01 when running L2.
5162 */
5163static void nested_free_all_saved_vmcss(struct vcpu_vmx *vmx)
5164{
5165 struct vmcs02_list *item, *n;
5166 list_for_each_entry_safe(item, n, &vmx->nested.vmcs02_pool, list) {
5167 if (vmx->loaded_vmcs != &item->vmcs02)
5168 free_loaded_vmcs(&item->vmcs02);
5169 list_del(&item->list);
5170 kfree(item);
5171 }
5172 vmx->nested.vmcs02_num = 0;
5173
5174 if (vmx->loaded_vmcs != &vmx->vmcs01)
5175 free_loaded_vmcs(&vmx->vmcs01);
5176}
5177
5178/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +03005179 * Emulate the VMXON instruction.
5180 * Currently, we just remember that VMX is active, and do not save or even
5181 * inspect the argument to VMXON (the so-called "VMXON pointer") because we
5182 * do not currently need to store anything in that guest-allocated memory
5183 * region. Consequently, VMCLEAR and VMPTRLD also do not verify that the their
5184 * argument is different from the VMXON pointer (which the spec says they do).
5185 */
5186static int handle_vmon(struct kvm_vcpu *vcpu)
5187{
5188 struct kvm_segment cs;
5189 struct vcpu_vmx *vmx = to_vmx(vcpu);
5190
5191 /* The Intel VMX Instruction Reference lists a bunch of bits that
5192 * are prerequisite to running VMXON, most notably cr4.VMXE must be
5193 * set to 1 (see vmx_set_cr4() for when we allow the guest to set this).
5194 * Otherwise, we should fail with #UD. We test these now:
5195 */
5196 if (!kvm_read_cr4_bits(vcpu, X86_CR4_VMXE) ||
5197 !kvm_read_cr0_bits(vcpu, X86_CR0_PE) ||
5198 (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
5199 kvm_queue_exception(vcpu, UD_VECTOR);
5200 return 1;
5201 }
5202
5203 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
5204 if (is_long_mode(vcpu) && !cs.l) {
5205 kvm_queue_exception(vcpu, UD_VECTOR);
5206 return 1;
5207 }
5208
5209 if (vmx_get_cpl(vcpu)) {
5210 kvm_inject_gp(vcpu, 0);
5211 return 1;
5212 }
5213
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03005214 INIT_LIST_HEAD(&(vmx->nested.vmcs02_pool));
5215 vmx->nested.vmcs02_num = 0;
5216
Nadav Har'Elec378ae2011-05-25 23:02:54 +03005217 vmx->nested.vmxon = true;
5218
5219 skip_emulated_instruction(vcpu);
5220 return 1;
5221}
5222
5223/*
5224 * Intel's VMX Instruction Reference specifies a common set of prerequisites
5225 * for running VMX instructions (except VMXON, whose prerequisites are
5226 * slightly different). It also specifies what exception to inject otherwise.
5227 */
5228static int nested_vmx_check_permission(struct kvm_vcpu *vcpu)
5229{
5230 struct kvm_segment cs;
5231 struct vcpu_vmx *vmx = to_vmx(vcpu);
5232
5233 if (!vmx->nested.vmxon) {
5234 kvm_queue_exception(vcpu, UD_VECTOR);
5235 return 0;
5236 }
5237
5238 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
5239 if ((vmx_get_rflags(vcpu) & X86_EFLAGS_VM) ||
5240 (is_long_mode(vcpu) && !cs.l)) {
5241 kvm_queue_exception(vcpu, UD_VECTOR);
5242 return 0;
5243 }
5244
5245 if (vmx_get_cpl(vcpu)) {
5246 kvm_inject_gp(vcpu, 0);
5247 return 0;
5248 }
5249
5250 return 1;
5251}
5252
5253/*
5254 * Free whatever needs to be freed from vmx->nested when L1 goes down, or
5255 * just stops using VMX.
5256 */
5257static void free_nested(struct vcpu_vmx *vmx)
5258{
5259 if (!vmx->nested.vmxon)
5260 return;
5261 vmx->nested.vmxon = false;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03005262 if (vmx->nested.current_vmptr != -1ull) {
5263 kunmap(vmx->nested.current_vmcs12_page);
5264 nested_release_page(vmx->nested.current_vmcs12_page);
5265 vmx->nested.current_vmptr = -1ull;
5266 vmx->nested.current_vmcs12 = NULL;
5267 }
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03005268 /* Unpin physical memory we referred to in current vmcs02 */
5269 if (vmx->nested.apic_access_page) {
5270 nested_release_page(vmx->nested.apic_access_page);
5271 vmx->nested.apic_access_page = 0;
5272 }
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03005273
5274 nested_free_all_saved_vmcss(vmx);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03005275}
5276
5277/* Emulate the VMXOFF instruction */
5278static int handle_vmoff(struct kvm_vcpu *vcpu)
5279{
5280 if (!nested_vmx_check_permission(vcpu))
5281 return 1;
5282 free_nested(to_vmx(vcpu));
5283 skip_emulated_instruction(vcpu);
5284 return 1;
5285}
5286
5287/*
Nadav Har'El064aea72011-05-25 23:04:56 +03005288 * Decode the memory-address operand of a vmx instruction, as recorded on an
5289 * exit caused by such an instruction (run by a guest hypervisor).
5290 * On success, returns 0. When the operand is invalid, returns 1 and throws
5291 * #UD or #GP.
5292 */
5293static int get_vmx_mem_address(struct kvm_vcpu *vcpu,
5294 unsigned long exit_qualification,
5295 u32 vmx_instruction_info, gva_t *ret)
5296{
5297 /*
5298 * According to Vol. 3B, "Information for VM Exits Due to Instruction
5299 * Execution", on an exit, vmx_instruction_info holds most of the
5300 * addressing components of the operand. Only the displacement part
5301 * is put in exit_qualification (see 3B, "Basic VM-Exit Information").
5302 * For how an actual address is calculated from all these components,
5303 * refer to Vol. 1, "Operand Addressing".
5304 */
5305 int scaling = vmx_instruction_info & 3;
5306 int addr_size = (vmx_instruction_info >> 7) & 7;
5307 bool is_reg = vmx_instruction_info & (1u << 10);
5308 int seg_reg = (vmx_instruction_info >> 15) & 7;
5309 int index_reg = (vmx_instruction_info >> 18) & 0xf;
5310 bool index_is_valid = !(vmx_instruction_info & (1u << 22));
5311 int base_reg = (vmx_instruction_info >> 23) & 0xf;
5312 bool base_is_valid = !(vmx_instruction_info & (1u << 27));
5313
5314 if (is_reg) {
5315 kvm_queue_exception(vcpu, UD_VECTOR);
5316 return 1;
5317 }
5318
5319 /* Addr = segment_base + offset */
5320 /* offset = base + [index * scale] + displacement */
5321 *ret = vmx_get_segment_base(vcpu, seg_reg);
5322 if (base_is_valid)
5323 *ret += kvm_register_read(vcpu, base_reg);
5324 if (index_is_valid)
5325 *ret += kvm_register_read(vcpu, index_reg)<<scaling;
5326 *ret += exit_qualification; /* holds the displacement */
5327
5328 if (addr_size == 1) /* 32 bit */
5329 *ret &= 0xffffffff;
5330
5331 /*
5332 * TODO: throw #GP (and return 1) in various cases that the VM*
5333 * instructions require it - e.g., offset beyond segment limit,
5334 * unusable or unreadable/unwritable segment, non-canonical 64-bit
5335 * address, and so on. Currently these are not checked.
5336 */
5337 return 0;
5338}
5339
5340/*
Nadav Har'El0140cae2011-05-25 23:06:28 +03005341 * The following 3 functions, nested_vmx_succeed()/failValid()/failInvalid(),
5342 * set the success or error code of an emulated VMX instruction, as specified
5343 * by Vol 2B, VMX Instruction Reference, "Conventions".
5344 */
5345static void nested_vmx_succeed(struct kvm_vcpu *vcpu)
5346{
5347 vmx_set_rflags(vcpu, vmx_get_rflags(vcpu)
5348 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
5349 X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_OF));
5350}
5351
5352static void nested_vmx_failInvalid(struct kvm_vcpu *vcpu)
5353{
5354 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
5355 & ~(X86_EFLAGS_PF | X86_EFLAGS_AF | X86_EFLAGS_ZF |
5356 X86_EFLAGS_SF | X86_EFLAGS_OF))
5357 | X86_EFLAGS_CF);
5358}
5359
5360static void nested_vmx_failValid(struct kvm_vcpu *vcpu,
5361 u32 vm_instruction_error)
5362{
5363 if (to_vmx(vcpu)->nested.current_vmptr == -1ull) {
5364 /*
5365 * failValid writes the error number to the current VMCS, which
5366 * can't be done there isn't a current VMCS.
5367 */
5368 nested_vmx_failInvalid(vcpu);
5369 return;
5370 }
5371 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
5372 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
5373 X86_EFLAGS_SF | X86_EFLAGS_OF))
5374 | X86_EFLAGS_ZF);
5375 get_vmcs12(vcpu)->vm_instruction_error = vm_instruction_error;
5376}
5377
Nadav Har'El27d6c862011-05-25 23:06:59 +03005378/* Emulate the VMCLEAR instruction */
5379static int handle_vmclear(struct kvm_vcpu *vcpu)
5380{
5381 struct vcpu_vmx *vmx = to_vmx(vcpu);
5382 gva_t gva;
5383 gpa_t vmptr;
5384 struct vmcs12 *vmcs12;
5385 struct page *page;
5386 struct x86_exception e;
5387
5388 if (!nested_vmx_check_permission(vcpu))
5389 return 1;
5390
5391 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
5392 vmcs_read32(VMX_INSTRUCTION_INFO), &gva))
5393 return 1;
5394
5395 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &vmptr,
5396 sizeof(vmptr), &e)) {
5397 kvm_inject_page_fault(vcpu, &e);
5398 return 1;
5399 }
5400
5401 if (!IS_ALIGNED(vmptr, PAGE_SIZE)) {
5402 nested_vmx_failValid(vcpu, VMXERR_VMCLEAR_INVALID_ADDRESS);
5403 skip_emulated_instruction(vcpu);
5404 return 1;
5405 }
5406
5407 if (vmptr == vmx->nested.current_vmptr) {
5408 kunmap(vmx->nested.current_vmcs12_page);
5409 nested_release_page(vmx->nested.current_vmcs12_page);
5410 vmx->nested.current_vmptr = -1ull;
5411 vmx->nested.current_vmcs12 = NULL;
5412 }
5413
5414 page = nested_get_page(vcpu, vmptr);
5415 if (page == NULL) {
5416 /*
5417 * For accurate processor emulation, VMCLEAR beyond available
5418 * physical memory should do nothing at all. However, it is
5419 * possible that a nested vmx bug, not a guest hypervisor bug,
5420 * resulted in this case, so let's shut down before doing any
5421 * more damage:
5422 */
5423 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
5424 return 1;
5425 }
5426 vmcs12 = kmap(page);
5427 vmcs12->launch_state = 0;
5428 kunmap(page);
5429 nested_release_page(page);
5430
5431 nested_free_vmcs02(vmx, vmptr);
5432
5433 skip_emulated_instruction(vcpu);
5434 nested_vmx_succeed(vcpu);
5435 return 1;
5436}
5437
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03005438static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch);
5439
5440/* Emulate the VMLAUNCH instruction */
5441static int handle_vmlaunch(struct kvm_vcpu *vcpu)
5442{
5443 return nested_vmx_run(vcpu, true);
5444}
5445
5446/* Emulate the VMRESUME instruction */
5447static int handle_vmresume(struct kvm_vcpu *vcpu)
5448{
5449
5450 return nested_vmx_run(vcpu, false);
5451}
5452
Nadav Har'El49f705c2011-05-25 23:08:30 +03005453enum vmcs_field_type {
5454 VMCS_FIELD_TYPE_U16 = 0,
5455 VMCS_FIELD_TYPE_U64 = 1,
5456 VMCS_FIELD_TYPE_U32 = 2,
5457 VMCS_FIELD_TYPE_NATURAL_WIDTH = 3
5458};
5459
5460static inline int vmcs_field_type(unsigned long field)
5461{
5462 if (0x1 & field) /* the *_HIGH fields are all 32 bit */
5463 return VMCS_FIELD_TYPE_U32;
5464 return (field >> 13) & 0x3 ;
5465}
5466
5467static inline int vmcs_field_readonly(unsigned long field)
5468{
5469 return (((field >> 10) & 0x3) == 1);
5470}
5471
5472/*
5473 * Read a vmcs12 field. Since these can have varying lengths and we return
5474 * one type, we chose the biggest type (u64) and zero-extend the return value
5475 * to that size. Note that the caller, handle_vmread, might need to use only
5476 * some of the bits we return here (e.g., on 32-bit guests, only 32 bits of
5477 * 64-bit fields are to be returned).
5478 */
5479static inline bool vmcs12_read_any(struct kvm_vcpu *vcpu,
5480 unsigned long field, u64 *ret)
5481{
5482 short offset = vmcs_field_to_offset(field);
5483 char *p;
5484
5485 if (offset < 0)
5486 return 0;
5487
5488 p = ((char *)(get_vmcs12(vcpu))) + offset;
5489
5490 switch (vmcs_field_type(field)) {
5491 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
5492 *ret = *((natural_width *)p);
5493 return 1;
5494 case VMCS_FIELD_TYPE_U16:
5495 *ret = *((u16 *)p);
5496 return 1;
5497 case VMCS_FIELD_TYPE_U32:
5498 *ret = *((u32 *)p);
5499 return 1;
5500 case VMCS_FIELD_TYPE_U64:
5501 *ret = *((u64 *)p);
5502 return 1;
5503 default:
5504 return 0; /* can never happen. */
5505 }
5506}
5507
5508/*
5509 * VMX instructions which assume a current vmcs12 (i.e., that VMPTRLD was
5510 * used before) all generate the same failure when it is missing.
5511 */
5512static int nested_vmx_check_vmcs12(struct kvm_vcpu *vcpu)
5513{
5514 struct vcpu_vmx *vmx = to_vmx(vcpu);
5515 if (vmx->nested.current_vmptr == -1ull) {
5516 nested_vmx_failInvalid(vcpu);
5517 skip_emulated_instruction(vcpu);
5518 return 0;
5519 }
5520 return 1;
5521}
5522
5523static int handle_vmread(struct kvm_vcpu *vcpu)
5524{
5525 unsigned long field;
5526 u64 field_value;
5527 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5528 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
5529 gva_t gva = 0;
5530
5531 if (!nested_vmx_check_permission(vcpu) ||
5532 !nested_vmx_check_vmcs12(vcpu))
5533 return 1;
5534
5535 /* Decode instruction info and find the field to read */
5536 field = kvm_register_read(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
5537 /* Read the field, zero-extended to a u64 field_value */
5538 if (!vmcs12_read_any(vcpu, field, &field_value)) {
5539 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
5540 skip_emulated_instruction(vcpu);
5541 return 1;
5542 }
5543 /*
5544 * Now copy part of this value to register or memory, as requested.
5545 * Note that the number of bits actually copied is 32 or 64 depending
5546 * on the guest's mode (32 or 64 bit), not on the given field's length.
5547 */
5548 if (vmx_instruction_info & (1u << 10)) {
5549 kvm_register_write(vcpu, (((vmx_instruction_info) >> 3) & 0xf),
5550 field_value);
5551 } else {
5552 if (get_vmx_mem_address(vcpu, exit_qualification,
5553 vmx_instruction_info, &gva))
5554 return 1;
5555 /* _system ok, as nested_vmx_check_permission verified cpl=0 */
5556 kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, gva,
5557 &field_value, (is_long_mode(vcpu) ? 8 : 4), NULL);
5558 }
5559
5560 nested_vmx_succeed(vcpu);
5561 skip_emulated_instruction(vcpu);
5562 return 1;
5563}
5564
5565
5566static int handle_vmwrite(struct kvm_vcpu *vcpu)
5567{
5568 unsigned long field;
5569 gva_t gva;
5570 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5571 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
5572 char *p;
5573 short offset;
5574 /* The value to write might be 32 or 64 bits, depending on L1's long
5575 * mode, and eventually we need to write that into a field of several
5576 * possible lengths. The code below first zero-extends the value to 64
5577 * bit (field_value), and then copies only the approriate number of
5578 * bits into the vmcs12 field.
5579 */
5580 u64 field_value = 0;
5581 struct x86_exception e;
5582
5583 if (!nested_vmx_check_permission(vcpu) ||
5584 !nested_vmx_check_vmcs12(vcpu))
5585 return 1;
5586
5587 if (vmx_instruction_info & (1u << 10))
5588 field_value = kvm_register_read(vcpu,
5589 (((vmx_instruction_info) >> 3) & 0xf));
5590 else {
5591 if (get_vmx_mem_address(vcpu, exit_qualification,
5592 vmx_instruction_info, &gva))
5593 return 1;
5594 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva,
5595 &field_value, (is_long_mode(vcpu) ? 8 : 4), &e)) {
5596 kvm_inject_page_fault(vcpu, &e);
5597 return 1;
5598 }
5599 }
5600
5601
5602 field = kvm_register_read(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
5603 if (vmcs_field_readonly(field)) {
5604 nested_vmx_failValid(vcpu,
5605 VMXERR_VMWRITE_READ_ONLY_VMCS_COMPONENT);
5606 skip_emulated_instruction(vcpu);
5607 return 1;
5608 }
5609
5610 offset = vmcs_field_to_offset(field);
5611 if (offset < 0) {
5612 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
5613 skip_emulated_instruction(vcpu);
5614 return 1;
5615 }
5616 p = ((char *) get_vmcs12(vcpu)) + offset;
5617
5618 switch (vmcs_field_type(field)) {
5619 case VMCS_FIELD_TYPE_U16:
5620 *(u16 *)p = field_value;
5621 break;
5622 case VMCS_FIELD_TYPE_U32:
5623 *(u32 *)p = field_value;
5624 break;
5625 case VMCS_FIELD_TYPE_U64:
5626 *(u64 *)p = field_value;
5627 break;
5628 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
5629 *(natural_width *)p = field_value;
5630 break;
5631 default:
5632 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
5633 skip_emulated_instruction(vcpu);
5634 return 1;
5635 }
5636
5637 nested_vmx_succeed(vcpu);
5638 skip_emulated_instruction(vcpu);
5639 return 1;
5640}
5641
Nadav Har'El63846662011-05-25 23:07:29 +03005642/* Emulate the VMPTRLD instruction */
5643static int handle_vmptrld(struct kvm_vcpu *vcpu)
5644{
5645 struct vcpu_vmx *vmx = to_vmx(vcpu);
5646 gva_t gva;
5647 gpa_t vmptr;
5648 struct x86_exception e;
5649
5650 if (!nested_vmx_check_permission(vcpu))
5651 return 1;
5652
5653 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
5654 vmcs_read32(VMX_INSTRUCTION_INFO), &gva))
5655 return 1;
5656
5657 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &vmptr,
5658 sizeof(vmptr), &e)) {
5659 kvm_inject_page_fault(vcpu, &e);
5660 return 1;
5661 }
5662
5663 if (!IS_ALIGNED(vmptr, PAGE_SIZE)) {
5664 nested_vmx_failValid(vcpu, VMXERR_VMPTRLD_INVALID_ADDRESS);
5665 skip_emulated_instruction(vcpu);
5666 return 1;
5667 }
5668
5669 if (vmx->nested.current_vmptr != vmptr) {
5670 struct vmcs12 *new_vmcs12;
5671 struct page *page;
5672 page = nested_get_page(vcpu, vmptr);
5673 if (page == NULL) {
5674 nested_vmx_failInvalid(vcpu);
5675 skip_emulated_instruction(vcpu);
5676 return 1;
5677 }
5678 new_vmcs12 = kmap(page);
5679 if (new_vmcs12->revision_id != VMCS12_REVISION) {
5680 kunmap(page);
5681 nested_release_page_clean(page);
5682 nested_vmx_failValid(vcpu,
5683 VMXERR_VMPTRLD_INCORRECT_VMCS_REVISION_ID);
5684 skip_emulated_instruction(vcpu);
5685 return 1;
5686 }
5687 if (vmx->nested.current_vmptr != -1ull) {
5688 kunmap(vmx->nested.current_vmcs12_page);
5689 nested_release_page(vmx->nested.current_vmcs12_page);
5690 }
5691
5692 vmx->nested.current_vmptr = vmptr;
5693 vmx->nested.current_vmcs12 = new_vmcs12;
5694 vmx->nested.current_vmcs12_page = page;
5695 }
5696
5697 nested_vmx_succeed(vcpu);
5698 skip_emulated_instruction(vcpu);
5699 return 1;
5700}
5701
Nadav Har'El6a4d7552011-05-25 23:08:00 +03005702/* Emulate the VMPTRST instruction */
5703static int handle_vmptrst(struct kvm_vcpu *vcpu)
5704{
5705 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5706 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
5707 gva_t vmcs_gva;
5708 struct x86_exception e;
5709
5710 if (!nested_vmx_check_permission(vcpu))
5711 return 1;
5712
5713 if (get_vmx_mem_address(vcpu, exit_qualification,
5714 vmx_instruction_info, &vmcs_gva))
5715 return 1;
5716 /* ok to use *_system, as nested_vmx_check_permission verified cpl=0 */
5717 if (kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, vmcs_gva,
5718 (void *)&to_vmx(vcpu)->nested.current_vmptr,
5719 sizeof(u64), &e)) {
5720 kvm_inject_page_fault(vcpu, &e);
5721 return 1;
5722 }
5723 nested_vmx_succeed(vcpu);
5724 skip_emulated_instruction(vcpu);
5725 return 1;
5726}
5727
Nadav Har'El0140cae2011-05-25 23:06:28 +03005728/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08005729 * The exit handlers return 1 if the exit was handled fully and guest execution
5730 * may resume. Otherwise they set the kvm_run parameter to indicate what needs
5731 * to be done to userspace and return 0.
5732 */
Mathias Krause772e0312012-08-30 01:30:19 +02005733static int (*const kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu) = {
Avi Kivity6aa8b732006-12-10 02:21:36 -08005734 [EXIT_REASON_EXCEPTION_NMI] = handle_exception,
5735 [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
Avi Kivity988ad742007-02-12 00:54:36 -08005736 [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault,
Sheng Yangf08864b2008-05-15 18:23:25 +08005737 [EXIT_REASON_NMI_WINDOW] = handle_nmi_window,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005738 [EXIT_REASON_IO_INSTRUCTION] = handle_io,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005739 [EXIT_REASON_CR_ACCESS] = handle_cr,
5740 [EXIT_REASON_DR_ACCESS] = handle_dr,
5741 [EXIT_REASON_CPUID] = handle_cpuid,
5742 [EXIT_REASON_MSR_READ] = handle_rdmsr,
5743 [EXIT_REASON_MSR_WRITE] = handle_wrmsr,
5744 [EXIT_REASON_PENDING_INTERRUPT] = handle_interrupt_window,
5745 [EXIT_REASON_HLT] = handle_halt,
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005746 [EXIT_REASON_INVD] = handle_invd,
Marcelo Tosattia7052892008-09-23 13:18:35 -03005747 [EXIT_REASON_INVLPG] = handle_invlpg,
Avi Kivityfee84b02011-11-10 14:57:25 +02005748 [EXIT_REASON_RDPMC] = handle_rdpmc,
Ingo Molnarc21415e2007-02-19 14:37:47 +02005749 [EXIT_REASON_VMCALL] = handle_vmcall,
Nadav Har'El27d6c862011-05-25 23:06:59 +03005750 [EXIT_REASON_VMCLEAR] = handle_vmclear,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03005751 [EXIT_REASON_VMLAUNCH] = handle_vmlaunch,
Nadav Har'El63846662011-05-25 23:07:29 +03005752 [EXIT_REASON_VMPTRLD] = handle_vmptrld,
Nadav Har'El6a4d7552011-05-25 23:08:00 +03005753 [EXIT_REASON_VMPTRST] = handle_vmptrst,
Nadav Har'El49f705c2011-05-25 23:08:30 +03005754 [EXIT_REASON_VMREAD] = handle_vmread,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03005755 [EXIT_REASON_VMRESUME] = handle_vmresume,
Nadav Har'El49f705c2011-05-25 23:08:30 +03005756 [EXIT_REASON_VMWRITE] = handle_vmwrite,
Nadav Har'Elec378ae2011-05-25 23:02:54 +03005757 [EXIT_REASON_VMOFF] = handle_vmoff,
5758 [EXIT_REASON_VMON] = handle_vmon,
Sheng Yangf78e0e22007-10-29 09:40:42 +08005759 [EXIT_REASON_TPR_BELOW_THRESHOLD] = handle_tpr_below_threshold,
5760 [EXIT_REASON_APIC_ACCESS] = handle_apic_access,
Eddie Donge5edaa02007-11-11 12:28:35 +02005761 [EXIT_REASON_WBINVD] = handle_wbinvd,
Dexuan Cui2acf9232010-06-10 11:27:12 +08005762 [EXIT_REASON_XSETBV] = handle_xsetbv,
Izik Eidus37817f22008-03-24 23:14:53 +02005763 [EXIT_REASON_TASK_SWITCH] = handle_task_switch,
Andi Kleena0861c02009-06-08 17:37:09 +08005764 [EXIT_REASON_MCE_DURING_VMENTRY] = handle_machine_check,
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005765 [EXIT_REASON_EPT_VIOLATION] = handle_ept_violation,
5766 [EXIT_REASON_EPT_MISCONFIG] = handle_ept_misconfig,
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005767 [EXIT_REASON_PAUSE_INSTRUCTION] = handle_pause,
Sheng Yang59708672009-12-15 13:29:54 +08005768 [EXIT_REASON_MWAIT_INSTRUCTION] = handle_invalid_op,
5769 [EXIT_REASON_MONITOR_INSTRUCTION] = handle_invalid_op,
Avi Kivity6aa8b732006-12-10 02:21:36 -08005770};
5771
5772static const int kvm_vmx_max_exit_handlers =
Robert P. J. Day50a34852007-06-03 13:35:29 -04005773 ARRAY_SIZE(kvm_vmx_exit_handlers);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005774
Nadav Har'El644d7112011-05-25 23:12:35 +03005775/*
5776 * Return 1 if we should exit from L2 to L1 to handle an MSR access access,
5777 * rather than handle it ourselves in L0. I.e., check whether L1 expressed
5778 * disinterest in the current event (read or write a specific MSR) by using an
5779 * MSR bitmap. This may be the case even when L0 doesn't use MSR bitmaps.
5780 */
5781static bool nested_vmx_exit_handled_msr(struct kvm_vcpu *vcpu,
5782 struct vmcs12 *vmcs12, u32 exit_reason)
5783{
5784 u32 msr_index = vcpu->arch.regs[VCPU_REGS_RCX];
5785 gpa_t bitmap;
5786
5787 if (!nested_cpu_has(get_vmcs12(vcpu), CPU_BASED_USE_MSR_BITMAPS))
5788 return 1;
5789
5790 /*
5791 * The MSR_BITMAP page is divided into four 1024-byte bitmaps,
5792 * for the four combinations of read/write and low/high MSR numbers.
5793 * First we need to figure out which of the four to use:
5794 */
5795 bitmap = vmcs12->msr_bitmap;
5796 if (exit_reason == EXIT_REASON_MSR_WRITE)
5797 bitmap += 2048;
5798 if (msr_index >= 0xc0000000) {
5799 msr_index -= 0xc0000000;
5800 bitmap += 1024;
5801 }
5802
5803 /* Then read the msr_index'th bit from this bitmap: */
5804 if (msr_index < 1024*8) {
5805 unsigned char b;
5806 kvm_read_guest(vcpu->kvm, bitmap + msr_index/8, &b, 1);
5807 return 1 & (b >> (msr_index & 7));
5808 } else
5809 return 1; /* let L1 handle the wrong parameter */
5810}
5811
5812/*
5813 * Return 1 if we should exit from L2 to L1 to handle a CR access exit,
5814 * rather than handle it ourselves in L0. I.e., check if L1 wanted to
5815 * intercept (via guest_host_mask etc.) the current event.
5816 */
5817static bool nested_vmx_exit_handled_cr(struct kvm_vcpu *vcpu,
5818 struct vmcs12 *vmcs12)
5819{
5820 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5821 int cr = exit_qualification & 15;
5822 int reg = (exit_qualification >> 8) & 15;
5823 unsigned long val = kvm_register_read(vcpu, reg);
5824
5825 switch ((exit_qualification >> 4) & 3) {
5826 case 0: /* mov to cr */
5827 switch (cr) {
5828 case 0:
5829 if (vmcs12->cr0_guest_host_mask &
5830 (val ^ vmcs12->cr0_read_shadow))
5831 return 1;
5832 break;
5833 case 3:
5834 if ((vmcs12->cr3_target_count >= 1 &&
5835 vmcs12->cr3_target_value0 == val) ||
5836 (vmcs12->cr3_target_count >= 2 &&
5837 vmcs12->cr3_target_value1 == val) ||
5838 (vmcs12->cr3_target_count >= 3 &&
5839 vmcs12->cr3_target_value2 == val) ||
5840 (vmcs12->cr3_target_count >= 4 &&
5841 vmcs12->cr3_target_value3 == val))
5842 return 0;
5843 if (nested_cpu_has(vmcs12, CPU_BASED_CR3_LOAD_EXITING))
5844 return 1;
5845 break;
5846 case 4:
5847 if (vmcs12->cr4_guest_host_mask &
5848 (vmcs12->cr4_read_shadow ^ val))
5849 return 1;
5850 break;
5851 case 8:
5852 if (nested_cpu_has(vmcs12, CPU_BASED_CR8_LOAD_EXITING))
5853 return 1;
5854 break;
5855 }
5856 break;
5857 case 2: /* clts */
5858 if ((vmcs12->cr0_guest_host_mask & X86_CR0_TS) &&
5859 (vmcs12->cr0_read_shadow & X86_CR0_TS))
5860 return 1;
5861 break;
5862 case 1: /* mov from cr */
5863 switch (cr) {
5864 case 3:
5865 if (vmcs12->cpu_based_vm_exec_control &
5866 CPU_BASED_CR3_STORE_EXITING)
5867 return 1;
5868 break;
5869 case 8:
5870 if (vmcs12->cpu_based_vm_exec_control &
5871 CPU_BASED_CR8_STORE_EXITING)
5872 return 1;
5873 break;
5874 }
5875 break;
5876 case 3: /* lmsw */
5877 /*
5878 * lmsw can change bits 1..3 of cr0, and only set bit 0 of
5879 * cr0. Other attempted changes are ignored, with no exit.
5880 */
5881 if (vmcs12->cr0_guest_host_mask & 0xe &
5882 (val ^ vmcs12->cr0_read_shadow))
5883 return 1;
5884 if ((vmcs12->cr0_guest_host_mask & 0x1) &&
5885 !(vmcs12->cr0_read_shadow & 0x1) &&
5886 (val & 0x1))
5887 return 1;
5888 break;
5889 }
5890 return 0;
5891}
5892
5893/*
5894 * Return 1 if we should exit from L2 to L1 to handle an exit, or 0 if we
5895 * should handle it ourselves in L0 (and then continue L2). Only call this
5896 * when in is_guest_mode (L2).
5897 */
5898static bool nested_vmx_exit_handled(struct kvm_vcpu *vcpu)
5899{
5900 u32 exit_reason = vmcs_read32(VM_EXIT_REASON);
5901 u32 intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
5902 struct vcpu_vmx *vmx = to_vmx(vcpu);
5903 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
5904
5905 if (vmx->nested.nested_run_pending)
5906 return 0;
5907
5908 if (unlikely(vmx->fail)) {
Jan Kiszkabd801582011-09-12 11:26:22 +02005909 pr_info_ratelimited("%s failed vm entry %x\n", __func__,
5910 vmcs_read32(VM_INSTRUCTION_ERROR));
Nadav Har'El644d7112011-05-25 23:12:35 +03005911 return 1;
5912 }
5913
5914 switch (exit_reason) {
5915 case EXIT_REASON_EXCEPTION_NMI:
5916 if (!is_exception(intr_info))
5917 return 0;
5918 else if (is_page_fault(intr_info))
5919 return enable_ept;
5920 return vmcs12->exception_bitmap &
5921 (1u << (intr_info & INTR_INFO_VECTOR_MASK));
5922 case EXIT_REASON_EXTERNAL_INTERRUPT:
5923 return 0;
5924 case EXIT_REASON_TRIPLE_FAULT:
5925 return 1;
5926 case EXIT_REASON_PENDING_INTERRUPT:
5927 case EXIT_REASON_NMI_WINDOW:
5928 /*
5929 * prepare_vmcs02() set the CPU_BASED_VIRTUAL_INTR_PENDING bit
5930 * (aka Interrupt Window Exiting) only when L1 turned it on,
5931 * so if we got a PENDING_INTERRUPT exit, this must be for L1.
5932 * Same for NMI Window Exiting.
5933 */
5934 return 1;
5935 case EXIT_REASON_TASK_SWITCH:
5936 return 1;
5937 case EXIT_REASON_CPUID:
5938 return 1;
5939 case EXIT_REASON_HLT:
5940 return nested_cpu_has(vmcs12, CPU_BASED_HLT_EXITING);
5941 case EXIT_REASON_INVD:
5942 return 1;
5943 case EXIT_REASON_INVLPG:
5944 return nested_cpu_has(vmcs12, CPU_BASED_INVLPG_EXITING);
5945 case EXIT_REASON_RDPMC:
5946 return nested_cpu_has(vmcs12, CPU_BASED_RDPMC_EXITING);
5947 case EXIT_REASON_RDTSC:
5948 return nested_cpu_has(vmcs12, CPU_BASED_RDTSC_EXITING);
5949 case EXIT_REASON_VMCALL: case EXIT_REASON_VMCLEAR:
5950 case EXIT_REASON_VMLAUNCH: case EXIT_REASON_VMPTRLD:
5951 case EXIT_REASON_VMPTRST: case EXIT_REASON_VMREAD:
5952 case EXIT_REASON_VMRESUME: case EXIT_REASON_VMWRITE:
5953 case EXIT_REASON_VMOFF: case EXIT_REASON_VMON:
5954 /*
5955 * VMX instructions trap unconditionally. This allows L1 to
5956 * emulate them for its L2 guest, i.e., allows 3-level nesting!
5957 */
5958 return 1;
5959 case EXIT_REASON_CR_ACCESS:
5960 return nested_vmx_exit_handled_cr(vcpu, vmcs12);
5961 case EXIT_REASON_DR_ACCESS:
5962 return nested_cpu_has(vmcs12, CPU_BASED_MOV_DR_EXITING);
5963 case EXIT_REASON_IO_INSTRUCTION:
5964 /* TODO: support IO bitmaps */
5965 return 1;
5966 case EXIT_REASON_MSR_READ:
5967 case EXIT_REASON_MSR_WRITE:
5968 return nested_vmx_exit_handled_msr(vcpu, vmcs12, exit_reason);
5969 case EXIT_REASON_INVALID_STATE:
5970 return 1;
5971 case EXIT_REASON_MWAIT_INSTRUCTION:
5972 return nested_cpu_has(vmcs12, CPU_BASED_MWAIT_EXITING);
5973 case EXIT_REASON_MONITOR_INSTRUCTION:
5974 return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_EXITING);
5975 case EXIT_REASON_PAUSE_INSTRUCTION:
5976 return nested_cpu_has(vmcs12, CPU_BASED_PAUSE_EXITING) ||
5977 nested_cpu_has2(vmcs12,
5978 SECONDARY_EXEC_PAUSE_LOOP_EXITING);
5979 case EXIT_REASON_MCE_DURING_VMENTRY:
5980 return 0;
5981 case EXIT_REASON_TPR_BELOW_THRESHOLD:
5982 return 1;
5983 case EXIT_REASON_APIC_ACCESS:
5984 return nested_cpu_has2(vmcs12,
5985 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES);
5986 case EXIT_REASON_EPT_VIOLATION:
5987 case EXIT_REASON_EPT_MISCONFIG:
5988 return 0;
5989 case EXIT_REASON_WBINVD:
5990 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_WBINVD_EXITING);
5991 case EXIT_REASON_XSETBV:
5992 return 1;
5993 default:
5994 return 1;
5995 }
5996}
5997
Avi Kivity586f9602010-11-18 13:09:54 +02005998static void vmx_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2)
5999{
6000 *info1 = vmcs_readl(EXIT_QUALIFICATION);
6001 *info2 = vmcs_read32(VM_EXIT_INTR_INFO);
6002}
6003
Avi Kivity6aa8b732006-12-10 02:21:36 -08006004/*
6005 * The guest has exited. See if we can fix it or if we need userspace
6006 * assistance.
6007 */
Avi Kivity851ba692009-08-24 11:10:17 +03006008static int vmx_handle_exit(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006009{
Avi Kivity29bd8a72007-09-10 17:27:03 +03006010 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08006011 u32 exit_reason = vmx->exit_reason;
Avi Kivity1155f762007-11-22 11:30:47 +02006012 u32 vectoring_info = vmx->idt_vectoring_info;
Avi Kivity29bd8a72007-09-10 17:27:03 +03006013
Mohammed Gamal80ced182009-09-01 12:48:18 +02006014 /* If guest state is invalid, start emulating */
6015 if (vmx->emulation_required && emulate_invalid_guest_state)
6016 return handle_invalid_guest_state(vcpu);
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01006017
Nadav Har'Elb6f12502011-05-25 23:13:06 +03006018 /*
6019 * the KVM_REQ_EVENT optimization bit is only on for one entry, and if
6020 * we did not inject a still-pending event to L1 now because of
6021 * nested_run_pending, we need to re-enable this bit.
6022 */
6023 if (vmx->nested.nested_run_pending)
6024 kvm_make_request(KVM_REQ_EVENT, vcpu);
6025
Nadav Har'El509c75e2011-06-02 11:54:52 +03006026 if (!is_guest_mode(vcpu) && (exit_reason == EXIT_REASON_VMLAUNCH ||
6027 exit_reason == EXIT_REASON_VMRESUME))
Nadav Har'El644d7112011-05-25 23:12:35 +03006028 vmx->nested.nested_run_pending = 1;
6029 else
6030 vmx->nested.nested_run_pending = 0;
6031
6032 if (is_guest_mode(vcpu) && nested_vmx_exit_handled(vcpu)) {
6033 nested_vmx_vmexit(vcpu);
6034 return 1;
6035 }
6036
Mohammed Gamal51207022010-05-31 22:40:54 +03006037 if (exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY) {
6038 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
6039 vcpu->run->fail_entry.hardware_entry_failure_reason
6040 = exit_reason;
6041 return 0;
6042 }
6043
Avi Kivity29bd8a72007-09-10 17:27:03 +03006044 if (unlikely(vmx->fail)) {
Avi Kivity851ba692009-08-24 11:10:17 +03006045 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
6046 vcpu->run->fail_entry.hardware_entry_failure_reason
Avi Kivity29bd8a72007-09-10 17:27:03 +03006047 = vmcs_read32(VM_INSTRUCTION_ERROR);
6048 return 0;
6049 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08006050
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08006051 /*
6052 * Note:
6053 * Do not try to fix EXIT_REASON_EPT_MISCONFIG if it caused by
6054 * delivery event since it indicates guest is accessing MMIO.
6055 * The vm-exit can be triggered again after return to guest that
6056 * will cause infinite loop.
6057 */
Mike Dayd77c26f2007-10-08 09:02:08 -04006058 if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
Sheng Yang14394422008-04-28 12:24:45 +08006059 (exit_reason != EXIT_REASON_EXCEPTION_NMI &&
Jan Kiszka60637aa2008-09-26 09:30:47 +02006060 exit_reason != EXIT_REASON_EPT_VIOLATION &&
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08006061 exit_reason != EXIT_REASON_TASK_SWITCH)) {
6062 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
6063 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_DELIVERY_EV;
6064 vcpu->run->internal.ndata = 2;
6065 vcpu->run->internal.data[0] = vectoring_info;
6066 vcpu->run->internal.data[1] = exit_reason;
6067 return 0;
6068 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006069
Nadav Har'El644d7112011-05-25 23:12:35 +03006070 if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked &&
6071 !(is_guest_mode(vcpu) && nested_cpu_has_virtual_nmis(
6072 get_vmcs12(vcpu), vcpu)))) {
Gleb Natapovc4282df2009-04-21 17:45:07 +03006073 if (vmx_interrupt_allowed(vcpu)) {
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006074 vmx->soft_vnmi_blocked = 0;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006075 } else if (vmx->vnmi_blocked_time > 1000000000LL &&
Jan Kiszka45312202008-12-11 16:54:54 +01006076 vcpu->arch.nmi_pending) {
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006077 /*
6078 * This CPU don't support us in finding the end of an
6079 * NMI-blocked window if the guest runs with IRQs
6080 * disabled. So we pull the trigger after 1 s of
6081 * futile waiting, but inform the user about this.
6082 */
6083 printk(KERN_WARNING "%s: Breaking out of NMI-blocked "
6084 "state on VCPU %d after 1 s timeout\n",
6085 __func__, vcpu->vcpu_id);
6086 vmx->soft_vnmi_blocked = 0;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006087 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006088 }
6089
Avi Kivity6aa8b732006-12-10 02:21:36 -08006090 if (exit_reason < kvm_vmx_max_exit_handlers
6091 && kvm_vmx_exit_handlers[exit_reason])
Avi Kivity851ba692009-08-24 11:10:17 +03006092 return kvm_vmx_exit_handlers[exit_reason](vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006093 else {
Avi Kivity851ba692009-08-24 11:10:17 +03006094 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
6095 vcpu->run->hw.hardware_exit_reason = exit_reason;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006096 }
6097 return 0;
6098}
6099
Gleb Natapov95ba8273132009-04-21 17:45:08 +03006100static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006101{
Gleb Natapov95ba8273132009-04-21 17:45:08 +03006102 if (irr == -1 || tpr < irr) {
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006103 vmcs_write32(TPR_THRESHOLD, 0);
6104 return;
6105 }
6106
Gleb Natapov95ba8273132009-04-21 17:45:08 +03006107 vmcs_write32(TPR_THRESHOLD, irr);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006108}
6109
Avi Kivity51aa01d2010-07-20 14:31:20 +03006110static void vmx_complete_atomic_exit(struct vcpu_vmx *vmx)
Avi Kivitycf393f72008-07-01 16:20:21 +03006111{
Avi Kivity00eba012011-03-07 17:24:54 +02006112 u32 exit_intr_info;
6113
6114 if (!(vmx->exit_reason == EXIT_REASON_MCE_DURING_VMENTRY
6115 || vmx->exit_reason == EXIT_REASON_EXCEPTION_NMI))
6116 return;
6117
Avi Kivityc5ca8e52011-03-07 17:37:37 +02006118 vmx->exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Avi Kivity00eba012011-03-07 17:24:54 +02006119 exit_intr_info = vmx->exit_intr_info;
Andi Kleena0861c02009-06-08 17:37:09 +08006120
6121 /* Handle machine checks before interrupts are enabled */
Avi Kivity00eba012011-03-07 17:24:54 +02006122 if (is_machine_check(exit_intr_info))
Andi Kleena0861c02009-06-08 17:37:09 +08006123 kvm_machine_check();
6124
Gleb Natapov20f65982009-05-11 13:35:55 +03006125 /* We need to handle NMIs before interrupts are enabled */
Avi Kivity00eba012011-03-07 17:24:54 +02006126 if ((exit_intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR &&
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08006127 (exit_intr_info & INTR_INFO_VALID_MASK)) {
6128 kvm_before_handle_nmi(&vmx->vcpu);
Gleb Natapov20f65982009-05-11 13:35:55 +03006129 asm("int $2");
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08006130 kvm_after_handle_nmi(&vmx->vcpu);
6131 }
Avi Kivity51aa01d2010-07-20 14:31:20 +03006132}
Gleb Natapov20f65982009-05-11 13:35:55 +03006133
Avi Kivity51aa01d2010-07-20 14:31:20 +03006134static void vmx_recover_nmi_blocking(struct vcpu_vmx *vmx)
6135{
Avi Kivityc5ca8e52011-03-07 17:37:37 +02006136 u32 exit_intr_info;
Avi Kivity51aa01d2010-07-20 14:31:20 +03006137 bool unblock_nmi;
6138 u8 vector;
6139 bool idtv_info_valid;
6140
6141 idtv_info_valid = vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Gleb Natapov20f65982009-05-11 13:35:55 +03006142
Avi Kivitycf393f72008-07-01 16:20:21 +03006143 if (cpu_has_virtual_nmis()) {
Avi Kivity9d58b932011-03-07 16:52:07 +02006144 if (vmx->nmi_known_unmasked)
6145 return;
Avi Kivityc5ca8e52011-03-07 17:37:37 +02006146 /*
6147 * Can't use vmx->exit_intr_info since we're not sure what
6148 * the exit reason is.
6149 */
6150 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Avi Kivitycf393f72008-07-01 16:20:21 +03006151 unblock_nmi = (exit_intr_info & INTR_INFO_UNBLOCK_NMI) != 0;
6152 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
6153 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03006154 * SDM 3: 27.7.1.2 (September 2008)
Avi Kivitycf393f72008-07-01 16:20:21 +03006155 * Re-set bit "block by NMI" before VM entry if vmexit caused by
6156 * a guest IRET fault.
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03006157 * SDM 3: 23.2.2 (September 2008)
6158 * Bit 12 is undefined in any of the following cases:
6159 * If the VM exit sets the valid bit in the IDT-vectoring
6160 * information field.
6161 * If the VM exit is due to a double fault.
Avi Kivitycf393f72008-07-01 16:20:21 +03006162 */
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03006163 if ((exit_intr_info & INTR_INFO_VALID_MASK) && unblock_nmi &&
6164 vector != DF_VECTOR && !idtv_info_valid)
Avi Kivitycf393f72008-07-01 16:20:21 +03006165 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
6166 GUEST_INTR_STATE_NMI);
Avi Kivity9d58b932011-03-07 16:52:07 +02006167 else
6168 vmx->nmi_known_unmasked =
6169 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO)
6170 & GUEST_INTR_STATE_NMI);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006171 } else if (unlikely(vmx->soft_vnmi_blocked))
6172 vmx->vnmi_blocked_time +=
6173 ktime_to_ns(ktime_sub(ktime_get(), vmx->entry_time));
Avi Kivity51aa01d2010-07-20 14:31:20 +03006174}
6175
Avi Kivity83422e12010-07-20 14:43:23 +03006176static void __vmx_complete_interrupts(struct vcpu_vmx *vmx,
6177 u32 idt_vectoring_info,
6178 int instr_len_field,
6179 int error_code_field)
Avi Kivity51aa01d2010-07-20 14:31:20 +03006180{
Avi Kivity51aa01d2010-07-20 14:31:20 +03006181 u8 vector;
6182 int type;
6183 bool idtv_info_valid;
6184
6185 idtv_info_valid = idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Avi Kivity668f6122008-07-02 09:28:55 +03006186
Gleb Natapov37b96e92009-03-30 16:03:13 +03006187 vmx->vcpu.arch.nmi_injected = false;
6188 kvm_clear_exception_queue(&vmx->vcpu);
6189 kvm_clear_interrupt_queue(&vmx->vcpu);
6190
6191 if (!idtv_info_valid)
6192 return;
6193
Avi Kivity3842d132010-07-27 12:30:24 +03006194 kvm_make_request(KVM_REQ_EVENT, &vmx->vcpu);
6195
Avi Kivity668f6122008-07-02 09:28:55 +03006196 vector = idt_vectoring_info & VECTORING_INFO_VECTOR_MASK;
6197 type = idt_vectoring_info & VECTORING_INFO_TYPE_MASK;
Gleb Natapov37b96e92009-03-30 16:03:13 +03006198
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006199 switch (type) {
Gleb Natapov37b96e92009-03-30 16:03:13 +03006200 case INTR_TYPE_NMI_INTR:
6201 vmx->vcpu.arch.nmi_injected = true;
Avi Kivity668f6122008-07-02 09:28:55 +03006202 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03006203 * SDM 3: 27.7.1.2 (September 2008)
Gleb Natapov37b96e92009-03-30 16:03:13 +03006204 * Clear bit "block by NMI" before VM entry if a NMI
6205 * delivery faulted.
Avi Kivity668f6122008-07-02 09:28:55 +03006206 */
Avi Kivity654f06f2011-03-23 15:02:47 +02006207 vmx_set_nmi_mask(&vmx->vcpu, false);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006208 break;
Gleb Natapov37b96e92009-03-30 16:03:13 +03006209 case INTR_TYPE_SOFT_EXCEPTION:
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006210 vmx->vcpu.arch.event_exit_inst_len =
Avi Kivity83422e12010-07-20 14:43:23 +03006211 vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006212 /* fall through */
6213 case INTR_TYPE_HARD_EXCEPTION:
Avi Kivity35920a32008-07-03 14:50:12 +03006214 if (idt_vectoring_info & VECTORING_INFO_DELIVER_CODE_MASK) {
Avi Kivity83422e12010-07-20 14:43:23 +03006215 u32 err = vmcs_read32(error_code_field);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006216 kvm_queue_exception_e(&vmx->vcpu, vector, err);
Avi Kivity35920a32008-07-03 14:50:12 +03006217 } else
6218 kvm_queue_exception(&vmx->vcpu, vector);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006219 break;
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006220 case INTR_TYPE_SOFT_INTR:
6221 vmx->vcpu.arch.event_exit_inst_len =
Avi Kivity83422e12010-07-20 14:43:23 +03006222 vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006223 /* fall through */
Gleb Natapov37b96e92009-03-30 16:03:13 +03006224 case INTR_TYPE_EXT_INTR:
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006225 kvm_queue_interrupt(&vmx->vcpu, vector,
6226 type == INTR_TYPE_SOFT_INTR);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006227 break;
6228 default:
6229 break;
Avi Kivityf7d92382008-07-03 16:14:28 +03006230 }
Avi Kivitycf393f72008-07-01 16:20:21 +03006231}
6232
Avi Kivity83422e12010-07-20 14:43:23 +03006233static void vmx_complete_interrupts(struct vcpu_vmx *vmx)
6234{
Nadav Har'El66c78ae2011-05-25 23:14:07 +03006235 if (is_guest_mode(&vmx->vcpu))
6236 return;
Avi Kivity83422e12010-07-20 14:43:23 +03006237 __vmx_complete_interrupts(vmx, vmx->idt_vectoring_info,
6238 VM_EXIT_INSTRUCTION_LEN,
6239 IDT_VECTORING_ERROR_CODE);
6240}
6241
Avi Kivityb463a6f2010-07-20 15:06:17 +03006242static void vmx_cancel_injection(struct kvm_vcpu *vcpu)
6243{
Nadav Har'El66c78ae2011-05-25 23:14:07 +03006244 if (is_guest_mode(vcpu))
6245 return;
Avi Kivityb463a6f2010-07-20 15:06:17 +03006246 __vmx_complete_interrupts(to_vmx(vcpu),
6247 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
6248 VM_ENTRY_INSTRUCTION_LEN,
6249 VM_ENTRY_EXCEPTION_ERROR_CODE);
6250
6251 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
6252}
6253
Gleb Natapovd7cd9792011-10-05 14:01:23 +02006254static void atomic_switch_perf_msrs(struct vcpu_vmx *vmx)
6255{
6256 int i, nr_msrs;
6257 struct perf_guest_switch_msr *msrs;
6258
6259 msrs = perf_guest_get_msrs(&nr_msrs);
6260
6261 if (!msrs)
6262 return;
6263
6264 for (i = 0; i < nr_msrs; i++)
6265 if (msrs[i].host == msrs[i].guest)
6266 clear_atomic_switch_msr(vmx, msrs[i].msr);
6267 else
6268 add_atomic_switch_msr(vmx, msrs[i].msr, msrs[i].guest,
6269 msrs[i].host);
6270}
6271
Lai Jiangshana3b5ba42011-02-11 14:29:40 +08006272static void __noclone vmx_vcpu_run(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006273{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04006274 struct vcpu_vmx *vmx = to_vmx(vcpu);
Gleb Natapov2a7921b2012-08-12 16:12:29 +03006275 unsigned long debugctlmsr;
Avi Kivity104f2262010-11-18 13:12:52 +02006276
Nadav Har'El66c78ae2011-05-25 23:14:07 +03006277 if (is_guest_mode(vcpu) && !vmx->nested.nested_run_pending) {
6278 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
6279 if (vmcs12->idt_vectoring_info_field &
6280 VECTORING_INFO_VALID_MASK) {
6281 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
6282 vmcs12->idt_vectoring_info_field);
6283 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
6284 vmcs12->vm_exit_instruction_len);
6285 if (vmcs12->idt_vectoring_info_field &
6286 VECTORING_INFO_DELIVER_CODE_MASK)
6287 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE,
6288 vmcs12->idt_vectoring_error_code);
6289 }
6290 }
6291
Avi Kivity104f2262010-11-18 13:12:52 +02006292 /* Record the guest's net vcpu time for enforced NMI injections. */
6293 if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked))
6294 vmx->entry_time = ktime_get();
6295
6296 /* Don't enter VMX if guest state is invalid, let the exit handler
6297 start emulation until we arrive back to a valid state */
6298 if (vmx->emulation_required && emulate_invalid_guest_state)
6299 return;
6300
6301 if (test_bit(VCPU_REGS_RSP, (unsigned long *)&vcpu->arch.regs_dirty))
6302 vmcs_writel(GUEST_RSP, vcpu->arch.regs[VCPU_REGS_RSP]);
6303 if (test_bit(VCPU_REGS_RIP, (unsigned long *)&vcpu->arch.regs_dirty))
6304 vmcs_writel(GUEST_RIP, vcpu->arch.regs[VCPU_REGS_RIP]);
6305
6306 /* When single-stepping over STI and MOV SS, we must clear the
6307 * corresponding interruptibility bits in the guest state. Otherwise
6308 * vmentry fails as it then expects bit 14 (BS) in pending debug
6309 * exceptions being set, but that's not correct for the guest debugging
6310 * case. */
6311 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
6312 vmx_set_interrupt_shadow(vcpu, 0);
6313
Gleb Natapovd7cd9792011-10-05 14:01:23 +02006314 atomic_switch_perf_msrs(vmx);
Gleb Natapov2a7921b2012-08-12 16:12:29 +03006315 debugctlmsr = get_debugctlmsr();
Gleb Natapovd7cd9792011-10-05 14:01:23 +02006316
Nadav Har'Eld462b812011-05-24 15:26:10 +03006317 vmx->__launched = vmx->loaded_vmcs->launched;
Avi Kivity104f2262010-11-18 13:12:52 +02006318 asm(
Avi Kivity6aa8b732006-12-10 02:21:36 -08006319 /* Store host registers */
Avi Kivityb188c812012-09-16 15:10:58 +03006320 "push %%" _ASM_DX "; push %%" _ASM_BP ";"
6321 "push %%" _ASM_CX " \n\t" /* placeholder for guest rcx */
6322 "push %%" _ASM_CX " \n\t"
6323 "cmp %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Avi Kivity313dbd42008-07-17 18:04:30 +03006324 "je 1f \n\t"
Avi Kivityb188c812012-09-16 15:10:58 +03006325 "mov %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03006326 __ex(ASM_VMX_VMWRITE_RSP_RDX) "\n\t"
Avi Kivity313dbd42008-07-17 18:04:30 +03006327 "1: \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03006328 /* Reload cr2 if changed */
Avi Kivityb188c812012-09-16 15:10:58 +03006329 "mov %c[cr2](%0), %%" _ASM_AX " \n\t"
6330 "mov %%cr2, %%" _ASM_DX " \n\t"
6331 "cmp %%" _ASM_AX ", %%" _ASM_DX " \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03006332 "je 2f \n\t"
Avi Kivityb188c812012-09-16 15:10:58 +03006333 "mov %%" _ASM_AX", %%cr2 \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03006334 "2: \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08006335 /* Check if vmlaunch of vmresume is needed */
Avi Kivitye08aa782007-11-15 18:06:18 +02006336 "cmpl $0, %c[launched](%0) \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08006337 /* Load guest registers. Don't clobber flags. */
Avi Kivityb188c812012-09-16 15:10:58 +03006338 "mov %c[rax](%0), %%" _ASM_AX " \n\t"
6339 "mov %c[rbx](%0), %%" _ASM_BX " \n\t"
6340 "mov %c[rdx](%0), %%" _ASM_DX " \n\t"
6341 "mov %c[rsi](%0), %%" _ASM_SI " \n\t"
6342 "mov %c[rdi](%0), %%" _ASM_DI " \n\t"
6343 "mov %c[rbp](%0), %%" _ASM_BP " \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08006344#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02006345 "mov %c[r8](%0), %%r8 \n\t"
6346 "mov %c[r9](%0), %%r9 \n\t"
6347 "mov %c[r10](%0), %%r10 \n\t"
6348 "mov %c[r11](%0), %%r11 \n\t"
6349 "mov %c[r12](%0), %%r12 \n\t"
6350 "mov %c[r13](%0), %%r13 \n\t"
6351 "mov %c[r14](%0), %%r14 \n\t"
6352 "mov %c[r15](%0), %%r15 \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08006353#endif
Avi Kivityb188c812012-09-16 15:10:58 +03006354 "mov %c[rcx](%0), %%" _ASM_CX " \n\t" /* kills %0 (ecx) */
Avi Kivityc8019492008-07-14 14:44:59 +03006355
Avi Kivity6aa8b732006-12-10 02:21:36 -08006356 /* Enter guest mode */
Avi Kivity83287ea422012-09-16 15:10:57 +03006357 "jne 1f \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03006358 __ex(ASM_VMX_VMLAUNCH) "\n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +03006359 "jmp 2f \n\t"
6360 "1: " __ex(ASM_VMX_VMRESUME) "\n\t"
6361 "2: "
Avi Kivity6aa8b732006-12-10 02:21:36 -08006362 /* Save guest registers, load host registers, keep flags */
Avi Kivityb188c812012-09-16 15:10:58 +03006363 "mov %0, %c[wordsize](%%" _ASM_SP ") \n\t"
Avi Kivity40712fa2011-01-06 18:09:12 +02006364 "pop %0 \n\t"
Avi Kivityb188c812012-09-16 15:10:58 +03006365 "mov %%" _ASM_AX ", %c[rax](%0) \n\t"
6366 "mov %%" _ASM_BX ", %c[rbx](%0) \n\t"
6367 __ASM_SIZE(pop) " %c[rcx](%0) \n\t"
6368 "mov %%" _ASM_DX ", %c[rdx](%0) \n\t"
6369 "mov %%" _ASM_SI ", %c[rsi](%0) \n\t"
6370 "mov %%" _ASM_DI ", %c[rdi](%0) \n\t"
6371 "mov %%" _ASM_BP ", %c[rbp](%0) \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08006372#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02006373 "mov %%r8, %c[r8](%0) \n\t"
6374 "mov %%r9, %c[r9](%0) \n\t"
6375 "mov %%r10, %c[r10](%0) \n\t"
6376 "mov %%r11, %c[r11](%0) \n\t"
6377 "mov %%r12, %c[r12](%0) \n\t"
6378 "mov %%r13, %c[r13](%0) \n\t"
6379 "mov %%r14, %c[r14](%0) \n\t"
6380 "mov %%r15, %c[r15](%0) \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08006381#endif
Avi Kivityb188c812012-09-16 15:10:58 +03006382 "mov %%cr2, %%" _ASM_AX " \n\t"
6383 "mov %%" _ASM_AX ", %c[cr2](%0) \n\t"
Avi Kivityc8019492008-07-14 14:44:59 +03006384
Avi Kivityb188c812012-09-16 15:10:58 +03006385 "pop %%" _ASM_BP "; pop %%" _ASM_DX " \n\t"
Avi Kivitye08aa782007-11-15 18:06:18 +02006386 "setbe %c[fail](%0) \n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +03006387 ".pushsection .rodata \n\t"
6388 ".global vmx_return \n\t"
6389 "vmx_return: " _ASM_PTR " 2b \n\t"
6390 ".popsection"
Avi Kivitye08aa782007-11-15 18:06:18 +02006391 : : "c"(vmx), "d"((unsigned long)HOST_RSP),
Nadav Har'Eld462b812011-05-24 15:26:10 +03006392 [launched]"i"(offsetof(struct vcpu_vmx, __launched)),
Avi Kivitye08aa782007-11-15 18:06:18 +02006393 [fail]"i"(offsetof(struct vcpu_vmx, fail)),
Avi Kivity313dbd42008-07-17 18:04:30 +03006394 [host_rsp]"i"(offsetof(struct vcpu_vmx, host_rsp)),
Zhang Xiantaoad312c72007-12-13 23:50:52 +08006395 [rax]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RAX])),
6396 [rbx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBX])),
6397 [rcx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RCX])),
6398 [rdx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDX])),
6399 [rsi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RSI])),
6400 [rdi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDI])),
6401 [rbp]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBP])),
Avi Kivity05b3e0c2006-12-13 00:33:45 -08006402#ifdef CONFIG_X86_64
Zhang Xiantaoad312c72007-12-13 23:50:52 +08006403 [r8]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R8])),
6404 [r9]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R9])),
6405 [r10]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R10])),
6406 [r11]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R11])),
6407 [r12]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R12])),
6408 [r13]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R13])),
6409 [r14]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R14])),
6410 [r15]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R15])),
Avi Kivity6aa8b732006-12-10 02:21:36 -08006411#endif
Avi Kivity40712fa2011-01-06 18:09:12 +02006412 [cr2]"i"(offsetof(struct vcpu_vmx, vcpu.arch.cr2)),
6413 [wordsize]"i"(sizeof(ulong))
Laurent Vivierc2036302007-10-25 14:18:52 +02006414 : "cc", "memory"
6415#ifdef CONFIG_X86_64
Avi Kivityb188c812012-09-16 15:10:58 +03006416 , "rax", "rbx", "rdi", "rsi"
Laurent Vivierc2036302007-10-25 14:18:52 +02006417 , "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15"
Avi Kivityb188c812012-09-16 15:10:58 +03006418#else
6419 , "eax", "ebx", "edi", "esi"
Laurent Vivierc2036302007-10-25 14:18:52 +02006420#endif
6421 );
Avi Kivity6aa8b732006-12-10 02:21:36 -08006422
Gleb Natapov2a7921b2012-08-12 16:12:29 +03006423 /* MSR_IA32_DEBUGCTLMSR is zeroed on vmexit. Restore it if needed */
6424 if (debugctlmsr)
6425 update_debugctlmsr(debugctlmsr);
6426
Avi Kivityaa67f602012-08-01 16:48:03 +03006427#ifndef CONFIG_X86_64
6428 /*
6429 * The sysexit path does not restore ds/es, so we must set them to
6430 * a reasonable value ourselves.
6431 *
6432 * We can't defer this to vmx_load_host_state() since that function
6433 * may be executed in interrupt context, which saves and restore segments
6434 * around it, nullifying its effect.
6435 */
6436 loadsegment(ds, __USER_DS);
6437 loadsegment(es, __USER_DS);
6438#endif
6439
Avi Kivity6de4f3ad2009-05-31 22:58:47 +03006440 vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP)
Avi Kivity6de12732011-03-07 12:51:22 +02006441 | (1 << VCPU_EXREG_RFLAGS)
Avi Kivity69c73022011-03-07 15:26:44 +02006442 | (1 << VCPU_EXREG_CPL)
Avi Kivityaff48ba2010-12-05 18:56:11 +02006443 | (1 << VCPU_EXREG_PDPTR)
Avi Kivity2fb92db2011-04-27 19:42:18 +03006444 | (1 << VCPU_EXREG_SEGMENTS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02006445 | (1 << VCPU_EXREG_CR3));
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03006446 vcpu->arch.regs_dirty = 0;
6447
Avi Kivity1155f762007-11-22 11:30:47 +02006448 vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
6449
Nadav Har'El66c78ae2011-05-25 23:14:07 +03006450 if (is_guest_mode(vcpu)) {
6451 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
6452 vmcs12->idt_vectoring_info_field = vmx->idt_vectoring_info;
6453 if (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK) {
6454 vmcs12->idt_vectoring_error_code =
6455 vmcs_read32(IDT_VECTORING_ERROR_CODE);
6456 vmcs12->vm_exit_instruction_len =
6457 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
6458 }
6459 }
6460
Nadav Har'Eld462b812011-05-24 15:26:10 +03006461 vmx->loaded_vmcs->launched = 1;
Avi Kivity1b6269d2007-10-09 12:12:19 +02006462
Avi Kivity51aa01d2010-07-20 14:31:20 +03006463 vmx->exit_reason = vmcs_read32(VM_EXIT_REASON);
Jan Kiszka1e2b1dd2011-09-12 10:52:24 +02006464 trace_kvm_exit(vmx->exit_reason, vcpu, KVM_ISA_VMX);
Avi Kivity51aa01d2010-07-20 14:31:20 +03006465
6466 vmx_complete_atomic_exit(vmx);
6467 vmx_recover_nmi_blocking(vmx);
Avi Kivitycf393f72008-07-01 16:20:21 +03006468 vmx_complete_interrupts(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006469}
6470
Avi Kivity6aa8b732006-12-10 02:21:36 -08006471static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
6472{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006473 struct vcpu_vmx *vmx = to_vmx(vcpu);
6474
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08006475 free_vpid(vmx);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006476 free_nested(vmx);
Nadav Har'Eld462b812011-05-24 15:26:10 +03006477 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006478 kfree(vmx->guest_msrs);
6479 kvm_vcpu_uninit(vcpu);
Rusty Russella4770342007-08-01 14:46:11 +10006480 kmem_cache_free(kvm_vcpu_cache, vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006481}
6482
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006483static struct kvm_vcpu *vmx_create_vcpu(struct kvm *kvm, unsigned int id)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006484{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006485 int err;
Rusty Russellc16f8622007-07-30 21:12:19 +10006486 struct vcpu_vmx *vmx = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
Avi Kivity15ad7142007-07-11 18:17:21 +03006487 int cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006488
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04006489 if (!vmx)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006490 return ERR_PTR(-ENOMEM);
6491
Sheng Yang2384d2b2008-01-17 15:14:33 +08006492 allocate_vpid(vmx);
6493
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006494 err = kvm_vcpu_init(&vmx->vcpu, kvm, id);
6495 if (err)
6496 goto free_vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08006497
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04006498 vmx->guest_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
Jan Kiszkabe6d05c2011-04-13 01:27:55 +02006499 err = -ENOMEM;
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006500 if (!vmx->guest_msrs) {
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006501 goto uninit_vcpu;
6502 }
Ingo Molnar965b58a2007-01-05 16:36:23 -08006503
Nadav Har'Eld462b812011-05-24 15:26:10 +03006504 vmx->loaded_vmcs = &vmx->vmcs01;
6505 vmx->loaded_vmcs->vmcs = alloc_vmcs();
6506 if (!vmx->loaded_vmcs->vmcs)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006507 goto free_msrs;
Nadav Har'Eld462b812011-05-24 15:26:10 +03006508 if (!vmm_exclusive)
6509 kvm_cpu_vmxon(__pa(per_cpu(vmxarea, raw_smp_processor_id())));
6510 loaded_vmcs_init(vmx->loaded_vmcs);
6511 if (!vmm_exclusive)
6512 kvm_cpu_vmxoff();
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04006513
Avi Kivity15ad7142007-07-11 18:17:21 +03006514 cpu = get_cpu();
6515 vmx_vcpu_load(&vmx->vcpu, cpu);
Zachary Amsdene48672f2010-08-19 22:07:23 -10006516 vmx->vcpu.cpu = cpu;
Rusty Russell8b9cf982007-07-30 16:31:43 +10006517 err = vmx_vcpu_setup(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006518 vmx_vcpu_put(&vmx->vcpu);
Avi Kivity15ad7142007-07-11 18:17:21 +03006519 put_cpu();
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006520 if (err)
6521 goto free_vmcs;
Marcelo Tosatti5e4a0b32008-02-14 21:21:43 -02006522 if (vm_need_virtualize_apic_accesses(kvm))
Jan Kiszkabe6d05c2011-04-13 01:27:55 +02006523 err = alloc_apic_access_page(kvm);
6524 if (err)
Marcelo Tosatti5e4a0b32008-02-14 21:21:43 -02006525 goto free_vmcs;
Ingo Molnar965b58a2007-01-05 16:36:23 -08006526
Sheng Yangb927a3c2009-07-21 10:42:48 +08006527 if (enable_ept) {
6528 if (!kvm->arch.ept_identity_map_addr)
6529 kvm->arch.ept_identity_map_addr =
6530 VMX_EPT_IDENTITY_PAGETABLE_ADDR;
Gleb Natapov93ea5382011-02-21 12:07:59 +02006531 err = -ENOMEM;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08006532 if (alloc_identity_pagetable(kvm) != 0)
6533 goto free_vmcs;
Gleb Natapov93ea5382011-02-21 12:07:59 +02006534 if (!init_rmode_identity_map(kvm))
6535 goto free_vmcs;
Sheng Yangb927a3c2009-07-21 10:42:48 +08006536 }
Sheng Yangb7ebfb02008-04-25 21:44:52 +08006537
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03006538 vmx->nested.current_vmptr = -1ull;
6539 vmx->nested.current_vmcs12 = NULL;
6540
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006541 return &vmx->vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08006542
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006543free_vmcs:
Xiao Guangrong5f3fbc32012-05-14 14:58:58 +08006544 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006545free_msrs:
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006546 kfree(vmx->guest_msrs);
6547uninit_vcpu:
6548 kvm_vcpu_uninit(&vmx->vcpu);
6549free_vcpu:
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08006550 free_vpid(vmx);
Rusty Russella4770342007-08-01 14:46:11 +10006551 kmem_cache_free(kvm_vcpu_cache, vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006552 return ERR_PTR(err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006553}
6554
Yang, Sheng002c7f72007-07-31 14:23:01 +03006555static void __init vmx_check_processor_compat(void *rtn)
6556{
6557 struct vmcs_config vmcs_conf;
6558
6559 *(int *)rtn = 0;
6560 if (setup_vmcs_config(&vmcs_conf) < 0)
6561 *(int *)rtn = -EIO;
6562 if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
6563 printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
6564 smp_processor_id());
6565 *(int *)rtn = -EIO;
6566 }
6567}
6568
Sheng Yang67253af2008-04-25 10:20:22 +08006569static int get_ept_level(void)
6570{
6571 return VMX_EPT_DEFAULT_GAW + 1;
6572}
6573
Sheng Yang4b12f0d2009-04-27 20:35:42 +08006574static u64 vmx_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
Sheng Yang64d4d522008-10-09 16:01:57 +08006575{
Sheng Yang4b12f0d2009-04-27 20:35:42 +08006576 u64 ret;
6577
Sheng Yang522c68c2009-04-27 20:35:43 +08006578 /* For VT-d and EPT combination
6579 * 1. MMIO: always map as UC
6580 * 2. EPT with VT-d:
6581 * a. VT-d without snooping control feature: can't guarantee the
6582 * result, try to trust guest.
6583 * b. VT-d with snooping control feature: snooping control feature of
6584 * VT-d engine can guarantee the cache correctness. Just set it
6585 * to WB to keep consistent with host. So the same as item 3.
Sheng Yanga19a6d12010-02-09 16:41:53 +08006586 * 3. EPT without VT-d: always map as WB and set IPAT=1 to keep
Sheng Yang522c68c2009-04-27 20:35:43 +08006587 * consistent with host MTRR
6588 */
Sheng Yang4b12f0d2009-04-27 20:35:42 +08006589 if (is_mmio)
6590 ret = MTRR_TYPE_UNCACHABLE << VMX_EPT_MT_EPTE_SHIFT;
Sheng Yang522c68c2009-04-27 20:35:43 +08006591 else if (vcpu->kvm->arch.iommu_domain &&
6592 !(vcpu->kvm->arch.iommu_flags & KVM_IOMMU_CACHE_COHERENCY))
6593 ret = kvm_get_guest_memory_type(vcpu, gfn) <<
6594 VMX_EPT_MT_EPTE_SHIFT;
Sheng Yang4b12f0d2009-04-27 20:35:42 +08006595 else
Sheng Yang522c68c2009-04-27 20:35:43 +08006596 ret = (MTRR_TYPE_WRBACK << VMX_EPT_MT_EPTE_SHIFT)
Sheng Yanga19a6d12010-02-09 16:41:53 +08006597 | VMX_EPT_IPAT_BIT;
Sheng Yang4b12f0d2009-04-27 20:35:42 +08006598
6599 return ret;
Sheng Yang64d4d522008-10-09 16:01:57 +08006600}
6601
Sheng Yang17cc3932010-01-05 19:02:27 +08006602static int vmx_get_lpage_level(void)
Joerg Roedel344f4142009-07-27 16:30:48 +02006603{
Sheng Yang878403b2010-01-05 19:02:29 +08006604 if (enable_ept && !cpu_has_vmx_ept_1g_page())
6605 return PT_DIRECTORY_LEVEL;
6606 else
6607 /* For shadow and EPT supported 1GB page */
6608 return PT_PDPE_LEVEL;
Joerg Roedel344f4142009-07-27 16:30:48 +02006609}
6610
Sheng Yang0e851882009-12-18 16:48:46 +08006611static void vmx_cpuid_update(struct kvm_vcpu *vcpu)
6612{
Sheng Yang4e47c7a2009-12-18 16:48:47 +08006613 struct kvm_cpuid_entry2 *best;
6614 struct vcpu_vmx *vmx = to_vmx(vcpu);
6615 u32 exec_control;
6616
6617 vmx->rdtscp_enabled = false;
6618 if (vmx_rdtscp_supported()) {
6619 exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
6620 if (exec_control & SECONDARY_EXEC_RDTSCP) {
6621 best = kvm_find_cpuid_entry(vcpu, 0x80000001, 0);
6622 if (best && (best->edx & bit(X86_FEATURE_RDTSCP)))
6623 vmx->rdtscp_enabled = true;
6624 else {
6625 exec_control &= ~SECONDARY_EXEC_RDTSCP;
6626 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
6627 exec_control);
6628 }
6629 }
6630 }
Mao, Junjiead756a12012-07-02 01:18:48 +00006631
Mao, Junjiead756a12012-07-02 01:18:48 +00006632 /* Exposing INVPCID only when PCID is exposed */
6633 best = kvm_find_cpuid_entry(vcpu, 0x7, 0);
6634 if (vmx_invpcid_supported() &&
Ren, Yongjie4f9770452012-09-07 07:36:59 +00006635 best && (best->ebx & bit(X86_FEATURE_INVPCID)) &&
Mao, Junjiead756a12012-07-02 01:18:48 +00006636 guest_cpuid_has_pcid(vcpu)) {
Takashi Iwai29282fd2012-11-09 15:20:17 +01006637 exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
Mao, Junjiead756a12012-07-02 01:18:48 +00006638 exec_control |= SECONDARY_EXEC_ENABLE_INVPCID;
6639 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
6640 exec_control);
6641 } else {
Takashi Iwai29282fd2012-11-09 15:20:17 +01006642 if (cpu_has_secondary_exec_ctrls()) {
6643 exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
6644 exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
6645 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
6646 exec_control);
6647 }
Mao, Junjiead756a12012-07-02 01:18:48 +00006648 if (best)
Ren, Yongjie4f9770452012-09-07 07:36:59 +00006649 best->ebx &= ~bit(X86_FEATURE_INVPCID);
Mao, Junjiead756a12012-07-02 01:18:48 +00006650 }
Sheng Yang0e851882009-12-18 16:48:46 +08006651}
6652
Joerg Roedeld4330ef2010-04-22 12:33:11 +02006653static void vmx_set_supported_cpuid(u32 func, struct kvm_cpuid_entry2 *entry)
6654{
Nadav Har'El7b8050f2011-05-25 23:16:10 +03006655 if (func == 1 && nested)
6656 entry->ecx |= bit(X86_FEATURE_VMX);
Joerg Roedeld4330ef2010-04-22 12:33:11 +02006657}
6658
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03006659/*
6660 * prepare_vmcs02 is called when the L1 guest hypervisor runs its nested
6661 * L2 guest. L1 has a vmcs for L2 (vmcs12), and this function "merges" it
6662 * with L0's requirements for its guest (a.k.a. vmsc01), so we can run the L2
6663 * guest in a way that will both be appropriate to L1's requests, and our
6664 * needs. In addition to modifying the active vmcs (which is vmcs02), this
6665 * function also has additional necessary side-effects, like setting various
6666 * vcpu->arch fields.
6667 */
6668static void prepare_vmcs02(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
6669{
6670 struct vcpu_vmx *vmx = to_vmx(vcpu);
6671 u32 exec_control;
6672
6673 vmcs_write16(GUEST_ES_SELECTOR, vmcs12->guest_es_selector);
6674 vmcs_write16(GUEST_CS_SELECTOR, vmcs12->guest_cs_selector);
6675 vmcs_write16(GUEST_SS_SELECTOR, vmcs12->guest_ss_selector);
6676 vmcs_write16(GUEST_DS_SELECTOR, vmcs12->guest_ds_selector);
6677 vmcs_write16(GUEST_FS_SELECTOR, vmcs12->guest_fs_selector);
6678 vmcs_write16(GUEST_GS_SELECTOR, vmcs12->guest_gs_selector);
6679 vmcs_write16(GUEST_LDTR_SELECTOR, vmcs12->guest_ldtr_selector);
6680 vmcs_write16(GUEST_TR_SELECTOR, vmcs12->guest_tr_selector);
6681 vmcs_write32(GUEST_ES_LIMIT, vmcs12->guest_es_limit);
6682 vmcs_write32(GUEST_CS_LIMIT, vmcs12->guest_cs_limit);
6683 vmcs_write32(GUEST_SS_LIMIT, vmcs12->guest_ss_limit);
6684 vmcs_write32(GUEST_DS_LIMIT, vmcs12->guest_ds_limit);
6685 vmcs_write32(GUEST_FS_LIMIT, vmcs12->guest_fs_limit);
6686 vmcs_write32(GUEST_GS_LIMIT, vmcs12->guest_gs_limit);
6687 vmcs_write32(GUEST_LDTR_LIMIT, vmcs12->guest_ldtr_limit);
6688 vmcs_write32(GUEST_TR_LIMIT, vmcs12->guest_tr_limit);
6689 vmcs_write32(GUEST_GDTR_LIMIT, vmcs12->guest_gdtr_limit);
6690 vmcs_write32(GUEST_IDTR_LIMIT, vmcs12->guest_idtr_limit);
6691 vmcs_write32(GUEST_ES_AR_BYTES, vmcs12->guest_es_ar_bytes);
6692 vmcs_write32(GUEST_CS_AR_BYTES, vmcs12->guest_cs_ar_bytes);
6693 vmcs_write32(GUEST_SS_AR_BYTES, vmcs12->guest_ss_ar_bytes);
6694 vmcs_write32(GUEST_DS_AR_BYTES, vmcs12->guest_ds_ar_bytes);
6695 vmcs_write32(GUEST_FS_AR_BYTES, vmcs12->guest_fs_ar_bytes);
6696 vmcs_write32(GUEST_GS_AR_BYTES, vmcs12->guest_gs_ar_bytes);
6697 vmcs_write32(GUEST_LDTR_AR_BYTES, vmcs12->guest_ldtr_ar_bytes);
6698 vmcs_write32(GUEST_TR_AR_BYTES, vmcs12->guest_tr_ar_bytes);
6699 vmcs_writel(GUEST_ES_BASE, vmcs12->guest_es_base);
6700 vmcs_writel(GUEST_CS_BASE, vmcs12->guest_cs_base);
6701 vmcs_writel(GUEST_SS_BASE, vmcs12->guest_ss_base);
6702 vmcs_writel(GUEST_DS_BASE, vmcs12->guest_ds_base);
6703 vmcs_writel(GUEST_FS_BASE, vmcs12->guest_fs_base);
6704 vmcs_writel(GUEST_GS_BASE, vmcs12->guest_gs_base);
6705 vmcs_writel(GUEST_LDTR_BASE, vmcs12->guest_ldtr_base);
6706 vmcs_writel(GUEST_TR_BASE, vmcs12->guest_tr_base);
6707 vmcs_writel(GUEST_GDTR_BASE, vmcs12->guest_gdtr_base);
6708 vmcs_writel(GUEST_IDTR_BASE, vmcs12->guest_idtr_base);
6709
6710 vmcs_write64(GUEST_IA32_DEBUGCTL, vmcs12->guest_ia32_debugctl);
6711 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
6712 vmcs12->vm_entry_intr_info_field);
6713 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE,
6714 vmcs12->vm_entry_exception_error_code);
6715 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
6716 vmcs12->vm_entry_instruction_len);
6717 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO,
6718 vmcs12->guest_interruptibility_info);
6719 vmcs_write32(GUEST_ACTIVITY_STATE, vmcs12->guest_activity_state);
6720 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->guest_sysenter_cs);
6721 vmcs_writel(GUEST_DR7, vmcs12->guest_dr7);
6722 vmcs_writel(GUEST_RFLAGS, vmcs12->guest_rflags);
6723 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS,
6724 vmcs12->guest_pending_dbg_exceptions);
6725 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->guest_sysenter_esp);
6726 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->guest_sysenter_eip);
6727
6728 vmcs_write64(VMCS_LINK_POINTER, -1ull);
6729
6730 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL,
6731 (vmcs_config.pin_based_exec_ctrl |
6732 vmcs12->pin_based_vm_exec_control));
6733
6734 /*
6735 * Whether page-faults are trapped is determined by a combination of
6736 * 3 settings: PFEC_MASK, PFEC_MATCH and EXCEPTION_BITMAP.PF.
6737 * If enable_ept, L0 doesn't care about page faults and we should
6738 * set all of these to L1's desires. However, if !enable_ept, L0 does
6739 * care about (at least some) page faults, and because it is not easy
6740 * (if at all possible?) to merge L0 and L1's desires, we simply ask
6741 * to exit on each and every L2 page fault. This is done by setting
6742 * MASK=MATCH=0 and (see below) EB.PF=1.
6743 * Note that below we don't need special code to set EB.PF beyond the
6744 * "or"ing of the EB of vmcs01 and vmcs12, because when enable_ept,
6745 * vmcs01's EB.PF is 0 so the "or" will take vmcs12's value, and when
6746 * !enable_ept, EB.PF is 1, so the "or" will always be 1.
6747 *
6748 * A problem with this approach (when !enable_ept) is that L1 may be
6749 * injected with more page faults than it asked for. This could have
6750 * caused problems, but in practice existing hypervisors don't care.
6751 * To fix this, we will need to emulate the PFEC checking (on the L1
6752 * page tables), using walk_addr(), when injecting PFs to L1.
6753 */
6754 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK,
6755 enable_ept ? vmcs12->page_fault_error_code_mask : 0);
6756 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH,
6757 enable_ept ? vmcs12->page_fault_error_code_match : 0);
6758
6759 if (cpu_has_secondary_exec_ctrls()) {
6760 u32 exec_control = vmx_secondary_exec_control(vmx);
6761 if (!vmx->rdtscp_enabled)
6762 exec_control &= ~SECONDARY_EXEC_RDTSCP;
6763 /* Take the following fields only from vmcs12 */
6764 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
6765 if (nested_cpu_has(vmcs12,
6766 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS))
6767 exec_control |= vmcs12->secondary_vm_exec_control;
6768
6769 if (exec_control & SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES) {
6770 /*
6771 * Translate L1 physical address to host physical
6772 * address for vmcs02. Keep the page pinned, so this
6773 * physical address remains valid. We keep a reference
6774 * to it so we can release it later.
6775 */
6776 if (vmx->nested.apic_access_page) /* shouldn't happen */
6777 nested_release_page(vmx->nested.apic_access_page);
6778 vmx->nested.apic_access_page =
6779 nested_get_page(vcpu, vmcs12->apic_access_addr);
6780 /*
6781 * If translation failed, no matter: This feature asks
6782 * to exit when accessing the given address, and if it
6783 * can never be accessed, this feature won't do
6784 * anything anyway.
6785 */
6786 if (!vmx->nested.apic_access_page)
6787 exec_control &=
6788 ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
6789 else
6790 vmcs_write64(APIC_ACCESS_ADDR,
6791 page_to_phys(vmx->nested.apic_access_page));
6792 }
6793
6794 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
6795 }
6796
6797
6798 /*
6799 * Set host-state according to L0's settings (vmcs12 is irrelevant here)
6800 * Some constant fields are set here by vmx_set_constant_host_state().
6801 * Other fields are different per CPU, and will be set later when
6802 * vmx_vcpu_load() is called, and when vmx_save_host_state() is called.
6803 */
6804 vmx_set_constant_host_state();
6805
6806 /*
6807 * HOST_RSP is normally set correctly in vmx_vcpu_run() just before
6808 * entry, but only if the current (host) sp changed from the value
6809 * we wrote last (vmx->host_rsp). This cache is no longer relevant
6810 * if we switch vmcs, and rather than hold a separate cache per vmcs,
6811 * here we just force the write to happen on entry.
6812 */
6813 vmx->host_rsp = 0;
6814
6815 exec_control = vmx_exec_control(vmx); /* L0's desires */
6816 exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
6817 exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
6818 exec_control &= ~CPU_BASED_TPR_SHADOW;
6819 exec_control |= vmcs12->cpu_based_vm_exec_control;
6820 /*
6821 * Merging of IO and MSR bitmaps not currently supported.
6822 * Rather, exit every time.
6823 */
6824 exec_control &= ~CPU_BASED_USE_MSR_BITMAPS;
6825 exec_control &= ~CPU_BASED_USE_IO_BITMAPS;
6826 exec_control |= CPU_BASED_UNCOND_IO_EXITING;
6827
6828 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, exec_control);
6829
6830 /* EXCEPTION_BITMAP and CR0_GUEST_HOST_MASK should basically be the
6831 * bitwise-or of what L1 wants to trap for L2, and what we want to
6832 * trap. Note that CR0.TS also needs updating - we do this later.
6833 */
6834 update_exception_bitmap(vcpu);
6835 vcpu->arch.cr0_guest_owned_bits &= ~vmcs12->cr0_guest_host_mask;
6836 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
6837
6838 /* Note: IA32_MODE, LOAD_IA32_EFER are modified by vmx_set_efer below */
6839 vmcs_write32(VM_EXIT_CONTROLS,
6840 vmcs12->vm_exit_controls | vmcs_config.vmexit_ctrl);
6841 vmcs_write32(VM_ENTRY_CONTROLS, vmcs12->vm_entry_controls |
6842 (vmcs_config.vmentry_ctrl & ~VM_ENTRY_IA32E_MODE));
6843
6844 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_PAT)
6845 vmcs_write64(GUEST_IA32_PAT, vmcs12->guest_ia32_pat);
6846 else if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
6847 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
6848
6849
6850 set_cr4_guest_host_mask(vmx);
6851
Nadav Har'El27fc51b2011-08-02 15:54:52 +03006852 if (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETING)
6853 vmcs_write64(TSC_OFFSET,
6854 vmx->nested.vmcs01_tsc_offset + vmcs12->tsc_offset);
6855 else
6856 vmcs_write64(TSC_OFFSET, vmx->nested.vmcs01_tsc_offset);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03006857
6858 if (enable_vpid) {
6859 /*
6860 * Trivially support vpid by letting L2s share their parent
6861 * L1's vpid. TODO: move to a more elaborate solution, giving
6862 * each L2 its own vpid and exposing the vpid feature to L1.
6863 */
6864 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
6865 vmx_flush_tlb(vcpu);
6866 }
6867
6868 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER)
6869 vcpu->arch.efer = vmcs12->guest_ia32_efer;
6870 if (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE)
6871 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
6872 else
6873 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
6874 /* Note: modifies VM_ENTRY/EXIT_CONTROLS and GUEST/HOST_IA32_EFER */
6875 vmx_set_efer(vcpu, vcpu->arch.efer);
6876
6877 /*
6878 * This sets GUEST_CR0 to vmcs12->guest_cr0, with possibly a modified
6879 * TS bit (for lazy fpu) and bits which we consider mandatory enabled.
6880 * The CR0_READ_SHADOW is what L2 should have expected to read given
6881 * the specifications by L1; It's not enough to take
6882 * vmcs12->cr0_read_shadow because on our cr0_guest_host_mask we we
6883 * have more bits than L1 expected.
6884 */
6885 vmx_set_cr0(vcpu, vmcs12->guest_cr0);
6886 vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
6887
6888 vmx_set_cr4(vcpu, vmcs12->guest_cr4);
6889 vmcs_writel(CR4_READ_SHADOW, nested_read_cr4(vmcs12));
6890
6891 /* shadow page tables on either EPT or shadow page tables */
6892 kvm_set_cr3(vcpu, vmcs12->guest_cr3);
6893 kvm_mmu_reset_context(vcpu);
6894
6895 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->guest_rsp);
6896 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->guest_rip);
6897}
6898
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03006899/*
6900 * nested_vmx_run() handles a nested entry, i.e., a VMLAUNCH or VMRESUME on L1
6901 * for running an L2 nested guest.
6902 */
6903static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch)
6904{
6905 struct vmcs12 *vmcs12;
6906 struct vcpu_vmx *vmx = to_vmx(vcpu);
6907 int cpu;
6908 struct loaded_vmcs *vmcs02;
6909
6910 if (!nested_vmx_check_permission(vcpu) ||
6911 !nested_vmx_check_vmcs12(vcpu))
6912 return 1;
6913
6914 skip_emulated_instruction(vcpu);
6915 vmcs12 = get_vmcs12(vcpu);
6916
Nadav Har'El7c177932011-05-25 23:12:04 +03006917 /*
6918 * The nested entry process starts with enforcing various prerequisites
6919 * on vmcs12 as required by the Intel SDM, and act appropriately when
6920 * they fail: As the SDM explains, some conditions should cause the
6921 * instruction to fail, while others will cause the instruction to seem
6922 * to succeed, but return an EXIT_REASON_INVALID_STATE.
6923 * To speed up the normal (success) code path, we should avoid checking
6924 * for misconfigurations which will anyway be caught by the processor
6925 * when using the merged vmcs02.
6926 */
6927 if (vmcs12->launch_state == launch) {
6928 nested_vmx_failValid(vcpu,
6929 launch ? VMXERR_VMLAUNCH_NONCLEAR_VMCS
6930 : VMXERR_VMRESUME_NONLAUNCHED_VMCS);
6931 return 1;
6932 }
6933
6934 if ((vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_MSR_BITMAPS) &&
6935 !IS_ALIGNED(vmcs12->msr_bitmap, PAGE_SIZE)) {
6936 /*TODO: Also verify bits beyond physical address width are 0*/
6937 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
6938 return 1;
6939 }
6940
6941 if (nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES) &&
6942 !IS_ALIGNED(vmcs12->apic_access_addr, PAGE_SIZE)) {
6943 /*TODO: Also verify bits beyond physical address width are 0*/
6944 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
6945 return 1;
6946 }
6947
6948 if (vmcs12->vm_entry_msr_load_count > 0 ||
6949 vmcs12->vm_exit_msr_load_count > 0 ||
6950 vmcs12->vm_exit_msr_store_count > 0) {
Jan Kiszkabd801582011-09-12 11:26:22 +02006951 pr_warn_ratelimited("%s: VMCS MSR_{LOAD,STORE} unsupported\n",
6952 __func__);
Nadav Har'El7c177932011-05-25 23:12:04 +03006953 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
6954 return 1;
6955 }
6956
6957 if (!vmx_control_verify(vmcs12->cpu_based_vm_exec_control,
6958 nested_vmx_procbased_ctls_low, nested_vmx_procbased_ctls_high) ||
6959 !vmx_control_verify(vmcs12->secondary_vm_exec_control,
6960 nested_vmx_secondary_ctls_low, nested_vmx_secondary_ctls_high) ||
6961 !vmx_control_verify(vmcs12->pin_based_vm_exec_control,
6962 nested_vmx_pinbased_ctls_low, nested_vmx_pinbased_ctls_high) ||
6963 !vmx_control_verify(vmcs12->vm_exit_controls,
6964 nested_vmx_exit_ctls_low, nested_vmx_exit_ctls_high) ||
6965 !vmx_control_verify(vmcs12->vm_entry_controls,
6966 nested_vmx_entry_ctls_low, nested_vmx_entry_ctls_high))
6967 {
6968 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
6969 return 1;
6970 }
6971
6972 if (((vmcs12->host_cr0 & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON) ||
6973 ((vmcs12->host_cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON)) {
6974 nested_vmx_failValid(vcpu,
6975 VMXERR_ENTRY_INVALID_HOST_STATE_FIELD);
6976 return 1;
6977 }
6978
6979 if (((vmcs12->guest_cr0 & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON) ||
6980 ((vmcs12->guest_cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON)) {
6981 nested_vmx_entry_failure(vcpu, vmcs12,
6982 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
6983 return 1;
6984 }
6985 if (vmcs12->vmcs_link_pointer != -1ull) {
6986 nested_vmx_entry_failure(vcpu, vmcs12,
6987 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_VMCS_LINK_PTR);
6988 return 1;
6989 }
6990
6991 /*
6992 * We're finally done with prerequisite checking, and can start with
6993 * the nested entry.
6994 */
6995
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03006996 vmcs02 = nested_get_current_vmcs02(vmx);
6997 if (!vmcs02)
6998 return -ENOMEM;
6999
7000 enter_guest_mode(vcpu);
7001
7002 vmx->nested.vmcs01_tsc_offset = vmcs_read64(TSC_OFFSET);
7003
7004 cpu = get_cpu();
7005 vmx->loaded_vmcs = vmcs02;
7006 vmx_vcpu_put(vcpu);
7007 vmx_vcpu_load(vcpu, cpu);
7008 vcpu->cpu = cpu;
7009 put_cpu();
7010
7011 vmcs12->launch_state = 1;
7012
7013 prepare_vmcs02(vcpu, vmcs12);
7014
7015 /*
7016 * Note no nested_vmx_succeed or nested_vmx_fail here. At this point
7017 * we are no longer running L1, and VMLAUNCH/VMRESUME has not yet
7018 * returned as far as L1 is concerned. It will only return (and set
7019 * the success flag) when L2 exits (see nested_vmx_vmexit()).
7020 */
7021 return 1;
7022}
7023
Nadav Har'El4704d0b2011-05-25 23:11:34 +03007024/*
7025 * On a nested exit from L2 to L1, vmcs12.guest_cr0 might not be up-to-date
7026 * because L2 may have changed some cr0 bits directly (CRO_GUEST_HOST_MASK).
7027 * This function returns the new value we should put in vmcs12.guest_cr0.
7028 * It's not enough to just return the vmcs02 GUEST_CR0. Rather,
7029 * 1. Bits that neither L0 nor L1 trapped, were set directly by L2 and are now
7030 * available in vmcs02 GUEST_CR0. (Note: It's enough to check that L0
7031 * didn't trap the bit, because if L1 did, so would L0).
7032 * 2. Bits that L1 asked to trap (and therefore L0 also did) could not have
7033 * been modified by L2, and L1 knows it. So just leave the old value of
7034 * the bit from vmcs12.guest_cr0. Note that the bit from vmcs02 GUEST_CR0
7035 * isn't relevant, because if L0 traps this bit it can set it to anything.
7036 * 3. Bits that L1 didn't trap, but L0 did. L1 believes the guest could have
7037 * changed these bits, and therefore they need to be updated, but L0
7038 * didn't necessarily allow them to be changed in GUEST_CR0 - and rather
7039 * put them in vmcs02 CR0_READ_SHADOW. So take these bits from there.
7040 */
7041static inline unsigned long
7042vmcs12_guest_cr0(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
7043{
7044 return
7045 /*1*/ (vmcs_readl(GUEST_CR0) & vcpu->arch.cr0_guest_owned_bits) |
7046 /*2*/ (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask) |
7047 /*3*/ (vmcs_readl(CR0_READ_SHADOW) & ~(vmcs12->cr0_guest_host_mask |
7048 vcpu->arch.cr0_guest_owned_bits));
7049}
7050
7051static inline unsigned long
7052vmcs12_guest_cr4(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
7053{
7054 return
7055 /*1*/ (vmcs_readl(GUEST_CR4) & vcpu->arch.cr4_guest_owned_bits) |
7056 /*2*/ (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask) |
7057 /*3*/ (vmcs_readl(CR4_READ_SHADOW) & ~(vmcs12->cr4_guest_host_mask |
7058 vcpu->arch.cr4_guest_owned_bits));
7059}
7060
7061/*
7062 * prepare_vmcs12 is part of what we need to do when the nested L2 guest exits
7063 * and we want to prepare to run its L1 parent. L1 keeps a vmcs for L2 (vmcs12),
7064 * and this function updates it to reflect the changes to the guest state while
7065 * L2 was running (and perhaps made some exits which were handled directly by L0
7066 * without going back to L1), and to reflect the exit reason.
7067 * Note that we do not have to copy here all VMCS fields, just those that
7068 * could have changed by the L2 guest or the exit - i.e., the guest-state and
7069 * exit-information fields only. Other fields are modified by L1 with VMWRITE,
7070 * which already writes to vmcs12 directly.
7071 */
7072void prepare_vmcs12(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
7073{
7074 /* update guest state fields: */
7075 vmcs12->guest_cr0 = vmcs12_guest_cr0(vcpu, vmcs12);
7076 vmcs12->guest_cr4 = vmcs12_guest_cr4(vcpu, vmcs12);
7077
7078 kvm_get_dr(vcpu, 7, (unsigned long *)&vmcs12->guest_dr7);
7079 vmcs12->guest_rsp = kvm_register_read(vcpu, VCPU_REGS_RSP);
7080 vmcs12->guest_rip = kvm_register_read(vcpu, VCPU_REGS_RIP);
7081 vmcs12->guest_rflags = vmcs_readl(GUEST_RFLAGS);
7082
7083 vmcs12->guest_es_selector = vmcs_read16(GUEST_ES_SELECTOR);
7084 vmcs12->guest_cs_selector = vmcs_read16(GUEST_CS_SELECTOR);
7085 vmcs12->guest_ss_selector = vmcs_read16(GUEST_SS_SELECTOR);
7086 vmcs12->guest_ds_selector = vmcs_read16(GUEST_DS_SELECTOR);
7087 vmcs12->guest_fs_selector = vmcs_read16(GUEST_FS_SELECTOR);
7088 vmcs12->guest_gs_selector = vmcs_read16(GUEST_GS_SELECTOR);
7089 vmcs12->guest_ldtr_selector = vmcs_read16(GUEST_LDTR_SELECTOR);
7090 vmcs12->guest_tr_selector = vmcs_read16(GUEST_TR_SELECTOR);
7091 vmcs12->guest_es_limit = vmcs_read32(GUEST_ES_LIMIT);
7092 vmcs12->guest_cs_limit = vmcs_read32(GUEST_CS_LIMIT);
7093 vmcs12->guest_ss_limit = vmcs_read32(GUEST_SS_LIMIT);
7094 vmcs12->guest_ds_limit = vmcs_read32(GUEST_DS_LIMIT);
7095 vmcs12->guest_fs_limit = vmcs_read32(GUEST_FS_LIMIT);
7096 vmcs12->guest_gs_limit = vmcs_read32(GUEST_GS_LIMIT);
7097 vmcs12->guest_ldtr_limit = vmcs_read32(GUEST_LDTR_LIMIT);
7098 vmcs12->guest_tr_limit = vmcs_read32(GUEST_TR_LIMIT);
7099 vmcs12->guest_gdtr_limit = vmcs_read32(GUEST_GDTR_LIMIT);
7100 vmcs12->guest_idtr_limit = vmcs_read32(GUEST_IDTR_LIMIT);
7101 vmcs12->guest_es_ar_bytes = vmcs_read32(GUEST_ES_AR_BYTES);
7102 vmcs12->guest_cs_ar_bytes = vmcs_read32(GUEST_CS_AR_BYTES);
7103 vmcs12->guest_ss_ar_bytes = vmcs_read32(GUEST_SS_AR_BYTES);
7104 vmcs12->guest_ds_ar_bytes = vmcs_read32(GUEST_DS_AR_BYTES);
7105 vmcs12->guest_fs_ar_bytes = vmcs_read32(GUEST_FS_AR_BYTES);
7106 vmcs12->guest_gs_ar_bytes = vmcs_read32(GUEST_GS_AR_BYTES);
7107 vmcs12->guest_ldtr_ar_bytes = vmcs_read32(GUEST_LDTR_AR_BYTES);
7108 vmcs12->guest_tr_ar_bytes = vmcs_read32(GUEST_TR_AR_BYTES);
7109 vmcs12->guest_es_base = vmcs_readl(GUEST_ES_BASE);
7110 vmcs12->guest_cs_base = vmcs_readl(GUEST_CS_BASE);
7111 vmcs12->guest_ss_base = vmcs_readl(GUEST_SS_BASE);
7112 vmcs12->guest_ds_base = vmcs_readl(GUEST_DS_BASE);
7113 vmcs12->guest_fs_base = vmcs_readl(GUEST_FS_BASE);
7114 vmcs12->guest_gs_base = vmcs_readl(GUEST_GS_BASE);
7115 vmcs12->guest_ldtr_base = vmcs_readl(GUEST_LDTR_BASE);
7116 vmcs12->guest_tr_base = vmcs_readl(GUEST_TR_BASE);
7117 vmcs12->guest_gdtr_base = vmcs_readl(GUEST_GDTR_BASE);
7118 vmcs12->guest_idtr_base = vmcs_readl(GUEST_IDTR_BASE);
7119
7120 vmcs12->guest_activity_state = vmcs_read32(GUEST_ACTIVITY_STATE);
7121 vmcs12->guest_interruptibility_info =
7122 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
7123 vmcs12->guest_pending_dbg_exceptions =
7124 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS);
7125
7126 /* TODO: These cannot have changed unless we have MSR bitmaps and
7127 * the relevant bit asks not to trap the change */
7128 vmcs12->guest_ia32_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
7129 if (vmcs12->vm_entry_controls & VM_EXIT_SAVE_IA32_PAT)
7130 vmcs12->guest_ia32_pat = vmcs_read64(GUEST_IA32_PAT);
7131 vmcs12->guest_sysenter_cs = vmcs_read32(GUEST_SYSENTER_CS);
7132 vmcs12->guest_sysenter_esp = vmcs_readl(GUEST_SYSENTER_ESP);
7133 vmcs12->guest_sysenter_eip = vmcs_readl(GUEST_SYSENTER_EIP);
7134
7135 /* update exit information fields: */
7136
7137 vmcs12->vm_exit_reason = vmcs_read32(VM_EXIT_REASON);
7138 vmcs12->exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7139
7140 vmcs12->vm_exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
7141 vmcs12->vm_exit_intr_error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
7142 vmcs12->idt_vectoring_info_field =
7143 vmcs_read32(IDT_VECTORING_INFO_FIELD);
7144 vmcs12->idt_vectoring_error_code =
7145 vmcs_read32(IDT_VECTORING_ERROR_CODE);
7146 vmcs12->vm_exit_instruction_len = vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
7147 vmcs12->vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
7148
7149 /* clear vm-entry fields which are to be cleared on exit */
7150 if (!(vmcs12->vm_exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY))
7151 vmcs12->vm_entry_intr_info_field &= ~INTR_INFO_VALID_MASK;
7152}
7153
7154/*
7155 * A part of what we need to when the nested L2 guest exits and we want to
7156 * run its L1 parent, is to reset L1's guest state to the host state specified
7157 * in vmcs12.
7158 * This function is to be called not only on normal nested exit, but also on
7159 * a nested entry failure, as explained in Intel's spec, 3B.23.7 ("VM-Entry
7160 * Failures During or After Loading Guest State").
7161 * This function should be called when the active VMCS is L1's (vmcs01).
7162 */
7163void load_vmcs12_host_state(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
7164{
7165 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER)
7166 vcpu->arch.efer = vmcs12->host_ia32_efer;
7167 if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
7168 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
7169 else
7170 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
7171 vmx_set_efer(vcpu, vcpu->arch.efer);
7172
7173 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->host_rsp);
7174 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->host_rip);
7175 /*
7176 * Note that calling vmx_set_cr0 is important, even if cr0 hasn't
7177 * actually changed, because it depends on the current state of
7178 * fpu_active (which may have changed).
7179 * Note that vmx_set_cr0 refers to efer set above.
7180 */
7181 kvm_set_cr0(vcpu, vmcs12->host_cr0);
7182 /*
7183 * If we did fpu_activate()/fpu_deactivate() during L2's run, we need
7184 * to apply the same changes to L1's vmcs. We just set cr0 correctly,
7185 * but we also need to update cr0_guest_host_mask and exception_bitmap.
7186 */
7187 update_exception_bitmap(vcpu);
7188 vcpu->arch.cr0_guest_owned_bits = (vcpu->fpu_active ? X86_CR0_TS : 0);
7189 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
7190
7191 /*
7192 * Note that CR4_GUEST_HOST_MASK is already set in the original vmcs01
7193 * (KVM doesn't change it)- no reason to call set_cr4_guest_host_mask();
7194 */
7195 vcpu->arch.cr4_guest_owned_bits = ~vmcs_readl(CR4_GUEST_HOST_MASK);
7196 kvm_set_cr4(vcpu, vmcs12->host_cr4);
7197
7198 /* shadow page tables on either EPT or shadow page tables */
7199 kvm_set_cr3(vcpu, vmcs12->host_cr3);
7200 kvm_mmu_reset_context(vcpu);
7201
7202 if (enable_vpid) {
7203 /*
7204 * Trivially support vpid by letting L2s share their parent
7205 * L1's vpid. TODO: move to a more elaborate solution, giving
7206 * each L2 its own vpid and exposing the vpid feature to L1.
7207 */
7208 vmx_flush_tlb(vcpu);
7209 }
7210
7211
7212 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->host_ia32_sysenter_cs);
7213 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->host_ia32_sysenter_esp);
7214 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->host_ia32_sysenter_eip);
7215 vmcs_writel(GUEST_IDTR_BASE, vmcs12->host_idtr_base);
7216 vmcs_writel(GUEST_GDTR_BASE, vmcs12->host_gdtr_base);
7217 vmcs_writel(GUEST_TR_BASE, vmcs12->host_tr_base);
7218 vmcs_writel(GUEST_GS_BASE, vmcs12->host_gs_base);
7219 vmcs_writel(GUEST_FS_BASE, vmcs12->host_fs_base);
7220 vmcs_write16(GUEST_ES_SELECTOR, vmcs12->host_es_selector);
7221 vmcs_write16(GUEST_CS_SELECTOR, vmcs12->host_cs_selector);
7222 vmcs_write16(GUEST_SS_SELECTOR, vmcs12->host_ss_selector);
7223 vmcs_write16(GUEST_DS_SELECTOR, vmcs12->host_ds_selector);
7224 vmcs_write16(GUEST_FS_SELECTOR, vmcs12->host_fs_selector);
7225 vmcs_write16(GUEST_GS_SELECTOR, vmcs12->host_gs_selector);
7226 vmcs_write16(GUEST_TR_SELECTOR, vmcs12->host_tr_selector);
7227
7228 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PAT)
7229 vmcs_write64(GUEST_IA32_PAT, vmcs12->host_ia32_pat);
7230 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
7231 vmcs_write64(GUEST_IA32_PERF_GLOBAL_CTRL,
7232 vmcs12->host_ia32_perf_global_ctrl);
7233}
7234
7235/*
7236 * Emulate an exit from nested guest (L2) to L1, i.e., prepare to run L1
7237 * and modify vmcs12 to make it see what it would expect to see there if
7238 * L2 was its real guest. Must only be called when in L2 (is_guest_mode())
7239 */
7240static void nested_vmx_vmexit(struct kvm_vcpu *vcpu)
7241{
7242 struct vcpu_vmx *vmx = to_vmx(vcpu);
7243 int cpu;
7244 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
7245
7246 leave_guest_mode(vcpu);
7247 prepare_vmcs12(vcpu, vmcs12);
7248
7249 cpu = get_cpu();
7250 vmx->loaded_vmcs = &vmx->vmcs01;
7251 vmx_vcpu_put(vcpu);
7252 vmx_vcpu_load(vcpu, cpu);
7253 vcpu->cpu = cpu;
7254 put_cpu();
7255
7256 /* if no vmcs02 cache requested, remove the one we used */
7257 if (VMCS02_POOL_SIZE == 0)
7258 nested_free_vmcs02(vmx, vmx->nested.current_vmptr);
7259
7260 load_vmcs12_host_state(vcpu, vmcs12);
7261
Nadav Har'El27fc51b2011-08-02 15:54:52 +03007262 /* Update TSC_OFFSET if TSC was changed while L2 ran */
Nadav Har'El4704d0b2011-05-25 23:11:34 +03007263 vmcs_write64(TSC_OFFSET, vmx->nested.vmcs01_tsc_offset);
7264
7265 /* This is needed for same reason as it was needed in prepare_vmcs02 */
7266 vmx->host_rsp = 0;
7267
7268 /* Unpin physical memory we referred to in vmcs02 */
7269 if (vmx->nested.apic_access_page) {
7270 nested_release_page(vmx->nested.apic_access_page);
7271 vmx->nested.apic_access_page = 0;
7272 }
7273
7274 /*
7275 * Exiting from L2 to L1, we're now back to L1 which thinks it just
7276 * finished a VMLAUNCH or VMRESUME instruction, so we need to set the
7277 * success or failure flag accordingly.
7278 */
7279 if (unlikely(vmx->fail)) {
7280 vmx->fail = 0;
7281 nested_vmx_failValid(vcpu, vmcs_read32(VM_INSTRUCTION_ERROR));
7282 } else
7283 nested_vmx_succeed(vcpu);
7284}
7285
Nadav Har'El7c177932011-05-25 23:12:04 +03007286/*
7287 * L1's failure to enter L2 is a subset of a normal exit, as explained in
7288 * 23.7 "VM-entry failures during or after loading guest state" (this also
7289 * lists the acceptable exit-reason and exit-qualification parameters).
7290 * It should only be called before L2 actually succeeded to run, and when
7291 * vmcs01 is current (it doesn't leave_guest_mode() or switch vmcss).
7292 */
7293static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
7294 struct vmcs12 *vmcs12,
7295 u32 reason, unsigned long qualification)
7296{
7297 load_vmcs12_host_state(vcpu, vmcs12);
7298 vmcs12->vm_exit_reason = reason | VMX_EXIT_REASONS_FAILED_VMENTRY;
7299 vmcs12->exit_qualification = qualification;
7300 nested_vmx_succeed(vcpu);
7301}
7302
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02007303static int vmx_check_intercept(struct kvm_vcpu *vcpu,
7304 struct x86_instruction_info *info,
7305 enum x86_intercept_stage stage)
7306{
7307 return X86EMUL_CONTINUE;
7308}
7309
Christian Ehrhardtcbdd1be2007-09-09 15:41:59 +03007310static struct kvm_x86_ops vmx_x86_ops = {
Avi Kivity6aa8b732006-12-10 02:21:36 -08007311 .cpu_has_kvm_support = cpu_has_kvm_support,
7312 .disabled_by_bios = vmx_disabled_by_bios,
7313 .hardware_setup = hardware_setup,
7314 .hardware_unsetup = hardware_unsetup,
Yang, Sheng002c7f72007-07-31 14:23:01 +03007315 .check_processor_compatibility = vmx_check_processor_compat,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007316 .hardware_enable = hardware_enable,
7317 .hardware_disable = hardware_disable,
Sheng Yang04547152009-04-01 15:52:31 +08007318 .cpu_has_accelerated_tpr = report_flexpriority,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007319
7320 .vcpu_create = vmx_create_vcpu,
7321 .vcpu_free = vmx_free_vcpu,
Avi Kivity04d2cc72007-09-10 18:10:54 +03007322 .vcpu_reset = vmx_vcpu_reset,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007323
Avi Kivity04d2cc72007-09-10 18:10:54 +03007324 .prepare_guest_switch = vmx_save_host_state,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007325 .vcpu_load = vmx_vcpu_load,
7326 .vcpu_put = vmx_vcpu_put,
7327
Jan Kiszkac8639012012-09-21 05:42:55 +02007328 .update_db_bp_intercept = update_exception_bitmap,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007329 .get_msr = vmx_get_msr,
7330 .set_msr = vmx_set_msr,
7331 .get_segment_base = vmx_get_segment_base,
7332 .get_segment = vmx_get_segment,
7333 .set_segment = vmx_set_segment,
Izik Eidus2e4d2652008-03-24 19:38:34 +02007334 .get_cpl = vmx_get_cpl,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007335 .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
Avi Kivitye8467fd2009-12-29 18:43:06 +02007336 .decache_cr0_guest_bits = vmx_decache_cr0_guest_bits,
Avi Kivityaff48ba2010-12-05 18:56:11 +02007337 .decache_cr3 = vmx_decache_cr3,
Anthony Liguori25c4c272007-04-27 09:29:21 +03007338 .decache_cr4_guest_bits = vmx_decache_cr4_guest_bits,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007339 .set_cr0 = vmx_set_cr0,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007340 .set_cr3 = vmx_set_cr3,
7341 .set_cr4 = vmx_set_cr4,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007342 .set_efer = vmx_set_efer,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007343 .get_idt = vmx_get_idt,
7344 .set_idt = vmx_set_idt,
7345 .get_gdt = vmx_get_gdt,
7346 .set_gdt = vmx_set_gdt,
Gleb Natapov020df072010-04-13 10:05:23 +03007347 .set_dr7 = vmx_set_dr7,
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03007348 .cache_reg = vmx_cache_reg,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007349 .get_rflags = vmx_get_rflags,
7350 .set_rflags = vmx_set_rflags,
Avi Kivityebcbab42010-02-07 11:56:52 +02007351 .fpu_activate = vmx_fpu_activate,
Avi Kivity02daab22009-12-30 12:40:26 +02007352 .fpu_deactivate = vmx_fpu_deactivate,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007353
7354 .tlb_flush = vmx_flush_tlb,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007355
Avi Kivity6aa8b732006-12-10 02:21:36 -08007356 .run = vmx_vcpu_run,
Avi Kivity6062d012009-03-23 17:35:17 +02007357 .handle_exit = vmx_handle_exit,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007358 .skip_emulated_instruction = skip_emulated_instruction,
Glauber Costa2809f5d2009-05-12 16:21:05 -04007359 .set_interrupt_shadow = vmx_set_interrupt_shadow,
7360 .get_interrupt_shadow = vmx_get_interrupt_shadow,
Ingo Molnar102d8322007-02-19 14:37:47 +02007361 .patch_hypercall = vmx_patch_hypercall,
Eddie Dong2a8067f2007-08-06 16:29:07 +03007362 .set_irq = vmx_inject_irq,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007363 .set_nmi = vmx_inject_nmi,
Avi Kivity298101d2007-11-25 13:41:11 +02007364 .queue_exception = vmx_queue_exception,
Avi Kivityb463a6f2010-07-20 15:06:17 +03007365 .cancel_injection = vmx_cancel_injection,
Gleb Natapov78646122009-03-23 12:12:11 +02007366 .interrupt_allowed = vmx_interrupt_allowed,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007367 .nmi_allowed = vmx_nmi_allowed,
Jan Kiszka3cfc3092009-11-12 01:04:25 +01007368 .get_nmi_mask = vmx_get_nmi_mask,
7369 .set_nmi_mask = vmx_set_nmi_mask,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007370 .enable_nmi_window = enable_nmi_window,
7371 .enable_irq_window = enable_irq_window,
7372 .update_cr8_intercept = update_cr8_intercept,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007373
Izik Eiduscbc94022007-10-25 00:29:55 +02007374 .set_tss_addr = vmx_set_tss_addr,
Sheng Yang67253af2008-04-25 10:20:22 +08007375 .get_tdp_level = get_ept_level,
Sheng Yang4b12f0d2009-04-27 20:35:42 +08007376 .get_mt_mask = vmx_get_mt_mask,
Marcelo Tosatti229456f2009-06-17 09:22:14 -03007377
Avi Kivity586f9602010-11-18 13:09:54 +02007378 .get_exit_info = vmx_get_exit_info,
Avi Kivity586f9602010-11-18 13:09:54 +02007379
Sheng Yang17cc3932010-01-05 19:02:27 +08007380 .get_lpage_level = vmx_get_lpage_level,
Sheng Yang0e851882009-12-18 16:48:46 +08007381
7382 .cpuid_update = vmx_cpuid_update,
Sheng Yang4e47c7a2009-12-18 16:48:47 +08007383
7384 .rdtscp_supported = vmx_rdtscp_supported,
Mao, Junjiead756a12012-07-02 01:18:48 +00007385 .invpcid_supported = vmx_invpcid_supported,
Joerg Roedeld4330ef2010-04-22 12:33:11 +02007386
7387 .set_supported_cpuid = vmx_set_supported_cpuid,
Sheng Yangf5f48ee2010-06-30 12:25:15 +08007388
7389 .has_wbinvd_exit = cpu_has_vmx_wbinvd_exit,
Zachary Amsden99e3e302010-08-19 22:07:17 -10007390
Joerg Roedel4051b182011-03-25 09:44:49 +01007391 .set_tsc_khz = vmx_set_tsc_khz,
Will Auldba904632012-11-29 12:42:50 -08007392 .read_tsc_offset = vmx_read_tsc_offset,
Zachary Amsden99e3e302010-08-19 22:07:17 -10007393 .write_tsc_offset = vmx_write_tsc_offset,
Zachary Amsdene48672f2010-08-19 22:07:23 -10007394 .adjust_tsc_offset = vmx_adjust_tsc_offset,
Joerg Roedel857e4092011-03-25 09:44:50 +01007395 .compute_tsc_offset = vmx_compute_tsc_offset,
Nadav Har'Eld5c17852011-08-02 15:54:20 +03007396 .read_l1_tsc = vmx_read_l1_tsc,
Joerg Roedel1c97f0a2010-09-10 17:30:41 +02007397
7398 .set_tdp_cr3 = vmx_set_cr3,
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02007399
7400 .check_intercept = vmx_check_intercept,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007401};
7402
7403static int __init vmx_init(void)
7404{
Avi Kivity26bb0982009-09-07 11:14:12 +03007405 int r, i;
7406
7407 rdmsrl_safe(MSR_EFER, &host_efer);
7408
7409 for (i = 0; i < NR_VMX_MSR; ++i)
7410 kvm_define_shared_msr(i, vmx_msr_index[i]);
He, Qingfdef3ad2007-04-30 09:45:24 +03007411
Avi Kivity3e7c73e2009-02-24 21:46:19 +02007412 vmx_io_bitmap_a = (unsigned long *)__get_free_page(GFP_KERNEL);
He, Qingfdef3ad2007-04-30 09:45:24 +03007413 if (!vmx_io_bitmap_a)
7414 return -ENOMEM;
7415
Guo Chao2106a542012-06-15 11:31:56 +08007416 r = -ENOMEM;
7417
Avi Kivity3e7c73e2009-02-24 21:46:19 +02007418 vmx_io_bitmap_b = (unsigned long *)__get_free_page(GFP_KERNEL);
Guo Chao2106a542012-06-15 11:31:56 +08007419 if (!vmx_io_bitmap_b)
He, Qingfdef3ad2007-04-30 09:45:24 +03007420 goto out;
He, Qingfdef3ad2007-04-30 09:45:24 +03007421
Avi Kivity58972972009-02-24 22:26:47 +02007422 vmx_msr_bitmap_legacy = (unsigned long *)__get_free_page(GFP_KERNEL);
Guo Chao2106a542012-06-15 11:31:56 +08007423 if (!vmx_msr_bitmap_legacy)
Sheng Yang25c5f222008-03-28 13:18:56 +08007424 goto out1;
Guo Chao2106a542012-06-15 11:31:56 +08007425
Sheng Yang25c5f222008-03-28 13:18:56 +08007426
Avi Kivity58972972009-02-24 22:26:47 +02007427 vmx_msr_bitmap_longmode = (unsigned long *)__get_free_page(GFP_KERNEL);
Guo Chao2106a542012-06-15 11:31:56 +08007428 if (!vmx_msr_bitmap_longmode)
Avi Kivity58972972009-02-24 22:26:47 +02007429 goto out2;
Guo Chao2106a542012-06-15 11:31:56 +08007430
Avi Kivity58972972009-02-24 22:26:47 +02007431
He, Qingfdef3ad2007-04-30 09:45:24 +03007432 /*
7433 * Allow direct access to the PC debug port (it is often used for I/O
7434 * delays, but the vmexits simply slow things down).
7435 */
Avi Kivity3e7c73e2009-02-24 21:46:19 +02007436 memset(vmx_io_bitmap_a, 0xff, PAGE_SIZE);
7437 clear_bit(0x80, vmx_io_bitmap_a);
He, Qingfdef3ad2007-04-30 09:45:24 +03007438
Avi Kivity3e7c73e2009-02-24 21:46:19 +02007439 memset(vmx_io_bitmap_b, 0xff, PAGE_SIZE);
He, Qingfdef3ad2007-04-30 09:45:24 +03007440
Avi Kivity58972972009-02-24 22:26:47 +02007441 memset(vmx_msr_bitmap_legacy, 0xff, PAGE_SIZE);
7442 memset(vmx_msr_bitmap_longmode, 0xff, PAGE_SIZE);
Sheng Yang25c5f222008-03-28 13:18:56 +08007443
Sheng Yang2384d2b2008-01-17 15:14:33 +08007444 set_bit(0, vmx_vpid_bitmap); /* 0 is reserved for host */
7445
Avi Kivity0ee75be2010-04-28 15:39:01 +03007446 r = kvm_init(&vmx_x86_ops, sizeof(struct vcpu_vmx),
7447 __alignof__(struct vcpu_vmx), THIS_MODULE);
He, Qingfdef3ad2007-04-30 09:45:24 +03007448 if (r)
Avi Kivity58972972009-02-24 22:26:47 +02007449 goto out3;
Sheng Yang25c5f222008-03-28 13:18:56 +08007450
Zhang Yanfei8f536b72012-12-06 23:43:34 +08007451#ifdef CONFIG_KEXEC
7452 rcu_assign_pointer(crash_vmclear_loaded_vmcss,
7453 crash_vmclear_local_loaded_vmcss);
7454#endif
7455
Avi Kivity58972972009-02-24 22:26:47 +02007456 vmx_disable_intercept_for_msr(MSR_FS_BASE, false);
7457 vmx_disable_intercept_for_msr(MSR_GS_BASE, false);
7458 vmx_disable_intercept_for_msr(MSR_KERNEL_GS_BASE, true);
7459 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_CS, false);
7460 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_ESP, false);
7461 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_EIP, false);
He, Qingfdef3ad2007-04-30 09:45:24 +03007462
Avi Kivity089d0342009-03-23 18:26:32 +02007463 if (enable_ept) {
Xudong Hao3f6d8c82012-05-22 11:23:15 +08007464 kvm_mmu_set_mask_ptes(0ull,
7465 (enable_ept_ad_bits) ? VMX_EPT_ACCESS_BIT : 0ull,
7466 (enable_ept_ad_bits) ? VMX_EPT_DIRTY_BIT : 0ull,
7467 0ull, VMX_EPT_EXECUTABLE_MASK);
Xiao Guangrongce88dec2011-07-12 03:33:44 +08007468 ept_set_mmio_spte_mask();
Sheng Yang5fdbcb92008-07-16 09:25:40 +08007469 kvm_enable_tdp();
7470 } else
7471 kvm_disable_tdp();
Sheng Yang14394422008-04-28 12:24:45 +08007472
He, Qingfdef3ad2007-04-30 09:45:24 +03007473 return 0;
7474
Avi Kivity58972972009-02-24 22:26:47 +02007475out3:
7476 free_page((unsigned long)vmx_msr_bitmap_longmode);
Sheng Yang25c5f222008-03-28 13:18:56 +08007477out2:
Avi Kivity58972972009-02-24 22:26:47 +02007478 free_page((unsigned long)vmx_msr_bitmap_legacy);
He, Qingfdef3ad2007-04-30 09:45:24 +03007479out1:
Avi Kivity3e7c73e2009-02-24 21:46:19 +02007480 free_page((unsigned long)vmx_io_bitmap_b);
He, Qingfdef3ad2007-04-30 09:45:24 +03007481out:
Avi Kivity3e7c73e2009-02-24 21:46:19 +02007482 free_page((unsigned long)vmx_io_bitmap_a);
He, Qingfdef3ad2007-04-30 09:45:24 +03007483 return r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007484}
7485
7486static void __exit vmx_exit(void)
7487{
Avi Kivity58972972009-02-24 22:26:47 +02007488 free_page((unsigned long)vmx_msr_bitmap_legacy);
7489 free_page((unsigned long)vmx_msr_bitmap_longmode);
Avi Kivity3e7c73e2009-02-24 21:46:19 +02007490 free_page((unsigned long)vmx_io_bitmap_b);
7491 free_page((unsigned long)vmx_io_bitmap_a);
He, Qingfdef3ad2007-04-30 09:45:24 +03007492
Zhang Yanfei8f536b72012-12-06 23:43:34 +08007493#ifdef CONFIG_KEXEC
7494 rcu_assign_pointer(crash_vmclear_loaded_vmcss, NULL);
7495 synchronize_rcu();
7496#endif
7497
Zhang Xiantaocb498ea2007-11-14 20:39:31 +08007498 kvm_exit();
Avi Kivity6aa8b732006-12-10 02:21:36 -08007499}
7500
7501module_init(vmx_init)
7502module_exit(vmx_exit)