blob: 3d0576d1983c93a4a46ac1d45449b4be475ad3dd [file] [log] [blame]
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001/*
2 * linux/drivers/video/omap2/dss/dispc.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * Some code and ideas taken from drivers/video/omap/ driver
8 * by Imre Deak.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published by
12 * the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23#define DSS_SUBSYS_NAME "DISPC"
24
25#include <linux/kernel.h>
26#include <linux/dma-mapping.h>
27#include <linux/vmalloc.h>
Paul Gortmakera8a35932011-07-10 13:20:26 -040028#include <linux/export.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020029#include <linux/clk.h>
30#include <linux/io.h>
31#include <linux/jiffies.h>
32#include <linux/seq_file.h>
33#include <linux/delay.h>
34#include <linux/workqueue.h>
Tomi Valkeinenab83b142010-06-09 15:31:01 +030035#include <linux/hardirq.h>
archit tanejaaffe3602011-02-23 08:41:03 +000036#include <linux/interrupt.h>
Tomi Valkeinen24e62892011-05-23 11:51:18 +030037#include <linux/platform_device.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030038#include <linux/pm_runtime.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020039
Tomi Valkeinen80c39712009-11-12 11:41:42 +020040#include <plat/clock.h>
41
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030042#include <video/omapdss.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020043
44#include "dss.h"
Archit Tanejaa0acb552010-09-15 19:20:00 +053045#include "dss_features.h"
Archit Taneja9b372c22011-05-06 11:45:49 +053046#include "dispc.h"
Tomi Valkeinen80c39712009-11-12 11:41:42 +020047
48/* DISPC */
Sumit Semwal8613b002010-12-02 11:27:09 +000049#define DISPC_SZ_REGS SZ_4K
Tomi Valkeinen80c39712009-11-12 11:41:42 +020050
Tomi Valkeinen80c39712009-11-12 11:41:42 +020051#define DISPC_IRQ_MASK_ERROR (DISPC_IRQ_GFX_FIFO_UNDERFLOW | \
52 DISPC_IRQ_OCP_ERR | \
53 DISPC_IRQ_VID1_FIFO_UNDERFLOW | \
54 DISPC_IRQ_VID2_FIFO_UNDERFLOW | \
55 DISPC_IRQ_SYNC_LOST | \
56 DISPC_IRQ_SYNC_LOST_DIGIT)
57
58#define DISPC_MAX_NR_ISRS 8
59
60struct omap_dispc_isr_data {
61 omap_dispc_isr_t isr;
62 void *arg;
63 u32 mask;
64};
65
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +030066enum omap_burst_size {
67 BURST_SIZE_X2 = 0,
68 BURST_SIZE_X4 = 1,
69 BURST_SIZE_X8 = 2,
70};
71
Tomi Valkeinen80c39712009-11-12 11:41:42 +020072#define REG_GET(idx, start, end) \
73 FLD_GET(dispc_read_reg(idx), start, end)
74
75#define REG_FLD_MOD(idx, val, start, end) \
76 dispc_write_reg(idx, FLD_MOD(dispc_read_reg(idx), val, start, end))
77
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +020078struct dispc_irq_stats {
79 unsigned long last_reset;
80 unsigned irq_count;
81 unsigned irqs[32];
82};
83
Tomi Valkeinen80c39712009-11-12 11:41:42 +020084static struct {
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +000085 struct platform_device *pdev;
Tomi Valkeinen80c39712009-11-12 11:41:42 +020086 void __iomem *base;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030087
88 int ctx_loss_cnt;
89
archit tanejaaffe3602011-02-23 08:41:03 +000090 int irq;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030091 struct clk *dss_clk;
Tomi Valkeinen80c39712009-11-12 11:41:42 +020092
Archit Tanejae13a1382011-08-05 19:06:04 +053093 u32 fifo_size[MAX_DSS_OVERLAYS];
Tomi Valkeinen80c39712009-11-12 11:41:42 +020094
95 spinlock_t irq_lock;
96 u32 irq_error_mask;
97 struct omap_dispc_isr_data registered_isr[DISPC_MAX_NR_ISRS];
98 u32 error_irqs;
99 struct work_struct error_work;
100
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300101 bool ctx_valid;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200102 u32 ctx[DISPC_SZ_REGS / sizeof(u32)];
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200103
104#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
105 spinlock_t irq_stats_lock;
106 struct dispc_irq_stats irq_stats;
107#endif
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200108} dispc;
109
Amber Jain0d66cbb2011-05-19 19:47:54 +0530110enum omap_color_component {
111 /* used for all color formats for OMAP3 and earlier
112 * and for RGB and Y color component on OMAP4
113 */
114 DISPC_COLOR_COMPONENT_RGB_Y = 1 << 0,
115 /* used for UV component for
116 * OMAP_DSS_COLOR_YUV2, OMAP_DSS_COLOR_UYVY, OMAP_DSS_COLOR_NV12
117 * color formats on OMAP4
118 */
119 DISPC_COLOR_COMPONENT_UV = 1 << 1,
120};
121
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200122static void _omap_dispc_set_irqs(void);
123
Archit Taneja55978cc2011-05-06 11:45:51 +0530124static inline void dispc_write_reg(const u16 idx, u32 val)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200125{
Archit Taneja55978cc2011-05-06 11:45:51 +0530126 __raw_writel(val, dispc.base + idx);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200127}
128
Archit Taneja55978cc2011-05-06 11:45:51 +0530129static inline u32 dispc_read_reg(const u16 idx)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200130{
Archit Taneja55978cc2011-05-06 11:45:51 +0530131 return __raw_readl(dispc.base + idx);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200132}
133
134#define SR(reg) \
Archit Taneja55978cc2011-05-06 11:45:51 +0530135 dispc.ctx[DISPC_##reg / sizeof(u32)] = dispc_read_reg(DISPC_##reg)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200136#define RR(reg) \
Archit Taneja55978cc2011-05-06 11:45:51 +0530137 dispc_write_reg(DISPC_##reg, dispc.ctx[DISPC_##reg / sizeof(u32)])
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200138
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300139static void dispc_save_context(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200140{
Archit Tanejac6104b82011-08-05 19:06:02 +0530141 int i, j;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200142
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300143 DSSDBG("dispc_save_context\n");
144
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200145 SR(IRQENABLE);
146 SR(CONTROL);
147 SR(CONFIG);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200148 SR(LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +0530149 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
150 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300151 SR(GLOBAL_ALPHA);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000152 if (dss_has_feature(FEAT_MGR_LCD2)) {
153 SR(CONTROL2);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000154 SR(CONFIG2);
155 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200156
Archit Tanejac6104b82011-08-05 19:06:02 +0530157 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
158 SR(DEFAULT_COLOR(i));
159 SR(TRANS_COLOR(i));
160 SR(SIZE_MGR(i));
161 if (i == OMAP_DSS_CHANNEL_DIGIT)
162 continue;
163 SR(TIMING_H(i));
164 SR(TIMING_V(i));
165 SR(POL_FREQ(i));
166 SR(DIVISORo(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200167
Archit Tanejac6104b82011-08-05 19:06:02 +0530168 SR(DATA_CYCLE1(i));
169 SR(DATA_CYCLE2(i));
170 SR(DATA_CYCLE3(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200171
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300172 if (dss_has_feature(FEAT_CPR)) {
Archit Tanejac6104b82011-08-05 19:06:02 +0530173 SR(CPR_COEF_R(i));
174 SR(CPR_COEF_G(i));
175 SR(CPR_COEF_B(i));
176 }
177 }
178
179 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
180 SR(OVL_BA0(i));
181 SR(OVL_BA1(i));
182 SR(OVL_POSITION(i));
183 SR(OVL_SIZE(i));
184 SR(OVL_ATTRIBUTES(i));
185 SR(OVL_FIFO_THRESHOLD(i));
186 SR(OVL_ROW_INC(i));
187 SR(OVL_PIXEL_INC(i));
188 if (dss_has_feature(FEAT_PRELOAD))
189 SR(OVL_PRELOAD(i));
190 if (i == OMAP_DSS_GFX) {
191 SR(OVL_WINDOW_SKIP(i));
192 SR(OVL_TABLE_BA(i));
193 continue;
194 }
195 SR(OVL_FIR(i));
196 SR(OVL_PICTURE_SIZE(i));
197 SR(OVL_ACCU0(i));
198 SR(OVL_ACCU1(i));
199
200 for (j = 0; j < 8; j++)
201 SR(OVL_FIR_COEF_H(i, j));
202
203 for (j = 0; j < 8; j++)
204 SR(OVL_FIR_COEF_HV(i, j));
205
206 for (j = 0; j < 5; j++)
207 SR(OVL_CONV_COEF(i, j));
208
209 if (dss_has_feature(FEAT_FIR_COEF_V)) {
210 for (j = 0; j < 8; j++)
211 SR(OVL_FIR_COEF_V(i, j));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300212 }
Sumit Semwal2a205f32010-12-02 11:27:12 +0000213
Archit Tanejac6104b82011-08-05 19:06:02 +0530214 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
215 SR(OVL_BA0_UV(i));
216 SR(OVL_BA1_UV(i));
217 SR(OVL_FIR2(i));
218 SR(OVL_ACCU2_0(i));
219 SR(OVL_ACCU2_1(i));
220
221 for (j = 0; j < 8; j++)
222 SR(OVL_FIR_COEF_H2(i, j));
223
224 for (j = 0; j < 8; j++)
225 SR(OVL_FIR_COEF_HV2(i, j));
226
227 for (j = 0; j < 8; j++)
228 SR(OVL_FIR_COEF_V2(i, j));
229 }
230 if (dss_has_feature(FEAT_ATTR2))
231 SR(OVL_ATTRIBUTES2(i));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000232 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200233
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -0600234 if (dss_has_feature(FEAT_CORE_CLK_DIV))
235 SR(DIVISOR);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300236
Tomi Valkeinen00928ea2012-02-20 11:50:06 +0200237 dispc.ctx_loss_cnt = dss_get_ctx_loss_count(&dispc.pdev->dev);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300238 dispc.ctx_valid = true;
239
240 DSSDBG("context saved, ctx_loss_count %d\n", dispc.ctx_loss_cnt);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200241}
242
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300243static void dispc_restore_context(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200244{
Archit Tanejac6104b82011-08-05 19:06:02 +0530245 int i, j, ctx;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300246
247 DSSDBG("dispc_restore_context\n");
248
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300249 if (!dispc.ctx_valid)
250 return;
251
Tomi Valkeinen00928ea2012-02-20 11:50:06 +0200252 ctx = dss_get_ctx_loss_count(&dispc.pdev->dev);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300253
254 if (ctx >= 0 && ctx == dispc.ctx_loss_cnt)
255 return;
256
257 DSSDBG("ctx_loss_count: saved %d, current %d\n",
258 dispc.ctx_loss_cnt, ctx);
259
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200260 /*RR(IRQENABLE);*/
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200261 /*RR(CONTROL);*/
262 RR(CONFIG);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200263 RR(LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +0530264 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
265 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300266 RR(GLOBAL_ALPHA);
Archit Tanejac6104b82011-08-05 19:06:02 +0530267 if (dss_has_feature(FEAT_MGR_LCD2))
Sumit Semwal2a205f32010-12-02 11:27:12 +0000268 RR(CONFIG2);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200269
Archit Tanejac6104b82011-08-05 19:06:02 +0530270 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
271 RR(DEFAULT_COLOR(i));
272 RR(TRANS_COLOR(i));
273 RR(SIZE_MGR(i));
274 if (i == OMAP_DSS_CHANNEL_DIGIT)
275 continue;
276 RR(TIMING_H(i));
277 RR(TIMING_V(i));
278 RR(POL_FREQ(i));
279 RR(DIVISORo(i));
Archit Taneja9b372c22011-05-06 11:45:49 +0530280
Archit Tanejac6104b82011-08-05 19:06:02 +0530281 RR(DATA_CYCLE1(i));
282 RR(DATA_CYCLE2(i));
283 RR(DATA_CYCLE3(i));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000284
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300285 if (dss_has_feature(FEAT_CPR)) {
Archit Tanejac6104b82011-08-05 19:06:02 +0530286 RR(CPR_COEF_R(i));
287 RR(CPR_COEF_G(i));
288 RR(CPR_COEF_B(i));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300289 }
Sumit Semwal2a205f32010-12-02 11:27:12 +0000290 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200291
Archit Tanejac6104b82011-08-05 19:06:02 +0530292 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
293 RR(OVL_BA0(i));
294 RR(OVL_BA1(i));
295 RR(OVL_POSITION(i));
296 RR(OVL_SIZE(i));
297 RR(OVL_ATTRIBUTES(i));
298 RR(OVL_FIFO_THRESHOLD(i));
299 RR(OVL_ROW_INC(i));
300 RR(OVL_PIXEL_INC(i));
301 if (dss_has_feature(FEAT_PRELOAD))
302 RR(OVL_PRELOAD(i));
303 if (i == OMAP_DSS_GFX) {
304 RR(OVL_WINDOW_SKIP(i));
305 RR(OVL_TABLE_BA(i));
306 continue;
307 }
308 RR(OVL_FIR(i));
309 RR(OVL_PICTURE_SIZE(i));
310 RR(OVL_ACCU0(i));
311 RR(OVL_ACCU1(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200312
Archit Tanejac6104b82011-08-05 19:06:02 +0530313 for (j = 0; j < 8; j++)
314 RR(OVL_FIR_COEF_H(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200315
Archit Tanejac6104b82011-08-05 19:06:02 +0530316 for (j = 0; j < 8; j++)
317 RR(OVL_FIR_COEF_HV(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200318
Archit Tanejac6104b82011-08-05 19:06:02 +0530319 for (j = 0; j < 5; j++)
320 RR(OVL_CONV_COEF(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200321
Archit Tanejac6104b82011-08-05 19:06:02 +0530322 if (dss_has_feature(FEAT_FIR_COEF_V)) {
323 for (j = 0; j < 8; j++)
324 RR(OVL_FIR_COEF_V(i, j));
325 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200326
Archit Tanejac6104b82011-08-05 19:06:02 +0530327 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
328 RR(OVL_BA0_UV(i));
329 RR(OVL_BA1_UV(i));
330 RR(OVL_FIR2(i));
331 RR(OVL_ACCU2_0(i));
332 RR(OVL_ACCU2_1(i));
333
334 for (j = 0; j < 8; j++)
335 RR(OVL_FIR_COEF_H2(i, j));
336
337 for (j = 0; j < 8; j++)
338 RR(OVL_FIR_COEF_HV2(i, j));
339
340 for (j = 0; j < 8; j++)
341 RR(OVL_FIR_COEF_V2(i, j));
342 }
343 if (dss_has_feature(FEAT_ATTR2))
344 RR(OVL_ATTRIBUTES2(i));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300345 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200346
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -0600347 if (dss_has_feature(FEAT_CORE_CLK_DIV))
348 RR(DIVISOR);
349
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200350 /* enable last, because LCD & DIGIT enable are here */
351 RR(CONTROL);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000352 if (dss_has_feature(FEAT_MGR_LCD2))
353 RR(CONTROL2);
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200354 /* clear spurious SYNC_LOST_DIGIT interrupts */
355 dispc_write_reg(DISPC_IRQSTATUS, DISPC_IRQ_SYNC_LOST_DIGIT);
356
357 /*
358 * enable last so IRQs won't trigger before
359 * the context is fully restored
360 */
361 RR(IRQENABLE);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300362
363 DSSDBG("context restored\n");
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200364}
365
366#undef SR
367#undef RR
368
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300369int dispc_runtime_get(void)
370{
371 int r;
372
373 DSSDBG("dispc_runtime_get\n");
374
375 r = pm_runtime_get_sync(&dispc.pdev->dev);
376 WARN_ON(r < 0);
377 return r < 0 ? r : 0;
378}
379
380void dispc_runtime_put(void)
381{
382 int r;
383
384 DSSDBG("dispc_runtime_put\n");
385
Tomi Valkeinen0eaf9f52012-01-23 13:23:08 +0200386 r = pm_runtime_put_sync(&dispc.pdev->dev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300387 WARN_ON(r < 0);
388}
389
Archit Tanejadac57a02011-09-08 12:30:19 +0530390static inline bool dispc_mgr_is_lcd(enum omap_channel channel)
391{
392 if (channel == OMAP_DSS_CHANNEL_LCD ||
393 channel == OMAP_DSS_CHANNEL_LCD2)
394 return true;
395 else
396 return false;
397}
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300398
Tomi Valkeinen3dcec4d2011-11-07 15:50:09 +0200399u32 dispc_mgr_get_vsync_irq(enum omap_channel channel)
400{
401 switch (channel) {
402 case OMAP_DSS_CHANNEL_LCD:
403 return DISPC_IRQ_VSYNC;
404 case OMAP_DSS_CHANNEL_LCD2:
405 return DISPC_IRQ_VSYNC2;
406 case OMAP_DSS_CHANNEL_DIGIT:
407 return DISPC_IRQ_EVSYNC_ODD | DISPC_IRQ_EVSYNC_EVEN;
408 default:
409 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300410 return 0;
Tomi Valkeinen3dcec4d2011-11-07 15:50:09 +0200411 }
412}
413
Tomi Valkeinen7d1365c2011-11-18 15:39:52 +0200414u32 dispc_mgr_get_framedone_irq(enum omap_channel channel)
415{
416 switch (channel) {
417 case OMAP_DSS_CHANNEL_LCD:
418 return DISPC_IRQ_FRAMEDONE;
419 case OMAP_DSS_CHANNEL_LCD2:
420 return DISPC_IRQ_FRAMEDONE2;
421 case OMAP_DSS_CHANNEL_DIGIT:
422 return 0;
423 default:
424 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300425 return 0;
Tomi Valkeinen7d1365c2011-11-18 15:39:52 +0200426 }
427}
428
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300429bool dispc_mgr_go_busy(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200430{
431 int bit;
432
Archit Tanejadac57a02011-09-08 12:30:19 +0530433 if (dispc_mgr_is_lcd(channel))
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200434 bit = 5; /* GOLCD */
435 else
436 bit = 6; /* GODIGIT */
437
Sumit Semwal2a205f32010-12-02 11:27:12 +0000438 if (channel == OMAP_DSS_CHANNEL_LCD2)
439 return REG_GET(DISPC_CONTROL2, bit, bit) == 1;
440 else
441 return REG_GET(DISPC_CONTROL, bit, bit) == 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200442}
443
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300444void dispc_mgr_go(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200445{
446 int bit;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000447 bool enable_bit, go_bit;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200448
Archit Tanejadac57a02011-09-08 12:30:19 +0530449 if (dispc_mgr_is_lcd(channel))
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200450 bit = 0; /* LCDENABLE */
451 else
452 bit = 1; /* DIGITALENABLE */
453
454 /* if the channel is not enabled, we don't need GO */
Sumit Semwal2a205f32010-12-02 11:27:12 +0000455 if (channel == OMAP_DSS_CHANNEL_LCD2)
456 enable_bit = REG_GET(DISPC_CONTROL2, bit, bit) == 1;
457 else
458 enable_bit = REG_GET(DISPC_CONTROL, bit, bit) == 1;
459
460 if (!enable_bit)
Tomi Valkeinene6d80f92011-05-19 14:12:26 +0300461 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200462
Archit Tanejadac57a02011-09-08 12:30:19 +0530463 if (dispc_mgr_is_lcd(channel))
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200464 bit = 5; /* GOLCD */
465 else
466 bit = 6; /* GODIGIT */
467
Sumit Semwal2a205f32010-12-02 11:27:12 +0000468 if (channel == OMAP_DSS_CHANNEL_LCD2)
469 go_bit = REG_GET(DISPC_CONTROL2, bit, bit) == 1;
470 else
471 go_bit = REG_GET(DISPC_CONTROL, bit, bit) == 1;
472
473 if (go_bit) {
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200474 DSSERR("GO bit not down for channel %d\n", channel);
Tomi Valkeinene6d80f92011-05-19 14:12:26 +0300475 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200476 }
477
Sumit Semwal2a205f32010-12-02 11:27:12 +0000478 DSSDBG("GO %s\n", channel == OMAP_DSS_CHANNEL_LCD ? "LCD" :
479 (channel == OMAP_DSS_CHANNEL_LCD2 ? "LCD2" : "DIGIT"));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200480
Sumit Semwal2a205f32010-12-02 11:27:12 +0000481 if (channel == OMAP_DSS_CHANNEL_LCD2)
482 REG_FLD_MOD(DISPC_CONTROL2, 1, bit, bit);
483 else
484 REG_FLD_MOD(DISPC_CONTROL, 1, bit, bit);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200485}
486
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300487static void dispc_ovl_write_firh_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200488{
Archit Taneja9b372c22011-05-06 11:45:49 +0530489 dispc_write_reg(DISPC_OVL_FIR_COEF_H(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200490}
491
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300492static void dispc_ovl_write_firhv_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200493{
Archit Taneja9b372c22011-05-06 11:45:49 +0530494 dispc_write_reg(DISPC_OVL_FIR_COEF_HV(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200495}
496
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300497static void dispc_ovl_write_firv_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200498{
Archit Taneja9b372c22011-05-06 11:45:49 +0530499 dispc_write_reg(DISPC_OVL_FIR_COEF_V(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200500}
501
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300502static void dispc_ovl_write_firh2_reg(enum omap_plane plane, int reg, u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530503{
504 BUG_ON(plane == OMAP_DSS_GFX);
505
506 dispc_write_reg(DISPC_OVL_FIR_COEF_H2(plane, reg), value);
507}
508
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300509static void dispc_ovl_write_firhv2_reg(enum omap_plane plane, int reg,
510 u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530511{
512 BUG_ON(plane == OMAP_DSS_GFX);
513
514 dispc_write_reg(DISPC_OVL_FIR_COEF_HV2(plane, reg), value);
515}
516
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300517static void dispc_ovl_write_firv2_reg(enum omap_plane plane, int reg, u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530518{
519 BUG_ON(plane == OMAP_DSS_GFX);
520
521 dispc_write_reg(DISPC_OVL_FIR_COEF_V2(plane, reg), value);
522}
523
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530524static void dispc_ovl_set_scale_coef(enum omap_plane plane, int fir_hinc,
525 int fir_vinc, int five_taps,
526 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200527{
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530528 const struct dispc_coef *h_coef, *v_coef;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200529 int i;
530
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530531 h_coef = dispc_ovl_get_scale_coef(fir_hinc, true);
532 v_coef = dispc_ovl_get_scale_coef(fir_vinc, five_taps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200533
534 for (i = 0; i < 8; i++) {
535 u32 h, hv;
536
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530537 h = FLD_VAL(h_coef[i].hc0_vc00, 7, 0)
538 | FLD_VAL(h_coef[i].hc1_vc0, 15, 8)
539 | FLD_VAL(h_coef[i].hc2_vc1, 23, 16)
540 | FLD_VAL(h_coef[i].hc3_vc2, 31, 24);
541 hv = FLD_VAL(h_coef[i].hc4_vc22, 7, 0)
542 | FLD_VAL(v_coef[i].hc1_vc0, 15, 8)
543 | FLD_VAL(v_coef[i].hc2_vc1, 23, 16)
544 | FLD_VAL(v_coef[i].hc3_vc2, 31, 24);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200545
Amber Jain0d66cbb2011-05-19 19:47:54 +0530546 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300547 dispc_ovl_write_firh_reg(plane, i, h);
548 dispc_ovl_write_firhv_reg(plane, i, hv);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530549 } else {
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300550 dispc_ovl_write_firh2_reg(plane, i, h);
551 dispc_ovl_write_firhv2_reg(plane, i, hv);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530552 }
553
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200554 }
555
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200556 if (five_taps) {
557 for (i = 0; i < 8; i++) {
558 u32 v;
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +0530559 v = FLD_VAL(v_coef[i].hc0_vc00, 7, 0)
560 | FLD_VAL(v_coef[i].hc4_vc22, 15, 8);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530561 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y)
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300562 dispc_ovl_write_firv_reg(plane, i, v);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530563 else
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300564 dispc_ovl_write_firv2_reg(plane, i, v);
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200565 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200566 }
567}
568
569static void _dispc_setup_color_conv_coef(void)
570{
Archit Tanejaac01c292011-08-05 19:06:03 +0530571 int i;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200572 const struct color_conv_coef {
573 int ry, rcr, rcb, gy, gcr, gcb, by, bcr, bcb;
574 int full_range;
575 } ctbl_bt601_5 = {
576 298, 409, 0, 298, -208, -100, 298, 0, 517, 0,
577 };
578
579 const struct color_conv_coef *ct;
580
581#define CVAL(x, y) (FLD_VAL(x, 26, 16) | FLD_VAL(y, 10, 0))
582
583 ct = &ctbl_bt601_5;
584
Archit Tanejaac01c292011-08-05 19:06:03 +0530585 for (i = 1; i < dss_feat_get_num_ovls(); i++) {
586 dispc_write_reg(DISPC_OVL_CONV_COEF(i, 0),
587 CVAL(ct->rcr, ct->ry));
588 dispc_write_reg(DISPC_OVL_CONV_COEF(i, 1),
589 CVAL(ct->gy, ct->rcb));
590 dispc_write_reg(DISPC_OVL_CONV_COEF(i, 2),
591 CVAL(ct->gcb, ct->gcr));
592 dispc_write_reg(DISPC_OVL_CONV_COEF(i, 3),
593 CVAL(ct->bcr, ct->by));
594 dispc_write_reg(DISPC_OVL_CONV_COEF(i, 4),
595 CVAL(0, ct->bcb));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200596
Archit Tanejaac01c292011-08-05 19:06:03 +0530597 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(i), ct->full_range,
598 11, 11);
599 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200600
601#undef CVAL
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200602}
603
604
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300605static void dispc_ovl_set_ba0(enum omap_plane plane, u32 paddr)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200606{
Archit Taneja9b372c22011-05-06 11:45:49 +0530607 dispc_write_reg(DISPC_OVL_BA0(plane), paddr);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200608}
609
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300610static void dispc_ovl_set_ba1(enum omap_plane plane, u32 paddr)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200611{
Archit Taneja9b372c22011-05-06 11:45:49 +0530612 dispc_write_reg(DISPC_OVL_BA1(plane), paddr);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200613}
614
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300615static void dispc_ovl_set_ba0_uv(enum omap_plane plane, u32 paddr)
Amber Jainab5ca072011-05-19 19:47:53 +0530616{
617 dispc_write_reg(DISPC_OVL_BA0_UV(plane), paddr);
618}
619
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300620static void dispc_ovl_set_ba1_uv(enum omap_plane plane, u32 paddr)
Amber Jainab5ca072011-05-19 19:47:53 +0530621{
622 dispc_write_reg(DISPC_OVL_BA1_UV(plane), paddr);
623}
624
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300625static void dispc_ovl_set_pos(enum omap_plane plane, int x, int y)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200626{
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200627 u32 val = FLD_VAL(y, 26, 16) | FLD_VAL(x, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530628
629 dispc_write_reg(DISPC_OVL_POSITION(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200630}
631
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300632static void dispc_ovl_set_pic_size(enum omap_plane plane, int width, int height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200633{
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200634 u32 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530635
636 if (plane == OMAP_DSS_GFX)
637 dispc_write_reg(DISPC_OVL_SIZE(plane), val);
638 else
639 dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200640}
641
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300642static void dispc_ovl_set_vid_size(enum omap_plane plane, int width, int height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200643{
644 u32 val;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200645
646 BUG_ON(plane == OMAP_DSS_GFX);
647
648 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530649
650 dispc_write_reg(DISPC_OVL_SIZE(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200651}
652
Archit Taneja54128702011-09-08 11:29:17 +0530653static void dispc_ovl_set_zorder(enum omap_plane plane, u8 zorder)
654{
655 struct omap_overlay *ovl = omap_dss_get_overlay(plane);
656
657 if ((ovl->caps & OMAP_DSS_OVL_CAP_ZORDER) == 0)
658 return;
659
660 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), zorder, 27, 26);
661}
662
663static void dispc_ovl_enable_zorder_planes(void)
664{
665 int i;
666
667 if (!dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
668 return;
669
670 for (i = 0; i < dss_feat_get_num_ovls(); i++)
671 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(i), 1, 25, 25);
672}
673
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300674static void dispc_ovl_set_pre_mult_alpha(enum omap_plane plane, bool enable)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100675{
Tomi Valkeinenf6dc8152011-08-15 15:18:20 +0300676 struct omap_overlay *ovl = omap_dss_get_overlay(plane);
Rajkumar Nfd28a392010-11-04 12:28:42 +0100677
Tomi Valkeinenf6dc8152011-08-15 15:18:20 +0300678 if ((ovl->caps & OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA) == 0)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100679 return;
680
Archit Taneja9b372c22011-05-06 11:45:49 +0530681 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 28, 28);
Rajkumar Nfd28a392010-11-04 12:28:42 +0100682}
683
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300684static void dispc_ovl_setup_global_alpha(enum omap_plane plane, u8 global_alpha)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200685{
Archit Tanejab8c095b2011-09-13 18:20:33 +0530686 static const unsigned shifts[] = { 0, 8, 16, 24, };
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300687 int shift;
Tomi Valkeinenf6dc8152011-08-15 15:18:20 +0300688 struct omap_overlay *ovl = omap_dss_get_overlay(plane);
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300689
Tomi Valkeinenf6dc8152011-08-15 15:18:20 +0300690 if ((ovl->caps & OMAP_DSS_OVL_CAP_GLOBAL_ALPHA) == 0)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100691 return;
Archit Tanejaa0acb552010-09-15 19:20:00 +0530692
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300693 shift = shifts[plane];
694 REG_FLD_MOD(DISPC_GLOBAL_ALPHA, global_alpha, shift + 7, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200695}
696
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300697static void dispc_ovl_set_pix_inc(enum omap_plane plane, s32 inc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200698{
Archit Taneja9b372c22011-05-06 11:45:49 +0530699 dispc_write_reg(DISPC_OVL_PIXEL_INC(plane), inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200700}
701
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300702static void dispc_ovl_set_row_inc(enum omap_plane plane, s32 inc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200703{
Archit Taneja9b372c22011-05-06 11:45:49 +0530704 dispc_write_reg(DISPC_OVL_ROW_INC(plane), inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200705}
706
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300707static void dispc_ovl_set_color_mode(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200708 enum omap_color_mode color_mode)
709{
710 u32 m = 0;
Amber Jainf20e4222011-05-19 19:47:50 +0530711 if (plane != OMAP_DSS_GFX) {
712 switch (color_mode) {
713 case OMAP_DSS_COLOR_NV12:
714 m = 0x0; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530715 case OMAP_DSS_COLOR_RGBX16:
Amber Jainf20e4222011-05-19 19:47:50 +0530716 m = 0x1; break;
717 case OMAP_DSS_COLOR_RGBA16:
718 m = 0x2; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530719 case OMAP_DSS_COLOR_RGB12U:
Amber Jainf20e4222011-05-19 19:47:50 +0530720 m = 0x4; break;
721 case OMAP_DSS_COLOR_ARGB16:
722 m = 0x5; break;
723 case OMAP_DSS_COLOR_RGB16:
724 m = 0x6; break;
725 case OMAP_DSS_COLOR_ARGB16_1555:
726 m = 0x7; break;
727 case OMAP_DSS_COLOR_RGB24U:
728 m = 0x8; break;
729 case OMAP_DSS_COLOR_RGB24P:
730 m = 0x9; break;
731 case OMAP_DSS_COLOR_YUV2:
732 m = 0xa; break;
733 case OMAP_DSS_COLOR_UYVY:
734 m = 0xb; break;
735 case OMAP_DSS_COLOR_ARGB32:
736 m = 0xc; break;
737 case OMAP_DSS_COLOR_RGBA32:
738 m = 0xd; break;
739 case OMAP_DSS_COLOR_RGBX32:
740 m = 0xe; break;
741 case OMAP_DSS_COLOR_XRGB16_1555:
742 m = 0xf; break;
743 default:
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300744 BUG(); return;
Amber Jainf20e4222011-05-19 19:47:50 +0530745 }
746 } else {
747 switch (color_mode) {
748 case OMAP_DSS_COLOR_CLUT1:
749 m = 0x0; break;
750 case OMAP_DSS_COLOR_CLUT2:
751 m = 0x1; break;
752 case OMAP_DSS_COLOR_CLUT4:
753 m = 0x2; break;
754 case OMAP_DSS_COLOR_CLUT8:
755 m = 0x3; break;
756 case OMAP_DSS_COLOR_RGB12U:
757 m = 0x4; break;
758 case OMAP_DSS_COLOR_ARGB16:
759 m = 0x5; break;
760 case OMAP_DSS_COLOR_RGB16:
761 m = 0x6; break;
762 case OMAP_DSS_COLOR_ARGB16_1555:
763 m = 0x7; break;
764 case OMAP_DSS_COLOR_RGB24U:
765 m = 0x8; break;
766 case OMAP_DSS_COLOR_RGB24P:
767 m = 0x9; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530768 case OMAP_DSS_COLOR_RGBX16:
Amber Jainf20e4222011-05-19 19:47:50 +0530769 m = 0xa; break;
Lajos Molnar08f32672012-02-21 19:36:30 +0530770 case OMAP_DSS_COLOR_RGBA16:
Amber Jainf20e4222011-05-19 19:47:50 +0530771 m = 0xb; break;
772 case OMAP_DSS_COLOR_ARGB32:
773 m = 0xc; break;
774 case OMAP_DSS_COLOR_RGBA32:
775 m = 0xd; break;
776 case OMAP_DSS_COLOR_RGBX32:
777 m = 0xe; break;
778 case OMAP_DSS_COLOR_XRGB16_1555:
779 m = 0xf; break;
780 default:
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300781 BUG(); return;
Amber Jainf20e4222011-05-19 19:47:50 +0530782 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200783 }
784
Archit Taneja9b372c22011-05-06 11:45:49 +0530785 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), m, 4, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200786}
787
Tomi Valkeinenf4279842011-10-28 15:26:26 +0300788void dispc_ovl_set_channel_out(enum omap_plane plane, enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200789{
790 int shift;
791 u32 val;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000792 int chan = 0, chan2 = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200793
794 switch (plane) {
795 case OMAP_DSS_GFX:
796 shift = 8;
797 break;
798 case OMAP_DSS_VIDEO1:
799 case OMAP_DSS_VIDEO2:
Archit Tanejab8c095b2011-09-13 18:20:33 +0530800 case OMAP_DSS_VIDEO3:
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200801 shift = 16;
802 break;
803 default:
804 BUG();
805 return;
806 }
807
Archit Taneja9b372c22011-05-06 11:45:49 +0530808 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000809 if (dss_has_feature(FEAT_MGR_LCD2)) {
810 switch (channel) {
811 case OMAP_DSS_CHANNEL_LCD:
812 chan = 0;
813 chan2 = 0;
814 break;
815 case OMAP_DSS_CHANNEL_DIGIT:
816 chan = 1;
817 chan2 = 0;
818 break;
819 case OMAP_DSS_CHANNEL_LCD2:
820 chan = 0;
821 chan2 = 1;
822 break;
823 default:
824 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300825 return;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000826 }
827
828 val = FLD_MOD(val, chan, shift, shift);
829 val = FLD_MOD(val, chan2, 31, 30);
830 } else {
831 val = FLD_MOD(val, channel, shift, shift);
832 }
Archit Taneja9b372c22011-05-06 11:45:49 +0530833 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200834}
835
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +0200836static enum omap_channel dispc_ovl_get_channel_out(enum omap_plane plane)
837{
838 int shift;
839 u32 val;
840 enum omap_channel channel;
841
842 switch (plane) {
843 case OMAP_DSS_GFX:
844 shift = 8;
845 break;
846 case OMAP_DSS_VIDEO1:
847 case OMAP_DSS_VIDEO2:
848 case OMAP_DSS_VIDEO3:
849 shift = 16;
850 break;
851 default:
852 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300853 return 0;
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +0200854 }
855
856 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
857
858 if (dss_has_feature(FEAT_MGR_LCD2)) {
859 if (FLD_GET(val, 31, 30) == 0)
860 channel = FLD_GET(val, shift, shift);
861 else
862 channel = OMAP_DSS_CHANNEL_LCD2;
863 } else {
864 channel = FLD_GET(val, shift, shift);
865 }
866
867 return channel;
868}
869
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300870static void dispc_ovl_set_burst_size(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200871 enum omap_burst_size burst_size)
872{
Archit Tanejab8c095b2011-09-13 18:20:33 +0530873 static const unsigned shifts[] = { 6, 14, 14, 14, };
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200874 int shift;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200875
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300876 shift = shifts[plane];
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +0300877 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), burst_size, shift + 1, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200878}
879
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +0300880static void dispc_configure_burst_sizes(void)
881{
882 int i;
883 const int burst_size = BURST_SIZE_X8;
884
885 /* Configure burst size always to maximum size */
886 for (i = 0; i < omap_dss_get_num_overlays(); ++i)
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300887 dispc_ovl_set_burst_size(i, burst_size);
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +0300888}
889
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +0200890static u32 dispc_ovl_get_burst_size(enum omap_plane plane)
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +0300891{
892 unsigned unit = dss_feat_get_burst_size_unit();
893 /* burst multiplier is always x8 (see dispc_configure_burst_sizes()) */
894 return unit * 8;
895}
896
Mythri P Kd3862612011-03-11 18:02:49 +0530897void dispc_enable_gamma_table(bool enable)
898{
899 /*
900 * This is partially implemented to support only disabling of
901 * the gamma table.
902 */
903 if (enable) {
904 DSSWARN("Gamma table enabling for TV not yet supported");
905 return;
906 }
907
908 REG_FLD_MOD(DISPC_CONFIG, enable, 9, 9);
909}
910
Tomi Valkeinenc64dca42011-11-04 18:14:20 +0200911static void dispc_mgr_enable_cpr(enum omap_channel channel, bool enable)
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +0300912{
913 u16 reg;
914
915 if (channel == OMAP_DSS_CHANNEL_LCD)
916 reg = DISPC_CONFIG;
917 else if (channel == OMAP_DSS_CHANNEL_LCD2)
918 reg = DISPC_CONFIG2;
919 else
920 return;
921
922 REG_FLD_MOD(reg, enable, 15, 15);
923}
924
Tomi Valkeinenc64dca42011-11-04 18:14:20 +0200925static void dispc_mgr_set_cpr_coef(enum omap_channel channel,
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +0300926 struct omap_dss_cpr_coefs *coefs)
927{
928 u32 coef_r, coef_g, coef_b;
929
Archit Tanejadac57a02011-09-08 12:30:19 +0530930 if (!dispc_mgr_is_lcd(channel))
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +0300931 return;
932
933 coef_r = FLD_VAL(coefs->rr, 31, 22) | FLD_VAL(coefs->rg, 20, 11) |
934 FLD_VAL(coefs->rb, 9, 0);
935 coef_g = FLD_VAL(coefs->gr, 31, 22) | FLD_VAL(coefs->gg, 20, 11) |
936 FLD_VAL(coefs->gb, 9, 0);
937 coef_b = FLD_VAL(coefs->br, 31, 22) | FLD_VAL(coefs->bg, 20, 11) |
938 FLD_VAL(coefs->bb, 9, 0);
939
940 dispc_write_reg(DISPC_CPR_COEF_R(channel), coef_r);
941 dispc_write_reg(DISPC_CPR_COEF_G(channel), coef_g);
942 dispc_write_reg(DISPC_CPR_COEF_B(channel), coef_b);
943}
944
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300945static void dispc_ovl_set_vid_color_conv(enum omap_plane plane, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200946{
947 u32 val;
948
949 BUG_ON(plane == OMAP_DSS_GFX);
950
Archit Taneja9b372c22011-05-06 11:45:49 +0530951 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200952 val = FLD_MOD(val, enable, 9, 9);
Archit Taneja9b372c22011-05-06 11:45:49 +0530953 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200954}
955
Archit Tanejac3d925292011-09-14 11:52:54 +0530956static void dispc_ovl_enable_replication(enum omap_plane plane, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200957{
Archit Tanejab8c095b2011-09-13 18:20:33 +0530958 static const unsigned shifts[] = { 5, 10, 10, 10 };
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300959 int shift;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200960
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300961 shift = shifts[plane];
962 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable, shift, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200963}
964
Archit Taneja8f366162012-04-16 12:53:44 +0530965static void dispc_mgr_set_size(enum omap_channel channel, u16 width,
Archit Tanejae5c09e02012-04-16 12:53:42 +0530966 u16 height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200967{
968 u32 val;
Archit Taneja8f366162012-04-16 12:53:44 +0530969
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200970 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja702d1442011-05-06 11:45:50 +0530971 dispc_write_reg(DISPC_SIZE_MGR(channel), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200972}
973
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200974static void dispc_read_plane_fifo_sizes(void)
975{
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200976 u32 size;
977 int plane;
Archit Tanejaa0acb552010-09-15 19:20:00 +0530978 u8 start, end;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +0300979 u32 unit;
980
981 unit = dss_feat_get_buffer_size_unit();
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200982
Archit Tanejaa0acb552010-09-15 19:20:00 +0530983 dss_feat_get_reg_field(FEAT_REG_FIFOSIZE, &start, &end);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200984
Archit Tanejae13a1382011-08-05 19:06:04 +0530985 for (plane = 0; plane < dss_feat_get_num_ovls(); ++plane) {
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +0300986 size = REG_GET(DISPC_OVL_FIFO_SIZE_STATUS(plane), start, end);
987 size *= unit;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200988 dispc.fifo_size[plane] = size;
989 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200990}
991
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +0200992static u32 dispc_ovl_get_fifo_size(enum omap_plane plane)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200993{
994 return dispc.fifo_size[plane];
995}
996
Tomi Valkeinen6f04e1b2011-10-31 08:58:52 +0200997void dispc_ovl_set_fifo_threshold(enum omap_plane plane, u32 low, u32 high)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200998{
Archit Tanejaa0acb552010-09-15 19:20:00 +0530999 u8 hi_start, hi_end, lo_start, lo_end;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001000 u32 unit;
1001
1002 unit = dss_feat_get_buffer_size_unit();
1003
1004 WARN_ON(low % unit != 0);
1005 WARN_ON(high % unit != 0);
1006
1007 low /= unit;
1008 high /= unit;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301009
Archit Taneja9b372c22011-05-06 11:45:49 +05301010 dss_feat_get_reg_field(FEAT_REG_FIFOHIGHTHRESHOLD, &hi_start, &hi_end);
1011 dss_feat_get_reg_field(FEAT_REG_FIFOLOWTHRESHOLD, &lo_start, &lo_end);
1012
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001013 DSSDBG("fifo(%d) threshold (bytes), old %u/%u, new %u/%u\n",
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001014 plane,
Archit Taneja9b372c22011-05-06 11:45:49 +05301015 REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001016 lo_start, lo_end) * unit,
Archit Taneja9b372c22011-05-06 11:45:49 +05301017 REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
Tomi Valkeinen3cb5d962012-01-13 13:14:57 +02001018 hi_start, hi_end) * unit,
1019 low * unit, high * unit);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001020
Archit Taneja9b372c22011-05-06 11:45:49 +05301021 dispc_write_reg(DISPC_OVL_FIFO_THRESHOLD(plane),
Archit Tanejaa0acb552010-09-15 19:20:00 +05301022 FLD_VAL(high, hi_start, hi_end) |
1023 FLD_VAL(low, lo_start, lo_end));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001024}
1025
1026void dispc_enable_fifomerge(bool enable)
1027{
Tomi Valkeinene6b0f882012-01-13 13:24:04 +02001028 if (!dss_has_feature(FEAT_FIFO_MERGE)) {
1029 WARN_ON(enable);
1030 return;
1031 }
1032
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001033 DSSDBG("FIFO merge %s\n", enable ? "enabled" : "disabled");
1034 REG_FLD_MOD(DISPC_CONFIG, enable ? 1 : 0, 14, 14);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001035}
1036
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001037void dispc_ovl_compute_fifo_thresholds(enum omap_plane plane,
Tomi Valkeinen3568f2a2012-05-15 15:31:01 +03001038 u32 *fifo_low, u32 *fifo_high, bool use_fifomerge,
1039 bool manual_update)
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001040{
1041 /*
1042 * All sizes are in bytes. Both the buffer and burst are made of
1043 * buffer_units, and the fifo thresholds must be buffer_unit aligned.
1044 */
1045
1046 unsigned buf_unit = dss_feat_get_buffer_size_unit();
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001047 unsigned ovl_fifo_size, total_fifo_size, burst_size;
1048 int i;
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001049
1050 burst_size = dispc_ovl_get_burst_size(plane);
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001051 ovl_fifo_size = dispc_ovl_get_fifo_size(plane);
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001052
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001053 if (use_fifomerge) {
1054 total_fifo_size = 0;
1055 for (i = 0; i < omap_dss_get_num_overlays(); ++i)
1056 total_fifo_size += dispc_ovl_get_fifo_size(i);
1057 } else {
1058 total_fifo_size = ovl_fifo_size;
1059 }
1060
1061 /*
1062 * We use the same low threshold for both fifomerge and non-fifomerge
1063 * cases, but for fifomerge we calculate the high threshold using the
1064 * combined fifo size
1065 */
1066
Tomi Valkeinen3568f2a2012-05-15 15:31:01 +03001067 if (manual_update && dss_has_feature(FEAT_OMAP3_DSI_FIFO_BUG)) {
Tomi Valkeinene0e405b2012-01-13 13:18:11 +02001068 *fifo_low = ovl_fifo_size - burst_size * 2;
1069 *fifo_high = total_fifo_size - burst_size;
1070 } else {
1071 *fifo_low = ovl_fifo_size - burst_size;
1072 *fifo_high = total_fifo_size - buf_unit;
1073 }
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +02001074}
1075
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001076static void dispc_ovl_set_fir(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301077 int hinc, int vinc,
1078 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001079{
1080 u32 val;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001081
Amber Jain0d66cbb2011-05-19 19:47:54 +05301082 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
1083 u8 hinc_start, hinc_end, vinc_start, vinc_end;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301084
Amber Jain0d66cbb2011-05-19 19:47:54 +05301085 dss_feat_get_reg_field(FEAT_REG_FIRHINC,
1086 &hinc_start, &hinc_end);
1087 dss_feat_get_reg_field(FEAT_REG_FIRVINC,
1088 &vinc_start, &vinc_end);
1089 val = FLD_VAL(vinc, vinc_start, vinc_end) |
1090 FLD_VAL(hinc, hinc_start, hinc_end);
Archit Tanejaa0acb552010-09-15 19:20:00 +05301091
Amber Jain0d66cbb2011-05-19 19:47:54 +05301092 dispc_write_reg(DISPC_OVL_FIR(plane), val);
1093 } else {
1094 val = FLD_VAL(vinc, 28, 16) | FLD_VAL(hinc, 12, 0);
1095 dispc_write_reg(DISPC_OVL_FIR2(plane), val);
1096 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001097}
1098
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001099static void dispc_ovl_set_vid_accu0(enum omap_plane plane, int haccu, int vaccu)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001100{
1101 u32 val;
Archit Taneja87a74842011-03-02 11:19:50 +05301102 u8 hor_start, hor_end, vert_start, vert_end;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001103
Archit Taneja87a74842011-03-02 11:19:50 +05301104 dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
1105 dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
1106
1107 val = FLD_VAL(vaccu, vert_start, vert_end) |
1108 FLD_VAL(haccu, hor_start, hor_end);
1109
Archit Taneja9b372c22011-05-06 11:45:49 +05301110 dispc_write_reg(DISPC_OVL_ACCU0(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001111}
1112
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001113static void dispc_ovl_set_vid_accu1(enum omap_plane plane, int haccu, int vaccu)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001114{
1115 u32 val;
Archit Taneja87a74842011-03-02 11:19:50 +05301116 u8 hor_start, hor_end, vert_start, vert_end;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001117
Archit Taneja87a74842011-03-02 11:19:50 +05301118 dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
1119 dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
1120
1121 val = FLD_VAL(vaccu, vert_start, vert_end) |
1122 FLD_VAL(haccu, hor_start, hor_end);
1123
Archit Taneja9b372c22011-05-06 11:45:49 +05301124 dispc_write_reg(DISPC_OVL_ACCU1(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001125}
1126
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001127static void dispc_ovl_set_vid_accu2_0(enum omap_plane plane, int haccu,
1128 int vaccu)
Amber Jainab5ca072011-05-19 19:47:53 +05301129{
1130 u32 val;
1131
1132 val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
1133 dispc_write_reg(DISPC_OVL_ACCU2_0(plane), val);
1134}
1135
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001136static void dispc_ovl_set_vid_accu2_1(enum omap_plane plane, int haccu,
1137 int vaccu)
Amber Jainab5ca072011-05-19 19:47:53 +05301138{
1139 u32 val;
1140
1141 val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
1142 dispc_write_reg(DISPC_OVL_ACCU2_1(plane), val);
1143}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001144
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001145static void dispc_ovl_set_scale_param(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001146 u16 orig_width, u16 orig_height,
1147 u16 out_width, u16 out_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301148 bool five_taps, u8 rotation,
1149 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001150{
Amber Jain0d66cbb2011-05-19 19:47:54 +05301151 int fir_hinc, fir_vinc;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001152
Amber Jained14a3c2011-05-19 19:47:51 +05301153 fir_hinc = 1024 * orig_width / out_width;
1154 fir_vinc = 1024 * orig_height / out_height;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001155
Chandrabhanu Mahapatradebd9072011-12-19 14:03:44 +05301156 dispc_ovl_set_scale_coef(plane, fir_hinc, fir_vinc, five_taps,
1157 color_comp);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001158 dispc_ovl_set_fir(plane, fir_hinc, fir_vinc, color_comp);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301159}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001160
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301161static void dispc_ovl_set_accu_uv(enum omap_plane plane,
1162 u16 orig_width, u16 orig_height, u16 out_width, u16 out_height,
1163 bool ilace, enum omap_color_mode color_mode, u8 rotation)
1164{
1165 int h_accu2_0, h_accu2_1;
1166 int v_accu2_0, v_accu2_1;
1167 int chroma_hinc, chroma_vinc;
1168 int idx;
1169
1170 struct accu {
1171 s8 h0_m, h0_n;
1172 s8 h1_m, h1_n;
1173 s8 v0_m, v0_n;
1174 s8 v1_m, v1_n;
1175 };
1176
1177 const struct accu *accu_table;
1178 const struct accu *accu_val;
1179
1180 static const struct accu accu_nv12[4] = {
1181 { 0, 1, 0, 1 , -1, 2, 0, 1 },
1182 { 1, 2, -3, 4 , 0, 1, 0, 1 },
1183 { -1, 1, 0, 1 , -1, 2, 0, 1 },
1184 { -1, 2, -1, 2 , -1, 1, 0, 1 },
1185 };
1186
1187 static const struct accu accu_nv12_ilace[4] = {
1188 { 0, 1, 0, 1 , -3, 4, -1, 4 },
1189 { -1, 4, -3, 4 , 0, 1, 0, 1 },
1190 { -1, 1, 0, 1 , -1, 4, -3, 4 },
1191 { -3, 4, -3, 4 , -1, 1, 0, 1 },
1192 };
1193
1194 static const struct accu accu_yuv[4] = {
1195 { 0, 1, 0, 1, 0, 1, 0, 1 },
1196 { 0, 1, 0, 1, 0, 1, 0, 1 },
1197 { -1, 1, 0, 1, 0, 1, 0, 1 },
1198 { 0, 1, 0, 1, -1, 1, 0, 1 },
1199 };
1200
1201 switch (rotation) {
1202 case OMAP_DSS_ROT_0:
1203 idx = 0;
1204 break;
1205 case OMAP_DSS_ROT_90:
1206 idx = 1;
1207 break;
1208 case OMAP_DSS_ROT_180:
1209 idx = 2;
1210 break;
1211 case OMAP_DSS_ROT_270:
1212 idx = 3;
1213 break;
1214 default:
1215 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001216 return;
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301217 }
1218
1219 switch (color_mode) {
1220 case OMAP_DSS_COLOR_NV12:
1221 if (ilace)
1222 accu_table = accu_nv12_ilace;
1223 else
1224 accu_table = accu_nv12;
1225 break;
1226 case OMAP_DSS_COLOR_YUV2:
1227 case OMAP_DSS_COLOR_UYVY:
1228 accu_table = accu_yuv;
1229 break;
1230 default:
1231 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001232 return;
Chandrabhanu Mahapatra05dd0f52012-05-15 12:22:34 +05301233 }
1234
1235 accu_val = &accu_table[idx];
1236
1237 chroma_hinc = 1024 * orig_width / out_width;
1238 chroma_vinc = 1024 * orig_height / out_height;
1239
1240 h_accu2_0 = (accu_val->h0_m * chroma_hinc / accu_val->h0_n) % 1024;
1241 h_accu2_1 = (accu_val->h1_m * chroma_hinc / accu_val->h1_n) % 1024;
1242 v_accu2_0 = (accu_val->v0_m * chroma_vinc / accu_val->v0_n) % 1024;
1243 v_accu2_1 = (accu_val->v1_m * chroma_vinc / accu_val->v1_n) % 1024;
1244
1245 dispc_ovl_set_vid_accu2_0(plane, h_accu2_0, v_accu2_0);
1246 dispc_ovl_set_vid_accu2_1(plane, h_accu2_1, v_accu2_1);
1247}
1248
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001249static void dispc_ovl_set_scaling_common(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301250 u16 orig_width, u16 orig_height,
1251 u16 out_width, u16 out_height,
1252 bool ilace, bool five_taps,
1253 bool fieldmode, enum omap_color_mode color_mode,
1254 u8 rotation)
1255{
1256 int accu0 = 0;
1257 int accu1 = 0;
1258 u32 l;
1259
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001260 dispc_ovl_set_scale_param(plane, orig_width, orig_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301261 out_width, out_height, five_taps,
1262 rotation, DISPC_COLOR_COMPONENT_RGB_Y);
Archit Taneja9b372c22011-05-06 11:45:49 +05301263 l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001264
Archit Taneja87a74842011-03-02 11:19:50 +05301265 /* RESIZEENABLE and VERTICALTAPS */
1266 l &= ~((0x3 << 5) | (0x1 << 21));
Amber Jained14a3c2011-05-19 19:47:51 +05301267 l |= (orig_width != out_width) ? (1 << 5) : 0;
1268 l |= (orig_height != out_height) ? (1 << 6) : 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001269 l |= five_taps ? (1 << 21) : 0;
Archit Taneja87a74842011-03-02 11:19:50 +05301270
1271 /* VRESIZECONF and HRESIZECONF */
1272 if (dss_has_feature(FEAT_RESIZECONF)) {
1273 l &= ~(0x3 << 7);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301274 l |= (orig_width <= out_width) ? 0 : (1 << 7);
1275 l |= (orig_height <= out_height) ? 0 : (1 << 8);
Archit Taneja87a74842011-03-02 11:19:50 +05301276 }
1277
1278 /* LINEBUFFERSPLIT */
1279 if (dss_has_feature(FEAT_LINEBUFFERSPLIT)) {
1280 l &= ~(0x1 << 22);
1281 l |= five_taps ? (1 << 22) : 0;
1282 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001283
Archit Taneja9b372c22011-05-06 11:45:49 +05301284 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001285
1286 /*
1287 * field 0 = even field = bottom field
1288 * field 1 = odd field = top field
1289 */
1290 if (ilace && !fieldmode) {
1291 accu1 = 0;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301292 accu0 = ((1024 * orig_height / out_height) / 2) & 0x3ff;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001293 if (accu0 >= 1024/2) {
1294 accu1 = 1024/2;
1295 accu0 -= accu1;
1296 }
1297 }
1298
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001299 dispc_ovl_set_vid_accu0(plane, 0, accu0);
1300 dispc_ovl_set_vid_accu1(plane, 0, accu1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001301}
1302
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001303static void dispc_ovl_set_scaling_uv(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301304 u16 orig_width, u16 orig_height,
1305 u16 out_width, u16 out_height,
1306 bool ilace, bool five_taps,
1307 bool fieldmode, enum omap_color_mode color_mode,
1308 u8 rotation)
1309{
1310 int scale_x = out_width != orig_width;
1311 int scale_y = out_height != orig_height;
1312
1313 if (!dss_has_feature(FEAT_HANDLE_UV_SEPARATE))
1314 return;
1315 if ((color_mode != OMAP_DSS_COLOR_YUV2 &&
1316 color_mode != OMAP_DSS_COLOR_UYVY &&
1317 color_mode != OMAP_DSS_COLOR_NV12)) {
1318 /* reset chroma resampling for RGB formats */
1319 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), 0, 8, 8);
1320 return;
1321 }
Tomi Valkeinen36377352012-05-15 15:54:15 +03001322
1323 dispc_ovl_set_accu_uv(plane, orig_width, orig_height, out_width,
1324 out_height, ilace, color_mode, rotation);
1325
Amber Jain0d66cbb2011-05-19 19:47:54 +05301326 switch (color_mode) {
1327 case OMAP_DSS_COLOR_NV12:
1328 /* UV is subsampled by 2 vertically*/
1329 orig_height >>= 1;
1330 /* UV is subsampled by 2 horz.*/
1331 orig_width >>= 1;
1332 break;
1333 case OMAP_DSS_COLOR_YUV2:
1334 case OMAP_DSS_COLOR_UYVY:
1335 /*For YUV422 with 90/270 rotation,
1336 *we don't upsample chroma
1337 */
1338 if (rotation == OMAP_DSS_ROT_0 ||
1339 rotation == OMAP_DSS_ROT_180)
1340 /* UV is subsampled by 2 hrz*/
1341 orig_width >>= 1;
1342 /* must use FIR for YUV422 if rotated */
1343 if (rotation != OMAP_DSS_ROT_0)
1344 scale_x = scale_y = true;
1345 break;
1346 default:
1347 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001348 return;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301349 }
1350
1351 if (out_width != orig_width)
1352 scale_x = true;
1353 if (out_height != orig_height)
1354 scale_y = true;
1355
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001356 dispc_ovl_set_scale_param(plane, orig_width, orig_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301357 out_width, out_height, five_taps,
1358 rotation, DISPC_COLOR_COMPONENT_UV);
1359
1360 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane),
1361 (scale_x || scale_y) ? 1 : 0, 8, 8);
1362 /* set H scaling */
1363 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_x ? 1 : 0, 5, 5);
1364 /* set V scaling */
1365 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_y ? 1 : 0, 6, 6);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301366}
1367
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001368static void dispc_ovl_set_scaling(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301369 u16 orig_width, u16 orig_height,
1370 u16 out_width, u16 out_height,
1371 bool ilace, bool five_taps,
1372 bool fieldmode, enum omap_color_mode color_mode,
1373 u8 rotation)
1374{
1375 BUG_ON(plane == OMAP_DSS_GFX);
1376
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001377 dispc_ovl_set_scaling_common(plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301378 orig_width, orig_height,
1379 out_width, out_height,
1380 ilace, five_taps,
1381 fieldmode, color_mode,
1382 rotation);
1383
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001384 dispc_ovl_set_scaling_uv(plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301385 orig_width, orig_height,
1386 out_width, out_height,
1387 ilace, five_taps,
1388 fieldmode, color_mode,
1389 rotation);
1390}
1391
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001392static void dispc_ovl_set_rotation_attrs(enum omap_plane plane, u8 rotation,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001393 bool mirroring, enum omap_color_mode color_mode)
1394{
Archit Taneja87a74842011-03-02 11:19:50 +05301395 bool row_repeat = false;
1396 int vidrot = 0;
1397
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001398 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1399 color_mode == OMAP_DSS_COLOR_UYVY) {
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001400
1401 if (mirroring) {
1402 switch (rotation) {
1403 case OMAP_DSS_ROT_0:
1404 vidrot = 2;
1405 break;
1406 case OMAP_DSS_ROT_90:
1407 vidrot = 1;
1408 break;
1409 case OMAP_DSS_ROT_180:
1410 vidrot = 0;
1411 break;
1412 case OMAP_DSS_ROT_270:
1413 vidrot = 3;
1414 break;
1415 }
1416 } else {
1417 switch (rotation) {
1418 case OMAP_DSS_ROT_0:
1419 vidrot = 0;
1420 break;
1421 case OMAP_DSS_ROT_90:
1422 vidrot = 1;
1423 break;
1424 case OMAP_DSS_ROT_180:
1425 vidrot = 2;
1426 break;
1427 case OMAP_DSS_ROT_270:
1428 vidrot = 3;
1429 break;
1430 }
1431 }
1432
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001433 if (rotation == OMAP_DSS_ROT_90 || rotation == OMAP_DSS_ROT_270)
Archit Taneja87a74842011-03-02 11:19:50 +05301434 row_repeat = true;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001435 else
Archit Taneja87a74842011-03-02 11:19:50 +05301436 row_repeat = false;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001437 }
Archit Taneja87a74842011-03-02 11:19:50 +05301438
Archit Taneja9b372c22011-05-06 11:45:49 +05301439 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), vidrot, 13, 12);
Archit Taneja87a74842011-03-02 11:19:50 +05301440 if (dss_has_feature(FEAT_ROWREPEATENABLE))
Archit Taneja9b372c22011-05-06 11:45:49 +05301441 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane),
1442 row_repeat ? 1 : 0, 18, 18);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001443}
1444
1445static int color_mode_to_bpp(enum omap_color_mode color_mode)
1446{
1447 switch (color_mode) {
1448 case OMAP_DSS_COLOR_CLUT1:
1449 return 1;
1450 case OMAP_DSS_COLOR_CLUT2:
1451 return 2;
1452 case OMAP_DSS_COLOR_CLUT4:
1453 return 4;
1454 case OMAP_DSS_COLOR_CLUT8:
Amber Jainf20e4222011-05-19 19:47:50 +05301455 case OMAP_DSS_COLOR_NV12:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001456 return 8;
1457 case OMAP_DSS_COLOR_RGB12U:
1458 case OMAP_DSS_COLOR_RGB16:
1459 case OMAP_DSS_COLOR_ARGB16:
1460 case OMAP_DSS_COLOR_YUV2:
1461 case OMAP_DSS_COLOR_UYVY:
Amber Jainf20e4222011-05-19 19:47:50 +05301462 case OMAP_DSS_COLOR_RGBA16:
1463 case OMAP_DSS_COLOR_RGBX16:
1464 case OMAP_DSS_COLOR_ARGB16_1555:
1465 case OMAP_DSS_COLOR_XRGB16_1555:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001466 return 16;
1467 case OMAP_DSS_COLOR_RGB24P:
1468 return 24;
1469 case OMAP_DSS_COLOR_RGB24U:
1470 case OMAP_DSS_COLOR_ARGB32:
1471 case OMAP_DSS_COLOR_RGBA32:
1472 case OMAP_DSS_COLOR_RGBX32:
1473 return 32;
1474 default:
1475 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001476 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001477 }
1478}
1479
1480static s32 pixinc(int pixels, u8 ps)
1481{
1482 if (pixels == 1)
1483 return 1;
1484 else if (pixels > 1)
1485 return 1 + (pixels - 1) * ps;
1486 else if (pixels < 0)
1487 return 1 - (-pixels + 1) * ps;
1488 else
1489 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001490 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001491}
1492
1493static void calc_vrfb_rotation_offset(u8 rotation, bool mirror,
1494 u16 screen_width,
1495 u16 width, u16 height,
1496 enum omap_color_mode color_mode, bool fieldmode,
1497 unsigned int field_offset,
1498 unsigned *offset0, unsigned *offset1,
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301499 s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001500{
1501 u8 ps;
1502
1503 /* FIXME CLUT formats */
1504 switch (color_mode) {
1505 case OMAP_DSS_COLOR_CLUT1:
1506 case OMAP_DSS_COLOR_CLUT2:
1507 case OMAP_DSS_COLOR_CLUT4:
1508 case OMAP_DSS_COLOR_CLUT8:
1509 BUG();
1510 return;
1511 case OMAP_DSS_COLOR_YUV2:
1512 case OMAP_DSS_COLOR_UYVY:
1513 ps = 4;
1514 break;
1515 default:
1516 ps = color_mode_to_bpp(color_mode) / 8;
1517 break;
1518 }
1519
1520 DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
1521 width, height);
1522
1523 /*
1524 * field 0 = even field = bottom field
1525 * field 1 = odd field = top field
1526 */
1527 switch (rotation + mirror * 4) {
1528 case OMAP_DSS_ROT_0:
1529 case OMAP_DSS_ROT_180:
1530 /*
1531 * If the pixel format is YUV or UYVY divide the width
1532 * of the image by 2 for 0 and 180 degree rotation.
1533 */
1534 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1535 color_mode == OMAP_DSS_COLOR_UYVY)
1536 width = width >> 1;
1537 case OMAP_DSS_ROT_90:
1538 case OMAP_DSS_ROT_270:
1539 *offset1 = 0;
1540 if (field_offset)
1541 *offset0 = field_offset * screen_width * ps;
1542 else
1543 *offset0 = 0;
1544
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301545 *row_inc = pixinc(1 +
1546 (y_predecim * screen_width - x_predecim * width) +
1547 (fieldmode ? screen_width : 0), ps);
1548 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001549 break;
1550
1551 case OMAP_DSS_ROT_0 + 4:
1552 case OMAP_DSS_ROT_180 + 4:
1553 /* If the pixel format is YUV or UYVY divide the width
1554 * of the image by 2 for 0 degree and 180 degree
1555 */
1556 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1557 color_mode == OMAP_DSS_COLOR_UYVY)
1558 width = width >> 1;
1559 case OMAP_DSS_ROT_90 + 4:
1560 case OMAP_DSS_ROT_270 + 4:
1561 *offset1 = 0;
1562 if (field_offset)
1563 *offset0 = field_offset * screen_width * ps;
1564 else
1565 *offset0 = 0;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301566 *row_inc = pixinc(1 -
1567 (y_predecim * screen_width + x_predecim * width) -
1568 (fieldmode ? screen_width : 0), ps);
1569 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001570 break;
1571
1572 default:
1573 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001574 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001575 }
1576}
1577
1578static void calc_dma_rotation_offset(u8 rotation, bool mirror,
1579 u16 screen_width,
1580 u16 width, u16 height,
1581 enum omap_color_mode color_mode, bool fieldmode,
1582 unsigned int field_offset,
1583 unsigned *offset0, unsigned *offset1,
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301584 s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001585{
1586 u8 ps;
1587 u16 fbw, fbh;
1588
1589 /* FIXME CLUT formats */
1590 switch (color_mode) {
1591 case OMAP_DSS_COLOR_CLUT1:
1592 case OMAP_DSS_COLOR_CLUT2:
1593 case OMAP_DSS_COLOR_CLUT4:
1594 case OMAP_DSS_COLOR_CLUT8:
1595 BUG();
1596 return;
1597 default:
1598 ps = color_mode_to_bpp(color_mode) / 8;
1599 break;
1600 }
1601
1602 DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
1603 width, height);
1604
1605 /* width & height are overlay sizes, convert to fb sizes */
1606
1607 if (rotation == OMAP_DSS_ROT_0 || rotation == OMAP_DSS_ROT_180) {
1608 fbw = width;
1609 fbh = height;
1610 } else {
1611 fbw = height;
1612 fbh = width;
1613 }
1614
1615 /*
1616 * field 0 = even field = bottom field
1617 * field 1 = odd field = top field
1618 */
1619 switch (rotation + mirror * 4) {
1620 case OMAP_DSS_ROT_0:
1621 *offset1 = 0;
1622 if (field_offset)
1623 *offset0 = *offset1 + field_offset * screen_width * ps;
1624 else
1625 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301626 *row_inc = pixinc(1 +
1627 (y_predecim * screen_width - fbw * x_predecim) +
1628 (fieldmode ? screen_width : 0), ps);
1629 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1630 color_mode == OMAP_DSS_COLOR_UYVY)
1631 *pix_inc = pixinc(x_predecim, 2 * ps);
1632 else
1633 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001634 break;
1635 case OMAP_DSS_ROT_90:
1636 *offset1 = screen_width * (fbh - 1) * ps;
1637 if (field_offset)
1638 *offset0 = *offset1 + field_offset * ps;
1639 else
1640 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301641 *row_inc = pixinc(screen_width * (fbh * x_predecim - 1) +
1642 y_predecim + (fieldmode ? 1 : 0), ps);
1643 *pix_inc = pixinc(-x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001644 break;
1645 case OMAP_DSS_ROT_180:
1646 *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
1647 if (field_offset)
1648 *offset0 = *offset1 - field_offset * screen_width * ps;
1649 else
1650 *offset0 = *offset1;
1651 *row_inc = pixinc(-1 -
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301652 (y_predecim * screen_width - fbw * x_predecim) -
1653 (fieldmode ? screen_width : 0), ps);
1654 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1655 color_mode == OMAP_DSS_COLOR_UYVY)
1656 *pix_inc = pixinc(-x_predecim, 2 * ps);
1657 else
1658 *pix_inc = pixinc(-x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001659 break;
1660 case OMAP_DSS_ROT_270:
1661 *offset1 = (fbw - 1) * ps;
1662 if (field_offset)
1663 *offset0 = *offset1 - field_offset * ps;
1664 else
1665 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301666 *row_inc = pixinc(-screen_width * (fbh * x_predecim - 1) -
1667 y_predecim - (fieldmode ? 1 : 0), ps);
1668 *pix_inc = pixinc(x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001669 break;
1670
1671 /* mirroring */
1672 case OMAP_DSS_ROT_0 + 4:
1673 *offset1 = (fbw - 1) * ps;
1674 if (field_offset)
1675 *offset0 = *offset1 + field_offset * screen_width * ps;
1676 else
1677 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301678 *row_inc = pixinc(y_predecim * screen_width * 2 - 1 +
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001679 (fieldmode ? screen_width : 0),
1680 ps);
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301681 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1682 color_mode == OMAP_DSS_COLOR_UYVY)
1683 *pix_inc = pixinc(-x_predecim, 2 * ps);
1684 else
1685 *pix_inc = pixinc(-x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001686 break;
1687
1688 case OMAP_DSS_ROT_90 + 4:
1689 *offset1 = 0;
1690 if (field_offset)
1691 *offset0 = *offset1 + field_offset * ps;
1692 else
1693 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301694 *row_inc = pixinc(-screen_width * (fbh * x_predecim - 1) +
1695 y_predecim + (fieldmode ? 1 : 0),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001696 ps);
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301697 *pix_inc = pixinc(x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001698 break;
1699
1700 case OMAP_DSS_ROT_180 + 4:
1701 *offset1 = screen_width * (fbh - 1) * ps;
1702 if (field_offset)
1703 *offset0 = *offset1 - field_offset * screen_width * ps;
1704 else
1705 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301706 *row_inc = pixinc(1 - y_predecim * screen_width * 2 -
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001707 (fieldmode ? screen_width : 0),
1708 ps);
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301709 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1710 color_mode == OMAP_DSS_COLOR_UYVY)
1711 *pix_inc = pixinc(x_predecim, 2 * ps);
1712 else
1713 *pix_inc = pixinc(x_predecim, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001714 break;
1715
1716 case OMAP_DSS_ROT_270 + 4:
1717 *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
1718 if (field_offset)
1719 *offset0 = *offset1 - field_offset * ps;
1720 else
1721 *offset0 = *offset1;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301722 *row_inc = pixinc(screen_width * (fbh * x_predecim - 1) -
1723 y_predecim - (fieldmode ? 1 : 0),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001724 ps);
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301725 *pix_inc = pixinc(-x_predecim * screen_width, ps);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001726 break;
1727
1728 default:
1729 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03001730 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001731 }
1732}
1733
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05301734/*
1735 * This function is used to avoid synclosts in OMAP3, because of some
1736 * undocumented horizontal position and timing related limitations.
1737 */
Archit Taneja81ab95b2012-05-08 15:53:20 +05301738static int check_horiz_timing_omap3(enum omap_channel channel,
1739 const struct omap_video_timings *t, u16 pos_x,
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05301740 u16 width, u16 height, u16 out_width, u16 out_height)
1741{
1742 int DS = DIV_ROUND_UP(height, out_height);
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05301743 unsigned long nonactive, lclk, pclk;
1744 static const u8 limits[3] = { 8, 10, 20 };
1745 u64 val, blank;
1746 int i;
1747
Archit Taneja81ab95b2012-05-08 15:53:20 +05301748 nonactive = t->x_res + t->hfp + t->hsw + t->hbp - out_width;
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05301749 pclk = dispc_mgr_pclk_rate(channel);
1750 if (dispc_mgr_is_lcd(channel))
1751 lclk = dispc_mgr_lclk_rate(channel);
1752 else
1753 lclk = dispc_fclk_rate();
1754
1755 i = 0;
1756 if (out_height < height)
1757 i++;
1758 if (out_width < width)
1759 i++;
Archit Taneja81ab95b2012-05-08 15:53:20 +05301760 blank = div_u64((u64)(t->hbp + t->hsw + t->hfp) * lclk, pclk);
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05301761 DSSDBG("blanking period + ppl = %llu (limit = %u)\n", blank, limits[i]);
1762 if (blank <= limits[i])
1763 return -EINVAL;
1764
1765 /*
1766 * Pixel data should be prepared before visible display point starts.
1767 * So, atleast DS-2 lines must have already been fetched by DISPC
1768 * during nonactive - pos_x period.
1769 */
1770 val = div_u64((u64)(nonactive - pos_x) * lclk, pclk);
1771 DSSDBG("(nonactive - pos_x) * pcd = %llu max(0, DS - 2) * width = %d\n",
1772 val, max(0, DS - 2) * width);
1773 if (val < max(0, DS - 2) * width)
1774 return -EINVAL;
1775
1776 /*
1777 * All lines need to be refilled during the nonactive period of which
1778 * only one line can be loaded during the active period. So, atleast
1779 * DS - 1 lines should be loaded during nonactive period.
1780 */
1781 val = div_u64((u64)nonactive * lclk, pclk);
1782 DSSDBG("nonactive * pcd = %llu, max(0, DS - 1) * width = %d\n",
1783 val, max(0, DS - 1) * width);
1784 if (val < max(0, DS - 1) * width)
1785 return -EINVAL;
1786
1787 return 0;
1788}
1789
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05301790static unsigned long calc_core_clk_five_taps(enum omap_channel channel,
Archit Taneja81ab95b2012-05-08 15:53:20 +05301791 const struct omap_video_timings *mgr_timings, u16 width,
1792 u16 height, u16 out_width, u16 out_height,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00001793 enum omap_color_mode color_mode)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001794{
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05301795 u32 core_clk = 0;
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03001796 u64 tmp, pclk = dispc_mgr_pclk_rate(channel);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001797
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05301798 if (height <= out_height && width <= out_width)
1799 return (unsigned long) pclk;
1800
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001801 if (height > out_height) {
Archit Taneja81ab95b2012-05-08 15:53:20 +05301802 unsigned int ppl = mgr_timings->x_res;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001803
1804 tmp = pclk * height * out_width;
1805 do_div(tmp, 2 * out_height * ppl);
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05301806 core_clk = tmp;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001807
Ville Syrjälä2d9c5592010-01-08 11:56:41 +02001808 if (height > 2 * out_height) {
1809 if (ppl == out_width)
1810 return 0;
1811
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001812 tmp = pclk * (height - 2 * out_height) * out_width;
1813 do_div(tmp, 2 * out_height * (ppl - out_width));
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05301814 core_clk = max_t(u32, core_clk, tmp);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001815 }
1816 }
1817
1818 if (width > out_width) {
1819 tmp = pclk * width;
1820 do_div(tmp, out_width);
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05301821 core_clk = max_t(u32, core_clk, tmp);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001822
1823 if (color_mode == OMAP_DSS_COLOR_RGB24U)
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05301824 core_clk <<= 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001825 }
1826
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05301827 return core_clk;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001828}
1829
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05301830static unsigned long calc_core_clk(enum omap_channel channel, u16 width,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00001831 u16 height, u16 out_width, u16 out_height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001832{
1833 unsigned int hf, vf;
Archit Taneja79ee89c2012-01-30 10:54:17 +05301834 unsigned long pclk = dispc_mgr_pclk_rate(channel);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001835
1836 /*
1837 * FIXME how to determine the 'A' factor
1838 * for the no downscaling case ?
1839 */
1840
1841 if (width > 3 * out_width)
1842 hf = 4;
1843 else if (width > 2 * out_width)
1844 hf = 3;
1845 else if (width > out_width)
1846 hf = 2;
1847 else
1848 hf = 1;
1849
1850 if (height > out_height)
1851 vf = 2;
1852 else
1853 vf = 1;
1854
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05301855 if (cpu_is_omap24xx()) {
1856 if (vf > 1 && hf > 1)
Archit Taneja79ee89c2012-01-30 10:54:17 +05301857 return pclk * 4;
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05301858 else
Archit Taneja79ee89c2012-01-30 10:54:17 +05301859 return pclk * 2;
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05301860 } else if (cpu_is_omap34xx()) {
Archit Taneja79ee89c2012-01-30 10:54:17 +05301861 return pclk * vf * hf;
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05301862 } else {
Archit Taneja79ee89c2012-01-30 10:54:17 +05301863 if (hf > 1)
1864 return DIV_ROUND_UP(pclk, out_width) * width;
1865 else
1866 return pclk;
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05301867 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001868}
1869
Archit Taneja79ad75f2011-09-08 13:15:11 +05301870static int dispc_ovl_calc_scaling(enum omap_plane plane,
Archit Taneja81ab95b2012-05-08 15:53:20 +05301871 enum omap_channel channel,
1872 const struct omap_video_timings *mgr_timings,
1873 u16 width, u16 height, u16 out_width, u16 out_height,
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301874 enum omap_color_mode color_mode, bool *five_taps,
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05301875 int *x_predecim, int *y_predecim, u16 pos_x)
Archit Taneja79ad75f2011-09-08 13:15:11 +05301876{
1877 struct omap_overlay *ovl = omap_dss_get_overlay(plane);
Archit Taneja0373cac2011-09-08 13:25:17 +05301878 const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05301879 const int maxsinglelinewidth =
1880 dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301881 const int max_decim_limit = 16;
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05301882 unsigned long core_clk = 0;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301883 int decim_x, decim_y, error, min_factor;
1884 u16 in_width, in_height, in_width_max = 0;
Archit Taneja79ad75f2011-09-08 13:15:11 +05301885
Tomi Valkeinenf95cb5e2011-11-01 10:50:45 +02001886 if (width == out_width && height == out_height)
1887 return 0;
1888
1889 if ((ovl->caps & OMAP_DSS_OVL_CAP_SCALE) == 0)
1890 return -EINVAL;
Archit Taneja79ad75f2011-09-08 13:15:11 +05301891
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301892 *x_predecim = max_decim_limit;
1893 *y_predecim = max_decim_limit;
1894
1895 if (color_mode == OMAP_DSS_COLOR_CLUT1 ||
1896 color_mode == OMAP_DSS_COLOR_CLUT2 ||
1897 color_mode == OMAP_DSS_COLOR_CLUT4 ||
1898 color_mode == OMAP_DSS_COLOR_CLUT8) {
1899 *x_predecim = 1;
1900 *y_predecim = 1;
1901 *five_taps = false;
1902 return 0;
1903 }
1904
1905 decim_x = DIV_ROUND_UP(DIV_ROUND_UP(width, out_width), maxdownscale);
1906 decim_y = DIV_ROUND_UP(DIV_ROUND_UP(height, out_height), maxdownscale);
1907
1908 min_factor = min(decim_x, decim_y);
1909
1910 if (decim_x > *x_predecim || out_width > width * 8)
Archit Taneja79ad75f2011-09-08 13:15:11 +05301911 return -EINVAL;
1912
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301913 if (decim_y > *y_predecim || out_height > height * 8)
Archit Taneja79ad75f2011-09-08 13:15:11 +05301914 return -EINVAL;
1915
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05301916 if (cpu_is_omap24xx()) {
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05301917 *five_taps = false;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301918
1919 do {
1920 in_height = DIV_ROUND_UP(height, decim_y);
1921 in_width = DIV_ROUND_UP(width, decim_x);
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05301922 core_clk = calc_core_clk(channel, in_width, in_height,
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301923 out_width, out_height);
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05301924 error = (in_width > maxsinglelinewidth || !core_clk ||
1925 core_clk > dispc_core_clk_rate());
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301926 if (error) {
1927 if (decim_x == decim_y) {
1928 decim_x = min_factor;
1929 decim_y++;
1930 } else {
1931 swap(decim_x, decim_y);
1932 if (decim_x < decim_y)
1933 decim_x++;
1934 }
1935 }
1936 } while (decim_x <= *x_predecim && decim_y <= *y_predecim &&
1937 error);
1938
1939 if (in_width > maxsinglelinewidth) {
1940 DSSERR("Cannot scale max input width exceeded");
1941 return -EINVAL;
1942 }
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05301943 } else if (cpu_is_omap34xx()) {
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301944
1945 do {
1946 in_height = DIV_ROUND_UP(height, decim_y);
1947 in_width = DIV_ROUND_UP(width, decim_x);
Archit Taneja81ab95b2012-05-08 15:53:20 +05301948 core_clk = calc_core_clk_five_taps(channel, mgr_timings,
1949 in_width, in_height, out_width, out_height,
1950 color_mode);
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301951
Archit Taneja81ab95b2012-05-08 15:53:20 +05301952 error = check_horiz_timing_omap3(channel, mgr_timings,
1953 pos_x, in_width, in_height, out_width,
1954 out_height);
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05301955
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301956 if (in_width > maxsinglelinewidth)
1957 if (in_height > out_height &&
1958 in_height < out_height * 2)
1959 *five_taps = false;
1960 if (!*five_taps)
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05301961 core_clk = calc_core_clk(channel, in_width,
1962 in_height, out_width, out_height);
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05301963 error = (error || in_width > maxsinglelinewidth * 2 ||
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301964 (in_width > maxsinglelinewidth && *five_taps) ||
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05301965 !core_clk || core_clk > dispc_core_clk_rate());
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301966 if (error) {
1967 if (decim_x == decim_y) {
1968 decim_x = min_factor;
1969 decim_y++;
1970 } else {
1971 swap(decim_x, decim_y);
1972 if (decim_x < decim_y)
1973 decim_x++;
1974 }
1975 }
1976 } while (decim_x <= *x_predecim && decim_y <= *y_predecim
1977 && error);
1978
Archit Taneja81ab95b2012-05-08 15:53:20 +05301979 if (check_horiz_timing_omap3(channel, mgr_timings, pos_x, width,
1980 height, out_width, out_height)){
Chandrabhanu Mahapatra7faa9232012-04-02 20:43:17 +05301981 DSSERR("horizontal timing too tight\n");
1982 return -EINVAL;
1983 }
1984
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301985 if (in_width > (maxsinglelinewidth * 2)) {
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05301986 DSSERR("Cannot setup scaling");
1987 DSSERR("width exceeds maximum width possible");
1988 return -EINVAL;
1989 }
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301990
1991 if (in_width > maxsinglelinewidth && *five_taps) {
1992 DSSERR("cannot setup scaling with five taps");
1993 return -EINVAL;
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05301994 }
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05301995 } else {
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301996 int decim_x_min = decim_x;
1997 in_height = DIV_ROUND_UP(height, decim_y);
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05301998 in_width_max = dispc_core_clk_rate() /
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05301999 DIV_ROUND_UP(dispc_mgr_pclk_rate(channel),
2000 out_width);
2001 decim_x = DIV_ROUND_UP(width, in_width_max);
2002
2003 decim_x = decim_x > decim_x_min ? decim_x : decim_x_min;
2004 if (decim_x > *x_predecim)
2005 return -EINVAL;
2006
2007 do {
2008 in_width = DIV_ROUND_UP(width, decim_x);
2009 } while (decim_x <= *x_predecim &&
2010 in_width > maxsinglelinewidth && decim_x++);
2011
2012 if (in_width > maxsinglelinewidth) {
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05302013 DSSERR("Cannot scale width exceeds max line width");
2014 return -EINVAL;
2015 }
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302016
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302017 core_clk = calc_core_clk(channel, in_width, in_height,
2018 out_width, out_height);
Archit Taneja79ad75f2011-09-08 13:15:11 +05302019 }
2020
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302021 DSSDBG("required core clk rate = %lu Hz\n", core_clk);
2022 DSSDBG("current core clk rate = %lu Hz\n", dispc_core_clk_rate());
Archit Taneja79ad75f2011-09-08 13:15:11 +05302023
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302024 if (!core_clk || core_clk > dispc_core_clk_rate()) {
Archit Taneja79ad75f2011-09-08 13:15:11 +05302025 DSSERR("failed to set up scaling, "
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302026 "required core clk rate = %lu Hz, "
2027 "current core clk rate = %lu Hz\n",
2028 core_clk, dispc_core_clk_rate());
Archit Taneja79ad75f2011-09-08 13:15:11 +05302029 return -EINVAL;
2030 }
2031
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302032 *x_predecim = decim_x;
2033 *y_predecim = decim_y;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302034 return 0;
2035}
2036
Archit Tanejaa4273b72011-09-14 11:10:10 +05302037int dispc_ovl_setup(enum omap_plane plane, struct omap_overlay_info *oi,
Archit Taneja81ab95b2012-05-08 15:53:20 +05302038 bool ilace, bool replication,
2039 const struct omap_video_timings *mgr_timings)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002040{
Archit Taneja79ad75f2011-09-08 13:15:11 +05302041 struct omap_overlay *ovl = omap_dss_get_overlay(plane);
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +05302042 bool five_taps = true;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002043 bool fieldmode = 0;
Archit Taneja79ad75f2011-09-08 13:15:11 +05302044 int r, cconv = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002045 unsigned offset0, offset1;
2046 s32 row_inc;
2047 s32 pix_inc;
Archit Tanejaa4273b72011-09-14 11:10:10 +05302048 u16 frame_height = oi->height;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002049 unsigned int field_offset = 0;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302050 u16 in_height = oi->height;
2051 u16 in_width = oi->width;
2052 u16 out_width, out_height;
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02002053 enum omap_channel channel;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302054 int x_predecim = 1, y_predecim = 1;
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02002055
2056 channel = dispc_ovl_get_channel_out(plane);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002057
Archit Tanejaa4273b72011-09-14 11:10:10 +05302058 DSSDBG("dispc_ovl_setup %d, pa %x, pa_uv %x, sw %d, %d,%d, %dx%d -> "
Tomi Valkeinenf38545d2011-11-03 17:00:07 +02002059 "%dx%d, cmode %x, rot %d, mir %d, ilace %d chan %d repl %d\n",
2060 plane, oi->paddr, oi->p_uv_addr,
Archit Tanejac3d925292011-09-14 11:52:54 +05302061 oi->screen_width, oi->pos_x, oi->pos_y, oi->width, oi->height,
2062 oi->out_width, oi->out_height, oi->color_mode, oi->rotation,
Tomi Valkeinenf38545d2011-11-03 17:00:07 +02002063 oi->mirror, ilace, channel, replication);
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03002064
Archit Tanejaa4273b72011-09-14 11:10:10 +05302065 if (oi->paddr == 0)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002066 return -EINVAL;
2067
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302068 out_width = oi->out_width == 0 ? oi->width : oi->out_width;
2069 out_height = oi->out_height == 0 ? oi->height : oi->out_height;
Tomi Valkeinencf073662011-11-03 16:08:27 +02002070
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302071 if (ilace && oi->height == out_height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002072 fieldmode = 1;
2073
2074 if (ilace) {
2075 if (fieldmode)
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302076 in_height /= 2;
Archit Tanejaa4273b72011-09-14 11:10:10 +05302077 oi->pos_y /= 2;
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302078 out_height /= 2;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002079
2080 DSSDBG("adjusting for ilace: height %d, pos_y %d, "
2081 "out_height %d\n",
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302082 in_height, oi->pos_y, out_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002083 }
2084
Archit Tanejaa4273b72011-09-14 11:10:10 +05302085 if (!dss_feat_color_mode_supported(plane, oi->color_mode))
Archit Taneja8dad2ab2010-11-25 17:58:10 +05302086 return -EINVAL;
2087
Archit Taneja81ab95b2012-05-08 15:53:20 +05302088 r = dispc_ovl_calc_scaling(plane, channel, mgr_timings, in_width,
2089 in_height, out_width, out_height, oi->color_mode,
2090 &five_taps, &x_predecim, &y_predecim, oi->pos_x);
Archit Taneja79ad75f2011-09-08 13:15:11 +05302091 if (r)
2092 return r;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002093
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302094 in_width = DIV_ROUND_UP(in_width, x_predecim);
2095 in_height = DIV_ROUND_UP(in_height, y_predecim);
2096
Archit Taneja79ad75f2011-09-08 13:15:11 +05302097 if (oi->color_mode == OMAP_DSS_COLOR_YUV2 ||
2098 oi->color_mode == OMAP_DSS_COLOR_UYVY ||
2099 oi->color_mode == OMAP_DSS_COLOR_NV12)
2100 cconv = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002101
2102 if (ilace && !fieldmode) {
2103 /*
2104 * when downscaling the bottom field may have to start several
2105 * source lines below the top field. Unfortunately ACCUI
2106 * registers will only hold the fractional part of the offset
2107 * so the integer part must be added to the base address of the
2108 * bottom field.
2109 */
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302110 if (!in_height || in_height == out_height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002111 field_offset = 0;
2112 else
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302113 field_offset = in_height / out_height / 2;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002114 }
2115
2116 /* Fields are independent but interleaved in memory. */
2117 if (fieldmode)
2118 field_offset = 1;
2119
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002120 offset0 = 0;
2121 offset1 = 0;
2122 row_inc = 0;
2123 pix_inc = 0;
2124
Archit Tanejaa4273b72011-09-14 11:10:10 +05302125 if (oi->rotation_type == OMAP_DSS_ROT_DMA)
2126 calc_dma_rotation_offset(oi->rotation, oi->mirror,
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302127 oi->screen_width, in_width, frame_height,
Archit Tanejaa4273b72011-09-14 11:10:10 +05302128 oi->color_mode, fieldmode, field_offset,
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302129 &offset0, &offset1, &row_inc, &pix_inc,
2130 x_predecim, y_predecim);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002131 else
Archit Tanejaa4273b72011-09-14 11:10:10 +05302132 calc_vrfb_rotation_offset(oi->rotation, oi->mirror,
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302133 oi->screen_width, in_width, frame_height,
Archit Tanejaa4273b72011-09-14 11:10:10 +05302134 oi->color_mode, fieldmode, field_offset,
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302135 &offset0, &offset1, &row_inc, &pix_inc,
2136 x_predecim, y_predecim);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002137
2138 DSSDBG("offset0 %u, offset1 %u, row_inc %d, pix_inc %d\n",
2139 offset0, offset1, row_inc, pix_inc);
2140
Archit Tanejaa4273b72011-09-14 11:10:10 +05302141 dispc_ovl_set_color_mode(plane, oi->color_mode);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002142
Archit Tanejaa4273b72011-09-14 11:10:10 +05302143 dispc_ovl_set_ba0(plane, oi->paddr + offset0);
2144 dispc_ovl_set_ba1(plane, oi->paddr + offset1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002145
Archit Tanejaa4273b72011-09-14 11:10:10 +05302146 if (OMAP_DSS_COLOR_NV12 == oi->color_mode) {
2147 dispc_ovl_set_ba0_uv(plane, oi->p_uv_addr + offset0);
2148 dispc_ovl_set_ba1_uv(plane, oi->p_uv_addr + offset1);
Amber Jain0d66cbb2011-05-19 19:47:54 +05302149 }
2150
2151
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03002152 dispc_ovl_set_row_inc(plane, row_inc);
2153 dispc_ovl_set_pix_inc(plane, pix_inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002154
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302155 DSSDBG("%d,%d %dx%d -> %dx%d\n", oi->pos_x, oi->pos_y, in_width,
2156 in_height, out_width, out_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002157
Archit Tanejaa4273b72011-09-14 11:10:10 +05302158 dispc_ovl_set_pos(plane, oi->pos_x, oi->pos_y);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002159
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302160 dispc_ovl_set_pic_size(plane, in_width, in_height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002161
Archit Taneja79ad75f2011-09-08 13:15:11 +05302162 if (ovl->caps & OMAP_DSS_OVL_CAP_SCALE) {
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302163 dispc_ovl_set_scaling(plane, in_width, in_height, out_width,
2164 out_height, ilace, five_taps, fieldmode,
Archit Tanejaa4273b72011-09-14 11:10:10 +05302165 oi->color_mode, oi->rotation);
Chandrabhanu Mahapatraaed74b52012-04-02 20:43:16 +05302166 dispc_ovl_set_vid_size(plane, out_width, out_height);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03002167 dispc_ovl_set_vid_color_conv(plane, cconv);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002168 }
2169
Archit Tanejaa4273b72011-09-14 11:10:10 +05302170 dispc_ovl_set_rotation_attrs(plane, oi->rotation, oi->mirror,
2171 oi->color_mode);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002172
Archit Taneja54128702011-09-08 11:29:17 +05302173 dispc_ovl_set_zorder(plane, oi->zorder);
Archit Tanejaa4273b72011-09-14 11:10:10 +05302174 dispc_ovl_set_pre_mult_alpha(plane, oi->pre_mult_alpha);
2175 dispc_ovl_setup_global_alpha(plane, oi->global_alpha);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002176
Archit Tanejac3d925292011-09-14 11:52:54 +05302177 dispc_ovl_enable_replication(plane, replication);
Archit Tanejac3d925292011-09-14 11:52:54 +05302178
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002179 return 0;
2180}
2181
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03002182int dispc_ovl_enable(enum omap_plane plane, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002183{
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03002184 DSSDBG("dispc_enable_plane %d, %d\n", plane, enable);
2185
Archit Taneja9b372c22011-05-06 11:45:49 +05302186 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 0, 0);
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03002187
2188 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002189}
2190
2191static void dispc_disable_isr(void *data, u32 mask)
2192{
2193 struct completion *compl = data;
2194 complete(compl);
2195}
2196
Sumit Semwal2a205f32010-12-02 11:27:12 +00002197static void _enable_lcd_out(enum omap_channel channel, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002198{
Tomi Valkeinenb6a44e72011-10-12 10:17:02 +03002199 if (channel == OMAP_DSS_CHANNEL_LCD2) {
Sumit Semwal2a205f32010-12-02 11:27:12 +00002200 REG_FLD_MOD(DISPC_CONTROL2, enable ? 1 : 0, 0, 0);
Tomi Valkeinenb6a44e72011-10-12 10:17:02 +03002201 /* flush posted write */
2202 dispc_read_reg(DISPC_CONTROL2);
2203 } else {
Sumit Semwal2a205f32010-12-02 11:27:12 +00002204 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 0, 0);
Tomi Valkeinenb6a44e72011-10-12 10:17:02 +03002205 dispc_read_reg(DISPC_CONTROL);
2206 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002207}
2208
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002209static void dispc_mgr_enable_lcd_out(enum omap_channel channel, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002210{
2211 struct completion frame_done_completion;
2212 bool is_on;
2213 int r;
Sumit Semwal2a205f32010-12-02 11:27:12 +00002214 u32 irq;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002215
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002216 /* When we disable LCD output, we need to wait until frame is done.
2217 * Otherwise the DSS is still working, and turning off the clocks
2218 * prevents DSS from going to OFF mode */
Sumit Semwal2a205f32010-12-02 11:27:12 +00002219 is_on = channel == OMAP_DSS_CHANNEL_LCD2 ?
2220 REG_GET(DISPC_CONTROL2, 0, 0) :
2221 REG_GET(DISPC_CONTROL, 0, 0);
2222
2223 irq = channel == OMAP_DSS_CHANNEL_LCD2 ? DISPC_IRQ_FRAMEDONE2 :
2224 DISPC_IRQ_FRAMEDONE;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002225
2226 if (!enable && is_on) {
2227 init_completion(&frame_done_completion);
2228
2229 r = omap_dispc_register_isr(dispc_disable_isr,
Sumit Semwal2a205f32010-12-02 11:27:12 +00002230 &frame_done_completion, irq);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002231
2232 if (r)
2233 DSSERR("failed to register FRAMEDONE isr\n");
2234 }
2235
Sumit Semwal2a205f32010-12-02 11:27:12 +00002236 _enable_lcd_out(channel, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002237
2238 if (!enable && is_on) {
2239 if (!wait_for_completion_timeout(&frame_done_completion,
2240 msecs_to_jiffies(100)))
2241 DSSERR("timeout waiting for FRAME DONE\n");
2242
2243 r = omap_dispc_unregister_isr(dispc_disable_isr,
Sumit Semwal2a205f32010-12-02 11:27:12 +00002244 &frame_done_completion, irq);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002245
2246 if (r)
2247 DSSERR("failed to unregister FRAMEDONE isr\n");
2248 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002249}
2250
2251static void _enable_digit_out(bool enable)
2252{
2253 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 1, 1);
Tomi Valkeinenb6a44e72011-10-12 10:17:02 +03002254 /* flush posted write */
2255 dispc_read_reg(DISPC_CONTROL);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002256}
2257
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002258static void dispc_mgr_enable_digit_out(bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002259{
2260 struct completion frame_done_completion;
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002261 enum dss_hdmi_venc_clk_source_select src;
2262 int r, i;
2263 u32 irq_mask;
2264 int num_irqs;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002265
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03002266 if (REG_GET(DISPC_CONTROL, 1, 1) == enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002267 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002268
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002269 src = dss_get_hdmi_venc_clk_source();
2270
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002271 if (enable) {
2272 unsigned long flags;
2273 /* When we enable digit output, we'll get an extra digit
2274 * sync lost interrupt, that we need to ignore */
2275 spin_lock_irqsave(&dispc.irq_lock, flags);
2276 dispc.irq_error_mask &= ~DISPC_IRQ_SYNC_LOST_DIGIT;
2277 _omap_dispc_set_irqs();
2278 spin_unlock_irqrestore(&dispc.irq_lock, flags);
2279 }
2280
2281 /* When we disable digit output, we need to wait until fields are done.
2282 * Otherwise the DSS is still working, and turning off the clocks
2283 * prevents DSS from going to OFF mode. And when enabling, we need to
2284 * wait for the extra sync losts */
2285 init_completion(&frame_done_completion);
2286
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002287 if (src == DSS_HDMI_M_PCLK && enable == false) {
2288 irq_mask = DISPC_IRQ_FRAMEDONETV;
2289 num_irqs = 1;
2290 } else {
2291 irq_mask = DISPC_IRQ_EVSYNC_EVEN | DISPC_IRQ_EVSYNC_ODD;
2292 /* XXX I understand from TRM that we should only wait for the
2293 * current field to complete. But it seems we have to wait for
2294 * both fields */
2295 num_irqs = 2;
2296 }
2297
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002298 r = omap_dispc_register_isr(dispc_disable_isr, &frame_done_completion,
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002299 irq_mask);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002300 if (r)
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002301 DSSERR("failed to register %x isr\n", irq_mask);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002302
2303 _enable_digit_out(enable);
2304
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002305 for (i = 0; i < num_irqs; ++i) {
2306 if (!wait_for_completion_timeout(&frame_done_completion,
2307 msecs_to_jiffies(100)))
2308 DSSERR("timeout waiting for digit out to %s\n",
2309 enable ? "start" : "stop");
2310 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002311
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002312 r = omap_dispc_unregister_isr(dispc_disable_isr, &frame_done_completion,
2313 irq_mask);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002314 if (r)
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002315 DSSERR("failed to unregister %x isr\n", irq_mask);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002316
2317 if (enable) {
2318 unsigned long flags;
2319 spin_lock_irqsave(&dispc.irq_lock, flags);
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002320 dispc.irq_error_mask |= DISPC_IRQ_SYNC_LOST_DIGIT;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002321 dispc_write_reg(DISPC_IRQSTATUS, DISPC_IRQ_SYNC_LOST_DIGIT);
2322 _omap_dispc_set_irqs();
2323 spin_unlock_irqrestore(&dispc.irq_lock, flags);
2324 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002325}
2326
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002327bool dispc_mgr_is_enabled(enum omap_channel channel)
Tomi Valkeinena2faee82010-01-08 17:14:53 +02002328{
2329 if (channel == OMAP_DSS_CHANNEL_LCD)
2330 return !!REG_GET(DISPC_CONTROL, 0, 0);
2331 else if (channel == OMAP_DSS_CHANNEL_DIGIT)
2332 return !!REG_GET(DISPC_CONTROL, 1, 1);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002333 else if (channel == OMAP_DSS_CHANNEL_LCD2)
2334 return !!REG_GET(DISPC_CONTROL2, 0, 0);
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002335 else {
Tomi Valkeinena2faee82010-01-08 17:14:53 +02002336 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002337 return false;
2338 }
Tomi Valkeinena2faee82010-01-08 17:14:53 +02002339}
2340
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002341void dispc_mgr_enable(enum omap_channel channel, bool enable)
Tomi Valkeinena2faee82010-01-08 17:14:53 +02002342{
Archit Tanejadac57a02011-09-08 12:30:19 +05302343 if (dispc_mgr_is_lcd(channel))
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002344 dispc_mgr_enable_lcd_out(channel, enable);
Tomi Valkeinena2faee82010-01-08 17:14:53 +02002345 else if (channel == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002346 dispc_mgr_enable_digit_out(enable);
Tomi Valkeinena2faee82010-01-08 17:14:53 +02002347 else
2348 BUG();
2349}
2350
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002351void dispc_lcd_enable_signal_polarity(bool act_high)
2352{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002353 if (!dss_has_feature(FEAT_LCDENABLEPOL))
2354 return;
2355
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002356 REG_FLD_MOD(DISPC_CONTROL, act_high ? 1 : 0, 29, 29);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002357}
2358
2359void dispc_lcd_enable_signal(bool enable)
2360{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002361 if (!dss_has_feature(FEAT_LCDENABLESIGNAL))
2362 return;
2363
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002364 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 28, 28);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002365}
2366
2367void dispc_pck_free_enable(bool enable)
2368{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002369 if (!dss_has_feature(FEAT_PCKFREEENABLE))
2370 return;
2371
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002372 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 27, 27);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002373}
2374
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002375void dispc_mgr_enable_fifohandcheck(enum omap_channel channel, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002376{
Sumit Semwal2a205f32010-12-02 11:27:12 +00002377 if (channel == OMAP_DSS_CHANNEL_LCD2)
2378 REG_FLD_MOD(DISPC_CONFIG2, enable ? 1 : 0, 16, 16);
2379 else
2380 REG_FLD_MOD(DISPC_CONFIG, enable ? 1 : 0, 16, 16);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002381}
2382
2383
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002384void dispc_mgr_set_lcd_display_type(enum omap_channel channel,
Sumit Semwal64ba4f72010-12-02 11:27:10 +00002385 enum omap_lcd_display_type type)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002386{
2387 int mode;
2388
2389 switch (type) {
2390 case OMAP_DSS_LCD_DISPLAY_STN:
2391 mode = 0;
2392 break;
2393
2394 case OMAP_DSS_LCD_DISPLAY_TFT:
2395 mode = 1;
2396 break;
2397
2398 default:
2399 BUG();
2400 return;
2401 }
2402
Sumit Semwal2a205f32010-12-02 11:27:12 +00002403 if (channel == OMAP_DSS_CHANNEL_LCD2)
2404 REG_FLD_MOD(DISPC_CONTROL2, mode, 3, 3);
2405 else
2406 REG_FLD_MOD(DISPC_CONTROL, mode, 3, 3);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002407}
2408
2409void dispc_set_loadmode(enum omap_dss_load_mode mode)
2410{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002411 REG_FLD_MOD(DISPC_CONFIG, mode, 2, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002412}
2413
2414
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002415static void dispc_mgr_set_default_color(enum omap_channel channel, u32 color)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002416{
Sumit Semwal8613b002010-12-02 11:27:09 +00002417 dispc_write_reg(DISPC_DEFAULT_COLOR(channel), color);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002418}
2419
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002420static void dispc_mgr_set_trans_key(enum omap_channel ch,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002421 enum omap_dss_trans_key_type type,
2422 u32 trans_key)
2423{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002424 if (ch == OMAP_DSS_CHANNEL_LCD)
2425 REG_FLD_MOD(DISPC_CONFIG, type, 11, 11);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002426 else if (ch == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002427 REG_FLD_MOD(DISPC_CONFIG, type, 13, 13);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002428 else /* OMAP_DSS_CHANNEL_LCD2 */
2429 REG_FLD_MOD(DISPC_CONFIG2, type, 11, 11);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002430
Sumit Semwal8613b002010-12-02 11:27:09 +00002431 dispc_write_reg(DISPC_TRANS_COLOR(ch), trans_key);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002432}
2433
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002434static void dispc_mgr_enable_trans_key(enum omap_channel ch, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002435{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002436 if (ch == OMAP_DSS_CHANNEL_LCD)
2437 REG_FLD_MOD(DISPC_CONFIG, enable, 10, 10);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002438 else if (ch == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002439 REG_FLD_MOD(DISPC_CONFIG, enable, 12, 12);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002440 else /* OMAP_DSS_CHANNEL_LCD2 */
2441 REG_FLD_MOD(DISPC_CONFIG2, enable, 10, 10);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002442}
Archit Taneja11354dd2011-09-26 11:47:29 +05302443
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002444static void dispc_mgr_enable_alpha_fixed_zorder(enum omap_channel ch,
2445 bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002446{
Archit Taneja11354dd2011-09-26 11:47:29 +05302447 if (!dss_has_feature(FEAT_ALPHA_FIXED_ZORDER))
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002448 return;
2449
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002450 if (ch == OMAP_DSS_CHANNEL_LCD)
2451 REG_FLD_MOD(DISPC_CONFIG, enable, 18, 18);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002452 else if (ch == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002453 REG_FLD_MOD(DISPC_CONFIG, enable, 19, 19);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002454}
Archit Taneja11354dd2011-09-26 11:47:29 +05302455
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002456void dispc_mgr_setup(enum omap_channel channel,
2457 struct omap_overlay_manager_info *info)
2458{
2459 dispc_mgr_set_default_color(channel, info->default_color);
2460 dispc_mgr_set_trans_key(channel, info->trans_key_type, info->trans_key);
2461 dispc_mgr_enable_trans_key(channel, info->trans_enabled);
2462 dispc_mgr_enable_alpha_fixed_zorder(channel,
2463 info->partial_alpha_enabled);
2464 if (dss_has_feature(FEAT_CPR)) {
2465 dispc_mgr_enable_cpr(channel, info->cpr_enable);
2466 dispc_mgr_set_cpr_coef(channel, &info->cpr_coefs);
2467 }
2468}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002469
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002470void dispc_mgr_set_tft_data_lines(enum omap_channel channel, u8 data_lines)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002471{
2472 int code;
2473
2474 switch (data_lines) {
2475 case 12:
2476 code = 0;
2477 break;
2478 case 16:
2479 code = 1;
2480 break;
2481 case 18:
2482 code = 2;
2483 break;
2484 case 24:
2485 code = 3;
2486 break;
2487 default:
2488 BUG();
2489 return;
2490 }
2491
Sumit Semwal2a205f32010-12-02 11:27:12 +00002492 if (channel == OMAP_DSS_CHANNEL_LCD2)
2493 REG_FLD_MOD(DISPC_CONTROL2, code, 9, 8);
2494 else
2495 REG_FLD_MOD(DISPC_CONTROL, code, 9, 8);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002496}
2497
Archit Taneja569969d2011-08-22 17:41:57 +05302498void dispc_mgr_set_io_pad_mode(enum dss_io_pad_mode mode)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002499{
2500 u32 l;
Archit Taneja569969d2011-08-22 17:41:57 +05302501 int gpout0, gpout1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002502
2503 switch (mode) {
Archit Taneja569969d2011-08-22 17:41:57 +05302504 case DSS_IO_PAD_MODE_RESET:
2505 gpout0 = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002506 gpout1 = 0;
2507 break;
Archit Taneja569969d2011-08-22 17:41:57 +05302508 case DSS_IO_PAD_MODE_RFBI:
2509 gpout0 = 1;
2510 gpout1 = 0;
2511 break;
2512 case DSS_IO_PAD_MODE_BYPASS:
2513 gpout0 = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002514 gpout1 = 1;
2515 break;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002516 default:
2517 BUG();
2518 return;
2519 }
2520
Archit Taneja569969d2011-08-22 17:41:57 +05302521 l = dispc_read_reg(DISPC_CONTROL);
2522 l = FLD_MOD(l, gpout0, 15, 15);
2523 l = FLD_MOD(l, gpout1, 16, 16);
2524 dispc_write_reg(DISPC_CONTROL, l);
2525}
2526
2527void dispc_mgr_enable_stallmode(enum omap_channel channel, bool enable)
2528{
2529 if (channel == OMAP_DSS_CHANNEL_LCD2)
2530 REG_FLD_MOD(DISPC_CONTROL2, enable, 11, 11);
2531 else
2532 REG_FLD_MOD(DISPC_CONTROL, enable, 11, 11);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002533}
2534
Archit Taneja8f366162012-04-16 12:53:44 +05302535static bool _dispc_mgr_size_ok(u16 width, u16 height)
2536{
2537 return width <= dss_feat_get_param_max(FEAT_PARAM_MGR_WIDTH) &&
2538 height <= dss_feat_get_param_max(FEAT_PARAM_MGR_HEIGHT);
2539}
2540
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002541static bool _dispc_lcd_timings_ok(int hsw, int hfp, int hbp,
2542 int vsw, int vfp, int vbp)
2543{
2544 if (cpu_is_omap24xx() || omap_rev() < OMAP3430_REV_ES3_0) {
2545 if (hsw < 1 || hsw > 64 ||
2546 hfp < 1 || hfp > 256 ||
2547 hbp < 1 || hbp > 256 ||
2548 vsw < 1 || vsw > 64 ||
2549 vfp < 0 || vfp > 255 ||
2550 vbp < 0 || vbp > 255)
2551 return false;
2552 } else {
2553 if (hsw < 1 || hsw > 256 ||
2554 hfp < 1 || hfp > 4096 ||
2555 hbp < 1 || hbp > 4096 ||
2556 vsw < 1 || vsw > 256 ||
2557 vfp < 0 || vfp > 4095 ||
2558 vbp < 0 || vbp > 4095)
2559 return false;
2560 }
2561
2562 return true;
2563}
2564
Archit Taneja8f366162012-04-16 12:53:44 +05302565bool dispc_mgr_timings_ok(enum omap_channel channel,
Archit Tanejab917fa32012-04-27 01:07:28 +05302566 const struct omap_video_timings *timings)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002567{
Archit Taneja8f366162012-04-16 12:53:44 +05302568 bool timings_ok;
2569
2570 timings_ok = _dispc_mgr_size_ok(timings->x_res, timings->y_res);
2571
2572 if (dispc_mgr_is_lcd(channel))
2573 timings_ok = timings_ok && _dispc_lcd_timings_ok(timings->hsw,
2574 timings->hfp, timings->hbp,
2575 timings->vsw, timings->vfp,
2576 timings->vbp);
2577
2578 return timings_ok;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002579}
2580
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002581static void _dispc_mgr_set_lcd_timings(enum omap_channel channel, int hsw,
Sumit Semwal64ba4f72010-12-02 11:27:10 +00002582 int hfp, int hbp, int vsw, int vfp, int vbp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002583{
2584 u32 timing_h, timing_v;
2585
2586 if (cpu_is_omap24xx() || omap_rev() < OMAP3430_REV_ES3_0) {
2587 timing_h = FLD_VAL(hsw-1, 5, 0) | FLD_VAL(hfp-1, 15, 8) |
2588 FLD_VAL(hbp-1, 27, 20);
2589
2590 timing_v = FLD_VAL(vsw-1, 5, 0) | FLD_VAL(vfp, 15, 8) |
2591 FLD_VAL(vbp, 27, 20);
2592 } else {
2593 timing_h = FLD_VAL(hsw-1, 7, 0) | FLD_VAL(hfp-1, 19, 8) |
2594 FLD_VAL(hbp-1, 31, 20);
2595
2596 timing_v = FLD_VAL(vsw-1, 7, 0) | FLD_VAL(vfp, 19, 8) |
2597 FLD_VAL(vbp, 31, 20);
2598 }
2599
Sumit Semwal64ba4f72010-12-02 11:27:10 +00002600 dispc_write_reg(DISPC_TIMING_H(channel), timing_h);
2601 dispc_write_reg(DISPC_TIMING_V(channel), timing_v);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002602}
2603
2604/* change name to mode? */
Archit Tanejac51d9212012-04-16 12:53:43 +05302605void dispc_mgr_set_timings(enum omap_channel channel,
Sumit Semwal64ba4f72010-12-02 11:27:10 +00002606 struct omap_video_timings *timings)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002607{
2608 unsigned xtot, ytot;
2609 unsigned long ht, vt;
2610
Sumit Semwal2a205f32010-12-02 11:27:12 +00002611 DSSDBG("channel %d xres %u yres %u\n", channel, timings->x_res,
2612 timings->y_res);
Archit Tanejac51d9212012-04-16 12:53:43 +05302613
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002614 if (!dispc_mgr_timings_ok(channel, timings)) {
Archit Taneja8f366162012-04-16 12:53:44 +05302615 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002616 return;
2617 }
Archit Tanejac51d9212012-04-16 12:53:43 +05302618
Archit Taneja8f366162012-04-16 12:53:44 +05302619 if (dispc_mgr_is_lcd(channel)) {
Archit Tanejac51d9212012-04-16 12:53:43 +05302620 _dispc_mgr_set_lcd_timings(channel, timings->hsw, timings->hfp,
2621 timings->hbp, timings->vsw, timings->vfp,
2622 timings->vbp);
2623
Archit Tanejac51d9212012-04-16 12:53:43 +05302624 xtot = timings->x_res + timings->hfp + timings->hsw +
2625 timings->hbp;
2626 ytot = timings->y_res + timings->vfp + timings->vsw +
2627 timings->vbp;
2628
2629 ht = (timings->pixel_clock * 1000) / xtot;
2630 vt = (timings->pixel_clock * 1000) / xtot / ytot;
2631
2632 DSSDBG("pck %u\n", timings->pixel_clock);
2633 DSSDBG("hsw %d hfp %d hbp %d vsw %d vfp %d vbp %d\n",
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002634 timings->hsw, timings->hfp, timings->hbp,
2635 timings->vsw, timings->vfp, timings->vbp);
2636
Archit Tanejac51d9212012-04-16 12:53:43 +05302637 DSSDBG("hsync %luHz, vsync %luHz\n", ht, vt);
Archit Tanejac51d9212012-04-16 12:53:43 +05302638 }
Archit Taneja8f366162012-04-16 12:53:44 +05302639
2640 dispc_mgr_set_size(channel, timings->x_res, timings->y_res);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002641}
2642
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002643static void dispc_mgr_set_lcd_divisor(enum omap_channel channel, u16 lck_div,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002644 u16 pck_div)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002645{
2646 BUG_ON(lck_div < 1);
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03002647 BUG_ON(pck_div < 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002648
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06002649 dispc_write_reg(DISPC_DIVISORo(channel),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002650 FLD_VAL(lck_div, 23, 16) | FLD_VAL(pck_div, 7, 0));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002651}
2652
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002653static void dispc_mgr_get_lcd_divisor(enum omap_channel channel, int *lck_div,
Sumit Semwal2a205f32010-12-02 11:27:12 +00002654 int *pck_div)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002655{
2656 u32 l;
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06002657 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002658 *lck_div = FLD_GET(l, 23, 16);
2659 *pck_div = FLD_GET(l, 7, 0);
2660}
2661
2662unsigned long dispc_fclk_rate(void)
2663{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302664 struct platform_device *dsidev;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002665 unsigned long r = 0;
2666
Taneja, Archit66534e82011-03-08 05:50:34 -06002667 switch (dss_get_dispc_clk_source()) {
Archit Taneja89a35e52011-04-12 13:52:23 +05302668 case OMAP_DSS_CLK_SRC_FCK:
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03002669 r = clk_get_rate(dispc.dss_clk);
Taneja, Archit66534e82011-03-08 05:50:34 -06002670 break;
Archit Taneja89a35e52011-04-12 13:52:23 +05302671 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302672 dsidev = dsi_get_dsidev_from_id(0);
2673 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
Taneja, Archit66534e82011-03-08 05:50:34 -06002674 break;
Archit Taneja5a8b5722011-05-12 17:26:29 +05302675 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
2676 dsidev = dsi_get_dsidev_from_id(1);
2677 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
2678 break;
Taneja, Archit66534e82011-03-08 05:50:34 -06002679 default:
2680 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002681 return 0;
Taneja, Archit66534e82011-03-08 05:50:34 -06002682 }
2683
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002684 return r;
2685}
2686
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002687unsigned long dispc_mgr_lclk_rate(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002688{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302689 struct platform_device *dsidev;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002690 int lcd;
2691 unsigned long r;
2692 u32 l;
2693
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06002694 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002695
2696 lcd = FLD_GET(l, 23, 16);
2697
Taneja, Architea751592011-03-08 05:50:35 -06002698 switch (dss_get_lcd_clk_source(channel)) {
Archit Taneja89a35e52011-04-12 13:52:23 +05302699 case OMAP_DSS_CLK_SRC_FCK:
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03002700 r = clk_get_rate(dispc.dss_clk);
Taneja, Architea751592011-03-08 05:50:35 -06002701 break;
Archit Taneja89a35e52011-04-12 13:52:23 +05302702 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302703 dsidev = dsi_get_dsidev_from_id(0);
2704 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
Taneja, Architea751592011-03-08 05:50:35 -06002705 break;
Archit Taneja5a8b5722011-05-12 17:26:29 +05302706 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
2707 dsidev = dsi_get_dsidev_from_id(1);
2708 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
2709 break;
Taneja, Architea751592011-03-08 05:50:35 -06002710 default:
2711 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002712 return 0;
Taneja, Architea751592011-03-08 05:50:35 -06002713 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002714
2715 return r / lcd;
2716}
2717
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002718unsigned long dispc_mgr_pclk_rate(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002719{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002720 unsigned long r;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002721
Archit Tanejac3dc6a72011-09-13 18:28:41 +05302722 if (dispc_mgr_is_lcd(channel)) {
2723 int pcd;
2724 u32 l;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002725
Archit Tanejac3dc6a72011-09-13 18:28:41 +05302726 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002727
Archit Tanejac3dc6a72011-09-13 18:28:41 +05302728 pcd = FLD_GET(l, 7, 0);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002729
Archit Tanejac3dc6a72011-09-13 18:28:41 +05302730 r = dispc_mgr_lclk_rate(channel);
2731
2732 return r / pcd;
2733 } else {
Archit Taneja3fa03ba2012-04-09 15:06:41 +05302734 enum dss_hdmi_venc_clk_source_select source;
Archit Tanejac3dc6a72011-09-13 18:28:41 +05302735
Archit Taneja3fa03ba2012-04-09 15:06:41 +05302736 source = dss_get_hdmi_venc_clk_source();
2737
2738 switch (source) {
2739 case DSS_VENC_TV_CLK:
Archit Tanejac3dc6a72011-09-13 18:28:41 +05302740 return venc_get_pixel_clock();
Archit Taneja3fa03ba2012-04-09 15:06:41 +05302741 case DSS_HDMI_M_PCLK:
Archit Tanejac3dc6a72011-09-13 18:28:41 +05302742 return hdmi_get_pixel_clock();
2743 default:
2744 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002745 return 0;
Archit Tanejac3dc6a72011-09-13 18:28:41 +05302746 }
2747 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002748}
2749
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +05302750unsigned long dispc_core_clk_rate(void)
2751{
2752 int lcd;
2753 unsigned long fclk = dispc_fclk_rate();
2754
2755 if (dss_has_feature(FEAT_CORE_CLK_DIV))
2756 lcd = REG_GET(DISPC_DIVISOR, 23, 16);
2757 else
2758 lcd = REG_GET(DISPC_DIVISORo(OMAP_DSS_CHANNEL_LCD), 23, 16);
2759
2760 return fclk / lcd;
2761}
2762
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002763void dispc_dump_clocks(struct seq_file *s)
2764{
2765 int lcd, pcd;
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06002766 u32 l;
Archit Taneja89a35e52011-04-12 13:52:23 +05302767 enum omap_dss_clk_source dispc_clk_src = dss_get_dispc_clk_source();
2768 enum omap_dss_clk_source lcd_clk_src;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002769
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03002770 if (dispc_runtime_get())
2771 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002772
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002773 seq_printf(s, "- DISPC -\n");
2774
Archit Taneja067a57e2011-03-02 11:57:25 +05302775 seq_printf(s, "dispc fclk source = %s (%s)\n",
2776 dss_get_generic_clk_source_name(dispc_clk_src),
2777 dss_feat_get_clk_source_name(dispc_clk_src));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002778
2779 seq_printf(s, "fck\t\t%-16lu\n", dispc_fclk_rate());
Sumit Semwal2a205f32010-12-02 11:27:12 +00002780
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06002781 if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
2782 seq_printf(s, "- DISPC-CORE-CLK -\n");
2783 l = dispc_read_reg(DISPC_DIVISOR);
2784 lcd = FLD_GET(l, 23, 16);
2785
2786 seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
2787 (dispc_fclk_rate()/lcd), lcd);
2788 }
Sumit Semwal2a205f32010-12-02 11:27:12 +00002789 seq_printf(s, "- LCD1 -\n");
2790
Taneja, Architea751592011-03-08 05:50:35 -06002791 lcd_clk_src = dss_get_lcd_clk_source(OMAP_DSS_CHANNEL_LCD);
2792
2793 seq_printf(s, "lcd1_clk source = %s (%s)\n",
2794 dss_get_generic_clk_source_name(lcd_clk_src),
2795 dss_feat_get_clk_source_name(lcd_clk_src));
2796
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002797 dispc_mgr_get_lcd_divisor(OMAP_DSS_CHANNEL_LCD, &lcd, &pcd);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002798
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002799 seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002800 dispc_mgr_lclk_rate(OMAP_DSS_CHANNEL_LCD), lcd);
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002801 seq_printf(s, "pck\t\t%-16lupck div\t%u\n",
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002802 dispc_mgr_pclk_rate(OMAP_DSS_CHANNEL_LCD), pcd);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002803 if (dss_has_feature(FEAT_MGR_LCD2)) {
2804 seq_printf(s, "- LCD2 -\n");
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002805
Taneja, Architea751592011-03-08 05:50:35 -06002806 lcd_clk_src = dss_get_lcd_clk_source(OMAP_DSS_CHANNEL_LCD2);
2807
2808 seq_printf(s, "lcd2_clk source = %s (%s)\n",
2809 dss_get_generic_clk_source_name(lcd_clk_src),
2810 dss_feat_get_clk_source_name(lcd_clk_src));
2811
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002812 dispc_mgr_get_lcd_divisor(OMAP_DSS_CHANNEL_LCD2, &lcd, &pcd);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002813
2814 seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002815 dispc_mgr_lclk_rate(OMAP_DSS_CHANNEL_LCD2), lcd);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002816 seq_printf(s, "pck\t\t%-16lupck div\t%u\n",
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002817 dispc_mgr_pclk_rate(OMAP_DSS_CHANNEL_LCD2), pcd);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002818 }
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03002819
2820 dispc_runtime_put();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002821}
2822
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02002823#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
2824void dispc_dump_irqs(struct seq_file *s)
2825{
2826 unsigned long flags;
2827 struct dispc_irq_stats stats;
2828
2829 spin_lock_irqsave(&dispc.irq_stats_lock, flags);
2830
2831 stats = dispc.irq_stats;
2832 memset(&dispc.irq_stats, 0, sizeof(dispc.irq_stats));
2833 dispc.irq_stats.last_reset = jiffies;
2834
2835 spin_unlock_irqrestore(&dispc.irq_stats_lock, flags);
2836
2837 seq_printf(s, "period %u ms\n",
2838 jiffies_to_msecs(jiffies - stats.last_reset));
2839
2840 seq_printf(s, "irqs %d\n", stats.irq_count);
2841#define PIS(x) \
2842 seq_printf(s, "%-20s %10d\n", #x, stats.irqs[ffs(DISPC_IRQ_##x)-1]);
2843
2844 PIS(FRAMEDONE);
2845 PIS(VSYNC);
2846 PIS(EVSYNC_EVEN);
2847 PIS(EVSYNC_ODD);
2848 PIS(ACBIAS_COUNT_STAT);
2849 PIS(PROG_LINE_NUM);
2850 PIS(GFX_FIFO_UNDERFLOW);
2851 PIS(GFX_END_WIN);
2852 PIS(PAL_GAMMA_MASK);
2853 PIS(OCP_ERR);
2854 PIS(VID1_FIFO_UNDERFLOW);
2855 PIS(VID1_END_WIN);
2856 PIS(VID2_FIFO_UNDERFLOW);
2857 PIS(VID2_END_WIN);
Archit Tanejab8c095b2011-09-13 18:20:33 +05302858 if (dss_feat_get_num_ovls() > 3) {
2859 PIS(VID3_FIFO_UNDERFLOW);
2860 PIS(VID3_END_WIN);
2861 }
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02002862 PIS(SYNC_LOST);
2863 PIS(SYNC_LOST_DIGIT);
2864 PIS(WAKEUP);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002865 if (dss_has_feature(FEAT_MGR_LCD2)) {
2866 PIS(FRAMEDONE2);
2867 PIS(VSYNC2);
2868 PIS(ACBIAS_COUNT_STAT2);
2869 PIS(SYNC_LOST2);
2870 }
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02002871#undef PIS
2872}
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02002873#endif
2874
Tomi Valkeinene40402c2012-03-02 18:01:07 +02002875static void dispc_dump_regs(struct seq_file *s)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002876{
Archit Taneja4dd2da12011-08-05 19:06:01 +05302877 int i, j;
2878 const char *mgr_names[] = {
2879 [OMAP_DSS_CHANNEL_LCD] = "LCD",
2880 [OMAP_DSS_CHANNEL_DIGIT] = "TV",
2881 [OMAP_DSS_CHANNEL_LCD2] = "LCD2",
2882 };
2883 const char *ovl_names[] = {
2884 [OMAP_DSS_GFX] = "GFX",
2885 [OMAP_DSS_VIDEO1] = "VID1",
2886 [OMAP_DSS_VIDEO2] = "VID2",
Archit Tanejab8c095b2011-09-13 18:20:33 +05302887 [OMAP_DSS_VIDEO3] = "VID3",
Archit Taneja4dd2da12011-08-05 19:06:01 +05302888 };
2889 const char **p_names;
2890
Archit Taneja9b372c22011-05-06 11:45:49 +05302891#define DUMPREG(r) seq_printf(s, "%-50s %08x\n", #r, dispc_read_reg(r))
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002892
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03002893 if (dispc_runtime_get())
2894 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002895
Archit Taneja5010be82011-08-05 19:06:00 +05302896 /* DISPC common registers */
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002897 DUMPREG(DISPC_REVISION);
2898 DUMPREG(DISPC_SYSCONFIG);
2899 DUMPREG(DISPC_SYSSTATUS);
2900 DUMPREG(DISPC_IRQSTATUS);
2901 DUMPREG(DISPC_IRQENABLE);
2902 DUMPREG(DISPC_CONTROL);
2903 DUMPREG(DISPC_CONFIG);
2904 DUMPREG(DISPC_CAPABLE);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002905 DUMPREG(DISPC_LINE_STATUS);
2906 DUMPREG(DISPC_LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +05302907 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
2908 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03002909 DUMPREG(DISPC_GLOBAL_ALPHA);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002910 if (dss_has_feature(FEAT_MGR_LCD2)) {
2911 DUMPREG(DISPC_CONTROL2);
2912 DUMPREG(DISPC_CONFIG2);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002913 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002914
Archit Taneja5010be82011-08-05 19:06:00 +05302915#undef DUMPREG
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002916
Archit Taneja5010be82011-08-05 19:06:00 +05302917#define DISPC_REG(i, name) name(i)
Archit Taneja4dd2da12011-08-05 19:06:01 +05302918#define DUMPREG(i, r) seq_printf(s, "%s(%s)%*s %08x\n", #r, p_names[i], \
2919 48 - strlen(#r) - strlen(p_names[i]), " ", \
Archit Taneja5010be82011-08-05 19:06:00 +05302920 dispc_read_reg(DISPC_REG(i, r)))
2921
Archit Taneja4dd2da12011-08-05 19:06:01 +05302922 p_names = mgr_names;
Archit Taneja5010be82011-08-05 19:06:00 +05302923
Archit Taneja4dd2da12011-08-05 19:06:01 +05302924 /* DISPC channel specific registers */
2925 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
2926 DUMPREG(i, DISPC_DEFAULT_COLOR);
2927 DUMPREG(i, DISPC_TRANS_COLOR);
2928 DUMPREG(i, DISPC_SIZE_MGR);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002929
Archit Taneja4dd2da12011-08-05 19:06:01 +05302930 if (i == OMAP_DSS_CHANNEL_DIGIT)
2931 continue;
Archit Taneja5010be82011-08-05 19:06:00 +05302932
Archit Taneja4dd2da12011-08-05 19:06:01 +05302933 DUMPREG(i, DISPC_DEFAULT_COLOR);
2934 DUMPREG(i, DISPC_TRANS_COLOR);
2935 DUMPREG(i, DISPC_TIMING_H);
2936 DUMPREG(i, DISPC_TIMING_V);
2937 DUMPREG(i, DISPC_POL_FREQ);
2938 DUMPREG(i, DISPC_DIVISORo);
2939 DUMPREG(i, DISPC_SIZE_MGR);
Archit Taneja5010be82011-08-05 19:06:00 +05302940
Archit Taneja4dd2da12011-08-05 19:06:01 +05302941 DUMPREG(i, DISPC_DATA_CYCLE1);
2942 DUMPREG(i, DISPC_DATA_CYCLE2);
2943 DUMPREG(i, DISPC_DATA_CYCLE3);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002944
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03002945 if (dss_has_feature(FEAT_CPR)) {
Archit Taneja4dd2da12011-08-05 19:06:01 +05302946 DUMPREG(i, DISPC_CPR_COEF_R);
2947 DUMPREG(i, DISPC_CPR_COEF_G);
2948 DUMPREG(i, DISPC_CPR_COEF_B);
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03002949 }
Sumit Semwal2a205f32010-12-02 11:27:12 +00002950 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002951
Archit Taneja4dd2da12011-08-05 19:06:01 +05302952 p_names = ovl_names;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002953
Archit Taneja4dd2da12011-08-05 19:06:01 +05302954 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
2955 DUMPREG(i, DISPC_OVL_BA0);
2956 DUMPREG(i, DISPC_OVL_BA1);
2957 DUMPREG(i, DISPC_OVL_POSITION);
2958 DUMPREG(i, DISPC_OVL_SIZE);
2959 DUMPREG(i, DISPC_OVL_ATTRIBUTES);
2960 DUMPREG(i, DISPC_OVL_FIFO_THRESHOLD);
2961 DUMPREG(i, DISPC_OVL_FIFO_SIZE_STATUS);
2962 DUMPREG(i, DISPC_OVL_ROW_INC);
2963 DUMPREG(i, DISPC_OVL_PIXEL_INC);
2964 if (dss_has_feature(FEAT_PRELOAD))
2965 DUMPREG(i, DISPC_OVL_PRELOAD);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002966
Archit Taneja4dd2da12011-08-05 19:06:01 +05302967 if (i == OMAP_DSS_GFX) {
2968 DUMPREG(i, DISPC_OVL_WINDOW_SKIP);
2969 DUMPREG(i, DISPC_OVL_TABLE_BA);
2970 continue;
2971 }
2972
2973 DUMPREG(i, DISPC_OVL_FIR);
2974 DUMPREG(i, DISPC_OVL_PICTURE_SIZE);
2975 DUMPREG(i, DISPC_OVL_ACCU0);
2976 DUMPREG(i, DISPC_OVL_ACCU1);
2977 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
2978 DUMPREG(i, DISPC_OVL_BA0_UV);
2979 DUMPREG(i, DISPC_OVL_BA1_UV);
2980 DUMPREG(i, DISPC_OVL_FIR2);
2981 DUMPREG(i, DISPC_OVL_ACCU2_0);
2982 DUMPREG(i, DISPC_OVL_ACCU2_1);
2983 }
2984 if (dss_has_feature(FEAT_ATTR2))
2985 DUMPREG(i, DISPC_OVL_ATTRIBUTES2);
2986 if (dss_has_feature(FEAT_PRELOAD))
2987 DUMPREG(i, DISPC_OVL_PRELOAD);
Archit Taneja5010be82011-08-05 19:06:00 +05302988 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002989
Archit Taneja5010be82011-08-05 19:06:00 +05302990#undef DISPC_REG
2991#undef DUMPREG
2992
2993#define DISPC_REG(plane, name, i) name(plane, i)
2994#define DUMPREG(plane, name, i) \
Archit Taneja4dd2da12011-08-05 19:06:01 +05302995 seq_printf(s, "%s_%d(%s)%*s %08x\n", #name, i, p_names[plane], \
2996 46 - strlen(#name) - strlen(p_names[plane]), " ", \
Archit Taneja5010be82011-08-05 19:06:00 +05302997 dispc_read_reg(DISPC_REG(plane, name, i)))
2998
Archit Taneja4dd2da12011-08-05 19:06:01 +05302999 /* Video pipeline coefficient registers */
Archit Taneja5010be82011-08-05 19:06:00 +05303000
Archit Taneja4dd2da12011-08-05 19:06:01 +05303001 /* start from OMAP_DSS_VIDEO1 */
3002 for (i = 1; i < dss_feat_get_num_ovls(); i++) {
3003 for (j = 0; j < 8; j++)
3004 DUMPREG(i, DISPC_OVL_FIR_COEF_H, j);
Archit Taneja5010be82011-08-05 19:06:00 +05303005
Archit Taneja4dd2da12011-08-05 19:06:01 +05303006 for (j = 0; j < 8; j++)
3007 DUMPREG(i, DISPC_OVL_FIR_COEF_HV, j);
Archit Taneja5010be82011-08-05 19:06:00 +05303008
Archit Taneja4dd2da12011-08-05 19:06:01 +05303009 for (j = 0; j < 5; j++)
3010 DUMPREG(i, DISPC_OVL_CONV_COEF, j);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003011
Archit Taneja4dd2da12011-08-05 19:06:01 +05303012 if (dss_has_feature(FEAT_FIR_COEF_V)) {
3013 for (j = 0; j < 8; j++)
3014 DUMPREG(i, DISPC_OVL_FIR_COEF_V, j);
3015 }
Amber Jainab5ca072011-05-19 19:47:53 +05303016
Archit Taneja4dd2da12011-08-05 19:06:01 +05303017 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
3018 for (j = 0; j < 8; j++)
3019 DUMPREG(i, DISPC_OVL_FIR_COEF_H2, j);
Amber Jainab5ca072011-05-19 19:47:53 +05303020
Archit Taneja4dd2da12011-08-05 19:06:01 +05303021 for (j = 0; j < 8; j++)
3022 DUMPREG(i, DISPC_OVL_FIR_COEF_HV2, j);
Amber Jainab5ca072011-05-19 19:47:53 +05303023
Archit Taneja4dd2da12011-08-05 19:06:01 +05303024 for (j = 0; j < 8; j++)
3025 DUMPREG(i, DISPC_OVL_FIR_COEF_V2, j);
3026 }
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03003027 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003028
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003029 dispc_runtime_put();
Archit Taneja5010be82011-08-05 19:06:00 +05303030
3031#undef DISPC_REG
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003032#undef DUMPREG
3033}
3034
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003035static void _dispc_mgr_set_pol_freq(enum omap_channel channel, bool onoff,
3036 bool rf, bool ieo, bool ipc, bool ihs, bool ivs, u8 acbi,
3037 u8 acb)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003038{
3039 u32 l = 0;
3040
3041 DSSDBG("onoff %d rf %d ieo %d ipc %d ihs %d ivs %d acbi %d acb %d\n",
3042 onoff, rf, ieo, ipc, ihs, ivs, acbi, acb);
3043
3044 l |= FLD_VAL(onoff, 17, 17);
3045 l |= FLD_VAL(rf, 16, 16);
3046 l |= FLD_VAL(ieo, 15, 15);
3047 l |= FLD_VAL(ipc, 14, 14);
3048 l |= FLD_VAL(ihs, 13, 13);
3049 l |= FLD_VAL(ivs, 12, 12);
3050 l |= FLD_VAL(acbi, 11, 8);
3051 l |= FLD_VAL(acb, 7, 0);
3052
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00003053 dispc_write_reg(DISPC_POL_FREQ(channel), l);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003054}
3055
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003056void dispc_mgr_set_pol_freq(enum omap_channel channel,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00003057 enum omap_panel_config config, u8 acbi, u8 acb)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003058{
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003059 _dispc_mgr_set_pol_freq(channel, (config & OMAP_DSS_LCD_ONOFF) != 0,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003060 (config & OMAP_DSS_LCD_RF) != 0,
3061 (config & OMAP_DSS_LCD_IEO) != 0,
3062 (config & OMAP_DSS_LCD_IPC) != 0,
3063 (config & OMAP_DSS_LCD_IHS) != 0,
3064 (config & OMAP_DSS_LCD_IVS) != 0,
3065 acbi, acb);
3066}
3067
3068/* with fck as input clock rate, find dispc dividers that produce req_pck */
3069void dispc_find_clk_divs(bool is_tft, unsigned long req_pck, unsigned long fck,
3070 struct dispc_clock_info *cinfo)
3071{
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03003072 u16 pcd_min, pcd_max;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003073 unsigned long best_pck;
3074 u16 best_ld, cur_ld;
3075 u16 best_pd, cur_pd;
3076
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03003077 pcd_min = dss_feat_get_param_min(FEAT_PARAM_DSS_PCD);
3078 pcd_max = dss_feat_get_param_max(FEAT_PARAM_DSS_PCD);
3079
3080 if (!is_tft)
3081 pcd_min = 3;
3082
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003083 best_pck = 0;
3084 best_ld = 0;
3085 best_pd = 0;
3086
3087 for (cur_ld = 1; cur_ld <= 255; ++cur_ld) {
3088 unsigned long lck = fck / cur_ld;
3089
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03003090 for (cur_pd = pcd_min; cur_pd <= pcd_max; ++cur_pd) {
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003091 unsigned long pck = lck / cur_pd;
3092 long old_delta = abs(best_pck - req_pck);
3093 long new_delta = abs(pck - req_pck);
3094
3095 if (best_pck == 0 || new_delta < old_delta) {
3096 best_pck = pck;
3097 best_ld = cur_ld;
3098 best_pd = cur_pd;
3099
3100 if (pck == req_pck)
3101 goto found;
3102 }
3103
3104 if (pck < req_pck)
3105 break;
3106 }
3107
3108 if (lck / pcd_min < req_pck)
3109 break;
3110 }
3111
3112found:
3113 cinfo->lck_div = best_ld;
3114 cinfo->pck_div = best_pd;
3115 cinfo->lck = fck / cinfo->lck_div;
3116 cinfo->pck = cinfo->lck / cinfo->pck_div;
3117}
3118
3119/* calculate clock rates using dividers in cinfo */
3120int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
3121 struct dispc_clock_info *cinfo)
3122{
3123 if (cinfo->lck_div > 255 || cinfo->lck_div == 0)
3124 return -EINVAL;
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03003125 if (cinfo->pck_div < 1 || cinfo->pck_div > 255)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003126 return -EINVAL;
3127
3128 cinfo->lck = dispc_fclk_rate / cinfo->lck_div;
3129 cinfo->pck = cinfo->lck / cinfo->pck_div;
3130
3131 return 0;
3132}
3133
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003134int dispc_mgr_set_clock_div(enum omap_channel channel,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00003135 struct dispc_clock_info *cinfo)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003136{
3137 DSSDBG("lck = %lu (%u)\n", cinfo->lck, cinfo->lck_div);
3138 DSSDBG("pck = %lu (%u)\n", cinfo->pck, cinfo->pck_div);
3139
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003140 dispc_mgr_set_lcd_divisor(channel, cinfo->lck_div, cinfo->pck_div);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003141
3142 return 0;
3143}
3144
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003145int dispc_mgr_get_clock_div(enum omap_channel channel,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00003146 struct dispc_clock_info *cinfo)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003147{
3148 unsigned long fck;
3149
3150 fck = dispc_fclk_rate();
3151
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06003152 cinfo->lck_div = REG_GET(DISPC_DIVISORo(channel), 23, 16);
3153 cinfo->pck_div = REG_GET(DISPC_DIVISORo(channel), 7, 0);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003154
3155 cinfo->lck = fck / cinfo->lck_div;
3156 cinfo->pck = cinfo->lck / cinfo->pck_div;
3157
3158 return 0;
3159}
3160
3161/* dispc.irq_lock has to be locked by the caller */
3162static void _omap_dispc_set_irqs(void)
3163{
3164 u32 mask;
3165 u32 old_mask;
3166 int i;
3167 struct omap_dispc_isr_data *isr_data;
3168
3169 mask = dispc.irq_error_mask;
3170
3171 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
3172 isr_data = &dispc.registered_isr[i];
3173
3174 if (isr_data->isr == NULL)
3175 continue;
3176
3177 mask |= isr_data->mask;
3178 }
3179
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003180 old_mask = dispc_read_reg(DISPC_IRQENABLE);
3181 /* clear the irqstatus for newly enabled irqs */
3182 dispc_write_reg(DISPC_IRQSTATUS, (mask ^ old_mask) & mask);
3183
3184 dispc_write_reg(DISPC_IRQENABLE, mask);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003185}
3186
3187int omap_dispc_register_isr(omap_dispc_isr_t isr, void *arg, u32 mask)
3188{
3189 int i;
3190 int ret;
3191 unsigned long flags;
3192 struct omap_dispc_isr_data *isr_data;
3193
3194 if (isr == NULL)
3195 return -EINVAL;
3196
3197 spin_lock_irqsave(&dispc.irq_lock, flags);
3198
3199 /* check for duplicate entry */
3200 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
3201 isr_data = &dispc.registered_isr[i];
3202 if (isr_data->isr == isr && isr_data->arg == arg &&
3203 isr_data->mask == mask) {
3204 ret = -EINVAL;
3205 goto err;
3206 }
3207 }
3208
3209 isr_data = NULL;
3210 ret = -EBUSY;
3211
3212 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
3213 isr_data = &dispc.registered_isr[i];
3214
3215 if (isr_data->isr != NULL)
3216 continue;
3217
3218 isr_data->isr = isr;
3219 isr_data->arg = arg;
3220 isr_data->mask = mask;
3221 ret = 0;
3222
3223 break;
3224 }
3225
Tomi Valkeinenb9cb0982011-03-04 18:19:54 +02003226 if (ret)
3227 goto err;
3228
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003229 _omap_dispc_set_irqs();
3230
3231 spin_unlock_irqrestore(&dispc.irq_lock, flags);
3232
3233 return 0;
3234err:
3235 spin_unlock_irqrestore(&dispc.irq_lock, flags);
3236
3237 return ret;
3238}
3239EXPORT_SYMBOL(omap_dispc_register_isr);
3240
3241int omap_dispc_unregister_isr(omap_dispc_isr_t isr, void *arg, u32 mask)
3242{
3243 int i;
3244 unsigned long flags;
3245 int ret = -EINVAL;
3246 struct omap_dispc_isr_data *isr_data;
3247
3248 spin_lock_irqsave(&dispc.irq_lock, flags);
3249
3250 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
3251 isr_data = &dispc.registered_isr[i];
3252 if (isr_data->isr != isr || isr_data->arg != arg ||
3253 isr_data->mask != mask)
3254 continue;
3255
3256 /* found the correct isr */
3257
3258 isr_data->isr = NULL;
3259 isr_data->arg = NULL;
3260 isr_data->mask = 0;
3261
3262 ret = 0;
3263 break;
3264 }
3265
3266 if (ret == 0)
3267 _omap_dispc_set_irqs();
3268
3269 spin_unlock_irqrestore(&dispc.irq_lock, flags);
3270
3271 return ret;
3272}
3273EXPORT_SYMBOL(omap_dispc_unregister_isr);
3274
3275#ifdef DEBUG
3276static void print_irq_status(u32 status)
3277{
3278 if ((status & dispc.irq_error_mask) == 0)
3279 return;
3280
3281 printk(KERN_DEBUG "DISPC IRQ: 0x%x: ", status);
3282
3283#define PIS(x) \
3284 if (status & DISPC_IRQ_##x) \
3285 printk(#x " ");
3286 PIS(GFX_FIFO_UNDERFLOW);
3287 PIS(OCP_ERR);
3288 PIS(VID1_FIFO_UNDERFLOW);
3289 PIS(VID2_FIFO_UNDERFLOW);
Archit Tanejab8c095b2011-09-13 18:20:33 +05303290 if (dss_feat_get_num_ovls() > 3)
3291 PIS(VID3_FIFO_UNDERFLOW);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003292 PIS(SYNC_LOST);
3293 PIS(SYNC_LOST_DIGIT);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003294 if (dss_has_feature(FEAT_MGR_LCD2))
3295 PIS(SYNC_LOST2);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003296#undef PIS
3297
3298 printk("\n");
3299}
3300#endif
3301
3302/* Called from dss.c. Note that we don't touch clocks here,
3303 * but we presume they are on because we got an IRQ. However,
3304 * an irq handler may turn the clocks off, so we may not have
3305 * clock later in the function. */
archit tanejaaffe3602011-02-23 08:41:03 +00003306static irqreturn_t omap_dispc_irq_handler(int irq, void *arg)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003307{
3308 int i;
archit tanejaaffe3602011-02-23 08:41:03 +00003309 u32 irqstatus, irqenable;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003310 u32 handledirqs = 0;
3311 u32 unhandled_errors;
3312 struct omap_dispc_isr_data *isr_data;
3313 struct omap_dispc_isr_data registered_isr[DISPC_MAX_NR_ISRS];
3314
3315 spin_lock(&dispc.irq_lock);
3316
3317 irqstatus = dispc_read_reg(DISPC_IRQSTATUS);
archit tanejaaffe3602011-02-23 08:41:03 +00003318 irqenable = dispc_read_reg(DISPC_IRQENABLE);
3319
3320 /* IRQ is not for us */
3321 if (!(irqstatus & irqenable)) {
3322 spin_unlock(&dispc.irq_lock);
3323 return IRQ_NONE;
3324 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003325
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02003326#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
3327 spin_lock(&dispc.irq_stats_lock);
3328 dispc.irq_stats.irq_count++;
3329 dss_collect_irq_stats(irqstatus, dispc.irq_stats.irqs);
3330 spin_unlock(&dispc.irq_stats_lock);
3331#endif
3332
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003333#ifdef DEBUG
3334 if (dss_debug)
3335 print_irq_status(irqstatus);
3336#endif
3337 /* Ack the interrupt. Do it here before clocks are possibly turned
3338 * off */
3339 dispc_write_reg(DISPC_IRQSTATUS, irqstatus);
3340 /* flush posted write */
3341 dispc_read_reg(DISPC_IRQSTATUS);
3342
3343 /* make a copy and unlock, so that isrs can unregister
3344 * themselves */
3345 memcpy(registered_isr, dispc.registered_isr,
3346 sizeof(registered_isr));
3347
3348 spin_unlock(&dispc.irq_lock);
3349
3350 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
3351 isr_data = &registered_isr[i];
3352
3353 if (!isr_data->isr)
3354 continue;
3355
3356 if (isr_data->mask & irqstatus) {
3357 isr_data->isr(isr_data->arg, irqstatus);
3358 handledirqs |= isr_data->mask;
3359 }
3360 }
3361
3362 spin_lock(&dispc.irq_lock);
3363
3364 unhandled_errors = irqstatus & ~handledirqs & dispc.irq_error_mask;
3365
3366 if (unhandled_errors) {
3367 dispc.error_irqs |= unhandled_errors;
3368
3369 dispc.irq_error_mask &= ~unhandled_errors;
3370 _omap_dispc_set_irqs();
3371
3372 schedule_work(&dispc.error_work);
3373 }
3374
3375 spin_unlock(&dispc.irq_lock);
archit tanejaaffe3602011-02-23 08:41:03 +00003376
3377 return IRQ_HANDLED;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003378}
3379
3380static void dispc_error_worker(struct work_struct *work)
3381{
3382 int i;
3383 u32 errors;
3384 unsigned long flags;
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003385 static const unsigned fifo_underflow_bits[] = {
3386 DISPC_IRQ_GFX_FIFO_UNDERFLOW,
3387 DISPC_IRQ_VID1_FIFO_UNDERFLOW,
3388 DISPC_IRQ_VID2_FIFO_UNDERFLOW,
Archit Tanejab8c095b2011-09-13 18:20:33 +05303389 DISPC_IRQ_VID3_FIFO_UNDERFLOW,
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003390 };
3391
3392 static const unsigned sync_lost_bits[] = {
3393 DISPC_IRQ_SYNC_LOST,
3394 DISPC_IRQ_SYNC_LOST_DIGIT,
3395 DISPC_IRQ_SYNC_LOST2,
3396 };
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003397
3398 spin_lock_irqsave(&dispc.irq_lock, flags);
3399 errors = dispc.error_irqs;
3400 dispc.error_irqs = 0;
3401 spin_unlock_irqrestore(&dispc.irq_lock, flags);
3402
Dima Zavin13eae1f2011-06-27 10:31:05 -07003403 dispc_runtime_get();
3404
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003405 for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
3406 struct omap_overlay *ovl;
3407 unsigned bit;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003408
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003409 ovl = omap_dss_get_overlay(i);
3410 bit = fifo_underflow_bits[i];
3411
3412 if (bit & errors) {
3413 DSSERR("FIFO UNDERFLOW on %s, disabling the overlay\n",
3414 ovl->name);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03003415 dispc_ovl_enable(ovl->id, false);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003416 dispc_mgr_go(ovl->manager->id);
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003417 mdelay(50);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003418 }
3419 }
3420
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003421 for (i = 0; i < omap_dss_get_num_overlay_managers(); ++i) {
3422 struct omap_overlay_manager *mgr;
3423 unsigned bit;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003424
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003425 mgr = omap_dss_get_overlay_manager(i);
3426 bit = sync_lost_bits[i];
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003427
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003428 if (bit & errors) {
3429 struct omap_dss_device *dssdev = mgr->device;
3430 bool enable;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003431
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003432 DSSERR("SYNC_LOST on channel %s, restarting the output "
3433 "with video overlays disabled\n",
3434 mgr->name);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003435
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003436 enable = dssdev->state == OMAP_DSS_DISPLAY_ACTIVE;
3437 dssdev->driver->disable(dssdev);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003438
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003439 for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
3440 struct omap_overlay *ovl;
3441 ovl = omap_dss_get_overlay(i);
3442
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003443 if (ovl->id != OMAP_DSS_GFX &&
3444 ovl->manager == mgr)
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03003445 dispc_ovl_enable(ovl->id, false);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003446 }
3447
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003448 dispc_mgr_go(mgr->id);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003449 mdelay(50);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003450
Sumit Semwal2a205f32010-12-02 11:27:12 +00003451 if (enable)
3452 dssdev->driver->enable(dssdev);
3453 }
3454 }
3455
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003456 if (errors & DISPC_IRQ_OCP_ERR) {
3457 DSSERR("OCP_ERR\n");
3458 for (i = 0; i < omap_dss_get_num_overlay_managers(); ++i) {
3459 struct omap_overlay_manager *mgr;
3460 mgr = omap_dss_get_overlay_manager(i);
Rob Clark00f17e42011-12-11 14:02:27 -06003461 if (mgr->device && mgr->device->driver)
3462 mgr->device->driver->disable(mgr->device);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003463 }
3464 }
3465
3466 spin_lock_irqsave(&dispc.irq_lock, flags);
3467 dispc.irq_error_mask |= errors;
3468 _omap_dispc_set_irqs();
3469 spin_unlock_irqrestore(&dispc.irq_lock, flags);
Dima Zavin13eae1f2011-06-27 10:31:05 -07003470
3471 dispc_runtime_put();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003472}
3473
3474int omap_dispc_wait_for_irq_timeout(u32 irqmask, unsigned long timeout)
3475{
3476 void dispc_irq_wait_handler(void *data, u32 mask)
3477 {
3478 complete((struct completion *)data);
3479 }
3480
3481 int r;
3482 DECLARE_COMPLETION_ONSTACK(completion);
3483
3484 r = omap_dispc_register_isr(dispc_irq_wait_handler, &completion,
3485 irqmask);
3486
3487 if (r)
3488 return r;
3489
3490 timeout = wait_for_completion_timeout(&completion, timeout);
3491
3492 omap_dispc_unregister_isr(dispc_irq_wait_handler, &completion, irqmask);
3493
3494 if (timeout == 0)
3495 return -ETIMEDOUT;
3496
3497 if (timeout == -ERESTARTSYS)
3498 return -ERESTARTSYS;
3499
3500 return 0;
3501}
3502
3503int omap_dispc_wait_for_irq_interruptible_timeout(u32 irqmask,
3504 unsigned long timeout)
3505{
3506 void dispc_irq_wait_handler(void *data, u32 mask)
3507 {
3508 complete((struct completion *)data);
3509 }
3510
3511 int r;
3512 DECLARE_COMPLETION_ONSTACK(completion);
3513
3514 r = omap_dispc_register_isr(dispc_irq_wait_handler, &completion,
3515 irqmask);
3516
3517 if (r)
3518 return r;
3519
3520 timeout = wait_for_completion_interruptible_timeout(&completion,
3521 timeout);
3522
3523 omap_dispc_unregister_isr(dispc_irq_wait_handler, &completion, irqmask);
3524
3525 if (timeout == 0)
3526 return -ETIMEDOUT;
3527
3528 if (timeout == -ERESTARTSYS)
3529 return -ERESTARTSYS;
3530
3531 return 0;
3532}
3533
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003534static void _omap_dispc_initialize_irq(void)
3535{
3536 unsigned long flags;
3537
3538 spin_lock_irqsave(&dispc.irq_lock, flags);
3539
3540 memset(dispc.registered_isr, 0, sizeof(dispc.registered_isr));
3541
3542 dispc.irq_error_mask = DISPC_IRQ_MASK_ERROR;
Sumit Semwal2a205f32010-12-02 11:27:12 +00003543 if (dss_has_feature(FEAT_MGR_LCD2))
3544 dispc.irq_error_mask |= DISPC_IRQ_SYNC_LOST2;
Archit Tanejab8c095b2011-09-13 18:20:33 +05303545 if (dss_feat_get_num_ovls() > 3)
3546 dispc.irq_error_mask |= DISPC_IRQ_VID3_FIFO_UNDERFLOW;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003547
3548 /* there's SYNC_LOST_DIGIT waiting after enabling the DSS,
3549 * so clear it */
3550 dispc_write_reg(DISPC_IRQSTATUS, dispc_read_reg(DISPC_IRQSTATUS));
3551
3552 _omap_dispc_set_irqs();
3553
3554 spin_unlock_irqrestore(&dispc.irq_lock, flags);
3555}
3556
3557void dispc_enable_sidle(void)
3558{
3559 REG_FLD_MOD(DISPC_SYSCONFIG, 2, 4, 3); /* SIDLEMODE: smart idle */
3560}
3561
3562void dispc_disable_sidle(void)
3563{
3564 REG_FLD_MOD(DISPC_SYSCONFIG, 1, 4, 3); /* SIDLEMODE: no idle */
3565}
3566
3567static void _omap_dispc_initial_config(void)
3568{
3569 u32 l;
3570
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003571 /* Exclusively enable DISPC_CORE_CLK and set divider to 1 */
3572 if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
3573 l = dispc_read_reg(DISPC_DIVISOR);
3574 /* Use DISPC_DIVISOR.LCD, instead of DISPC_DIVISOR1.LCD */
3575 l = FLD_MOD(l, 1, 0, 0);
3576 l = FLD_MOD(l, 1, 23, 16);
3577 dispc_write_reg(DISPC_DIVISOR, l);
3578 }
3579
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003580 /* FUNCGATED */
Archit Taneja6ced40b2010-12-02 11:27:13 +00003581 if (dss_has_feature(FEAT_FUNCGATED))
3582 REG_FLD_MOD(DISPC_CONFIG, 1, 9, 9);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003583
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003584 _dispc_setup_color_conv_coef();
3585
3586 dispc_set_loadmode(OMAP_DSS_LOAD_FRAME_ONLY);
3587
3588 dispc_read_plane_fifo_sizes();
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03003589
3590 dispc_configure_burst_sizes();
Archit Taneja54128702011-09-08 11:29:17 +05303591
3592 dispc_ovl_enable_zorder_planes();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003593}
3594
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003595/* DISPC HW IP initialisation */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02003596static int __init omap_dispchw_probe(struct platform_device *pdev)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003597{
3598 u32 rev;
archit tanejaaffe3602011-02-23 08:41:03 +00003599 int r = 0;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003600 struct resource *dispc_mem;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003601 struct clk *clk;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003602
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003603 dispc.pdev = pdev;
3604
3605 spin_lock_init(&dispc.irq_lock);
3606
3607#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
3608 spin_lock_init(&dispc.irq_stats_lock);
3609 dispc.irq_stats.last_reset = jiffies;
3610#endif
3611
3612 INIT_WORK(&dispc.error_work, dispc_error_worker);
3613
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003614 dispc_mem = platform_get_resource(dispc.pdev, IORESOURCE_MEM, 0);
3615 if (!dispc_mem) {
3616 DSSERR("can't get IORESOURCE_MEM DISPC\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003617 return -EINVAL;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003618 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003619
Julia Lawall6e2a14d2012-01-24 14:00:45 +01003620 dispc.base = devm_ioremap(&pdev->dev, dispc_mem->start,
3621 resource_size(dispc_mem));
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003622 if (!dispc.base) {
3623 DSSERR("can't ioremap DISPC\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003624 return -ENOMEM;
archit tanejaaffe3602011-02-23 08:41:03 +00003625 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003626
archit tanejaaffe3602011-02-23 08:41:03 +00003627 dispc.irq = platform_get_irq(dispc.pdev, 0);
3628 if (dispc.irq < 0) {
3629 DSSERR("platform_get_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003630 return -ENODEV;
archit tanejaaffe3602011-02-23 08:41:03 +00003631 }
3632
Julia Lawall6e2a14d2012-01-24 14:00:45 +01003633 r = devm_request_irq(&pdev->dev, dispc.irq, omap_dispc_irq_handler,
3634 IRQF_SHARED, "OMAP DISPC", dispc.pdev);
archit tanejaaffe3602011-02-23 08:41:03 +00003635 if (r < 0) {
3636 DSSERR("request_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003637 return r;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003638 }
3639
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02003640 clk = clk_get(&pdev->dev, "fck");
3641 if (IS_ERR(clk)) {
3642 DSSERR("can't get fck\n");
3643 r = PTR_ERR(clk);
3644 return r;
3645 }
3646
3647 dispc.dss_clk = clk;
3648
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003649 pm_runtime_enable(&pdev->dev);
3650
3651 r = dispc_runtime_get();
3652 if (r)
3653 goto err_runtime_get;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003654
3655 _omap_dispc_initial_config();
3656
3657 _omap_dispc_initialize_irq();
3658
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003659 rev = dispc_read_reg(DISPC_REVISION);
Sumit Semwala06b62f2011-01-24 06:22:03 +00003660 dev_dbg(&pdev->dev, "OMAP DISPC rev %d.%d\n",
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003661 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
3662
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003663 dispc_runtime_put();
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003664
Tomi Valkeinene40402c2012-03-02 18:01:07 +02003665 dss_debugfs_create_file("dispc", dispc_dump_regs);
3666
3667#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
3668 dss_debugfs_create_file("dispc_irq", dispc_dump_irqs);
3669#endif
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003670 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003671
3672err_runtime_get:
3673 pm_runtime_disable(&pdev->dev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003674 clk_put(dispc.dss_clk);
archit tanejaaffe3602011-02-23 08:41:03 +00003675 return r;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003676}
3677
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02003678static int __exit omap_dispchw_remove(struct platform_device *pdev)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003679{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003680 pm_runtime_disable(&pdev->dev);
3681
3682 clk_put(dispc.dss_clk);
3683
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003684 return 0;
3685}
3686
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003687static int dispc_runtime_suspend(struct device *dev)
3688{
3689 dispc_save_context();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003690
3691 return 0;
3692}
3693
3694static int dispc_runtime_resume(struct device *dev)
3695{
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +03003696 dispc_restore_context();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003697
3698 return 0;
3699}
3700
3701static const struct dev_pm_ops dispc_pm_ops = {
3702 .runtime_suspend = dispc_runtime_suspend,
3703 .runtime_resume = dispc_runtime_resume,
3704};
3705
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003706static struct platform_driver omap_dispchw_driver = {
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02003707 .remove = __exit_p(omap_dispchw_remove),
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003708 .driver = {
3709 .name = "omapdss_dispc",
3710 .owner = THIS_MODULE,
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003711 .pm = &dispc_pm_ops,
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003712 },
3713};
3714
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02003715int __init dispc_init_platform_driver(void)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003716{
Tomi Valkeinen11436e12012-03-07 12:53:18 +02003717 return platform_driver_probe(&omap_dispchw_driver, omap_dispchw_probe);
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003718}
3719
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02003720void __exit dispc_uninit_platform_driver(void)
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003721{
Tomi Valkeinen04c742c2012-02-23 15:32:37 +02003722 platform_driver_unregister(&omap_dispchw_driver);
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003723}