blob: f824cfbaa9d465d2679cb22d7b42dbd2ffa1f5fa [file] [log] [blame]
H. Peter Anvin1965aae2008-10-22 22:26:29 -07001#ifndef _ASM_X86_PGTABLE_3LEVEL_H
2#define _ASM_X86_PGTABLE_3LEVEL_H
Linus Torvalds1da177e2005-04-16 15:20:36 -07003
Linus Torvalds1da177e2005-04-16 15:20:36 -07004/*
5 * Intel Physical Address Extension (PAE) Mode - three-level page
6 * tables on PPro+ CPUs.
7 *
8 * Copyright (C) 1999 Ingo Molnar <mingo@redhat.com>
9 */
10
Joe Perches4b01fef2008-03-23 01:03:10 -070011#define pte_ERROR(e) \
Joe Perchesc767a542012-05-21 19:50:07 -070012 pr_err("%s:%d: bad pte %p(%08lx%08lx)\n", \
Joe Perches4b01fef2008-03-23 01:03:10 -070013 __FILE__, __LINE__, &(e), (e).pte_high, (e).pte_low)
14#define pmd_ERROR(e) \
Joe Perchesc767a542012-05-21 19:50:07 -070015 pr_err("%s:%d: bad pmd %p(%016Lx)\n", \
Joe Perches4b01fef2008-03-23 01:03:10 -070016 __FILE__, __LINE__, &(e), pmd_val(e))
17#define pgd_ERROR(e) \
Joe Perchesc767a542012-05-21 19:50:07 -070018 pr_err("%s:%d: bad pgd %p(%016Lx)\n", \
Joe Perches4b01fef2008-03-23 01:03:10 -070019 __FILE__, __LINE__, &(e), pgd_val(e))
Jeremy Fitzhardinge6194ba62008-01-30 13:34:11 +010020
Linus Torvalds1da177e2005-04-16 15:20:36 -070021/* Rules for using set_pte: the pte being assigned *must* be
22 * either not present or in a state where the hardware will
23 * not attempt to update the pte. In places where this is
24 * not possible, use pte_get_and_clear to obtain the old pte
25 * value and then use set_pte to update it. -ben
26 */
Jeremy Fitzhardinge3dc494e2007-05-02 19:27:13 +020027static inline void native_set_pte(pte_t *ptep, pte_t pte)
Linus Torvalds1da177e2005-04-16 15:20:36 -070028{
29 ptep->pte_high = pte.pte_high;
30 smp_wmb();
31 ptep->pte_low = pte.pte_low;
32}
Linus Torvalds1da177e2005-04-16 15:20:36 -070033
Andrea Arcangeli26c19172012-05-29 15:06:49 -070034#define pmd_read_atomic pmd_read_atomic
35/*
36 * pte_offset_map_lock on 32bit PAE kernels was reading the pmd_t with
37 * a "*pmdp" dereference done by gcc. Problem is, in certain places
38 * where pte_offset_map_lock is called, concurrent page faults are
39 * allowed, if the mmap_sem is hold for reading. An example is mincore
40 * vs page faults vs MADV_DONTNEED. On the page fault side
41 * pmd_populate rightfully does a set_64bit, but if we're reading the
42 * pmd_t with a "*pmdp" on the mincore side, a SMP race can happen
43 * because gcc will not read the 64bit of the pmd atomically. To fix
44 * this all places running pmd_offset_map_lock() while holding the
45 * mmap_sem in read mode, shall read the pmdp pointer using this
46 * function to know if the pmd is null nor not, and in turn to know if
47 * they can run pmd_offset_map_lock or pmd_trans_huge or other pmd
48 * operations.
49 *
50 * Without THP if the mmap_sem is hold for reading, the
51 * pmd can only transition from null to not null while pmd_read_atomic runs.
52 * So there's no need of literally reading it atomically.
53 *
54 * With THP if the mmap_sem is hold for reading, the pmd can become
55 * THP or null or point to a pte (and in turn become "stable") at any
56 * time under pmd_read_atomic, so it's mandatory to read it atomically
57 * with cmpxchg8b.
58 */
59#ifndef CONFIG_TRANSPARENT_HUGEPAGE
60static inline pmd_t pmd_read_atomic(pmd_t *pmdp)
61{
62 pmdval_t ret;
63 u32 *tmp = (u32 *)pmdp;
64
65 ret = (pmdval_t) (*tmp);
66 if (ret) {
67 /*
68 * If the low part is null, we must not read the high part
69 * or we can end up with a partial pmd.
70 */
71 smp_rmb();
72 ret |= ((pmdval_t)*(tmp + 1)) << 32;
73 }
74
75 return (pmd_t) { ret };
76}
77#else /* CONFIG_TRANSPARENT_HUGEPAGE */
78static inline pmd_t pmd_read_atomic(pmd_t *pmdp)
79{
80 return (pmd_t) { atomic64_read((atomic64_t *)pmdp) };
81}
82#endif /* CONFIG_TRANSPARENT_HUGEPAGE */
83
Jeremy Fitzhardinge3dc494e2007-05-02 19:27:13 +020084static inline void native_set_pte_atomic(pte_t *ptep, pte_t pte)
85{
Joe Perches4b01fef2008-03-23 01:03:10 -070086 set_64bit((unsigned long long *)(ptep), native_pte_val(pte));
Jeremy Fitzhardinge3dc494e2007-05-02 19:27:13 +020087}
Joe Perches4b01fef2008-03-23 01:03:10 -070088
Jeremy Fitzhardinge3dc494e2007-05-02 19:27:13 +020089static inline void native_set_pmd(pmd_t *pmdp, pmd_t pmd)
90{
Joe Perches4b01fef2008-03-23 01:03:10 -070091 set_64bit((unsigned long long *)(pmdp), native_pmd_val(pmd));
Jeremy Fitzhardinge3dc494e2007-05-02 19:27:13 +020092}
Joe Perches4b01fef2008-03-23 01:03:10 -070093
Jeremy Fitzhardinge3dc494e2007-05-02 19:27:13 +020094static inline void native_set_pud(pud_t *pudp, pud_t pud)
95{
Joe Perches4b01fef2008-03-23 01:03:10 -070096 set_64bit((unsigned long long *)(pudp), native_pud_val(pud));
Jeremy Fitzhardinge3dc494e2007-05-02 19:27:13 +020097}
Linus Torvalds1da177e2005-04-16 15:20:36 -070098
99/*
Zachary Amsden6e5882c2006-04-27 11:32:29 -0700100 * For PTEs and PDEs, we must clear the P-bit first when clearing a page table
101 * entry, so clear the bottom half first and enforce ordering with a compiler
102 * barrier.
103 */
Joe Perches4b01fef2008-03-23 01:03:10 -0700104static inline void native_pte_clear(struct mm_struct *mm, unsigned long addr,
105 pte_t *ptep)
Zachary Amsden6e5882c2006-04-27 11:32:29 -0700106{
107 ptep->pte_low = 0;
108 smp_wmb();
109 ptep->pte_high = 0;
110}
111
Jeremy Fitzhardinge3dc494e2007-05-02 19:27:13 +0200112static inline void native_pmd_clear(pmd_t *pmd)
Zachary Amsden6e5882c2006-04-27 11:32:29 -0700113{
114 u32 *tmp = (u32 *)pmd;
115 *tmp = 0;
116 smp_wmb();
117 *(tmp + 1) = 0;
118}
Jeremy Fitzhardinge3dc494e2007-05-02 19:27:13 +0200119
Jeremy Fitzhardinge6194ba62008-01-30 13:34:11 +0100120static inline void pud_clear(pud_t *pudp)
121{
122 set_pud(pudp, __pud(0));
123
124 /*
Jeremy Fitzhardingef5430f92008-02-04 16:48:02 +0100125 * According to Intel App note "TLBs, Paging-Structure Caches,
126 * and Their Invalidation", April 2007, document 317080-001,
127 * section 8.1: in PAE mode we explicitly have to flush the
128 * TLB via cr3 if the top-level pgd is changed...
Jeremy Fitzhardinge6194ba62008-01-30 13:34:11 +0100129 *
Shaohua Li4981d012011-03-16 11:37:29 +0800130 * Currently all places where pud_clear() is called either have
131 * flush_tlb_mm() followed or don't need TLB flush (x86_64 code or
132 * pud_clear_bad()), so we don't need TLB flush here.
Jeremy Fitzhardinge6194ba62008-01-30 13:34:11 +0100133 */
Jeremy Fitzhardinge6194ba62008-01-30 13:34:11 +0100134}
Rusty Russellda181a82006-12-07 02:14:08 +0100135
Zachary Amsden142dd972007-05-02 19:27:19 +0200136#ifdef CONFIG_SMP
Jeremy Fitzhardinge3dc494e2007-05-02 19:27:13 +0200137static inline pte_t native_ptep_get_and_clear(pte_t *ptep)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700138{
139 pte_t res;
140
141 /* xchg acts as a barrier before the setting of the high bits */
142 res.pte_low = xchg(&ptep->pte_low, 0);
143 res.pte_high = ptep->pte_high;
144 ptep->pte_high = 0;
145
146 return res;
147}
Zachary Amsden142dd972007-05-02 19:27:19 +0200148#else
149#define native_ptep_get_and_clear(xp) native_local_ptep_get_and_clear(xp)
150#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700151
Johannes Weinerf2d6bfe2011-01-13 15:47:01 -0800152#ifdef CONFIG_SMP
153union split_pmd {
154 struct {
155 u32 pmd_low;
156 u32 pmd_high;
157 };
158 pmd_t pmd;
159};
160static inline pmd_t native_pmdp_get_and_clear(pmd_t *pmdp)
161{
162 union split_pmd res, *orig = (union split_pmd *)pmdp;
163
164 /* xchg acts as a barrier before setting of the high bits */
165 res.pmd_low = xchg(&orig->pmd_low, 0);
166 res.pmd_high = orig->pmd_high;
167 orig->pmd_high = 0;
168
169 return res.pmd;
170}
171#else
172#define native_pmdp_get_and_clear(xp) native_local_pmdp_get_and_clear(xp)
173#endif
174
Linus Torvalds1da177e2005-04-16 15:20:36 -0700175/*
176 * Bits 0, 6 and 7 are taken in the low part of the pte,
177 * put the 32 bits of offset into the high part.
178 */
179#define pte_to_pgoff(pte) ((pte).pte_high)
Joe Perches4b01fef2008-03-23 01:03:10 -0700180#define pgoff_to_pte(off) \
181 ((pte_t) { { .pte_low = _PAGE_FILE, .pte_high = (off) } })
Linus Torvalds1da177e2005-04-16 15:20:36 -0700182#define PTE_FILE_MAX_BITS 32
183
184/* Encode and de-code a swap entry */
Jan Beulich17963162008-12-16 11:35:24 +0000185#define MAX_SWAPFILES_CHECK() BUILD_BUG_ON(MAX_SWAPFILES_SHIFT > 5)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700186#define __swp_type(x) (((x).val) & 0x1f)
187#define __swp_offset(x) ((x).val >> 5)
188#define __swp_entry(type, offset) ((swp_entry_t){(type) | (offset) << 5})
189#define __pte_to_swp_entry(pte) ((swp_entry_t){ (pte).pte_high })
Jeremy Fitzhardingec8e53932008-01-30 13:32:57 +0100190#define __swp_entry_to_pte(x) ((pte_t){ { .pte_high = (x).val } })
Linus Torvalds1da177e2005-04-16 15:20:36 -0700191
H. Peter Anvin1965aae2008-10-22 22:26:29 -0700192#endif /* _ASM_X86_PGTABLE_3LEVEL_H */