blob: 54caec68738219dd3c341fc04d488360f3c22ab7 [file] [log] [blame]
Stefan Roese8bc4a512008-03-01 03:25:29 +11001/*
2 * Device Tree Source for AMCC Canyonlands (460EX)
3 *
Stefan Roese88eeb722009-07-29 07:05:01 +00004 * Copyright 2008-2009 DENX Software Engineering, Stefan Roese <sr@denx.de>
Stefan Roese8bc4a512008-03-01 03:25:29 +11005 *
6 * This file is licensed under the terms of the GNU General Public
7 * License version 2. This program is licensed "as is" without
8 * any warranty of any kind, whether express or implied.
9 */
10
David Gibson71f34972008-05-15 16:46:39 +100011/dts-v1/;
12
Stefan Roese8bc4a512008-03-01 03:25:29 +110013/ {
14 #address-cells = <2>;
15 #size-cells = <1>;
16 model = "amcc,canyonlands";
17 compatible = "amcc,canyonlands";
David Gibson71f34972008-05-15 16:46:39 +100018 dcr-parent = <&{/cpus/cpu@0}>;
Stefan Roese8bc4a512008-03-01 03:25:29 +110019
20 aliases {
21 ethernet0 = &EMAC0;
22 ethernet1 = &EMAC1;
23 serial0 = &UART0;
24 serial1 = &UART1;
25 };
26
27 cpus {
28 #address-cells = <1>;
29 #size-cells = <0>;
30
31 cpu@0 {
32 device_type = "cpu";
33 model = "PowerPC,460EX";
David Gibson71f34972008-05-15 16:46:39 +100034 reg = <0x00000000>;
Stefan Roese8bc4a512008-03-01 03:25:29 +110035 clock-frequency = <0>; /* Filled in by U-Boot */
36 timebase-frequency = <0>; /* Filled in by U-Boot */
David Gibson71f34972008-05-15 16:46:39 +100037 i-cache-line-size = <32>;
38 d-cache-line-size = <32>;
39 i-cache-size = <32768>;
40 d-cache-size = <32768>;
Stefan Roese8bc4a512008-03-01 03:25:29 +110041 dcr-controller;
42 dcr-access-method = "native";
Stefan Roesecd854002008-12-05 01:58:49 +000043 next-level-cache = <&L2C0>;
Stefan Roese8bc4a512008-03-01 03:25:29 +110044 };
45 };
46
47 memory {
48 device_type = "memory";
David Gibson71f34972008-05-15 16:46:39 +100049 reg = <0x00000000 0x00000000 0x00000000>; /* Filled in by U-Boot */
Stefan Roese8bc4a512008-03-01 03:25:29 +110050 };
51
52 UIC0: interrupt-controller0 {
53 compatible = "ibm,uic-460ex","ibm,uic";
54 interrupt-controller;
55 cell-index = <0>;
David Gibson71f34972008-05-15 16:46:39 +100056 dcr-reg = <0x0c0 0x009>;
Stefan Roese8bc4a512008-03-01 03:25:29 +110057 #address-cells = <0>;
58 #size-cells = <0>;
59 #interrupt-cells = <2>;
60 };
61
62 UIC1: interrupt-controller1 {
63 compatible = "ibm,uic-460ex","ibm,uic";
64 interrupt-controller;
65 cell-index = <1>;
David Gibson71f34972008-05-15 16:46:39 +100066 dcr-reg = <0x0d0 0x009>;
Stefan Roese8bc4a512008-03-01 03:25:29 +110067 #address-cells = <0>;
68 #size-cells = <0>;
69 #interrupt-cells = <2>;
David Gibson71f34972008-05-15 16:46:39 +100070 interrupts = <0x1e 0x4 0x1f 0x4>; /* cascade */
Stefan Roese8bc4a512008-03-01 03:25:29 +110071 interrupt-parent = <&UIC0>;
72 };
73
74 UIC2: interrupt-controller2 {
75 compatible = "ibm,uic-460ex","ibm,uic";
76 interrupt-controller;
77 cell-index = <2>;
David Gibson71f34972008-05-15 16:46:39 +100078 dcr-reg = <0x0e0 0x009>;
Stefan Roese8bc4a512008-03-01 03:25:29 +110079 #address-cells = <0>;
80 #size-cells = <0>;
81 #interrupt-cells = <2>;
David Gibson71f34972008-05-15 16:46:39 +100082 interrupts = <0xa 0x4 0xb 0x4>; /* cascade */
Stefan Roese8bc4a512008-03-01 03:25:29 +110083 interrupt-parent = <&UIC0>;
84 };
85
86 UIC3: interrupt-controller3 {
87 compatible = "ibm,uic-460ex","ibm,uic";
88 interrupt-controller;
89 cell-index = <3>;
David Gibson71f34972008-05-15 16:46:39 +100090 dcr-reg = <0x0f0 0x009>;
Stefan Roese8bc4a512008-03-01 03:25:29 +110091 #address-cells = <0>;
92 #size-cells = <0>;
93 #interrupt-cells = <2>;
David Gibson71f34972008-05-15 16:46:39 +100094 interrupts = <0x10 0x4 0x11 0x4>; /* cascade */
Stefan Roese8bc4a512008-03-01 03:25:29 +110095 interrupt-parent = <&UIC0>;
96 };
97
98 SDR0: sdr {
99 compatible = "ibm,sdr-460ex";
David Gibson71f34972008-05-15 16:46:39 +1000100 dcr-reg = <0x00e 0x002>;
Stefan Roese8bc4a512008-03-01 03:25:29 +1100101 };
102
103 CPR0: cpr {
104 compatible = "ibm,cpr-460ex";
David Gibson71f34972008-05-15 16:46:39 +1000105 dcr-reg = <0x00c 0x002>;
Stefan Roese8bc4a512008-03-01 03:25:29 +1100106 };
107
Victor Gallardoee2ffd82010-10-08 10:25:44 +0000108 CPM0: cpm {
109 compatible = "ibm,cpm";
110 dcr-access-method = "native";
111 dcr-reg = <0x160 0x003>;
112 unused-units = <0x00000100>;
113 idle-doze = <0x02000000>;
114 standby = <0xfeff791d>;
115 };
116
Stefan Roesecd854002008-12-05 01:58:49 +0000117 L2C0: l2c {
118 compatible = "ibm,l2-cache-460ex", "ibm,l2-cache";
119 dcr-reg = <0x020 0x008 /* Internal SRAM DCR's */
120 0x030 0x008>; /* L2 cache DCR's */
121 cache-line-size = <32>; /* 32 bytes */
122 cache-size = <262144>; /* L2, 256K */
123 interrupt-parent = <&UIC1>;
124 interrupts = <11 1>;
125 };
126
Stefan Roese8bc4a512008-03-01 03:25:29 +1100127 plb {
128 compatible = "ibm,plb-460ex", "ibm,plb4";
129 #address-cells = <2>;
130 #size-cells = <1>;
131 ranges;
132 clock-frequency = <0>; /* Filled in by U-Boot */
133
134 SDRAM0: sdram {
135 compatible = "ibm,sdram-460ex", "ibm,sdram-405gp";
David Gibson71f34972008-05-15 16:46:39 +1000136 dcr-reg = <0x010 0x002>;
Stefan Roese8bc4a512008-03-01 03:25:29 +1100137 };
138
James Hsiao049359d2009-02-05 16:18:13 +1100139 CRYPTO: crypto@180000 {
140 compatible = "amcc,ppc460ex-crypto", "amcc,ppc4xx-crypto";
141 reg = <4 0x00180000 0x80400>;
142 interrupt-parent = <&UIC0>;
143 interrupts = <0x1d 0x4>;
144 };
145
Stefan Roese8bc4a512008-03-01 03:25:29 +1100146 MAL0: mcmal {
147 compatible = "ibm,mcmal-460ex", "ibm,mcmal2";
David Gibson71f34972008-05-15 16:46:39 +1000148 dcr-reg = <0x180 0x062>;
Stefan Roese8bc4a512008-03-01 03:25:29 +1100149 num-tx-chans = <2>;
David Gibson71f34972008-05-15 16:46:39 +1000150 num-rx-chans = <16>;
Stefan Roese8bc4a512008-03-01 03:25:29 +1100151 #address-cells = <0>;
152 #size-cells = <0>;
153 interrupt-parent = <&UIC2>;
David Gibson71f34972008-05-15 16:46:39 +1000154 interrupts = < /*TXEOB*/ 0x6 0x4
155 /*RXEOB*/ 0x7 0x4
156 /*SERR*/ 0x3 0x4
157 /*TXDE*/ 0x4 0x4
158 /*RXDE*/ 0x5 0x4>;
Stefan Roese8bc4a512008-03-01 03:25:29 +1100159 };
160
Stefan Roese88eeb722009-07-29 07:05:01 +0000161 USB0: ehci@bffd0400 {
162 compatible = "ibm,usb-ehci-460ex", "usb-ehci";
163 interrupt-parent = <&UIC2>;
164 interrupts = <0x1d 4>;
165 reg = <4 0xbffd0400 0x90 4 0xbffd0490 0x70>;
166 };
Benjamin Herrenschmidt018f76e2009-02-01 16:50:55 +0000167
Stefan Roese88eeb722009-07-29 07:05:01 +0000168 USB1: usb@bffd0000 {
169 compatible = "ohci-le";
170 reg = <4 0xbffd0000 0x60>;
171 interrupt-parent = <&UIC2>;
172 interrupts = <0x1e 4>;
173 };
Benjamin Herrenschmidt018f76e2009-02-01 16:50:55 +0000174
Tirumala Marric89b3452010-12-08 14:49:05 +0000175 USBOTG0: usbotg@bff80000 {
176 compatible = "amcc,dwc-otg";
177 reg = <0x4 0xbff80000 0x10000>;
178 interrupt-parent = <&USBOTG0>;
179 #interrupt-cells = <1>;
180 #address-cells = <0>;
181 #size-cells = <0>;
182 interrupts = <0x0 0x1 0x2>;
183 interrupt-map = </* USB-OTG */ 0x0 &UIC2 0x1c 0x4
184 /* HIGH-POWER */ 0x1 &UIC1 0x1a 0x8
185 /* DMA */ 0x2 &UIC0 0xc 0x4>;
186 };
187
Rupjyoti Sarmah31fc0bd2010-06-04 00:03:12 +0000188 SATA0: sata@bffd1000 {
189 compatible = "amcc,sata-460ex";
190 reg = <4 0xbffd1000 0x800 4 0xbffd0800 0x400>;
191 interrupt-parent = <&UIC3>;
192 interrupts = <0x0 0x4 /* SATA */
193 0x5 0x4>; /* AHBDMA */
194 };
195
Stefan Roese8bc4a512008-03-01 03:25:29 +1100196 POB0: opb {
197 compatible = "ibm,opb-460ex", "ibm,opb";
198 #address-cells = <1>;
199 #size-cells = <1>;
David Gibson71f34972008-05-15 16:46:39 +1000200 ranges = <0xb0000000 0x00000004 0xb0000000 0x50000000>;
Stefan Roese8bc4a512008-03-01 03:25:29 +1100201 clock-frequency = <0>; /* Filled in by U-Boot */
202
203 EBC0: ebc {
204 compatible = "ibm,ebc-460ex", "ibm,ebc";
David Gibson71f34972008-05-15 16:46:39 +1000205 dcr-reg = <0x012 0x002>;
Stefan Roese8bc4a512008-03-01 03:25:29 +1100206 #address-cells = <2>;
207 #size-cells = <1>;
208 clock-frequency = <0>; /* Filled in by U-Boot */
Stefan Roese50202312008-04-19 19:57:18 +1000209 /* ranges property is supplied by U-Boot */
David Gibson71f34972008-05-15 16:46:39 +1000210 interrupts = <0x6 0x4>;
Stefan Roese8bc4a512008-03-01 03:25:29 +1100211 interrupt-parent = <&UIC1>;
Stefan Roese50202312008-04-19 19:57:18 +1000212
213 nor_flash@0,0 {
214 compatible = "amd,s29gl512n", "cfi-flash";
215 bank-width = <2>;
David Gibson71f34972008-05-15 16:46:39 +1000216 reg = <0x00000000 0x00000000 0x04000000>;
Stefan Roese50202312008-04-19 19:57:18 +1000217 #address-cells = <1>;
218 #size-cells = <1>;
219 partition@0 {
220 label = "kernel";
David Gibson71f34972008-05-15 16:46:39 +1000221 reg = <0x00000000 0x001e0000>;
Stefan Roese50202312008-04-19 19:57:18 +1000222 };
223 partition@1e0000 {
224 label = "dtb";
David Gibson71f34972008-05-15 16:46:39 +1000225 reg = <0x001e0000 0x00020000>;
Stefan Roese50202312008-04-19 19:57:18 +1000226 };
227 partition@200000 {
228 label = "ramdisk";
David Gibson71f34972008-05-15 16:46:39 +1000229 reg = <0x00200000 0x01400000>;
Stefan Roese50202312008-04-19 19:57:18 +1000230 };
231 partition@1600000 {
232 label = "jffs2";
David Gibson71f34972008-05-15 16:46:39 +1000233 reg = <0x01600000 0x00400000>;
Stefan Roese50202312008-04-19 19:57:18 +1000234 };
235 partition@1a00000 {
236 label = "user";
David Gibson71f34972008-05-15 16:46:39 +1000237 reg = <0x01a00000 0x02560000>;
Stefan Roese50202312008-04-19 19:57:18 +1000238 };
239 partition@3f60000 {
240 label = "env";
David Gibson71f34972008-05-15 16:46:39 +1000241 reg = <0x03f60000 0x00040000>;
Stefan Roese50202312008-04-19 19:57:18 +1000242 };
243 partition@3fa0000 {
244 label = "u-boot";
David Gibson71f34972008-05-15 16:46:39 +1000245 reg = <0x03fa0000 0x00060000>;
Stefan Roese50202312008-04-19 19:57:18 +1000246 };
247 };
Stefan Roese88eeb722009-07-29 07:05:01 +0000248
249 ndfc@3,0 {
250 compatible = "ibm,ndfc";
251 reg = <0x00000003 0x00000000 0x00002000>;
252 ccr = <0x00001000>;
253 bank-settings = <0x80002222>;
254 #address-cells = <1>;
255 #size-cells = <1>;
256
257 nand {
258 #address-cells = <1>;
259 #size-cells = <1>;
260
261 partition@0 {
262 label = "u-boot";
263 reg = <0x00000000 0x00100000>;
264 };
265 partition@100000 {
266 label = "user";
267 reg = <0x00000000 0x03f00000>;
268 };
269 };
270 };
Stefan Roese8bc4a512008-03-01 03:25:29 +1100271 };
272
273 UART0: serial@ef600300 {
274 device_type = "serial";
275 compatible = "ns16550";
David Gibson71f34972008-05-15 16:46:39 +1000276 reg = <0xef600300 0x00000008>;
277 virtual-reg = <0xef600300>;
Stefan Roese8bc4a512008-03-01 03:25:29 +1100278 clock-frequency = <0>; /* Filled in by U-Boot */
279 current-speed = <0>; /* Filled in by U-Boot */
280 interrupt-parent = <&UIC1>;
David Gibson71f34972008-05-15 16:46:39 +1000281 interrupts = <0x1 0x4>;
Stefan Roese8bc4a512008-03-01 03:25:29 +1100282 };
283
284 UART1: serial@ef600400 {
285 device_type = "serial";
286 compatible = "ns16550";
David Gibson71f34972008-05-15 16:46:39 +1000287 reg = <0xef600400 0x00000008>;
288 virtual-reg = <0xef600400>;
Stefan Roese8bc4a512008-03-01 03:25:29 +1100289 clock-frequency = <0>; /* Filled in by U-Boot */
290 current-speed = <0>; /* Filled in by U-Boot */
291 interrupt-parent = <&UIC0>;
David Gibson71f34972008-05-15 16:46:39 +1000292 interrupts = <0x1 0x4>;
Stefan Roese8bc4a512008-03-01 03:25:29 +1100293 };
294
Stefan Roese8bc4a512008-03-01 03:25:29 +1100295 IIC0: i2c@ef600700 {
296 compatible = "ibm,iic-460ex", "ibm,iic";
David Gibson71f34972008-05-15 16:46:39 +1000297 reg = <0xef600700 0x00000014>;
Stefan Roese8bc4a512008-03-01 03:25:29 +1100298 interrupt-parent = <&UIC0>;
David Gibson71f34972008-05-15 16:46:39 +1000299 interrupts = <0x2 0x4>;
Benjamin Herrenschmidt018f76e2009-02-01 16:50:55 +0000300 #address-cells = <1>;
301 #size-cells = <0>;
302 rtc@68 {
303 compatible = "stm,m41t80";
304 reg = <0x68>;
305 interrupt-parent = <&UIC2>;
306 interrupts = <0x19 0x8>;
307 };
308 sttm@48 {
309 compatible = "ad,ad7414";
310 reg = <0x48>;
311 interrupt-parent = <&UIC1>;
312 interrupts = <0x14 0x8>;
313 };
Stefan Roese8bc4a512008-03-01 03:25:29 +1100314 };
315
316 IIC1: i2c@ef600800 {
317 compatible = "ibm,iic-460ex", "ibm,iic";
David Gibson71f34972008-05-15 16:46:39 +1000318 reg = <0xef600800 0x00000014>;
Stefan Roese8bc4a512008-03-01 03:25:29 +1100319 interrupt-parent = <&UIC0>;
David Gibson71f34972008-05-15 16:46:39 +1000320 interrupts = <0x3 0x4>;
Stefan Roese8bc4a512008-03-01 03:25:29 +1100321 };
322
323 ZMII0: emac-zmii@ef600d00 {
324 compatible = "ibm,zmii-460ex", "ibm,zmii";
David Gibson71f34972008-05-15 16:46:39 +1000325 reg = <0xef600d00 0x0000000c>;
Stefan Roese8bc4a512008-03-01 03:25:29 +1100326 };
327
328 RGMII0: emac-rgmii@ef601500 {
329 compatible = "ibm,rgmii-460ex", "ibm,rgmii";
David Gibson71f34972008-05-15 16:46:39 +1000330 reg = <0xef601500 0x00000008>;
Stefan Roese8bc4a512008-03-01 03:25:29 +1100331 has-mdio;
332 };
333
Stefan Roesea6190a82008-04-04 00:35:06 +1100334 TAH0: emac-tah@ef601350 {
335 compatible = "ibm,tah-460ex", "ibm,tah";
David Gibson71f34972008-05-15 16:46:39 +1000336 reg = <0xef601350 0x00000030>;
Stefan Roesea6190a82008-04-04 00:35:06 +1100337 };
338
339 TAH1: emac-tah@ef601450 {
340 compatible = "ibm,tah-460ex", "ibm,tah";
David Gibson71f34972008-05-15 16:46:39 +1000341 reg = <0xef601450 0x00000030>;
Stefan Roesea6190a82008-04-04 00:35:06 +1100342 };
343
Stefan Roese8bc4a512008-03-01 03:25:29 +1100344 EMAC0: ethernet@ef600e00 {
345 device_type = "network";
Grant Erickson05781cc2008-07-08 08:03:11 +1000346 compatible = "ibm,emac-460ex", "ibm,emac4sync";
Stefan Roese8bc4a512008-03-01 03:25:29 +1100347 interrupt-parent = <&EMAC0>;
David Gibson71f34972008-05-15 16:46:39 +1000348 interrupts = <0x0 0x1>;
Stefan Roese8bc4a512008-03-01 03:25:29 +1100349 #interrupt-cells = <1>;
350 #address-cells = <0>;
351 #size-cells = <0>;
David Gibson71f34972008-05-15 16:46:39 +1000352 interrupt-map = </*Status*/ 0x0 &UIC2 0x10 0x4
353 /*Wake*/ 0x1 &UIC2 0x14 0x4>;
Grant Erickson05781cc2008-07-08 08:03:11 +1000354 reg = <0xef600e00 0x000000c4>;
Stefan Roese8bc4a512008-03-01 03:25:29 +1100355 local-mac-address = [000000000000]; /* Filled in by U-Boot */
356 mal-device = <&MAL0>;
357 mal-tx-channel = <0>;
358 mal-rx-channel = <0>;
359 cell-index = <0>;
David Gibson71f34972008-05-15 16:46:39 +1000360 max-frame-size = <9000>;
361 rx-fifo-size = <4096>;
362 tx-fifo-size = <2048>;
Dave Mitchell835ad8e2009-10-08 06:33:29 +0000363 rx-fifo-size-gige = <16384>;
Stefan Roese8bc4a512008-03-01 03:25:29 +1100364 phy-mode = "rgmii";
David Gibson71f34972008-05-15 16:46:39 +1000365 phy-map = <0x00000000>;
Stefan Roese8bc4a512008-03-01 03:25:29 +1100366 rgmii-device = <&RGMII0>;
367 rgmii-channel = <0>;
Stefan Roesea6190a82008-04-04 00:35:06 +1100368 tah-device = <&TAH0>;
369 tah-channel = <0>;
Stefan Roese8bc4a512008-03-01 03:25:29 +1100370 has-inverted-stacr-oc;
371 has-new-stacr-staopc;
372 };
373
374 EMAC1: ethernet@ef600f00 {
375 device_type = "network";
Grant Erickson05781cc2008-07-08 08:03:11 +1000376 compatible = "ibm,emac-460ex", "ibm,emac4sync";
Stefan Roese8bc4a512008-03-01 03:25:29 +1100377 interrupt-parent = <&EMAC1>;
David Gibson71f34972008-05-15 16:46:39 +1000378 interrupts = <0x0 0x1>;
Stefan Roese8bc4a512008-03-01 03:25:29 +1100379 #interrupt-cells = <1>;
380 #address-cells = <0>;
381 #size-cells = <0>;
David Gibson71f34972008-05-15 16:46:39 +1000382 interrupt-map = </*Status*/ 0x0 &UIC2 0x11 0x4
383 /*Wake*/ 0x1 &UIC2 0x15 0x4>;
Grant Erickson05781cc2008-07-08 08:03:11 +1000384 reg = <0xef600f00 0x000000c4>;
Stefan Roese8bc4a512008-03-01 03:25:29 +1100385 local-mac-address = [000000000000]; /* Filled in by U-Boot */
386 mal-device = <&MAL0>;
387 mal-tx-channel = <1>;
388 mal-rx-channel = <8>;
389 cell-index = <1>;
David Gibson71f34972008-05-15 16:46:39 +1000390 max-frame-size = <9000>;
391 rx-fifo-size = <4096>;
392 tx-fifo-size = <2048>;
Dave Mitchell835ad8e2009-10-08 06:33:29 +0000393 rx-fifo-size-gige = <16384>;
Stefan Roese8bc4a512008-03-01 03:25:29 +1100394 phy-mode = "rgmii";
David Gibson71f34972008-05-15 16:46:39 +1000395 phy-map = <0x00000000>;
Stefan Roese8bc4a512008-03-01 03:25:29 +1100396 rgmii-device = <&RGMII0>;
397 rgmii-channel = <1>;
Stefan Roesea6190a82008-04-04 00:35:06 +1100398 tah-device = <&TAH1>;
399 tah-channel = <1>;
Stefan Roese8bc4a512008-03-01 03:25:29 +1100400 has-inverted-stacr-oc;
401 has-new-stacr-staopc;
Stefan Roesea6190a82008-04-04 00:35:06 +1100402 mdio-device = <&EMAC0>;
Stefan Roese8bc4a512008-03-01 03:25:29 +1100403 };
404 };
405
406 PCIX0: pci@c0ec00000 {
407 device_type = "pci";
408 #interrupt-cells = <1>;
409 #size-cells = <2>;
410 #address-cells = <3>;
411 compatible = "ibm,plb-pcix-460ex", "ibm,plb-pcix";
412 primary;
413 large-inbound-windows;
414 enable-msi-hole;
David Gibson71f34972008-05-15 16:46:39 +1000415 reg = <0x0000000c 0x0ec00000 0x00000008 /* Config space access */
416 0x00000000 0x00000000 0x00000000 /* no IACK cycles */
417 0x0000000c 0x0ed00000 0x00000004 /* Special cycles */
418 0x0000000c 0x0ec80000 0x00000100 /* Internal registers */
419 0x0000000c 0x0ec80100 0x000000fc>; /* Internal messaging registers */
Stefan Roese8bc4a512008-03-01 03:25:29 +1100420
421 /* Outbound ranges, one memory and one IO,
422 * later cannot be changed
423 */
David Gibson71f34972008-05-15 16:46:39 +1000424 ranges = <0x02000000 0x00000000 0x80000000 0x0000000d 0x80000000 0x00000000 0x80000000
Benjamin Herrenschmidt84d727a2008-10-09 16:58:19 +0000425 0x02000000 0x00000000 0x00000000 0x0000000c 0x0ee00000 0x00000000 0x00100000
David Gibson71f34972008-05-15 16:46:39 +1000426 0x01000000 0x00000000 0x00000000 0x0000000c 0x08000000 0x00000000 0x00010000>;
Stefan Roese8bc4a512008-03-01 03:25:29 +1100427
428 /* Inbound 2GB range starting at 0 */
David Gibson71f34972008-05-15 16:46:39 +1000429 dma-ranges = <0x42000000 0x0 0x0 0x0 0x0 0x0 0x80000000>;
Stefan Roese8bc4a512008-03-01 03:25:29 +1100430
431 /* This drives busses 0 to 0x3f */
David Gibson71f34972008-05-15 16:46:39 +1000432 bus-range = <0x0 0x3f>;
Stefan Roese8bc4a512008-03-01 03:25:29 +1100433
434 /* All PCI interrupts are routed to ext IRQ 2 -> UIC1-0 */
David Gibson71f34972008-05-15 16:46:39 +1000435 interrupt-map-mask = <0x0 0x0 0x0 0x0>;
436 interrupt-map = < 0x0 0x0 0x0 0x0 &UIC1 0x0 0x8 >;
Stefan Roese8bc4a512008-03-01 03:25:29 +1100437 };
438
439 PCIE0: pciex@d00000000 {
440 device_type = "pci";
441 #interrupt-cells = <1>;
442 #size-cells = <2>;
443 #address-cells = <3>;
444 compatible = "ibm,plb-pciex-460ex", "ibm,plb-pciex";
445 primary;
David Gibson71f34972008-05-15 16:46:39 +1000446 port = <0x0>; /* port number */
447 reg = <0x0000000d 0x00000000 0x20000000 /* Config space access */
448 0x0000000c 0x08010000 0x00001000>; /* Registers */
449 dcr-reg = <0x100 0x020>;
450 sdr-base = <0x300>;
Stefan Roese8bc4a512008-03-01 03:25:29 +1100451
452 /* Outbound ranges, one memory and one IO,
453 * later cannot be changed
454 */
David Gibson71f34972008-05-15 16:46:39 +1000455 ranges = <0x02000000 0x00000000 0x80000000 0x0000000e 0x00000000 0x00000000 0x80000000
Benjamin Herrenschmidt84d727a2008-10-09 16:58:19 +0000456 0x02000000 0x00000000 0x00000000 0x0000000f 0x00000000 0x00000000 0x00100000
David Gibson71f34972008-05-15 16:46:39 +1000457 0x01000000 0x00000000 0x00000000 0x0000000f 0x80000000 0x00000000 0x00010000>;
Stefan Roese8bc4a512008-03-01 03:25:29 +1100458
459 /* Inbound 2GB range starting at 0 */
David Gibson71f34972008-05-15 16:46:39 +1000460 dma-ranges = <0x42000000 0x0 0x0 0x0 0x0 0x0 0x80000000>;
Stefan Roese8bc4a512008-03-01 03:25:29 +1100461
462 /* This drives busses 40 to 0x7f */
David Gibson71f34972008-05-15 16:46:39 +1000463 bus-range = <0x40 0x7f>;
Stefan Roese8bc4a512008-03-01 03:25:29 +1100464
465 /* Legacy interrupts (note the weird polarity, the bridge seems
466 * to invert PCIe legacy interrupts).
467 * We are de-swizzling here because the numbers are actually for
468 * port of the root complex virtual P2P bridge. But I want
469 * to avoid putting a node for it in the tree, so the numbers
470 * below are basically de-swizzled numbers.
471 * The real slot is on idsel 0, so the swizzling is 1:1
472 */
David Gibson71f34972008-05-15 16:46:39 +1000473 interrupt-map-mask = <0x0 0x0 0x0 0x7>;
Stefan Roese8bc4a512008-03-01 03:25:29 +1100474 interrupt-map = <
David Gibson71f34972008-05-15 16:46:39 +1000475 0x0 0x0 0x0 0x1 &UIC3 0xc 0x4 /* swizzled int A */
476 0x0 0x0 0x0 0x2 &UIC3 0xd 0x4 /* swizzled int B */
477 0x0 0x0 0x0 0x3 &UIC3 0xe 0x4 /* swizzled int C */
478 0x0 0x0 0x0 0x4 &UIC3 0xf 0x4 /* swizzled int D */>;
Stefan Roese8bc4a512008-03-01 03:25:29 +1100479 };
480
481 PCIE1: pciex@d20000000 {
482 device_type = "pci";
483 #interrupt-cells = <1>;
484 #size-cells = <2>;
485 #address-cells = <3>;
486 compatible = "ibm,plb-pciex-460ex", "ibm,plb-pciex";
487 primary;
David Gibson71f34972008-05-15 16:46:39 +1000488 port = <0x1>; /* port number */
489 reg = <0x0000000d 0x20000000 0x20000000 /* Config space access */
490 0x0000000c 0x08011000 0x00001000>; /* Registers */
491 dcr-reg = <0x120 0x020>;
492 sdr-base = <0x340>;
Stefan Roese8bc4a512008-03-01 03:25:29 +1100493
494 /* Outbound ranges, one memory and one IO,
495 * later cannot be changed
496 */
David Gibson71f34972008-05-15 16:46:39 +1000497 ranges = <0x02000000 0x00000000 0x80000000 0x0000000e 0x80000000 0x00000000 0x80000000
Benjamin Herrenschmidt84d727a2008-10-09 16:58:19 +0000498 0x02000000 0x00000000 0x00000000 0x0000000f 0x00100000 0x00000000 0x00100000
David Gibson71f34972008-05-15 16:46:39 +1000499 0x01000000 0x00000000 0x00000000 0x0000000f 0x80010000 0x00000000 0x00010000>;
Stefan Roese8bc4a512008-03-01 03:25:29 +1100500
501 /* Inbound 2GB range starting at 0 */
David Gibson71f34972008-05-15 16:46:39 +1000502 dma-ranges = <0x42000000 0x0 0x0 0x0 0x0 0x0 0x80000000>;
Stefan Roese8bc4a512008-03-01 03:25:29 +1100503
504 /* This drives busses 80 to 0xbf */
David Gibson71f34972008-05-15 16:46:39 +1000505 bus-range = <0x80 0xbf>;
Stefan Roese8bc4a512008-03-01 03:25:29 +1100506
507 /* Legacy interrupts (note the weird polarity, the bridge seems
508 * to invert PCIe legacy interrupts).
509 * We are de-swizzling here because the numbers are actually for
510 * port of the root complex virtual P2P bridge. But I want
511 * to avoid putting a node for it in the tree, so the numbers
512 * below are basically de-swizzled numbers.
513 * The real slot is on idsel 0, so the swizzling is 1:1
514 */
David Gibson71f34972008-05-15 16:46:39 +1000515 interrupt-map-mask = <0x0 0x0 0x0 0x7>;
Stefan Roese8bc4a512008-03-01 03:25:29 +1100516 interrupt-map = <
David Gibson71f34972008-05-15 16:46:39 +1000517 0x0 0x0 0x0 0x1 &UIC3 0x10 0x4 /* swizzled int A */
518 0x0 0x0 0x0 0x2 &UIC3 0x11 0x4 /* swizzled int B */
519 0x0 0x0 0x0 0x3 &UIC3 0x12 0x4 /* swizzled int C */
520 0x0 0x0 0x0 0x4 &UIC3 0x13 0x4 /* swizzled int D */>;
Stefan Roese8bc4a512008-03-01 03:25:29 +1100521 };
522 };
523};