| Russell King | f6b0fa0 | 2011-02-06 15:48:39 +0000 | [diff] [blame] | 1 | #include <linux/linkage.h> | 
| Russell King | 941aefa | 2011-02-11 11:32:19 +0000 | [diff] [blame] | 2 | #include <linux/threads.h> | 
| Russell King | f6b0fa0 | 2011-02-06 15:48:39 +0000 | [diff] [blame] | 3 | #include <asm/asm-offsets.h> | 
 | 4 | #include <asm/assembler.h> | 
 | 5 | #include <asm/glue-cache.h> | 
 | 6 | #include <asm/glue-proc.h> | 
 | 7 | #include <asm/system.h> | 
 | 8 | 	.text | 
 | 9 |  | 
 | 10 | /* | 
 | 11 |  * Save CPU state for a suspend | 
 | 12 |  *  r1 = v:p offset | 
| Russell King | 3799bbe | 2011-06-13 15:28:40 +0100 | [diff] [blame] | 13 |  *  r2 = suspend function arg0 | 
| Russell King | e8856a8 | 2011-06-13 15:58:34 +0100 | [diff] [blame] | 14 |  *  r3 = suspend function | 
| Russell King | f6b0fa0 | 2011-02-06 15:48:39 +0000 | [diff] [blame] | 15 |  */ | 
| Russell King | 2c74a0c | 2011-06-22 17:41:48 +0100 | [diff] [blame] | 16 | ENTRY(__cpu_suspend) | 
| Russell King | e8856a8 | 2011-06-13 15:58:34 +0100 | [diff] [blame] | 17 | 	stmfd	sp!, {r4 - r11, lr} | 
| Russell King | f6b0fa0 | 2011-02-06 15:48:39 +0000 | [diff] [blame] | 18 | #ifdef MULTI_CPU | 
 | 19 | 	ldr	r10, =processor | 
| Russell King | 8111eaa | 2011-06-13 15:25:11 +0100 | [diff] [blame] | 20 | 	ldr	r5, [r10, #CPU_SLEEP_SIZE] @ size of CPU sleep state | 
| Russell King | f6b0fa0 | 2011-02-06 15:48:39 +0000 | [diff] [blame] | 21 | 	ldr	ip, [r10, #CPU_DO_RESUME] @ virtual resume function | 
| Russell King | 3fd431b | 2011-06-13 13:53:06 +0100 | [diff] [blame] | 22 | #else | 
| Russell King | 8111eaa | 2011-06-13 15:25:11 +0100 | [diff] [blame] | 23 | 	ldr	r5, =cpu_suspend_size | 
| Russell King | 3fd431b | 2011-06-13 13:53:06 +0100 | [diff] [blame] | 24 | 	ldr	ip, =cpu_do_resume | 
 | 25 | #endif | 
| Russell King | 8111eaa | 2011-06-13 15:25:11 +0100 | [diff] [blame] | 26 | 	mov	r6, sp			@ current virtual SP | 
 | 27 | 	sub	sp, sp, r5		@ allocate CPU state on stack | 
| Russell King | 29cb3cd | 2011-07-02 09:54:01 +0100 | [diff] [blame] | 28 | 	mov	r0, sp			@ save pointer to CPU save block | 
| Russell King | f6b0fa0 | 2011-02-06 15:48:39 +0000 | [diff] [blame] | 29 | 	add	ip, ip, r1		@ convert resume fn to phys | 
| Russell King | 8111eaa | 2011-06-13 15:25:11 +0100 | [diff] [blame] | 30 | 	stmfd	sp!, {r1, r6, ip}	@ save v:p, virt SP, phys resume fn | 
 | 31 | 	ldr	r5, =sleep_save_sp | 
 | 32 | 	add	r6, sp, r1		@ convert SP to phys | 
| Russell King | e8856a8 | 2011-06-13 15:58:34 +0100 | [diff] [blame] | 33 | 	stmfd	sp!, {r2, r3}		@ save suspend func arg and pointer | 
| Russell King | 941aefa | 2011-02-11 11:32:19 +0000 | [diff] [blame] | 34 | #ifdef CONFIG_SMP | 
 | 35 | 	ALT_SMP(mrc p15, 0, lr, c0, c0, 5) | 
 | 36 | 	ALT_UP(mov lr, #0) | 
 | 37 | 	and	lr, lr, #15 | 
| Russell King | 8111eaa | 2011-06-13 15:25:11 +0100 | [diff] [blame] | 38 | 	str	r6, [r5, lr, lsl #2]	@ save phys SP | 
| Russell King | 941aefa | 2011-02-11 11:32:19 +0000 | [diff] [blame] | 39 | #else | 
| Russell King | 8111eaa | 2011-06-13 15:25:11 +0100 | [diff] [blame] | 40 | 	str	r6, [r5]		@ save phys SP | 
| Russell King | 941aefa | 2011-02-11 11:32:19 +0000 | [diff] [blame] | 41 | #endif | 
| Russell King | 3fd431b | 2011-06-13 13:53:06 +0100 | [diff] [blame] | 42 | #ifdef MULTI_CPU | 
| Russell King | f6b0fa0 | 2011-02-06 15:48:39 +0000 | [diff] [blame] | 43 | 	mov	lr, pc | 
 | 44 | 	ldr	pc, [r10, #CPU_DO_SUSPEND] @ save CPU state | 
 | 45 | #else | 
| Russell King | f6b0fa0 | 2011-02-06 15:48:39 +0000 | [diff] [blame] | 46 | 	bl	cpu_do_suspend | 
 | 47 | #endif | 
 | 48 |  | 
 | 49 | 	@ flush data cache | 
 | 50 | #ifdef MULTI_CACHE | 
 | 51 | 	ldr	r10, =cpu_cache | 
| Russell King | 3799bbe | 2011-06-13 15:28:40 +0100 | [diff] [blame] | 52 | 	mov	lr, pc | 
| Russell King | f6b0fa0 | 2011-02-06 15:48:39 +0000 | [diff] [blame] | 53 | 	ldr	pc, [r10, #CACHE_FLUSH_KERN_ALL] | 
 | 54 | #else | 
| Russell King | 3799bbe | 2011-06-13 15:28:40 +0100 | [diff] [blame] | 55 | 	bl	__cpuc_flush_kern_all | 
| Russell King | f6b0fa0 | 2011-02-06 15:48:39 +0000 | [diff] [blame] | 56 | #endif | 
| Russell King | 29cb3cd | 2011-07-02 09:54:01 +0100 | [diff] [blame] | 57 | 	adr	lr, BSYM(cpu_suspend_abort) | 
| Russell King | 3799bbe | 2011-06-13 15:28:40 +0100 | [diff] [blame] | 58 | 	ldmfd	sp!, {r0, pc}		@ call suspend fn | 
| Russell King | 2c74a0c | 2011-06-22 17:41:48 +0100 | [diff] [blame] | 59 | ENDPROC(__cpu_suspend) | 
| Russell King | f6b0fa0 | 2011-02-06 15:48:39 +0000 | [diff] [blame] | 60 | 	.ltorg | 
 | 61 |  | 
| Russell King | 29cb3cd | 2011-07-02 09:54:01 +0100 | [diff] [blame] | 62 | cpu_suspend_abort: | 
 | 63 | 	ldmia	sp!, {r1 - r3}		@ pop v:p, virt SP, phys resume fn | 
 | 64 | 	mov	sp, r2 | 
 | 65 | 	ldmfd	sp!, {r4 - r11, pc} | 
 | 66 | ENDPROC(cpu_suspend_abort) | 
 | 67 |  | 
| Russell King | f6b0fa0 | 2011-02-06 15:48:39 +0000 | [diff] [blame] | 68 | /* | 
 | 69 |  * r0 = control register value | 
 | 70 |  * r1 = v:p offset (preserved by cpu_do_resume) | 
 | 71 |  * r2 = phys page table base | 
 | 72 |  * r3 = L1 section flags | 
 | 73 |  */ | 
 | 74 | ENTRY(cpu_resume_mmu) | 
 | 75 | 	adr	r4, cpu_resume_turn_mmu_on | 
 | 76 | 	mov	r4, r4, lsr #20 | 
 | 77 | 	orr	r3, r3, r4, lsl #20 | 
 | 78 | 	ldr	r5, [r2, r4, lsl #2]	@ save old mapping | 
 | 79 | 	str	r3, [r2, r4, lsl #2]	@ setup 1:1 mapping for mmu code | 
 | 80 | 	sub	r2, r2, r1 | 
 | 81 | 	ldr	r3, =cpu_resume_after_mmu | 
 | 82 | 	bic	r1, r0, #CR_C		@ ensure D-cache is disabled | 
 | 83 | 	b	cpu_resume_turn_mmu_on | 
 | 84 | ENDPROC(cpu_resume_mmu) | 
 | 85 | 	.ltorg | 
 | 86 | 	.align	5 | 
 | 87 | cpu_resume_turn_mmu_on: | 
 | 88 | 	mcr	p15, 0, r1, c1, c0, 0	@ turn on MMU, I-cache, etc | 
 | 89 | 	mrc	p15, 0, r1, c0, c0, 0	@ read id reg | 
 | 90 | 	mov	r1, r1 | 
 | 91 | 	mov	r1, r1 | 
 | 92 | 	mov	pc, r3			@ jump to virtual address | 
 | 93 | ENDPROC(cpu_resume_turn_mmu_on) | 
 | 94 | cpu_resume_after_mmu: | 
 | 95 | 	str	r5, [r2, r4, lsl #2]	@ restore old mapping | 
 | 96 | 	mcr	p15, 0, r0, c1, c0, 0	@ turn on D-cache | 
| Russell King | 14cd8fd | 2011-06-21 16:32:58 +0100 | [diff] [blame] | 97 | 	bl	cpu_init		@ restore the und/abt/irq banked regs | 
| Russell King | 29cb3cd | 2011-07-02 09:54:01 +0100 | [diff] [blame] | 98 | 	mov	r0, #0			@ return zero on success | 
| Russell King | 5fa94c8 | 2011-06-13 15:04:14 +0100 | [diff] [blame] | 99 | 	ldmfd	sp!, {r4 - r11, pc} | 
| Russell King | f6b0fa0 | 2011-02-06 15:48:39 +0000 | [diff] [blame] | 100 | ENDPROC(cpu_resume_after_mmu) | 
 | 101 |  | 
 | 102 | /* | 
 | 103 |  * Note: Yes, part of the following code is located into the .data section. | 
 | 104 |  *       This is to allow sleep_save_sp to be accessed with a relative load | 
 | 105 |  *       while we can't rely on any MMU translation.  We could have put | 
 | 106 |  *       sleep_save_sp in the .text section as well, but some setups might | 
 | 107 |  *       insist on it to be truly read-only. | 
 | 108 |  */ | 
 | 109 | 	.data | 
 | 110 | 	.align | 
 | 111 | ENTRY(cpu_resume) | 
| Russell King | 941aefa | 2011-02-11 11:32:19 +0000 | [diff] [blame] | 112 | #ifdef CONFIG_SMP | 
 | 113 | 	adr	r0, sleep_save_sp | 
 | 114 | 	ALT_SMP(mrc p15, 0, r1, c0, c0, 5) | 
 | 115 | 	ALT_UP(mov r1, #0) | 
 | 116 | 	and	r1, r1, #15 | 
 | 117 | 	ldr	r0, [r0, r1, lsl #2]	@ stack phys addr | 
 | 118 | #else | 
| Russell King | f6b0fa0 | 2011-02-06 15:48:39 +0000 | [diff] [blame] | 119 | 	ldr	r0, sleep_save_sp	@ stack phys addr | 
| Russell King | 941aefa | 2011-02-11 11:32:19 +0000 | [diff] [blame] | 120 | #endif | 
| Nicolas Pitre | fb4fe87 | 2011-03-22 19:09:14 +0100 | [diff] [blame] | 121 | 	setmode	PSR_I_BIT | PSR_F_BIT | SVC_MODE, r1  @ set SVC, irqs off | 
| Russell King | 2fefbcd | 2011-06-13 13:45:34 +0100 | [diff] [blame] | 122 | 	@ load v:p, stack, resume fn | 
 | 123 |   ARM(	ldmia	r0!, {r1, sp, pc}	) | 
 | 124 | THUMB(	ldmia	r0!, {r1, r2, r3}	) | 
| Nicolas Pitre | fb4fe87 | 2011-03-22 19:09:14 +0100 | [diff] [blame] | 125 | THUMB(	mov	sp, r2			) | 
| Russell King | 2fefbcd | 2011-06-13 13:45:34 +0100 | [diff] [blame] | 126 | THUMB(	bx	r3			) | 
| Russell King | f6b0fa0 | 2011-02-06 15:48:39 +0000 | [diff] [blame] | 127 | ENDPROC(cpu_resume) | 
 | 128 |  | 
 | 129 | sleep_save_sp: | 
| Russell King | 941aefa | 2011-02-11 11:32:19 +0000 | [diff] [blame] | 130 | 	.rept	CONFIG_NR_CPUS | 
 | 131 | 	.long	0				@ preserve stack phys ptr here | 
 | 132 | 	.endr |