blob: 3dbcd7743f142df8389d6de3b61fb5394ea5e7d9 [file] [log] [blame]
Joseph Chanc09c7822008-10-15 22:03:23 -07001/*
2 * Copyright 1998-2008 VIA Technologies, Inc. All Rights Reserved.
3 * Copyright 2001-2008 S3 Graphics, Inc. All Rights Reserved.
4
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public
7 * License as published by the Free Software Foundation;
8 * either version 2, or (at your option) any later version.
9
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTIES OR REPRESENTATIONS; without even
12 * the implied warranty of MERCHANTABILITY or FITNESS FOR
13 * A PARTICULAR PURPOSE.See the GNU General Public License
14 * for more details.
15
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc.,
19 * 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
20 */
Jonathan Corbetec668412010-05-05 14:44:55 -060021#include <linux/via-core.h>
22#include <linux/via_i2c.h>
Joseph Chanc09c7822008-10-15 22:03:23 -070023#include "global.h"
24
25static void tmds_register_write(int index, u8 data);
26static int tmds_register_read(int index);
27static int tmds_register_read_bytes(int index, u8 *buff, int buff_len);
Florian Tobias Schandinatf4ab2f7a2010-08-09 01:34:27 +000028static void __devinit dvi_get_panel_size_from_DDCv1(
29 struct tmds_chip_information *tmds_chip,
30 struct tmds_setting_information *tmds_setting);
Joseph Chanc09c7822008-10-15 22:03:23 -070031static int viafb_dvi_query_EDID(void);
32
33static int check_tmds_chip(int device_id_subaddr, int device_id)
34{
35 if (tmds_register_read(device_id_subaddr) == device_id)
36 return OK;
37 else
38 return FAIL;
39}
40
Florian Tobias Schandinatf4ab2f7a2010-08-09 01:34:27 +000041void __devinit viafb_init_dvi_size(struct tmds_chip_information *tmds_chip,
Florian Tobias Schandinatc5f06f52010-03-10 15:21:30 -080042 struct tmds_setting_information *tmds_setting)
Joseph Chanc09c7822008-10-15 22:03:23 -070043{
44 DEBUG_MSG(KERN_INFO "viafb_init_dvi_size()\n");
Joseph Chanc09c7822008-10-15 22:03:23 -070045
Florian Tobias Schandinatc5f06f52010-03-10 15:21:30 -080046 viafb_dvi_sense();
Florian Tobias Schandinatc91faa62011-03-22 20:33:20 +000047 if (viafb_dvi_query_EDID() == 1)
Florian Tobias Schandinatc5f06f52010-03-10 15:21:30 -080048 dvi_get_panel_size_from_DDCv1(tmds_chip, tmds_setting);
Florian Tobias Schandinatc5f06f52010-03-10 15:21:30 -080049
Joseph Chanc09c7822008-10-15 22:03:23 -070050 return;
51}
52
Florian Tobias Schandinatf4ab2f7a2010-08-09 01:34:27 +000053int __devinit viafb_tmds_trasmitter_identify(void)
Joseph Chanc09c7822008-10-15 22:03:23 -070054{
55 unsigned char sr2a = 0, sr1e = 0, sr3e = 0;
56
57 /* Turn on ouputting pad */
58 switch (viaparinfo->chip_info->gfx_chip_name) {
59 case UNICHROME_K8M890:
60 /*=* DFP Low Pad on *=*/
61 sr2a = viafb_read_reg(VIASR, SR2A);
62 viafb_write_reg_mask(SR2A, VIASR, 0x03, BIT0 + BIT1);
63 break;
64
65 case UNICHROME_P4M900:
66 case UNICHROME_P4M890:
67 /* DFP Low Pad on */
68 sr2a = viafb_read_reg(VIASR, SR2A);
69 viafb_write_reg_mask(SR2A, VIASR, 0x03, BIT0 + BIT1);
70 /* DVP0 Pad on */
71 sr1e = viafb_read_reg(VIASR, SR1E);
72 viafb_write_reg_mask(SR1E, VIASR, 0xC0, BIT6 + BIT7);
73 break;
74
75 default:
76 /* DVP0/DVP1 Pad on */
77 sr1e = viafb_read_reg(VIASR, SR1E);
78 viafb_write_reg_mask(SR1E, VIASR, 0xF0, BIT4 +
79 BIT5 + BIT6 + BIT7);
80 /* SR3E[1]Multi-function selection:
81 0 = Emulate I2C and DDC bus by GPIO2/3/4. */
82 sr3e = viafb_read_reg(VIASR, SR3E);
83 viafb_write_reg_mask(SR3E, VIASR, 0x0, BIT5);
84 break;
85 }
86
87 /* Check for VT1632: */
88 viaparinfo->chip_info->tmds_chip_info.tmds_chip_name = VT1632_TMDS;
89 viaparinfo->chip_info->
90 tmds_chip_info.tmds_chip_slave_addr = VT1632_TMDS_I2C_ADDR;
Jonathan Corbetf045f772009-12-01 20:29:39 -070091 viaparinfo->chip_info->tmds_chip_info.i2c_port = VIA_PORT_31;
Joseph Chanc09c7822008-10-15 22:03:23 -070092 if (check_tmds_chip(VT1632_DEVICE_ID_REG, VT1632_DEVICE_ID) != FAIL) {
93 /*
94 * Currently only support 12bits,dual edge,add 24bits mode later
95 */
96 tmds_register_write(0x08, 0x3b);
97
98 DEBUG_MSG(KERN_INFO "\n VT1632 TMDS ! \n");
99 DEBUG_MSG(KERN_INFO "\n %2d",
100 viaparinfo->chip_info->tmds_chip_info.tmds_chip_name);
101 DEBUG_MSG(KERN_INFO "\n %2d",
102 viaparinfo->chip_info->tmds_chip_info.i2c_port);
103 return OK;
104 } else {
Jonathan Corbetf045f772009-12-01 20:29:39 -0700105 viaparinfo->chip_info->tmds_chip_info.i2c_port = VIA_PORT_2C;
Joseph Chanc09c7822008-10-15 22:03:23 -0700106 if (check_tmds_chip(VT1632_DEVICE_ID_REG, VT1632_DEVICE_ID)
107 != FAIL) {
108 tmds_register_write(0x08, 0x3b);
109 DEBUG_MSG(KERN_INFO "\n VT1632 TMDS ! \n");
110 DEBUG_MSG(KERN_INFO "\n %2d",
111 viaparinfo->chip_info->
112 tmds_chip_info.tmds_chip_name);
113 DEBUG_MSG(KERN_INFO "\n %2d",
114 viaparinfo->chip_info->
115 tmds_chip_info.i2c_port);
116 return OK;
117 }
118 }
119
120 viaparinfo->chip_info->tmds_chip_info.tmds_chip_name = INTEGRATED_TMDS;
121
122 if ((viaparinfo->chip_info->gfx_chip_name == UNICHROME_CX700) &&
123 ((viafb_display_hardware_layout == HW_LAYOUT_DVI_ONLY) ||
124 (viafb_display_hardware_layout == HW_LAYOUT_LCD_DVI))) {
125 DEBUG_MSG(KERN_INFO "\n Integrated TMDS ! \n");
126 return OK;
127 }
128
129 switch (viaparinfo->chip_info->gfx_chip_name) {
130 case UNICHROME_K8M890:
131 viafb_write_reg(SR2A, VIASR, sr2a);
132 break;
133
134 case UNICHROME_P4M900:
135 case UNICHROME_P4M890:
136 viafb_write_reg(SR2A, VIASR, sr2a);
137 viafb_write_reg(SR1E, VIASR, sr1e);
138 break;
139
140 default:
141 viafb_write_reg(SR1E, VIASR, sr1e);
142 viafb_write_reg(SR3E, VIASR, sr3e);
143 break;
144 }
145
146 viaparinfo->chip_info->
147 tmds_chip_info.tmds_chip_name = NON_TMDS_TRANSMITTER;
148 viaparinfo->chip_info->tmds_chip_info.
149 tmds_chip_slave_addr = VT1632_TMDS_I2C_ADDR;
150 return FAIL;
151}
152
153static void tmds_register_write(int index, u8 data)
154{
Harald Welte277d32a2009-05-23 00:35:39 +0800155 viafb_i2c_writebyte(viaparinfo->chip_info->tmds_chip_info.i2c_port,
156 viaparinfo->chip_info->tmds_chip_info.tmds_chip_slave_addr,
157 index, data);
Joseph Chanc09c7822008-10-15 22:03:23 -0700158}
159
160static int tmds_register_read(int index)
161{
162 u8 data;
163
Harald Welte277d32a2009-05-23 00:35:39 +0800164 viafb_i2c_readbyte(viaparinfo->chip_info->tmds_chip_info.i2c_port,
165 (u8) viaparinfo->chip_info->tmds_chip_info.tmds_chip_slave_addr,
166 (u8) index, &data);
Joseph Chanc09c7822008-10-15 22:03:23 -0700167 return data;
168}
169
170static int tmds_register_read_bytes(int index, u8 *buff, int buff_len)
171{
Harald Welte277d32a2009-05-23 00:35:39 +0800172 viafb_i2c_readbytes(viaparinfo->chip_info->tmds_chip_info.i2c_port,
173 (u8) viaparinfo->chip_info->tmds_chip_info.tmds_chip_slave_addr,
174 (u8) index, buff, buff_len);
Joseph Chanc09c7822008-10-15 22:03:23 -0700175 return 0;
176}
177
Joseph Chanc09c7822008-10-15 22:03:23 -0700178/* DVI Set Mode */
Florian Tobias Schandinatdd73d682010-03-10 15:21:28 -0800179void viafb_dvi_set_mode(struct VideoModeTable *mode, int mode_bpp,
180 int set_iga)
Joseph Chanc09c7822008-10-15 22:03:23 -0700181{
Florian Tobias Schandinatdd73d682010-03-10 15:21:28 -0800182 struct VideoModeTable *rb_mode;
Joseph Chanc09c7822008-10-15 22:03:23 -0700183 struct crt_mode_table *pDviTiming;
184 unsigned long desirePixelClock, maxPixelClock;
Florian Tobias Schandinatdd73d682010-03-10 15:21:28 -0800185 pDviTiming = mode->crtc;
Florian Tobias Schandinatfd3cc692011-03-11 00:04:01 +0000186 desirePixelClock = pDviTiming->refresh_rate
187 * pDviTiming->crtc.hor_total * pDviTiming->crtc.ver_total
188 / 1000000;
Joseph Chanc09c7822008-10-15 22:03:23 -0700189 maxPixelClock = (unsigned long)viaparinfo->
190 tmds_setting_info->max_pixel_clock;
191
192 DEBUG_MSG(KERN_INFO "\nDVI_set_mode!!\n");
193
194 if ((maxPixelClock != 0) && (desirePixelClock > maxPixelClock)) {
Florian Tobias Schandinatdd73d682010-03-10 15:21:28 -0800195 rb_mode = viafb_get_rb_mode(mode->crtc[0].crtc.hor_addr,
196 mode->crtc[0].crtc.ver_addr);
197 if (rb_mode) {
198 mode = rb_mode;
199 pDviTiming = rb_mode->crtc;
Joseph Chanc09c7822008-10-15 22:03:23 -0700200 }
201 }
Florian Tobias Schandinatdd73d682010-03-10 15:21:28 -0800202 viafb_fill_crtc_timing(pDviTiming, mode, mode_bpp / 8, set_iga);
Joseph Chanc09c7822008-10-15 22:03:23 -0700203}
204
205/* Sense DVI Connector */
206int viafb_dvi_sense(void)
207{
208 u8 RegSR1E = 0, RegSR3E = 0, RegCR6B = 0, RegCR91 = 0,
209 RegCR93 = 0, RegCR9B = 0, data;
210 int ret = false;
211
212 DEBUG_MSG(KERN_INFO "viafb_dvi_sense!!\n");
213
214 if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266) {
215 /* DI1 Pad on */
216 RegSR1E = viafb_read_reg(VIASR, SR1E);
217 viafb_write_reg(SR1E, VIASR, RegSR1E | 0x30);
218
219 /* CR6B[0]VCK Input Selection: 1 = External clock. */
220 RegCR6B = viafb_read_reg(VIACR, CR6B);
221 viafb_write_reg(CR6B, VIACR, RegCR6B | 0x08);
222
223 /* CR91[4] VDD On [3] Data On [2] VEE On [1] Back Light Off
224 [0] Software Control Power Sequence */
225 RegCR91 = viafb_read_reg(VIACR, CR91);
226 viafb_write_reg(CR91, VIACR, 0x1D);
227
228 /* CR93[7] DI1 Data Source Selection: 1 = DSP2.
229 CR93[5] DI1 Clock Source: 1 = internal.
230 CR93[4] DI1 Clock Polarity.
231 CR93[3:1] DI1 Clock Adjust. CR93[0] DI1 enable */
232 RegCR93 = viafb_read_reg(VIACR, CR93);
233 viafb_write_reg(CR93, VIACR, 0x01);
234 } else {
235 /* DVP0/DVP1 Pad on */
236 RegSR1E = viafb_read_reg(VIASR, SR1E);
237 viafb_write_reg(SR1E, VIASR, RegSR1E | 0xF0);
238
239 /* SR3E[1]Multi-function selection:
240 0 = Emulate I2C and DDC bus by GPIO2/3/4. */
241 RegSR3E = viafb_read_reg(VIASR, SR3E);
242 viafb_write_reg(SR3E, VIASR, RegSR3E & (~0x20));
243
244 /* CR91[4] VDD On [3] Data On [2] VEE On [1] Back Light Off
245 [0] Software Control Power Sequence */
246 RegCR91 = viafb_read_reg(VIACR, CR91);
247 viafb_write_reg(CR91, VIACR, 0x1D);
248
249 /*CR9B[4] DVP1 Data Source Selection: 1 = From secondary
250 display.CR9B[2:0] DVP1 Clock Adjust */
251 RegCR9B = viafb_read_reg(VIACR, CR9B);
252 viafb_write_reg(CR9B, VIACR, 0x01);
253 }
254
255 data = (u8) tmds_register_read(0x09);
256 if (data & 0x04)
257 ret = true;
258
259 if (ret == false) {
260 if (viafb_dvi_query_EDID())
261 ret = true;
262 }
263
264 /* Restore status */
265 viafb_write_reg(SR1E, VIASR, RegSR1E);
266 viafb_write_reg(CR91, VIACR, RegCR91);
267 if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266) {
268 viafb_write_reg(CR6B, VIACR, RegCR6B);
269 viafb_write_reg(CR93, VIACR, RegCR93);
270 } else {
271 viafb_write_reg(SR3E, VIASR, RegSR3E);
272 viafb_write_reg(CR9B, VIACR, RegCR9B);
273 }
274
275 return ret;
276}
277
278/* Query Flat Panel's EDID Table Version Through DVI Connector */
279static int viafb_dvi_query_EDID(void)
280{
281 u8 data0, data1;
282 int restore;
283
284 DEBUG_MSG(KERN_INFO "viafb_dvi_query_EDID!!\n");
285
286 restore = viaparinfo->chip_info->tmds_chip_info.tmds_chip_slave_addr;
287 viaparinfo->chip_info->tmds_chip_info.tmds_chip_slave_addr = 0xA0;
288
289 data0 = (u8) tmds_register_read(0x00);
290 data1 = (u8) tmds_register_read(0x01);
291 if ((data0 == 0) && (data1 == 0xFF)) {
292 viaparinfo->chip_info->
293 tmds_chip_info.tmds_chip_slave_addr = restore;
294 return EDID_VERSION_1; /* Found EDID1 Table */
295 }
296
Florian Tobias Schandinatc91faa62011-03-22 20:33:20 +0000297 return false;
Joseph Chanc09c7822008-10-15 22:03:23 -0700298}
299
Florian Tobias Schandinatc5f06f52010-03-10 15:21:30 -0800300/* Get Panel Size Using EDID1 Table */
Florian Tobias Schandinatf4ab2f7a2010-08-09 01:34:27 +0000301static void __devinit dvi_get_panel_size_from_DDCv1(
302 struct tmds_chip_information *tmds_chip,
303 struct tmds_setting_information *tmds_setting)
Joseph Chanc09c7822008-10-15 22:03:23 -0700304{
Florian Tobias Schandinatc91faa62011-03-22 20:33:20 +0000305 int i, restore;
Joseph Chanc09c7822008-10-15 22:03:23 -0700306 unsigned char EDID_DATA[18];
307
308 DEBUG_MSG(KERN_INFO "\n dvi_get_panel_size_from_DDCv1 \n");
309
Florian Tobias Schandinatc5f06f52010-03-10 15:21:30 -0800310 restore = tmds_chip->tmds_chip_slave_addr;
311 tmds_chip->tmds_chip_slave_addr = 0xA0;
Joseph Chanc09c7822008-10-15 22:03:23 -0700312 for (i = 0x25; i < 0x6D; i++) {
313 switch (i) {
Joseph Chanc09c7822008-10-15 22:03:23 -0700314 case 0x36:
315 case 0x48:
316 case 0x5A:
317 case 0x6C:
318 tmds_register_read_bytes(i, EDID_DATA, 10);
319 if (!(EDID_DATA[0] || EDID_DATA[1])) {
320 /* The first two byte must be zero. */
321 if (EDID_DATA[3] == 0xFD) {
322 /* To get max pixel clock. */
Florian Tobias Schandinatc5f06f52010-03-10 15:21:30 -0800323 tmds_setting->max_pixel_clock =
324 EDID_DATA[9] * 10;
Joseph Chanc09c7822008-10-15 22:03:23 -0700325 }
326 }
327 break;
328
329 default:
330 break;
331 }
332 }
333
Joseph Chanc09c7822008-10-15 22:03:23 -0700334 DEBUG_MSG(KERN_INFO "DVI max pixelclock = %d\n",
Florian Tobias Schandinatc5f06f52010-03-10 15:21:30 -0800335 tmds_setting->max_pixel_clock);
336 tmds_chip->tmds_chip_slave_addr = restore;
Joseph Chanc09c7822008-10-15 22:03:23 -0700337}
338
Joseph Chanc09c7822008-10-15 22:03:23 -0700339/* If Disable DVI, turn off pad */
340void viafb_dvi_disable(void)
341{
342 if (viaparinfo->chip_info->
Joseph Chanc09c7822008-10-15 22:03:23 -0700343 tmds_chip_info.output_interface == INTERFACE_TMDS)
344 /* Turn off TMDS power. */
345 viafb_write_reg(CRD2, VIACR,
346 viafb_read_reg(VIACR, CRD2) | 0x08);
347}
348
Florian Tobias Schandinatcd7e9102010-08-11 22:22:54 +0000349static void dvi_patch_skew_dvp0(void)
350{
351 /* Reset data driving first: */
352 viafb_write_reg_mask(SR1B, VIASR, 0, BIT1);
353 viafb_write_reg_mask(SR2A, VIASR, 0, BIT4);
354
355 switch (viaparinfo->chip_info->gfx_chip_name) {
356 case UNICHROME_P4M890:
357 {
358 if ((viaparinfo->tmds_setting_info->h_active == 1600) &&
359 (viaparinfo->tmds_setting_info->v_active ==
360 1200))
361 viafb_write_reg_mask(CR96, VIACR, 0x03,
362 BIT0 + BIT1 + BIT2);
363 else
364 viafb_write_reg_mask(CR96, VIACR, 0x07,
365 BIT0 + BIT1 + BIT2);
366 break;
367 }
368
369 case UNICHROME_P4M900:
370 {
371 viafb_write_reg_mask(CR96, VIACR, 0x07,
372 BIT0 + BIT1 + BIT2 + BIT3);
373 viafb_write_reg_mask(SR1B, VIASR, 0x02, BIT1);
374 viafb_write_reg_mask(SR2A, VIASR, 0x10, BIT4);
375 break;
376 }
377
378 default:
379 {
380 break;
381 }
382 }
383}
384
385static void dvi_patch_skew_dvp_low(void)
386{
387 switch (viaparinfo->chip_info->gfx_chip_name) {
388 case UNICHROME_K8M890:
389 {
390 viafb_write_reg_mask(CR99, VIACR, 0x03, BIT0 + BIT1);
391 break;
392 }
393
394 case UNICHROME_P4M900:
395 {
396 viafb_write_reg_mask(CR99, VIACR, 0x08,
397 BIT0 + BIT1 + BIT2 + BIT3);
398 break;
399 }
400
401 case UNICHROME_P4M890:
402 {
403 viafb_write_reg_mask(CR99, VIACR, 0x0F,
404 BIT0 + BIT1 + BIT2 + BIT3);
405 break;
406 }
407
408 default:
409 {
410 break;
411 }
412 }
413}
414
Joseph Chanc09c7822008-10-15 22:03:23 -0700415/* If Enable DVI, turn off pad */
416void viafb_dvi_enable(void)
417{
418 u8 data;
419
Florian Tobias Schandinatcd7e9102010-08-11 22:22:54 +0000420 switch (viaparinfo->chip_info->tmds_chip_info.output_interface) {
421 case INTERFACE_DVP0:
422 viafb_write_reg_mask(CR6B, VIACR, 0x01, BIT0);
423 viafb_write_reg_mask(CR6C, VIACR, 0x21, BIT0 + BIT5);
Florian Tobias Schandinatcd7e9102010-08-11 22:22:54 +0000424 dvi_patch_skew_dvp0();
Joseph Chanc09c7822008-10-15 22:03:23 -0700425 if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266)
426 tmds_register_write(0x88, 0x3b);
427 else
428 /*clear CR91[5] to direct on display period
429 in the secondary diplay path */
Florian Tobias Schandinatcd7e9102010-08-11 22:22:54 +0000430 via_write_reg_mask(VIACR, 0x91, 0x00, 0x20);
431 break;
Joseph Chanc09c7822008-10-15 22:03:23 -0700432
Florian Tobias Schandinatcd7e9102010-08-11 22:22:54 +0000433 case INTERFACE_DVP1:
434 if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266)
435 viafb_write_reg_mask(CR93, VIACR, 0x21, BIT0 + BIT5);
Joseph Chanc09c7822008-10-15 22:03:23 -0700436
437 /*fix dvi cann't be enabled with MB VT5718C4 - Al Zhang */
Florian Tobias Schandinatcd7e9102010-08-11 22:22:54 +0000438 if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266)
Joseph Chanc09c7822008-10-15 22:03:23 -0700439 tmds_register_write(0x88, 0x3b);
Florian Tobias Schandinatcd7e9102010-08-11 22:22:54 +0000440 else
Joseph Chanc09c7822008-10-15 22:03:23 -0700441 /*clear CR91[5] to direct on display period
442 in the secondary diplay path */
Florian Tobias Schandinatcd7e9102010-08-11 22:22:54 +0000443 via_write_reg_mask(VIACR, 0x91, 0x00, 0x20);
Joseph Chanc09c7822008-10-15 22:03:23 -0700444
445 /*fix DVI cannot enable on EPIA-M board */
446 if (viafb_platform_epia_dvi == 1) {
447 viafb_write_reg_mask(CR91, VIACR, 0x1f, 0x1f);
448 viafb_write_reg_mask(CR88, VIACR, 0x00, BIT6 + BIT0);
449 if (viafb_bus_width == 24) {
450 if (viafb_device_lcd_dualedge == 1)
451 data = 0x3F;
452 else
453 data = 0x37;
454 viafb_i2c_writebyte(viaparinfo->chip_info->
Florian Tobias Schandinatcd7e9102010-08-11 22:22:54 +0000455 tmds_chip_info.i2c_port,
456 viaparinfo->chip_info->
457 tmds_chip_info.tmds_chip_slave_addr,
458 0x08, data);
Joseph Chanc09c7822008-10-15 22:03:23 -0700459 }
460 }
Florian Tobias Schandinatcd7e9102010-08-11 22:22:54 +0000461 break;
Joseph Chanc09c7822008-10-15 22:03:23 -0700462
Florian Tobias Schandinatcd7e9102010-08-11 22:22:54 +0000463 case INTERFACE_DFP_HIGH:
464 if (viaparinfo->chip_info->gfx_chip_name != UNICHROME_CLE266)
465 via_write_reg_mask(VIACR, CR97, 0x03, 0x03);
Joseph Chanc09c7822008-10-15 22:03:23 -0700466
Florian Tobias Schandinatcd7e9102010-08-11 22:22:54 +0000467 via_write_reg_mask(VIACR, 0x91, 0x00, 0x20);
468 break;
469
470 case INTERFACE_DFP_LOW:
471 if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266)
472 break;
Florian Tobias Schandinat6f9422d2010-09-07 14:28:26 +0000473
Florian Tobias Schandinatcd7e9102010-08-11 22:22:54 +0000474 dvi_patch_skew_dvp_low();
475 via_write_reg_mask(VIACR, 0x91, 0x00, 0x20);
476 break;
477
478 case INTERFACE_TMDS:
Joseph Chanc09c7822008-10-15 22:03:23 -0700479 /* Turn on Display period in the panel path. */
480 viafb_write_reg_mask(CR91, VIACR, 0, BIT7);
481
482 /* Turn on TMDS power. */
483 viafb_write_reg_mask(CRD2, VIACR, 0, BIT3);
Florian Tobias Schandinatcd7e9102010-08-11 22:22:54 +0000484 break;
485 }
486
487 if (viaparinfo->tmds_setting_info->iga_path == IGA2) {
488 /* Disable LCD Scaling */
489 viafb_write_reg_mask(CR79, VIACR, 0x00, BIT0);
Joseph Chanc09c7822008-10-15 22:03:23 -0700490 }
491}