| Hiroshi DOYU | 340a614 | 2006-12-07 15:43:59 -0800 | [diff] [blame] | 1 | /* | 
| Hiroshi DOYU | 733ecc5 | 2009-03-23 18:07:23 -0700 | [diff] [blame] | 2 | * Mailbox reservation modules for OMAP2/3 | 
| Hiroshi DOYU | 340a614 | 2006-12-07 15:43:59 -0800 | [diff] [blame] | 3 | * | 
| Hiroshi DOYU | 733ecc5 | 2009-03-23 18:07:23 -0700 | [diff] [blame] | 4 | * Copyright (C) 2006-2009 Nokia Corporation | 
| Hiroshi DOYU | 340a614 | 2006-12-07 15:43:59 -0800 | [diff] [blame] | 5 | * Written by: Hiroshi DOYU <Hiroshi.DOYU@nokia.com> | 
| Hiroshi DOYU | 733ecc5 | 2009-03-23 18:07:23 -0700 | [diff] [blame] | 6 | *        and  Paul Mundt | 
| Hiroshi DOYU | 340a614 | 2006-12-07 15:43:59 -0800 | [diff] [blame] | 7 | * | 
|  | 8 | * This file is subject to the terms and conditions of the GNU General Public | 
|  | 9 | * License.  See the file "COPYING" in the main directory of this archive | 
|  | 10 | * for more details. | 
|  | 11 | */ | 
|  | 12 |  | 
| Tony Lindgren | a1bcc1d | 2011-11-07 12:27:10 -0800 | [diff] [blame] | 13 | #include <linux/module.h> | 
| Hiroshi DOYU | 340a614 | 2006-12-07 15:43:59 -0800 | [diff] [blame] | 14 | #include <linux/clk.h> | 
|  | 15 | #include <linux/err.h> | 
|  | 16 | #include <linux/platform_device.h> | 
| Russell King | fced80c | 2008-09-06 12:10:45 +0100 | [diff] [blame] | 17 | #include <linux/io.h> | 
| Omar Ramirez Luna | 82d2a5d | 2011-02-24 12:51:33 -0800 | [diff] [blame] | 18 | #include <linux/pm_runtime.h> | 
| Tony Lindgren | ce491cf | 2009-10-20 09:40:47 -0700 | [diff] [blame] | 19 | #include <plat/mailbox.h> | 
| Russell King | a09e64f | 2008-08-05 16:14:15 +0100 | [diff] [blame] | 20 | #include <mach/irqs.h> | 
| Hiroshi DOYU | 340a614 | 2006-12-07 15:43:59 -0800 | [diff] [blame] | 21 |  | 
| Hiroshi DOYU | 733ecc5 | 2009-03-23 18:07:23 -0700 | [diff] [blame] | 22 | #define MAILBOX_REVISION		0x000 | 
| Hiroshi DOYU | 733ecc5 | 2009-03-23 18:07:23 -0700 | [diff] [blame] | 23 | #define MAILBOX_MESSAGE(m)		(0x040 + 4 * (m)) | 
|  | 24 | #define MAILBOX_FIFOSTATUS(m)		(0x080 + 4 * (m)) | 
|  | 25 | #define MAILBOX_MSGSTATUS(m)		(0x0c0 + 4 * (m)) | 
|  | 26 | #define MAILBOX_IRQSTATUS(u)		(0x100 + 8 * (u)) | 
|  | 27 | #define MAILBOX_IRQENABLE(u)		(0x104 + 8 * (u)) | 
|  | 28 |  | 
| C A Subramaniam | 5f00ec6 | 2009-11-22 10:11:22 -0800 | [diff] [blame] | 29 | #define OMAP4_MAILBOX_IRQSTATUS(u)	(0x104 + 10 * (u)) | 
|  | 30 | #define OMAP4_MAILBOX_IRQENABLE(u)	(0x108 + 10 * (u)) | 
|  | 31 | #define OMAP4_MAILBOX_IRQENABLE_CLR(u)	(0x10c + 10 * (u)) | 
|  | 32 |  | 
|  | 33 | #define MAILBOX_IRQ_NEWMSG(m)		(1 << (2 * (m))) | 
|  | 34 | #define MAILBOX_IRQ_NOTFULL(m)		(1 << (2 * (m) + 1)) | 
| Hiroshi DOYU | 340a614 | 2006-12-07 15:43:59 -0800 | [diff] [blame] | 35 |  | 
| Hiroshi DOYU | c75ee75 | 2009-03-23 18:07:26 -0700 | [diff] [blame] | 36 | #define MBOX_REG_SIZE			0x120 | 
| C A Subramaniam | 5f00ec6 | 2009-11-22 10:11:22 -0800 | [diff] [blame] | 37 |  | 
|  | 38 | #define OMAP4_MBOX_REG_SIZE		0x130 | 
|  | 39 |  | 
| Hiroshi DOYU | c75ee75 | 2009-03-23 18:07:26 -0700 | [diff] [blame] | 40 | #define MBOX_NR_REGS			(MBOX_REG_SIZE / sizeof(u32)) | 
| C A Subramaniam | 5f00ec6 | 2009-11-22 10:11:22 -0800 | [diff] [blame] | 41 | #define OMAP4_MBOX_NR_REGS		(OMAP4_MBOX_REG_SIZE / sizeof(u32)) | 
| Hiroshi DOYU | c75ee75 | 2009-03-23 18:07:26 -0700 | [diff] [blame] | 42 |  | 
| Hiroshi DOYU | 6c20a68 | 2009-03-23 18:07:23 -0700 | [diff] [blame] | 43 | static void __iomem *mbox_base; | 
| Hiroshi DOYU | 340a614 | 2006-12-07 15:43:59 -0800 | [diff] [blame] | 44 |  | 
| Hiroshi DOYU | 340a614 | 2006-12-07 15:43:59 -0800 | [diff] [blame] | 45 | struct omap_mbox2_fifo { | 
|  | 46 | unsigned long msg; | 
|  | 47 | unsigned long fifo_stat; | 
|  | 48 | unsigned long msg_stat; | 
|  | 49 | }; | 
|  | 50 |  | 
|  | 51 | struct omap_mbox2_priv { | 
|  | 52 | struct omap_mbox2_fifo tx_fifo; | 
|  | 53 | struct omap_mbox2_fifo rx_fifo; | 
|  | 54 | unsigned long irqenable; | 
|  | 55 | unsigned long irqstatus; | 
|  | 56 | u32 newmsg_bit; | 
|  | 57 | u32 notfull_bit; | 
| C A Subramaniam | 5f00ec6 | 2009-11-22 10:11:22 -0800 | [diff] [blame] | 58 | u32 ctx[OMAP4_MBOX_NR_REGS]; | 
|  | 59 | unsigned long irqdisable; | 
| Hiroshi DOYU | 340a614 | 2006-12-07 15:43:59 -0800 | [diff] [blame] | 60 | }; | 
|  | 61 |  | 
| Hiroshi DOYU | bfbdcf8 | 2007-07-30 14:04:04 +0300 | [diff] [blame] | 62 | static void omap2_mbox_enable_irq(struct omap_mbox *mbox, | 
|  | 63 | omap_mbox_type_t irq); | 
|  | 64 |  | 
| Hiroshi DOYU | 6c20a68 | 2009-03-23 18:07:23 -0700 | [diff] [blame] | 65 | static inline unsigned int mbox_read_reg(size_t ofs) | 
| Hiroshi DOYU | 340a614 | 2006-12-07 15:43:59 -0800 | [diff] [blame] | 66 | { | 
| Hiroshi DOYU | 6c20a68 | 2009-03-23 18:07:23 -0700 | [diff] [blame] | 67 | return __raw_readl(mbox_base + ofs); | 
| Hiroshi DOYU | 340a614 | 2006-12-07 15:43:59 -0800 | [diff] [blame] | 68 | } | 
|  | 69 |  | 
| Hiroshi DOYU | 6c20a68 | 2009-03-23 18:07:23 -0700 | [diff] [blame] | 70 | static inline void mbox_write_reg(u32 val, size_t ofs) | 
| Hiroshi DOYU | 340a614 | 2006-12-07 15:43:59 -0800 | [diff] [blame] | 71 | { | 
| Hiroshi DOYU | 6c20a68 | 2009-03-23 18:07:23 -0700 | [diff] [blame] | 72 | __raw_writel(val, mbox_base + ofs); | 
| Hiroshi DOYU | 340a614 | 2006-12-07 15:43:59 -0800 | [diff] [blame] | 73 | } | 
|  | 74 |  | 
|  | 75 | /* Mailbox H/W preparations */ | 
| Hiroshi DOYU | bfbdcf8 | 2007-07-30 14:04:04 +0300 | [diff] [blame] | 76 | static int omap2_mbox_startup(struct omap_mbox *mbox) | 
| Hiroshi DOYU | 340a614 | 2006-12-07 15:43:59 -0800 | [diff] [blame] | 77 | { | 
| Hiroshi DOYU | 1ffe627 | 2009-09-24 16:23:09 -0700 | [diff] [blame] | 78 | u32 l; | 
| Hiroshi DOYU | 340a614 | 2006-12-07 15:43:59 -0800 | [diff] [blame] | 79 |  | 
| Omar Ramirez Luna | 82d2a5d | 2011-02-24 12:51:33 -0800 | [diff] [blame] | 80 | pm_runtime_enable(mbox->dev->parent); | 
|  | 81 | pm_runtime_get_sync(mbox->dev->parent); | 
| Hiroshi DOYU | 1ffe627 | 2009-09-24 16:23:09 -0700 | [diff] [blame] | 82 |  | 
| Hiroshi DOYU | 94fc58c | 2009-03-23 18:07:24 -0700 | [diff] [blame] | 83 | l = mbox_read_reg(MAILBOX_REVISION); | 
| Felipe Contreras | 909f9dc | 2010-06-11 15:51:37 +0000 | [diff] [blame] | 84 | pr_debug("omap mailbox rev %d.%d\n", (l & 0xf0) >> 4, (l & 0x0f)); | 
| Hiroshi DOYU | 94fc58c | 2009-03-23 18:07:24 -0700 | [diff] [blame] | 85 |  | 
| Hiroshi DOYU | bfbdcf8 | 2007-07-30 14:04:04 +0300 | [diff] [blame] | 86 | omap2_mbox_enable_irq(mbox, IRQ_RX); | 
|  | 87 |  | 
| Hiroshi DOYU | 340a614 | 2006-12-07 15:43:59 -0800 | [diff] [blame] | 88 | return 0; | 
|  | 89 | } | 
|  | 90 |  | 
| Hiroshi DOYU | bfbdcf8 | 2007-07-30 14:04:04 +0300 | [diff] [blame] | 91 | static void omap2_mbox_shutdown(struct omap_mbox *mbox) | 
| Hiroshi DOYU | 340a614 | 2006-12-07 15:43:59 -0800 | [diff] [blame] | 92 | { | 
| Omar Ramirez Luna | 82d2a5d | 2011-02-24 12:51:33 -0800 | [diff] [blame] | 93 | pm_runtime_put_sync(mbox->dev->parent); | 
|  | 94 | pm_runtime_disable(mbox->dev->parent); | 
| Hiroshi DOYU | 340a614 | 2006-12-07 15:43:59 -0800 | [diff] [blame] | 95 | } | 
|  | 96 |  | 
|  | 97 | /* Mailbox FIFO handle functions */ | 
| Hiroshi DOYU | bfbdcf8 | 2007-07-30 14:04:04 +0300 | [diff] [blame] | 98 | static mbox_msg_t omap2_mbox_fifo_read(struct omap_mbox *mbox) | 
| Hiroshi DOYU | 340a614 | 2006-12-07 15:43:59 -0800 | [diff] [blame] | 99 | { | 
|  | 100 | struct omap_mbox2_fifo *fifo = | 
|  | 101 | &((struct omap_mbox2_priv *)mbox->priv)->rx_fifo; | 
|  | 102 | return (mbox_msg_t) mbox_read_reg(fifo->msg); | 
|  | 103 | } | 
|  | 104 |  | 
| Hiroshi DOYU | bfbdcf8 | 2007-07-30 14:04:04 +0300 | [diff] [blame] | 105 | static void omap2_mbox_fifo_write(struct omap_mbox *mbox, mbox_msg_t msg) | 
| Hiroshi DOYU | 340a614 | 2006-12-07 15:43:59 -0800 | [diff] [blame] | 106 | { | 
|  | 107 | struct omap_mbox2_fifo *fifo = | 
|  | 108 | &((struct omap_mbox2_priv *)mbox->priv)->tx_fifo; | 
|  | 109 | mbox_write_reg(msg, fifo->msg); | 
|  | 110 | } | 
|  | 111 |  | 
| Hiroshi DOYU | bfbdcf8 | 2007-07-30 14:04:04 +0300 | [diff] [blame] | 112 | static int omap2_mbox_fifo_empty(struct omap_mbox *mbox) | 
| Hiroshi DOYU | 340a614 | 2006-12-07 15:43:59 -0800 | [diff] [blame] | 113 | { | 
|  | 114 | struct omap_mbox2_fifo *fifo = | 
|  | 115 | &((struct omap_mbox2_priv *)mbox->priv)->rx_fifo; | 
|  | 116 | return (mbox_read_reg(fifo->msg_stat) == 0); | 
|  | 117 | } | 
|  | 118 |  | 
| Hiroshi DOYU | bfbdcf8 | 2007-07-30 14:04:04 +0300 | [diff] [blame] | 119 | static int omap2_mbox_fifo_full(struct omap_mbox *mbox) | 
| Hiroshi DOYU | 340a614 | 2006-12-07 15:43:59 -0800 | [diff] [blame] | 120 | { | 
|  | 121 | struct omap_mbox2_fifo *fifo = | 
|  | 122 | &((struct omap_mbox2_priv *)mbox->priv)->tx_fifo; | 
| C A Subramaniam | 5f00ec6 | 2009-11-22 10:11:22 -0800 | [diff] [blame] | 123 | return mbox_read_reg(fifo->fifo_stat); | 
| Hiroshi DOYU | 340a614 | 2006-12-07 15:43:59 -0800 | [diff] [blame] | 124 | } | 
|  | 125 |  | 
|  | 126 | /* Mailbox IRQ handle functions */ | 
| Hiroshi DOYU | bfbdcf8 | 2007-07-30 14:04:04 +0300 | [diff] [blame] | 127 | static void omap2_mbox_enable_irq(struct omap_mbox *mbox, | 
| Hiroshi DOYU | 340a614 | 2006-12-07 15:43:59 -0800 | [diff] [blame] | 128 | omap_mbox_type_t irq) | 
|  | 129 | { | 
| matt mooney | b45b501 | 2010-09-27 19:04:32 -0700 | [diff] [blame] | 130 | struct omap_mbox2_priv *p = mbox->priv; | 
| Hiroshi DOYU | 340a614 | 2006-12-07 15:43:59 -0800 | [diff] [blame] | 131 | u32 l, bit = (irq == IRQ_TX) ? p->notfull_bit : p->newmsg_bit; | 
|  | 132 |  | 
|  | 133 | l = mbox_read_reg(p->irqenable); | 
|  | 134 | l |= bit; | 
|  | 135 | mbox_write_reg(l, p->irqenable); | 
|  | 136 | } | 
|  | 137 |  | 
| Hiroshi DOYU | bfbdcf8 | 2007-07-30 14:04:04 +0300 | [diff] [blame] | 138 | static void omap2_mbox_disable_irq(struct omap_mbox *mbox, | 
| Hiroshi DOYU | 340a614 | 2006-12-07 15:43:59 -0800 | [diff] [blame] | 139 | omap_mbox_type_t irq) | 
|  | 140 | { | 
| matt mooney | b45b501 | 2010-09-27 19:04:32 -0700 | [diff] [blame] | 141 | struct omap_mbox2_priv *p = mbox->priv; | 
| Hari Kanigeri | 525a113 | 2011-03-02 22:14:18 +0000 | [diff] [blame] | 142 | u32 bit = (irq == IRQ_TX) ? p->notfull_bit : p->newmsg_bit; | 
|  | 143 |  | 
|  | 144 | if (!cpu_is_omap44xx()) | 
|  | 145 | bit = mbox_read_reg(p->irqdisable) & ~bit; | 
|  | 146 |  | 
|  | 147 | mbox_write_reg(bit, p->irqdisable); | 
| Hiroshi DOYU | 340a614 | 2006-12-07 15:43:59 -0800 | [diff] [blame] | 148 | } | 
|  | 149 |  | 
| Hiroshi DOYU | bfbdcf8 | 2007-07-30 14:04:04 +0300 | [diff] [blame] | 150 | static void omap2_mbox_ack_irq(struct omap_mbox *mbox, | 
| Hiroshi DOYU | 340a614 | 2006-12-07 15:43:59 -0800 | [diff] [blame] | 151 | omap_mbox_type_t irq) | 
|  | 152 | { | 
| matt mooney | b45b501 | 2010-09-27 19:04:32 -0700 | [diff] [blame] | 153 | struct omap_mbox2_priv *p = mbox->priv; | 
| Hiroshi DOYU | 340a614 | 2006-12-07 15:43:59 -0800 | [diff] [blame] | 154 | u32 bit = (irq == IRQ_TX) ? p->notfull_bit : p->newmsg_bit; | 
|  | 155 |  | 
|  | 156 | mbox_write_reg(bit, p->irqstatus); | 
| Hiroshi DOYU | 8828880 | 2009-09-24 16:23:10 -0700 | [diff] [blame] | 157 |  | 
|  | 158 | /* Flush posted write for irq status to avoid spurious interrupts */ | 
|  | 159 | mbox_read_reg(p->irqstatus); | 
| Hiroshi DOYU | 340a614 | 2006-12-07 15:43:59 -0800 | [diff] [blame] | 160 | } | 
|  | 161 |  | 
| Hiroshi DOYU | bfbdcf8 | 2007-07-30 14:04:04 +0300 | [diff] [blame] | 162 | static int omap2_mbox_is_irq(struct omap_mbox *mbox, | 
| Hiroshi DOYU | 340a614 | 2006-12-07 15:43:59 -0800 | [diff] [blame] | 163 | omap_mbox_type_t irq) | 
|  | 164 | { | 
| matt mooney | b45b501 | 2010-09-27 19:04:32 -0700 | [diff] [blame] | 165 | struct omap_mbox2_priv *p = mbox->priv; | 
| Hiroshi DOYU | 340a614 | 2006-12-07 15:43:59 -0800 | [diff] [blame] | 166 | u32 bit = (irq == IRQ_TX) ? p->notfull_bit : p->newmsg_bit; | 
|  | 167 | u32 enable = mbox_read_reg(p->irqenable); | 
|  | 168 | u32 status = mbox_read_reg(p->irqstatus); | 
|  | 169 |  | 
| C A Subramaniam | 5f00ec6 | 2009-11-22 10:11:22 -0800 | [diff] [blame] | 170 | return (int)(enable & status & bit); | 
| Hiroshi DOYU | 340a614 | 2006-12-07 15:43:59 -0800 | [diff] [blame] | 171 | } | 
|  | 172 |  | 
| Hiroshi DOYU | c75ee75 | 2009-03-23 18:07:26 -0700 | [diff] [blame] | 173 | static void omap2_mbox_save_ctx(struct omap_mbox *mbox) | 
|  | 174 | { | 
|  | 175 | int i; | 
|  | 176 | struct omap_mbox2_priv *p = mbox->priv; | 
| C A Subramaniam | 5f00ec6 | 2009-11-22 10:11:22 -0800 | [diff] [blame] | 177 | int nr_regs; | 
|  | 178 | if (cpu_is_omap44xx()) | 
|  | 179 | nr_regs = OMAP4_MBOX_NR_REGS; | 
|  | 180 | else | 
|  | 181 | nr_regs = MBOX_NR_REGS; | 
|  | 182 | for (i = 0; i < nr_regs; i++) { | 
| Hiroshi DOYU | c75ee75 | 2009-03-23 18:07:26 -0700 | [diff] [blame] | 183 | p->ctx[i] = mbox_read_reg(i * sizeof(u32)); | 
|  | 184 |  | 
|  | 185 | dev_dbg(mbox->dev, "%s: [%02x] %08x\n", __func__, | 
|  | 186 | i, p->ctx[i]); | 
|  | 187 | } | 
|  | 188 | } | 
|  | 189 |  | 
|  | 190 | static void omap2_mbox_restore_ctx(struct omap_mbox *mbox) | 
|  | 191 | { | 
|  | 192 | int i; | 
|  | 193 | struct omap_mbox2_priv *p = mbox->priv; | 
| C A Subramaniam | 5f00ec6 | 2009-11-22 10:11:22 -0800 | [diff] [blame] | 194 | int nr_regs; | 
|  | 195 | if (cpu_is_omap44xx()) | 
|  | 196 | nr_regs = OMAP4_MBOX_NR_REGS; | 
|  | 197 | else | 
|  | 198 | nr_regs = MBOX_NR_REGS; | 
|  | 199 | for (i = 0; i < nr_regs; i++) { | 
| Hiroshi DOYU | c75ee75 | 2009-03-23 18:07:26 -0700 | [diff] [blame] | 200 | mbox_write_reg(p->ctx[i], i * sizeof(u32)); | 
|  | 201 |  | 
|  | 202 | dev_dbg(mbox->dev, "%s: [%02x] %08x\n", __func__, | 
|  | 203 | i, p->ctx[i]); | 
|  | 204 | } | 
|  | 205 | } | 
|  | 206 |  | 
| Hiroshi DOYU | 340a614 | 2006-12-07 15:43:59 -0800 | [diff] [blame] | 207 | static struct omap_mbox_ops omap2_mbox_ops = { | 
|  | 208 | .type		= OMAP_MBOX_TYPE2, | 
|  | 209 | .startup	= omap2_mbox_startup, | 
|  | 210 | .shutdown	= omap2_mbox_shutdown, | 
|  | 211 | .fifo_read	= omap2_mbox_fifo_read, | 
|  | 212 | .fifo_write	= omap2_mbox_fifo_write, | 
|  | 213 | .fifo_empty	= omap2_mbox_fifo_empty, | 
|  | 214 | .fifo_full	= omap2_mbox_fifo_full, | 
|  | 215 | .enable_irq	= omap2_mbox_enable_irq, | 
|  | 216 | .disable_irq	= omap2_mbox_disable_irq, | 
|  | 217 | .ack_irq	= omap2_mbox_ack_irq, | 
|  | 218 | .is_irq		= omap2_mbox_is_irq, | 
| Hiroshi DOYU | c75ee75 | 2009-03-23 18:07:26 -0700 | [diff] [blame] | 219 | .save_ctx	= omap2_mbox_save_ctx, | 
|  | 220 | .restore_ctx	= omap2_mbox_restore_ctx, | 
| Hiroshi DOYU | 340a614 | 2006-12-07 15:43:59 -0800 | [diff] [blame] | 221 | }; | 
|  | 222 |  | 
|  | 223 | /* | 
|  | 224 | * MAILBOX 0: ARM -> DSP, | 
|  | 225 | * MAILBOX 1: ARM <- DSP. | 
|  | 226 | * MAILBOX 2: ARM -> IVA, | 
|  | 227 | * MAILBOX 3: ARM <- IVA. | 
|  | 228 | */ | 
|  | 229 |  | 
|  | 230 | /* FIXME: the following structs should be filled automatically by the user id */ | 
| Felipe Contreras | 07d65d8 | 2010-06-11 15:51:38 +0000 | [diff] [blame] | 231 |  | 
| Omar Ramirez Luna | ff0fba0 | 2010-10-22 20:10:58 -0500 | [diff] [blame] | 232 | #if defined(CONFIG_ARCH_OMAP3) || defined(CONFIG_ARCH_OMAP2) | 
| Hiroshi DOYU | 340a614 | 2006-12-07 15:43:59 -0800 | [diff] [blame] | 233 | /* DSP */ | 
|  | 234 | static struct omap_mbox2_priv omap2_mbox_dsp_priv = { | 
|  | 235 | .tx_fifo = { | 
| Hiroshi DOYU | 733ecc5 | 2009-03-23 18:07:23 -0700 | [diff] [blame] | 236 | .msg		= MAILBOX_MESSAGE(0), | 
|  | 237 | .fifo_stat	= MAILBOX_FIFOSTATUS(0), | 
| Hiroshi DOYU | 340a614 | 2006-12-07 15:43:59 -0800 | [diff] [blame] | 238 | }, | 
|  | 239 | .rx_fifo = { | 
| Hiroshi DOYU | 733ecc5 | 2009-03-23 18:07:23 -0700 | [diff] [blame] | 240 | .msg		= MAILBOX_MESSAGE(1), | 
|  | 241 | .msg_stat	= MAILBOX_MSGSTATUS(1), | 
| Hiroshi DOYU | 340a614 | 2006-12-07 15:43:59 -0800 | [diff] [blame] | 242 | }, | 
| Hiroshi DOYU | 733ecc5 | 2009-03-23 18:07:23 -0700 | [diff] [blame] | 243 | .irqenable	= MAILBOX_IRQENABLE(0), | 
|  | 244 | .irqstatus	= MAILBOX_IRQSTATUS(0), | 
| Hiroshi DOYU | 340a614 | 2006-12-07 15:43:59 -0800 | [diff] [blame] | 245 | .notfull_bit	= MAILBOX_IRQ_NOTFULL(0), | 
|  | 246 | .newmsg_bit	= MAILBOX_IRQ_NEWMSG(1), | 
| C A Subramaniam | 5f00ec6 | 2009-11-22 10:11:22 -0800 | [diff] [blame] | 247 | .irqdisable	= MAILBOX_IRQENABLE(0), | 
| Hiroshi DOYU | 340a614 | 2006-12-07 15:43:59 -0800 | [diff] [blame] | 248 | }; | 
|  | 249 |  | 
| Felipe Contreras | 07d65d8 | 2010-06-11 15:51:38 +0000 | [diff] [blame] | 250 | struct omap_mbox mbox_dsp_info = { | 
|  | 251 | .name	= "dsp", | 
|  | 252 | .ops	= &omap2_mbox_ops, | 
|  | 253 | .priv	= &omap2_mbox_dsp_priv, | 
|  | 254 | }; | 
| Felipe Contreras | 14476bd | 2010-06-11 15:51:47 +0000 | [diff] [blame] | 255 | #endif | 
| Felipe Contreras | 07d65d8 | 2010-06-11 15:51:38 +0000 | [diff] [blame] | 256 |  | 
| Omar Ramirez Luna | ff0fba0 | 2010-10-22 20:10:58 -0500 | [diff] [blame] | 257 | #if defined(CONFIG_ARCH_OMAP3) | 
| Felipe Contreras | 898ee75 | 2010-06-11 15:51:45 +0000 | [diff] [blame] | 258 | struct omap_mbox *omap3_mboxes[] = { &mbox_dsp_info, NULL }; | 
| Felipe Contreras | 14476bd | 2010-06-11 15:51:47 +0000 | [diff] [blame] | 259 | #endif | 
| Felipe Contreras | 898ee75 | 2010-06-11 15:51:45 +0000 | [diff] [blame] | 260 |  | 
| Tony Lindgren | 59b479e | 2011-01-27 16:39:40 -0800 | [diff] [blame] | 261 | #if defined(CONFIG_SOC_OMAP2420) | 
| Felipe Contreras | 07d65d8 | 2010-06-11 15:51:38 +0000 | [diff] [blame] | 262 | /* IVA */ | 
|  | 263 | static struct omap_mbox2_priv omap2_mbox_iva_priv = { | 
|  | 264 | .tx_fifo = { | 
|  | 265 | .msg		= MAILBOX_MESSAGE(2), | 
|  | 266 | .fifo_stat	= MAILBOX_FIFOSTATUS(2), | 
|  | 267 | }, | 
|  | 268 | .rx_fifo = { | 
|  | 269 | .msg		= MAILBOX_MESSAGE(3), | 
|  | 270 | .msg_stat	= MAILBOX_MSGSTATUS(3), | 
|  | 271 | }, | 
|  | 272 | .irqenable	= MAILBOX_IRQENABLE(3), | 
|  | 273 | .irqstatus	= MAILBOX_IRQSTATUS(3), | 
|  | 274 | .notfull_bit	= MAILBOX_IRQ_NOTFULL(2), | 
|  | 275 | .newmsg_bit	= MAILBOX_IRQ_NEWMSG(3), | 
|  | 276 | .irqdisable	= MAILBOX_IRQENABLE(3), | 
|  | 277 | }; | 
|  | 278 |  | 
|  | 279 | static struct omap_mbox mbox_iva_info = { | 
|  | 280 | .name	= "iva", | 
|  | 281 | .ops	= &omap2_mbox_ops, | 
|  | 282 | .priv	= &omap2_mbox_iva_priv, | 
|  | 283 | }; | 
| Felipe Contreras | 898ee75 | 2010-06-11 15:51:45 +0000 | [diff] [blame] | 284 |  | 
| Kevin Hilman | eca8325 | 2011-02-11 19:56:42 +0000 | [diff] [blame] | 285 | struct omap_mbox *omap2_mboxes[] = { &mbox_dsp_info, &mbox_iva_info, NULL }; | 
| Felipe Contreras | 07d65d8 | 2010-06-11 15:51:38 +0000 | [diff] [blame] | 286 | #endif | 
|  | 287 |  | 
| Felipe Contreras | 14476bd | 2010-06-11 15:51:47 +0000 | [diff] [blame] | 288 | #if defined(CONFIG_ARCH_OMAP4) | 
| Felipe Contreras | 07d65d8 | 2010-06-11 15:51:38 +0000 | [diff] [blame] | 289 | /* OMAP4 */ | 
| C A Subramaniam | 5f00ec6 | 2009-11-22 10:11:22 -0800 | [diff] [blame] | 290 | static struct omap_mbox2_priv omap2_mbox_1_priv = { | 
|  | 291 | .tx_fifo = { | 
|  | 292 | .msg		= MAILBOX_MESSAGE(0), | 
|  | 293 | .fifo_stat	= MAILBOX_FIFOSTATUS(0), | 
|  | 294 | }, | 
|  | 295 | .rx_fifo = { | 
|  | 296 | .msg		= MAILBOX_MESSAGE(1), | 
|  | 297 | .msg_stat	= MAILBOX_MSGSTATUS(1), | 
|  | 298 | }, | 
|  | 299 | .irqenable	= OMAP4_MAILBOX_IRQENABLE(0), | 
|  | 300 | .irqstatus	= OMAP4_MAILBOX_IRQSTATUS(0), | 
|  | 301 | .notfull_bit	= MAILBOX_IRQ_NOTFULL(0), | 
|  | 302 | .newmsg_bit	= MAILBOX_IRQ_NEWMSG(1), | 
|  | 303 | .irqdisable	= OMAP4_MAILBOX_IRQENABLE_CLR(0), | 
|  | 304 | }; | 
|  | 305 |  | 
|  | 306 | struct omap_mbox mbox_1_info = { | 
|  | 307 | .name	= "mailbox-1", | 
|  | 308 | .ops	= &omap2_mbox_ops, | 
|  | 309 | .priv	= &omap2_mbox_1_priv, | 
|  | 310 | }; | 
| C A Subramaniam | 5f00ec6 | 2009-11-22 10:11:22 -0800 | [diff] [blame] | 311 |  | 
| C A Subramaniam | 5f00ec6 | 2009-11-22 10:11:22 -0800 | [diff] [blame] | 312 | static struct omap_mbox2_priv omap2_mbox_2_priv = { | 
|  | 313 | .tx_fifo = { | 
|  | 314 | .msg		= MAILBOX_MESSAGE(3), | 
|  | 315 | .fifo_stat	= MAILBOX_FIFOSTATUS(3), | 
|  | 316 | }, | 
|  | 317 | .rx_fifo = { | 
|  | 318 | .msg		= MAILBOX_MESSAGE(2), | 
|  | 319 | .msg_stat	= MAILBOX_MSGSTATUS(2), | 
|  | 320 | }, | 
|  | 321 | .irqenable	= OMAP4_MAILBOX_IRQENABLE(0), | 
|  | 322 | .irqstatus	= OMAP4_MAILBOX_IRQSTATUS(0), | 
|  | 323 | .notfull_bit	= MAILBOX_IRQ_NOTFULL(3), | 
|  | 324 | .newmsg_bit	= MAILBOX_IRQ_NEWMSG(2), | 
|  | 325 | .irqdisable     = OMAP4_MAILBOX_IRQENABLE_CLR(0), | 
|  | 326 | }; | 
|  | 327 |  | 
|  | 328 | struct omap_mbox mbox_2_info = { | 
|  | 329 | .name	= "mailbox-2", | 
|  | 330 | .ops	= &omap2_mbox_ops, | 
|  | 331 | .priv	= &omap2_mbox_2_priv, | 
|  | 332 | }; | 
| C A Subramaniam | 5f00ec6 | 2009-11-22 10:11:22 -0800 | [diff] [blame] | 333 |  | 
| Felipe Contreras | 898ee75 | 2010-06-11 15:51:45 +0000 | [diff] [blame] | 334 | struct omap_mbox *omap4_mboxes[] = { &mbox_1_info, &mbox_2_info, NULL }; | 
| Felipe Contreras | 14476bd | 2010-06-11 15:51:47 +0000 | [diff] [blame] | 335 | #endif | 
| Felipe Contreras | 898ee75 | 2010-06-11 15:51:45 +0000 | [diff] [blame] | 336 |  | 
| Hiroshi DOYU | da8cfe0 | 2009-03-23 18:07:25 -0700 | [diff] [blame] | 337 | static int __devinit omap2_mbox_probe(struct platform_device *pdev) | 
| Hiroshi DOYU | 340a614 | 2006-12-07 15:43:59 -0800 | [diff] [blame] | 338 | { | 
| Felipe Contreras | 898ee75 | 2010-06-11 15:51:45 +0000 | [diff] [blame] | 339 | struct resource *mem; | 
| Hiroshi DOYU | 6c20a68 | 2009-03-23 18:07:23 -0700 | [diff] [blame] | 340 | int ret; | 
| Felipe Contreras | 9c80c8c | 2010-06-11 15:51:46 +0000 | [diff] [blame] | 341 | struct omap_mbox **list; | 
| Hiroshi DOYU | 340a614 | 2006-12-07 15:43:59 -0800 | [diff] [blame] | 342 |  | 
| Felipe Contreras | 14476bd | 2010-06-11 15:51:47 +0000 | [diff] [blame] | 343 | if (false) | 
|  | 344 | ; | 
| Omar Ramirez Luna | ff0fba0 | 2010-10-22 20:10:58 -0500 | [diff] [blame] | 345 | #if defined(CONFIG_ARCH_OMAP3) | 
|  | 346 | else if (cpu_is_omap34xx()) { | 
| Felipe Contreras | 898ee75 | 2010-06-11 15:51:45 +0000 | [diff] [blame] | 347 | list = omap3_mboxes; | 
|  | 348 |  | 
| Felipe Contreras | 69dbf85 | 2011-02-24 12:51:33 -0800 | [diff] [blame] | 349 | list[0]->irq = platform_get_irq(pdev, 0); | 
| Felipe Contreras | 898ee75 | 2010-06-11 15:51:45 +0000 | [diff] [blame] | 350 | } | 
| Felipe Contreras | 14476bd | 2010-06-11 15:51:47 +0000 | [diff] [blame] | 351 | #endif | 
| Omar Ramirez Luna | ff0fba0 | 2010-10-22 20:10:58 -0500 | [diff] [blame] | 352 | #if defined(CONFIG_ARCH_OMAP2) | 
|  | 353 | else if (cpu_is_omap2430()) { | 
|  | 354 | list = omap2_mboxes; | 
|  | 355 |  | 
| Felipe Contreras | 69dbf85 | 2011-02-24 12:51:33 -0800 | [diff] [blame] | 356 | list[0]->irq = platform_get_irq(pdev, 0); | 
| Omar Ramirez Luna | ff0fba0 | 2010-10-22 20:10:58 -0500 | [diff] [blame] | 357 | } else if (cpu_is_omap2420()) { | 
| Felipe Contreras | 898ee75 | 2010-06-11 15:51:45 +0000 | [diff] [blame] | 358 | list = omap2_mboxes; | 
|  | 359 |  | 
|  | 360 | list[0]->irq = platform_get_irq_byname(pdev, "dsp"); | 
|  | 361 | list[1]->irq = platform_get_irq_byname(pdev, "iva"); | 
|  | 362 | } | 
|  | 363 | #endif | 
| Felipe Contreras | 14476bd | 2010-06-11 15:51:47 +0000 | [diff] [blame] | 364 | #if defined(CONFIG_ARCH_OMAP4) | 
| Felipe Contreras | 898ee75 | 2010-06-11 15:51:45 +0000 | [diff] [blame] | 365 | else if (cpu_is_omap44xx()) { | 
|  | 366 | list = omap4_mboxes; | 
|  | 367 |  | 
| Felipe Contreras | 69dbf85 | 2011-02-24 12:51:33 -0800 | [diff] [blame] | 368 | list[0]->irq = list[1]->irq = platform_get_irq(pdev, 0); | 
| Felipe Contreras | 898ee75 | 2010-06-11 15:51:45 +0000 | [diff] [blame] | 369 | } | 
| Felipe Contreras | 14476bd | 2010-06-11 15:51:47 +0000 | [diff] [blame] | 370 | #endif | 
| Felipe Contreras | 898ee75 | 2010-06-11 15:51:45 +0000 | [diff] [blame] | 371 | else { | 
|  | 372 | pr_err("%s: platform not supported\n", __func__); | 
| Hiroshi DOYU | 340a614 | 2006-12-07 15:43:59 -0800 | [diff] [blame] | 373 | return -ENODEV; | 
|  | 374 | } | 
| Felipe Contreras | 898ee75 | 2010-06-11 15:51:45 +0000 | [diff] [blame] | 375 |  | 
|  | 376 | mem = platform_get_resource(pdev, IORESOURCE_MEM, 0); | 
|  | 377 | mbox_base = ioremap(mem->start, resource_size(mem)); | 
| Hiroshi DOYU | 6c20a68 | 2009-03-23 18:07:23 -0700 | [diff] [blame] | 378 | if (!mbox_base) | 
|  | 379 | return -ENOMEM; | 
| Hiroshi DOYU | 340a614 | 2006-12-07 15:43:59 -0800 | [diff] [blame] | 380 |  | 
| Felipe Contreras | 9c80c8c | 2010-06-11 15:51:46 +0000 | [diff] [blame] | 381 | ret = omap_mbox_register(&pdev->dev, list); | 
|  | 382 | if (ret) { | 
|  | 383 | iounmap(mbox_base); | 
|  | 384 | return ret; | 
| Hiroshi DOYU | 340a614 | 2006-12-07 15:43:59 -0800 | [diff] [blame] | 385 | } | 
| Hiroshi DOYU | 340a614 | 2006-12-07 15:43:59 -0800 | [diff] [blame] | 386 |  | 
| Omar Ramirez Luna | 5d78373 | 2010-12-01 14:15:08 -0600 | [diff] [blame] | 387 | return 0; | 
| Hiroshi DOYU | 340a614 | 2006-12-07 15:43:59 -0800 | [diff] [blame] | 388 | } | 
|  | 389 |  | 
| Hiroshi DOYU | da8cfe0 | 2009-03-23 18:07:25 -0700 | [diff] [blame] | 390 | static int __devexit omap2_mbox_remove(struct platform_device *pdev) | 
| Hiroshi DOYU | 340a614 | 2006-12-07 15:43:59 -0800 | [diff] [blame] | 391 | { | 
| Felipe Contreras | 9c80c8c | 2010-06-11 15:51:46 +0000 | [diff] [blame] | 392 | omap_mbox_unregister(); | 
| Hiroshi DOYU | 6c20a68 | 2009-03-23 18:07:23 -0700 | [diff] [blame] | 393 | iounmap(mbox_base); | 
| Hiroshi DOYU | 340a614 | 2006-12-07 15:43:59 -0800 | [diff] [blame] | 394 | return 0; | 
|  | 395 | } | 
|  | 396 |  | 
|  | 397 | static struct platform_driver omap2_mbox_driver = { | 
|  | 398 | .probe = omap2_mbox_probe, | 
| Hiroshi DOYU | da8cfe0 | 2009-03-23 18:07:25 -0700 | [diff] [blame] | 399 | .remove = __devexit_p(omap2_mbox_remove), | 
| Hiroshi DOYU | 340a614 | 2006-12-07 15:43:59 -0800 | [diff] [blame] | 400 | .driver = { | 
| Felipe Contreras | d742709 | 2010-06-11 15:51:48 +0000 | [diff] [blame] | 401 | .name = "omap-mailbox", | 
| Hiroshi DOYU | 340a614 | 2006-12-07 15:43:59 -0800 | [diff] [blame] | 402 | }, | 
|  | 403 | }; | 
|  | 404 |  | 
|  | 405 | static int __init omap2_mbox_init(void) | 
|  | 406 | { | 
|  | 407 | return platform_driver_register(&omap2_mbox_driver); | 
|  | 408 | } | 
|  | 409 |  | 
|  | 410 | static void __exit omap2_mbox_exit(void) | 
|  | 411 | { | 
|  | 412 | platform_driver_unregister(&omap2_mbox_driver); | 
|  | 413 | } | 
|  | 414 |  | 
|  | 415 | module_init(omap2_mbox_init); | 
|  | 416 | module_exit(omap2_mbox_exit); | 
|  | 417 |  | 
| Hiroshi DOYU | 733ecc5 | 2009-03-23 18:07:23 -0700 | [diff] [blame] | 418 | MODULE_LICENSE("GPL v2"); | 
| C A Subramaniam | 5f00ec6 | 2009-11-22 10:11:22 -0800 | [diff] [blame] | 419 | MODULE_DESCRIPTION("omap mailbox: omap2/3/4 architecture specific functions"); | 
| Ohad Ben-Cohen | f375325 | 2010-05-05 15:33:07 +0000 | [diff] [blame] | 420 | MODULE_AUTHOR("Hiroshi DOYU <Hiroshi.DOYU@nokia.com>"); | 
|  | 421 | MODULE_AUTHOR("Paul Mundt"); | 
| Felipe Contreras | d742709 | 2010-06-11 15:51:48 +0000 | [diff] [blame] | 422 | MODULE_ALIAS("platform:omap2-mailbox"); |