blob: a1bf62dbd27b37d0db0dbdaeeb851f2d0050deab [file] [log] [blame]
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +09001/*
2 * Copyright (C) 2010 OKI SEMICONDUCTOR CO., LTD.
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License as published by
6 * the Free Software Foundation; version 2 of the License.
7 *
8 * This program is distributed in the hope that it will be useful,
9 * but WITHOUT ANY WARRANTY; without even the implied warranty of
10 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
11 * GNU General Public License for more details.
12 *
13 * You should have received a copy of the GNU General Public License
14 * along with this program; if not, write to the Free Software
15 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307, USA.
16 */
17
18#include <linux/module.h>
19#include <linux/kernel.h>
20#include <linux/delay.h>
21#include <linux/init.h>
22#include <linux/errno.h>
23#include <linux/i2c.h>
24#include <linux/fs.h>
25#include <linux/io.h>
26#include <linux/types.h>
27#include <linux/interrupt.h>
28#include <linux/jiffies.h>
29#include <linux/pci.h>
30#include <linux/mutex.h>
31#include <linux/ktime.h>
Wolfram Sang6dbc2f32011-02-23 11:11:35 +010032#include <linux/slab.h>
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +090033
34#define PCH_EVENT_SET 0 /* I2C Interrupt Event Set Status */
35#define PCH_EVENT_NONE 1 /* I2C Interrupt Event Clear Status */
36#define PCH_MAX_CLK 100000 /* Maximum Clock speed in MHz */
37#define PCH_BUFFER_MODE_ENABLE 0x0002 /* flag for Buffer mode enable */
38#define PCH_EEPROM_SW_RST_MODE_ENABLE 0x0008 /* EEPROM SW RST enable flag */
39
40#define PCH_I2CSADR 0x00 /* I2C slave address register */
41#define PCH_I2CCTL 0x04 /* I2C control register */
42#define PCH_I2CSR 0x08 /* I2C status register */
43#define PCH_I2CDR 0x0C /* I2C data register */
44#define PCH_I2CMON 0x10 /* I2C bus monitor register */
45#define PCH_I2CBC 0x14 /* I2C bus transfer rate setup counter */
46#define PCH_I2CMOD 0x18 /* I2C mode register */
47#define PCH_I2CBUFSLV 0x1C /* I2C buffer mode slave address register */
48#define PCH_I2CBUFSUB 0x20 /* I2C buffer mode subaddress register */
49#define PCH_I2CBUFFOR 0x24 /* I2C buffer mode format register */
50#define PCH_I2CBUFCTL 0x28 /* I2C buffer mode control register */
51#define PCH_I2CBUFMSK 0x2C /* I2C buffer mode interrupt mask register */
52#define PCH_I2CBUFSTA 0x30 /* I2C buffer mode status register */
53#define PCH_I2CBUFLEV 0x34 /* I2C buffer mode level register */
54#define PCH_I2CESRFOR 0x38 /* EEPROM software reset mode format register */
55#define PCH_I2CESRCTL 0x3C /* EEPROM software reset mode ctrl register */
56#define PCH_I2CESRMSK 0x40 /* EEPROM software reset mode */
57#define PCH_I2CESRSTA 0x44 /* EEPROM software reset mode status register */
58#define PCH_I2CTMR 0x48 /* I2C timer register */
59#define PCH_I2CSRST 0xFC /* I2C reset register */
60#define PCH_I2CNF 0xF8 /* I2C noise filter register */
61
62#define BUS_IDLE_TIMEOUT 20
63#define PCH_I2CCTL_I2CMEN 0x0080
64#define TEN_BIT_ADDR_DEFAULT 0xF000
65#define TEN_BIT_ADDR_MASK 0xF0
66#define PCH_START 0x0020
Tomoya MORINAGAc249ac22011-10-12 13:13:02 +090067#define PCH_RESTART 0x0004
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +090068#define PCH_ESR_START 0x0001
69#define PCH_BUFF_START 0x1
70#define PCH_REPSTART 0x0004
71#define PCH_ACK 0x0008
72#define PCH_GETACK 0x0001
73#define CLR_REG 0x0
74#define I2C_RD 0x1
75#define I2CMCF_BIT 0x0080
76#define I2CMIF_BIT 0x0002
77#define I2CMAL_BIT 0x0010
78#define I2CBMFI_BIT 0x0001
79#define I2CBMAL_BIT 0x0002
80#define I2CBMNA_BIT 0x0004
81#define I2CBMTO_BIT 0x0008
82#define I2CBMIS_BIT 0x0010
83#define I2CESRFI_BIT 0X0001
84#define I2CESRTO_BIT 0x0002
85#define I2CESRFIIE_BIT 0x1
86#define I2CESRTOIE_BIT 0x2
87#define I2CBMDZ_BIT 0x0040
88#define I2CBMAG_BIT 0x0020
89#define I2CMBB_BIT 0x0020
90#define BUFFER_MODE_MASK (I2CBMFI_BIT | I2CBMAL_BIT | I2CBMNA_BIT | \
91 I2CBMTO_BIT | I2CBMIS_BIT)
92#define I2C_ADDR_MSK 0xFF
93#define I2C_MSB_2B_MSK 0x300
94#define FAST_MODE_CLK 400
95#define FAST_MODE_EN 0x0001
96#define SUB_ADDR_LEN_MAX 4
97#define BUF_LEN_MAX 32
98#define PCH_BUFFER_MODE 0x1
99#define EEPROM_SW_RST_MODE 0x0002
100#define NORMAL_INTR_ENBL 0x0300
101#define EEPROM_RST_INTR_ENBL (I2CESRFIIE_BIT | I2CESRTOIE_BIT)
102#define EEPROM_RST_INTR_DISBL 0x0
103#define BUFFER_MODE_INTR_ENBL 0x001F
104#define BUFFER_MODE_INTR_DISBL 0x0
105#define NORMAL_MODE 0x0
106#define BUFFER_MODE 0x1
107#define EEPROM_SR_MODE 0x2
108#define I2C_TX_MODE 0x0010
109#define PCH_BUF_TX 0xFFF7
110#define PCH_BUF_RD 0x0008
111#define I2C_ERROR_MASK (I2CESRTO_EVENT | I2CBMIS_EVENT | I2CBMTO_EVENT | \
112 I2CBMNA_EVENT | I2CBMAL_EVENT | I2CMAL_EVENT)
113#define I2CMAL_EVENT 0x0001
114#define I2CMCF_EVENT 0x0002
115#define I2CBMFI_EVENT 0x0004
116#define I2CBMAL_EVENT 0x0008
117#define I2CBMNA_EVENT 0x0010
118#define I2CBMTO_EVENT 0x0020
119#define I2CBMIS_EVENT 0x0040
120#define I2CESRFI_EVENT 0x0080
121#define I2CESRTO_EVENT 0x0100
122#define PCI_DEVICE_ID_PCH_I2C 0x8817
123
124#define pch_dbg(adap, fmt, arg...) \
125 dev_dbg(adap->pch_adapter.dev.parent, "%s :" fmt, __func__, ##arg)
126
127#define pch_err(adap, fmt, arg...) \
128 dev_err(adap->pch_adapter.dev.parent, "%s :" fmt, __func__, ##arg)
129
130#define pch_pci_err(pdev, fmt, arg...) \
131 dev_err(&pdev->dev, "%s :" fmt, __func__, ##arg)
132
133#define pch_pci_dbg(pdev, fmt, arg...) \
134 dev_dbg(&pdev->dev, "%s :" fmt, __func__, ##arg)
135
Tomoya MORINAGA173442f2011-03-01 14:16:23 +0900136/*
137Set the number of I2C instance max
138Intel EG20T PCH : 1ch
139OKI SEMICONDUCTOR ML7213 IOH : 2ch
140*/
141#define PCH_I2C_MAX_DEV 2
142
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900143/**
144 * struct i2c_algo_pch_data - for I2C driver functionalities
145 * @pch_adapter: stores the reference to i2c_adapter structure
146 * @p_adapter_info: stores the reference to adapter_info structure
147 * @pch_base_address: specifies the remapped base address
148 * @pch_buff_mode_en: specifies if buffer mode is enabled
149 * @pch_event_flag: specifies occurrence of interrupt events
150 * @pch_i2c_xfer_in_progress: specifies whether the transfer is completed
151 */
152struct i2c_algo_pch_data {
153 struct i2c_adapter pch_adapter;
154 struct adapter_info *p_adapter_info;
155 void __iomem *pch_base_address;
156 int pch_buff_mode_en;
157 u32 pch_event_flag;
158 bool pch_i2c_xfer_in_progress;
159};
160
161/**
162 * struct adapter_info - This structure holds the adapter information for the
163 PCH i2c controller
164 * @pch_data: stores a list of i2c_algo_pch_data
165 * @pch_i2c_suspended: specifies whether the system is suspended or not
166 * perhaps with more lines and words.
Tomoya MORINAGA173442f2011-03-01 14:16:23 +0900167 * @ch_num: specifies the number of i2c instance
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900168 *
169 * pch_data has as many elements as maximum I2C channels
170 */
171struct adapter_info {
Tomoya MORINAGA173442f2011-03-01 14:16:23 +0900172 struct i2c_algo_pch_data pch_data[PCH_I2C_MAX_DEV];
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900173 bool pch_i2c_suspended;
Tomoya MORINAGA173442f2011-03-01 14:16:23 +0900174 int ch_num;
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900175};
176
177
178static int pch_i2c_speed = 100; /* I2C bus speed in Kbps */
179static int pch_clk = 50000; /* specifies I2C clock speed in KHz */
180static wait_queue_head_t pch_event;
181static DEFINE_MUTEX(pch_mutex);
182
Tomoya MORINAGA173442f2011-03-01 14:16:23 +0900183/* Definition for ML7213 by OKI SEMICONDUCTOR */
184#define PCI_VENDOR_ID_ROHM 0x10DB
185#define PCI_DEVICE_ID_ML7213_I2C 0x802D
Tomoya MORINAGAefbe0f22011-05-09 16:32:31 +0900186#define PCI_DEVICE_ID_ML7223_I2C 0x8010
Tomoya MORINAGA173442f2011-03-01 14:16:23 +0900187
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900188static struct pci_device_id __devinitdata pch_pcidev_id[] = {
Tomoya MORINAGA173442f2011-03-01 14:16:23 +0900189 { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_PCH_I2C), 1, },
190 { PCI_VDEVICE(ROHM, PCI_DEVICE_ID_ML7213_I2C), 2, },
Tomoya MORINAGAefbe0f22011-05-09 16:32:31 +0900191 { PCI_VDEVICE(ROHM, PCI_DEVICE_ID_ML7223_I2C), 1, },
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900192 {0,}
193};
194
195static irqreturn_t pch_i2c_handler(int irq, void *pData);
196
197static inline void pch_setbit(void __iomem *addr, u32 offset, u32 bitmask)
198{
199 u32 val;
200 val = ioread32(addr + offset);
201 val |= bitmask;
202 iowrite32(val, addr + offset);
203}
204
205static inline void pch_clrbit(void __iomem *addr, u32 offset, u32 bitmask)
206{
207 u32 val;
208 val = ioread32(addr + offset);
209 val &= (~bitmask);
210 iowrite32(val, addr + offset);
211}
212
213/**
214 * pch_i2c_init() - hardware initialization of I2C module
215 * @adap: Pointer to struct i2c_algo_pch_data.
216 */
217static void pch_i2c_init(struct i2c_algo_pch_data *adap)
218{
219 void __iomem *p = adap->pch_base_address;
220 u32 pch_i2cbc;
221 u32 pch_i2ctmr;
222 u32 reg_value;
223
224 /* reset I2C controller */
225 iowrite32(0x01, p + PCH_I2CSRST);
226 msleep(20);
227 iowrite32(0x0, p + PCH_I2CSRST);
228
229 /* Initialize I2C registers */
230 iowrite32(0x21, p + PCH_I2CNF);
231
Tomoya MORINAGA173442f2011-03-01 14:16:23 +0900232 pch_setbit(adap->pch_base_address, PCH_I2CCTL, PCH_I2CCTL_I2CMEN);
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900233
234 if (pch_i2c_speed != 400)
235 pch_i2c_speed = 100;
236
237 reg_value = PCH_I2CCTL_I2CMEN;
238 if (pch_i2c_speed == FAST_MODE_CLK) {
239 reg_value |= FAST_MODE_EN;
240 pch_dbg(adap, "Fast mode enabled\n");
241 }
242
243 if (pch_clk > PCH_MAX_CLK)
244 pch_clk = 62500;
245
246 pch_i2cbc = (pch_clk + (pch_i2c_speed * 4)) / pch_i2c_speed * 8;
247 /* Set transfer speed in I2CBC */
248 iowrite32(pch_i2cbc, p + PCH_I2CBC);
249
250 pch_i2ctmr = (pch_clk) / 8;
251 iowrite32(pch_i2ctmr, p + PCH_I2CTMR);
252
253 reg_value |= NORMAL_INTR_ENBL; /* Enable interrupts in normal mode */
254 iowrite32(reg_value, p + PCH_I2CCTL);
255
256 pch_dbg(adap,
257 "I2CCTL=%x pch_i2cbc=%x pch_i2ctmr=%x Enable interrupts\n",
258 ioread32(p + PCH_I2CCTL), pch_i2cbc, pch_i2ctmr);
259
260 init_waitqueue_head(&pch_event);
261}
262
263static inline bool ktime_lt(const ktime_t cmp1, const ktime_t cmp2)
264{
265 return cmp1.tv64 < cmp2.tv64;
266}
267
268/**
269 * pch_i2c_wait_for_bus_idle() - check the status of bus.
270 * @adap: Pointer to struct i2c_algo_pch_data.
271 * @timeout: waiting time counter (us).
272 */
273static s32 pch_i2c_wait_for_bus_idle(struct i2c_algo_pch_data *adap,
Tomoya MORINAGA173442f2011-03-01 14:16:23 +0900274 s32 timeout)
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900275{
276 void __iomem *p = adap->pch_base_address;
Tomoya MORINAGA93e4ad72011-10-12 13:13:00 +0900277 ktime_t ns_val;
278
279 if ((ioread32(p + PCH_I2CSR) & I2CMBB_BIT) == 0)
280 return 0;
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900281
282 /* MAX timeout value is timeout*1000*1000nsec */
Tomoya MORINAGA93e4ad72011-10-12 13:13:00 +0900283 ns_val = ktime_add_ns(ktime_get(), timeout*1000*1000);
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900284 do {
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900285 msleep(20);
Tomoya MORINAGA93e4ad72011-10-12 13:13:00 +0900286 if ((ioread32(p + PCH_I2CSR) & I2CMBB_BIT) == 0)
287 return 0;
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900288 } while (ktime_lt(ktime_get(), ns_val));
289
290 pch_dbg(adap, "I2CSR = %x\n", ioread32(p + PCH_I2CSR));
Tomoya MORINAGA93e4ad72011-10-12 13:13:00 +0900291 pch_err(adap, "%s: Timeout Error.return%d\n", __func__, -ETIME);
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900292
Tomoya MORINAGA93e4ad72011-10-12 13:13:00 +0900293 return -ETIME;
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900294}
295
296/**
297 * pch_i2c_start() - Generate I2C start condition in normal mode.
298 * @adap: Pointer to struct i2c_algo_pch_data.
299 *
300 * Generate I2C start condition in normal mode by setting I2CCTL.I2CMSTA to 1.
301 */
302static void pch_i2c_start(struct i2c_algo_pch_data *adap)
303{
304 void __iomem *p = adap->pch_base_address;
305 pch_dbg(adap, "I2CCTL = %x\n", ioread32(p + PCH_I2CCTL));
306 pch_setbit(adap->pch_base_address, PCH_I2CCTL, PCH_START);
307}
308
309/**
310 * pch_i2c_wait_for_xfer_complete() - initiates a wait for the tx complete event
311 * @adap: Pointer to struct i2c_algo_pch_data.
312 */
313static s32 pch_i2c_wait_for_xfer_complete(struct i2c_algo_pch_data *adap)
314{
Tomoya MORINAGAc7b41f32011-10-12 13:13:01 +0900315 long ret;
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900316 ret = wait_event_timeout(pch_event,
317 (adap->pch_event_flag != 0), msecs_to_jiffies(50));
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900318
319 if (ret == 0) {
320 pch_err(adap, "timeout: %x\n", adap->pch_event_flag);
Tomoya MORINAGAcb59f522011-10-12 13:13:05 +0900321 adap->pch_event_flag = 0;
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900322 return -ETIMEDOUT;
323 }
324
325 if (adap->pch_event_flag & I2C_ERROR_MASK) {
326 pch_err(adap, "error bits set: %x\n", adap->pch_event_flag);
Tomoya MORINAGAcb59f522011-10-12 13:13:05 +0900327 adap->pch_event_flag = 0;
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900328 return -EIO;
329 }
330
331 adap->pch_event_flag = 0;
332
333 return 0;
334}
335
336/**
337 * pch_i2c_getack() - to confirm ACK/NACK
338 * @adap: Pointer to struct i2c_algo_pch_data.
339 */
340static s32 pch_i2c_getack(struct i2c_algo_pch_data *adap)
341{
342 u32 reg_val;
343 void __iomem *p = adap->pch_base_address;
344 reg_val = ioread32(p + PCH_I2CSR) & PCH_GETACK;
345
346 if (reg_val != 0) {
347 pch_err(adap, "return%d\n", -EPROTO);
348 return -EPROTO;
349 }
350
351 return 0;
352}
353
354/**
355 * pch_i2c_stop() - generate stop condition in normal mode.
356 * @adap: Pointer to struct i2c_algo_pch_data.
357 */
358static void pch_i2c_stop(struct i2c_algo_pch_data *adap)
359{
360 void __iomem *p = adap->pch_base_address;
361 pch_dbg(adap, "I2CCTL = %x\n", ioread32(p + PCH_I2CCTL));
362 /* clear the start bit */
363 pch_clrbit(adap->pch_base_address, PCH_I2CCTL, PCH_START);
364}
365
366/**
367 * pch_i2c_repstart() - generate repeated start condition in normal mode
368 * @adap: Pointer to struct i2c_algo_pch_data.
369 */
370static void pch_i2c_repstart(struct i2c_algo_pch_data *adap)
371{
372 void __iomem *p = adap->pch_base_address;
373 pch_dbg(adap, "I2CCTL = %x\n", ioread32(p + PCH_I2CCTL));
374 pch_setbit(adap->pch_base_address, PCH_I2CCTL, PCH_REPSTART);
375}
376
377/**
378 * pch_i2c_writebytes() - write data to I2C bus in normal mode
379 * @i2c_adap: Pointer to the struct i2c_adapter.
380 * @last: specifies whether last message or not.
381 * In the case of compound mode it will be 1 for last message,
382 * otherwise 0.
383 * @first: specifies whether first message or not.
384 * 1 for first message otherwise 0.
385 */
386static s32 pch_i2c_writebytes(struct i2c_adapter *i2c_adap,
387 struct i2c_msg *msgs, u32 last, u32 first)
388{
389 struct i2c_algo_pch_data *adap = i2c_adap->algo_data;
390 u8 *buf;
391 u32 length;
392 u32 addr;
393 u32 addr_2_msb;
394 u32 addr_8_lsb;
395 s32 wrcount;
Tomoya MORINAGA12bd3142011-10-12 13:13:03 +0900396 s32 rtn;
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900397 void __iomem *p = adap->pch_base_address;
398
399 length = msgs->len;
400 buf = msgs->buf;
401 addr = msgs->addr;
402
403 /* enable master tx */
404 pch_setbit(adap->pch_base_address, PCH_I2CCTL, I2C_TX_MODE);
405
406 pch_dbg(adap, "I2CCTL = %x msgs->len = %d\n", ioread32(p + PCH_I2CCTL),
407 length);
408
409 if (first) {
410 if (pch_i2c_wait_for_bus_idle(adap, BUS_IDLE_TIMEOUT) == -ETIME)
411 return -ETIME;
412 }
413
414 if (msgs->flags & I2C_M_TEN) {
Tomoya MORINAGAc249ac22011-10-12 13:13:02 +0900415 addr_2_msb = ((addr & I2C_MSB_2B_MSK) >> 7) & 0x06;
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900416 iowrite32(addr_2_msb | TEN_BIT_ADDR_MASK, p + PCH_I2CDR);
417 if (first)
418 pch_i2c_start(adap);
Tomoya MORINAGA12bd3142011-10-12 13:13:03 +0900419
420 rtn = pch_i2c_wait_for_xfer_complete(adap);
421 if (rtn == 0) {
422 if (pch_i2c_getack(adap)) {
423 pch_dbg(adap, "Receive NACK for slave address"
424 "setting\n");
425 return -EIO;
426 }
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900427 addr_8_lsb = (addr & I2C_ADDR_MSK);
428 iowrite32(addr_8_lsb, p + PCH_I2CDR);
Tomoya MORINAGA12bd3142011-10-12 13:13:03 +0900429 } else if (rtn == -EIO) { /* Arbitration Lost */
430 pch_err(adap, "Lost Arbitration\n");
431 pch_clrbit(adap->pch_base_address, PCH_I2CSR,
432 I2CMAL_BIT);
433 pch_clrbit(adap->pch_base_address, PCH_I2CSR,
434 I2CMIF_BIT);
435 pch_i2c_init(adap);
436 return -EAGAIN;
437 } else { /* wait-event timeout */
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900438 pch_i2c_stop(adap);
439 return -ETIME;
440 }
441 } else {
442 /* set 7 bit slave address and R/W bit as 0 */
443 iowrite32(addr << 1, p + PCH_I2CDR);
444 if (first)
445 pch_i2c_start(adap);
446 }
447
Tomoya MORINAGA12bd3142011-10-12 13:13:03 +0900448 rtn = pch_i2c_wait_for_xfer_complete(adap);
449 if (rtn == 0) {
450 if (pch_i2c_getack(adap)) {
451 pch_dbg(adap, "Receive NACK for slave address"
452 "setting\n");
453 return -EIO;
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900454 }
Tomoya MORINAGA12bd3142011-10-12 13:13:03 +0900455 } else if (rtn == -EIO) { /* Arbitration Lost */
456 pch_err(adap, "Lost Arbitration\n");
457 pch_clrbit(adap->pch_base_address, PCH_I2CSR, I2CMAL_BIT);
458 pch_clrbit(adap->pch_base_address, PCH_I2CSR, I2CMIF_BIT);
459 return -EAGAIN;
460 } else { /* wait-event timeout */
Tomoya MORINAGA3cf21a72011-10-12 13:13:04 +0900461 pch_i2c_stop(adap);
Tomoya MORINAGA12bd3142011-10-12 13:13:03 +0900462 return -ETIME;
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900463 }
464
Tomoya MORINAGA12bd3142011-10-12 13:13:03 +0900465 for (wrcount = 0; wrcount < length; ++wrcount) {
466 /* write buffer value to I2C data register */
467 iowrite32(buf[wrcount], p + PCH_I2CDR);
468 pch_dbg(adap, "writing %x to Data register\n", buf[wrcount]);
469
470 rtn = pch_i2c_wait_for_xfer_complete(adap);
471 if (rtn == 0) {
472 if (pch_i2c_getack(adap)) {
473 pch_dbg(adap, "Receive NACK for slave address"
474 "setting\n");
475 return -EIO;
476 }
477 pch_clrbit(adap->pch_base_address, PCH_I2CSR,
478 I2CMCF_BIT);
479 pch_clrbit(adap->pch_base_address, PCH_I2CSR,
480 I2CMIF_BIT);
481 } else { /* wait-event timeout */
Tomoya MORINAGA3cf21a72011-10-12 13:13:04 +0900482 pch_i2c_stop(adap);
Tomoya MORINAGA12bd3142011-10-12 13:13:03 +0900483 return -ETIME;
484 }
485 }
486
487 /* check if this is the last message */
488 if (last)
489 pch_i2c_stop(adap);
490 else
491 pch_i2c_repstart(adap);
492
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900493 pch_dbg(adap, "return=%d\n", wrcount);
494
495 return wrcount;
496}
497
498/**
499 * pch_i2c_sendack() - send ACK
500 * @adap: Pointer to struct i2c_algo_pch_data.
501 */
502static void pch_i2c_sendack(struct i2c_algo_pch_data *adap)
503{
504 void __iomem *p = adap->pch_base_address;
505 pch_dbg(adap, "I2CCTL = %x\n", ioread32(p + PCH_I2CCTL));
506 pch_clrbit(adap->pch_base_address, PCH_I2CCTL, PCH_ACK);
507}
508
509/**
510 * pch_i2c_sendnack() - send NACK
511 * @adap: Pointer to struct i2c_algo_pch_data.
512 */
513static void pch_i2c_sendnack(struct i2c_algo_pch_data *adap)
514{
515 void __iomem *p = adap->pch_base_address;
516 pch_dbg(adap, "I2CCTL = %x\n", ioread32(p + PCH_I2CCTL));
517 pch_setbit(adap->pch_base_address, PCH_I2CCTL, PCH_ACK);
518}
519
520/**
Tomoya MORINAGAc249ac22011-10-12 13:13:02 +0900521 * pch_i2c_restart() - Generate I2C restart condition in normal mode.
522 * @adap: Pointer to struct i2c_algo_pch_data.
523 *
524 * Generate I2C restart condition in normal mode by setting I2CCTL.I2CRSTA.
525 */
526static void pch_i2c_restart(struct i2c_algo_pch_data *adap)
527{
528 void __iomem *p = adap->pch_base_address;
529 pch_dbg(adap, "I2CCTL = %x\n", ioread32(p + PCH_I2CCTL));
530 pch_setbit(adap->pch_base_address, PCH_I2CCTL, PCH_RESTART);
531}
532
533/**
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900534 * pch_i2c_readbytes() - read data from I2C bus in normal mode.
535 * @i2c_adap: Pointer to the struct i2c_adapter.
536 * @msgs: Pointer to i2c_msg structure.
537 * @last: specifies whether last message or not.
538 * @first: specifies whether first message or not.
539 */
Tomoya MORINAGA173442f2011-03-01 14:16:23 +0900540static s32 pch_i2c_readbytes(struct i2c_adapter *i2c_adap, struct i2c_msg *msgs,
541 u32 last, u32 first)
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900542{
543 struct i2c_algo_pch_data *adap = i2c_adap->algo_data;
544
545 u8 *buf;
546 u32 count;
547 u32 length;
548 u32 addr;
549 u32 addr_2_msb;
Tomoya MORINAGAc249ac22011-10-12 13:13:02 +0900550 u32 addr_8_lsb;
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900551 void __iomem *p = adap->pch_base_address;
Tomoya MORINAGA12bd3142011-10-12 13:13:03 +0900552 s32 rtn;
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900553
554 length = msgs->len;
555 buf = msgs->buf;
556 addr = msgs->addr;
557
558 /* enable master reception */
559 pch_clrbit(adap->pch_base_address, PCH_I2CCTL, I2C_TX_MODE);
560
561 if (first) {
562 if (pch_i2c_wait_for_bus_idle(adap, BUS_IDLE_TIMEOUT) == -ETIME)
563 return -ETIME;
564 }
565
566 if (msgs->flags & I2C_M_TEN) {
Tomoya MORINAGAc249ac22011-10-12 13:13:02 +0900567 addr_2_msb = ((addr & I2C_MSB_2B_MSK) >> 7);
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900568 iowrite32(addr_2_msb | TEN_BIT_ADDR_MASK, p + PCH_I2CDR);
Tomoya MORINAGAc249ac22011-10-12 13:13:02 +0900569 if (first)
570 pch_i2c_start(adap);
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900571
Tomoya MORINAGAc249ac22011-10-12 13:13:02 +0900572 rtn = pch_i2c_wait_for_xfer_complete(adap);
573 if (rtn == 0) {
574 if (pch_i2c_getack(adap)) {
575 pch_dbg(adap, "Receive NACK for slave address"
576 "setting\n");
577 return -EIO;
578 }
579 addr_8_lsb = (addr & I2C_ADDR_MSK);
580 iowrite32(addr_8_lsb, p + PCH_I2CDR);
581 } else if (rtn == -EIO) { /* Arbitration Lost */
582 pch_err(adap, "Lost Arbitration\n");
583 pch_clrbit(adap->pch_base_address, PCH_I2CSR,
584 I2CMAL_BIT);
585 pch_clrbit(adap->pch_base_address, PCH_I2CSR,
586 I2CMIF_BIT);
587 pch_i2c_init(adap);
588 return -EAGAIN;
589 } else { /* wait-event timeout */
590 pch_i2c_stop(adap);
591 return -ETIME;
592 }
593 pch_i2c_restart(adap);
594 rtn = pch_i2c_wait_for_xfer_complete(adap);
595 if (rtn == 0) {
596 if (pch_i2c_getack(adap)) {
597 pch_dbg(adap, "Receive NACK for slave address"
598 "setting\n");
599 return -EIO;
600 }
601 addr_2_msb |= I2C_RD;
602 iowrite32(addr_2_msb | TEN_BIT_ADDR_MASK,
603 p + PCH_I2CDR);
604 } else if (rtn == -EIO) { /* Arbitration Lost */
605 pch_err(adap, "Lost Arbitration\n");
606 pch_clrbit(adap->pch_base_address, PCH_I2CSR,
607 I2CMAL_BIT);
608 pch_clrbit(adap->pch_base_address, PCH_I2CSR,
609 I2CMIF_BIT);
610 pch_i2c_init(adap);
611 return -EAGAIN;
612 } else { /* wait-event timeout */
613 pch_i2c_stop(adap);
614 return -ETIME;
615 }
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900616 } else {
617 /* 7 address bits + R/W bit */
618 addr = (((addr) << 1) | (I2C_RD));
619 iowrite32(addr, p + PCH_I2CDR);
620 }
621
622 /* check if it is the first message */
623 if (first)
624 pch_i2c_start(adap);
625
Tomoya MORINAGA12bd3142011-10-12 13:13:03 +0900626 rtn = pch_i2c_wait_for_xfer_complete(adap);
627 if (rtn == 0) {
628 if (pch_i2c_getack(adap)) {
629 pch_dbg(adap, "Receive NACK for slave address"
630 "setting\n");
631 return -EIO;
632 }
633 } else if (rtn == -EIO) { /* Arbitration Lost */
634 pch_err(adap, "Lost Arbitration\n");
635 pch_clrbit(adap->pch_base_address, PCH_I2CSR, I2CMAL_BIT);
636 pch_clrbit(adap->pch_base_address, PCH_I2CSR, I2CMIF_BIT);
637 return -EAGAIN;
638 } else { /* wait-event timeout */
Tomoya MORINAGA3cf21a72011-10-12 13:13:04 +0900639 pch_i2c_stop(adap);
Tomoya MORINAGA12bd3142011-10-12 13:13:03 +0900640 return -ETIME;
641 }
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900642
Tomoya MORINAGA12bd3142011-10-12 13:13:03 +0900643 if (length == 0) {
644 pch_i2c_stop(adap);
645 ioread32(p + PCH_I2CDR); /* Dummy read needs */
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900646
Tomoya MORINAGA12bd3142011-10-12 13:13:03 +0900647 count = length;
648 } else {
649 int read_index;
650 int loop;
651 pch_i2c_sendack(adap);
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900652
Tomoya MORINAGA12bd3142011-10-12 13:13:03 +0900653 /* Dummy read */
654 for (loop = 1, read_index = 0; loop < length; loop++) {
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900655 buf[read_index] = ioread32(p + PCH_I2CDR);
656
Tomoya MORINAGA12bd3142011-10-12 13:13:03 +0900657 if (loop != 1)
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900658 read_index++;
659
Tomoya MORINAGA12bd3142011-10-12 13:13:03 +0900660 rtn = pch_i2c_wait_for_xfer_complete(adap);
661 if (rtn == 0) {
662 if (pch_i2c_getack(adap)) {
663 pch_dbg(adap, "Receive NACK for slave"
664 "address setting\n");
665 return -EIO;
666 }
667 } else { /* wait-event timeout */
668 pch_i2c_stop(adap);
669 return -ETIME;
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900670 }
671
Tomoya MORINAGA12bd3142011-10-12 13:13:03 +0900672 } /* end for */
673
674 pch_i2c_sendnack(adap);
675
676 buf[read_index] = ioread32(p + PCH_I2CDR); /* Read final - 1 */
677
678 if (length != 1)
679 read_index++;
680
681 rtn = pch_i2c_wait_for_xfer_complete(adap);
682 if (rtn == 0) {
683 if (pch_i2c_getack(adap)) {
684 pch_dbg(adap, "Receive NACK for slave"
685 "address setting\n");
686 return -EIO;
687 }
688 } else { /* wait-event timeout */
689 pch_i2c_stop(adap);
690 return -ETIME;
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900691 }
Tomoya MORINAGA12bd3142011-10-12 13:13:03 +0900692
693 if (last)
694 pch_i2c_stop(adap);
695 else
696 pch_i2c_repstart(adap);
697
698 buf[read_index++] = ioread32(p + PCH_I2CDR); /* Read Final */
699 count = read_index;
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900700 }
701
702 return count;
703}
704
705/**
Tomoya MORINAGA173442f2011-03-01 14:16:23 +0900706 * pch_i2c_cb() - Interrupt handler Call back function
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900707 * @adap: Pointer to struct i2c_algo_pch_data.
708 */
Tomoya MORINAGA173442f2011-03-01 14:16:23 +0900709static void pch_i2c_cb(struct i2c_algo_pch_data *adap)
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900710{
711 u32 sts;
712 void __iomem *p = adap->pch_base_address;
713
714 sts = ioread32(p + PCH_I2CSR);
715 sts &= (I2CMAL_BIT | I2CMCF_BIT | I2CMIF_BIT);
716 if (sts & I2CMAL_BIT)
717 adap->pch_event_flag |= I2CMAL_EVENT;
718
719 if (sts & I2CMCF_BIT)
720 adap->pch_event_flag |= I2CMCF_EVENT;
721
722 /* clear the applicable bits */
723 pch_clrbit(adap->pch_base_address, PCH_I2CSR, sts);
724
725 pch_dbg(adap, "PCH_I2CSR = %x\n", ioread32(p + PCH_I2CSR));
726
727 wake_up(&pch_event);
728}
729
730/**
731 * pch_i2c_handler() - interrupt handler for the PCH I2C controller
732 * @irq: irq number.
733 * @pData: cookie passed back to the handler function.
734 */
735static irqreturn_t pch_i2c_handler(int irq, void *pData)
736{
Tomoya MORINAGA173442f2011-03-01 14:16:23 +0900737 u32 reg_val;
738 int flag;
739 int i;
740 struct adapter_info *adap_info = pData;
741 void __iomem *p;
742 u32 mode;
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900743
Tomoya MORINAGA173442f2011-03-01 14:16:23 +0900744 for (i = 0, flag = 0; i < adap_info->ch_num; i++) {
745 p = adap_info->pch_data[i].pch_base_address;
746 mode = ioread32(p + PCH_I2CMOD);
747 mode &= BUFFER_MODE | EEPROM_SR_MODE;
748 if (mode != NORMAL_MODE) {
749 pch_err(adap_info->pch_data,
750 "I2C-%d mode(%d) is not supported\n", mode, i);
751 continue;
752 }
753 reg_val = ioread32(p + PCH_I2CSR);
754 if (reg_val & (I2CMAL_BIT | I2CMCF_BIT | I2CMIF_BIT)) {
755 pch_i2c_cb(&adap_info->pch_data[i]);
756 flag = 1;
757 }
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900758 }
759
Tomoya MORINAGA173442f2011-03-01 14:16:23 +0900760 return flag ? IRQ_HANDLED : IRQ_NONE;
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900761}
762
763/**
764 * pch_i2c_xfer() - Reading adnd writing data through I2C bus
765 * @i2c_adap: Pointer to the struct i2c_adapter.
766 * @msgs: Pointer to i2c_msg structure.
767 * @num: number of messages.
768 */
769static s32 pch_i2c_xfer(struct i2c_adapter *i2c_adap,
Tomoya MORINAGA173442f2011-03-01 14:16:23 +0900770 struct i2c_msg *msgs, s32 num)
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900771{
772 struct i2c_msg *pmsg;
773 u32 i = 0;
774 u32 status;
775 u32 msglen;
776 u32 subaddrlen;
777 s32 ret;
778
779 struct i2c_algo_pch_data *adap = i2c_adap->algo_data;
780
781 ret = mutex_lock_interruptible(&pch_mutex);
782 if (ret)
783 return -ERESTARTSYS;
784
785 if (adap->p_adapter_info->pch_i2c_suspended) {
786 mutex_unlock(&pch_mutex);
787 return -EBUSY;
788 }
789
790 pch_dbg(adap, "adap->p_adapter_info->pch_i2c_suspended is %d\n",
791 adap->p_adapter_info->pch_i2c_suspended);
792 /* transfer not completed */
793 adap->pch_i2c_xfer_in_progress = true;
794
Tomoya MORINAGA07e729c2011-06-23 16:17:10 +0900795 for (i = 0; i < num && ret >= 0; i++) {
Tomoya MORINAGA7a9c42c2011-06-09 11:29:29 +0900796 pmsg = &msgs[i];
797 pmsg->flags |= adap->pch_buff_mode_en;
798 status = pmsg->flags;
799 pch_dbg(adap,
800 "After invoking I2C_MODE_SEL :flag= 0x%x\n", status);
801 /* calculate sub address length and message length */
802 /* these are applicable only for buffer mode */
803 subaddrlen = pmsg->buf[0];
804 /* calculate actual message length excluding
805 * the sub address fields */
806 msglen = (pmsg->len) - (subaddrlen + 1);
807
808 if ((status & (I2C_M_RD)) != false) {
809 ret = pch_i2c_readbytes(i2c_adap, pmsg, (i + 1 == num),
810 (i == 0));
811 } else {
812 ret = pch_i2c_writebytes(i2c_adap, pmsg, (i + 1 == num),
813 (i == 0));
814 }
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900815 }
816
817 adap->pch_i2c_xfer_in_progress = false; /* transfer completed */
818
819 mutex_unlock(&pch_mutex);
820
Tomoya MORINAGA07e729c2011-06-23 16:17:10 +0900821 return (ret < 0) ? ret : num;
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900822}
823
824/**
825 * pch_i2c_func() - return the functionality of the I2C driver
826 * @adap: Pointer to struct i2c_algo_pch_data.
827 */
828static u32 pch_i2c_func(struct i2c_adapter *adap)
829{
830 return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL | I2C_FUNC_10BIT_ADDR;
831}
832
833static struct i2c_algorithm pch_algorithm = {
834 .master_xfer = pch_i2c_xfer,
835 .functionality = pch_i2c_func
836};
837
838/**
839 * pch_i2c_disbl_int() - Disable PCH I2C interrupts
840 * @adap: Pointer to struct i2c_algo_pch_data.
841 */
842static void pch_i2c_disbl_int(struct i2c_algo_pch_data *adap)
843{
844 void __iomem *p = adap->pch_base_address;
845
846 pch_clrbit(adap->pch_base_address, PCH_I2CCTL, NORMAL_INTR_ENBL);
847
848 iowrite32(EEPROM_RST_INTR_DISBL, p + PCH_I2CESRMSK);
849
850 iowrite32(BUFFER_MODE_INTR_DISBL, p + PCH_I2CBUFMSK);
851}
852
853static int __devinit pch_i2c_probe(struct pci_dev *pdev,
Tomoya MORINAGA173442f2011-03-01 14:16:23 +0900854 const struct pci_device_id *id)
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900855{
856 void __iomem *base_addr;
Tomoya MORINAGA173442f2011-03-01 14:16:23 +0900857 int ret;
858 int i, j;
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900859 struct adapter_info *adap_info;
Tomoya MORINAGA173442f2011-03-01 14:16:23 +0900860 struct i2c_adapter *pch_adap;
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900861
862 pch_pci_dbg(pdev, "Entered.\n");
863
864 adap_info = kzalloc((sizeof(struct adapter_info)), GFP_KERNEL);
865 if (adap_info == NULL) {
866 pch_pci_err(pdev, "Memory allocation FAILED\n");
867 return -ENOMEM;
868 }
869
870 ret = pci_enable_device(pdev);
871 if (ret) {
872 pch_pci_err(pdev, "pci_enable_device FAILED\n");
873 goto err_pci_enable;
874 }
875
876 ret = pci_request_regions(pdev, KBUILD_MODNAME);
877 if (ret) {
878 pch_pci_err(pdev, "pci_request_regions FAILED\n");
879 goto err_pci_req;
880 }
881
882 base_addr = pci_iomap(pdev, 1, 0);
883
884 if (base_addr == NULL) {
885 pch_pci_err(pdev, "pci_iomap FAILED\n");
886 ret = -ENOMEM;
887 goto err_pci_iomap;
888 }
889
Tomoya MORINAGA173442f2011-03-01 14:16:23 +0900890 /* Set the number of I2C channel instance */
891 adap_info->ch_num = id->driver_data;
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900892
Tomoya MORINAGA173442f2011-03-01 14:16:23 +0900893 for (i = 0; i < adap_info->ch_num; i++) {
894 pch_adap = &adap_info->pch_data[i].pch_adapter;
895 adap_info->pch_i2c_suspended = false;
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900896
Tomoya MORINAGA173442f2011-03-01 14:16:23 +0900897 adap_info->pch_data[i].p_adapter_info = adap_info;
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900898
Tomoya MORINAGA173442f2011-03-01 14:16:23 +0900899 pch_adap->owner = THIS_MODULE;
900 pch_adap->class = I2C_CLASS_HWMON;
901 strcpy(pch_adap->name, KBUILD_MODNAME);
902 pch_adap->algo = &pch_algorithm;
903 pch_adap->algo_data = &adap_info->pch_data[i];
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900904
Tomoya MORINAGA173442f2011-03-01 14:16:23 +0900905 /* base_addr + offset; */
906 adap_info->pch_data[i].pch_base_address = base_addr + 0x100 * i;
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900907
Tomoya MORINAGA173442f2011-03-01 14:16:23 +0900908 pch_adap->dev.parent = &pdev->dev;
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900909
Tomoya MORINAGA173442f2011-03-01 14:16:23 +0900910 ret = i2c_add_adapter(pch_adap);
911 if (ret) {
912 pch_pci_err(pdev, "i2c_add_adapter[ch:%d] FAILED\n", i);
913 goto err_i2c_add_adapter;
914 }
915
916 pch_i2c_init(&adap_info->pch_data[i]);
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900917 }
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900918 ret = request_irq(pdev->irq, pch_i2c_handler, IRQF_SHARED,
Tomoya MORINAGA173442f2011-03-01 14:16:23 +0900919 KBUILD_MODNAME, adap_info);
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900920 if (ret) {
921 pch_pci_err(pdev, "request_irq FAILED\n");
Tomoya MORINAGA173442f2011-03-01 14:16:23 +0900922 goto err_i2c_add_adapter;
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900923 }
924
925 pci_set_drvdata(pdev, adap_info);
926 pch_pci_dbg(pdev, "returns %d.\n", ret);
927 return 0;
928
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900929err_i2c_add_adapter:
Tomoya MORINAGA173442f2011-03-01 14:16:23 +0900930 for (j = 0; j < i; j++)
931 i2c_del_adapter(&adap_info->pch_data[j].pch_adapter);
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900932 pci_iounmap(pdev, base_addr);
933err_pci_iomap:
934 pci_release_regions(pdev);
935err_pci_req:
936 pci_disable_device(pdev);
937err_pci_enable:
938 kfree(adap_info);
939 return ret;
940}
941
942static void __devexit pch_i2c_remove(struct pci_dev *pdev)
943{
Tomoya MORINAGA173442f2011-03-01 14:16:23 +0900944 int i;
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900945 struct adapter_info *adap_info = pci_get_drvdata(pdev);
946
Tomoya MORINAGA173442f2011-03-01 14:16:23 +0900947 free_irq(pdev->irq, adap_info);
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900948
Tomoya MORINAGA173442f2011-03-01 14:16:23 +0900949 for (i = 0; i < adap_info->ch_num; i++) {
950 pch_i2c_disbl_int(&adap_info->pch_data[i]);
951 i2c_del_adapter(&adap_info->pch_data[i].pch_adapter);
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900952 }
953
Tomoya MORINAGA173442f2011-03-01 14:16:23 +0900954 if (adap_info->pch_data[0].pch_base_address)
955 pci_iounmap(pdev, adap_info->pch_data[0].pch_base_address);
956
957 for (i = 0; i < adap_info->ch_num; i++)
958 adap_info->pch_data[i].pch_base_address = 0;
959
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900960 pci_set_drvdata(pdev, NULL);
961
962 pci_release_regions(pdev);
963
964 pci_disable_device(pdev);
965 kfree(adap_info);
966}
967
968#ifdef CONFIG_PM
969static int pch_i2c_suspend(struct pci_dev *pdev, pm_message_t state)
970{
971 int ret;
Tomoya MORINAGA173442f2011-03-01 14:16:23 +0900972 int i;
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900973 struct adapter_info *adap_info = pci_get_drvdata(pdev);
Tomoya MORINAGA173442f2011-03-01 14:16:23 +0900974 void __iomem *p = adap_info->pch_data[0].pch_base_address;
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900975
976 adap_info->pch_i2c_suspended = true;
977
Tomoya MORINAGA173442f2011-03-01 14:16:23 +0900978 for (i = 0; i < adap_info->ch_num; i++) {
979 while ((adap_info->pch_data[i].pch_i2c_xfer_in_progress)) {
980 /* Wait until all channel transfers are completed */
981 msleep(20);
982 }
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900983 }
Tomoya MORINAGA173442f2011-03-01 14:16:23 +0900984
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900985 /* Disable the i2c interrupts */
Tomoya MORINAGA173442f2011-03-01 14:16:23 +0900986 for (i = 0; i < adap_info->ch_num; i++)
987 pch_i2c_disbl_int(&adap_info->pch_data[i]);
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900988
989 pch_pci_dbg(pdev, "I2CSR = %x I2CBUFSTA = %x I2CESRSTA = %x "
990 "invoked function pch_i2c_disbl_int successfully\n",
991 ioread32(p + PCH_I2CSR), ioread32(p + PCH_I2CBUFSTA),
992 ioread32(p + PCH_I2CESRSTA));
993
994 ret = pci_save_state(pdev);
995
996 if (ret) {
997 pch_pci_err(pdev, "pci_save_state\n");
998 return ret;
999 }
1000
1001 pci_enable_wake(pdev, PCI_D3hot, 0);
1002 pci_disable_device(pdev);
1003 pci_set_power_state(pdev, pci_choose_state(pdev, state));
1004
1005 return 0;
1006}
1007
1008static int pch_i2c_resume(struct pci_dev *pdev)
1009{
Tomoya MORINAGA173442f2011-03-01 14:16:23 +09001010 int i;
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +09001011 struct adapter_info *adap_info = pci_get_drvdata(pdev);
1012
1013 pci_set_power_state(pdev, PCI_D0);
1014 pci_restore_state(pdev);
1015
1016 if (pci_enable_device(pdev) < 0) {
1017 pch_pci_err(pdev, "pch_i2c_resume:pci_enable_device FAILED\n");
1018 return -EIO;
1019 }
1020
1021 pci_enable_wake(pdev, PCI_D3hot, 0);
1022
Tomoya MORINAGA173442f2011-03-01 14:16:23 +09001023 for (i = 0; i < adap_info->ch_num; i++)
1024 pch_i2c_init(&adap_info->pch_data[i]);
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +09001025
1026 adap_info->pch_i2c_suspended = false;
1027
1028 return 0;
1029}
1030#else
1031#define pch_i2c_suspend NULL
1032#define pch_i2c_resume NULL
1033#endif
1034
1035static struct pci_driver pch_pcidriver = {
1036 .name = KBUILD_MODNAME,
1037 .id_table = pch_pcidev_id,
1038 .probe = pch_i2c_probe,
1039 .remove = __devexit_p(pch_i2c_remove),
1040 .suspend = pch_i2c_suspend,
1041 .resume = pch_i2c_resume
1042};
1043
1044static int __init pch_pci_init(void)
1045{
1046 return pci_register_driver(&pch_pcidriver);
1047}
1048module_init(pch_pci_init);
1049
1050static void __exit pch_pci_exit(void)
1051{
1052 pci_unregister_driver(&pch_pcidriver);
1053}
1054module_exit(pch_pci_exit);
1055
Tomoya MORINAGA173442f2011-03-01 14:16:23 +09001056MODULE_DESCRIPTION("Intel EG20T PCH/OKI SEMICONDUCTOR ML7213 IOH I2C Driver");
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +09001057MODULE_LICENSE("GPL");
1058MODULE_AUTHOR("Tomoya MORINAGA. <tomoya-linux@dsn.okisemi.com>");
1059module_param(pch_i2c_speed, int, (S_IRUSR | S_IWUSR));
1060module_param(pch_clk, int, (S_IRUSR | S_IWUSR));