blob: 219a6e800bad2f58af15b6af9050df42374b904b [file] [log] [blame]
Eduardo Valentin78673bc2008-07-03 12:24:40 +03001/*
2 * linux/arch/arm/mach-omap2/mcbsp.c
3 *
4 * Copyright (C) 2008 Instituto Nokia de Tecnologia
5 * Contact: Eduardo Valentin <eduardo.valentin@indt.org.br>
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 *
11 * Multichannel mode not supported.
12 */
13#include <linux/module.h>
14#include <linux/init.h>
15#include <linux/clk.h>
16#include <linux/err.h>
17#include <linux/io.h>
18#include <linux/platform_device.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090019#include <linux/slab.h>
Eduardo Valentin78673bc2008-07-03 12:24:40 +030020
Tony Lindgrence491cf2009-10-20 09:40:47 -070021#include <plat/dma.h>
Tony Lindgrence491cf2009-10-20 09:40:47 -070022#include <plat/cpu.h>
23#include <plat/mcbsp.h>
Kishon Vijay Abraham I64bcbd32011-02-24 15:16:52 +053024#include <plat/omap_device.h>
Kishon Vijay Abraham Ie95496d2011-02-24 15:16:54 +053025#include <linux/pm_runtime.h>
Paul Walmsley4814ced2010-10-08 11:40:20 -060026
27#include "control.h"
28
Jarkko Nikula1743d142011-09-26 10:45:44 +030029/*
30 * FIXME: Find a mechanism to enable/disable runtime the McBSP ICLK autoidle.
31 * Sidetone needs non-gated ICLK and sidetone autoidle is broken.
32 */
33#include "cm2xxx_3xxx.h"
34#include "cm-regbits-34xx.h"
35
Peter Ujfalusi40c07642012-03-08 11:08:36 +020036/* McBSP1 internal signal muxing function for OMAP2/3 */
Jarkko Nikula7bc0c4b2011-09-26 10:45:49 +030037static int omap2_mcbsp1_mux_rx_clk(struct device *dev, const char *signal,
38 const char *src)
Paul Walmsleycf4c87a2010-10-08 11:40:19 -060039{
40 u32 v;
41
42 v = omap_ctrl_readl(OMAP2_CONTROL_DEVCONF0);
Paul Walmsleycf4c87a2010-10-08 11:40:19 -060043
Jarkko Nikula7bc0c4b2011-09-26 10:45:49 +030044 if (!strcmp(signal, "clkr")) {
45 if (!strcmp(src, "clkr"))
46 v &= ~OMAP2_MCBSP1_CLKR_MASK;
47 else if (!strcmp(src, "clkx"))
48 v |= OMAP2_MCBSP1_CLKR_MASK;
49 else
50 return -EINVAL;
51 } else if (!strcmp(signal, "fsr")) {
52 if (!strcmp(src, "fsr"))
53 v &= ~OMAP2_MCBSP1_FSR_MASK;
54 else if (!strcmp(src, "fsx"))
55 v |= OMAP2_MCBSP1_FSR_MASK;
56 else
57 return -EINVAL;
58 } else {
59 return -EINVAL;
60 }
Paul Walmsleycf4c87a2010-10-08 11:40:19 -060061
Paul Walmsleycf4c87a2010-10-08 11:40:19 -060062 omap_ctrl_writel(v, OMAP2_CONTROL_DEVCONF0);
Jarkko Nikula7bc0c4b2011-09-26 10:45:49 +030063
64 return 0;
Paul Walmsleycf4c87a2010-10-08 11:40:19 -060065}
Paul Walmsleycf4c87a2010-10-08 11:40:19 -060066
Peter Ujfalusi40c07642012-03-08 11:08:36 +020067/* McBSP4 internal signal muxing function for OMAP4 */
68#define OMAP4_CONTROL_MCBSPLP_ALBCTRLRX_FSX (1 << 31)
69#define OMAP4_CONTROL_MCBSPLP_ALBCTRLRX_CLKX (1 << 30)
70static int omap4_mcbsp4_mux_rx_clk(struct device *dev, const char *signal,
71 const char *src)
72{
73 u32 v;
74
75 /*
76 * In CONTROL_MCBSPLP register only bit 30 (CLKR mux), and bit 31 (FSR
77 * mux) is used */
78 v = omap4_ctrl_pad_readl(OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_MCBSPLP);
79
80 if (!strcmp(signal, "clkr")) {
81 if (!strcmp(src, "clkr"))
82 v &= ~OMAP4_CONTROL_MCBSPLP_ALBCTRLRX_CLKX;
83 else if (!strcmp(src, "clkx"))
84 v |= OMAP4_CONTROL_MCBSPLP_ALBCTRLRX_CLKX;
85 else
86 return -EINVAL;
87 } else if (!strcmp(signal, "fsr")) {
88 if (!strcmp(src, "fsr"))
89 v &= ~OMAP4_CONTROL_MCBSPLP_ALBCTRLRX_FSX;
90 else if (!strcmp(src, "fsx"))
91 v |= OMAP4_CONTROL_MCBSPLP_ALBCTRLRX_FSX;
92 else
93 return -EINVAL;
94 } else {
95 return -EINVAL;
96 }
97
98 omap4_ctrl_pad_writel(v, OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_MCBSPLP);
99
100 return 0;
101}
102
Paul Walmsleyd1358652010-10-08 11:40:19 -0600103/* McBSP CLKS source switching function */
Jarkko Nikula09d28d22011-09-26 10:45:48 +0300104static int omap2_mcbsp_set_clk_src(struct device *dev, struct clk *clk,
105 const char *src)
Paul Walmsleyd1358652010-10-08 11:40:19 -0600106{
Paul Walmsleyd1358652010-10-08 11:40:19 -0600107 struct clk *fck_src;
108 char *fck_src_name;
109 int r;
110
Jarkko Nikula09d28d22011-09-26 10:45:48 +0300111 if (!strcmp(src, "clks_ext"))
Paul Walmsleyd1358652010-10-08 11:40:19 -0600112 fck_src_name = "pad_fck";
Jarkko Nikula09d28d22011-09-26 10:45:48 +0300113 else if (!strcmp(src, "clks_fclk"))
Paul Walmsleyd1358652010-10-08 11:40:19 -0600114 fck_src_name = "prcm_fck";
115 else
116 return -EINVAL;
117
Jarkko Nikula09d28d22011-09-26 10:45:48 +0300118 fck_src = clk_get(dev, fck_src_name);
Paul Walmsleyd1358652010-10-08 11:40:19 -0600119 if (IS_ERR_OR_NULL(fck_src)) {
120 pr_err("omap-mcbsp: %s: could not clk_get() %s\n", "clks",
121 fck_src_name);
122 return -EINVAL;
123 }
124
Jarkko Nikula09d28d22011-09-26 10:45:48 +0300125 pm_runtime_put_sync(dev);
Paul Walmsleyd1358652010-10-08 11:40:19 -0600126
Jarkko Nikula09d28d22011-09-26 10:45:48 +0300127 r = clk_set_parent(clk, fck_src);
Paul Walmsleyd1358652010-10-08 11:40:19 -0600128 if (IS_ERR_VALUE(r)) {
129 pr_err("omap-mcbsp: %s: could not clk_set_parent() to %s\n",
130 "clks", fck_src_name);
131 clk_put(fck_src);
132 return -EINVAL;
133 }
134
Jarkko Nikula09d28d22011-09-26 10:45:48 +0300135 pm_runtime_get_sync(dev);
Paul Walmsleyd1358652010-10-08 11:40:19 -0600136
137 clk_put(fck_src);
138
139 return 0;
140}
Paul Walmsleyd1358652010-10-08 11:40:19 -0600141
Jarkko Nikula1743d142011-09-26 10:45:44 +0300142static int omap3_enable_st_clock(unsigned int id, bool enable)
143{
144 unsigned int w;
145
146 /*
147 * Sidetone uses McBSP ICLK - which must not idle when sidetones
148 * are enabled or sidetones start sounding ugly.
149 */
150 w = omap2_cm_read_mod_reg(OMAP3430_PER_MOD, CM_AUTOIDLE);
151 if (enable)
152 w &= ~(1 << (id - 2));
153 else
154 w |= 1 << (id - 2);
155 omap2_cm_write_mod_reg(w, OMAP3430_PER_MOD, CM_AUTOIDLE);
156
157 return 0;
158}
159
Kevin Hilman9cf793f2012-02-20 09:43:30 -0800160static int __init omap_init_mcbsp(struct omap_hwmod *oh, void *unused)
Kishon Vijay Abraham I64bcbd32011-02-24 15:16:52 +0530161{
162 int id, count = 1;
163 char *name = "omap-mcbsp";
164 struct omap_hwmod *oh_device[2];
165 struct omap_mcbsp_platform_data *pdata = NULL;
Kevin Hilman3528c582011-07-21 13:48:45 -0700166 struct platform_device *pdev;
Eduardo Valentin78673bc2008-07-03 12:24:40 +0300167
Kishon Vijay Abraham I64bcbd32011-02-24 15:16:52 +0530168 sscanf(oh->name, "mcbsp%d", &id);
169
170 pdata = kzalloc(sizeof(struct omap_mcbsp_platform_data), GFP_KERNEL);
171 if (!pdata) {
172 pr_err("%s: No memory for mcbsp\n", __func__);
173 return -ENOMEM;
174 }
175
Jarkko Nikulacdc715142011-09-26 10:45:39 +0300176 pdata->reg_step = 4;
Jarkko Nikula88408232011-09-26 10:45:41 +0300177 if (oh->class->rev < MCBSP_CONFIG_TYPE2) {
Jarkko Nikulacdc715142011-09-26 10:45:39 +0300178 pdata->reg_size = 2;
Jarkko Nikula88408232011-09-26 10:45:41 +0300179 } else {
Jarkko Nikulacdc715142011-09-26 10:45:39 +0300180 pdata->reg_size = 4;
Jarkko Nikula88408232011-09-26 10:45:41 +0300181 pdata->has_ccr = true;
182 }
Jarkko Nikula0c8551e2011-12-12 10:38:26 +0200183 pdata->set_clk_src = omap2_mcbsp_set_clk_src;
Peter Ujfalusi40c07642012-03-08 11:08:36 +0200184
185 /* On OMAP2/3 the McBSP1 port has 6 pin configuration */
186 if (id == 1 && oh->class->rev < MCBSP_CONFIG_TYPE4)
Jarkko Nikula0c8551e2011-12-12 10:38:26 +0200187 pdata->mux_signal = omap2_mcbsp1_mux_rx_clk;
Kishon Vijay Abraham I9504ba62011-02-24 15:16:55 +0530188
Peter Ujfalusi40c07642012-03-08 11:08:36 +0200189 /* On OMAP4 the McBSP4 port has 6 pin configuration */
190 if (id == 4 && oh->class->rev == MCBSP_CONFIG_TYPE4)
191 pdata->mux_signal = omap4_mcbsp4_mux_rx_clk;
192
Kishon Vijay Abraham I64bcbd32011-02-24 15:16:52 +0530193 if (oh->class->rev == MCBSP_CONFIG_TYPE3) {
194 if (id == 2)
195 /* The FIFO has 1024 + 256 locations */
196 pdata->buffer_size = 0x500;
197 else
198 /* The FIFO has 128 locations */
199 pdata->buffer_size = 0x80;
Peter Ujfalusida762502011-12-15 11:32:26 +0200200 } else if (oh->class->rev == MCBSP_CONFIG_TYPE4) {
201 /* The FIFO has 128 locations for all instances */
202 pdata->buffer_size = 0x80;
Kishon Vijay Abraham I64bcbd32011-02-24 15:16:52 +0530203 }
204
Jarkko Nikula1a645882011-09-26 10:45:40 +0300205 if (oh->class->rev >= MCBSP_CONFIG_TYPE3)
206 pdata->has_wakeup = true;
207
Kishon Vijay Abraham I64bcbd32011-02-24 15:16:52 +0530208 oh_device[0] = oh;
209
210 if (oh->dev_attr) {
211 oh_device[1] = omap_hwmod_lookup((
212 (struct omap_mcbsp_dev_attr *)(oh->dev_attr))->sidetone);
Jarkko Nikula1743d142011-09-26 10:45:44 +0300213 pdata->enable_st_clock = omap3_enable_st_clock;
Kishon Vijay Abraham I64bcbd32011-02-24 15:16:52 +0530214 count++;
215 }
Kevin Hilman3528c582011-07-21 13:48:45 -0700216 pdev = omap_device_build_ss(name, id, oh_device, count, pdata,
Benoit Coussonf718e2c2011-08-10 15:30:09 +0200217 sizeof(*pdata), NULL, 0, false);
Kishon Vijay Abraham I64bcbd32011-02-24 15:16:52 +0530218 kfree(pdata);
Kevin Hilman3528c582011-07-21 13:48:45 -0700219 if (IS_ERR(pdev)) {
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300220 pr_err("%s: Can't build omap_device for %s:%s.\n", __func__,
Kishon Vijay Abraham I64bcbd32011-02-24 15:16:52 +0530221 name, oh->name);
Kevin Hilman3528c582011-07-21 13:48:45 -0700222 return PTR_ERR(pdev);
Kishon Vijay Abraham I64bcbd32011-02-24 15:16:52 +0530223 }
Kishon Vijay Abraham I64bcbd32011-02-24 15:16:52 +0530224 return 0;
225}
Syed Rafiuddina5b92cc2009-07-28 18:57:10 +0530226
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300227static int __init omap2_mcbsp_init(void)
Eduardo Valentin78673bc2008-07-03 12:24:40 +0300228{
Kishon Vijay Abraham I64bcbd32011-02-24 15:16:52 +0530229 omap_hwmod_for_each_by_class("mcbsp", omap_init_mcbsp, NULL);
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300230
Peter Ujfalusi0210dc42012-01-26 12:38:31 +0200231 return 0;
Eduardo Valentin78673bc2008-07-03 12:24:40 +0300232}
233arch_initcall(omap2_mcbsp_init);