blob: 83616a039b15747be0f14f22fc56a030eb0b486e [file] [log] [blame]
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001/* linux/arch/arm/mach-exynos4/clock.c
Changhwan Younc8bef142010-07-27 17:52:39 +09002 *
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09003 * Copyright (c) 2010-2011 Samsung Electronics Co., Ltd.
4 * http://www.samsung.com
Changhwan Younc8bef142010-07-27 17:52:39 +09005 *
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09006 * EXYNOS4 - Clock support
Changhwan Younc8bef142010-07-27 17:52:39 +09007 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11*/
12
13#include <linux/kernel.h>
14#include <linux/err.h>
15#include <linux/io.h>
Jonghwan Choiacd35612011-08-24 21:52:45 +090016#include <linux/syscore_ops.h>
Changhwan Younc8bef142010-07-27 17:52:39 +090017
18#include <plat/cpu-freq.h>
19#include <plat/clock.h>
20#include <plat/cpu.h>
21#include <plat/pll.h>
22#include <plat/s5p-clock.h>
23#include <plat/clock-clksrc.h>
Jonghwan Choiacd35612011-08-24 21:52:45 +090024#include <plat/pm.h>
Changhwan Younc8bef142010-07-27 17:52:39 +090025
26#include <mach/map.h>
27#include <mach/regs-clock.h>
KyongHo Chob0b6ff02011-03-07 09:10:24 +090028#include <mach/sysmmu.h>
Kukjin Kim2bc02c02011-08-24 17:25:09 +090029#include <mach/exynos4-clock.h>
Changhwan Younc8bef142010-07-27 17:52:39 +090030
Kukjin Kimcc511b82011-12-27 08:18:36 +010031#include "common.h"
32
Jonghwan Choiacd35612011-08-24 21:52:45 +090033static struct sleep_save exynos4_clock_save[] = {
34 SAVE_ITEM(S5P_CLKDIV_LEFTBUS),
35 SAVE_ITEM(S5P_CLKGATE_IP_LEFTBUS),
36 SAVE_ITEM(S5P_CLKDIV_RIGHTBUS),
37 SAVE_ITEM(S5P_CLKGATE_IP_RIGHTBUS),
38 SAVE_ITEM(S5P_CLKSRC_TOP0),
39 SAVE_ITEM(S5P_CLKSRC_TOP1),
40 SAVE_ITEM(S5P_CLKSRC_CAM),
41 SAVE_ITEM(S5P_CLKSRC_TV),
42 SAVE_ITEM(S5P_CLKSRC_MFC),
43 SAVE_ITEM(S5P_CLKSRC_G3D),
44 SAVE_ITEM(S5P_CLKSRC_LCD0),
45 SAVE_ITEM(S5P_CLKSRC_MAUDIO),
46 SAVE_ITEM(S5P_CLKSRC_FSYS),
47 SAVE_ITEM(S5P_CLKSRC_PERIL0),
48 SAVE_ITEM(S5P_CLKSRC_PERIL1),
49 SAVE_ITEM(S5P_CLKDIV_CAM),
50 SAVE_ITEM(S5P_CLKDIV_TV),
51 SAVE_ITEM(S5P_CLKDIV_MFC),
52 SAVE_ITEM(S5P_CLKDIV_G3D),
53 SAVE_ITEM(S5P_CLKDIV_LCD0),
54 SAVE_ITEM(S5P_CLKDIV_MAUDIO),
55 SAVE_ITEM(S5P_CLKDIV_FSYS0),
56 SAVE_ITEM(S5P_CLKDIV_FSYS1),
57 SAVE_ITEM(S5P_CLKDIV_FSYS2),
58 SAVE_ITEM(S5P_CLKDIV_FSYS3),
59 SAVE_ITEM(S5P_CLKDIV_PERIL0),
60 SAVE_ITEM(S5P_CLKDIV_PERIL1),
61 SAVE_ITEM(S5P_CLKDIV_PERIL2),
62 SAVE_ITEM(S5P_CLKDIV_PERIL3),
63 SAVE_ITEM(S5P_CLKDIV_PERIL4),
64 SAVE_ITEM(S5P_CLKDIV_PERIL5),
65 SAVE_ITEM(S5P_CLKDIV_TOP),
66 SAVE_ITEM(S5P_CLKSRC_MASK_TOP),
67 SAVE_ITEM(S5P_CLKSRC_MASK_CAM),
68 SAVE_ITEM(S5P_CLKSRC_MASK_TV),
69 SAVE_ITEM(S5P_CLKSRC_MASK_LCD0),
70 SAVE_ITEM(S5P_CLKSRC_MASK_MAUDIO),
71 SAVE_ITEM(S5P_CLKSRC_MASK_FSYS),
72 SAVE_ITEM(S5P_CLKSRC_MASK_PERIL0),
73 SAVE_ITEM(S5P_CLKSRC_MASK_PERIL1),
74 SAVE_ITEM(S5P_CLKDIV2_RATIO),
75 SAVE_ITEM(S5P_CLKGATE_SCLKCAM),
76 SAVE_ITEM(S5P_CLKGATE_IP_CAM),
77 SAVE_ITEM(S5P_CLKGATE_IP_TV),
78 SAVE_ITEM(S5P_CLKGATE_IP_MFC),
79 SAVE_ITEM(S5P_CLKGATE_IP_G3D),
80 SAVE_ITEM(S5P_CLKGATE_IP_LCD0),
81 SAVE_ITEM(S5P_CLKGATE_IP_FSYS),
82 SAVE_ITEM(S5P_CLKGATE_IP_GPS),
83 SAVE_ITEM(S5P_CLKGATE_IP_PERIL),
84 SAVE_ITEM(S5P_CLKGATE_BLOCK),
85 SAVE_ITEM(S5P_CLKSRC_MASK_DMC),
86 SAVE_ITEM(S5P_CLKSRC_DMC),
87 SAVE_ITEM(S5P_CLKDIV_DMC0),
88 SAVE_ITEM(S5P_CLKDIV_DMC1),
89 SAVE_ITEM(S5P_CLKGATE_IP_DMC),
90 SAVE_ITEM(S5P_CLKSRC_CPU),
91 SAVE_ITEM(S5P_CLKDIV_CPU),
92 SAVE_ITEM(S5P_CLKDIV_CPU + 0x4),
93 SAVE_ITEM(S5P_CLKGATE_SCLKCPU),
94 SAVE_ITEM(S5P_CLKGATE_IP_CPU),
95};
96
Kukjin Kim2bc02c02011-08-24 17:25:09 +090097struct clk clk_sclk_hdmi27m = {
Changhwan Younc8bef142010-07-27 17:52:39 +090098 .name = "sclk_hdmi27m",
Changhwan Younc8bef142010-07-27 17:52:39 +090099 .rate = 27000000,
100};
101
Kukjin Kim2bc02c02011-08-24 17:25:09 +0900102struct clk clk_sclk_hdmiphy = {
Jongpill Leeb99380e2010-08-18 22:16:45 +0900103 .name = "sclk_hdmiphy",
Jongpill Leeb99380e2010-08-18 22:16:45 +0900104};
105
Kukjin Kim2bc02c02011-08-24 17:25:09 +0900106struct clk clk_sclk_usbphy0 = {
Jongpill Leeb99380e2010-08-18 22:16:45 +0900107 .name = "sclk_usbphy0",
Jongpill Leeb99380e2010-08-18 22:16:45 +0900108 .rate = 27000000,
109};
110
Kukjin Kim2bc02c02011-08-24 17:25:09 +0900111struct clk clk_sclk_usbphy1 = {
Jongpill Leeb99380e2010-08-18 22:16:45 +0900112 .name = "sclk_usbphy1",
Jongpill Leeb99380e2010-08-18 22:16:45 +0900113};
114
Boojin Kimbf856fb2011-09-02 09:44:36 +0900115static struct clk dummy_apb_pclk = {
116 .name = "apb_pclk",
117 .id = -1,
118};
119
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900120static int exynos4_clksrc_mask_top_ctrl(struct clk *clk, int enable)
Jongpill Lee37e01722010-08-18 22:33:43 +0900121{
122 return s5p_gatectrl(S5P_CLKSRC_MASK_TOP, clk, enable);
123}
124
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900125static int exynos4_clksrc_mask_cam_ctrl(struct clk *clk, int enable)
Jongpill Lee33f469d2010-08-18 22:54:48 +0900126{
127 return s5p_gatectrl(S5P_CLKSRC_MASK_CAM, clk, enable);
128}
129
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900130static int exynos4_clksrc_mask_lcd0_ctrl(struct clk *clk, int enable)
Jongpill Lee33f469d2010-08-18 22:54:48 +0900131{
132 return s5p_gatectrl(S5P_CLKSRC_MASK_LCD0, clk, enable);
133}
134
Kukjin Kim2bc02c02011-08-24 17:25:09 +0900135int exynos4_clksrc_mask_fsys_ctrl(struct clk *clk, int enable)
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900136{
137 return s5p_gatectrl(S5P_CLKSRC_MASK_FSYS, clk, enable);
138}
139
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900140static int exynos4_clksrc_mask_peril0_ctrl(struct clk *clk, int enable)
Jongpill Lee3297c2e2010-08-27 17:53:26 +0900141{
142 return s5p_gatectrl(S5P_CLKSRC_MASK_PERIL0, clk, enable);
143}
144
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900145static int exynos4_clksrc_mask_peril1_ctrl(struct clk *clk, int enable)
Jongpill Lee33f469d2010-08-18 22:54:48 +0900146{
147 return s5p_gatectrl(S5P_CLKSRC_MASK_PERIL1, clk, enable);
148}
149
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900150static int exynos4_clk_ip_mfc_ctrl(struct clk *clk, int enable)
151{
152 return s5p_gatectrl(S5P_CLKGATE_IP_MFC, clk, enable);
153}
154
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900155static int exynos4_clksrc_mask_tv_ctrl(struct clk *clk, int enable)
156{
157 return s5p_gatectrl(S5P_CLKSRC_MASK_TV, clk, enable);
158}
159
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900160static int exynos4_clk_ip_cam_ctrl(struct clk *clk, int enable)
Jongpill Lee82260bf2010-08-18 22:49:24 +0900161{
162 return s5p_gatectrl(S5P_CLKGATE_IP_CAM, clk, enable);
163}
164
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900165static int exynos4_clk_ip_tv_ctrl(struct clk *clk, int enable)
166{
167 return s5p_gatectrl(S5P_CLKGATE_IP_TV, clk, enable);
168}
169
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900170static int exynos4_clk_ip_image_ctrl(struct clk *clk, int enable)
Jongpill Lee82260bf2010-08-18 22:49:24 +0900171{
172 return s5p_gatectrl(S5P_CLKGATE_IP_IMAGE, clk, enable);
173}
174
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900175static int exynos4_clk_ip_lcd0_ctrl(struct clk *clk, int enable)
Jongpill Lee82260bf2010-08-18 22:49:24 +0900176{
177 return s5p_gatectrl(S5P_CLKGATE_IP_LCD0, clk, enable);
178}
179
Kukjin Kim2bc02c02011-08-24 17:25:09 +0900180int exynos4_clk_ip_lcd1_ctrl(struct clk *clk, int enable)
Jongpill Lee82260bf2010-08-18 22:49:24 +0900181{
182 return s5p_gatectrl(S5P_CLKGATE_IP_LCD1, clk, enable);
183}
184
Kukjin Kim2bc02c02011-08-24 17:25:09 +0900185int exynos4_clk_ip_fsys_ctrl(struct clk *clk, int enable)
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900186{
187 return s5p_gatectrl(S5P_CLKGATE_IP_FSYS, clk, enable);
188}
189
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900190static int exynos4_clk_ip_peril_ctrl(struct clk *clk, int enable)
Jongpill Lee5a847b42010-08-27 16:50:47 +0900191{
192 return s5p_gatectrl(S5P_CLKGATE_IP_PERIL, clk, enable);
193}
194
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900195static int exynos4_clk_ip_perir_ctrl(struct clk *clk, int enable)
Jongpill Lee82260bf2010-08-18 22:49:24 +0900196{
197 return s5p_gatectrl(S5P_CLKGATE_IP_PERIR, clk, enable);
198}
199
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900200static int exynos4_clk_hdmiphy_ctrl(struct clk *clk, int enable)
201{
202 return s5p_gatectrl(S5P_HDMI_PHY_CONTROL, clk, enable);
203}
204
205static int exynos4_clk_dac_ctrl(struct clk *clk, int enable)
206{
207 return s5p_gatectrl(S5P_DAC_PHY_CONTROL, clk, enable);
208}
209
Changhwan Younc8bef142010-07-27 17:52:39 +0900210/* Core list of CMU_CPU side */
211
212static struct clksrc_clk clk_mout_apll = {
213 .clk = {
214 .name = "mout_apll",
Changhwan Younc8bef142010-07-27 17:52:39 +0900215 },
216 .sources = &clk_src_apll,
217 .reg_src = { .reg = S5P_CLKSRC_CPU, .shift = 0, .size = 1 },
Jongpill Lee3ff31022010-08-18 22:20:31 +0900218};
219
Kukjin Kim2bc02c02011-08-24 17:25:09 +0900220struct clksrc_clk clk_sclk_apll = {
Jongpill Lee3ff31022010-08-18 22:20:31 +0900221 .clk = {
222 .name = "sclk_apll",
Jongpill Lee3ff31022010-08-18 22:20:31 +0900223 .parent = &clk_mout_apll.clk,
224 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900225 .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 24, .size = 3 },
226};
227
Kukjin Kim2bc02c02011-08-24 17:25:09 +0900228struct clksrc_clk clk_mout_epll = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900229 .clk = {
230 .name = "mout_epll",
Changhwan Younc8bef142010-07-27 17:52:39 +0900231 },
232 .sources = &clk_src_epll,
233 .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 4, .size = 1 },
234};
235
Kukjin Kim2bc02c02011-08-24 17:25:09 +0900236struct clksrc_clk clk_mout_mpll = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900237 .clk = {
238 .name = "mout_mpll",
Changhwan Younc8bef142010-07-27 17:52:39 +0900239 },
240 .sources = &clk_src_mpll,
Kukjin Kim2bc02c02011-08-24 17:25:09 +0900241
242 /* reg_src will be added in each SoCs' clock */
Changhwan Younc8bef142010-07-27 17:52:39 +0900243};
244
245static struct clk *clkset_moutcore_list[] = {
Jaecheol Lee8f3b9cf2010-09-18 10:50:46 +0900246 [0] = &clk_mout_apll.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900247 [1] = &clk_mout_mpll.clk,
248};
249
250static struct clksrc_sources clkset_moutcore = {
251 .sources = clkset_moutcore_list,
252 .nr_sources = ARRAY_SIZE(clkset_moutcore_list),
253};
254
255static struct clksrc_clk clk_moutcore = {
256 .clk = {
257 .name = "moutcore",
Changhwan Younc8bef142010-07-27 17:52:39 +0900258 },
259 .sources = &clkset_moutcore,
260 .reg_src = { .reg = S5P_CLKSRC_CPU, .shift = 16, .size = 1 },
261};
262
263static struct clksrc_clk clk_coreclk = {
264 .clk = {
265 .name = "core_clk",
Changhwan Younc8bef142010-07-27 17:52:39 +0900266 .parent = &clk_moutcore.clk,
267 },
268 .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 0, .size = 3 },
269};
270
271static struct clksrc_clk clk_armclk = {
272 .clk = {
273 .name = "armclk",
Changhwan Younc8bef142010-07-27 17:52:39 +0900274 .parent = &clk_coreclk.clk,
275 },
276};
277
278static struct clksrc_clk clk_aclk_corem0 = {
279 .clk = {
280 .name = "aclk_corem0",
Changhwan Younc8bef142010-07-27 17:52:39 +0900281 .parent = &clk_coreclk.clk,
282 },
283 .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 4, .size = 3 },
284};
285
286static struct clksrc_clk clk_aclk_cores = {
287 .clk = {
288 .name = "aclk_cores",
Changhwan Younc8bef142010-07-27 17:52:39 +0900289 .parent = &clk_coreclk.clk,
290 },
291 .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 4, .size = 3 },
292};
293
294static struct clksrc_clk clk_aclk_corem1 = {
295 .clk = {
296 .name = "aclk_corem1",
Changhwan Younc8bef142010-07-27 17:52:39 +0900297 .parent = &clk_coreclk.clk,
298 },
299 .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 8, .size = 3 },
300};
301
302static struct clksrc_clk clk_periphclk = {
303 .clk = {
304 .name = "periphclk",
Changhwan Younc8bef142010-07-27 17:52:39 +0900305 .parent = &clk_coreclk.clk,
306 },
307 .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 12, .size = 3 },
308};
309
Changhwan Younc8bef142010-07-27 17:52:39 +0900310/* Core list of CMU_CORE side */
311
Kukjin Kim2bc02c02011-08-24 17:25:09 +0900312struct clk *clkset_corebus_list[] = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900313 [0] = &clk_mout_mpll.clk,
Jongpill Lee3ff31022010-08-18 22:20:31 +0900314 [1] = &clk_sclk_apll.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900315};
316
Kukjin Kim2bc02c02011-08-24 17:25:09 +0900317struct clksrc_sources clkset_mout_corebus = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900318 .sources = clkset_corebus_list,
319 .nr_sources = ARRAY_SIZE(clkset_corebus_list),
320};
321
322static struct clksrc_clk clk_mout_corebus = {
323 .clk = {
324 .name = "mout_corebus",
Changhwan Younc8bef142010-07-27 17:52:39 +0900325 },
326 .sources = &clkset_mout_corebus,
Sunyoung Kang7af36b92010-09-18 10:59:31 +0900327 .reg_src = { .reg = S5P_CLKSRC_DMC, .shift = 4, .size = 1 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900328};
329
330static struct clksrc_clk clk_sclk_dmc = {
331 .clk = {
332 .name = "sclk_dmc",
Changhwan Younc8bef142010-07-27 17:52:39 +0900333 .parent = &clk_mout_corebus.clk,
334 },
Sunyoung Kang7af36b92010-09-18 10:59:31 +0900335 .reg_div = { .reg = S5P_CLKDIV_DMC0, .shift = 12, .size = 3 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900336};
337
338static struct clksrc_clk clk_aclk_cored = {
339 .clk = {
340 .name = "aclk_cored",
Changhwan Younc8bef142010-07-27 17:52:39 +0900341 .parent = &clk_sclk_dmc.clk,
342 },
Sunyoung Kang7af36b92010-09-18 10:59:31 +0900343 .reg_div = { .reg = S5P_CLKDIV_DMC0, .shift = 16, .size = 3 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900344};
345
346static struct clksrc_clk clk_aclk_corep = {
347 .clk = {
348 .name = "aclk_corep",
Changhwan Younc8bef142010-07-27 17:52:39 +0900349 .parent = &clk_aclk_cored.clk,
350 },
Sunyoung Kang7af36b92010-09-18 10:59:31 +0900351 .reg_div = { .reg = S5P_CLKDIV_DMC0, .shift = 20, .size = 3 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900352};
353
354static struct clksrc_clk clk_aclk_acp = {
355 .clk = {
356 .name = "aclk_acp",
Changhwan Younc8bef142010-07-27 17:52:39 +0900357 .parent = &clk_mout_corebus.clk,
358 },
Sunyoung Kang7af36b92010-09-18 10:59:31 +0900359 .reg_div = { .reg = S5P_CLKDIV_DMC0, .shift = 0, .size = 3 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900360};
361
362static struct clksrc_clk clk_pclk_acp = {
363 .clk = {
364 .name = "pclk_acp",
Changhwan Younc8bef142010-07-27 17:52:39 +0900365 .parent = &clk_aclk_acp.clk,
366 },
Sunyoung Kang7af36b92010-09-18 10:59:31 +0900367 .reg_div = { .reg = S5P_CLKDIV_DMC0, .shift = 4, .size = 3 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900368};
369
370/* Core list of CMU_TOP side */
371
Kukjin Kim2bc02c02011-08-24 17:25:09 +0900372struct clk *clkset_aclk_top_list[] = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900373 [0] = &clk_mout_mpll.clk,
Jongpill Lee3ff31022010-08-18 22:20:31 +0900374 [1] = &clk_sclk_apll.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900375};
376
Kukjin Kim2bc02c02011-08-24 17:25:09 +0900377struct clksrc_sources clkset_aclk = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900378 .sources = clkset_aclk_top_list,
379 .nr_sources = ARRAY_SIZE(clkset_aclk_top_list),
380};
381
382static struct clksrc_clk clk_aclk_200 = {
383 .clk = {
384 .name = "aclk_200",
Changhwan Younc8bef142010-07-27 17:52:39 +0900385 },
Kukjin Kim9e235522010-08-18 22:06:02 +0900386 .sources = &clkset_aclk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900387 .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 12, .size = 1 },
388 .reg_div = { .reg = S5P_CLKDIV_TOP, .shift = 0, .size = 3 },
389};
390
Changhwan Younc8bef142010-07-27 17:52:39 +0900391static struct clksrc_clk clk_aclk_100 = {
392 .clk = {
393 .name = "aclk_100",
Changhwan Younc8bef142010-07-27 17:52:39 +0900394 },
Kukjin Kim9e235522010-08-18 22:06:02 +0900395 .sources = &clkset_aclk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900396 .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 16, .size = 1 },
397 .reg_div = { .reg = S5P_CLKDIV_TOP, .shift = 4, .size = 4 },
398};
399
Changhwan Younc8bef142010-07-27 17:52:39 +0900400static struct clksrc_clk clk_aclk_160 = {
401 .clk = {
402 .name = "aclk_160",
Changhwan Younc8bef142010-07-27 17:52:39 +0900403 },
Kukjin Kim9e235522010-08-18 22:06:02 +0900404 .sources = &clkset_aclk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900405 .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 20, .size = 1 },
406 .reg_div = { .reg = S5P_CLKDIV_TOP, .shift = 8, .size = 3 },
407};
408
Kukjin Kim2bc02c02011-08-24 17:25:09 +0900409struct clksrc_clk clk_aclk_133 = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900410 .clk = {
411 .name = "aclk_133",
Changhwan Younc8bef142010-07-27 17:52:39 +0900412 },
Kukjin Kim9e235522010-08-18 22:06:02 +0900413 .sources = &clkset_aclk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900414 .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 24, .size = 1 },
415 .reg_div = { .reg = S5P_CLKDIV_TOP, .shift = 12, .size = 3 },
416};
417
418static struct clk *clkset_vpllsrc_list[] = {
419 [0] = &clk_fin_vpll,
420 [1] = &clk_sclk_hdmi27m,
421};
422
423static struct clksrc_sources clkset_vpllsrc = {
424 .sources = clkset_vpllsrc_list,
425 .nr_sources = ARRAY_SIZE(clkset_vpllsrc_list),
426};
427
428static struct clksrc_clk clk_vpllsrc = {
429 .clk = {
430 .name = "vpll_src",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900431 .enable = exynos4_clksrc_mask_top_ctrl,
Jongpill Lee37e01722010-08-18 22:33:43 +0900432 .ctrlbit = (1 << 0),
Changhwan Younc8bef142010-07-27 17:52:39 +0900433 },
434 .sources = &clkset_vpllsrc,
435 .reg_src = { .reg = S5P_CLKSRC_TOP1, .shift = 0, .size = 1 },
436};
437
438static struct clk *clkset_sclk_vpll_list[] = {
439 [0] = &clk_vpllsrc.clk,
440 [1] = &clk_fout_vpll,
441};
442
443static struct clksrc_sources clkset_sclk_vpll = {
444 .sources = clkset_sclk_vpll_list,
445 .nr_sources = ARRAY_SIZE(clkset_sclk_vpll_list),
446};
447
Kukjin Kim2bc02c02011-08-24 17:25:09 +0900448struct clksrc_clk clk_sclk_vpll = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900449 .clk = {
450 .name = "sclk_vpll",
Changhwan Younc8bef142010-07-27 17:52:39 +0900451 },
452 .sources = &clkset_sclk_vpll,
453 .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 8, .size = 1 },
454};
455
Kukjin Kim957c4612011-01-04 17:58:22 +0900456static struct clk init_clocks_off[] = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900457 {
458 .name = "timers",
Changhwan Younc8bef142010-07-27 17:52:39 +0900459 .parent = &clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900460 .enable = exynos4_clk_ip_peril_ctrl,
Changhwan Younc8bef142010-07-27 17:52:39 +0900461 .ctrlbit = (1<<24),
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900462 }, {
Jongpill Lee82260bf2010-08-18 22:49:24 +0900463 .name = "csis",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900464 .devname = "s5p-mipi-csis.0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900465 .enable = exynos4_clk_ip_cam_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900466 .ctrlbit = (1 << 4),
467 }, {
468 .name = "csis",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900469 .devname = "s5p-mipi-csis.1",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900470 .enable = exynos4_clk_ip_cam_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900471 .ctrlbit = (1 << 5),
472 }, {
473 .name = "fimc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900474 .devname = "exynos4-fimc.0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900475 .enable = exynos4_clk_ip_cam_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900476 .ctrlbit = (1 << 0),
477 }, {
478 .name = "fimc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900479 .devname = "exynos4-fimc.1",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900480 .enable = exynos4_clk_ip_cam_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900481 .ctrlbit = (1 << 1),
482 }, {
483 .name = "fimc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900484 .devname = "exynos4-fimc.2",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900485 .enable = exynos4_clk_ip_cam_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900486 .ctrlbit = (1 << 2),
487 }, {
488 .name = "fimc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900489 .devname = "exynos4-fimc.3",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900490 .enable = exynos4_clk_ip_cam_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900491 .ctrlbit = (1 << 3),
492 }, {
493 .name = "fimd",
Jingoo Han268a7ef2011-07-21 15:42:38 +0900494 .devname = "exynos4-fb.0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900495 .enable = exynos4_clk_ip_lcd0_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900496 .ctrlbit = (1 << 0),
497 }, {
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900498 .name = "hsmmc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900499 .devname = "s3c-sdhci.0",
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900500 .parent = &clk_aclk_133.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900501 .enable = exynos4_clk_ip_fsys_ctrl,
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900502 .ctrlbit = (1 << 5),
503 }, {
504 .name = "hsmmc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900505 .devname = "s3c-sdhci.1",
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900506 .parent = &clk_aclk_133.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900507 .enable = exynos4_clk_ip_fsys_ctrl,
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900508 .ctrlbit = (1 << 6),
509 }, {
510 .name = "hsmmc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900511 .devname = "s3c-sdhci.2",
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900512 .parent = &clk_aclk_133.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900513 .enable = exynos4_clk_ip_fsys_ctrl,
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900514 .ctrlbit = (1 << 7),
515 }, {
516 .name = "hsmmc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900517 .devname = "s3c-sdhci.3",
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900518 .parent = &clk_aclk_133.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900519 .enable = exynos4_clk_ip_fsys_ctrl,
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900520 .ctrlbit = (1 << 8),
521 }, {
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900522 .name = "dwmmc",
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900523 .parent = &clk_aclk_133.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900524 .enable = exynos4_clk_ip_fsys_ctrl,
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900525 .ctrlbit = (1 << 9),
Jongpill Lee82260bf2010-08-18 22:49:24 +0900526 }, {
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900527 .name = "dac",
528 .devname = "s5p-sdo",
529 .enable = exynos4_clk_ip_tv_ctrl,
530 .ctrlbit = (1 << 2),
531 }, {
532 .name = "mixer",
533 .devname = "s5p-mixer",
534 .enable = exynos4_clk_ip_tv_ctrl,
535 .ctrlbit = (1 << 1),
536 }, {
537 .name = "vp",
538 .devname = "s5p-mixer",
539 .enable = exynos4_clk_ip_tv_ctrl,
540 .ctrlbit = (1 << 0),
541 }, {
542 .name = "hdmi",
543 .devname = "exynos4-hdmi",
544 .enable = exynos4_clk_ip_tv_ctrl,
545 .ctrlbit = (1 << 3),
546 }, {
547 .name = "hdmiphy",
548 .devname = "exynos4-hdmi",
549 .enable = exynos4_clk_hdmiphy_ctrl,
550 .ctrlbit = (1 << 0),
551 }, {
552 .name = "dacphy",
553 .devname = "s5p-sdo",
554 .enable = exynos4_clk_dac_ctrl,
555 .ctrlbit = (1 << 0),
556 }, {
Boojin Kimbf856fb2011-09-02 09:44:36 +0900557 .name = "dma",
Vladimir Zapolskiy2c929422011-08-18 19:24:54 +0900558 .devname = "dma-pl330.0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900559 .enable = exynos4_clk_ip_fsys_ctrl,
Jassi Brar3055c6d2010-12-21 09:54:35 +0900560 .ctrlbit = (1 << 0),
561 }, {
Boojin Kimbf856fb2011-09-02 09:44:36 +0900562 .name = "dma",
Vladimir Zapolskiy2c929422011-08-18 19:24:54 +0900563 .devname = "dma-pl330.1",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900564 .enable = exynos4_clk_ip_fsys_ctrl,
Jassi Brar3055c6d2010-12-21 09:54:35 +0900565 .ctrlbit = (1 << 1),
566 }, {
Jongpill Lee82260bf2010-08-18 22:49:24 +0900567 .name = "adc",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900568 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900569 .ctrlbit = (1 << 15),
570 }, {
Naveen Krishna Chf9d7bcb2011-02-22 17:13:42 +0900571 .name = "keypad",
Naveen Krishna Chf9d7bcb2011-02-22 17:13:42 +0900572 .enable = exynos4_clk_ip_perir_ctrl,
573 .ctrlbit = (1 << 16),
574 }, {
Changhwan Youncdff6e62010-09-20 15:25:51 +0900575 .name = "rtc",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900576 .enable = exynos4_clk_ip_perir_ctrl,
Changhwan Youncdff6e62010-09-20 15:25:51 +0900577 .ctrlbit = (1 << 15),
578 }, {
Jongpill Lee82260bf2010-08-18 22:49:24 +0900579 .name = "watchdog",
Inderpal Singhf5fb4a22011-03-08 07:13:45 +0900580 .parent = &clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900581 .enable = exynos4_clk_ip_perir_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900582 .ctrlbit = (1 << 14),
583 }, {
584 .name = "usbhost",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900585 .enable = exynos4_clk_ip_fsys_ctrl ,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900586 .ctrlbit = (1 << 12),
587 }, {
588 .name = "otg",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900589 .enable = exynos4_clk_ip_fsys_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900590 .ctrlbit = (1 << 13),
591 }, {
592 .name = "spi",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900593 .devname = "s3c64xx-spi.0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900594 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900595 .ctrlbit = (1 << 16),
596 }, {
597 .name = "spi",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900598 .devname = "s3c64xx-spi.1",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900599 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900600 .ctrlbit = (1 << 17),
601 }, {
602 .name = "spi",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900603 .devname = "s3c64xx-spi.2",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900604 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900605 .ctrlbit = (1 << 18),
606 }, {
Jassi Brar2d270432010-12-21 09:57:03 +0900607 .name = "iis",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900608 .devname = "samsung-i2s.0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900609 .enable = exynos4_clk_ip_peril_ctrl,
Jassi Brar2d270432010-12-21 09:57:03 +0900610 .ctrlbit = (1 << 19),
611 }, {
612 .name = "iis",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900613 .devname = "samsung-i2s.1",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900614 .enable = exynos4_clk_ip_peril_ctrl,
Jassi Brar2d270432010-12-21 09:57:03 +0900615 .ctrlbit = (1 << 20),
616 }, {
617 .name = "iis",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900618 .devname = "samsung-i2s.2",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900619 .enable = exynos4_clk_ip_peril_ctrl,
Jassi Brar2d270432010-12-21 09:57:03 +0900620 .ctrlbit = (1 << 21),
621 }, {
Jassi Braraa227552010-12-21 09:54:57 +0900622 .name = "ac97",
Jonghwan Choiaf8a9f62011-08-12 18:15:42 +0900623 .devname = "samsung-ac97",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900624 .enable = exynos4_clk_ip_peril_ctrl,
Jassi Braraa227552010-12-21 09:54:57 +0900625 .ctrlbit = (1 << 27),
626 }, {
Jongpill Lee82260bf2010-08-18 22:49:24 +0900627 .name = "fimg2d",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900628 .enable = exynos4_clk_ip_image_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900629 .ctrlbit = (1 << 0),
630 }, {
Kamil Debski0f75a962011-07-21 16:42:30 +0900631 .name = "mfc",
632 .devname = "s5p-mfc",
633 .enable = exynos4_clk_ip_mfc_ctrl,
634 .ctrlbit = (1 << 0),
635 }, {
Jongpill Lee82260bf2010-08-18 22:49:24 +0900636 .name = "i2c",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900637 .devname = "s3c2440-i2c.0",
Jongpill Lee82260bf2010-08-18 22:49:24 +0900638 .parent = &clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900639 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900640 .ctrlbit = (1 << 6),
641 }, {
642 .name = "i2c",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900643 .devname = "s3c2440-i2c.1",
Jongpill Lee82260bf2010-08-18 22:49:24 +0900644 .parent = &clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900645 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900646 .ctrlbit = (1 << 7),
647 }, {
648 .name = "i2c",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900649 .devname = "s3c2440-i2c.2",
Jongpill Lee82260bf2010-08-18 22:49:24 +0900650 .parent = &clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900651 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900652 .ctrlbit = (1 << 8),
653 }, {
654 .name = "i2c",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900655 .devname = "s3c2440-i2c.3",
Jongpill Lee82260bf2010-08-18 22:49:24 +0900656 .parent = &clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900657 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900658 .ctrlbit = (1 << 9),
659 }, {
660 .name = "i2c",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900661 .devname = "s3c2440-i2c.4",
Jongpill Lee82260bf2010-08-18 22:49:24 +0900662 .parent = &clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900663 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900664 .ctrlbit = (1 << 10),
665 }, {
666 .name = "i2c",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900667 .devname = "s3c2440-i2c.5",
Jongpill Lee82260bf2010-08-18 22:49:24 +0900668 .parent = &clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900669 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900670 .ctrlbit = (1 << 11),
671 }, {
672 .name = "i2c",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900673 .devname = "s3c2440-i2c.6",
Jongpill Lee82260bf2010-08-18 22:49:24 +0900674 .parent = &clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900675 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900676 .ctrlbit = (1 << 12),
677 }, {
678 .name = "i2c",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900679 .devname = "s3c2440-i2c.7",
Jongpill Lee82260bf2010-08-18 22:49:24 +0900680 .parent = &clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900681 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900682 .ctrlbit = (1 << 13),
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900683 }, {
Tomasz Stanislawskic40e7e02011-09-16 18:44:36 +0900684 .name = "i2c",
685 .devname = "s3c2440-hdmiphy-i2c",
686 .parent = &clk_aclk_100.clk,
687 .enable = exynos4_clk_ip_peril_ctrl,
688 .ctrlbit = (1 << 14),
689 }, {
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900690 .name = "SYSMMU_MDMA",
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900691 .enable = exynos4_clk_ip_image_ctrl,
692 .ctrlbit = (1 << 5),
693 }, {
694 .name = "SYSMMU_FIMC0",
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900695 .enable = exynos4_clk_ip_cam_ctrl,
696 .ctrlbit = (1 << 7),
697 }, {
698 .name = "SYSMMU_FIMC1",
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900699 .enable = exynos4_clk_ip_cam_ctrl,
700 .ctrlbit = (1 << 8),
701 }, {
702 .name = "SYSMMU_FIMC2",
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900703 .enable = exynos4_clk_ip_cam_ctrl,
704 .ctrlbit = (1 << 9),
705 }, {
706 .name = "SYSMMU_FIMC3",
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900707 .enable = exynos4_clk_ip_cam_ctrl,
708 .ctrlbit = (1 << 10),
709 }, {
710 .name = "SYSMMU_JPEG",
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900711 .enable = exynos4_clk_ip_cam_ctrl,
712 .ctrlbit = (1 << 11),
713 }, {
714 .name = "SYSMMU_FIMD0",
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900715 .enable = exynos4_clk_ip_lcd0_ctrl,
716 .ctrlbit = (1 << 4),
717 }, {
718 .name = "SYSMMU_FIMD1",
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900719 .enable = exynos4_clk_ip_lcd1_ctrl,
720 .ctrlbit = (1 << 4),
721 }, {
722 .name = "SYSMMU_PCIe",
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900723 .enable = exynos4_clk_ip_fsys_ctrl,
724 .ctrlbit = (1 << 18),
725 }, {
726 .name = "SYSMMU_G2D",
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900727 .enable = exynos4_clk_ip_image_ctrl,
728 .ctrlbit = (1 << 3),
729 }, {
730 .name = "SYSMMU_ROTATOR",
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900731 .enable = exynos4_clk_ip_image_ctrl,
732 .ctrlbit = (1 << 4),
733 }, {
734 .name = "SYSMMU_TV",
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900735 .enable = exynos4_clk_ip_tv_ctrl,
736 .ctrlbit = (1 << 4),
737 }, {
738 .name = "SYSMMU_MFC_L",
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900739 .enable = exynos4_clk_ip_mfc_ctrl,
740 .ctrlbit = (1 << 1),
741 }, {
742 .name = "SYSMMU_MFC_R",
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900743 .enable = exynos4_clk_ip_mfc_ctrl,
744 .ctrlbit = (1 << 2),
745 }
Changhwan Younc8bef142010-07-27 17:52:39 +0900746};
747
748static struct clk init_clocks[] = {
Jongpill Lee5a847b42010-08-27 16:50:47 +0900749 {
750 .name = "uart",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900751 .devname = "s5pv210-uart.0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900752 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee5a847b42010-08-27 16:50:47 +0900753 .ctrlbit = (1 << 0),
754 }, {
755 .name = "uart",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900756 .devname = "s5pv210-uart.1",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900757 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee5a847b42010-08-27 16:50:47 +0900758 .ctrlbit = (1 << 1),
759 }, {
760 .name = "uart",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900761 .devname = "s5pv210-uart.2",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900762 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee5a847b42010-08-27 16:50:47 +0900763 .ctrlbit = (1 << 2),
764 }, {
765 .name = "uart",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900766 .devname = "s5pv210-uart.3",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900767 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee5a847b42010-08-27 16:50:47 +0900768 .ctrlbit = (1 << 3),
769 }, {
770 .name = "uart",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900771 .devname = "s5pv210-uart.4",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900772 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee5a847b42010-08-27 16:50:47 +0900773 .ctrlbit = (1 << 4),
774 }, {
775 .name = "uart",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900776 .devname = "s5pv210-uart.5",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900777 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee5a847b42010-08-27 16:50:47 +0900778 .ctrlbit = (1 << 5),
779 }
Changhwan Younc8bef142010-07-27 17:52:39 +0900780};
781
Kukjin Kim2bc02c02011-08-24 17:25:09 +0900782struct clk *clkset_group_list[] = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900783 [0] = &clk_ext_xtal_mux,
784 [1] = &clk_xusbxti,
785 [2] = &clk_sclk_hdmi27m,
Jongpill Leeb99380e2010-08-18 22:16:45 +0900786 [3] = &clk_sclk_usbphy0,
787 [4] = &clk_sclk_usbphy1,
788 [5] = &clk_sclk_hdmiphy,
Changhwan Younc8bef142010-07-27 17:52:39 +0900789 [6] = &clk_mout_mpll.clk,
790 [7] = &clk_mout_epll.clk,
791 [8] = &clk_sclk_vpll.clk,
792};
793
Kukjin Kim2bc02c02011-08-24 17:25:09 +0900794struct clksrc_sources clkset_group = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900795 .sources = clkset_group_list,
796 .nr_sources = ARRAY_SIZE(clkset_group_list),
797};
798
Jongpill Lee06cba8d2010-08-18 22:51:23 +0900799static struct clk *clkset_mout_g2d0_list[] = {
800 [0] = &clk_mout_mpll.clk,
801 [1] = &clk_sclk_apll.clk,
802};
803
804static struct clksrc_sources clkset_mout_g2d0 = {
805 .sources = clkset_mout_g2d0_list,
806 .nr_sources = ARRAY_SIZE(clkset_mout_g2d0_list),
807};
808
809static struct clksrc_clk clk_mout_g2d0 = {
810 .clk = {
811 .name = "mout_g2d0",
Jongpill Lee06cba8d2010-08-18 22:51:23 +0900812 },
813 .sources = &clkset_mout_g2d0,
814 .reg_src = { .reg = S5P_CLKSRC_IMAGE, .shift = 0, .size = 1 },
815};
816
817static struct clk *clkset_mout_g2d1_list[] = {
818 [0] = &clk_mout_epll.clk,
819 [1] = &clk_sclk_vpll.clk,
820};
821
822static struct clksrc_sources clkset_mout_g2d1 = {
823 .sources = clkset_mout_g2d1_list,
824 .nr_sources = ARRAY_SIZE(clkset_mout_g2d1_list),
825};
826
827static struct clksrc_clk clk_mout_g2d1 = {
828 .clk = {
829 .name = "mout_g2d1",
Jongpill Lee06cba8d2010-08-18 22:51:23 +0900830 },
831 .sources = &clkset_mout_g2d1,
832 .reg_src = { .reg = S5P_CLKSRC_IMAGE, .shift = 4, .size = 1 },
833};
834
835static struct clk *clkset_mout_g2d_list[] = {
836 [0] = &clk_mout_g2d0.clk,
837 [1] = &clk_mout_g2d1.clk,
838};
839
840static struct clksrc_sources clkset_mout_g2d = {
841 .sources = clkset_mout_g2d_list,
842 .nr_sources = ARRAY_SIZE(clkset_mout_g2d_list),
843};
844
Kamil Debski0f75a962011-07-21 16:42:30 +0900845static struct clk *clkset_mout_mfc0_list[] = {
846 [0] = &clk_mout_mpll.clk,
847 [1] = &clk_sclk_apll.clk,
848};
849
850static struct clksrc_sources clkset_mout_mfc0 = {
851 .sources = clkset_mout_mfc0_list,
852 .nr_sources = ARRAY_SIZE(clkset_mout_mfc0_list),
853};
854
855static struct clksrc_clk clk_mout_mfc0 = {
856 .clk = {
857 .name = "mout_mfc0",
858 },
859 .sources = &clkset_mout_mfc0,
860 .reg_src = { .reg = S5P_CLKSRC_MFC, .shift = 0, .size = 1 },
861};
862
863static struct clk *clkset_mout_mfc1_list[] = {
864 [0] = &clk_mout_epll.clk,
865 [1] = &clk_sclk_vpll.clk,
866};
867
868static struct clksrc_sources clkset_mout_mfc1 = {
869 .sources = clkset_mout_mfc1_list,
870 .nr_sources = ARRAY_SIZE(clkset_mout_mfc1_list),
871};
872
873static struct clksrc_clk clk_mout_mfc1 = {
874 .clk = {
875 .name = "mout_mfc1",
876 },
877 .sources = &clkset_mout_mfc1,
878 .reg_src = { .reg = S5P_CLKSRC_MFC, .shift = 4, .size = 1 },
879};
880
881static struct clk *clkset_mout_mfc_list[] = {
882 [0] = &clk_mout_mfc0.clk,
883 [1] = &clk_mout_mfc1.clk,
884};
885
886static struct clksrc_sources clkset_mout_mfc = {
887 .sources = clkset_mout_mfc_list,
888 .nr_sources = ARRAY_SIZE(clkset_mout_mfc_list),
889};
890
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900891static struct clk *clkset_sclk_dac_list[] = {
892 [0] = &clk_sclk_vpll.clk,
893 [1] = &clk_sclk_hdmiphy,
894};
895
896static struct clksrc_sources clkset_sclk_dac = {
897 .sources = clkset_sclk_dac_list,
898 .nr_sources = ARRAY_SIZE(clkset_sclk_dac_list),
899};
900
901static struct clksrc_clk clk_sclk_dac = {
902 .clk = {
903 .name = "sclk_dac",
904 .enable = exynos4_clksrc_mask_tv_ctrl,
905 .ctrlbit = (1 << 8),
906 },
907 .sources = &clkset_sclk_dac,
908 .reg_src = { .reg = S5P_CLKSRC_TV, .shift = 8, .size = 1 },
909};
910
911static struct clksrc_clk clk_sclk_pixel = {
912 .clk = {
913 .name = "sclk_pixel",
914 .parent = &clk_sclk_vpll.clk,
915 },
916 .reg_div = { .reg = S5P_CLKDIV_TV, .shift = 0, .size = 4 },
917};
918
919static struct clk *clkset_sclk_hdmi_list[] = {
920 [0] = &clk_sclk_pixel.clk,
921 [1] = &clk_sclk_hdmiphy,
922};
923
924static struct clksrc_sources clkset_sclk_hdmi = {
925 .sources = clkset_sclk_hdmi_list,
926 .nr_sources = ARRAY_SIZE(clkset_sclk_hdmi_list),
927};
928
929static struct clksrc_clk clk_sclk_hdmi = {
930 .clk = {
931 .name = "sclk_hdmi",
932 .enable = exynos4_clksrc_mask_tv_ctrl,
933 .ctrlbit = (1 << 0),
934 },
935 .sources = &clkset_sclk_hdmi,
936 .reg_src = { .reg = S5P_CLKSRC_TV, .shift = 0, .size = 1 },
937};
938
939static struct clk *clkset_sclk_mixer_list[] = {
940 [0] = &clk_sclk_dac.clk,
941 [1] = &clk_sclk_hdmi.clk,
942};
943
944static struct clksrc_sources clkset_sclk_mixer = {
945 .sources = clkset_sclk_mixer_list,
946 .nr_sources = ARRAY_SIZE(clkset_sclk_mixer_list),
947};
948
949static struct clksrc_clk clk_sclk_mixer = {
950 .clk = {
951 .name = "sclk_mixer",
952 .enable = exynos4_clksrc_mask_tv_ctrl,
953 .ctrlbit = (1 << 4),
954 },
955 .sources = &clkset_sclk_mixer,
956 .reg_src = { .reg = S5P_CLKSRC_TV, .shift = 4, .size = 1 },
957};
958
959static struct clksrc_clk *sclk_tv[] = {
960 &clk_sclk_dac,
961 &clk_sclk_pixel,
962 &clk_sclk_hdmi,
963 &clk_sclk_mixer,
964};
965
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900966static struct clksrc_clk clk_dout_mmc0 = {
967 .clk = {
968 .name = "dout_mmc0",
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900969 },
970 .sources = &clkset_group,
971 .reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 0, .size = 4 },
972 .reg_div = { .reg = S5P_CLKDIV_FSYS1, .shift = 0, .size = 4 },
973};
974
975static struct clksrc_clk clk_dout_mmc1 = {
976 .clk = {
977 .name = "dout_mmc1",
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900978 },
979 .sources = &clkset_group,
980 .reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 4, .size = 4 },
981 .reg_div = { .reg = S5P_CLKDIV_FSYS1, .shift = 16, .size = 4 },
982};
983
984static struct clksrc_clk clk_dout_mmc2 = {
985 .clk = {
986 .name = "dout_mmc2",
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900987 },
988 .sources = &clkset_group,
989 .reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 8, .size = 4 },
990 .reg_div = { .reg = S5P_CLKDIV_FSYS2, .shift = 0, .size = 4 },
991};
992
993static struct clksrc_clk clk_dout_mmc3 = {
994 .clk = {
995 .name = "dout_mmc3",
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900996 },
997 .sources = &clkset_group,
998 .reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 12, .size = 4 },
999 .reg_div = { .reg = S5P_CLKDIV_FSYS2, .shift = 16, .size = 4 },
1000};
1001
1002static struct clksrc_clk clk_dout_mmc4 = {
1003 .clk = {
1004 .name = "dout_mmc4",
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001005 },
1006 .sources = &clkset_group,
1007 .reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 16, .size = 4 },
1008 .reg_div = { .reg = S5P_CLKDIV_FSYS3, .shift = 0, .size = 4 },
1009};
1010
Changhwan Younc8bef142010-07-27 17:52:39 +09001011static struct clksrc_clk clksrcs[] = {
1012 {
1013 .clk = {
1014 .name = "uclk1",
Thomas Abrahambadc4f22011-06-14 19:12:27 +09001015 .devname = "s5pv210-uart.0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001016 .enable = exynos4_clksrc_mask_peril0_ctrl,
Jongpill Lee5a847b42010-08-27 16:50:47 +09001017 .ctrlbit = (1 << 0),
Changhwan Younc8bef142010-07-27 17:52:39 +09001018 },
1019 .sources = &clkset_group,
1020 .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 0, .size = 4 },
1021 .reg_div = { .reg = S5P_CLKDIV_PERIL0, .shift = 0, .size = 4 },
1022 }, {
1023 .clk = {
1024 .name = "uclk1",
Thomas Abrahambadc4f22011-06-14 19:12:27 +09001025 .devname = "s5pv210-uart.1",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001026 .enable = exynos4_clksrc_mask_peril0_ctrl,
Jongpill Lee3297c2e2010-08-27 17:53:26 +09001027 .ctrlbit = (1 << 4),
Changhwan Younc8bef142010-07-27 17:52:39 +09001028 },
1029 .sources = &clkset_group,
1030 .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 4, .size = 4 },
1031 .reg_div = { .reg = S5P_CLKDIV_PERIL0, .shift = 4, .size = 4 },
1032 }, {
1033 .clk = {
1034 .name = "uclk1",
Thomas Abrahambadc4f22011-06-14 19:12:27 +09001035 .devname = "s5pv210-uart.2",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001036 .enable = exynos4_clksrc_mask_peril0_ctrl,
Jongpill Lee3297c2e2010-08-27 17:53:26 +09001037 .ctrlbit = (1 << 8),
Changhwan Younc8bef142010-07-27 17:52:39 +09001038 },
1039 .sources = &clkset_group,
1040 .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 8, .size = 4 },
1041 .reg_div = { .reg = S5P_CLKDIV_PERIL0, .shift = 8, .size = 4 },
1042 }, {
1043 .clk = {
1044 .name = "uclk1",
Thomas Abrahambadc4f22011-06-14 19:12:27 +09001045 .devname = "s5pv210-uart.3",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001046 .enable = exynos4_clksrc_mask_peril0_ctrl,
Jongpill Lee3297c2e2010-08-27 17:53:26 +09001047 .ctrlbit = (1 << 12),
Changhwan Younc8bef142010-07-27 17:52:39 +09001048 },
1049 .sources = &clkset_group,
1050 .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 12, .size = 4 },
1051 .reg_div = { .reg = S5P_CLKDIV_PERIL0, .shift = 12, .size = 4 },
1052 }, {
1053 .clk = {
1054 .name = "sclk_pwm",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001055 .enable = exynos4_clksrc_mask_peril0_ctrl,
Changhwan Younc8bef142010-07-27 17:52:39 +09001056 .ctrlbit = (1 << 24),
1057 },
1058 .sources = &clkset_group,
1059 .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 24, .size = 4 },
1060 .reg_div = { .reg = S5P_CLKDIV_PERIL3, .shift = 0, .size = 4 },
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001061 }, {
1062 .clk = {
Jongpill Lee33f469d2010-08-18 22:54:48 +09001063 .name = "sclk_csis",
Thomas Abrahambadc4f22011-06-14 19:12:27 +09001064 .devname = "s5p-mipi-csis.0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001065 .enable = exynos4_clksrc_mask_cam_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +09001066 .ctrlbit = (1 << 24),
1067 },
1068 .sources = &clkset_group,
1069 .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 24, .size = 4 },
1070 .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 24, .size = 4 },
1071 }, {
1072 .clk = {
1073 .name = "sclk_csis",
Thomas Abrahambadc4f22011-06-14 19:12:27 +09001074 .devname = "s5p-mipi-csis.1",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001075 .enable = exynos4_clksrc_mask_cam_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +09001076 .ctrlbit = (1 << 28),
1077 },
1078 .sources = &clkset_group,
1079 .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 28, .size = 4 },
1080 .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 28, .size = 4 },
1081 }, {
1082 .clk = {
Sylwester Nawrocki00aaad22011-09-27 07:00:59 +09001083 .name = "sclk_cam0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001084 .enable = exynos4_clksrc_mask_cam_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +09001085 .ctrlbit = (1 << 16),
1086 },
1087 .sources = &clkset_group,
1088 .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 16, .size = 4 },
1089 .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 16, .size = 4 },
1090 }, {
1091 .clk = {
Sylwester Nawrocki00aaad22011-09-27 07:00:59 +09001092 .name = "sclk_cam1",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001093 .enable = exynos4_clksrc_mask_cam_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +09001094 .ctrlbit = (1 << 20),
1095 },
1096 .sources = &clkset_group,
1097 .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 20, .size = 4 },
1098 .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 20, .size = 4 },
1099 }, {
1100 .clk = {
1101 .name = "sclk_fimc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +09001102 .devname = "exynos4-fimc.0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001103 .enable = exynos4_clksrc_mask_cam_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +09001104 .ctrlbit = (1 << 0),
1105 },
1106 .sources = &clkset_group,
1107 .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 0, .size = 4 },
1108 .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 0, .size = 4 },
1109 }, {
1110 .clk = {
1111 .name = "sclk_fimc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +09001112 .devname = "exynos4-fimc.1",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001113 .enable = exynos4_clksrc_mask_cam_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +09001114 .ctrlbit = (1 << 4),
1115 },
1116 .sources = &clkset_group,
1117 .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 4, .size = 4 },
1118 .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 4, .size = 4 },
1119 }, {
1120 .clk = {
1121 .name = "sclk_fimc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +09001122 .devname = "exynos4-fimc.2",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001123 .enable = exynos4_clksrc_mask_cam_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +09001124 .ctrlbit = (1 << 8),
1125 },
1126 .sources = &clkset_group,
1127 .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 8, .size = 4 },
1128 .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 8, .size = 4 },
1129 }, {
1130 .clk = {
1131 .name = "sclk_fimc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +09001132 .devname = "exynos4-fimc.3",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001133 .enable = exynos4_clksrc_mask_cam_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +09001134 .ctrlbit = (1 << 12),
1135 },
1136 .sources = &clkset_group,
1137 .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 12, .size = 4 },
1138 .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 12, .size = 4 },
1139 }, {
1140 .clk = {
1141 .name = "sclk_fimd",
Jingoo Han268a7ef2011-07-21 15:42:38 +09001142 .devname = "exynos4-fb.0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001143 .enable = exynos4_clksrc_mask_lcd0_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +09001144 .ctrlbit = (1 << 0),
1145 },
1146 .sources = &clkset_group,
1147 .reg_src = { .reg = S5P_CLKSRC_LCD0, .shift = 0, .size = 4 },
1148 .reg_div = { .reg = S5P_CLKDIV_LCD0, .shift = 0, .size = 4 },
1149 }, {
1150 .clk = {
Jongpill Lee33f469d2010-08-18 22:54:48 +09001151 .name = "sclk_spi",
Thomas Abrahambadc4f22011-06-14 19:12:27 +09001152 .devname = "s3c64xx-spi.0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001153 .enable = exynos4_clksrc_mask_peril1_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +09001154 .ctrlbit = (1 << 16),
1155 },
1156 .sources = &clkset_group,
1157 .reg_src = { .reg = S5P_CLKSRC_PERIL1, .shift = 16, .size = 4 },
1158 .reg_div = { .reg = S5P_CLKDIV_PERIL1, .shift = 0, .size = 4 },
1159 }, {
1160 .clk = {
1161 .name = "sclk_spi",
Thomas Abrahambadc4f22011-06-14 19:12:27 +09001162 .devname = "s3c64xx-spi.1",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001163 .enable = exynos4_clksrc_mask_peril1_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +09001164 .ctrlbit = (1 << 20),
1165 },
1166 .sources = &clkset_group,
1167 .reg_src = { .reg = S5P_CLKSRC_PERIL1, .shift = 20, .size = 4 },
1168 .reg_div = { .reg = S5P_CLKDIV_PERIL1, .shift = 16, .size = 4 },
1169 }, {
1170 .clk = {
1171 .name = "sclk_spi",
Thomas Abrahambadc4f22011-06-14 19:12:27 +09001172 .devname = "s3c64xx-spi.2",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001173 .enable = exynos4_clksrc_mask_peril1_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +09001174 .ctrlbit = (1 << 24),
1175 },
1176 .sources = &clkset_group,
1177 .reg_src = { .reg = S5P_CLKSRC_PERIL1, .shift = 24, .size = 4 },
1178 .reg_div = { .reg = S5P_CLKDIV_PERIL2, .shift = 0, .size = 4 },
1179 }, {
1180 .clk = {
1181 .name = "sclk_fimg2d",
Jongpill Lee33f469d2010-08-18 22:54:48 +09001182 },
1183 .sources = &clkset_mout_g2d,
1184 .reg_src = { .reg = S5P_CLKSRC_IMAGE, .shift = 8, .size = 1 },
1185 .reg_div = { .reg = S5P_CLKDIV_IMAGE, .shift = 0, .size = 4 },
1186 }, {
1187 .clk = {
Kamil Debski0f75a962011-07-21 16:42:30 +09001188 .name = "sclk_mfc",
1189 .devname = "s5p-mfc",
1190 },
1191 .sources = &clkset_mout_mfc,
1192 .reg_src = { .reg = S5P_CLKSRC_MFC, .shift = 8, .size = 1 },
1193 .reg_div = { .reg = S5P_CLKDIV_MFC, .shift = 0, .size = 4 },
1194 }, {
1195 .clk = {
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001196 .name = "sclk_mmc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +09001197 .devname = "s3c-sdhci.0",
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001198 .parent = &clk_dout_mmc0.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001199 .enable = exynos4_clksrc_mask_fsys_ctrl,
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001200 .ctrlbit = (1 << 0),
1201 },
1202 .reg_div = { .reg = S5P_CLKDIV_FSYS1, .shift = 8, .size = 8 },
1203 }, {
1204 .clk = {
1205 .name = "sclk_mmc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +09001206 .devname = "s3c-sdhci.1",
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001207 .parent = &clk_dout_mmc1.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001208 .enable = exynos4_clksrc_mask_fsys_ctrl,
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001209 .ctrlbit = (1 << 4),
1210 },
1211 .reg_div = { .reg = S5P_CLKDIV_FSYS1, .shift = 24, .size = 8 },
1212 }, {
1213 .clk = {
1214 .name = "sclk_mmc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +09001215 .devname = "s3c-sdhci.2",
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001216 .parent = &clk_dout_mmc2.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001217 .enable = exynos4_clksrc_mask_fsys_ctrl,
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001218 .ctrlbit = (1 << 8),
1219 },
1220 .reg_div = { .reg = S5P_CLKDIV_FSYS2, .shift = 8, .size = 8 },
1221 }, {
1222 .clk = {
1223 .name = "sclk_mmc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +09001224 .devname = "s3c-sdhci.3",
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001225 .parent = &clk_dout_mmc3.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001226 .enable = exynos4_clksrc_mask_fsys_ctrl,
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001227 .ctrlbit = (1 << 12),
1228 },
1229 .reg_div = { .reg = S5P_CLKDIV_FSYS2, .shift = 24, .size = 8 },
1230 }, {
1231 .clk = {
Thomas Abrahambadc4f22011-06-14 19:12:27 +09001232 .name = "sclk_dwmmc",
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001233 .parent = &clk_dout_mmc4.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001234 .enable = exynos4_clksrc_mask_fsys_ctrl,
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001235 .ctrlbit = (1 << 16),
1236 },
1237 .reg_div = { .reg = S5P_CLKDIV_FSYS3, .shift = 8, .size = 8 },
1238 }
Changhwan Younc8bef142010-07-27 17:52:39 +09001239};
1240
1241/* Clock initialization code */
1242static struct clksrc_clk *sysclks[] = {
1243 &clk_mout_apll,
Jongpill Lee3ff31022010-08-18 22:20:31 +09001244 &clk_sclk_apll,
Changhwan Younc8bef142010-07-27 17:52:39 +09001245 &clk_mout_epll,
1246 &clk_mout_mpll,
1247 &clk_moutcore,
1248 &clk_coreclk,
1249 &clk_armclk,
1250 &clk_aclk_corem0,
1251 &clk_aclk_cores,
1252 &clk_aclk_corem1,
1253 &clk_periphclk,
Changhwan Younc8bef142010-07-27 17:52:39 +09001254 &clk_mout_corebus,
1255 &clk_sclk_dmc,
1256 &clk_aclk_cored,
1257 &clk_aclk_corep,
1258 &clk_aclk_acp,
1259 &clk_pclk_acp,
1260 &clk_vpllsrc,
1261 &clk_sclk_vpll,
1262 &clk_aclk_200,
1263 &clk_aclk_100,
1264 &clk_aclk_160,
1265 &clk_aclk_133,
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001266 &clk_dout_mmc0,
1267 &clk_dout_mmc1,
1268 &clk_dout_mmc2,
1269 &clk_dout_mmc3,
1270 &clk_dout_mmc4,
Kamil Debski0f75a962011-07-21 16:42:30 +09001271 &clk_mout_mfc0,
1272 &clk_mout_mfc1,
Changhwan Younc8bef142010-07-27 17:52:39 +09001273};
1274
Jaecheol Lee877d1b52010-12-23 14:25:31 +09001275static int xtal_rate;
1276
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001277static unsigned long exynos4_fout_apll_get_rate(struct clk *clk)
Jaecheol Lee877d1b52010-12-23 14:25:31 +09001278{
Kukjin Kim2bc02c02011-08-24 17:25:09 +09001279 if (soc_is_exynos4210())
1280 return s5p_get_pll45xx(xtal_rate, __raw_readl(S5P_APLL_CON0),
1281 pll_4508);
Changhwan Younb88b1cc2011-10-04 17:08:56 +09001282 else if (soc_is_exynos4212() || soc_is_exynos4412())
Kukjin Kim2bc02c02011-08-24 17:25:09 +09001283 return s5p_get_pll35xx(xtal_rate, __raw_readl(S5P_APLL_CON0));
1284 else
1285 return 0;
Jaecheol Lee877d1b52010-12-23 14:25:31 +09001286}
1287
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001288static struct clk_ops exynos4_fout_apll_ops = {
1289 .get_rate = exynos4_fout_apll_get_rate,
Jaecheol Lee877d1b52010-12-23 14:25:31 +09001290};
1291
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +09001292static u32 vpll_div[][8] = {
1293 { 54000000, 3, 53, 3, 1024, 0, 17, 0 },
1294 { 108000000, 3, 53, 2, 1024, 0, 17, 0 },
1295};
1296
1297static unsigned long exynos4_vpll_get_rate(struct clk *clk)
1298{
1299 return clk->rate;
1300}
1301
1302static int exynos4_vpll_set_rate(struct clk *clk, unsigned long rate)
1303{
1304 unsigned int vpll_con0, vpll_con1 = 0;
1305 unsigned int i;
1306
1307 /* Return if nothing changed */
1308 if (clk->rate == rate)
1309 return 0;
1310
1311 vpll_con0 = __raw_readl(S5P_VPLL_CON0);
1312 vpll_con0 &= ~(0x1 << 27 | \
1313 PLL90XX_MDIV_MASK << PLL46XX_MDIV_SHIFT | \
1314 PLL90XX_PDIV_MASK << PLL46XX_PDIV_SHIFT | \
1315 PLL90XX_SDIV_MASK << PLL46XX_SDIV_SHIFT);
1316
1317 vpll_con1 = __raw_readl(S5P_VPLL_CON1);
1318 vpll_con1 &= ~(PLL46XX_MRR_MASK << PLL46XX_MRR_SHIFT | \
1319 PLL46XX_MFR_MASK << PLL46XX_MFR_SHIFT | \
1320 PLL4650C_KDIV_MASK << PLL46XX_KDIV_SHIFT);
1321
1322 for (i = 0; i < ARRAY_SIZE(vpll_div); i++) {
1323 if (vpll_div[i][0] == rate) {
1324 vpll_con0 |= vpll_div[i][1] << PLL46XX_PDIV_SHIFT;
1325 vpll_con0 |= vpll_div[i][2] << PLL46XX_MDIV_SHIFT;
1326 vpll_con0 |= vpll_div[i][3] << PLL46XX_SDIV_SHIFT;
1327 vpll_con1 |= vpll_div[i][4] << PLL46XX_KDIV_SHIFT;
1328 vpll_con1 |= vpll_div[i][5] << PLL46XX_MFR_SHIFT;
1329 vpll_con1 |= vpll_div[i][6] << PLL46XX_MRR_SHIFT;
1330 vpll_con0 |= vpll_div[i][7] << 27;
1331 break;
1332 }
1333 }
1334
1335 if (i == ARRAY_SIZE(vpll_div)) {
1336 printk(KERN_ERR "%s: Invalid Clock VPLL Frequency\n",
1337 __func__);
1338 return -EINVAL;
1339 }
1340
1341 __raw_writel(vpll_con0, S5P_VPLL_CON0);
1342 __raw_writel(vpll_con1, S5P_VPLL_CON1);
1343
1344 /* Wait for VPLL lock */
1345 while (!(__raw_readl(S5P_VPLL_CON0) & (1 << PLL46XX_LOCKED_SHIFT)))
1346 continue;
1347
1348 clk->rate = rate;
1349 return 0;
1350}
1351
1352static struct clk_ops exynos4_vpll_ops = {
1353 .get_rate = exynos4_vpll_get_rate,
1354 .set_rate = exynos4_vpll_set_rate,
1355};
1356
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001357void __init_or_cpufreq exynos4_setup_clocks(void)
Changhwan Younc8bef142010-07-27 17:52:39 +09001358{
1359 struct clk *xtal_clk;
Kukjin Kim2bc02c02011-08-24 17:25:09 +09001360 unsigned long apll = 0;
1361 unsigned long mpll = 0;
1362 unsigned long epll = 0;
1363 unsigned long vpll = 0;
Changhwan Younc8bef142010-07-27 17:52:39 +09001364 unsigned long vpllsrc;
1365 unsigned long xtal;
1366 unsigned long armclk;
Changhwan Younc8bef142010-07-27 17:52:39 +09001367 unsigned long sclk_dmc;
Jongpill Lee228ef982010-08-18 22:24:53 +09001368 unsigned long aclk_200;
1369 unsigned long aclk_100;
1370 unsigned long aclk_160;
1371 unsigned long aclk_133;
Changhwan Younc8bef142010-07-27 17:52:39 +09001372 unsigned int ptr;
1373
1374 printk(KERN_DEBUG "%s: registering clocks\n", __func__);
1375
1376 xtal_clk = clk_get(NULL, "xtal");
1377 BUG_ON(IS_ERR(xtal_clk));
1378
1379 xtal = clk_get_rate(xtal_clk);
Jaecheol Lee877d1b52010-12-23 14:25:31 +09001380
1381 xtal_rate = xtal;
1382
Changhwan Younc8bef142010-07-27 17:52:39 +09001383 clk_put(xtal_clk);
1384
1385 printk(KERN_DEBUG "%s: xtal is %ld\n", __func__, xtal);
1386
Kukjin Kim2bc02c02011-08-24 17:25:09 +09001387 if (soc_is_exynos4210()) {
1388 apll = s5p_get_pll45xx(xtal, __raw_readl(S5P_APLL_CON0),
1389 pll_4508);
1390 mpll = s5p_get_pll45xx(xtal, __raw_readl(S5P_MPLL_CON0),
1391 pll_4508);
1392 epll = s5p_get_pll46xx(xtal, __raw_readl(S5P_EPLL_CON0),
1393 __raw_readl(S5P_EPLL_CON1), pll_4600);
Changhwan Younc8bef142010-07-27 17:52:39 +09001394
Kukjin Kim2bc02c02011-08-24 17:25:09 +09001395 vpllsrc = clk_get_rate(&clk_vpllsrc.clk);
1396 vpll = s5p_get_pll46xx(vpllsrc, __raw_readl(S5P_VPLL_CON0),
1397 __raw_readl(S5P_VPLL_CON1), pll_4650c);
Changhwan Younb88b1cc2011-10-04 17:08:56 +09001398 } else if (soc_is_exynos4212() || soc_is_exynos4412()) {
Kukjin Kim2bc02c02011-08-24 17:25:09 +09001399 apll = s5p_get_pll35xx(xtal, __raw_readl(S5P_APLL_CON0));
1400 mpll = s5p_get_pll35xx(xtal, __raw_readl(S5P_MPLL_CON0));
1401 epll = s5p_get_pll36xx(xtal, __raw_readl(S5P_EPLL_CON0),
1402 __raw_readl(S5P_EPLL_CON1));
1403
1404 vpllsrc = clk_get_rate(&clk_vpllsrc.clk);
1405 vpll = s5p_get_pll36xx(vpllsrc, __raw_readl(S5P_VPLL_CON0),
1406 __raw_readl(S5P_VPLL_CON1));
1407 } else {
1408 /* nothing */
1409 }
Changhwan Younc8bef142010-07-27 17:52:39 +09001410
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001411 clk_fout_apll.ops = &exynos4_fout_apll_ops;
Changhwan Younc8bef142010-07-27 17:52:39 +09001412 clk_fout_mpll.rate = mpll;
1413 clk_fout_epll.rate = epll;
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +09001414 clk_fout_vpll.ops = &exynos4_vpll_ops;
Changhwan Younc8bef142010-07-27 17:52:39 +09001415 clk_fout_vpll.rate = vpll;
1416
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001417 printk(KERN_INFO "EXYNOS4: PLL settings, A=%ld, M=%ld, E=%ld V=%ld",
Changhwan Younc8bef142010-07-27 17:52:39 +09001418 apll, mpll, epll, vpll);
1419
1420 armclk = clk_get_rate(&clk_armclk.clk);
Changhwan Younc8bef142010-07-27 17:52:39 +09001421 sclk_dmc = clk_get_rate(&clk_sclk_dmc.clk);
Changhwan Younc8bef142010-07-27 17:52:39 +09001422
Jongpill Lee228ef982010-08-18 22:24:53 +09001423 aclk_200 = clk_get_rate(&clk_aclk_200.clk);
1424 aclk_100 = clk_get_rate(&clk_aclk_100.clk);
1425 aclk_160 = clk_get_rate(&clk_aclk_160.clk);
1426 aclk_133 = clk_get_rate(&clk_aclk_133.clk);
1427
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001428 printk(KERN_INFO "EXYNOS4: ARMCLK=%ld, DMC=%ld, ACLK200=%ld\n"
Jongpill Lee228ef982010-08-18 22:24:53 +09001429 "ACLK100=%ld, ACLK160=%ld, ACLK133=%ld\n",
1430 armclk, sclk_dmc, aclk_200,
1431 aclk_100, aclk_160, aclk_133);
Changhwan Younc8bef142010-07-27 17:52:39 +09001432
1433 clk_f.rate = armclk;
1434 clk_h.rate = sclk_dmc;
Jongpill Lee228ef982010-08-18 22:24:53 +09001435 clk_p.rate = aclk_100;
Changhwan Younc8bef142010-07-27 17:52:39 +09001436
1437 for (ptr = 0; ptr < ARRAY_SIZE(clksrcs); ptr++)
1438 s3c_set_clksrc(&clksrcs[ptr], true);
1439}
1440
1441static struct clk *clks[] __initdata = {
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +09001442 &clk_sclk_hdmi27m,
1443 &clk_sclk_hdmiphy,
1444 &clk_sclk_usbphy0,
1445 &clk_sclk_usbphy1,
Changhwan Younc8bef142010-07-27 17:52:39 +09001446};
1447
Jonghwan Choiacd35612011-08-24 21:52:45 +09001448#ifdef CONFIG_PM_SLEEP
1449static int exynos4_clock_suspend(void)
1450{
1451 s3c_pm_do_save(exynos4_clock_save, ARRAY_SIZE(exynos4_clock_save));
1452 return 0;
1453}
1454
1455static void exynos4_clock_resume(void)
1456{
1457 s3c_pm_do_restore_core(exynos4_clock_save, ARRAY_SIZE(exynos4_clock_save));
1458}
1459
1460#else
1461#define exynos4_clock_suspend NULL
1462#define exynos4_clock_resume NULL
1463#endif
1464
1465struct syscore_ops exynos4_clock_syscore_ops = {
1466 .suspend = exynos4_clock_suspend,
1467 .resume = exynos4_clock_resume,
1468};
1469
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001470void __init exynos4_register_clocks(void)
Changhwan Younc8bef142010-07-27 17:52:39 +09001471{
Changhwan Younc8bef142010-07-27 17:52:39 +09001472 int ptr;
1473
Kukjin Kim957c4612011-01-04 17:58:22 +09001474 s3c24xx_register_clocks(clks, ARRAY_SIZE(clks));
Changhwan Younc8bef142010-07-27 17:52:39 +09001475
1476 for (ptr = 0; ptr < ARRAY_SIZE(sysclks); ptr++)
1477 s3c_register_clksrc(sysclks[ptr], 1);
1478
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +09001479 for (ptr = 0; ptr < ARRAY_SIZE(sclk_tv); ptr++)
1480 s3c_register_clksrc(sclk_tv[ptr], 1);
1481
Changhwan Younc8bef142010-07-27 17:52:39 +09001482 s3c_register_clksrc(clksrcs, ARRAY_SIZE(clksrcs));
1483 s3c_register_clocks(init_clocks, ARRAY_SIZE(init_clocks));
1484
Kukjin Kim957c4612011-01-04 17:58:22 +09001485 s3c_register_clocks(init_clocks_off, ARRAY_SIZE(init_clocks_off));
1486 s3c_disable_clocks(init_clocks_off, ARRAY_SIZE(init_clocks_off));
Changhwan Younc8bef142010-07-27 17:52:39 +09001487
Jonghwan Choiacd35612011-08-24 21:52:45 +09001488 register_syscore_ops(&exynos4_clock_syscore_ops);
Boojin Kimbf856fb2011-09-02 09:44:36 +09001489 s3c24xx_register_clock(&dummy_apb_pclk);
1490
Changhwan Younc8bef142010-07-27 17:52:39 +09001491 s3c_pwmclk_init();
1492}