blob: ff35ebca1d8d648219e2b1fd8a119f4f226fbfb6 [file] [log] [blame]
Viresh Kumar5df33a62012-04-10 09:02:35 +05301/*
2 * SPEAr3xx machines clock framework source file
3 *
4 * Copyright (C) 2012 ST Microelectronics
Viresh Kumar10d89352012-06-20 12:53:02 -07005 * Viresh Kumar <viresh.linux@gmail.com>
Viresh Kumar5df33a62012-04-10 09:02:35 +05306 *
7 * This file is licensed under the terms of the GNU General Public
8 * License version 2. This program is licensed "as is" without any
9 * warranty of any kind, whether express or implied.
10 */
11
12#include <linux/clk.h>
13#include <linux/clkdev.h>
14#include <linux/err.h>
15#include <linux/io.h>
16#include <linux/of_platform.h>
17#include <linux/spinlock_types.h>
18#include <mach/misc_regs.h>
19#include "clk.h"
20
21static DEFINE_SPINLOCK(_lock);
22
23#define PLL1_CTR (MISC_BASE + 0x008)
24#define PLL1_FRQ (MISC_BASE + 0x00C)
25#define PLL2_CTR (MISC_BASE + 0x014)
26#define PLL2_FRQ (MISC_BASE + 0x018)
27#define PLL_CLK_CFG (MISC_BASE + 0x020)
28 /* PLL_CLK_CFG register masks */
29 #define MCTR_CLK_SHIFT 28
30 #define MCTR_CLK_MASK 3
31
32#define CORE_CLK_CFG (MISC_BASE + 0x024)
33 /* CORE CLK CFG register masks */
34 #define GEN_SYNTH2_3_CLK_SHIFT 18
35 #define GEN_SYNTH2_3_CLK_MASK 1
36
37 #define HCLK_RATIO_SHIFT 10
38 #define HCLK_RATIO_MASK 2
39 #define PCLK_RATIO_SHIFT 8
40 #define PCLK_RATIO_MASK 2
41
42#define PERIP_CLK_CFG (MISC_BASE + 0x028)
43 /* PERIP_CLK_CFG register masks */
44 #define UART_CLK_SHIFT 4
45 #define UART_CLK_MASK 1
46 #define FIRDA_CLK_SHIFT 5
47 #define FIRDA_CLK_MASK 2
48 #define GPT0_CLK_SHIFT 8
49 #define GPT1_CLK_SHIFT 11
50 #define GPT2_CLK_SHIFT 12
51 #define GPT_CLK_MASK 1
52
53#define PERIP1_CLK_ENB (MISC_BASE + 0x02C)
54 /* PERIP1_CLK_ENB register masks */
55 #define UART_CLK_ENB 3
56 #define SSP_CLK_ENB 5
57 #define I2C_CLK_ENB 7
58 #define JPEG_CLK_ENB 8
59 #define FIRDA_CLK_ENB 10
60 #define GPT1_CLK_ENB 11
61 #define GPT2_CLK_ENB 12
62 #define ADC_CLK_ENB 15
63 #define RTC_CLK_ENB 17
64 #define GPIO_CLK_ENB 18
65 #define DMA_CLK_ENB 19
66 #define SMI_CLK_ENB 21
67 #define GMAC_CLK_ENB 23
68 #define USBD_CLK_ENB 24
69 #define USBH_CLK_ENB 25
70 #define C3_CLK_ENB 31
71
72#define RAS_CLK_ENB (MISC_BASE + 0x034)
73 #define RAS_AHB_CLK_ENB 0
74 #define RAS_PLL1_CLK_ENB 1
75 #define RAS_APB_CLK_ENB 2
76 #define RAS_32K_CLK_ENB 3
77 #define RAS_24M_CLK_ENB 4
78 #define RAS_48M_CLK_ENB 5
79 #define RAS_PLL2_CLK_ENB 7
80 #define RAS_SYNT0_CLK_ENB 8
81 #define RAS_SYNT1_CLK_ENB 9
82 #define RAS_SYNT2_CLK_ENB 10
83 #define RAS_SYNT3_CLK_ENB 11
84
85#define PRSC0_CLK_CFG (MISC_BASE + 0x044)
86#define PRSC1_CLK_CFG (MISC_BASE + 0x048)
87#define PRSC2_CLK_CFG (MISC_BASE + 0x04C)
88#define AMEM_CLK_CFG (MISC_BASE + 0x050)
89 #define AMEM_CLK_ENB 0
90
91#define CLCD_CLK_SYNT (MISC_BASE + 0x05C)
92#define FIRDA_CLK_SYNT (MISC_BASE + 0x060)
93#define UART_CLK_SYNT (MISC_BASE + 0x064)
94#define GMAC_CLK_SYNT (MISC_BASE + 0x068)
95#define GEN0_CLK_SYNT (MISC_BASE + 0x06C)
96#define GEN1_CLK_SYNT (MISC_BASE + 0x070)
97#define GEN2_CLK_SYNT (MISC_BASE + 0x074)
98#define GEN3_CLK_SYNT (MISC_BASE + 0x078)
99
100/* pll rate configuration table, in ascending order of rates */
101static struct pll_rate_tbl pll_rtbl[] = {
102 {.mode = 0, .m = 0x53, .n = 0x0C, .p = 0x1}, /* vco 332 & pll 166 MHz */
103 {.mode = 0, .m = 0x85, .n = 0x0C, .p = 0x1}, /* vco 532 & pll 266 MHz */
104 {.mode = 0, .m = 0xA6, .n = 0x0C, .p = 0x1}, /* vco 664 & pll 332 MHz */
105};
106
107/* aux rate configuration table, in ascending order of rates */
108static struct aux_rate_tbl aux_rtbl[] = {
109 /* For PLL1 = 332 MHz */
110 {.xscale = 2, .yscale = 27, .eq = 0}, /* 12.296 MHz */
111 {.xscale = 2, .yscale = 8, .eq = 0}, /* 41.5 MHz */
112 {.xscale = 2, .yscale = 4, .eq = 0}, /* 83 MHz */
113 {.xscale = 1, .yscale = 2, .eq = 1}, /* 166 MHz */
114};
115
116/* gpt rate configuration table, in ascending order of rates */
117static struct gpt_rate_tbl gpt_rtbl[] = {
118 /* For pll1 = 332 MHz */
119 {.mscale = 4, .nscale = 0}, /* 41.5 MHz */
120 {.mscale = 2, .nscale = 0}, /* 55.3 MHz */
121 {.mscale = 1, .nscale = 0}, /* 83 MHz */
122};
123
124/* clock parents */
Vipul Kumar Samar5cfc5452012-07-10 17:12:45 +0530125static const char *uart0_parents[] = { "pll3_clk", "uart_syn_gclk", };
126static const char *firda_parents[] = { "pll3_clk", "firda_syn_gclk",
Viresh Kumar5df33a62012-04-10 09:02:35 +0530127};
Vipul Kumar Samar5cfc5452012-07-10 17:12:45 +0530128static const char *gpt0_parents[] = { "pll3_clk", "gpt0_syn_clk", };
129static const char *gpt1_parents[] = { "pll3_clk", "gpt1_syn_clk", };
130static const char *gpt2_parents[] = { "pll3_clk", "gpt2_syn_clk", };
Viresh Kumar5df33a62012-04-10 09:02:35 +0530131static const char *gen2_3_parents[] = { "pll1_clk", "pll2_clk", };
132static const char *ddr_parents[] = { "ahb_clk", "ahbmult2_clk", "none",
133 "pll2_clk", };
134
135#ifdef CONFIG_MACH_SPEAR300
136static void __init spear300_clk_init(void)
137{
138 struct clk *clk;
139
Vipul Kumar Samar5cfc5452012-07-10 17:12:45 +0530140 clk = clk_register_fixed_factor(NULL, "clcd_clk", "ras_pll3_clk", 0,
Viresh Kumar5df33a62012-04-10 09:02:35 +0530141 1, 1);
142 clk_register_clkdev(clk, NULL, "60000000.clcd");
143
144 clk = clk_register_fixed_factor(NULL, "fsmc_clk", "ras_ahb_clk", 0, 1,
145 1);
146 clk_register_clkdev(clk, NULL, "94000000.flash");
147
148 clk = clk_register_fixed_factor(NULL, "sdhci_clk", "ras_ahb_clk", 0, 1,
149 1);
150 clk_register_clkdev(clk, NULL, "70000000.sdhci");
151
152 clk = clk_register_fixed_factor(NULL, "gpio1_clk", "ras_apb_clk", 0, 1,
153 1);
154 clk_register_clkdev(clk, NULL, "a9000000.gpio");
155
156 clk = clk_register_fixed_factor(NULL, "kbd_clk", "ras_apb_clk", 0, 1,
157 1);
158 clk_register_clkdev(clk, NULL, "a0000000.kbd");
159}
Axel Lin90d49712012-11-06 10:34:20 +0800160#else
161static inline void spear300_clk_init(void) { }
Viresh Kumar5df33a62012-04-10 09:02:35 +0530162#endif
163
164/* array of all spear 310 clock lookups */
165#ifdef CONFIG_MACH_SPEAR310
166static void __init spear310_clk_init(void)
167{
168 struct clk *clk;
169
170 clk = clk_register_fixed_factor(NULL, "emi_clk", "ras_ahb_clk", 0, 1,
171 1);
172 clk_register_clkdev(clk, "emi", NULL);
173
174 clk = clk_register_fixed_factor(NULL, "fsmc_clk", "ras_ahb_clk", 0, 1,
175 1);
176 clk_register_clkdev(clk, NULL, "44000000.flash");
177
178 clk = clk_register_fixed_factor(NULL, "tdm_clk", "ras_ahb_clk", 0, 1,
179 1);
180 clk_register_clkdev(clk, NULL, "tdm");
181
182 clk = clk_register_fixed_factor(NULL, "uart1_clk", "ras_apb_clk", 0, 1,
183 1);
184 clk_register_clkdev(clk, NULL, "b2000000.serial");
185
186 clk = clk_register_fixed_factor(NULL, "uart2_clk", "ras_apb_clk", 0, 1,
187 1);
188 clk_register_clkdev(clk, NULL, "b2080000.serial");
189
190 clk = clk_register_fixed_factor(NULL, "uart3_clk", "ras_apb_clk", 0, 1,
191 1);
192 clk_register_clkdev(clk, NULL, "b2100000.serial");
193
194 clk = clk_register_fixed_factor(NULL, "uart4_clk", "ras_apb_clk", 0, 1,
195 1);
196 clk_register_clkdev(clk, NULL, "b2180000.serial");
197
198 clk = clk_register_fixed_factor(NULL, "uart5_clk", "ras_apb_clk", 0, 1,
199 1);
200 clk_register_clkdev(clk, NULL, "b2200000.serial");
201}
Axel Lin90d49712012-11-06 10:34:20 +0800202#else
203static inline void spear310_clk_init(void) { }
Viresh Kumar5df33a62012-04-10 09:02:35 +0530204#endif
205
206/* array of all spear 320 clock lookups */
207#ifdef CONFIG_MACH_SPEAR320
208 #define SMII_PCLK_SHIFT 18
209 #define SMII_PCLK_MASK 2
210 #define SMII_PCLK_VAL_PAD 0x0
211 #define SMII_PCLK_VAL_PLL2 0x1
212 #define SMII_PCLK_VAL_SYNTH0 0x2
213 #define SDHCI_PCLK_SHIFT 15
214 #define SDHCI_PCLK_MASK 1
215 #define SDHCI_PCLK_VAL_48M 0x0
216 #define SDHCI_PCLK_VAL_SYNTH3 0x1
217 #define I2S_REF_PCLK_SHIFT 8
218 #define I2S_REF_PCLK_MASK 1
219 #define I2S_REF_PCLK_SYNTH_VAL 0x1
220 #define I2S_REF_PCLK_PLL2_VAL 0x0
221 #define UART1_PCLK_SHIFT 6
222 #define UART1_PCLK_MASK 1
223 #define SPEAR320_UARTX_PCLK_VAL_SYNTH1 0x0
224 #define SPEAR320_UARTX_PCLK_VAL_APB 0x1
225
Vipul Kumar Samar5cfc5452012-07-10 17:12:45 +0530226static const char *i2s_ref_parents[] = { "ras_pll2_clk", "ras_syn2_gclk", };
227static const char *sdhci_parents[] = { "ras_pll3_clk", "ras_syn3_gclk", };
Viresh Kumar5df33a62012-04-10 09:02:35 +0530228static const char *smii0_parents[] = { "smii_125m_pad", "ras_pll2_clk",
Vipul Kumar Samar5cfc5452012-07-10 17:12:45 +0530229 "ras_syn0_gclk", };
230static const char *uartx_parents[] = { "ras_syn1_gclk", "ras_apb_clk", };
Viresh Kumar5df33a62012-04-10 09:02:35 +0530231
232static void __init spear320_clk_init(void)
233{
234 struct clk *clk;
235
236 clk = clk_register_fixed_rate(NULL, "smii_125m_pad_clk", NULL,
237 CLK_IS_ROOT, 125000000);
238 clk_register_clkdev(clk, "smii_125m_pad", NULL);
239
Vipul Kumar Samar5cfc5452012-07-10 17:12:45 +0530240 clk = clk_register_fixed_factor(NULL, "clcd_clk", "ras_pll3_clk", 0,
Viresh Kumar5df33a62012-04-10 09:02:35 +0530241 1, 1);
242 clk_register_clkdev(clk, NULL, "90000000.clcd");
243
244 clk = clk_register_fixed_factor(NULL, "emi_clk", "ras_ahb_clk", 0, 1,
245 1);
246 clk_register_clkdev(clk, "emi", NULL);
247
248 clk = clk_register_fixed_factor(NULL, "fsmc_clk", "ras_ahb_clk", 0, 1,
249 1);
250 clk_register_clkdev(clk, NULL, "4c000000.flash");
251
252 clk = clk_register_fixed_factor(NULL, "i2c1_clk", "ras_ahb_clk", 0, 1,
253 1);
254 clk_register_clkdev(clk, NULL, "a7000000.i2c");
255
256 clk = clk_register_fixed_factor(NULL, "pwm_clk", "ras_ahb_clk", 0, 1,
257 1);
Rajeev Kumardf2449a2012-11-10 12:13:40 +0530258 clk_register_clkdev(clk, NULL, "a8000000.pwm");
Viresh Kumar5df33a62012-04-10 09:02:35 +0530259
260 clk = clk_register_fixed_factor(NULL, "ssp1_clk", "ras_ahb_clk", 0, 1,
261 1);
262 clk_register_clkdev(clk, NULL, "a5000000.spi");
263
264 clk = clk_register_fixed_factor(NULL, "ssp2_clk", "ras_ahb_clk", 0, 1,
265 1);
266 clk_register_clkdev(clk, NULL, "a6000000.spi");
267
268 clk = clk_register_fixed_factor(NULL, "can0_clk", "ras_apb_clk", 0, 1,
269 1);
270 clk_register_clkdev(clk, NULL, "c_can_platform.0");
271
272 clk = clk_register_fixed_factor(NULL, "can1_clk", "ras_apb_clk", 0, 1,
273 1);
274 clk_register_clkdev(clk, NULL, "c_can_platform.1");
275
276 clk = clk_register_fixed_factor(NULL, "i2s_clk", "ras_apb_clk", 0, 1,
277 1);
Rajeev Kumardf2449a2012-11-10 12:13:40 +0530278 clk_register_clkdev(clk, NULL, "a9400000.i2s");
Viresh Kumar5df33a62012-04-10 09:02:35 +0530279
280 clk = clk_register_mux(NULL, "i2s_ref_clk", i2s_ref_parents,
Vipul Kumar Samar12499792012-11-10 12:13:43 +0530281 ARRAY_SIZE(i2s_ref_parents), CLK_SET_RATE_PARENT,
282 SPEAR320_CONTROL_REG, I2S_REF_PCLK_SHIFT,
283 I2S_REF_PCLK_MASK, 0, &_lock);
Viresh Kumar5df33a62012-04-10 09:02:35 +0530284 clk_register_clkdev(clk, "i2s_ref_clk", NULL);
285
Vipul Kumar Samar12499792012-11-10 12:13:43 +0530286 clk = clk_register_fixed_factor(NULL, "i2s_sclk", "i2s_ref_clk",
287 CLK_SET_RATE_PARENT, 1,
Viresh Kumar5df33a62012-04-10 09:02:35 +0530288 4);
289 clk_register_clkdev(clk, "i2s_sclk", NULL);
290
Vipul Kumar Samarcd4b5192012-11-10 12:13:44 +0530291 clk = clk_register_fixed_factor(NULL, "macb1_clk", "ras_apb_clk", 0, 1,
292 1);
293 clk_register_clkdev(clk, "hclk", "aa000000.eth");
294
295 clk = clk_register_fixed_factor(NULL, "macb2_clk", "ras_apb_clk", 0, 1,
296 1);
297 clk_register_clkdev(clk, "hclk", "ab000000.eth");
298
Viresh Kumar5df33a62012-04-10 09:02:35 +0530299 clk = clk_register_mux(NULL, "rs485_clk", uartx_parents,
Vipul Kumar Samar12499792012-11-10 12:13:43 +0530300 ARRAY_SIZE(uartx_parents), CLK_SET_RATE_PARENT,
301 SPEAR320_EXT_CTRL_REG, SPEAR320_RS485_PCLK_SHIFT,
302 SPEAR320_UARTX_PCLK_MASK, 0, &_lock);
Viresh Kumar5df33a62012-04-10 09:02:35 +0530303 clk_register_clkdev(clk, NULL, "a9300000.serial");
304
305 clk = clk_register_mux(NULL, "sdhci_clk", sdhci_parents,
Vipul Kumar Samar12499792012-11-10 12:13:43 +0530306 ARRAY_SIZE(sdhci_parents), CLK_SET_RATE_PARENT,
307 SPEAR320_CONTROL_REG, SDHCI_PCLK_SHIFT, SDHCI_PCLK_MASK,
308 0, &_lock);
Viresh Kumar5df33a62012-04-10 09:02:35 +0530309 clk_register_clkdev(clk, NULL, "70000000.sdhci");
310
311 clk = clk_register_mux(NULL, "smii_pclk", smii0_parents,
312 ARRAY_SIZE(smii0_parents), 0, SPEAR320_CONTROL_REG,
313 SMII_PCLK_SHIFT, SMII_PCLK_MASK, 0, &_lock);
314 clk_register_clkdev(clk, NULL, "smii_pclk");
315
316 clk = clk_register_fixed_factor(NULL, "smii_clk", "smii_pclk", 0, 1, 1);
317 clk_register_clkdev(clk, NULL, "smii");
318
319 clk = clk_register_mux(NULL, "uart1_clk", uartx_parents,
Vipul Kumar Samar12499792012-11-10 12:13:43 +0530320 ARRAY_SIZE(uartx_parents), CLK_SET_RATE_PARENT,
321 SPEAR320_CONTROL_REG, UART1_PCLK_SHIFT, UART1_PCLK_MASK,
322 0, &_lock);
Viresh Kumar5df33a62012-04-10 09:02:35 +0530323 clk_register_clkdev(clk, NULL, "a3000000.serial");
324
325 clk = clk_register_mux(NULL, "uart2_clk", uartx_parents,
Vipul Kumar Samar12499792012-11-10 12:13:43 +0530326 ARRAY_SIZE(uartx_parents), CLK_SET_RATE_PARENT,
327 SPEAR320_EXT_CTRL_REG, SPEAR320_UART2_PCLK_SHIFT,
328 SPEAR320_UARTX_PCLK_MASK, 0, &_lock);
Viresh Kumar5df33a62012-04-10 09:02:35 +0530329 clk_register_clkdev(clk, NULL, "a4000000.serial");
330
331 clk = clk_register_mux(NULL, "uart3_clk", uartx_parents,
Vipul Kumar Samar12499792012-11-10 12:13:43 +0530332 ARRAY_SIZE(uartx_parents), CLK_SET_RATE_PARENT,
333 SPEAR320_EXT_CTRL_REG, SPEAR320_UART3_PCLK_SHIFT,
334 SPEAR320_UARTX_PCLK_MASK, 0, &_lock);
Viresh Kumar5df33a62012-04-10 09:02:35 +0530335 clk_register_clkdev(clk, NULL, "a9100000.serial");
336
337 clk = clk_register_mux(NULL, "uart4_clk", uartx_parents,
Vipul Kumar Samar12499792012-11-10 12:13:43 +0530338 ARRAY_SIZE(uartx_parents), CLK_SET_RATE_PARENT,
339 SPEAR320_EXT_CTRL_REG, SPEAR320_UART4_PCLK_SHIFT,
340 SPEAR320_UARTX_PCLK_MASK, 0, &_lock);
Viresh Kumar5df33a62012-04-10 09:02:35 +0530341 clk_register_clkdev(clk, NULL, "a9200000.serial");
342
343 clk = clk_register_mux(NULL, "uart5_clk", uartx_parents,
Vipul Kumar Samar12499792012-11-10 12:13:43 +0530344 ARRAY_SIZE(uartx_parents), CLK_SET_RATE_PARENT,
345 SPEAR320_EXT_CTRL_REG, SPEAR320_UART5_PCLK_SHIFT,
346 SPEAR320_UARTX_PCLK_MASK, 0, &_lock);
Viresh Kumar5df33a62012-04-10 09:02:35 +0530347 clk_register_clkdev(clk, NULL, "60000000.serial");
348
349 clk = clk_register_mux(NULL, "uart6_clk", uartx_parents,
Vipul Kumar Samar12499792012-11-10 12:13:43 +0530350 ARRAY_SIZE(uartx_parents), CLK_SET_RATE_PARENT,
351 SPEAR320_EXT_CTRL_REG, SPEAR320_UART6_PCLK_SHIFT,
352 SPEAR320_UARTX_PCLK_MASK, 0, &_lock);
Viresh Kumar5df33a62012-04-10 09:02:35 +0530353 clk_register_clkdev(clk, NULL, "60100000.serial");
354}
Axel Lin90d49712012-11-06 10:34:20 +0800355#else
356static inline void spear320_clk_init(void) { }
Viresh Kumar5df33a62012-04-10 09:02:35 +0530357#endif
358
359void __init spear3xx_clk_init(void)
360{
361 struct clk *clk, *clk1;
362
363 clk = clk_register_fixed_rate(NULL, "apb_pclk", NULL, CLK_IS_ROOT, 0);
364 clk_register_clkdev(clk, "apb_pclk", NULL);
365
366 clk = clk_register_fixed_rate(NULL, "osc_32k_clk", NULL, CLK_IS_ROOT,
367 32000);
368 clk_register_clkdev(clk, "osc_32k_clk", NULL);
369
370 clk = clk_register_fixed_rate(NULL, "osc_24m_clk", NULL, CLK_IS_ROOT,
371 24000000);
372 clk_register_clkdev(clk, "osc_24m_clk", NULL);
373
374 /* clock derived from 32 KHz osc clk */
375 clk = clk_register_gate(NULL, "rtc-spear", "osc_32k_clk", 0,
376 PERIP1_CLK_ENB, RTC_CLK_ENB, 0, &_lock);
377 clk_register_clkdev(clk, NULL, "fc900000.rtc");
378
379 /* clock derived from 24 MHz osc clk */
Vipul Kumar Samar5cfc5452012-07-10 17:12:45 +0530380 clk = clk_register_fixed_rate(NULL, "pll3_clk", "osc_24m_clk", 0,
Viresh Kumar5df33a62012-04-10 09:02:35 +0530381 48000000);
Vipul Kumar Samar5cfc5452012-07-10 17:12:45 +0530382 clk_register_clkdev(clk, "pll3_clk", NULL);
Viresh Kumar5df33a62012-04-10 09:02:35 +0530383
384 clk = clk_register_fixed_factor(NULL, "wdt_clk", "osc_24m_clk", 0, 1,
385 1);
386 clk_register_clkdev(clk, NULL, "fc880000.wdt");
387
388 clk = clk_register_vco_pll("vco1_clk", "pll1_clk", NULL,
389 "osc_24m_clk", 0, PLL1_CTR, PLL1_FRQ, pll_rtbl,
390 ARRAY_SIZE(pll_rtbl), &_lock, &clk1, NULL);
391 clk_register_clkdev(clk, "vco1_clk", NULL);
392 clk_register_clkdev(clk1, "pll1_clk", NULL);
393
394 clk = clk_register_vco_pll("vco2_clk", "pll2_clk", NULL,
395 "osc_24m_clk", 0, PLL2_CTR, PLL2_FRQ, pll_rtbl,
396 ARRAY_SIZE(pll_rtbl), &_lock, &clk1, NULL);
397 clk_register_clkdev(clk, "vco2_clk", NULL);
398 clk_register_clkdev(clk1, "pll2_clk", NULL);
399
400 /* clock derived from pll1 clk */
Vipul Kumar Samar12499792012-11-10 12:13:43 +0530401 clk = clk_register_fixed_factor(NULL, "cpu_clk", "pll1_clk",
402 CLK_SET_RATE_PARENT, 1, 1);
Viresh Kumar5df33a62012-04-10 09:02:35 +0530403 clk_register_clkdev(clk, "cpu_clk", NULL);
404
405 clk = clk_register_divider(NULL, "ahb_clk", "pll1_clk",
406 CLK_SET_RATE_PARENT, CORE_CLK_CFG, HCLK_RATIO_SHIFT,
407 HCLK_RATIO_MASK, 0, &_lock);
408 clk_register_clkdev(clk, "ahb_clk", NULL);
409
Vipul Kumar Samar5cfc5452012-07-10 17:12:45 +0530410 clk = clk_register_aux("uart_syn_clk", "uart_syn_gclk", "pll1_clk", 0,
411 UART_CLK_SYNT, NULL, aux_rtbl, ARRAY_SIZE(aux_rtbl),
412 &_lock, &clk1);
413 clk_register_clkdev(clk, "uart_syn_clk", NULL);
414 clk_register_clkdev(clk1, "uart_syn_gclk", NULL);
Viresh Kumar5df33a62012-04-10 09:02:35 +0530415
Vipul Kumar Samar5cfc5452012-07-10 17:12:45 +0530416 clk = clk_register_mux(NULL, "uart0_mclk", uart0_parents,
Vipul Kumar Samar12499792012-11-10 12:13:43 +0530417 ARRAY_SIZE(uart0_parents), CLK_SET_RATE_PARENT,
418 PERIP_CLK_CFG, UART_CLK_SHIFT, UART_CLK_MASK, 0,
419 &_lock);
Vipul Kumar Samar5cfc5452012-07-10 17:12:45 +0530420 clk_register_clkdev(clk, "uart0_mclk", NULL);
Viresh Kumar5df33a62012-04-10 09:02:35 +0530421
Vipul Kumar Samar12499792012-11-10 12:13:43 +0530422 clk = clk_register_gate(NULL, "uart0", "uart0_mclk",
423 CLK_SET_RATE_PARENT, PERIP1_CLK_ENB, UART_CLK_ENB, 0,
424 &_lock);
Viresh Kumar5df33a62012-04-10 09:02:35 +0530425 clk_register_clkdev(clk, NULL, "d0000000.serial");
426
Vipul Kumar Samar5cfc5452012-07-10 17:12:45 +0530427 clk = clk_register_aux("firda_syn_clk", "firda_syn_gclk", "pll1_clk", 0,
428 FIRDA_CLK_SYNT, NULL, aux_rtbl, ARRAY_SIZE(aux_rtbl),
429 &_lock, &clk1);
430 clk_register_clkdev(clk, "firda_syn_clk", NULL);
431 clk_register_clkdev(clk1, "firda_syn_gclk", NULL);
Viresh Kumar5df33a62012-04-10 09:02:35 +0530432
Vipul Kumar Samar5cfc5452012-07-10 17:12:45 +0530433 clk = clk_register_mux(NULL, "firda_mclk", firda_parents,
Vipul Kumar Samar12499792012-11-10 12:13:43 +0530434 ARRAY_SIZE(firda_parents), CLK_SET_RATE_PARENT,
435 PERIP_CLK_CFG, FIRDA_CLK_SHIFT, FIRDA_CLK_MASK, 0,
436 &_lock);
Vipul Kumar Samar5cfc5452012-07-10 17:12:45 +0530437 clk_register_clkdev(clk, "firda_mclk", NULL);
Viresh Kumar5df33a62012-04-10 09:02:35 +0530438
Vipul Kumar Samar12499792012-11-10 12:13:43 +0530439 clk = clk_register_gate(NULL, "firda_clk", "firda_mclk",
440 CLK_SET_RATE_PARENT, PERIP1_CLK_ENB, FIRDA_CLK_ENB, 0,
441 &_lock);
Viresh Kumar5df33a62012-04-10 09:02:35 +0530442 clk_register_clkdev(clk, NULL, "firda");
443
444 /* gpt clocks */
Vipul Kumar Samar5cfc5452012-07-10 17:12:45 +0530445 clk_register_gpt("gpt0_syn_clk", "pll1_clk", 0, PRSC0_CLK_CFG, gpt_rtbl,
446 ARRAY_SIZE(gpt_rtbl), &_lock);
Viresh Kumar5df33a62012-04-10 09:02:35 +0530447 clk = clk_register_mux(NULL, "gpt0_clk", gpt0_parents,
Vipul Kumar Samar12499792012-11-10 12:13:43 +0530448 ARRAY_SIZE(gpt0_parents), CLK_SET_RATE_PARENT,
449 PERIP_CLK_CFG, GPT0_CLK_SHIFT, GPT_CLK_MASK, 0, &_lock);
Viresh Kumar5df33a62012-04-10 09:02:35 +0530450 clk_register_clkdev(clk, NULL, "gpt0");
451
Vipul Kumar Samar5cfc5452012-07-10 17:12:45 +0530452 clk_register_gpt("gpt1_syn_clk", "pll1_clk", 0, PRSC1_CLK_CFG, gpt_rtbl,
453 ARRAY_SIZE(gpt_rtbl), &_lock);
454 clk = clk_register_mux(NULL, "gpt1_mclk", gpt1_parents,
Vipul Kumar Samar12499792012-11-10 12:13:43 +0530455 ARRAY_SIZE(gpt1_parents), CLK_SET_RATE_PARENT,
456 PERIP_CLK_CFG, GPT1_CLK_SHIFT, GPT_CLK_MASK, 0, &_lock);
Vipul Kumar Samar5cfc5452012-07-10 17:12:45 +0530457 clk_register_clkdev(clk, "gpt1_mclk", NULL);
Vipul Kumar Samar12499792012-11-10 12:13:43 +0530458 clk = clk_register_gate(NULL, "gpt1_clk", "gpt1_mclk",
459 CLK_SET_RATE_PARENT, PERIP1_CLK_ENB, GPT1_CLK_ENB, 0,
460 &_lock);
Viresh Kumar5df33a62012-04-10 09:02:35 +0530461 clk_register_clkdev(clk, NULL, "gpt1");
462
Vipul Kumar Samar5cfc5452012-07-10 17:12:45 +0530463 clk_register_gpt("gpt2_syn_clk", "pll1_clk", 0, PRSC2_CLK_CFG, gpt_rtbl,
464 ARRAY_SIZE(gpt_rtbl), &_lock);
465 clk = clk_register_mux(NULL, "gpt2_mclk", gpt2_parents,
Vipul Kumar Samar12499792012-11-10 12:13:43 +0530466 ARRAY_SIZE(gpt2_parents), CLK_SET_RATE_PARENT,
467 PERIP_CLK_CFG, GPT2_CLK_SHIFT, GPT_CLK_MASK, 0, &_lock);
Vipul Kumar Samar5cfc5452012-07-10 17:12:45 +0530468 clk_register_clkdev(clk, "gpt2_mclk", NULL);
Vipul Kumar Samar12499792012-11-10 12:13:43 +0530469 clk = clk_register_gate(NULL, "gpt2_clk", "gpt2_mclk",
470 CLK_SET_RATE_PARENT, PERIP1_CLK_ENB, GPT2_CLK_ENB, 0,
471 &_lock);
Viresh Kumar5df33a62012-04-10 09:02:35 +0530472 clk_register_clkdev(clk, NULL, "gpt2");
473
474 /* general synths clocks */
Vipul Kumar Samar5cfc5452012-07-10 17:12:45 +0530475 clk = clk_register_aux("gen0_syn_clk", "gen0_syn_gclk", "pll1_clk",
476 0, GEN0_CLK_SYNT, NULL, aux_rtbl, ARRAY_SIZE(aux_rtbl),
477 &_lock, &clk1);
478 clk_register_clkdev(clk, "gen0_syn_clk", NULL);
479 clk_register_clkdev(clk1, "gen0_syn_gclk", NULL);
Viresh Kumar5df33a62012-04-10 09:02:35 +0530480
Vipul Kumar Samar5cfc5452012-07-10 17:12:45 +0530481 clk = clk_register_aux("gen1_syn_clk", "gen1_syn_gclk", "pll1_clk",
482 0, GEN1_CLK_SYNT, NULL, aux_rtbl, ARRAY_SIZE(aux_rtbl),
483 &_lock, &clk1);
484 clk_register_clkdev(clk, "gen1_syn_clk", NULL);
485 clk_register_clkdev(clk1, "gen1_syn_gclk", NULL);
Viresh Kumar5df33a62012-04-10 09:02:35 +0530486
Vipul Kumar Samar5cfc5452012-07-10 17:12:45 +0530487 clk = clk_register_mux(NULL, "gen2_3_par_clk", gen2_3_parents,
Viresh Kumar5df33a62012-04-10 09:02:35 +0530488 ARRAY_SIZE(gen2_3_parents), 0, CORE_CLK_CFG,
489 GEN_SYNTH2_3_CLK_SHIFT, GEN_SYNTH2_3_CLK_MASK, 0,
490 &_lock);
Vipul Kumar Samar5cfc5452012-07-10 17:12:45 +0530491 clk_register_clkdev(clk, "gen2_3_par_clk", NULL);
Viresh Kumar5df33a62012-04-10 09:02:35 +0530492
Vipul Kumar Samar5cfc5452012-07-10 17:12:45 +0530493 clk = clk_register_aux("gen2_syn_clk", "gen2_syn_gclk",
494 "gen2_3_par_clk", 0, GEN2_CLK_SYNT, NULL, aux_rtbl,
Viresh Kumar5df33a62012-04-10 09:02:35 +0530495 ARRAY_SIZE(aux_rtbl), &_lock, &clk1);
Vipul Kumar Samar5cfc5452012-07-10 17:12:45 +0530496 clk_register_clkdev(clk, "gen2_syn_clk", NULL);
497 clk_register_clkdev(clk1, "gen2_syn_gclk", NULL);
Viresh Kumar5df33a62012-04-10 09:02:35 +0530498
Vipul Kumar Samar5cfc5452012-07-10 17:12:45 +0530499 clk = clk_register_aux("gen3_syn_clk", "gen3_syn_gclk",
500 "gen2_3_par_clk", 0, GEN3_CLK_SYNT, NULL, aux_rtbl,
Viresh Kumar5df33a62012-04-10 09:02:35 +0530501 ARRAY_SIZE(aux_rtbl), &_lock, &clk1);
Vipul Kumar Samar5cfc5452012-07-10 17:12:45 +0530502 clk_register_clkdev(clk, "gen3_syn_clk", NULL);
503 clk_register_clkdev(clk1, "gen3_syn_gclk", NULL);
Viresh Kumar5df33a62012-04-10 09:02:35 +0530504
505 /* clock derived from pll3 clk */
Vipul Kumar Samar5cfc5452012-07-10 17:12:45 +0530506 clk = clk_register_gate(NULL, "usbh_clk", "pll3_clk", 0, PERIP1_CLK_ENB,
507 USBH_CLK_ENB, 0, &_lock);
Rajeev Kumardf2449a2012-11-10 12:13:40 +0530508 clk_register_clkdev(clk, NULL, "e1800000.ehci");
509 clk_register_clkdev(clk, NULL, "e1900000.ohci");
510 clk_register_clkdev(clk, NULL, "e2100000.ohci");
Viresh Kumar5df33a62012-04-10 09:02:35 +0530511
512 clk = clk_register_fixed_factor(NULL, "usbh.0_clk", "usbh_clk", 0, 1,
513 1);
514 clk_register_clkdev(clk, "usbh.0_clk", NULL);
515
516 clk = clk_register_fixed_factor(NULL, "usbh.1_clk", "usbh_clk", 0, 1,
517 1);
518 clk_register_clkdev(clk, "usbh.1_clk", NULL);
519
Vipul Kumar Samar5cfc5452012-07-10 17:12:45 +0530520 clk = clk_register_gate(NULL, "usbd_clk", "pll3_clk", 0, PERIP1_CLK_ENB,
521 USBD_CLK_ENB, 0, &_lock);
Rajeev Kumardf2449a2012-11-10 12:13:40 +0530522 clk_register_clkdev(clk, NULL, "e1100000.usbd");
Viresh Kumar5df33a62012-04-10 09:02:35 +0530523
524 /* clock derived from ahb clk */
525 clk = clk_register_fixed_factor(NULL, "ahbmult2_clk", "ahb_clk", 0, 2,
526 1);
527 clk_register_clkdev(clk, "ahbmult2_clk", NULL);
528
529 clk = clk_register_mux(NULL, "ddr_clk", ddr_parents,
530 ARRAY_SIZE(ddr_parents), 0, PLL_CLK_CFG, MCTR_CLK_SHIFT,
531 MCTR_CLK_MASK, 0, &_lock);
532 clk_register_clkdev(clk, "ddr_clk", NULL);
533
534 clk = clk_register_divider(NULL, "apb_clk", "ahb_clk",
535 CLK_SET_RATE_PARENT, CORE_CLK_CFG, PCLK_RATIO_SHIFT,
536 PCLK_RATIO_MASK, 0, &_lock);
537 clk_register_clkdev(clk, "apb_clk", NULL);
538
539 clk = clk_register_gate(NULL, "amem_clk", "ahb_clk", 0, AMEM_CLK_CFG,
540 AMEM_CLK_ENB, 0, &_lock);
541 clk_register_clkdev(clk, "amem_clk", NULL);
542
543 clk = clk_register_gate(NULL, "c3_clk", "ahb_clk", 0, PERIP1_CLK_ENB,
544 C3_CLK_ENB, 0, &_lock);
545 clk_register_clkdev(clk, NULL, "c3_clk");
546
547 clk = clk_register_gate(NULL, "dma_clk", "ahb_clk", 0, PERIP1_CLK_ENB,
548 DMA_CLK_ENB, 0, &_lock);
549 clk_register_clkdev(clk, NULL, "fc400000.dma");
550
551 clk = clk_register_gate(NULL, "gmac_clk", "ahb_clk", 0, PERIP1_CLK_ENB,
552 GMAC_CLK_ENB, 0, &_lock);
553 clk_register_clkdev(clk, NULL, "e0800000.eth");
554
555 clk = clk_register_gate(NULL, "i2c0_clk", "ahb_clk", 0, PERIP1_CLK_ENB,
556 I2C_CLK_ENB, 0, &_lock);
557 clk_register_clkdev(clk, NULL, "d0180000.i2c");
558
559 clk = clk_register_gate(NULL, "jpeg_clk", "ahb_clk", 0, PERIP1_CLK_ENB,
560 JPEG_CLK_ENB, 0, &_lock);
561 clk_register_clkdev(clk, NULL, "jpeg");
562
563 clk = clk_register_gate(NULL, "smi_clk", "ahb_clk", 0, PERIP1_CLK_ENB,
564 SMI_CLK_ENB, 0, &_lock);
565 clk_register_clkdev(clk, NULL, "fc000000.flash");
566
567 /* clock derived from apb clk */
568 clk = clk_register_gate(NULL, "adc_clk", "apb_clk", 0, PERIP1_CLK_ENB,
569 ADC_CLK_ENB, 0, &_lock);
Rajeev Kumardf2449a2012-11-10 12:13:40 +0530570 clk_register_clkdev(clk, NULL, "d0080000.adc");
Viresh Kumar5df33a62012-04-10 09:02:35 +0530571
572 clk = clk_register_gate(NULL, "gpio0_clk", "apb_clk", 0, PERIP1_CLK_ENB,
573 GPIO_CLK_ENB, 0, &_lock);
574 clk_register_clkdev(clk, NULL, "fc980000.gpio");
575
576 clk = clk_register_gate(NULL, "ssp0_clk", "apb_clk", 0, PERIP1_CLK_ENB,
577 SSP_CLK_ENB, 0, &_lock);
578 clk_register_clkdev(clk, NULL, "d0100000.spi");
579
580 /* RAS clk enable */
581 clk = clk_register_gate(NULL, "ras_ahb_clk", "ahb_clk", 0, RAS_CLK_ENB,
582 RAS_AHB_CLK_ENB, 0, &_lock);
583 clk_register_clkdev(clk, "ras_ahb_clk", NULL);
584
585 clk = clk_register_gate(NULL, "ras_apb_clk", "apb_clk", 0, RAS_CLK_ENB,
586 RAS_APB_CLK_ENB, 0, &_lock);
587 clk_register_clkdev(clk, "ras_apb_clk", NULL);
588
589 clk = clk_register_gate(NULL, "ras_32k_clk", "osc_32k_clk", 0,
590 RAS_CLK_ENB, RAS_32K_CLK_ENB, 0, &_lock);
591 clk_register_clkdev(clk, "ras_32k_clk", NULL);
592
593 clk = clk_register_gate(NULL, "ras_24m_clk", "osc_24m_clk", 0,
594 RAS_CLK_ENB, RAS_24M_CLK_ENB, 0, &_lock);
595 clk_register_clkdev(clk, "ras_24m_clk", NULL);
596
597 clk = clk_register_gate(NULL, "ras_pll1_clk", "pll1_clk", 0,
598 RAS_CLK_ENB, RAS_PLL1_CLK_ENB, 0, &_lock);
599 clk_register_clkdev(clk, "ras_pll1_clk", NULL);
600
601 clk = clk_register_gate(NULL, "ras_pll2_clk", "pll2_clk", 0,
602 RAS_CLK_ENB, RAS_PLL2_CLK_ENB, 0, &_lock);
603 clk_register_clkdev(clk, "ras_pll2_clk", NULL);
604
Vipul Kumar Samar5cfc5452012-07-10 17:12:45 +0530605 clk = clk_register_gate(NULL, "ras_pll3_clk", "pll3_clk", 0,
Viresh Kumar5df33a62012-04-10 09:02:35 +0530606 RAS_CLK_ENB, RAS_48M_CLK_ENB, 0, &_lock);
Vipul Kumar Samar5cfc5452012-07-10 17:12:45 +0530607 clk_register_clkdev(clk, "ras_pll3_clk", NULL);
Viresh Kumar5df33a62012-04-10 09:02:35 +0530608
Vipul Kumar Samar12499792012-11-10 12:13:43 +0530609 clk = clk_register_gate(NULL, "ras_syn0_gclk", "gen0_syn_gclk",
610 CLK_SET_RATE_PARENT, RAS_CLK_ENB, RAS_SYNT0_CLK_ENB, 0,
611 &_lock);
Vipul Kumar Samar5cfc5452012-07-10 17:12:45 +0530612 clk_register_clkdev(clk, "ras_syn0_gclk", NULL);
Viresh Kumar5df33a62012-04-10 09:02:35 +0530613
Vipul Kumar Samar12499792012-11-10 12:13:43 +0530614 clk = clk_register_gate(NULL, "ras_syn1_gclk", "gen1_syn_gclk",
615 CLK_SET_RATE_PARENT, RAS_CLK_ENB, RAS_SYNT1_CLK_ENB, 0,
616 &_lock);
Vipul Kumar Samar5cfc5452012-07-10 17:12:45 +0530617 clk_register_clkdev(clk, "ras_syn1_gclk", NULL);
Viresh Kumar5df33a62012-04-10 09:02:35 +0530618
Vipul Kumar Samar12499792012-11-10 12:13:43 +0530619 clk = clk_register_gate(NULL, "ras_syn2_gclk", "gen2_syn_gclk",
620 CLK_SET_RATE_PARENT, RAS_CLK_ENB, RAS_SYNT2_CLK_ENB, 0,
621 &_lock);
Vipul Kumar Samar5cfc5452012-07-10 17:12:45 +0530622 clk_register_clkdev(clk, "ras_syn2_gclk", NULL);
Viresh Kumar5df33a62012-04-10 09:02:35 +0530623
Vipul Kumar Samar12499792012-11-10 12:13:43 +0530624 clk = clk_register_gate(NULL, "ras_syn3_gclk", "gen3_syn_gclk",
625 CLK_SET_RATE_PARENT, RAS_CLK_ENB, RAS_SYNT3_CLK_ENB, 0,
626 &_lock);
Vipul Kumar Samar5cfc5452012-07-10 17:12:45 +0530627 clk_register_clkdev(clk, "ras_syn3_gclk", NULL);
Viresh Kumar5df33a62012-04-10 09:02:35 +0530628
629 if (of_machine_is_compatible("st,spear300"))
630 spear300_clk_init();
631 else if (of_machine_is_compatible("st,spear310"))
632 spear310_clk_init();
633 else if (of_machine_is_compatible("st,spear320"))
634 spear320_clk_init();
635}